blob: 4d099d4f442cf42410895431d1da3c3c242fc617 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Overview:
3 * This is the generic MTD driver for NAND flash devices. It should be
4 * capable of working with almost all NAND chips currently available.
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Additional technical information is available on
maximilian attems8b2b4032007-07-28 13:07:16 +02007 * http://www.linux-mtd.infradead.org/doc/nand.html
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00008 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 2000 Steven J. Hill (sjhill@realitydiluted.com)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020010 * 2002-2006 Thomas Gleixner (tglx@linutronix.de)
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020012 * Credits:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +000013 * David Woodhouse for adding multichip support
14 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * Aleph One Ltd. and Toby Churchill Ltd. for supporting the
16 * rework for 2K page size chips
17 *
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +020018 * TODO:
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 * Enable cached programming for 2k page size chips
20 * Check, if mtd->ecctype should be set to MTD_ECC_HW
Brian Norris7854d3f2011-06-23 14:12:08 -070021 * if we have HW ECC support.
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +030022 * BBT table is not serialized, has to be fixed
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070024 * This program is free software; you can redistribute it and/or modify
25 * it under the terms of the GNU General Public License version 2 as
26 * published by the Free Software Foundation.
27 *
28 */
29
Ezequiel Garcia20171642013-11-25 08:30:31 -030030#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
David Woodhouse552d9202006-05-14 01:20:46 +010032#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/delay.h>
34#include <linux/errno.h>
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +020035#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/sched.h>
37#include <linux/slab.h>
Kamal Dasu66507c72014-05-01 20:51:19 -040038#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/types.h>
40#include <linux/mtd/mtd.h>
41#include <linux/mtd/nand.h>
42#include <linux/mtd/nand_ecc.h>
Ivan Djelic193bd402011-03-11 11:05:33 +010043#include <linux/mtd/nand_bch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <linux/interrupt.h>
45#include <linux/bitops.h>
Florian Fainelli7351d3a2010-09-07 13:23:45 +020046#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/mtd/partitions.h>
Boris Brezillond48f62b2016-04-01 14:54:32 +020048#include <linux/of.h>
Thomas Gleixner81ec5362007-12-12 17:27:03 +010049
Huang Shijie6a8214a2012-11-19 14:43:30 +080050static int nand_get_device(struct mtd_info *mtd, int new_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Thomas Gleixner8593fbc2006-05-29 03:26:58 +020052static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
53 struct mtd_oob_ops *ops);
54
Boris Brezillon41b207a2016-02-03 19:06:15 +010055/* Define default oob placement schemes for large and small page devices */
56static int nand_ooblayout_ecc_sp(struct mtd_info *mtd, int section,
57 struct mtd_oob_region *oobregion)
58{
59 struct nand_chip *chip = mtd_to_nand(mtd);
60 struct nand_ecc_ctrl *ecc = &chip->ecc;
61
62 if (section > 1)
63 return -ERANGE;
64
65 if (!section) {
66 oobregion->offset = 0;
67 oobregion->length = 4;
68 } else {
69 oobregion->offset = 6;
70 oobregion->length = ecc->total - 4;
71 }
72
73 return 0;
74}
75
76static int nand_ooblayout_free_sp(struct mtd_info *mtd, int section,
77 struct mtd_oob_region *oobregion)
78{
79 if (section > 1)
80 return -ERANGE;
81
82 if (mtd->oobsize == 16) {
83 if (section)
84 return -ERANGE;
85
86 oobregion->length = 8;
87 oobregion->offset = 8;
88 } else {
89 oobregion->length = 2;
90 if (!section)
91 oobregion->offset = 3;
92 else
93 oobregion->offset = 6;
94 }
95
96 return 0;
97}
98
99const struct mtd_ooblayout_ops nand_ooblayout_sp_ops = {
100 .ecc = nand_ooblayout_ecc_sp,
101 .free = nand_ooblayout_free_sp,
102};
103EXPORT_SYMBOL_GPL(nand_ooblayout_sp_ops);
104
105static int nand_ooblayout_ecc_lp(struct mtd_info *mtd, int section,
106 struct mtd_oob_region *oobregion)
107{
108 struct nand_chip *chip = mtd_to_nand(mtd);
109 struct nand_ecc_ctrl *ecc = &chip->ecc;
110
111 if (section)
112 return -ERANGE;
113
114 oobregion->length = ecc->total;
115 oobregion->offset = mtd->oobsize - oobregion->length;
116
117 return 0;
118}
119
120static int nand_ooblayout_free_lp(struct mtd_info *mtd, int section,
121 struct mtd_oob_region *oobregion)
122{
123 struct nand_chip *chip = mtd_to_nand(mtd);
124 struct nand_ecc_ctrl *ecc = &chip->ecc;
125
126 if (section)
127 return -ERANGE;
128
129 oobregion->length = mtd->oobsize - ecc->total - 2;
130 oobregion->offset = 2;
131
132 return 0;
133}
134
135const struct mtd_ooblayout_ops nand_ooblayout_lp_ops = {
136 .ecc = nand_ooblayout_ecc_lp,
137 .free = nand_ooblayout_free_lp,
138};
139EXPORT_SYMBOL_GPL(nand_ooblayout_lp_ops);
Thomas Gleixnerd470a972006-05-23 23:48:57 +0200140
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530141static int check_offs_len(struct mtd_info *mtd,
142 loff_t ofs, uint64_t len)
143{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100144 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530145 int ret = 0;
146
147 /* Start address must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300148 if (ofs & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700149 pr_debug("%s: unaligned address\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530150 ret = -EINVAL;
151 }
152
153 /* Length must align on block boundary */
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300154 if (len & ((1ULL << chip->phys_erase_shift) - 1)) {
Brian Norris289c0522011-07-19 10:06:09 -0700155 pr_debug("%s: length not block aligned\n", __func__);
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530156 ret = -EINVAL;
157 }
158
Vimal Singh6fe5a6a2010-02-03 14:12:24 +0530159 return ret;
160}
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/**
163 * nand_release_device - [GENERIC] release chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700164 * @mtd: MTD device structure
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000165 *
Huang Shijieb0bb6902012-11-19 14:43:29 +0800166 * Release chip lock and wake up anyone waiting on the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100168static void nand_release_device(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100170 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200172 /* Release the controller and the chip */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200173 spin_lock(&chip->controller->lock);
174 chip->controller->active = NULL;
175 chip->state = FL_READY;
176 wake_up(&chip->controller->wq);
177 spin_unlock(&chip->controller->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178}
179
180/**
181 * nand_read_byte - [DEFAULT] read one byte from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700182 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700184 * Default read function for 8bit buswidth
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200186static uint8_t nand_read_byte(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100188 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200189 return readb(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190}
191
192/**
Masanari Iida064a7692012-11-09 23:20:58 +0900193 * nand_read_byte16 - [DEFAULT] read one byte endianness aware from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700194 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700196 * Default read function for 16bit buswidth with endianness conversion.
197 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200199static uint8_t nand_read_byte16(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100201 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200202 return (uint8_t) cpu_to_le16(readw(chip->IO_ADDR_R));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203}
204
205/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 * nand_read_word - [DEFAULT] read one word from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700207 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700209 * Default read function for 16bit buswidth without endianness conversion.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 */
211static u16 nand_read_word(struct mtd_info *mtd)
212{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100213 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200214 return readw(chip->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215}
216
217/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 * nand_select_chip - [DEFAULT] control CE line
Brian Norris8b6e50c2011-05-25 14:59:01 -0700219 * @mtd: MTD device structure
220 * @chipnr: chipnumber to select, -1 for deselect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 *
222 * Default select function for 1 chip devices.
223 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200224static void nand_select_chip(struct mtd_info *mtd, int chipnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100226 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200227
228 switch (chipnr) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 case -1:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200230 chip->cmd_ctrl(mtd, NAND_CMD_NONE, 0 | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231 break;
232 case 0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 break;
234
235 default:
236 BUG();
237 }
238}
239
240/**
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100241 * nand_write_byte - [DEFAULT] write single byte to chip
242 * @mtd: MTD device structure
243 * @byte: value to write
244 *
245 * Default function to write a byte to I/O[7:0]
246 */
247static void nand_write_byte(struct mtd_info *mtd, uint8_t byte)
248{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100249 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100250
251 chip->write_buf(mtd, &byte, 1);
252}
253
254/**
255 * nand_write_byte16 - [DEFAULT] write single byte to a chip with width 16
256 * @mtd: MTD device structure
257 * @byte: value to write
258 *
259 * Default function to write a byte to I/O[7:0] on a 16-bit wide chip.
260 */
261static void nand_write_byte16(struct mtd_info *mtd, uint8_t byte)
262{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100263 struct nand_chip *chip = mtd_to_nand(mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100264 uint16_t word = byte;
265
266 /*
267 * It's not entirely clear what should happen to I/O[15:8] when writing
268 * a byte. The ONFi spec (Revision 3.1; 2012-09-19, Section 2.16) reads:
269 *
270 * When the host supports a 16-bit bus width, only data is
271 * transferred at the 16-bit width. All address and command line
272 * transfers shall use only the lower 8-bits of the data bus. During
273 * command transfers, the host may place any value on the upper
274 * 8-bits of the data bus. During address transfers, the host shall
275 * set the upper 8-bits of the data bus to 00h.
276 *
277 * One user of the write_byte callback is nand_onfi_set_features. The
278 * four parameters are specified to be written to I/O[7:0], but this is
279 * neither an address nor a command transfer. Let's assume a 0 on the
280 * upper I/O lines is OK.
281 */
282 chip->write_buf(mtd, (uint8_t *)&word, 2);
283}
284
285/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 * nand_write_buf - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700287 * @mtd: MTD device structure
288 * @buf: data buffer
289 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700291 * Default write function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200293static void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100295 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Alexander Shiyan76413832013-04-13 09:32:13 +0400297 iowrite8_rep(chip->IO_ADDR_W, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298}
299
300/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000301 * nand_read_buf - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700302 * @mtd: MTD device structure
303 * @buf: buffer to store date
304 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700306 * Default read function for 8bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200308static void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100310 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
Alexander Shiyan76413832013-04-13 09:32:13 +0400312 ioread8_rep(chip->IO_ADDR_R, buf, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313}
314
315/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 * nand_write_buf16 - [DEFAULT] write buffer to chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700317 * @mtd: MTD device structure
318 * @buf: data buffer
319 * @len: number of bytes to write
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700321 * Default write function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200323static void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100325 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 u16 *p = (u16 *) buf;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000327
Alexander Shiyan76413832013-04-13 09:32:13 +0400328 iowrite16_rep(chip->IO_ADDR_W, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329}
330
331/**
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000332 * nand_read_buf16 - [DEFAULT] read chip data into buffer
Brian Norris8b6e50c2011-05-25 14:59:01 -0700333 * @mtd: MTD device structure
334 * @buf: buffer to store date
335 * @len: number of bytes to read
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 *
Brian Norris7854d3f2011-06-23 14:12:08 -0700337 * Default read function for 16bit buswidth.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 */
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200339static void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100341 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 u16 *p = (u16 *) buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343
Alexander Shiyan76413832013-04-13 09:32:13 +0400344 ioread16_rep(chip->IO_ADDR_R, p, len >> 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345}
346
347/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 * nand_block_bad - [DEFAULT] Read bad block marker from the chip
Brian Norris8b6e50c2011-05-25 14:59:01 -0700349 * @mtd: MTD device structure
350 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 *
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000352 * Check, if the block is bad.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 */
Archit Taneja9f3e0422016-02-03 14:29:49 +0530354static int nand_block_bad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355{
Archit Taneja9f3e0422016-02-03 14:29:49 +0530356 int page, res = 0, i = 0;
Boris BREZILLON862eba52015-12-01 12:03:03 +0100357 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 u16 bad;
359
Brian Norris5fb15492011-05-31 16:31:21 -0700360 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
Kevin Cernekeeb60b08b2010-05-04 20:58:10 -0700361 ofs += mtd->erasesize - mtd->writesize;
362
Thomas Knobloch1a12f462007-05-03 07:39:37 +0100363 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
364
Brian Norriscdbec052012-01-13 18:11:48 -0800365 do {
366 if (chip->options & NAND_BUSWIDTH_16) {
367 chip->cmdfunc(mtd, NAND_CMD_READOOB,
368 chip->badblockpos & 0xFE, page);
369 bad = cpu_to_le16(chip->read_word(mtd));
370 if (chip->badblockpos & 0x1)
371 bad >>= 8;
372 else
373 bad &= 0xFF;
374 } else {
375 chip->cmdfunc(mtd, NAND_CMD_READOOB, chip->badblockpos,
376 page);
377 bad = chip->read_byte(mtd);
378 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000379
Brian Norriscdbec052012-01-13 18:11:48 -0800380 if (likely(chip->badblockbits == 8))
381 res = bad != 0xFF;
382 else
383 res = hweight8(bad) < chip->badblockbits;
384 ofs += mtd->writesize;
385 page = (int)(ofs >> chip->page_shift) & chip->pagemask;
386 i++;
387 } while (!res && i < 2 && (chip->bbt_options & NAND_BBT_SCAN2NDPAGE));
Maxim Levitskye0b58d02010-02-22 20:39:38 +0200388
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 return res;
390}
391
392/**
Brian Norris5a0edb22013-07-30 17:52:58 -0700393 * nand_default_block_markbad - [DEFAULT] mark a block bad via bad block marker
Brian Norris8b6e50c2011-05-25 14:59:01 -0700394 * @mtd: MTD device structure
395 * @ofs: offset from device start
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700397 * This is the default implementation, which can be overridden by a hardware
Brian Norris5a0edb22013-07-30 17:52:58 -0700398 * specific driver. It provides the details for writing a bad block marker to a
399 * block.
400 */
401static int nand_default_block_markbad(struct mtd_info *mtd, loff_t ofs)
402{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100403 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5a0edb22013-07-30 17:52:58 -0700404 struct mtd_oob_ops ops;
405 uint8_t buf[2] = { 0, 0 };
406 int ret = 0, res, i = 0;
407
Brian Norris0ec56dc2015-02-28 02:02:30 -0800408 memset(&ops, 0, sizeof(ops));
Brian Norris5a0edb22013-07-30 17:52:58 -0700409 ops.oobbuf = buf;
410 ops.ooboffs = chip->badblockpos;
411 if (chip->options & NAND_BUSWIDTH_16) {
412 ops.ooboffs &= ~0x01;
413 ops.len = ops.ooblen = 2;
414 } else {
415 ops.len = ops.ooblen = 1;
416 }
417 ops.mode = MTD_OPS_PLACE_OOB;
418
419 /* Write to first/last page(s) if necessary */
420 if (chip->bbt_options & NAND_BBT_SCANLASTPAGE)
421 ofs += mtd->erasesize - mtd->writesize;
422 do {
423 res = nand_do_write_oob(mtd, ofs, &ops);
424 if (!ret)
425 ret = res;
426
427 i++;
428 ofs += mtd->writesize;
429 } while ((chip->bbt_options & NAND_BBT_SCAN2NDPAGE) && i < 2);
430
431 return ret;
432}
433
434/**
435 * nand_block_markbad_lowlevel - mark a block bad
436 * @mtd: MTD device structure
437 * @ofs: offset from device start
438 *
439 * This function performs the generic NAND bad block marking steps (i.e., bad
440 * block table(s) and/or marker(s)). We only allow the hardware driver to
441 * specify how to write bad block markers to OOB (chip->block_markbad).
442 *
Brian Norrisb32843b2013-07-30 17:52:59 -0700443 * We try operations in the following order:
Brian Norrise2414f42012-02-06 13:44:00 -0800444 * (1) erase the affected block, to allow OOB marker to be written cleanly
Brian Norrisb32843b2013-07-30 17:52:59 -0700445 * (2) write bad block marker to OOB area of affected block (unless flag
446 * NAND_BBT_NO_OOB_BBM is present)
447 * (3) update the BBT
448 * Note that we retain the first error encountered in (2) or (3), finish the
Brian Norrise2414f42012-02-06 13:44:00 -0800449 * procedures, and dump the error in the end.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450*/
Brian Norris5a0edb22013-07-30 17:52:58 -0700451static int nand_block_markbad_lowlevel(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100453 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisb32843b2013-07-30 17:52:59 -0700454 int res, ret = 0;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000455
Brian Norrisb32843b2013-07-30 17:52:59 -0700456 if (!(chip->bbt_options & NAND_BBT_NO_OOB_BBM)) {
Brian Norris00918422012-01-13 18:11:47 -0800457 struct erase_info einfo;
458
459 /* Attempt erase before marking OOB */
460 memset(&einfo, 0, sizeof(einfo));
461 einfo.mtd = mtd;
462 einfo.addr = ofs;
Dan Carpenterdaae74c2013-08-09 12:49:05 +0300463 einfo.len = 1ULL << chip->phys_erase_shift;
Brian Norris00918422012-01-13 18:11:47 -0800464 nand_erase_nand(mtd, &einfo, 0);
Brian Norris00918422012-01-13 18:11:47 -0800465
Brian Norrisb32843b2013-07-30 17:52:59 -0700466 /* Write bad block marker to OOB */
Huang Shijie6a8214a2012-11-19 14:43:30 +0800467 nand_get_device(mtd, FL_WRITING);
Brian Norris5a0edb22013-07-30 17:52:58 -0700468 ret = chip->block_markbad(mtd, ofs);
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300469 nand_release_device(mtd);
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200470 }
Brian Norrise2414f42012-02-06 13:44:00 -0800471
Brian Norrisb32843b2013-07-30 17:52:59 -0700472 /* Mark block bad in BBT */
473 if (chip->bbt) {
474 res = nand_markbad_bbt(mtd, ofs);
Brian Norrise2414f42012-02-06 13:44:00 -0800475 if (!ret)
476 ret = res;
477 }
478
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200479 if (!ret)
480 mtd->ecc_stats.badblocks++;
Artem Bityutskiyc0b8ba72007-07-23 16:06:50 +0300481
Thomas Gleixnerf1a28c02006-05-30 00:37:34 +0200482 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483}
484
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000485/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 * nand_check_wp - [GENERIC] check if the chip is write protected
Brian Norris8b6e50c2011-05-25 14:59:01 -0700487 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700489 * Check, if the device is write protected. The function expects, that the
490 * device is already selected.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100492static int nand_check_wp(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100494 struct nand_chip *chip = mtd_to_nand(mtd);
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200495
Brian Norris8b6e50c2011-05-25 14:59:01 -0700496 /* Broken xD cards report WP despite being writable */
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200497 if (chip->options & NAND_BROKEN_XD)
498 return 0;
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Check the WP bit */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200501 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
502 return (chip->read_byte(mtd) & NAND_STATUS_WP) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503}
504
505/**
Gu Zhengc30e1f72014-09-03 17:49:10 +0800506 * nand_block_isreserved - [GENERIC] Check if a block is marked reserved.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700507 * @mtd: MTD device structure
508 * @ofs: offset from device start
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300509 *
Gu Zhengc30e1f72014-09-03 17:49:10 +0800510 * Check if the block is marked as reserved.
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300511 */
512static int nand_block_isreserved(struct mtd_info *mtd, loff_t ofs)
513{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100514 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia8471bb72014-05-21 19:06:12 -0300515
516 if (!chip->bbt)
517 return 0;
518 /* Return info from the table */
519 return nand_isreserved_bbt(mtd, ofs);
520}
521
522/**
523 * nand_block_checkbad - [GENERIC] Check if a block is marked bad
524 * @mtd: MTD device structure
525 * @ofs: offset from device start
Brian Norris8b6e50c2011-05-25 14:59:01 -0700526 * @allowbbt: 1, if its allowed to access the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 *
528 * Check, if the block is bad. Either by reading the bad block table or
529 * calling of the scan function.
530 */
Archit Taneja9f3e0422016-02-03 14:29:49 +0530531static int nand_block_checkbad(struct mtd_info *mtd, loff_t ofs, int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100533 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000534
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200535 if (!chip->bbt)
Archit Taneja9f3e0422016-02-03 14:29:49 +0530536 return chip->block_bad(mtd, ofs);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000537
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 /* Return info from the table */
David Woodhousee0c7d762006-05-13 18:07:53 +0100539 return nand_isbad_bbt(mtd, ofs, allowbbt);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540}
541
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200542/**
543 * panic_nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
Brian Norris8b6e50c2011-05-25 14:59:01 -0700544 * @mtd: MTD device structure
545 * @timeo: Timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200546 *
547 * Helper function for nand_wait_ready used when needing to wait in interrupt
548 * context.
549 */
550static void panic_nand_wait_ready(struct mtd_info *mtd, unsigned long timeo)
551{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100552 struct nand_chip *chip = mtd_to_nand(mtd);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200553 int i;
554
555 /* Wait for the device to get ready */
556 for (i = 0; i < timeo; i++) {
557 if (chip->dev_ready(mtd))
558 break;
559 touch_softlockup_watchdog();
560 mdelay(1);
561 }
562}
563
Alex Smithb70af9b2015-10-06 14:52:07 +0100564/**
565 * nand_wait_ready - [GENERIC] Wait for the ready pin after commands.
566 * @mtd: MTD device structure
567 *
568 * Wait for the ready pin after a command, and warn if a timeout occurs.
569 */
David Woodhouse4b648b02006-09-25 17:05:24 +0100570void nand_wait_ready(struct mtd_info *mtd)
Thomas Gleixner3b887752005-02-22 21:56:49 +0000571{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100572 struct nand_chip *chip = mtd_to_nand(mtd);
Alex Smithb70af9b2015-10-06 14:52:07 +0100573 unsigned long timeo = 400;
Thomas Gleixner3b887752005-02-22 21:56:49 +0000574
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200575 if (in_interrupt() || oops_in_progress)
Alex Smithb70af9b2015-10-06 14:52:07 +0100576 return panic_nand_wait_ready(mtd, timeo);
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200577
Brian Norris7854d3f2011-06-23 14:12:08 -0700578 /* Wait until command is processed or timeout occurs */
Alex Smithb70af9b2015-10-06 14:52:07 +0100579 timeo = jiffies + msecs_to_jiffies(timeo);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000580 do {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200581 if (chip->dev_ready(mtd))
Ezequiel Garcia4c7e0542016-04-12 17:46:41 -0300582 return;
Alex Smithb70af9b2015-10-06 14:52:07 +0100583 cond_resched();
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000584 } while (time_before(jiffies, timeo));
Alex Smithb70af9b2015-10-06 14:52:07 +0100585
Brian Norris9ebfdf52016-03-04 17:19:23 -0800586 if (!chip->dev_ready(mtd))
587 pr_warn_ratelimited("timeout while waiting for chip to become ready\n");
Thomas Gleixner3b887752005-02-22 21:56:49 +0000588}
David Woodhouse4b648b02006-09-25 17:05:24 +0100589EXPORT_SYMBOL_GPL(nand_wait_ready);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000590
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591/**
Roger Quadros60c70d62015-02-23 17:26:39 +0200592 * nand_wait_status_ready - [GENERIC] Wait for the ready status after commands.
593 * @mtd: MTD device structure
594 * @timeo: Timeout in ms
595 *
596 * Wait for status ready (i.e. command done) or timeout.
597 */
598static void nand_wait_status_ready(struct mtd_info *mtd, unsigned long timeo)
599{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100600 register struct nand_chip *chip = mtd_to_nand(mtd);
Roger Quadros60c70d62015-02-23 17:26:39 +0200601
602 timeo = jiffies + msecs_to_jiffies(timeo);
603 do {
604 if ((chip->read_byte(mtd) & NAND_STATUS_READY))
605 break;
606 touch_softlockup_watchdog();
607 } while (time_before(jiffies, timeo));
608};
609
610/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 * nand_command - [DEFAULT] Send command to NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700612 * @mtd: MTD device structure
613 * @command: the command to be sent
614 * @column: the column address for this command, -1 if none
615 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 *
Brian Norris8b6e50c2011-05-25 14:59:01 -0700617 * Send command to NAND device. This function is used for small page devices
Artem Bityutskiy51148f12013-03-05 15:00:51 +0200618 * (512 Bytes per page).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200620static void nand_command(struct mtd_info *mtd, unsigned int command,
621 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100623 register struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200624 int ctrl = NAND_CTRL_CLE | NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625
Brian Norris8b6e50c2011-05-25 14:59:01 -0700626 /* Write out the command to the device */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 if (command == NAND_CMD_SEQIN) {
628 int readcmd;
629
Joern Engel28318772006-05-22 23:18:05 +0200630 if (column >= mtd->writesize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 /* OOB area */
Joern Engel28318772006-05-22 23:18:05 +0200632 column -= mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 readcmd = NAND_CMD_READOOB;
634 } else if (column < 256) {
635 /* First 256 bytes --> READ0 */
636 readcmd = NAND_CMD_READ0;
637 } else {
638 column -= 256;
639 readcmd = NAND_CMD_READ1;
640 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200641 chip->cmd_ctrl(mtd, readcmd, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200642 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200644 chip->cmd_ctrl(mtd, command, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
Brian Norris8b6e50c2011-05-25 14:59:01 -0700646 /* Address cycle, when necessary */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200647 ctrl = NAND_CTRL_ALE | NAND_CTRL_CHANGE;
648 /* Serially input address */
649 if (column != -1) {
650 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800651 if (chip->options & NAND_BUSWIDTH_16 &&
652 !nand_opcode_8bits(command))
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200653 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200654 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200655 ctrl &= ~NAND_CTRL_CHANGE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200657 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200658 chip->cmd_ctrl(mtd, page_addr, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200659 ctrl &= ~NAND_CTRL_CHANGE;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200660 chip->cmd_ctrl(mtd, page_addr >> 8, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200661 /* One more address cycle for devices > 32MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200662 if (chip->chipsize > (32 << 20))
663 chip->cmd_ctrl(mtd, page_addr >> 16, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200664 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200665 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000666
667 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700668 * Program and erase have their own busy handlers status and sequential
669 * in needs no delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100670 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000672
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 case NAND_CMD_PAGEPROG:
674 case NAND_CMD_ERASE1:
675 case NAND_CMD_ERASE2:
676 case NAND_CMD_SEQIN:
677 case NAND_CMD_STATUS:
678 return;
679
680 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200681 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200683 udelay(chip->chip_delay);
684 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200685 NAND_CTRL_CLE | NAND_CTRL_CHANGE);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200686 chip->cmd_ctrl(mtd,
687 NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200688 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
689 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 return;
691
David Woodhousee0c7d762006-05-13 18:07:53 +0100692 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000694 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 * If we don't have access to the busy pin, we apply the given
696 * command delay
David Woodhousee0c7d762006-05-13 18:07:53 +0100697 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200698 if (!chip->dev_ready) {
699 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 }
Brian Norris8b6e50c2011-05-25 14:59:01 -0700703 /*
704 * Apply this short delay always to ensure that we do wait tWB in
705 * any case on any machine.
706 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100707 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000708
709 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710}
711
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200712static void nand_ccs_delay(struct nand_chip *chip)
713{
714 /*
715 * The controller already takes care of waiting for tCCS when the RNDIN
716 * or RNDOUT command is sent, return directly.
717 */
718 if (!(chip->options & NAND_WAIT_TCCS))
719 return;
720
721 /*
722 * Wait tCCS_min if it is correctly defined, otherwise wait 500ns
723 * (which should be safe for all NANDs).
724 */
725 if (chip->data_interface && chip->data_interface->timings.sdr.tCCS_min)
726 ndelay(chip->data_interface->timings.sdr.tCCS_min / 1000);
727 else
728 ndelay(500);
729}
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731/**
732 * nand_command_lp - [DEFAULT] Send command to NAND large page device
Brian Norris8b6e50c2011-05-25 14:59:01 -0700733 * @mtd: MTD device structure
734 * @command: the command to be sent
735 * @column: the column address for this command, -1 if none
736 * @page_addr: the page address for this command, -1 if none
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 *
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200738 * Send command to NAND device. This is the version for the new large page
Brian Norris7854d3f2011-06-23 14:12:08 -0700739 * devices. We don't have the separate regions as we have in the small page
740 * devices. We must emulate NAND_CMD_READOOB to keep the code compatible.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200742static void nand_command_lp(struct mtd_info *mtd, unsigned int command,
743 int column, int page_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100745 register struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
747 /* Emulate NAND_CMD_READOOB */
748 if (command == NAND_CMD_READOOB) {
Joern Engel28318772006-05-22 23:18:05 +0200749 column += mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 command = NAND_CMD_READ0;
751 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000752
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200753 /* Command latch cycle */
Alexander Shiyanfb066ad2013-02-28 12:02:19 +0400754 chip->cmd_ctrl(mtd, command, NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 if (column != -1 || page_addr != -1) {
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200757 int ctrl = NAND_CTRL_CHANGE | NAND_NCE | NAND_ALE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758
759 /* Serially input address */
760 if (column != -1) {
761 /* Adjust columns for 16 bit buswidth */
Brian Norris3dad2342014-01-29 14:08:12 -0800762 if (chip->options & NAND_BUSWIDTH_16 &&
763 !nand_opcode_8bits(command))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 column >>= 1;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200765 chip->cmd_ctrl(mtd, column, ctrl);
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200766 ctrl &= ~NAND_CTRL_CHANGE;
Boris Brezillonfde85cf2016-06-15 13:09:51 +0200767
Brian Norrisf5b88de2016-10-03 09:49:35 -0700768 /* Only output a single addr cycle for 8bits opcodes. */
Boris Brezillonfde85cf2016-06-15 13:09:51 +0200769 if (!nand_opcode_8bits(command))
770 chip->cmd_ctrl(mtd, column >> 8, ctrl);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000771 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 if (page_addr != -1) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200773 chip->cmd_ctrl(mtd, page_addr, ctrl);
774 chip->cmd_ctrl(mtd, page_addr >> 8,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200775 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 /* One more address cycle for devices > 128MiB */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200777 if (chip->chipsize > (128 << 20))
778 chip->cmd_ctrl(mtd, page_addr >> 16,
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200779 NAND_NCE | NAND_ALE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 }
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200782 chip->cmd_ctrl(mtd, NAND_CMD_NONE, NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000783
784 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -0700785 * Program and erase have their own busy handlers status, sequential
Gerhard Sittig7a442f12014-03-29 14:36:22 +0100786 * in and status need no delay.
David A. Marlin30f464b2005-01-17 18:35:25 +0000787 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 switch (command) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000789
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 case NAND_CMD_CACHEDPROG:
791 case NAND_CMD_PAGEPROG:
792 case NAND_CMD_ERASE1:
793 case NAND_CMD_ERASE2:
794 case NAND_CMD_SEQIN:
795 case NAND_CMD_STATUS:
David A. Marlin30f464b2005-01-17 18:35:25 +0000796 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200798 case NAND_CMD_RNDIN:
799 nand_ccs_delay(chip);
800 return;
801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 case NAND_CMD_RESET:
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200803 if (chip->dev_ready)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 break;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200805 udelay(chip->chip_delay);
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200806 chip->cmd_ctrl(mtd, NAND_CMD_STATUS,
807 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
808 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
809 NAND_NCE | NAND_CTRL_CHANGE);
Roger Quadros60c70d62015-02-23 17:26:39 +0200810 /* EZ-NAND can take upto 250ms as per ONFi v4.0 */
811 nand_wait_status_ready(mtd, 250);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 return;
813
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200814 case NAND_CMD_RNDOUT:
815 /* No ready / busy check necessary */
816 chip->cmd_ctrl(mtd, NAND_CMD_RNDOUTSTART,
817 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
818 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
819 NAND_NCE | NAND_CTRL_CHANGE);
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200820
821 nand_ccs_delay(chip);
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200822 return;
823
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 case NAND_CMD_READ0:
Thomas Gleixner12efdde2006-05-24 22:57:09 +0200825 chip->cmd_ctrl(mtd, NAND_CMD_READSTART,
826 NAND_NCE | NAND_CLE | NAND_CTRL_CHANGE);
827 chip->cmd_ctrl(mtd, NAND_CMD_NONE,
828 NAND_NCE | NAND_CTRL_CHANGE);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000829
David Woodhousee0c7d762006-05-13 18:07:53 +0100830 /* This applies to read commands */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 default:
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000832 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 * If we don't have access to the busy pin, we apply the given
Brian Norris8b6e50c2011-05-25 14:59:01 -0700834 * command delay.
David Woodhousee0c7d762006-05-13 18:07:53 +0100835 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200836 if (!chip->dev_ready) {
837 udelay(chip->chip_delay);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 return;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000839 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 }
Thomas Gleixner3b887752005-02-22 21:56:49 +0000841
Brian Norris8b6e50c2011-05-25 14:59:01 -0700842 /*
843 * Apply this short delay always to ensure that we do wait tWB in
844 * any case on any machine.
845 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100846 ndelay(100);
Thomas Gleixner3b887752005-02-22 21:56:49 +0000847
848 nand_wait_ready(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849}
850
851/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200852 * panic_nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700853 * @chip: the nand chip descriptor
854 * @mtd: MTD device structure
855 * @new_state: the state which is requested
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200856 *
857 * Used when in panic, no locks are taken.
858 */
859static void panic_nand_get_device(struct nand_chip *chip,
860 struct mtd_info *mtd, int new_state)
861{
Brian Norris7854d3f2011-06-23 14:12:08 -0700862 /* Hardware controller shared among independent devices */
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200863 chip->controller->active = chip;
864 chip->state = new_state;
865}
866
867/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 * nand_get_device - [GENERIC] Get chip for selected access
Brian Norris8b6e50c2011-05-25 14:59:01 -0700869 * @mtd: MTD device structure
870 * @new_state: the state which is requested
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 *
872 * Get the device and lock it for exclusive access
873 */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200874static int
Huang Shijie6a8214a2012-11-19 14:43:30 +0800875nand_get_device(struct mtd_info *mtd, int new_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876{
Boris BREZILLON862eba52015-12-01 12:03:03 +0100877 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200878 spinlock_t *lock = &chip->controller->lock;
879 wait_queue_head_t *wq = &chip->controller->wq;
David Woodhousee0c7d762006-05-13 18:07:53 +0100880 DECLARE_WAITQUEUE(wait, current);
Florian Fainelli7351d3a2010-09-07 13:23:45 +0200881retry:
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100882 spin_lock(lock);
883
vimal singhb8b3ee92009-07-09 20:41:22 +0530884 /* Hardware controller shared among independent devices */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200885 if (!chip->controller->active)
886 chip->controller->active = chip;
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200887
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200888 if (chip->controller->active == chip && chip->state == FL_READY) {
889 chip->state = new_state;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100890 spin_unlock(lock);
Vitaly Wool962034f2005-09-15 14:58:53 +0100891 return 0;
892 }
893 if (new_state == FL_PM_SUSPENDED) {
Li Yang6b0d9a82009-11-17 14:45:49 -0800894 if (chip->controller->active->state == FL_PM_SUSPENDED) {
895 chip->state = FL_PM_SUSPENDED;
896 spin_unlock(lock);
897 return 0;
Li Yang6b0d9a82009-11-17 14:45:49 -0800898 }
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100899 }
900 set_current_state(TASK_UNINTERRUPTIBLE);
901 add_wait_queue(wq, &wait);
902 spin_unlock(lock);
903 schedule();
904 remove_wait_queue(wq, &wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 goto retry;
906}
907
908/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700909 * panic_nand_wait - [GENERIC] wait until the command is done
910 * @mtd: MTD device structure
911 * @chip: NAND chip structure
912 * @timeo: timeout
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200913 *
914 * Wait for command done. This is a helper function for nand_wait used when
915 * we are in interrupt context. May happen when in panic and trying to write
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400916 * an oops through mtdoops.
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200917 */
918static void panic_nand_wait(struct mtd_info *mtd, struct nand_chip *chip,
919 unsigned long timeo)
920{
921 int i;
922 for (i = 0; i < timeo; i++) {
923 if (chip->dev_ready) {
924 if (chip->dev_ready(mtd))
925 break;
926 } else {
927 if (chip->read_byte(mtd) & NAND_STATUS_READY)
928 break;
929 }
930 mdelay(1);
Florian Fainellif8ac0412010-09-07 13:23:43 +0200931 }
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200932}
933
934/**
Brian Norris8b6e50c2011-05-25 14:59:01 -0700935 * nand_wait - [DEFAULT] wait until the command is done
936 * @mtd: MTD device structure
937 * @chip: NAND chip structure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 *
Alex Smithb70af9b2015-10-06 14:52:07 +0100939 * Wait for command done. This applies to erase and program only.
Randy Dunlap844d3b42006-06-28 21:48:27 -0700940 */
Thomas Gleixner7bc33122006-06-20 20:05:05 +0200941static int nand_wait(struct mtd_info *mtd, struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942{
943
Alex Smithb70af9b2015-10-06 14:52:07 +0100944 int status;
945 unsigned long timeo = 400;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946
Brian Norris8b6e50c2011-05-25 14:59:01 -0700947 /*
948 * Apply this short delay always to ensure that we do wait tWB in any
949 * case on any machine.
950 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100951 ndelay(100);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952
Artem Bityutskiy14c65782013-03-04 14:21:34 +0200953 chip->cmdfunc(mtd, NAND_CMD_STATUS, -1, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200955 if (in_interrupt() || oops_in_progress)
956 panic_nand_wait(mtd, chip, timeo);
957 else {
Huang Shijie6d2559f2013-01-30 10:03:56 +0800958 timeo = jiffies + msecs_to_jiffies(timeo);
Alex Smithb70af9b2015-10-06 14:52:07 +0100959 do {
Simon Kagstrom2af7c652009-10-05 15:55:52 +0200960 if (chip->dev_ready) {
961 if (chip->dev_ready(mtd))
962 break;
963 } else {
964 if (chip->read_byte(mtd) & NAND_STATUS_READY)
965 break;
966 }
967 cond_resched();
Alex Smithb70af9b2015-10-06 14:52:07 +0100968 } while (time_before(jiffies, timeo));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969 }
Richard Purdie8fe833c2006-03-31 02:31:14 -0800970
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +0200971 status = (int)chip->read_byte(mtd);
Matthieu CASTETf251b8d2012-11-05 15:00:44 +0100972 /* This can happen if in case of timeout or buggy dev_ready */
973 WARN_ON(!(status & NAND_STATUS_READY));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 return status;
975}
976
977/**
Boris Brezillond8e725d2016-09-15 10:32:50 +0200978 * nand_reset_data_interface - Reset data interface and timings
979 * @chip: The NAND chip
980 *
981 * Reset the Data interface and timings to ONFI mode 0.
982 *
983 * Returns 0 for success or negative error code otherwise.
984 */
985static int nand_reset_data_interface(struct nand_chip *chip)
986{
987 struct mtd_info *mtd = nand_to_mtd(chip);
988 const struct nand_data_interface *conf;
989 int ret;
990
991 if (!chip->setup_data_interface)
992 return 0;
993
994 /*
995 * The ONFI specification says:
996 * "
997 * To transition from NV-DDR or NV-DDR2 to the SDR data
998 * interface, the host shall use the Reset (FFh) command
999 * using SDR timing mode 0. A device in any timing mode is
1000 * required to recognize Reset (FFh) command issued in SDR
1001 * timing mode 0.
1002 * "
1003 *
1004 * Configure the data interface in SDR mode and set the
1005 * timings to timing mode 0.
1006 */
1007
1008 conf = nand_get_default_data_interface();
1009 ret = chip->setup_data_interface(mtd, conf, false);
1010 if (ret)
1011 pr_err("Failed to configure data interface to SDR timing mode 0\n");
1012
1013 return ret;
1014}
1015
1016/**
1017 * nand_setup_data_interface - Setup the best data interface and timings
1018 * @chip: The NAND chip
1019 *
1020 * Find and configure the best data interface and NAND timings supported by
1021 * the chip and the driver.
1022 * First tries to retrieve supported timing modes from ONFI information,
1023 * and if the NAND chip does not support ONFI, relies on the
1024 * ->onfi_timing_mode_default specified in the nand_ids table.
1025 *
1026 * Returns 0 for success or negative error code otherwise.
1027 */
1028static int nand_setup_data_interface(struct nand_chip *chip)
1029{
1030 struct mtd_info *mtd = nand_to_mtd(chip);
1031 int ret;
1032
1033 if (!chip->setup_data_interface || !chip->data_interface)
1034 return 0;
1035
1036 /*
1037 * Ensure the timing mode has been changed on the chip side
1038 * before changing timings on the controller side.
1039 */
1040 if (chip->onfi_version) {
1041 u8 tmode_param[ONFI_SUBFEATURE_PARAM_LEN] = {
1042 chip->onfi_timing_mode_default,
1043 };
1044
1045 ret = chip->onfi_set_features(mtd, chip,
1046 ONFI_FEATURE_ADDR_TIMING_MODE,
1047 tmode_param);
1048 if (ret)
1049 goto err;
1050 }
1051
1052 ret = chip->setup_data_interface(mtd, chip->data_interface, false);
1053err:
1054 return ret;
1055}
1056
1057/**
1058 * nand_init_data_interface - find the best data interface and timings
1059 * @chip: The NAND chip
1060 *
1061 * Find the best data interface and NAND timings supported by the chip
1062 * and the driver.
1063 * First tries to retrieve supported timing modes from ONFI information,
1064 * and if the NAND chip does not support ONFI, relies on the
1065 * ->onfi_timing_mode_default specified in the nand_ids table. After this
1066 * function nand_chip->data_interface is initialized with the best timing mode
1067 * available.
1068 *
1069 * Returns 0 for success or negative error code otherwise.
1070 */
1071static int nand_init_data_interface(struct nand_chip *chip)
1072{
1073 struct mtd_info *mtd = nand_to_mtd(chip);
1074 int modes, mode, ret;
1075
1076 if (!chip->setup_data_interface)
1077 return 0;
1078
1079 /*
1080 * First try to identify the best timings from ONFI parameters and
1081 * if the NAND does not support ONFI, fallback to the default ONFI
1082 * timing mode.
1083 */
1084 modes = onfi_get_async_timing_mode(chip);
1085 if (modes == ONFI_TIMING_MODE_UNKNOWN) {
1086 if (!chip->onfi_timing_mode_default)
1087 return 0;
1088
1089 modes = GENMASK(chip->onfi_timing_mode_default, 0);
1090 }
1091
1092 chip->data_interface = kzalloc(sizeof(*chip->data_interface),
1093 GFP_KERNEL);
1094 if (!chip->data_interface)
1095 return -ENOMEM;
1096
1097 for (mode = fls(modes) - 1; mode >= 0; mode--) {
1098 ret = onfi_init_data_interface(chip, chip->data_interface,
1099 NAND_SDR_IFACE, mode);
1100 if (ret)
1101 continue;
1102
1103 ret = chip->setup_data_interface(mtd, chip->data_interface,
1104 true);
1105 if (!ret) {
1106 chip->onfi_timing_mode_default = mode;
1107 break;
1108 }
1109 }
1110
1111 return 0;
1112}
1113
1114static void nand_release_data_interface(struct nand_chip *chip)
1115{
1116 kfree(chip->data_interface);
1117}
1118
1119/**
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001120 * nand_reset - Reset and initialize a NAND device
1121 * @chip: The NAND chip
1122 *
1123 * Returns 0 for success or negative error code otherwise
1124 */
1125int nand_reset(struct nand_chip *chip)
1126{
1127 struct mtd_info *mtd = nand_to_mtd(chip);
Boris Brezillond8e725d2016-09-15 10:32:50 +02001128 int ret;
1129
1130 ret = nand_reset_data_interface(chip);
1131 if (ret)
1132 return ret;
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001133
1134 chip->cmdfunc(mtd, NAND_CMD_RESET, -1, -1);
1135
Boris Brezillond8e725d2016-09-15 10:32:50 +02001136 ret = nand_setup_data_interface(chip);
1137 if (ret)
1138 return ret;
1139
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001140 return 0;
1141}
1142
1143/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001144 * __nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001145 * @mtd: mtd info
1146 * @ofs: offset to start unlock from
1147 * @len: length to unlock
Brian Norris8b6e50c2011-05-25 14:59:01 -07001148 * @invert: when = 0, unlock the range of blocks within the lower and
1149 * upper boundary address
1150 * when = 1, unlock the range of blocks outside the boundaries
1151 * of the lower and upper boundary address
Vimal Singh7d70f332010-02-08 15:50:49 +05301152 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001153 * Returs unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +05301154 */
1155static int __nand_unlock(struct mtd_info *mtd, loff_t ofs,
1156 uint64_t len, int invert)
1157{
1158 int ret = 0;
1159 int status, page;
Boris BREZILLON862eba52015-12-01 12:03:03 +01001160 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh7d70f332010-02-08 15:50:49 +05301161
1162 /* Submit address of first page to unlock */
1163 page = ofs >> chip->page_shift;
1164 chip->cmdfunc(mtd, NAND_CMD_UNLOCK1, -1, page & chip->pagemask);
1165
1166 /* Submit address of last page to unlock */
1167 page = (ofs + len) >> chip->page_shift;
1168 chip->cmdfunc(mtd, NAND_CMD_UNLOCK2, -1,
1169 (page | invert) & chip->pagemask);
1170
1171 /* Call wait ready function */
1172 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301173 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -04001174 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07001175 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301176 __func__, status);
1177 ret = -EIO;
1178 }
1179
1180 return ret;
1181}
1182
1183/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001184 * nand_unlock - [REPLACEABLE] unlocks specified locked blocks
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001185 * @mtd: mtd info
1186 * @ofs: offset to start unlock from
1187 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +05301188 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001189 * Returns unlock status.
Vimal Singh7d70f332010-02-08 15:50:49 +05301190 */
1191int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1192{
1193 int ret = 0;
1194 int chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01001195 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh7d70f332010-02-08 15:50:49 +05301196
Brian Norris289c0522011-07-19 10:06:09 -07001197 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301198 __func__, (unsigned long long)ofs, len);
1199
1200 if (check_offs_len(mtd, ofs, len))
Brian Norrisb1a23482015-02-28 02:02:27 -08001201 return -EINVAL;
Vimal Singh7d70f332010-02-08 15:50:49 +05301202
1203 /* Align to last block address if size addresses end of the device */
1204 if (ofs + len == mtd->size)
1205 len -= mtd->erasesize;
1206
Huang Shijie6a8214a2012-11-19 14:43:30 +08001207 nand_get_device(mtd, FL_UNLOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +05301208
1209 /* Shift to get chip number */
1210 chipnr = ofs >> chip->chip_shift;
1211
1212 chip->select_chip(mtd, chipnr);
1213
White Ding57d3a9a2014-07-24 00:10:45 +08001214 /*
1215 * Reset the chip.
1216 * If we want to check the WP through READ STATUS and check the bit 7
1217 * we must reset the chip
1218 * some operation can also clear the bit 7 of status register
1219 * eg. erase/program a locked block
1220 */
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001221 nand_reset(chip);
White Ding57d3a9a2014-07-24 00:10:45 +08001222
Vimal Singh7d70f332010-02-08 15:50:49 +05301223 /* Check, if it is write protected */
1224 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001225 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301226 __func__);
1227 ret = -EIO;
1228 goto out;
1229 }
1230
1231 ret = __nand_unlock(mtd, ofs, len, 0);
1232
1233out:
Huang Shijieb0bb6902012-11-19 14:43:29 +08001234 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +05301235 nand_release_device(mtd);
1236
1237 return ret;
1238}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001239EXPORT_SYMBOL(nand_unlock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301240
1241/**
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001242 * nand_lock - [REPLACEABLE] locks all blocks present in the device
Randy Dunlapb6d676d2010-08-10 18:02:50 -07001243 * @mtd: mtd info
1244 * @ofs: offset to start unlock from
1245 * @len: length to unlock
Vimal Singh7d70f332010-02-08 15:50:49 +05301246 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001247 * This feature is not supported in many NAND parts. 'Micron' NAND parts do
1248 * have this feature, but it allows only to lock all blocks, not for specified
1249 * range for block. Implementing 'lock' feature by making use of 'unlock', for
1250 * now.
Vimal Singh7d70f332010-02-08 15:50:49 +05301251 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001252 * Returns lock status.
Vimal Singh7d70f332010-02-08 15:50:49 +05301253 */
1254int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len)
1255{
1256 int ret = 0;
1257 int chipnr, status, page;
Boris BREZILLON862eba52015-12-01 12:03:03 +01001258 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh7d70f332010-02-08 15:50:49 +05301259
Brian Norris289c0522011-07-19 10:06:09 -07001260 pr_debug("%s: start = 0x%012llx, len = %llu\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301261 __func__, (unsigned long long)ofs, len);
1262
1263 if (check_offs_len(mtd, ofs, len))
Brian Norrisb1a23482015-02-28 02:02:27 -08001264 return -EINVAL;
Vimal Singh7d70f332010-02-08 15:50:49 +05301265
Huang Shijie6a8214a2012-11-19 14:43:30 +08001266 nand_get_device(mtd, FL_LOCKING);
Vimal Singh7d70f332010-02-08 15:50:49 +05301267
1268 /* Shift to get chip number */
1269 chipnr = ofs >> chip->chip_shift;
1270
1271 chip->select_chip(mtd, chipnr);
1272
White Ding57d3a9a2014-07-24 00:10:45 +08001273 /*
1274 * Reset the chip.
1275 * If we want to check the WP through READ STATUS and check the bit 7
1276 * we must reset the chip
1277 * some operation can also clear the bit 7 of status register
1278 * eg. erase/program a locked block
1279 */
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001280 nand_reset(chip);
White Ding57d3a9a2014-07-24 00:10:45 +08001281
Vimal Singh7d70f332010-02-08 15:50:49 +05301282 /* Check, if it is write protected */
1283 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07001284 pr_debug("%s: device is write protected!\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301285 __func__);
1286 status = MTD_ERASE_FAILED;
1287 ret = -EIO;
1288 goto out;
1289 }
1290
1291 /* Submit address of first page to lock */
1292 page = ofs >> chip->page_shift;
1293 chip->cmdfunc(mtd, NAND_CMD_LOCK, -1, page & chip->pagemask);
1294
1295 /* Call wait ready function */
1296 status = chip->waitfunc(mtd, chip);
Vimal Singh7d70f332010-02-08 15:50:49 +05301297 /* See if device thinks it succeeded */
Huang Shijie74830962012-10-14 23:47:24 -04001298 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07001299 pr_debug("%s: error status = 0x%08x\n",
Vimal Singh7d70f332010-02-08 15:50:49 +05301300 __func__, status);
1301 ret = -EIO;
1302 goto out;
1303 }
1304
1305 ret = __nand_unlock(mtd, ofs, len, 0x1);
1306
1307out:
Huang Shijieb0bb6902012-11-19 14:43:29 +08001308 chip->select_chip(mtd, -1);
Vimal Singh7d70f332010-02-08 15:50:49 +05301309 nand_release_device(mtd);
1310
1311 return ret;
1312}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001313EXPORT_SYMBOL(nand_lock);
Vimal Singh7d70f332010-02-08 15:50:49 +05301314
1315/**
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001316 * nand_check_erased_buf - check if a buffer contains (almost) only 0xff data
1317 * @buf: buffer to test
1318 * @len: buffer length
1319 * @bitflips_threshold: maximum number of bitflips
1320 *
1321 * Check if a buffer contains only 0xff, which means the underlying region
1322 * has been erased and is ready to be programmed.
1323 * The bitflips_threshold specify the maximum number of bitflips before
1324 * considering the region is not erased.
1325 * Note: The logic of this function has been extracted from the memweight
1326 * implementation, except that nand_check_erased_buf function exit before
1327 * testing the whole buffer if the number of bitflips exceed the
1328 * bitflips_threshold value.
1329 *
1330 * Returns a positive number of bitflips less than or equal to
1331 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
1332 * threshold.
1333 */
1334static int nand_check_erased_buf(void *buf, int len, int bitflips_threshold)
1335{
1336 const unsigned char *bitmap = buf;
1337 int bitflips = 0;
1338 int weight;
1339
1340 for (; len && ((uintptr_t)bitmap) % sizeof(long);
1341 len--, bitmap++) {
1342 weight = hweight8(*bitmap);
1343 bitflips += BITS_PER_BYTE - weight;
1344 if (unlikely(bitflips > bitflips_threshold))
1345 return -EBADMSG;
1346 }
1347
1348 for (; len >= sizeof(long);
1349 len -= sizeof(long), bitmap += sizeof(long)) {
1350 weight = hweight_long(*((unsigned long *)bitmap));
1351 bitflips += BITS_PER_LONG - weight;
1352 if (unlikely(bitflips > bitflips_threshold))
1353 return -EBADMSG;
1354 }
1355
1356 for (; len > 0; len--, bitmap++) {
1357 weight = hweight8(*bitmap);
1358 bitflips += BITS_PER_BYTE - weight;
1359 if (unlikely(bitflips > bitflips_threshold))
1360 return -EBADMSG;
1361 }
1362
1363 return bitflips;
1364}
1365
1366/**
1367 * nand_check_erased_ecc_chunk - check if an ECC chunk contains (almost) only
1368 * 0xff data
1369 * @data: data buffer to test
1370 * @datalen: data length
1371 * @ecc: ECC buffer
1372 * @ecclen: ECC length
1373 * @extraoob: extra OOB buffer
1374 * @extraooblen: extra OOB length
1375 * @bitflips_threshold: maximum number of bitflips
1376 *
1377 * Check if a data buffer and its associated ECC and OOB data contains only
1378 * 0xff pattern, which means the underlying region has been erased and is
1379 * ready to be programmed.
1380 * The bitflips_threshold specify the maximum number of bitflips before
1381 * considering the region as not erased.
1382 *
1383 * Note:
1384 * 1/ ECC algorithms are working on pre-defined block sizes which are usually
1385 * different from the NAND page size. When fixing bitflips, ECC engines will
1386 * report the number of errors per chunk, and the NAND core infrastructure
1387 * expect you to return the maximum number of bitflips for the whole page.
1388 * This is why you should always use this function on a single chunk and
1389 * not on the whole page. After checking each chunk you should update your
1390 * max_bitflips value accordingly.
1391 * 2/ When checking for bitflips in erased pages you should not only check
1392 * the payload data but also their associated ECC data, because a user might
1393 * have programmed almost all bits to 1 but a few. In this case, we
1394 * shouldn't consider the chunk as erased, and checking ECC bytes prevent
1395 * this case.
1396 * 3/ The extraoob argument is optional, and should be used if some of your OOB
1397 * data are protected by the ECC engine.
1398 * It could also be used if you support subpages and want to attach some
1399 * extra OOB data to an ECC chunk.
1400 *
1401 * Returns a positive number of bitflips less than or equal to
1402 * bitflips_threshold, or -ERROR_CODE for bitflips in excess of the
1403 * threshold. In case of success, the passed buffers are filled with 0xff.
1404 */
1405int nand_check_erased_ecc_chunk(void *data, int datalen,
1406 void *ecc, int ecclen,
1407 void *extraoob, int extraooblen,
1408 int bitflips_threshold)
1409{
1410 int data_bitflips = 0, ecc_bitflips = 0, extraoob_bitflips = 0;
1411
1412 data_bitflips = nand_check_erased_buf(data, datalen,
1413 bitflips_threshold);
1414 if (data_bitflips < 0)
1415 return data_bitflips;
1416
1417 bitflips_threshold -= data_bitflips;
1418
1419 ecc_bitflips = nand_check_erased_buf(ecc, ecclen, bitflips_threshold);
1420 if (ecc_bitflips < 0)
1421 return ecc_bitflips;
1422
1423 bitflips_threshold -= ecc_bitflips;
1424
1425 extraoob_bitflips = nand_check_erased_buf(extraoob, extraooblen,
1426 bitflips_threshold);
1427 if (extraoob_bitflips < 0)
1428 return extraoob_bitflips;
1429
1430 if (data_bitflips)
1431 memset(data, 0xff, datalen);
1432
1433 if (ecc_bitflips)
1434 memset(ecc, 0xff, ecclen);
1435
1436 if (extraoob_bitflips)
1437 memset(extraoob, 0xff, extraooblen);
1438
1439 return data_bitflips + ecc_bitflips + extraoob_bitflips;
1440}
1441EXPORT_SYMBOL(nand_check_erased_ecc_chunk);
1442
1443/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001444 * nand_read_page_raw - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001445 * @mtd: mtd info structure
1446 * @chip: nand chip info structure
1447 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001448 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001449 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001450 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001451 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001452 */
1453static int nand_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001454 uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001455{
1456 chip->read_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07001457 if (oob_required)
1458 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001459 return 0;
1460}
1461
1462/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001463 * nand_read_page_raw_syndrome - [INTERN] read raw page data without ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07001464 * @mtd: mtd info structure
1465 * @chip: nand chip info structure
1466 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001467 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001468 * @page: page number to read
David Brownell52ff49d2009-03-04 12:01:36 -08001469 *
1470 * We need a special oob layout and handling even when OOB isn't used.
1471 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001472static int nand_read_page_raw_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001473 struct nand_chip *chip, uint8_t *buf,
1474 int oob_required, int page)
David Brownell52ff49d2009-03-04 12:01:36 -08001475{
1476 int eccsize = chip->ecc.size;
1477 int eccbytes = chip->ecc.bytes;
1478 uint8_t *oob = chip->oob_poi;
1479 int steps, size;
1480
1481 for (steps = chip->ecc.steps; steps > 0; steps--) {
1482 chip->read_buf(mtd, buf, eccsize);
1483 buf += eccsize;
1484
1485 if (chip->ecc.prepad) {
1486 chip->read_buf(mtd, oob, chip->ecc.prepad);
1487 oob += chip->ecc.prepad;
1488 }
1489
1490 chip->read_buf(mtd, oob, eccbytes);
1491 oob += eccbytes;
1492
1493 if (chip->ecc.postpad) {
1494 chip->read_buf(mtd, oob, chip->ecc.postpad);
1495 oob += chip->ecc.postpad;
1496 }
1497 }
1498
1499 size = mtd->oobsize - (oob - chip->oob_poi);
1500 if (size)
1501 chip->read_buf(mtd, oob, size);
1502
1503 return 0;
1504}
1505
1506/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001507 * nand_read_page_swecc - [REPLACEABLE] software ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001508 * @mtd: mtd info structure
1509 * @chip: nand chip info structure
1510 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001511 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001512 * @page: page number to read
David A. Marlin068e3c02005-01-24 03:07:46 +00001513 */
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001514static int nand_read_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001515 uint8_t *buf, int oob_required, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516{
Boris Brezillon846031d2016-02-03 20:11:00 +01001517 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001518 int eccbytes = chip->ecc.bytes;
1519 int eccsteps = chip->ecc.steps;
1520 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001521 uint8_t *ecc_calc = chip->buffers->ecccalc;
1522 uint8_t *ecc_code = chip->buffers->ecccode;
Mike Dunn3f91e942012-04-25 12:06:09 -07001523 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001524
Brian Norris1fbb9382012-05-02 10:14:55 -07001525 chip->ecc.read_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001526
1527 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
1528 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1529
Boris Brezillon846031d2016-02-03 20:11:00 +01001530 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1531 chip->ecc.total);
1532 if (ret)
1533 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001534
1535 eccsteps = chip->ecc.steps;
1536 p = buf;
1537
1538 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1539 int stat;
1540
1541 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Mike Dunn3f91e942012-04-25 12:06:09 -07001542 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001543 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001544 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001545 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001546 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1547 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001548 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001549 return max_bitflips;
Thomas Gleixner22c60f52005-04-04 19:56:32 +01001550}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552/**
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05301553 * nand_read_subpage - [REPLACEABLE] ECC based sub-page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001554 * @mtd: mtd info structure
1555 * @chip: nand chip info structure
1556 * @data_offs: offset of requested data within the page
1557 * @readlen: data length
1558 * @bufpoi: buffer to store read data
Huang Shijiee004deb2014-01-03 11:01:40 +08001559 * @page: page number to read
Alexey Korolev3d459552008-05-15 17:23:18 +01001560 */
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001561static int nand_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08001562 uint32_t data_offs, uint32_t readlen, uint8_t *bufpoi,
1563 int page)
Alexey Korolev3d459552008-05-15 17:23:18 +01001564{
Boris Brezillon846031d2016-02-03 20:11:00 +01001565 int start_step, end_step, num_steps, ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01001566 uint8_t *p;
1567 int data_col_addr, i, gaps = 0;
1568 int datafrag_len, eccfrag_len, aligned_len, aligned_pos;
1569 int busw = (chip->options & NAND_BUSWIDTH_16) ? 2 : 1;
Boris Brezillon846031d2016-02-03 20:11:00 +01001570 int index, section = 0;
Mike Dunn3f91e942012-04-25 12:06:09 -07001571 unsigned int max_bitflips = 0;
Boris Brezillon846031d2016-02-03 20:11:00 +01001572 struct mtd_oob_region oobregion = { };
Alexey Korolev3d459552008-05-15 17:23:18 +01001573
Brian Norris7854d3f2011-06-23 14:12:08 -07001574 /* Column address within the page aligned to ECC size (256bytes) */
Alexey Korolev3d459552008-05-15 17:23:18 +01001575 start_step = data_offs / chip->ecc.size;
1576 end_step = (data_offs + readlen - 1) / chip->ecc.size;
1577 num_steps = end_step - start_step + 1;
Ron4a4163ca2014-03-16 04:01:07 +10301578 index = start_step * chip->ecc.bytes;
Alexey Korolev3d459552008-05-15 17:23:18 +01001579
Brian Norris8b6e50c2011-05-25 14:59:01 -07001580 /* Data size aligned to ECC ecc.size */
Alexey Korolev3d459552008-05-15 17:23:18 +01001581 datafrag_len = num_steps * chip->ecc.size;
1582 eccfrag_len = num_steps * chip->ecc.bytes;
1583
1584 data_col_addr = start_step * chip->ecc.size;
1585 /* If we read not a page aligned data */
1586 if (data_col_addr != 0)
1587 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, data_col_addr, -1);
1588
1589 p = bufpoi + data_col_addr;
1590 chip->read_buf(mtd, p, datafrag_len);
1591
Brian Norris8b6e50c2011-05-25 14:59:01 -07001592 /* Calculate ECC */
Alexey Korolev3d459552008-05-15 17:23:18 +01001593 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size)
1594 chip->ecc.calculate(mtd, p, &chip->buffers->ecccalc[i]);
1595
Brian Norris8b6e50c2011-05-25 14:59:01 -07001596 /*
1597 * The performance is faster if we position offsets according to
Brian Norris7854d3f2011-06-23 14:12:08 -07001598 * ecc.pos. Let's make sure that there are no gaps in ECC positions.
Brian Norris8b6e50c2011-05-25 14:59:01 -07001599 */
Boris Brezillon846031d2016-02-03 20:11:00 +01001600 ret = mtd_ooblayout_find_eccregion(mtd, index, &section, &oobregion);
1601 if (ret)
1602 return ret;
1603
1604 if (oobregion.length < eccfrag_len)
1605 gaps = 1;
1606
Alexey Korolev3d459552008-05-15 17:23:18 +01001607 if (gaps) {
1608 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, mtd->writesize, -1);
1609 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1610 } else {
Brian Norris8b6e50c2011-05-25 14:59:01 -07001611 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07001612 * Send the command to read the particular ECC bytes take care
Brian Norris8b6e50c2011-05-25 14:59:01 -07001613 * about buswidth alignment in read_buf.
1614 */
Boris Brezillon846031d2016-02-03 20:11:00 +01001615 aligned_pos = oobregion.offset & ~(busw - 1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001616 aligned_len = eccfrag_len;
Boris Brezillon846031d2016-02-03 20:11:00 +01001617 if (oobregion.offset & (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001618 aligned_len++;
Boris Brezillon846031d2016-02-03 20:11:00 +01001619 if ((oobregion.offset + (num_steps * chip->ecc.bytes)) &
1620 (busw - 1))
Alexey Korolev3d459552008-05-15 17:23:18 +01001621 aligned_len++;
1622
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001623 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
Boris Brezillon846031d2016-02-03 20:11:00 +01001624 mtd->writesize + aligned_pos, -1);
Alexey Korolev3d459552008-05-15 17:23:18 +01001625 chip->read_buf(mtd, &chip->oob_poi[aligned_pos], aligned_len);
1626 }
1627
Boris Brezillon846031d2016-02-03 20:11:00 +01001628 ret = mtd_ooblayout_get_eccbytes(mtd, chip->buffers->ecccode,
1629 chip->oob_poi, index, eccfrag_len);
1630 if (ret)
1631 return ret;
Alexey Korolev3d459552008-05-15 17:23:18 +01001632
1633 p = bufpoi + data_col_addr;
1634 for (i = 0; i < eccfrag_len ; i += chip->ecc.bytes, p += chip->ecc.size) {
1635 int stat;
1636
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001637 stat = chip->ecc.correct(mtd, p,
1638 &chip->buffers->ecccode[i], &chip->buffers->ecccalc[i]);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01001639 if (stat == -EBADMSG &&
1640 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
1641 /* check for empty pages with bitflips */
1642 stat = nand_check_erased_ecc_chunk(p, chip->ecc.size,
1643 &chip->buffers->ecccode[i],
1644 chip->ecc.bytes,
1645 NULL, 0,
1646 chip->ecc.strength);
1647 }
1648
Mike Dunn3f91e942012-04-25 12:06:09 -07001649 if (stat < 0) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001650 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001651 } else {
Alexey Korolev3d459552008-05-15 17:23:18 +01001652 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001653 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1654 }
Alexey Korolev3d459552008-05-15 17:23:18 +01001655 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001656 return max_bitflips;
Alexey Korolev3d459552008-05-15 17:23:18 +01001657}
1658
1659/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001660 * nand_read_page_hwecc - [REPLACEABLE] hardware ECC based page read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07001661 * @mtd: mtd info structure
1662 * @chip: nand chip info structure
1663 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001664 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001665 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001666 *
Brian Norris7854d3f2011-06-23 14:12:08 -07001667 * Not for syndrome calculating ECC controllers which need a special oob layout.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001668 */
1669static int nand_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001670 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001671{
Boris Brezillon846031d2016-02-03 20:11:00 +01001672 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001673 int eccbytes = chip->ecc.bytes;
1674 int eccsteps = chip->ecc.steps;
1675 uint8_t *p = buf;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01001676 uint8_t *ecc_calc = chip->buffers->ecccalc;
1677 uint8_t *ecc_code = chip->buffers->ecccode;
Mike Dunn3f91e942012-04-25 12:06:09 -07001678 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001679
1680 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1681 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1682 chip->read_buf(mtd, p, eccsize);
1683 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1684 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001685 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001686
Boris Brezillon846031d2016-02-03 20:11:00 +01001687 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1688 chip->ecc.total);
1689 if (ret)
1690 return ret;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001691
1692 eccsteps = chip->ecc.steps;
1693 p = buf;
1694
1695 for (i = 0 ; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1696 int stat;
1697
1698 stat = chip->ecc.correct(mtd, p, &ecc_code[i], &ecc_calc[i]);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01001699 if (stat == -EBADMSG &&
1700 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
1701 /* check for empty pages with bitflips */
1702 stat = nand_check_erased_ecc_chunk(p, eccsize,
1703 &ecc_code[i], eccbytes,
1704 NULL, 0,
1705 chip->ecc.strength);
1706 }
1707
Mike Dunn3f91e942012-04-25 12:06:09 -07001708 if (stat < 0) {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001709 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001710 } else {
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001711 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001712 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1713 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001714 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001715 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001716}
1717
1718/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001719 * nand_read_page_hwecc_oob_first - [REPLACEABLE] hw ecc, read oob first
Brian Norris8b6e50c2011-05-25 14:59:01 -07001720 * @mtd: mtd info structure
1721 * @chip: nand chip info structure
1722 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001723 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001724 * @page: page number to read
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001725 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001726 * Hardware ECC for large page chips, require OOB to be read first. For this
1727 * ECC mode, the write_page method is re-used from ECC_HW. These methods
1728 * read/write ECC from the OOB area, unlike the ECC_HW_SYNDROME support with
1729 * multiple ECC steps, follows the "infix ECC" scheme and reads/writes ECC from
1730 * the data area, by overwriting the NAND manufacturer bad block markings.
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001731 */
1732static int nand_read_page_hwecc_oob_first(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07001733 struct nand_chip *chip, uint8_t *buf, int oob_required, int page)
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001734{
Boris Brezillon846031d2016-02-03 20:11:00 +01001735 int i, eccsize = chip->ecc.size, ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001736 int eccbytes = chip->ecc.bytes;
1737 int eccsteps = chip->ecc.steps;
1738 uint8_t *p = buf;
1739 uint8_t *ecc_code = chip->buffers->ecccode;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001740 uint8_t *ecc_calc = chip->buffers->ecccalc;
Mike Dunn3f91e942012-04-25 12:06:09 -07001741 unsigned int max_bitflips = 0;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001742
1743 /* Read the OOB area first */
1744 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
1745 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
1746 chip->cmdfunc(mtd, NAND_CMD_READ0, 0, page);
1747
Boris Brezillon846031d2016-02-03 20:11:00 +01001748 ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
1749 chip->ecc.total);
1750 if (ret)
1751 return ret;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001752
1753 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1754 int stat;
1755
1756 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1757 chip->read_buf(mtd, p, eccsize);
1758 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
1759
1760 stat = chip->ecc.correct(mtd, p, &ecc_code[i], NULL);
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01001761 if (stat == -EBADMSG &&
1762 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
1763 /* check for empty pages with bitflips */
1764 stat = nand_check_erased_ecc_chunk(p, eccsize,
1765 &ecc_code[i], eccbytes,
1766 NULL, 0,
1767 chip->ecc.strength);
1768 }
1769
Mike Dunn3f91e942012-04-25 12:06:09 -07001770 if (stat < 0) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001771 mtd->ecc_stats.failed++;
Mike Dunn3f91e942012-04-25 12:06:09 -07001772 } else {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001773 mtd->ecc_stats.corrected += stat;
Mike Dunn3f91e942012-04-25 12:06:09 -07001774 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1775 }
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001776 }
Mike Dunn3f91e942012-04-25 12:06:09 -07001777 return max_bitflips;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07001778}
1779
1780/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001781 * nand_read_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page read
Brian Norris8b6e50c2011-05-25 14:59:01 -07001782 * @mtd: mtd info structure
1783 * @chip: nand chip info structure
1784 * @buf: buffer to store read data
Brian Norris1fbb9382012-05-02 10:14:55 -07001785 * @oob_required: caller requires OOB data read to chip->oob_poi
Brian Norris8b6e50c2011-05-25 14:59:01 -07001786 * @page: page number to read
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001787 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07001788 * The hw generator calculates the error syndrome automatically. Therefore we
1789 * need a special oob layout and handling.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001790 */
1791static int nand_read_page_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -07001792 uint8_t *buf, int oob_required, int page)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001793{
1794 int i, eccsize = chip->ecc.size;
1795 int eccbytes = chip->ecc.bytes;
1796 int eccsteps = chip->ecc.steps;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01001797 int eccpadbytes = eccbytes + chip->ecc.prepad + chip->ecc.postpad;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001798 uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02001799 uint8_t *oob = chip->oob_poi;
Mike Dunn3f91e942012-04-25 12:06:09 -07001800 unsigned int max_bitflips = 0;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001801
1802 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
1803 int stat;
1804
1805 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1806 chip->read_buf(mtd, p, eccsize);
1807
1808 if (chip->ecc.prepad) {
1809 chip->read_buf(mtd, oob, chip->ecc.prepad);
1810 oob += chip->ecc.prepad;
1811 }
1812
1813 chip->ecc.hwctl(mtd, NAND_ECC_READSYN);
1814 chip->read_buf(mtd, oob, eccbytes);
1815 stat = chip->ecc.correct(mtd, p, oob, NULL);
1816
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001817 oob += eccbytes;
1818
1819 if (chip->ecc.postpad) {
1820 chip->read_buf(mtd, oob, chip->ecc.postpad);
1821 oob += chip->ecc.postpad;
1822 }
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +01001823
1824 if (stat == -EBADMSG &&
1825 (chip->ecc.options & NAND_ECC_GENERIC_ERASED_CHECK)) {
1826 /* check for empty pages with bitflips */
1827 stat = nand_check_erased_ecc_chunk(p, chip->ecc.size,
1828 oob - eccpadbytes,
1829 eccpadbytes,
1830 NULL, 0,
1831 chip->ecc.strength);
1832 }
1833
1834 if (stat < 0) {
1835 mtd->ecc_stats.failed++;
1836 } else {
1837 mtd->ecc_stats.corrected += stat;
1838 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1839 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001840 }
1841
1842 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04001843 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001844 if (i)
1845 chip->read_buf(mtd, oob, i);
1846
Mike Dunn3f91e942012-04-25 12:06:09 -07001847 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001848}
1849
1850/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001851 * nand_transfer_oob - [INTERN] Transfer oob to client buffer
Boris Brezillon846031d2016-02-03 20:11:00 +01001852 * @mtd: mtd info structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07001853 * @oob: oob destination address
1854 * @ops: oob ops structure
1855 * @len: size of oob to transfer
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001856 */
Boris Brezillon846031d2016-02-03 20:11:00 +01001857static uint8_t *nand_transfer_oob(struct mtd_info *mtd, uint8_t *oob,
Vitaly Wool70145682006-11-03 18:20:38 +03001858 struct mtd_oob_ops *ops, size_t len)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001859{
Boris Brezillon846031d2016-02-03 20:11:00 +01001860 struct nand_chip *chip = mtd_to_nand(mtd);
1861 int ret;
1862
Florian Fainellif8ac0412010-09-07 13:23:43 +02001863 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001864
Brian Norris0612b9d2011-08-30 18:45:40 -07001865 case MTD_OPS_PLACE_OOB:
1866 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001867 memcpy(oob, chip->oob_poi + ops->ooboffs, len);
1868 return oob + len;
1869
Boris Brezillon846031d2016-02-03 20:11:00 +01001870 case MTD_OPS_AUTO_OOB:
1871 ret = mtd_ooblayout_get_databytes(mtd, oob, chip->oob_poi,
1872 ops->ooboffs, len);
1873 BUG_ON(ret);
1874 return oob + len;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001875
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001876 default:
1877 BUG();
1878 }
1879 return NULL;
1880}
1881
1882/**
Brian Norrisba84fb52014-01-03 15:13:33 -08001883 * nand_setup_read_retry - [INTERN] Set the READ RETRY mode
1884 * @mtd: MTD device structure
1885 * @retry_mode: the retry mode to use
1886 *
1887 * Some vendors supply a special command to shift the Vt threshold, to be used
1888 * when there are too many bitflips in a page (i.e., ECC error). After setting
1889 * a new threshold, the host should retry reading the page.
1890 */
1891static int nand_setup_read_retry(struct mtd_info *mtd, int retry_mode)
1892{
Boris BREZILLON862eba52015-12-01 12:03:03 +01001893 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norrisba84fb52014-01-03 15:13:33 -08001894
1895 pr_debug("setting READ RETRY mode %d\n", retry_mode);
1896
1897 if (retry_mode >= chip->read_retries)
1898 return -EINVAL;
1899
1900 if (!chip->setup_read_retry)
1901 return -EOPNOTSUPP;
1902
1903 return chip->setup_read_retry(mtd, retry_mode);
1904}
1905
1906/**
Brian Norris7854d3f2011-06-23 14:12:08 -07001907 * nand_do_read_ops - [INTERN] Read data with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07001908 * @mtd: MTD device structure
1909 * @from: offset to read from
1910 * @ops: oob ops structure
David A. Marlin068e3c02005-01-24 03:07:46 +00001911 *
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001912 * Internal function. Called with chip held.
David A. Marlin068e3c02005-01-24 03:07:46 +00001913 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001914static int nand_do_read_ops(struct mtd_info *mtd, loff_t from,
1915 struct mtd_oob_ops *ops)
David A. Marlin068e3c02005-01-24 03:07:46 +00001916{
Brian Norrise47f3db2012-05-02 10:14:56 -07001917 int chipnr, page, realpage, col, bytes, aligned, oob_required;
Boris BREZILLON862eba52015-12-01 12:03:03 +01001918 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001919 int ret = 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001920 uint32_t readlen = ops->len;
Vitaly Wool70145682006-11-03 18:20:38 +03001921 uint32_t oobreadlen = ops->ooblen;
Boris BREZILLON29f10582016-03-07 10:46:52 +01001922 uint32_t max_oobsize = mtd_oobavail(mtd, ops);
Maxim Levitsky9aca3342010-02-22 20:39:35 +02001923
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001924 uint8_t *bufpoi, *oob, *buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04001925 int use_bufpoi;
Mike Dunnedbc45402012-04-25 12:06:11 -07001926 unsigned int max_bitflips = 0;
Brian Norrisba84fb52014-01-03 15:13:33 -08001927 int retry_mode = 0;
Brian Norrisb72f3df2013-12-03 11:04:14 -08001928 bool ecc_fail = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001930 chipnr = (int)(from >> chip->chip_shift);
1931 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02001933 realpage = (int)(from >> chip->page_shift);
1934 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001936 col = (int)(from & (mtd->writesize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001938 buf = ops->datbuf;
1939 oob = ops->oobbuf;
Brian Norrise47f3db2012-05-02 10:14:56 -07001940 oob_required = oob ? 1 : 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001941
Florian Fainellif8ac0412010-09-07 13:23:43 +02001942 while (1) {
Brian Norrisb72f3df2013-12-03 11:04:14 -08001943 unsigned int ecc_failures = mtd->ecc_stats.failed;
1944
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001945 bytes = min(mtd->writesize - col, readlen);
1946 aligned = (bytes == mtd->writesize);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00001947
Kamal Dasu66507c72014-05-01 20:51:19 -04001948 if (!aligned)
1949 use_bufpoi = 1;
1950 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
1951 use_bufpoi = !virt_addr_valid(buf);
1952 else
1953 use_bufpoi = 0;
1954
Brian Norris8b6e50c2011-05-25 14:59:01 -07001955 /* Is the current page in the buffer? */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02001956 if (realpage != chip->pagebuf || oob) {
Kamal Dasu66507c72014-05-01 20:51:19 -04001957 bufpoi = use_bufpoi ? chip->buffers->databuf : buf;
1958
1959 if (use_bufpoi && aligned)
1960 pr_debug("%s: using read bounce buffer for buf@%p\n",
1961 __func__, buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001962
Brian Norrisba84fb52014-01-03 15:13:33 -08001963read_retry:
Brian Norrisc00a0992012-05-01 17:12:54 -07001964 chip->cmdfunc(mtd, NAND_CMD_READ0, 0x00, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965
Mike Dunnedbc45402012-04-25 12:06:11 -07001966 /*
1967 * Now read the page into the buffer. Absent an error,
1968 * the read methods return max bitflips per ecc step.
1969 */
Brian Norris0612b9d2011-08-30 18:45:40 -07001970 if (unlikely(ops->mode == MTD_OPS_RAW))
Brian Norris1fbb9382012-05-02 10:14:55 -07001971 ret = chip->ecc.read_page_raw(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001972 oob_required,
1973 page);
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001974 else if (!aligned && NAND_HAS_SUBPAGE_READ(chip) &&
1975 !oob)
Florian Fainelli7351d3a2010-09-07 13:23:45 +02001976 ret = chip->ecc.read_subpage(mtd, chip,
Huang Shijiee004deb2014-01-03 11:01:40 +08001977 col, bytes, bufpoi,
1978 page);
David Woodhouse956e9442006-09-25 17:12:39 +01001979 else
Sneha Narnakaje46a8cf22009-09-18 12:51:46 -07001980 ret = chip->ecc.read_page(mtd, chip, bufpoi,
Brian Norrise47f3db2012-05-02 10:14:56 -07001981 oob_required, page);
Brian Norris6d77b9d2011-09-07 13:13:40 -07001982 if (ret < 0) {
Kamal Dasu66507c72014-05-01 20:51:19 -04001983 if (use_bufpoi)
Brian Norris6d77b9d2011-09-07 13:13:40 -07001984 /* Invalidate page cache */
1985 chip->pagebuf = -1;
David Woodhousee0c7d762006-05-13 18:07:53 +01001986 break;
Brian Norris6d77b9d2011-09-07 13:13:40 -07001987 }
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001988
Mike Dunnedbc45402012-04-25 12:06:11 -07001989 max_bitflips = max_t(unsigned int, max_bitflips, ret);
1990
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02001991 /* Transfer not aligned data */
Kamal Dasu66507c72014-05-01 20:51:19 -04001992 if (use_bufpoi) {
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05001993 if (!NAND_HAS_SUBPAGE_READ(chip) && !oob &&
Brian Norrisb72f3df2013-12-03 11:04:14 -08001994 !(mtd->ecc_stats.failed - ecc_failures) &&
Mike Dunnedbc45402012-04-25 12:06:11 -07001995 (ops->mode != MTD_OPS_RAW)) {
Alexey Korolev3d459552008-05-15 17:23:18 +01001996 chip->pagebuf = realpage;
Mike Dunnedbc45402012-04-25 12:06:11 -07001997 chip->pagebuf_bitflips = ret;
1998 } else {
Brian Norris6d77b9d2011-09-07 13:13:40 -07001999 /* Invalidate page cache */
2000 chip->pagebuf = -1;
Mike Dunnedbc45402012-04-25 12:06:11 -07002001 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002002 memcpy(buf, chip->buffers->databuf + col, bytes);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002004
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002005 if (unlikely(oob)) {
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02002006 int toread = min(oobreadlen, max_oobsize);
2007
2008 if (toread) {
Boris Brezillon846031d2016-02-03 20:11:00 +01002009 oob = nand_transfer_oob(mtd,
Maxim Levitskyb64d39d2010-02-22 20:39:37 +02002010 oob, ops, toread);
2011 oobreadlen -= toread;
2012 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002013 }
Brian Norris5bc7c332013-03-13 09:51:31 -07002014
2015 if (chip->options & NAND_NEED_READRDY) {
2016 /* Apply delay or wait for ready/busy pin */
2017 if (!chip->dev_ready)
2018 udelay(chip->chip_delay);
2019 else
2020 nand_wait_ready(mtd);
2021 }
Brian Norrisb72f3df2013-12-03 11:04:14 -08002022
Brian Norrisba84fb52014-01-03 15:13:33 -08002023 if (mtd->ecc_stats.failed - ecc_failures) {
Brian Norris28fa65e2014-02-12 16:08:28 -08002024 if (retry_mode + 1 < chip->read_retries) {
Brian Norrisba84fb52014-01-03 15:13:33 -08002025 retry_mode++;
2026 ret = nand_setup_read_retry(mtd,
2027 retry_mode);
2028 if (ret < 0)
2029 break;
2030
2031 /* Reset failures; retry */
2032 mtd->ecc_stats.failed = ecc_failures;
2033 goto read_retry;
2034 } else {
2035 /* No more retry modes; real failure */
2036 ecc_fail = true;
2037 }
2038 }
2039
2040 buf += bytes;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002041 } else {
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002042 memcpy(buf, chip->buffers->databuf + col, bytes);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002043 buf += bytes;
Mike Dunnedbc45402012-04-25 12:06:11 -07002044 max_bitflips = max_t(unsigned int, max_bitflips,
2045 chip->pagebuf_bitflips);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002046 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002047
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002048 readlen -= bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002049
Brian Norrisba84fb52014-01-03 15:13:33 -08002050 /* Reset to retry mode 0 */
2051 if (retry_mode) {
2052 ret = nand_setup_read_retry(mtd, 0);
2053 if (ret < 0)
2054 break;
2055 retry_mode = 0;
2056 }
2057
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002058 if (!readlen)
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002059 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060
Brian Norris8b6e50c2011-05-25 14:59:01 -07002061 /* For subsequent reads align to page boundary */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062 col = 0;
2063 /* Increment page address */
2064 realpage++;
2065
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002066 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 /* Check, if we cross a chip boundary */
2068 if (!page) {
2069 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002070 chip->select_chip(mtd, -1);
2071 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08002074 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002076 ops->retlen = ops->len - (size_t) readlen;
Vitaly Wool70145682006-11-03 18:20:38 +03002077 if (oob)
2078 ops->oobretlen = ops->ooblen - oobreadlen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079
Mike Dunn3f91e942012-04-25 12:06:09 -07002080 if (ret < 0)
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002081 return ret;
2082
Brian Norrisb72f3df2013-12-03 11:04:14 -08002083 if (ecc_fail)
Thomas Gleixner9a1fcdf2006-05-29 14:56:39 +02002084 return -EBADMSG;
2085
Mike Dunnedbc45402012-04-25 12:06:11 -07002086 return max_bitflips;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002087}
2088
2089/**
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002090 * nand_read - [MTD Interface] MTD compatibility function for nand_do_read_ecc
Brian Norris8b6e50c2011-05-25 14:59:01 -07002091 * @mtd: MTD device structure
2092 * @from: offset to read from
2093 * @len: number of bytes to read
2094 * @retlen: pointer to variable to store the number of read bytes
2095 * @buf: the databuffer to put data
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002096 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002097 * Get hold of the chip and call nand_do_read.
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002098 */
2099static int nand_read(struct mtd_info *mtd, loff_t from, size_t len,
2100 size_t *retlen, uint8_t *buf)
2101{
Brian Norris4a89ff82011-08-30 18:45:45 -07002102 struct mtd_oob_ops ops;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002103 int ret;
2104
Huang Shijie6a8214a2012-11-19 14:43:30 +08002105 nand_get_device(mtd, FL_READING);
Brian Norris0ec56dc2015-02-28 02:02:30 -08002106 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07002107 ops.len = len;
2108 ops.datbuf = buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08002109 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07002110 ret = nand_do_read_ops(mtd, from, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002111 *retlen = ops.retlen;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002112 nand_release_device(mtd);
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02002113 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114}
2115
2116/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002117 * nand_read_oob_std - [REPLACEABLE] the most common OOB data read function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002118 * @mtd: mtd info structure
2119 * @chip: nand chip info structure
2120 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002121 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002122int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002123{
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03002124 chip->cmdfunc(mtd, NAND_CMD_READOOB, 0, page);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002125 chip->read_buf(mtd, chip->oob_poi, mtd->oobsize);
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03002126 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002127}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002128EXPORT_SYMBOL(nand_read_oob_std);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002129
2130/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002131 * nand_read_oob_syndrome - [REPLACEABLE] OOB data read function for HW ECC
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002132 * with syndromes
Brian Norris8b6e50c2011-05-25 14:59:01 -07002133 * @mtd: mtd info structure
2134 * @chip: nand chip info structure
2135 * @page: page number to read
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002136 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002137int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
2138 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002139{
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002140 int length = mtd->oobsize;
2141 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
2142 int eccsize = chip->ecc.size;
Baruch Siach2ea69d22015-01-22 15:23:05 +02002143 uint8_t *bufpoi = chip->oob_poi;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002144 int i, toread, sndrnd = 0, pos;
2145
2146 chip->cmdfunc(mtd, NAND_CMD_READ0, chip->ecc.size, page);
2147 for (i = 0; i < chip->ecc.steps; i++) {
2148 if (sndrnd) {
2149 pos = eccsize + i * (eccsize + chunk);
2150 if (mtd->writesize > 512)
2151 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, pos, -1);
2152 else
2153 chip->cmdfunc(mtd, NAND_CMD_READ0, pos, page);
2154 } else
2155 sndrnd = 1;
2156 toread = min_t(int, length, chunk);
2157 chip->read_buf(mtd, bufpoi, toread);
2158 bufpoi += toread;
2159 length -= toread;
2160 }
2161 if (length > 0)
2162 chip->read_buf(mtd, bufpoi, length);
2163
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +03002164 return 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002165}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002166EXPORT_SYMBOL(nand_read_oob_syndrome);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002167
2168/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002169 * nand_write_oob_std - [REPLACEABLE] the most common OOB data write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002170 * @mtd: mtd info structure
2171 * @chip: nand chip info structure
2172 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002173 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002174int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002175{
2176 int status = 0;
2177 const uint8_t *buf = chip->oob_poi;
2178 int length = mtd->oobsize;
2179
2180 chip->cmdfunc(mtd, NAND_CMD_SEQIN, mtd->writesize, page);
2181 chip->write_buf(mtd, buf, length);
2182 /* Send command to program the OOB data */
2183 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
2184
2185 status = chip->waitfunc(mtd, chip);
2186
Savin Zlobec0d420f92006-06-21 11:51:20 +02002187 return status & NAND_STATUS_FAIL ? -EIO : 0;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002188}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002189EXPORT_SYMBOL(nand_write_oob_std);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002190
2191/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002192 * nand_write_oob_syndrome - [REPLACEABLE] OOB data write function for HW ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002193 * with syndrome - only for large page flash
2194 * @mtd: mtd info structure
2195 * @chip: nand chip info structure
2196 * @page: page number to write
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002197 */
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002198int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
2199 int page)
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002200{
2201 int chunk = chip->ecc.bytes + chip->ecc.prepad + chip->ecc.postpad;
2202 int eccsize = chip->ecc.size, length = mtd->oobsize;
2203 int i, len, pos, status = 0, sndcmd = 0, steps = chip->ecc.steps;
2204 const uint8_t *bufpoi = chip->oob_poi;
2205
2206 /*
2207 * data-ecc-data-ecc ... ecc-oob
2208 * or
2209 * data-pad-ecc-pad-data-pad .... ecc-pad-oob
2210 */
2211 if (!chip->ecc.prepad && !chip->ecc.postpad) {
2212 pos = steps * (eccsize + chunk);
2213 steps = 0;
2214 } else
Vitaly Wool8b0036e2006-07-11 09:11:25 +02002215 pos = eccsize;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002216
2217 chip->cmdfunc(mtd, NAND_CMD_SEQIN, pos, page);
2218 for (i = 0; i < steps; i++) {
2219 if (sndcmd) {
2220 if (mtd->writesize <= 512) {
2221 uint32_t fill = 0xFFFFFFFF;
2222
2223 len = eccsize;
2224 while (len > 0) {
2225 int num = min_t(int, len, 4);
2226 chip->write_buf(mtd, (uint8_t *)&fill,
2227 num);
2228 len -= num;
2229 }
2230 } else {
2231 pos = eccsize + i * (eccsize + chunk);
2232 chip->cmdfunc(mtd, NAND_CMD_RNDIN, pos, -1);
2233 }
2234 } else
2235 sndcmd = 1;
2236 len = min_t(int, length, chunk);
2237 chip->write_buf(mtd, bufpoi, len);
2238 bufpoi += len;
2239 length -= len;
2240 }
2241 if (length > 0)
2242 chip->write_buf(mtd, bufpoi, length);
2243
2244 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
2245 status = chip->waitfunc(mtd, chip);
2246
2247 return status & NAND_STATUS_FAIL ? -EIO : 0;
2248}
Boris Brezillon9d02fc22015-08-26 16:08:12 +02002249EXPORT_SYMBOL(nand_write_oob_syndrome);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002250
2251/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002252 * nand_do_read_oob - [INTERN] NAND read out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002253 * @mtd: MTD device structure
2254 * @from: offset to read from
2255 * @ops: oob operations description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002257 * NAND read out-of-band data from the spare area.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002259static int nand_do_read_oob(struct mtd_info *mtd, loff_t from,
2260 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261{
Brian Norrisc00a0992012-05-01 17:12:54 -07002262 int page, realpage, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002263 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris041e4572011-06-23 16:45:24 -07002264 struct mtd_ecc_stats stats;
Vitaly Wool70145682006-11-03 18:20:38 +03002265 int readlen = ops->ooblen;
2266 int len;
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002267 uint8_t *buf = ops->oobbuf;
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002268 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002269
Brian Norris289c0522011-07-19 10:06:09 -07002270 pr_debug("%s: from = 0x%08Lx, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302271 __func__, (unsigned long long)from, readlen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272
Brian Norris041e4572011-06-23 16:45:24 -07002273 stats = mtd->ecc_stats;
2274
Boris BREZILLON29f10582016-03-07 10:46:52 +01002275 len = mtd_oobavail(mtd, ops);
Adrian Hunter03736152007-01-31 17:58:29 +02002276
2277 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002278 pr_debug("%s: attempt to start read outside oob\n",
2279 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002280 return -EINVAL;
2281 }
2282
2283 /* Do not allow reads past end of device */
2284 if (unlikely(from >= mtd->size ||
2285 ops->ooboffs + readlen > ((mtd->size >> chip->page_shift) -
2286 (from >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002287 pr_debug("%s: attempt to read beyond end of device\n",
2288 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002289 return -EINVAL;
2290 }
Vitaly Wool70145682006-11-03 18:20:38 +03002291
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002292 chipnr = (int)(from >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002293 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002294
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002295 /* Shift to get page */
2296 realpage = (int)(from >> chip->page_shift);
2297 page = realpage & chip->pagemask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298
Florian Fainellif8ac0412010-09-07 13:23:43 +02002299 while (1) {
Brian Norris0612b9d2011-08-30 18:45:40 -07002300 if (ops->mode == MTD_OPS_RAW)
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002301 ret = chip->ecc.read_oob_raw(mtd, chip, page);
Brian Norrisc46f6482011-08-30 18:45:38 -07002302 else
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002303 ret = chip->ecc.read_oob(mtd, chip, page);
2304
2305 if (ret < 0)
2306 break;
Vitaly Wool70145682006-11-03 18:20:38 +03002307
2308 len = min(len, readlen);
Boris Brezillon846031d2016-02-03 20:11:00 +01002309 buf = nand_transfer_oob(mtd, buf, ops, len);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002310
Brian Norris5bc7c332013-03-13 09:51:31 -07002311 if (chip->options & NAND_NEED_READRDY) {
2312 /* Apply delay or wait for ready/busy pin */
2313 if (!chip->dev_ready)
2314 udelay(chip->chip_delay);
2315 else
2316 nand_wait_ready(mtd);
2317 }
2318
Vitaly Wool70145682006-11-03 18:20:38 +03002319 readlen -= len;
Savin Zlobec0d420f92006-06-21 11:51:20 +02002320 if (!readlen)
2321 break;
2322
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002323 /* Increment page address */
2324 realpage++;
2325
2326 page = realpage & chip->pagemask;
2327 /* Check, if we cross a chip boundary */
2328 if (!page) {
2329 chipnr++;
2330 chip->select_chip(mtd, -1);
2331 chip->select_chip(mtd, chipnr);
2332 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002333 }
Huang Shijieb0bb6902012-11-19 14:43:29 +08002334 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
Shmulik Ladkani1951f2f2012-05-09 13:13:34 +03002336 ops->oobretlen = ops->ooblen - readlen;
2337
2338 if (ret < 0)
2339 return ret;
Brian Norris041e4572011-06-23 16:45:24 -07002340
2341 if (mtd->ecc_stats.failed - stats.failed)
2342 return -EBADMSG;
2343
2344 return mtd->ecc_stats.corrected - stats.corrected ? -EUCLEAN : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002345}
2346
2347/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002348 * nand_read_oob - [MTD Interface] NAND read data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002349 * @mtd: MTD device structure
2350 * @from: offset to read from
2351 * @ops: oob operation description structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002353 * NAND read data and/or out-of-band data.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002355static int nand_read_oob(struct mtd_info *mtd, loff_t from,
2356 struct mtd_oob_ops *ops)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357{
Andrey Smirnovfc6b4d12016-07-21 14:59:21 -07002358 int ret;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002359
2360 ops->retlen = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361
2362 /* Do not allow reads past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03002363 if (ops->datbuf && (from + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07002364 pr_debug("%s: attempt to read beyond end of device\n",
2365 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366 return -EINVAL;
2367 }
2368
Andrey Smirnovfc6b4d12016-07-21 14:59:21 -07002369 if (ops->mode != MTD_OPS_PLACE_OOB &&
2370 ops->mode != MTD_OPS_AUTO_OOB &&
2371 ops->mode != MTD_OPS_RAW)
2372 return -ENOTSUPP;
2373
Huang Shijie6a8214a2012-11-19 14:43:30 +08002374 nand_get_device(mtd, FL_READING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002376 if (!ops->datbuf)
2377 ret = nand_do_read_oob(mtd, from, ops);
2378 else
2379 ret = nand_do_read_ops(mtd, from, ops);
2380
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002382 return ret;
2383}
2384
2385
2386/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002387 * nand_write_page_raw - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002388 * @mtd: mtd info structure
2389 * @chip: nand chip info structure
2390 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002391 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002392 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08002393 *
Brian Norris7854d3f2011-06-23 14:12:08 -07002394 * Not for syndrome calculating ECC controllers, which use a special oob layout.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002395 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002396static int nand_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002397 const uint8_t *buf, int oob_required, int page)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002398{
2399 chip->write_buf(mtd, buf, mtd->writesize);
Brian Norris279f08d2012-05-02 10:15:03 -07002400 if (oob_required)
2401 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08002402
2403 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404}
2405
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002406/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002407 * nand_write_page_raw_syndrome - [INTERN] raw page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002408 * @mtd: mtd info structure
2409 * @chip: nand chip info structure
2410 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002411 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002412 * @page: page number to write
David Brownell52ff49d2009-03-04 12:01:36 -08002413 *
2414 * We need a special oob layout and handling even when ECC isn't checked.
2415 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002416static int nand_write_page_raw_syndrome(struct mtd_info *mtd,
Florian Fainelli7351d3a2010-09-07 13:23:45 +02002417 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002418 const uint8_t *buf, int oob_required,
2419 int page)
David Brownell52ff49d2009-03-04 12:01:36 -08002420{
2421 int eccsize = chip->ecc.size;
2422 int eccbytes = chip->ecc.bytes;
2423 uint8_t *oob = chip->oob_poi;
2424 int steps, size;
2425
2426 for (steps = chip->ecc.steps; steps > 0; steps--) {
2427 chip->write_buf(mtd, buf, eccsize);
2428 buf += eccsize;
2429
2430 if (chip->ecc.prepad) {
2431 chip->write_buf(mtd, oob, chip->ecc.prepad);
2432 oob += chip->ecc.prepad;
2433 }
2434
Boris BREZILLON60c3bc12014-02-01 19:10:28 +01002435 chip->write_buf(mtd, oob, eccbytes);
David Brownell52ff49d2009-03-04 12:01:36 -08002436 oob += eccbytes;
2437
2438 if (chip->ecc.postpad) {
2439 chip->write_buf(mtd, oob, chip->ecc.postpad);
2440 oob += chip->ecc.postpad;
2441 }
2442 }
2443
2444 size = mtd->oobsize - (oob - chip->oob_poi);
2445 if (size)
2446 chip->write_buf(mtd, oob, size);
Josh Wufdbad98d2012-06-25 18:07:45 +08002447
2448 return 0;
David Brownell52ff49d2009-03-04 12:01:36 -08002449}
2450/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002451 * nand_write_page_swecc - [REPLACEABLE] software ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002452 * @mtd: mtd info structure
2453 * @chip: nand chip info structure
2454 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002455 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002456 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002457 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002458static int nand_write_page_swecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002459 const uint8_t *buf, int oob_required,
2460 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002461{
Boris Brezillon846031d2016-02-03 20:11:00 +01002462 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002463 int eccbytes = chip->ecc.bytes;
2464 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002465 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002466 const uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002467
Brian Norris7854d3f2011-06-23 14:12:08 -07002468 /* Software ECC calculation */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002469 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize)
2470 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002471
Boris Brezillon846031d2016-02-03 20:11:00 +01002472 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
2473 chip->ecc.total);
2474 if (ret)
2475 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002476
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002477 return chip->ecc.write_page_raw(mtd, chip, buf, 1, page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002478}
2479
2480/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002481 * nand_write_page_hwecc - [REPLACEABLE] hardware ECC based page write function
Brian Norris8b6e50c2011-05-25 14:59:01 -07002482 * @mtd: mtd info structure
2483 * @chip: nand chip info structure
2484 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002485 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002486 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002487 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002488static int nand_write_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002489 const uint8_t *buf, int oob_required,
2490 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002491{
Boris Brezillon846031d2016-02-03 20:11:00 +01002492 int i, eccsize = chip->ecc.size, ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002493 int eccbytes = chip->ecc.bytes;
2494 int eccsteps = chip->ecc.steps;
David Woodhouse4bf63fc2006-09-25 17:08:04 +01002495 uint8_t *ecc_calc = chip->buffers->ecccalc;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002496 const uint8_t *p = buf;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002497
2498 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2499 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
David Woodhouse29da9ce2006-05-26 23:05:44 +01002500 chip->write_buf(mtd, p, eccsize);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002501 chip->ecc.calculate(mtd, p, &ecc_calc[i]);
2502 }
2503
Boris Brezillon846031d2016-02-03 20:11:00 +01002504 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
2505 chip->ecc.total);
2506 if (ret)
2507 return ret;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002508
2509 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +08002510
2511 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002512}
2513
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302514
2515/**
Brian Norris73c8aaf2015-02-28 02:04:18 -08002516 * nand_write_subpage_hwecc - [REPLACEABLE] hardware ECC based subpage write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302517 * @mtd: mtd info structure
2518 * @chip: nand chip info structure
Brian Norrisd6a950802013-08-08 17:16:36 -07002519 * @offset: column address of subpage within the page
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302520 * @data_len: data length
Brian Norrisd6a950802013-08-08 17:16:36 -07002521 * @buf: data buffer
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302522 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002523 * @page: page number to write
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302524 */
2525static int nand_write_subpage_hwecc(struct mtd_info *mtd,
2526 struct nand_chip *chip, uint32_t offset,
Brian Norrisd6a950802013-08-08 17:16:36 -07002527 uint32_t data_len, const uint8_t *buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002528 int oob_required, int page)
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302529{
2530 uint8_t *oob_buf = chip->oob_poi;
2531 uint8_t *ecc_calc = chip->buffers->ecccalc;
2532 int ecc_size = chip->ecc.size;
2533 int ecc_bytes = chip->ecc.bytes;
2534 int ecc_steps = chip->ecc.steps;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302535 uint32_t start_step = offset / ecc_size;
2536 uint32_t end_step = (offset + data_len - 1) / ecc_size;
2537 int oob_bytes = mtd->oobsize / ecc_steps;
Boris Brezillon846031d2016-02-03 20:11:00 +01002538 int step, ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302539
2540 for (step = 0; step < ecc_steps; step++) {
2541 /* configure controller for WRITE access */
2542 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2543
2544 /* write data (untouched subpages already masked by 0xFF) */
Brian Norrisd6a950802013-08-08 17:16:36 -07002545 chip->write_buf(mtd, buf, ecc_size);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302546
2547 /* mask ECC of un-touched subpages by padding 0xFF */
2548 if ((step < start_step) || (step > end_step))
2549 memset(ecc_calc, 0xff, ecc_bytes);
2550 else
Brian Norrisd6a950802013-08-08 17:16:36 -07002551 chip->ecc.calculate(mtd, buf, ecc_calc);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302552
2553 /* mask OOB of un-touched subpages by padding 0xFF */
2554 /* if oob_required, preserve OOB metadata of written subpage */
2555 if (!oob_required || (step < start_step) || (step > end_step))
2556 memset(oob_buf, 0xff, oob_bytes);
2557
Brian Norrisd6a950802013-08-08 17:16:36 -07002558 buf += ecc_size;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302559 ecc_calc += ecc_bytes;
2560 oob_buf += oob_bytes;
2561 }
2562
2563 /* copy calculated ECC for whole page to chip->buffer->oob */
2564 /* this include masked-value(0xFF) for unwritten subpages */
2565 ecc_calc = chip->buffers->ecccalc;
Boris Brezillon846031d2016-02-03 20:11:00 +01002566 ret = mtd_ooblayout_set_eccbytes(mtd, ecc_calc, chip->oob_poi, 0,
2567 chip->ecc.total);
2568 if (ret)
2569 return ret;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302570
2571 /* write OOB buffer to NAND device */
2572 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
2573
2574 return 0;
2575}
2576
2577
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002578/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002579 * nand_write_page_syndrome - [REPLACEABLE] hardware ECC syndrome based page write
Brian Norris8b6e50c2011-05-25 14:59:01 -07002580 * @mtd: mtd info structure
2581 * @chip: nand chip info structure
2582 * @buf: data buffer
Brian Norris1fbb9382012-05-02 10:14:55 -07002583 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002584 * @page: page number to write
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002585 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002586 * The hw generator calculates the error syndrome automatically. Therefore we
2587 * need a special oob layout and handling.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002588 */
Josh Wufdbad98d2012-06-25 18:07:45 +08002589static int nand_write_page_syndrome(struct mtd_info *mtd,
Brian Norris1fbb9382012-05-02 10:14:55 -07002590 struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002591 const uint8_t *buf, int oob_required,
2592 int page)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002593{
2594 int i, eccsize = chip->ecc.size;
2595 int eccbytes = chip->ecc.bytes;
2596 int eccsteps = chip->ecc.steps;
2597 const uint8_t *p = buf;
2598 uint8_t *oob = chip->oob_poi;
2599
2600 for (i = 0; eccsteps; eccsteps--, i += eccbytes, p += eccsize) {
2601
2602 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
2603 chip->write_buf(mtd, p, eccsize);
2604
2605 if (chip->ecc.prepad) {
2606 chip->write_buf(mtd, oob, chip->ecc.prepad);
2607 oob += chip->ecc.prepad;
2608 }
2609
2610 chip->ecc.calculate(mtd, p, oob);
2611 chip->write_buf(mtd, oob, eccbytes);
2612 oob += eccbytes;
2613
2614 if (chip->ecc.postpad) {
2615 chip->write_buf(mtd, oob, chip->ecc.postpad);
2616 oob += chip->ecc.postpad;
2617 }
2618 }
2619
2620 /* Calculate remaining oob bytes */
Vitaly Wool7e4178f2006-06-07 09:34:37 +04002621 i = mtd->oobsize - (oob - chip->oob_poi);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002622 if (i)
2623 chip->write_buf(mtd, oob, i);
Josh Wufdbad98d2012-06-25 18:07:45 +08002624
2625 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002626}
2627
2628/**
David Woodhouse956e9442006-09-25 17:12:39 +01002629 * nand_write_page - [REPLACEABLE] write one page
Brian Norris8b6e50c2011-05-25 14:59:01 -07002630 * @mtd: MTD device structure
2631 * @chip: NAND chip descriptor
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302632 * @offset: address offset within the page
2633 * @data_len: length of actual data to be written
Brian Norris8b6e50c2011-05-25 14:59:01 -07002634 * @buf: the data to write
Brian Norris1fbb9382012-05-02 10:14:55 -07002635 * @oob_required: must write chip->oob_poi to OOB
Brian Norris8b6e50c2011-05-25 14:59:01 -07002636 * @page: page number to write
2637 * @cached: cached programming
2638 * @raw: use _raw version of write_page
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002639 */
2640static int nand_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302641 uint32_t offset, int data_len, const uint8_t *buf,
2642 int oob_required, int page, int cached, int raw)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002643{
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302644 int status, subpage;
2645
2646 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) &&
2647 chip->ecc.write_subpage)
2648 subpage = offset || (data_len < mtd->writesize);
2649 else
2650 subpage = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002651
2652 chip->cmdfunc(mtd, NAND_CMD_SEQIN, 0x00, page);
2653
David Woodhouse956e9442006-09-25 17:12:39 +01002654 if (unlikely(raw))
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302655 status = chip->ecc.write_page_raw(mtd, chip, buf,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002656 oob_required, page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302657 else if (subpage)
2658 status = chip->ecc.write_subpage(mtd, chip, offset, data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002659 buf, oob_required, page);
David Woodhouse956e9442006-09-25 17:12:39 +01002660 else
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02002661 status = chip->ecc.write_page(mtd, chip, buf, oob_required,
2662 page);
Josh Wufdbad98d2012-06-25 18:07:45 +08002663
2664 if (status < 0)
2665 return status;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002666
2667 /*
Brian Norris7854d3f2011-06-23 14:12:08 -07002668 * Cached progamming disabled for now. Not sure if it's worth the
Brian Norris8b6e50c2011-05-25 14:59:01 -07002669 * trouble. The speed gain is not very impressive. (2.3->2.6Mib/s).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002670 */
2671 cached = 0;
2672
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +02002673 if (!cached || !NAND_HAS_CACHEPROG(chip)) {
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002674
2675 chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002676 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002677 /*
2678 * See if operation failed and additional status checks are
Brian Norris8b6e50c2011-05-25 14:59:01 -07002679 * available.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002680 */
2681 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
2682 status = chip->errstat(mtd, chip, FL_WRITING, status,
2683 page);
2684
2685 if (status & NAND_STATUS_FAIL)
2686 return -EIO;
2687 } else {
2688 chip->cmdfunc(mtd, NAND_CMD_CACHEDPROG, -1, -1);
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002689 status = chip->waitfunc(mtd, chip);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002690 }
2691
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002692 return 0;
2693}
2694
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002695/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002696 * nand_fill_oob - [INTERN] Transfer client buffer to oob
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02002697 * @mtd: MTD device structure
Brian Norris8b6e50c2011-05-25 14:59:01 -07002698 * @oob: oob data buffer
2699 * @len: oob data write length
2700 * @ops: oob ops structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002701 */
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02002702static uint8_t *nand_fill_oob(struct mtd_info *mtd, uint8_t *oob, size_t len,
2703 struct mtd_oob_ops *ops)
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002704{
Boris BREZILLON862eba52015-12-01 12:03:03 +01002705 struct nand_chip *chip = mtd_to_nand(mtd);
Boris Brezillon846031d2016-02-03 20:11:00 +01002706 int ret;
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02002707
2708 /*
2709 * Initialise to all 0xFF, to avoid the possibility of left over OOB
2710 * data from a previous OOB read.
2711 */
2712 memset(chip->oob_poi, 0xff, mtd->oobsize);
2713
Florian Fainellif8ac0412010-09-07 13:23:43 +02002714 switch (ops->mode) {
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002715
Brian Norris0612b9d2011-08-30 18:45:40 -07002716 case MTD_OPS_PLACE_OOB:
2717 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002718 memcpy(chip->oob_poi + ops->ooboffs, oob, len);
2719 return oob + len;
2720
Boris Brezillon846031d2016-02-03 20:11:00 +01002721 case MTD_OPS_AUTO_OOB:
2722 ret = mtd_ooblayout_set_databytes(mtd, oob, chip->oob_poi,
2723 ops->ooboffs, len);
2724 BUG_ON(ret);
2725 return oob + len;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002726
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002727 default:
2728 BUG();
2729 }
2730 return NULL;
2731}
2732
Florian Fainellif8ac0412010-09-07 13:23:43 +02002733#define NOTALIGNED(x) ((x & (chip->subpagesize - 1)) != 0)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002734
2735/**
Brian Norris7854d3f2011-06-23 14:12:08 -07002736 * nand_do_write_ops - [INTERN] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002737 * @mtd: MTD device structure
2738 * @to: offset to write to
2739 * @ops: oob operations description structure
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002740 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002741 * NAND write with ECC.
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002742 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002743static int nand_do_write_ops(struct mtd_info *mtd, loff_t to,
2744 struct mtd_oob_ops *ops)
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002745{
Thomas Gleixner29072b92006-09-28 15:38:36 +02002746 int chipnr, realpage, page, blockmask, column;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002747 struct nand_chip *chip = mtd_to_nand(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002748 uint32_t writelen = ops->len;
Maxim Levitsky782ce792010-02-22 20:39:36 +02002749
2750 uint32_t oobwritelen = ops->ooblen;
Boris BREZILLON29f10582016-03-07 10:46:52 +01002751 uint32_t oobmaxlen = mtd_oobavail(mtd, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002752
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002753 uint8_t *oob = ops->oobbuf;
2754 uint8_t *buf = ops->datbuf;
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302755 int ret;
Brian Norrise47f3db2012-05-02 10:14:56 -07002756 int oob_required = oob ? 1 : 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002757
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002758 ops->retlen = 0;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002759 if (!writelen)
2760 return 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002761
Brian Norris8b6e50c2011-05-25 14:59:01 -07002762 /* Reject writes, which are not page aligned */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002763 if (NOTALIGNED(to) || NOTALIGNED(ops->len)) {
Brian Norrisd0370212011-07-19 10:06:08 -07002764 pr_notice("%s: attempt to write non page aligned data\n",
2765 __func__);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002766 return -EINVAL;
2767 }
2768
Thomas Gleixner29072b92006-09-28 15:38:36 +02002769 column = to & (mtd->writesize - 1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002770
Thomas Gleixner6a930962006-06-28 00:11:45 +02002771 chipnr = (int)(to >> chip->chip_shift);
2772 chip->select_chip(mtd, chipnr);
2773
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002774 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002775 if (nand_check_wp(mtd)) {
2776 ret = -EIO;
2777 goto err_out;
2778 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002779
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002780 realpage = (int)(to >> chip->page_shift);
2781 page = realpage & chip->pagemask;
2782 blockmask = (1 << (chip->phys_erase_shift - chip->page_shift)) - 1;
2783
2784 /* Invalidate the page cache, when we write to the cached page */
Brian Norris537ab1b2014-07-21 19:08:03 -07002785 if (to <= ((loff_t)chip->pagebuf << chip->page_shift) &&
2786 ((loff_t)chip->pagebuf << chip->page_shift) < (to + ops->len))
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002787 chip->pagebuf = -1;
2788
Maxim Levitsky782ce792010-02-22 20:39:36 +02002789 /* Don't allow multipage oob writes with offset */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002790 if (oob && ops->ooboffs && (ops->ooboffs + ops->ooblen > oobmaxlen)) {
2791 ret = -EINVAL;
2792 goto err_out;
2793 }
Maxim Levitsky782ce792010-02-22 20:39:36 +02002794
Florian Fainellif8ac0412010-09-07 13:23:43 +02002795 while (1) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02002796 int bytes = mtd->writesize;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002797 int cached = writelen > bytes && page != blockmask;
Thomas Gleixner29072b92006-09-28 15:38:36 +02002798 uint8_t *wbuf = buf;
Kamal Dasu66507c72014-05-01 20:51:19 -04002799 int use_bufpoi;
Hector Palacios144f4c92016-07-18 10:39:18 +02002800 int part_pagewr = (column || writelen < mtd->writesize);
Thomas Gleixner29072b92006-09-28 15:38:36 +02002801
Kamal Dasu66507c72014-05-01 20:51:19 -04002802 if (part_pagewr)
2803 use_bufpoi = 1;
2804 else if (chip->options & NAND_USE_BOUNCE_BUFFER)
2805 use_bufpoi = !virt_addr_valid(buf);
2806 else
2807 use_bufpoi = 0;
2808
2809 /* Partial page write?, or need to use bounce buffer */
2810 if (use_bufpoi) {
2811 pr_debug("%s: using write bounce buffer for buf@%p\n",
2812 __func__, buf);
Thomas Gleixner29072b92006-09-28 15:38:36 +02002813 cached = 0;
Kamal Dasu66507c72014-05-01 20:51:19 -04002814 if (part_pagewr)
2815 bytes = min_t(int, bytes - column, writelen);
Thomas Gleixner29072b92006-09-28 15:38:36 +02002816 chip->pagebuf = -1;
2817 memset(chip->buffers->databuf, 0xff, mtd->writesize);
2818 memcpy(&chip->buffers->databuf[column], buf, bytes);
2819 wbuf = chip->buffers->databuf;
2820 }
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002821
Maxim Levitsky782ce792010-02-22 20:39:36 +02002822 if (unlikely(oob)) {
2823 size_t len = min(oobwritelen, oobmaxlen);
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02002824 oob = nand_fill_oob(mtd, oob, len, ops);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002825 oobwritelen -= len;
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02002826 } else {
2827 /* We still need to erase leftover OOB data */
2828 memset(chip->oob_poi, 0xff, mtd->oobsize);
Maxim Levitsky782ce792010-02-22 20:39:36 +02002829 }
Gupta, Pekon837a6ba2013-03-15 17:55:53 +05302830 ret = chip->write_page(mtd, chip, column, bytes, wbuf,
2831 oob_required, page, cached,
2832 (ops->mode == MTD_OPS_RAW));
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002833 if (ret)
2834 break;
2835
2836 writelen -= bytes;
2837 if (!writelen)
2838 break;
2839
Thomas Gleixner29072b92006-09-28 15:38:36 +02002840 column = 0;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002841 buf += bytes;
2842 realpage++;
2843
2844 page = realpage & chip->pagemask;
2845 /* Check, if we cross a chip boundary */
2846 if (!page) {
2847 chipnr++;
2848 chip->select_chip(mtd, -1);
2849 chip->select_chip(mtd, chipnr);
2850 }
2851 }
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002852
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002853 ops->retlen = ops->len - writelen;
Vitaly Wool70145682006-11-03 18:20:38 +03002854 if (unlikely(oob))
2855 ops->oobretlen = ops->ooblen;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002856
2857err_out:
2858 chip->select_chip(mtd, -1);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02002859 return ret;
2860}
2861
2862/**
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002863 * panic_nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002864 * @mtd: MTD device structure
2865 * @to: offset to write to
2866 * @len: number of bytes to write
2867 * @retlen: pointer to variable to store the number of written bytes
2868 * @buf: the data to write
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002869 *
2870 * NAND write with ECC. Used when performing writes in interrupt context, this
2871 * may for example be called by mtdoops when writing an oops while in panic.
2872 */
2873static int panic_nand_write(struct mtd_info *mtd, loff_t to, size_t len,
2874 size_t *retlen, const uint8_t *buf)
2875{
Boris BREZILLON862eba52015-12-01 12:03:03 +01002876 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris4a89ff82011-08-30 18:45:45 -07002877 struct mtd_oob_ops ops;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002878 int ret;
2879
Brian Norris8b6e50c2011-05-25 14:59:01 -07002880 /* Wait for the device to get ready */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002881 panic_nand_wait(mtd, chip, 400);
2882
Brian Norris8b6e50c2011-05-25 14:59:01 -07002883 /* Grab the device */
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002884 panic_nand_get_device(chip, mtd, FL_WRITING);
2885
Brian Norris0ec56dc2015-02-28 02:02:30 -08002886 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07002887 ops.len = len;
2888 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08002889 ops.mode = MTD_OPS_PLACE_OOB;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002890
Brian Norris4a89ff82011-08-30 18:45:45 -07002891 ret = nand_do_write_ops(mtd, to, &ops);
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002892
Brian Norris4a89ff82011-08-30 18:45:45 -07002893 *retlen = ops.retlen;
Simon Kagstrom2af7c652009-10-05 15:55:52 +02002894 return ret;
2895}
2896
2897/**
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002898 * nand_write - [MTD Interface] NAND write with ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07002899 * @mtd: MTD device structure
2900 * @to: offset to write to
2901 * @len: number of bytes to write
2902 * @retlen: pointer to variable to store the number of written bytes
2903 * @buf: the data to write
Linus Torvalds1da177e2005-04-16 15:20:36 -07002904 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002905 * NAND write with ECC.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 */
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002907static int nand_write(struct mtd_info *mtd, loff_t to, size_t len,
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002908 size_t *retlen, const uint8_t *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002909{
Brian Norris4a89ff82011-08-30 18:45:45 -07002910 struct mtd_oob_ops ops;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002911 int ret;
2912
Huang Shijie6a8214a2012-11-19 14:43:30 +08002913 nand_get_device(mtd, FL_WRITING);
Brian Norris0ec56dc2015-02-28 02:02:30 -08002914 memset(&ops, 0, sizeof(ops));
Brian Norris4a89ff82011-08-30 18:45:45 -07002915 ops.len = len;
2916 ops.datbuf = (uint8_t *)buf;
Huang Shijie11041ae62012-07-03 16:44:14 +08002917 ops.mode = MTD_OPS_PLACE_OOB;
Brian Norris4a89ff82011-08-30 18:45:45 -07002918 ret = nand_do_write_ops(mtd, to, &ops);
Brian Norris4a89ff82011-08-30 18:45:45 -07002919 *retlen = ops.retlen;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002920 nand_release_device(mtd);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002921 return ret;
2922}
2923
2924/**
2925 * nand_do_write_oob - [MTD Interface] NAND write out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07002926 * @mtd: MTD device structure
2927 * @to: offset to write to
2928 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002929 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07002930 * NAND write out-of-band.
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002931 */
2932static int nand_do_write_oob(struct mtd_info *mtd, loff_t to,
2933 struct mtd_oob_ops *ops)
2934{
Adrian Hunter03736152007-01-31 17:58:29 +02002935 int chipnr, page, status, len;
Boris BREZILLON862eba52015-12-01 12:03:03 +01002936 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937
Brian Norris289c0522011-07-19 10:06:09 -07002938 pr_debug("%s: to = 0x%08x, len = %i\n",
vimal singh20d8e242009-07-07 15:49:49 +05302939 __func__, (unsigned int)to, (int)ops->ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002940
Boris BREZILLON29f10582016-03-07 10:46:52 +01002941 len = mtd_oobavail(mtd, ops);
Adrian Hunter03736152007-01-31 17:58:29 +02002942
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943 /* Do not allow write past end of page */
Adrian Hunter03736152007-01-31 17:58:29 +02002944 if ((ops->ooboffs + ops->ooblen) > len) {
Brian Norris289c0522011-07-19 10:06:09 -07002945 pr_debug("%s: attempt to write past end of page\n",
2946 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947 return -EINVAL;
2948 }
2949
Adrian Hunter03736152007-01-31 17:58:29 +02002950 if (unlikely(ops->ooboffs >= len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002951 pr_debug("%s: attempt to start write outside oob\n",
2952 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002953 return -EINVAL;
2954 }
2955
Jason Liu775adc3d42011-02-25 13:06:18 +08002956 /* Do not allow write past end of device */
Adrian Hunter03736152007-01-31 17:58:29 +02002957 if (unlikely(to >= mtd->size ||
2958 ops->ooboffs + ops->ooblen >
2959 ((mtd->size >> chip->page_shift) -
2960 (to >> chip->page_shift)) * len)) {
Brian Norris289c0522011-07-19 10:06:09 -07002961 pr_debug("%s: attempt to write beyond end of device\n",
2962 __func__);
Adrian Hunter03736152007-01-31 17:58:29 +02002963 return -EINVAL;
2964 }
2965
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002966 chipnr = (int)(to >> chip->chip_shift);
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002967 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968
Thomas Gleixner7314e9e2006-05-25 09:51:54 +02002969 /* Shift to get page */
2970 page = (int)(to >> chip->page_shift);
2971
2972 /*
2973 * Reset the chip. Some chips (like the Toshiba TC5832DC found in one
2974 * of my DiskOnChip 2000 test units) will clear the whole data page too
2975 * if we don't do this. I have no clue why, but I seem to have 'fixed'
2976 * it in the doc2000 driver in August 1999. dwmw2.
2977 */
Sascha Hauer2f94abf2016-09-15 10:32:45 +02002978 nand_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979
2980 /* Check, if it is write protected */
Huang Shijieb0bb6902012-11-19 14:43:29 +08002981 if (nand_check_wp(mtd)) {
2982 chip->select_chip(mtd, -1);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002983 return -EROFS;
Huang Shijieb0bb6902012-11-19 14:43:29 +08002984 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00002985
Linus Torvalds1da177e2005-04-16 15:20:36 -07002986 /* Invalidate the page cache, if we write to the cached page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02002987 if (page == chip->pagebuf)
2988 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002989
THOMSON, Adam (Adam)f722013e2011-06-14 16:52:38 +02002990 nand_fill_oob(mtd, ops->oobbuf, ops->ooblen, ops);
Brian Norris9ce244b2011-08-30 18:45:37 -07002991
Brian Norris0612b9d2011-08-30 18:45:40 -07002992 if (ops->mode == MTD_OPS_RAW)
Brian Norris9ce244b2011-08-30 18:45:37 -07002993 status = chip->ecc.write_oob_raw(mtd, chip, page & chip->pagemask);
2994 else
2995 status = chip->ecc.write_oob(mtd, chip, page & chip->pagemask);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02002996
Huang Shijieb0bb6902012-11-19 14:43:29 +08002997 chip->select_chip(mtd, -1);
2998
Thomas Gleixner7bc33122006-06-20 20:05:05 +02002999 if (status)
3000 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003001
Vitaly Wool70145682006-11-03 18:20:38 +03003002 ops->oobretlen = ops->ooblen;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003003
Thomas Gleixner7bc33122006-06-20 20:05:05 +02003004 return 0;
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003005}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003006
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003007/**
3008 * nand_write_oob - [MTD Interface] NAND write data and/or out-of-band
Brian Norris8b6e50c2011-05-25 14:59:01 -07003009 * @mtd: MTD device structure
3010 * @to: offset to write to
3011 * @ops: oob operation description structure
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003012 */
3013static int nand_write_oob(struct mtd_info *mtd, loff_t to,
3014 struct mtd_oob_ops *ops)
3015{
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003016 int ret = -ENOTSUPP;
3017
3018 ops->retlen = 0;
3019
3020 /* Do not allow writes past end of device */
Vitaly Wool70145682006-11-03 18:20:38 +03003021 if (ops->datbuf && (to + ops->len) > mtd->size) {
Brian Norris289c0522011-07-19 10:06:09 -07003022 pr_debug("%s: attempt to write beyond end of device\n",
3023 __func__);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003024 return -EINVAL;
3025 }
3026
Huang Shijie6a8214a2012-11-19 14:43:30 +08003027 nand_get_device(mtd, FL_WRITING);
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003028
Florian Fainellif8ac0412010-09-07 13:23:43 +02003029 switch (ops->mode) {
Brian Norris0612b9d2011-08-30 18:45:40 -07003030 case MTD_OPS_PLACE_OOB:
3031 case MTD_OPS_AUTO_OOB:
3032 case MTD_OPS_RAW:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003033 break;
3034
3035 default:
3036 goto out;
3037 }
3038
3039 if (!ops->datbuf)
3040 ret = nand_do_write_oob(mtd, to, ops);
3041 else
3042 ret = nand_do_write_ops(mtd, to, ops);
3043
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003044out:
Thomas Gleixner8593fbc2006-05-29 03:26:58 +02003045 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003046 return ret;
3047}
3048
Linus Torvalds1da177e2005-04-16 15:20:36 -07003049/**
Brian Norris49c50b92014-05-06 16:02:19 -07003050 * single_erase - [GENERIC] NAND standard block erase command function
Brian Norris8b6e50c2011-05-25 14:59:01 -07003051 * @mtd: MTD device structure
3052 * @page: the page address of the block which will be erased
Linus Torvalds1da177e2005-04-16 15:20:36 -07003053 *
Brian Norris49c50b92014-05-06 16:02:19 -07003054 * Standard erase command for NAND chips. Returns NAND status.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003055 */
Brian Norris49c50b92014-05-06 16:02:19 -07003056static int single_erase(struct mtd_info *mtd, int page)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003057{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003058 struct nand_chip *chip = mtd_to_nand(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003059 /* Send commands to erase a block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003060 chip->cmdfunc(mtd, NAND_CMD_ERASE1, -1, page);
3061 chip->cmdfunc(mtd, NAND_CMD_ERASE2, -1, -1);
Brian Norris49c50b92014-05-06 16:02:19 -07003062
3063 return chip->waitfunc(mtd, chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003064}
3065
3066/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003067 * nand_erase - [MTD Interface] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07003068 * @mtd: MTD device structure
3069 * @instr: erase instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003071 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003073static int nand_erase(struct mtd_info *mtd, struct erase_info *instr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074{
David Woodhousee0c7d762006-05-13 18:07:53 +01003075 return nand_erase_nand(mtd, instr, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076}
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003077
Linus Torvalds1da177e2005-04-16 15:20:36 -07003078/**
Brian Norris7854d3f2011-06-23 14:12:08 -07003079 * nand_erase_nand - [INTERN] erase block(s)
Brian Norris8b6e50c2011-05-25 14:59:01 -07003080 * @mtd: MTD device structure
3081 * @instr: erase instruction
3082 * @allowbbt: allow erasing the bbt area
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003084 * Erase one ore more blocks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003086int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
3087 int allowbbt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088{
Adrian Hunter69423d92008-12-10 13:37:21 +00003089 int page, status, pages_per_block, ret, chipnr;
Boris BREZILLON862eba52015-12-01 12:03:03 +01003090 struct nand_chip *chip = mtd_to_nand(mtd);
Adrian Hunter69423d92008-12-10 13:37:21 +00003091 loff_t len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092
Brian Norris289c0522011-07-19 10:06:09 -07003093 pr_debug("%s: start = 0x%012llx, len = %llu\n",
3094 __func__, (unsigned long long)instr->addr,
3095 (unsigned long long)instr->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096
Vimal Singh6fe5a6a2010-02-03 14:12:24 +05303097 if (check_offs_len(mtd, instr->addr, instr->len))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08003101 nand_get_device(mtd, FL_ERASING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003102
3103 /* Shift to get first page */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003104 page = (int)(instr->addr >> chip->page_shift);
3105 chipnr = (int)(instr->addr >> chip->chip_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003106
3107 /* Calculate pages in each block */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003108 pages_per_block = 1 << (chip->phys_erase_shift - chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003109
3110 /* Select the NAND device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003111 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003112
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 /* Check, if it is write protected */
3114 if (nand_check_wp(mtd)) {
Brian Norris289c0522011-07-19 10:06:09 -07003115 pr_debug("%s: device is write protected!\n",
3116 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003117 instr->state = MTD_ERASE_FAILED;
3118 goto erase_exit;
3119 }
3120
3121 /* Loop through the pages */
3122 len = instr->len;
3123
3124 instr->state = MTD_ERASING;
3125
3126 while (len) {
Wolfram Sang12183a22011-12-21 23:01:20 +01003127 /* Check if we have a bad block, we do not erase bad blocks! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003128 if (nand_block_checkbad(mtd, ((loff_t) page) <<
Archit Taneja9f3e0422016-02-03 14:29:49 +05303129 chip->page_shift, allowbbt)) {
Brian Norrisd0370212011-07-19 10:06:08 -07003130 pr_warn("%s: attempt to erase a bad block at page 0x%08x\n",
3131 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 instr->state = MTD_ERASE_FAILED;
3133 goto erase_exit;
3134 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00003135
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003136 /*
3137 * Invalidate the page cache, if we erase the block which
Brian Norris8b6e50c2011-05-25 14:59:01 -07003138 * contains the current cached page.
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003139 */
3140 if (page <= chip->pagebuf && chip->pagebuf <
3141 (page + pages_per_block))
3142 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003143
Brian Norris49c50b92014-05-06 16:02:19 -07003144 status = chip->erase(mtd, page & chip->pagemask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003146 /*
3147 * See if operation failed and additional status checks are
3148 * available
3149 */
3150 if ((status & NAND_STATUS_FAIL) && (chip->errstat))
3151 status = chip->errstat(mtd, chip, FL_ERASING,
3152 status, page);
David A. Marlin068e3c02005-01-24 03:07:46 +00003153
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 /* See if block erase succeeded */
David A. Marlina4ab4c52005-01-23 18:30:53 +00003155 if (status & NAND_STATUS_FAIL) {
Brian Norris289c0522011-07-19 10:06:09 -07003156 pr_debug("%s: failed erase, page 0x%08x\n",
3157 __func__, page);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158 instr->state = MTD_ERASE_FAILED;
Adrian Hunter69423d92008-12-10 13:37:21 +00003159 instr->fail_addr =
3160 ((loff_t)page << chip->page_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003161 goto erase_exit;
3162 }
David A. Marlin30f464b2005-01-17 18:35:25 +00003163
Linus Torvalds1da177e2005-04-16 15:20:36 -07003164 /* Increment page address and decrement length */
Dan Carpenterdaae74c2013-08-09 12:49:05 +03003165 len -= (1ULL << chip->phys_erase_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003166 page += pages_per_block;
3167
3168 /* Check, if we cross a chip boundary */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003169 if (len && !(page & chip->pagemask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003170 chipnr++;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003171 chip->select_chip(mtd, -1);
3172 chip->select_chip(mtd, chipnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173 }
3174 }
3175 instr->state = MTD_ERASE_DONE;
3176
Florian Fainelli7351d3a2010-09-07 13:23:45 +02003177erase_exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003178
3179 ret = instr->state == MTD_ERASE_DONE ? 0 : -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003180
3181 /* Deselect and wake up anyone waiting on the device */
Huang Shijieb0bb6902012-11-19 14:43:29 +08003182 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003183 nand_release_device(mtd);
3184
David Woodhouse49defc02007-10-06 15:01:59 -04003185 /* Do call back function */
3186 if (!ret)
3187 mtd_erase_callback(instr);
3188
Linus Torvalds1da177e2005-04-16 15:20:36 -07003189 /* Return more or less happy */
3190 return ret;
3191}
3192
3193/**
3194 * nand_sync - [MTD Interface] sync
Brian Norris8b6e50c2011-05-25 14:59:01 -07003195 * @mtd: MTD device structure
Linus Torvalds1da177e2005-04-16 15:20:36 -07003196 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07003197 * Sync is actually a wait for chip ready function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003199static void nand_sync(struct mtd_info *mtd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003200{
Brian Norris289c0522011-07-19 10:06:09 -07003201 pr_debug("%s: called\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003202
3203 /* Grab the lock and see if the device is available */
Huang Shijie6a8214a2012-11-19 14:43:30 +08003204 nand_get_device(mtd, FL_SYNCING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003205 /* Release it and go back */
David Woodhousee0c7d762006-05-13 18:07:53 +01003206 nand_release_device(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207}
3208
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003210 * nand_block_isbad - [MTD Interface] Check if block at offset is bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07003211 * @mtd: MTD device structure
3212 * @offs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003214static int nand_block_isbad(struct mtd_info *mtd, loff_t offs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003215{
Archit Taneja9f3e0422016-02-03 14:29:49 +05303216 struct nand_chip *chip = mtd_to_nand(mtd);
3217 int chipnr = (int)(offs >> chip->chip_shift);
3218 int ret;
3219
3220 /* Select the NAND device */
3221 nand_get_device(mtd, FL_READING);
3222 chip->select_chip(mtd, chipnr);
3223
3224 ret = nand_block_checkbad(mtd, offs, 0);
3225
3226 chip->select_chip(mtd, -1);
3227 nand_release_device(mtd);
3228
3229 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230}
3231
3232/**
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003233 * nand_block_markbad - [MTD Interface] Mark block at the given offset as bad
Brian Norris8b6e50c2011-05-25 14:59:01 -07003234 * @mtd: MTD device structure
3235 * @ofs: offset relative to mtd start
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236 */
David Woodhousee0c7d762006-05-13 18:07:53 +01003237static int nand_block_markbad(struct mtd_info *mtd, loff_t ofs)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003238{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003239 int ret;
3240
Florian Fainellif8ac0412010-09-07 13:23:43 +02003241 ret = nand_block_isbad(mtd, ofs);
3242 if (ret) {
Brian Norris8b6e50c2011-05-25 14:59:01 -07003243 /* If it was bad already, return success and do nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003244 if (ret > 0)
3245 return 0;
David Woodhousee0c7d762006-05-13 18:07:53 +01003246 return ret;
3247 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003248
Brian Norris5a0edb22013-07-30 17:52:58 -07003249 return nand_block_markbad_lowlevel(mtd, ofs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003250}
3251
3252/**
Huang Shijie7db03ec2012-09-13 14:57:52 +08003253 * nand_onfi_set_features- [REPLACEABLE] set features for ONFI nand
3254 * @mtd: MTD device structure
3255 * @chip: nand chip info structure
3256 * @addr: feature address.
3257 * @subfeature_param: the subfeature parameters, a four bytes array.
3258 */
3259static int nand_onfi_set_features(struct mtd_info *mtd, struct nand_chip *chip,
3260 int addr, uint8_t *subfeature_param)
3261{
3262 int status;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003263 int i;
Huang Shijie7db03ec2012-09-13 14:57:52 +08003264
David Mosbergerd914c932013-05-29 15:30:13 +03003265 if (!chip->onfi_version ||
3266 !(le16_to_cpu(chip->onfi_params.opt_cmd)
3267 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08003268 return -EINVAL;
3269
3270 chip->cmdfunc(mtd, NAND_CMD_SET_FEATURES, addr, -1);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003271 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
3272 chip->write_byte(mtd, subfeature_param[i]);
3273
Huang Shijie7db03ec2012-09-13 14:57:52 +08003274 status = chip->waitfunc(mtd, chip);
3275 if (status & NAND_STATUS_FAIL)
3276 return -EIO;
3277 return 0;
3278}
3279
3280/**
3281 * nand_onfi_get_features- [REPLACEABLE] get features for ONFI nand
3282 * @mtd: MTD device structure
3283 * @chip: nand chip info structure
3284 * @addr: feature address.
3285 * @subfeature_param: the subfeature parameters, a four bytes array.
3286 */
3287static int nand_onfi_get_features(struct mtd_info *mtd, struct nand_chip *chip,
3288 int addr, uint8_t *subfeature_param)
3289{
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003290 int i;
3291
David Mosbergerd914c932013-05-29 15:30:13 +03003292 if (!chip->onfi_version ||
3293 !(le16_to_cpu(chip->onfi_params.opt_cmd)
3294 & ONFI_OPT_CMD_SET_GET_FEATURES))
Huang Shijie7db03ec2012-09-13 14:57:52 +08003295 return -EINVAL;
3296
Huang Shijie7db03ec2012-09-13 14:57:52 +08003297 chip->cmdfunc(mtd, NAND_CMD_GET_FEATURES, addr, -1);
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003298 for (i = 0; i < ONFI_SUBFEATURE_PARAM_LEN; ++i)
3299 *subfeature_param++ = chip->read_byte(mtd);
Huang Shijie7db03ec2012-09-13 14:57:52 +08003300 return 0;
3301}
3302
3303/**
Vitaly Wool962034f2005-09-15 14:58:53 +01003304 * nand_suspend - [MTD Interface] Suspend the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07003305 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01003306 */
3307static int nand_suspend(struct mtd_info *mtd)
3308{
Huang Shijie6a8214a2012-11-19 14:43:30 +08003309 return nand_get_device(mtd, FL_PM_SUSPENDED);
Vitaly Wool962034f2005-09-15 14:58:53 +01003310}
3311
3312/**
3313 * nand_resume - [MTD Interface] Resume the NAND flash
Brian Norris8b6e50c2011-05-25 14:59:01 -07003314 * @mtd: MTD device structure
Vitaly Wool962034f2005-09-15 14:58:53 +01003315 */
3316static void nand_resume(struct mtd_info *mtd)
3317{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003318 struct nand_chip *chip = mtd_to_nand(mtd);
Vitaly Wool962034f2005-09-15 14:58:53 +01003319
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003320 if (chip->state == FL_PM_SUSPENDED)
Vitaly Wool962034f2005-09-15 14:58:53 +01003321 nand_release_device(mtd);
3322 else
Brian Norrisd0370212011-07-19 10:06:08 -07003323 pr_err("%s called for a chip which is not in suspended state\n",
3324 __func__);
Vitaly Wool962034f2005-09-15 14:58:53 +01003325}
3326
Scott Branden72ea4032014-11-20 11:18:05 -08003327/**
3328 * nand_shutdown - [MTD Interface] Finish the current NAND operation and
3329 * prevent further operations
3330 * @mtd: MTD device structure
3331 */
3332static void nand_shutdown(struct mtd_info *mtd)
3333{
Brian Norris9ca641b2015-11-09 16:37:28 -08003334 nand_get_device(mtd, FL_PM_SUSPENDED);
Scott Branden72ea4032014-11-20 11:18:05 -08003335}
3336
Brian Norris8b6e50c2011-05-25 14:59:01 -07003337/* Set default functions */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003338static void nand_set_defaults(struct nand_chip *chip, int busw)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003339{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003340 /* check for proper chip_delay setup, set 20us if not */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003341 if (!chip->chip_delay)
3342 chip->chip_delay = 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003343
3344 /* check, if a user supplied command function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003345 if (chip->cmdfunc == NULL)
3346 chip->cmdfunc = nand_command;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003347
3348 /* check, if a user supplied wait function given */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003349 if (chip->waitfunc == NULL)
3350 chip->waitfunc = nand_wait;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003351
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003352 if (!chip->select_chip)
3353 chip->select_chip = nand_select_chip;
Brian Norris68e80782013-07-18 01:17:02 -07003354
Huang Shijie4204ccc2013-08-16 10:10:07 +08003355 /* set for ONFI nand */
3356 if (!chip->onfi_set_features)
3357 chip->onfi_set_features = nand_onfi_set_features;
3358 if (!chip->onfi_get_features)
3359 chip->onfi_get_features = nand_onfi_get_features;
3360
Brian Norris68e80782013-07-18 01:17:02 -07003361 /* If called twice, pointers that depend on busw may need to be reset */
3362 if (!chip->read_byte || chip->read_byte == nand_read_byte)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003363 chip->read_byte = busw ? nand_read_byte16 : nand_read_byte;
3364 if (!chip->read_word)
3365 chip->read_word = nand_read_word;
3366 if (!chip->block_bad)
3367 chip->block_bad = nand_block_bad;
3368 if (!chip->block_markbad)
3369 chip->block_markbad = nand_default_block_markbad;
Brian Norris68e80782013-07-18 01:17:02 -07003370 if (!chip->write_buf || chip->write_buf == nand_write_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003371 chip->write_buf = busw ? nand_write_buf16 : nand_write_buf;
Uwe Kleine-König05f78352013-12-05 22:22:04 +01003372 if (!chip->write_byte || chip->write_byte == nand_write_byte)
3373 chip->write_byte = busw ? nand_write_byte16 : nand_write_byte;
Brian Norris68e80782013-07-18 01:17:02 -07003374 if (!chip->read_buf || chip->read_buf == nand_read_buf)
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003375 chip->read_buf = busw ? nand_read_buf16 : nand_read_buf;
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02003376 if (!chip->scan_bbt)
3377 chip->scan_bbt = nand_default_bbt;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003378
3379 if (!chip->controller) {
3380 chip->controller = &chip->hwcontrol;
Marc Gonzalezd45bc582016-07-27 11:23:52 +02003381 nand_hw_control_init(chip->controller);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +02003382 }
3383
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02003384}
3385
Brian Norris8b6e50c2011-05-25 14:59:01 -07003386/* Sanitize ONFI strings so we can safely print them */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003387static void sanitize_string(uint8_t *s, size_t len)
3388{
3389 ssize_t i;
3390
Brian Norris8b6e50c2011-05-25 14:59:01 -07003391 /* Null terminate */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003392 s[len - 1] = 0;
3393
Brian Norris8b6e50c2011-05-25 14:59:01 -07003394 /* Remove non printable chars */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003395 for (i = 0; i < len - 1; i++) {
3396 if (s[i] < ' ' || s[i] > 127)
3397 s[i] = '?';
3398 }
3399
Brian Norris8b6e50c2011-05-25 14:59:01 -07003400 /* Remove trailing spaces */
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003401 strim(s);
3402}
3403
3404static u16 onfi_crc16(u16 crc, u8 const *p, size_t len)
3405{
3406 int i;
3407 while (len--) {
3408 crc ^= *p++ << 8;
3409 for (i = 0; i < 8; i++)
3410 crc = (crc << 1) ^ ((crc & 0x8000) ? 0x8005 : 0);
3411 }
3412
3413 return crc;
3414}
3415
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003416/* Parse the Extended Parameter Page. */
3417static int nand_flash_detect_ext_param_page(struct mtd_info *mtd,
3418 struct nand_chip *chip, struct nand_onfi_params *p)
3419{
3420 struct onfi_ext_param_page *ep;
3421 struct onfi_ext_section *s;
3422 struct onfi_ext_ecc_info *ecc;
3423 uint8_t *cursor;
3424 int ret = -EINVAL;
3425 int len;
3426 int i;
3427
3428 len = le16_to_cpu(p->ext_param_page_length) * 16;
3429 ep = kmalloc(len, GFP_KERNEL);
Brian Norris5cb13272013-09-16 17:59:20 -07003430 if (!ep)
3431 return -ENOMEM;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003432
3433 /* Send our own NAND_CMD_PARAM. */
3434 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
3435
3436 /* Use the Change Read Column command to skip the ONFI param pages. */
3437 chip->cmdfunc(mtd, NAND_CMD_RNDOUT,
3438 sizeof(*p) * p->num_of_param_pages , -1);
3439
3440 /* Read out the Extended Parameter Page. */
3441 chip->read_buf(mtd, (uint8_t *)ep, len);
3442 if ((onfi_crc16(ONFI_CRC_BASE, ((uint8_t *)ep) + 2, len - 2)
3443 != le16_to_cpu(ep->crc))) {
3444 pr_debug("fail in the CRC.\n");
3445 goto ext_out;
3446 }
3447
3448 /*
3449 * Check the signature.
3450 * Do not strictly follow the ONFI spec, maybe changed in future.
3451 */
3452 if (strncmp(ep->sig, "EPPS", 4)) {
3453 pr_debug("The signature is invalid.\n");
3454 goto ext_out;
3455 }
3456
3457 /* find the ECC section. */
3458 cursor = (uint8_t *)(ep + 1);
3459 for (i = 0; i < ONFI_EXT_SECTION_MAX; i++) {
3460 s = ep->sections + i;
3461 if (s->type == ONFI_SECTION_TYPE_2)
3462 break;
3463 cursor += s->length * 16;
3464 }
3465 if (i == ONFI_EXT_SECTION_MAX) {
3466 pr_debug("We can not find the ECC section.\n");
3467 goto ext_out;
3468 }
3469
3470 /* get the info we want. */
3471 ecc = (struct onfi_ext_ecc_info *)cursor;
3472
Brian Norris4ae7d222013-09-16 18:20:21 -07003473 if (!ecc->codeword_size) {
3474 pr_debug("Invalid codeword size\n");
3475 goto ext_out;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003476 }
3477
Brian Norris4ae7d222013-09-16 18:20:21 -07003478 chip->ecc_strength_ds = ecc->ecc_bits;
3479 chip->ecc_step_ds = 1 << ecc->codeword_size;
Brian Norris5cb13272013-09-16 17:59:20 -07003480 ret = 0;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003481
3482ext_out:
3483 kfree(ep);
3484 return ret;
3485}
3486
Brian Norris8429bb32013-12-03 15:51:09 -08003487static int nand_setup_read_retry_micron(struct mtd_info *mtd, int retry_mode)
3488{
Boris BREZILLON862eba52015-12-01 12:03:03 +01003489 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris8429bb32013-12-03 15:51:09 -08003490 uint8_t feature[ONFI_SUBFEATURE_PARAM_LEN] = {retry_mode};
3491
3492 return chip->onfi_set_features(mtd, chip, ONFI_FEATURE_ADDR_READ_RETRY,
3493 feature);
3494}
3495
3496/*
3497 * Configure chip properties from Micron vendor-specific ONFI table
3498 */
3499static void nand_onfi_detect_micron(struct nand_chip *chip,
3500 struct nand_onfi_params *p)
3501{
3502 struct nand_onfi_vendor_micron *micron = (void *)p->vendor;
3503
3504 if (le16_to_cpu(p->vendor_revision) < 1)
3505 return;
3506
3507 chip->read_retries = micron->read_retry_options;
3508 chip->setup_read_retry = nand_setup_read_retry_micron;
3509}
3510
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02003511/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07003512 * Check if the NAND chip is ONFI compliant, returns 1 if it is, 0 otherwise.
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003513 */
3514static int nand_flash_detect_onfi(struct mtd_info *mtd, struct nand_chip *chip,
Matthieu CASTET08c248f2011-06-26 18:26:55 +02003515 int *busw)
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003516{
3517 struct nand_onfi_params *p = &chip->onfi_params;
Brian Norrisbd9c6e92013-11-29 22:04:28 -08003518 int i, j;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003519 int val;
3520
Brian Norris7854d3f2011-06-23 14:12:08 -07003521 /* Try ONFI for unknown chip or LP */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003522 chip->cmdfunc(mtd, NAND_CMD_READID, 0x20, -1);
3523 if (chip->read_byte(mtd) != 'O' || chip->read_byte(mtd) != 'N' ||
3524 chip->read_byte(mtd) != 'F' || chip->read_byte(mtd) != 'I')
3525 return 0;
3526
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003527 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0, -1);
3528 for (i = 0; i < 3; i++) {
Brian Norrisbd9c6e92013-11-29 22:04:28 -08003529 for (j = 0; j < sizeof(*p); j++)
3530 ((uint8_t *)p)[j] = chip->read_byte(mtd);
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003531 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 254) ==
3532 le16_to_cpu(p->crc)) {
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003533 break;
3534 }
3535 }
3536
Brian Norrisc7f23a72013-08-13 10:51:55 -07003537 if (i == 3) {
3538 pr_err("Could not find valid ONFI parameter page; aborting\n");
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003539 return 0;
Brian Norrisc7f23a72013-08-13 10:51:55 -07003540 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003541
Brian Norris8b6e50c2011-05-25 14:59:01 -07003542 /* Check version */
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003543 val = le16_to_cpu(p->revision);
Brian Norrisb7b1a292010-12-12 00:23:33 -08003544 if (val & (1 << 5))
3545 chip->onfi_version = 23;
3546 else if (val & (1 << 4))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003547 chip->onfi_version = 22;
3548 else if (val & (1 << 3))
3549 chip->onfi_version = 21;
3550 else if (val & (1 << 2))
3551 chip->onfi_version = 20;
Brian Norrisb7b1a292010-12-12 00:23:33 -08003552 else if (val & (1 << 1))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003553 chip->onfi_version = 10;
Brian Norrisb7b1a292010-12-12 00:23:33 -08003554
3555 if (!chip->onfi_version) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03003556 pr_info("unsupported ONFI version: %d\n", val);
Brian Norrisb7b1a292010-12-12 00:23:33 -08003557 return 0;
3558 }
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003559
3560 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
3561 sanitize_string(p->model, sizeof(p->model));
3562 if (!mtd->name)
3563 mtd->name = p->model;
Brian Norris4355b702013-08-27 18:45:10 -07003564
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003565 mtd->writesize = le32_to_cpu(p->byte_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07003566
3567 /*
3568 * pages_per_block and blocks_per_lun may not be a power-of-2 size
3569 * (don't ask me who thought of this...). MTD assumes that these
3570 * dimensions will be power-of-2, so just truncate the remaining area.
3571 */
3572 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
3573 mtd->erasesize *= mtd->writesize;
3574
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003575 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
Brian Norris4355b702013-08-27 18:45:10 -07003576
3577 /* See erasesize comment */
3578 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
Matthieu CASTET63795752012-03-19 15:35:25 +01003579 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
Huang Shijie13fbd172013-09-25 14:58:13 +08003580 chip->bits_per_cell = p->bits_per_cell;
Huang Shijiee2985fc2013-05-17 11:17:30 +08003581
3582 if (onfi_feature(chip) & ONFI_FEATURE_16_BIT_BUS)
Matthieu CASTET08c248f2011-06-26 18:26:55 +02003583 *busw = NAND_BUSWIDTH_16;
Huang Shijiee2985fc2013-05-17 11:17:30 +08003584 else
3585 *busw = 0;
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003586
Huang Shijie10c86ba2013-05-17 11:17:26 +08003587 if (p->ecc_bits != 0xff) {
3588 chip->ecc_strength_ds = p->ecc_bits;
3589 chip->ecc_step_ds = 512;
Huang Shijie6dcbe0c2013-05-22 10:28:27 +08003590 } else if (chip->onfi_version >= 21 &&
3591 (onfi_feature(chip) & ONFI_FEATURE_EXT_PARAM_PAGE)) {
3592
3593 /*
3594 * The nand_flash_detect_ext_param_page() uses the
3595 * Change Read Column command which maybe not supported
3596 * by the chip->cmdfunc. So try to update the chip->cmdfunc
3597 * now. We do not replace user supplied command function.
3598 */
3599 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
3600 chip->cmdfunc = nand_command_lp;
3601
3602 /* The Extended Parameter Page is supported since ONFI 2.1. */
3603 if (nand_flash_detect_ext_param_page(mtd, chip, p))
Brian Norrisc7f23a72013-08-13 10:51:55 -07003604 pr_warn("Failed to detect ONFI extended param page\n");
3605 } else {
3606 pr_warn("Could not retrieve ONFI ECC requirements\n");
Huang Shijie10c86ba2013-05-17 11:17:26 +08003607 }
3608
Brian Norris8429bb32013-12-03 15:51:09 -08003609 if (p->jedec_id == NAND_MFR_MICRON)
3610 nand_onfi_detect_micron(chip, p);
3611
Florian Fainelli6fb277b2010-09-01 22:28:59 +02003612 return 1;
3613}
3614
3615/*
Huang Shijie91361812014-02-21 13:39:40 +08003616 * Check if the NAND chip is JEDEC compliant, returns 1 if it is, 0 otherwise.
3617 */
3618static int nand_flash_detect_jedec(struct mtd_info *mtd, struct nand_chip *chip,
3619 int *busw)
3620{
3621 struct nand_jedec_params *p = &chip->jedec_params;
3622 struct jedec_ecc_info *ecc;
3623 int val;
3624 int i, j;
3625
3626 /* Try JEDEC for unknown chip or LP */
3627 chip->cmdfunc(mtd, NAND_CMD_READID, 0x40, -1);
3628 if (chip->read_byte(mtd) != 'J' || chip->read_byte(mtd) != 'E' ||
3629 chip->read_byte(mtd) != 'D' || chip->read_byte(mtd) != 'E' ||
3630 chip->read_byte(mtd) != 'C')
3631 return 0;
3632
3633 chip->cmdfunc(mtd, NAND_CMD_PARAM, 0x40, -1);
3634 for (i = 0; i < 3; i++) {
3635 for (j = 0; j < sizeof(*p); j++)
3636 ((uint8_t *)p)[j] = chip->read_byte(mtd);
3637
3638 if (onfi_crc16(ONFI_CRC_BASE, (uint8_t *)p, 510) ==
3639 le16_to_cpu(p->crc))
3640 break;
3641 }
3642
3643 if (i == 3) {
3644 pr_err("Could not find valid JEDEC parameter page; aborting\n");
3645 return 0;
3646 }
3647
3648 /* Check version */
3649 val = le16_to_cpu(p->revision);
3650 if (val & (1 << 2))
3651 chip->jedec_version = 10;
3652 else if (val & (1 << 1))
3653 chip->jedec_version = 1; /* vendor specific version */
3654
3655 if (!chip->jedec_version) {
3656 pr_info("unsupported JEDEC version: %d\n", val);
3657 return 0;
3658 }
3659
3660 sanitize_string(p->manufacturer, sizeof(p->manufacturer));
3661 sanitize_string(p->model, sizeof(p->model));
3662 if (!mtd->name)
3663 mtd->name = p->model;
3664
3665 mtd->writesize = le32_to_cpu(p->byte_per_page);
3666
3667 /* Please reference to the comment for nand_flash_detect_onfi. */
3668 mtd->erasesize = 1 << (fls(le32_to_cpu(p->pages_per_block)) - 1);
3669 mtd->erasesize *= mtd->writesize;
3670
3671 mtd->oobsize = le16_to_cpu(p->spare_bytes_per_page);
3672
3673 /* Please reference to the comment for nand_flash_detect_onfi. */
3674 chip->chipsize = 1 << (fls(le32_to_cpu(p->blocks_per_lun)) - 1);
3675 chip->chipsize *= (uint64_t)mtd->erasesize * p->lun_count;
3676 chip->bits_per_cell = p->bits_per_cell;
3677
3678 if (jedec_feature(chip) & JEDEC_FEATURE_16_BIT_BUS)
3679 *busw = NAND_BUSWIDTH_16;
3680 else
3681 *busw = 0;
3682
3683 /* ECC info */
3684 ecc = &p->ecc_info[0];
3685
3686 if (ecc->codeword_size >= 9) {
3687 chip->ecc_strength_ds = ecc->ecc_bits;
3688 chip->ecc_step_ds = 1 << ecc->codeword_size;
3689 } else {
3690 pr_warn("Invalid codeword size\n");
3691 }
3692
3693 return 1;
3694}
3695
3696/*
Brian Norrise3b88bd2012-09-24 20:40:52 -07003697 * nand_id_has_period - Check if an ID string has a given wraparound period
3698 * @id_data: the ID string
3699 * @arrlen: the length of the @id_data array
3700 * @period: the period of repitition
3701 *
3702 * Check if an ID string is repeated within a given sequence of bytes at
3703 * specific repetition interval period (e.g., {0x20,0x01,0x7F,0x20} has a
Brian Norrisd4d4f1b2012-11-14 21:54:20 -08003704 * period of 3). This is a helper function for nand_id_len(). Returns non-zero
Brian Norrise3b88bd2012-09-24 20:40:52 -07003705 * if the repetition has a period of @period; otherwise, returns zero.
3706 */
3707static int nand_id_has_period(u8 *id_data, int arrlen, int period)
3708{
3709 int i, j;
3710 for (i = 0; i < period; i++)
3711 for (j = i + period; j < arrlen; j += period)
3712 if (id_data[i] != id_data[j])
3713 return 0;
3714 return 1;
3715}
3716
3717/*
3718 * nand_id_len - Get the length of an ID string returned by CMD_READID
3719 * @id_data: the ID string
3720 * @arrlen: the length of the @id_data array
3721
3722 * Returns the length of the ID string, according to known wraparound/trailing
3723 * zero patterns. If no pattern exists, returns the length of the array.
3724 */
3725static int nand_id_len(u8 *id_data, int arrlen)
3726{
3727 int last_nonzero, period;
3728
3729 /* Find last non-zero byte */
3730 for (last_nonzero = arrlen - 1; last_nonzero >= 0; last_nonzero--)
3731 if (id_data[last_nonzero])
3732 break;
3733
3734 /* All zeros */
3735 if (last_nonzero < 0)
3736 return 0;
3737
3738 /* Calculate wraparound period */
3739 for (period = 1; period < arrlen; period++)
3740 if (nand_id_has_period(id_data, arrlen, period))
3741 break;
3742
3743 /* There's a repeated pattern */
3744 if (period < arrlen)
3745 return period;
3746
3747 /* There are trailing zeros */
3748 if (last_nonzero < arrlen - 1)
3749 return last_nonzero + 1;
3750
3751 /* No pattern detected */
3752 return arrlen;
3753}
3754
Huang Shijie7db906b2013-09-25 14:58:11 +08003755/* Extract the bits of per cell from the 3rd byte of the extended ID */
3756static int nand_get_bits_per_cell(u8 cellinfo)
3757{
3758 int bits;
3759
3760 bits = cellinfo & NAND_CI_CELLTYPE_MSK;
3761 bits >>= NAND_CI_CELLTYPE_SHIFT;
3762 return bits + 1;
3763}
3764
Brian Norrise3b88bd2012-09-24 20:40:52 -07003765/*
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003766 * Many new NAND share similar device ID codes, which represent the size of the
3767 * chip. The rest of the parameters must be decoded according to generic or
3768 * manufacturer-specific "extended ID" decoding patterns.
3769 */
3770static void nand_decode_ext_id(struct mtd_info *mtd, struct nand_chip *chip,
3771 u8 id_data[8], int *busw)
3772{
Brian Norrise3b88bd2012-09-24 20:40:52 -07003773 int extid, id_len;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003774 /* The 3rd id byte holds MLC / multichip data */
Huang Shijie7db906b2013-09-25 14:58:11 +08003775 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003776 /* The 4th id byte is the important one */
3777 extid = id_data[3];
3778
Brian Norrise3b88bd2012-09-24 20:40:52 -07003779 id_len = nand_id_len(id_data, 8);
3780
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003781 /*
3782 * Field definitions are in the following datasheets:
3783 * Old style (4,5 byte ID): Samsung K9GAG08U0M (p.32)
Brian Norrisaf451af2012-10-09 23:26:06 -07003784 * New Samsung (6 byte ID): Samsung K9GAG08U0F (p.44)
Brian Norris73ca3922012-09-24 20:40:54 -07003785 * Hynix MLC (6 byte ID): Hynix H27UBG8T2B (p.22)
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003786 *
Brian Norrisaf451af2012-10-09 23:26:06 -07003787 * Check for ID length, non-zero 6th byte, cell type, and Hynix/Samsung
3788 * ID to decide what to do.
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003789 */
Brian Norrisaf451af2012-10-09 23:26:06 -07003790 if (id_len == 6 && id_data[0] == NAND_MFR_SAMSUNG &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003791 !nand_is_slc(chip) && id_data[5] != 0x00) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003792 /* Calc pagesize */
3793 mtd->writesize = 2048 << (extid & 0x03);
3794 extid >>= 2;
3795 /* Calc oobsize */
Brian Norrise2d3a352012-09-24 20:40:55 -07003796 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003797 case 1:
3798 mtd->oobsize = 128;
3799 break;
3800 case 2:
3801 mtd->oobsize = 218;
3802 break;
3803 case 3:
3804 mtd->oobsize = 400;
3805 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003806 case 4:
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003807 mtd->oobsize = 436;
3808 break;
Brian Norrise2d3a352012-09-24 20:40:55 -07003809 case 5:
3810 mtd->oobsize = 512;
3811 break;
3812 case 6:
Brian Norrise2d3a352012-09-24 20:40:55 -07003813 mtd->oobsize = 640;
3814 break;
Huang Shijie94d04e82013-12-25 17:18:55 +08003815 case 7:
3816 default: /* Other cases are "reserved" (unknown) */
3817 mtd->oobsize = 1024;
3818 break;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003819 }
3820 extid >>= 2;
3821 /* Calc blocksize */
3822 mtd->erasesize = (128 * 1024) <<
3823 (((extid >> 1) & 0x04) | (extid & 0x03));
3824 *busw = 0;
Brian Norris73ca3922012-09-24 20:40:54 -07003825 } else if (id_len == 6 && id_data[0] == NAND_MFR_HYNIX &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003826 !nand_is_slc(chip)) {
Brian Norris73ca3922012-09-24 20:40:54 -07003827 unsigned int tmp;
3828
3829 /* Calc pagesize */
3830 mtd->writesize = 2048 << (extid & 0x03);
3831 extid >>= 2;
3832 /* Calc oobsize */
3833 switch (((extid >> 2) & 0x04) | (extid & 0x03)) {
3834 case 0:
3835 mtd->oobsize = 128;
3836 break;
3837 case 1:
3838 mtd->oobsize = 224;
3839 break;
3840 case 2:
3841 mtd->oobsize = 448;
3842 break;
3843 case 3:
3844 mtd->oobsize = 64;
3845 break;
3846 case 4:
3847 mtd->oobsize = 32;
3848 break;
3849 case 5:
3850 mtd->oobsize = 16;
3851 break;
3852 default:
3853 mtd->oobsize = 640;
3854 break;
3855 }
3856 extid >>= 2;
3857 /* Calc blocksize */
3858 tmp = ((extid >> 1) & 0x04) | (extid & 0x03);
3859 if (tmp < 0x03)
3860 mtd->erasesize = (128 * 1024) << tmp;
3861 else if (tmp == 0x03)
3862 mtd->erasesize = 768 * 1024;
3863 else
3864 mtd->erasesize = (64 * 1024) << tmp;
3865 *busw = 0;
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003866 } else {
3867 /* Calc pagesize */
3868 mtd->writesize = 1024 << (extid & 0x03);
3869 extid >>= 2;
3870 /* Calc oobsize */
3871 mtd->oobsize = (8 << (extid & 0x01)) *
3872 (mtd->writesize >> 9);
3873 extid >>= 2;
3874 /* Calc blocksize. Blocksize is multiples of 64KiB */
3875 mtd->erasesize = (64 * 1024) << (extid & 0x03);
3876 extid >>= 2;
3877 /* Get buswidth information */
3878 *busw = (extid & 0x01) ? NAND_BUSWIDTH_16 : 0;
Brian Norris60c67382013-06-25 13:17:59 -07003879
3880 /*
3881 * Toshiba 24nm raw SLC (i.e., not BENAND) have 32B OOB per
3882 * 512B page. For Toshiba SLC, we decode the 5th/6th byte as
3883 * follows:
3884 * - ID byte 6, bits[2:0]: 100b -> 43nm, 101b -> 32nm,
3885 * 110b -> 24nm
3886 * - ID byte 5, bit[7]: 1 -> BENAND, 0 -> raw SLC
3887 */
3888 if (id_len >= 6 && id_data[0] == NAND_MFR_TOSHIBA &&
Huang Shijie1d0ed692013-09-25 14:58:10 +08003889 nand_is_slc(chip) &&
Brian Norris60c67382013-06-25 13:17:59 -07003890 (id_data[5] & 0x7) == 0x6 /* 24nm */ &&
3891 !(id_data[4] & 0x80) /* !BENAND */) {
3892 mtd->oobsize = 32 * mtd->writesize >> 9;
3893 }
3894
Brian Norrisfc09bbc2012-09-24 20:40:50 -07003895 }
3896}
3897
3898/*
Brian Norrisf23a4812012-09-24 20:40:51 -07003899 * Old devices have chip data hardcoded in the device ID table. nand_decode_id
3900 * decodes a matching ID table entry and assigns the MTD size parameters for
3901 * the chip.
3902 */
3903static void nand_decode_id(struct mtd_info *mtd, struct nand_chip *chip,
3904 struct nand_flash_dev *type, u8 id_data[8],
3905 int *busw)
3906{
3907 int maf_id = id_data[0];
3908
3909 mtd->erasesize = type->erasesize;
3910 mtd->writesize = type->pagesize;
3911 mtd->oobsize = mtd->writesize / 32;
3912 *busw = type->options & NAND_BUSWIDTH_16;
3913
Huang Shijie1c195e92013-09-25 14:58:12 +08003914 /* All legacy ID NAND are small-page, SLC */
3915 chip->bits_per_cell = 1;
3916
Brian Norrisf23a4812012-09-24 20:40:51 -07003917 /*
3918 * Check for Spansion/AMD ID + repeating 5th, 6th byte since
3919 * some Spansion chips have erasesize that conflicts with size
3920 * listed in nand_ids table.
3921 * Data sheet (5 byte ID): Spansion S30ML-P ORNAND (p.39)
3922 */
3923 if (maf_id == NAND_MFR_AMD && id_data[4] != 0x00 && id_data[5] == 0x00
3924 && id_data[6] == 0x00 && id_data[7] == 0x00
3925 && mtd->writesize == 512) {
3926 mtd->erasesize = 128 * 1024;
3927 mtd->erasesize <<= ((id_data[3] & 0x03) << 1);
3928 }
3929}
3930
3931/*
Brian Norris7e74c2d2012-09-24 20:40:49 -07003932 * Set the bad block marker/indicator (BBM/BBI) patterns according to some
3933 * heuristic patterns using various detected parameters (e.g., manufacturer,
3934 * page size, cell-type information).
3935 */
3936static void nand_decode_bbm_options(struct mtd_info *mtd,
3937 struct nand_chip *chip, u8 id_data[8])
3938{
3939 int maf_id = id_data[0];
3940
3941 /* Set the bad block position */
3942 if (mtd->writesize > 512 || (chip->options & NAND_BUSWIDTH_16))
3943 chip->badblockpos = NAND_LARGE_BADBLOCK_POS;
3944 else
3945 chip->badblockpos = NAND_SMALL_BADBLOCK_POS;
3946
3947 /*
3948 * Bad block marker is stored in the last page of each block on Samsung
3949 * and Hynix MLC devices; stored in first two pages of each block on
3950 * Micron devices with 2KiB pages and on SLC Samsung, Hynix, Toshiba,
3951 * AMD/Spansion, and Macronix. All others scan only the first page.
3952 */
Huang Shijie1d0ed692013-09-25 14:58:10 +08003953 if (!nand_is_slc(chip) &&
Brian Norris7e74c2d2012-09-24 20:40:49 -07003954 (maf_id == NAND_MFR_SAMSUNG ||
3955 maf_id == NAND_MFR_HYNIX))
3956 chip->bbt_options |= NAND_BBT_SCANLASTPAGE;
Huang Shijie1d0ed692013-09-25 14:58:10 +08003957 else if ((nand_is_slc(chip) &&
Brian Norris7e74c2d2012-09-24 20:40:49 -07003958 (maf_id == NAND_MFR_SAMSUNG ||
3959 maf_id == NAND_MFR_HYNIX ||
3960 maf_id == NAND_MFR_TOSHIBA ||
3961 maf_id == NAND_MFR_AMD ||
3962 maf_id == NAND_MFR_MACRONIX)) ||
3963 (mtd->writesize == 2048 &&
3964 maf_id == NAND_MFR_MICRON))
3965 chip->bbt_options |= NAND_BBT_SCAN2NDPAGE;
3966}
3967
Huang Shijieec6e87e2013-03-15 11:01:00 +08003968static inline bool is_full_id_nand(struct nand_flash_dev *type)
3969{
3970 return type->id_len;
3971}
3972
3973static bool find_full_id_nand(struct mtd_info *mtd, struct nand_chip *chip,
3974 struct nand_flash_dev *type, u8 *id_data, int *busw)
3975{
3976 if (!strncmp(type->id, id_data, type->id_len)) {
3977 mtd->writesize = type->pagesize;
3978 mtd->erasesize = type->erasesize;
3979 mtd->oobsize = type->oobsize;
3980
Huang Shijie7db906b2013-09-25 14:58:11 +08003981 chip->bits_per_cell = nand_get_bits_per_cell(id_data[2]);
Huang Shijieec6e87e2013-03-15 11:01:00 +08003982 chip->chipsize = (uint64_t)type->chipsize << 20;
3983 chip->options |= type->options;
Huang Shijie57219342013-05-17 11:17:32 +08003984 chip->ecc_strength_ds = NAND_ECC_STRENGTH(type);
3985 chip->ecc_step_ds = NAND_ECC_STEP(type);
Boris BREZILLON57a94e22014-09-22 20:11:50 +02003986 chip->onfi_timing_mode_default =
3987 type->onfi_timing_mode_default;
Huang Shijieec6e87e2013-03-15 11:01:00 +08003988
3989 *busw = type->options & NAND_BUSWIDTH_16;
3990
Cai Zhiyong092b6a12013-12-25 21:19:21 +08003991 if (!mtd->name)
3992 mtd->name = type->name;
3993
Huang Shijieec6e87e2013-03-15 11:01:00 +08003994 return true;
3995 }
3996 return false;
3997}
3998
Brian Norris7e74c2d2012-09-24 20:40:49 -07003999/*
Brian Norris8b6e50c2011-05-25 14:59:01 -07004000 * Get the flash and manufacturer id and lookup if the type is supported.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004001 */
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004002static int nand_get_flash_type(struct mtd_info *mtd, struct nand_chip *chip,
4003 int *maf_id, int *dev_id,
4004 struct nand_flash_dev *type)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004005{
Cai Zhiyongbb770822013-12-25 20:11:15 +08004006 int busw;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004007 int i, maf_idx;
Kevin Cernekee426c4572010-05-04 20:58:03 -07004008 u8 id_data[8];
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009
4010 /* Select the device */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004011 chip->select_chip(mtd, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004012
Karl Beldanef89a882008-09-15 14:37:29 +02004013 /*
4014 * Reset the chip, required by some chips (e.g. Micron MT29FxGxxxxx)
Brian Norris8b6e50c2011-05-25 14:59:01 -07004015 * after power-up.
Karl Beldanef89a882008-09-15 14:37:29 +02004016 */
Sascha Hauer2f94abf2016-09-15 10:32:45 +02004017 nand_reset(chip);
Karl Beldanef89a882008-09-15 14:37:29 +02004018
Linus Torvalds1da177e2005-04-16 15:20:36 -07004019 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004020 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004021
4022 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004023 *maf_id = chip->read_byte(mtd);
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004024 *dev_id = chip->read_byte(mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025
Brian Norris8b6e50c2011-05-25 14:59:01 -07004026 /*
4027 * Try again to make sure, as some systems the bus-hold or other
Ben Dooksed8165c2008-04-14 14:58:58 +01004028 * interface concerns can cause random data which looks like a
4029 * possibly credible NAND flash to appear. If the two results do
4030 * not match, ignore the device completely.
4031 */
4032
4033 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
4034
Brian Norris4aef9b72012-09-24 20:40:48 -07004035 /* Read entire ID string */
4036 for (i = 0; i < 8; i++)
Kevin Cernekee426c4572010-05-04 20:58:03 -07004037 id_data[i] = chip->read_byte(mtd);
Ben Dooksed8165c2008-04-14 14:58:58 +01004038
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004039 if (id_data[0] != *maf_id || id_data[1] != *dev_id) {
Ezequiel Garcia20171642013-11-25 08:30:31 -03004040 pr_info("second ID read did not match %02x,%02x against %02x,%02x\n",
Brian Norrisd0370212011-07-19 10:06:08 -07004041 *maf_id, *dev_id, id_data[0], id_data[1]);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004042 return -ENODEV;
Ben Dooksed8165c2008-04-14 14:58:58 +01004043 }
4044
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004045 if (!type)
David Woodhouse5e81e882010-02-26 18:32:56 +00004046 type = nand_flash_ids;
4047
Huang Shijieec6e87e2013-03-15 11:01:00 +08004048 for (; type->name != NULL; type++) {
4049 if (is_full_id_nand(type)) {
4050 if (find_full_id_nand(mtd, chip, type, id_data, &busw))
4051 goto ident_done;
4052 } else if (*dev_id == type->dev_id) {
Brian Norrisdb5b09f2015-05-22 10:43:12 -07004053 break;
Huang Shijieec6e87e2013-03-15 11:01:00 +08004054 }
4055 }
David Woodhouse5e81e882010-02-26 18:32:56 +00004056
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004057 chip->onfi_version = 0;
4058 if (!type->name || !type->pagesize) {
Masahiro Yamada35fc5192014-04-09 16:26:26 +09004059 /* Check if the chip is ONFI compliant */
Brian Norris47450b32012-09-24 20:40:47 -07004060 if (nand_flash_detect_onfi(mtd, chip, &busw))
Florian Fainelli6fb277b2010-09-01 22:28:59 +02004061 goto ident_done;
Huang Shijie91361812014-02-21 13:39:40 +08004062
4063 /* Check if the chip is JEDEC compliant */
4064 if (nand_flash_detect_jedec(mtd, chip, &busw))
4065 goto ident_done;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004066 }
4067
David Woodhouse5e81e882010-02-26 18:32:56 +00004068 if (!type->name)
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004069 return -ENODEV;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004070
Thomas Gleixnerba0251f2006-05-27 01:02:13 +02004071 if (!mtd->name)
4072 mtd->name = type->name;
4073
Adrian Hunter69423d92008-12-10 13:37:21 +00004074 chip->chipsize = (uint64_t)type->chipsize << 20;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004075
Boris BREZILLONa7f5ba42015-10-01 16:58:27 +02004076 if (!type->pagesize) {
Brian Norrisfc09bbc2012-09-24 20:40:50 -07004077 /* Decode parameters from extended ID */
4078 nand_decode_ext_id(mtd, chip, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004079 } else {
Brian Norrisf23a4812012-09-24 20:40:51 -07004080 nand_decode_id(mtd, chip, type, id_data, &busw);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004081 }
Brian Norrisbf7a01b2012-07-13 09:28:24 -07004082 /* Get chip options */
4083 chip->options |= type->options;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004084
Brian Norris8b6e50c2011-05-25 14:59:01 -07004085 /*
4086 * Check if chip is not a Samsung device. Do not clear the
4087 * options for chips which do not have an extended id.
Florian Fainellid1e1f4e2010-08-30 18:32:24 +02004088 */
4089 if (*maf_id != NAND_MFR_SAMSUNG && !type->pagesize)
4090 chip->options &= ~NAND_SAMSUNG_LP_OPTIONS;
4091ident_done:
4092
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004093 /* Try to identify manufacturer */
David Woodhouse9a909862006-07-15 13:26:18 +01004094 for (maf_idx = 0; nand_manuf_ids[maf_idx].id != 0x0; maf_idx++) {
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004095 if (nand_manuf_ids[maf_idx].id == *maf_id)
4096 break;
4097 }
4098
Matthieu CASTET64b37b22012-11-06 11:51:44 +01004099 if (chip->options & NAND_BUSWIDTH_AUTO) {
4100 WARN_ON(chip->options & NAND_BUSWIDTH_16);
4101 chip->options |= busw;
4102 nand_set_defaults(chip, busw);
4103 } else if (busw != (chip->options & NAND_BUSWIDTH_16)) {
4104 /*
4105 * Check, if buswidth is correct. Hardware drivers should set
4106 * chip correct!
4107 */
Ezequiel Garcia20171642013-11-25 08:30:31 -03004108 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
4109 *maf_id, *dev_id);
4110 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name, mtd->name);
4111 pr_warn("bus width %d instead %d bit\n",
Brian Norrisd0370212011-07-19 10:06:08 -07004112 (chip->options & NAND_BUSWIDTH_16) ? 16 : 8,
4113 busw ? 16 : 8);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004114 return -EINVAL;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004115 }
4116
Brian Norris7e74c2d2012-09-24 20:40:49 -07004117 nand_decode_bbm_options(mtd, chip, id_data);
4118
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004119 /* Calculate the address shift from the page size */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004120 chip->page_shift = ffs(mtd->writesize) - 1;
Brian Norris8b6e50c2011-05-25 14:59:01 -07004121 /* Convert chipsize to number of pages per chip -1 */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004122 chip->pagemask = (chip->chipsize >> chip->page_shift) - 1;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004123
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004124 chip->bbt_erase_shift = chip->phys_erase_shift =
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004125 ffs(mtd->erasesize) - 1;
Adrian Hunter69423d92008-12-10 13:37:21 +00004126 if (chip->chipsize & 0xffffffff)
4127 chip->chip_shift = ffs((unsigned)chip->chipsize) - 1;
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004128 else {
4129 chip->chip_shift = ffs((unsigned)(chip->chipsize >> 32));
4130 chip->chip_shift += 32 - 1;
4131 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004132
Artem Bityutskiy26d9be12011-04-28 20:26:59 +03004133 chip->badblockbits = 8;
Brian Norris49c50b92014-05-06 16:02:19 -07004134 chip->erase = single_erase;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004135
Brian Norris8b6e50c2011-05-25 14:59:01 -07004136 /* Do not replace user supplied command function! */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004137 if (mtd->writesize > 512 && chip->cmdfunc == nand_command)
4138 chip->cmdfunc = nand_command_lp;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004139
Ezequiel Garcia20171642013-11-25 08:30:31 -03004140 pr_info("device found, Manufacturer ID: 0x%02x, Chip ID: 0x%02x\n",
4141 *maf_id, *dev_id);
Huang Shijieffdac6cd2014-02-21 13:39:41 +08004142
4143 if (chip->onfi_version)
4144 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
4145 chip->onfi_params.model);
4146 else if (chip->jedec_version)
4147 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
4148 chip->jedec_params.model);
4149 else
4150 pr_info("%s %s\n", nand_manuf_ids[maf_idx].name,
4151 type->name);
4152
Rafał Miłecki3755a992014-10-21 00:01:04 +02004153 pr_info("%d MiB, %s, erase size: %d KiB, page size: %d, OOB size: %d\n",
Huang Shijie3723e932013-09-25 14:58:14 +08004154 (int)(chip->chipsize >> 20), nand_is_slc(chip) ? "SLC" : "MLC",
Rafał Miłecki3755a992014-10-21 00:01:04 +02004155 mtd->erasesize >> 10, mtd->writesize, mtd->oobsize);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004156 return 0;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004157}
4158
Boris Brezillond48f62b2016-04-01 14:54:32 +02004159static const char * const nand_ecc_modes[] = {
4160 [NAND_ECC_NONE] = "none",
4161 [NAND_ECC_SOFT] = "soft",
4162 [NAND_ECC_HW] = "hw",
4163 [NAND_ECC_HW_SYNDROME] = "hw_syndrome",
4164 [NAND_ECC_HW_OOB_FIRST] = "hw_oob_first",
Boris Brezillond48f62b2016-04-01 14:54:32 +02004165};
4166
4167static int of_get_nand_ecc_mode(struct device_node *np)
4168{
4169 const char *pm;
4170 int err, i;
4171
4172 err = of_property_read_string(np, "nand-ecc-mode", &pm);
4173 if (err < 0)
4174 return err;
4175
4176 for (i = 0; i < ARRAY_SIZE(nand_ecc_modes); i++)
4177 if (!strcasecmp(pm, nand_ecc_modes[i]))
4178 return i;
4179
Rafał Miłeckiae211bc2016-04-17 22:53:06 +02004180 /*
4181 * For backward compatibility we support few obsoleted values that don't
4182 * have their mappings into nand_ecc_modes_t anymore (they were merged
4183 * with other enums).
4184 */
4185 if (!strcasecmp(pm, "soft_bch"))
4186 return NAND_ECC_SOFT;
4187
Boris Brezillond48f62b2016-04-01 14:54:32 +02004188 return -ENODEV;
4189}
4190
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02004191static const char * const nand_ecc_algos[] = {
4192 [NAND_ECC_HAMMING] = "hamming",
4193 [NAND_ECC_BCH] = "bch",
4194};
4195
Boris Brezillond48f62b2016-04-01 14:54:32 +02004196static int of_get_nand_ecc_algo(struct device_node *np)
4197{
4198 const char *pm;
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02004199 int err, i;
Boris Brezillond48f62b2016-04-01 14:54:32 +02004200
Rafał Miłeckiba4f46b2016-04-22 13:23:13 +02004201 err = of_property_read_string(np, "nand-ecc-algo", &pm);
4202 if (!err) {
4203 for (i = NAND_ECC_HAMMING; i < ARRAY_SIZE(nand_ecc_algos); i++)
4204 if (!strcasecmp(pm, nand_ecc_algos[i]))
4205 return i;
4206 return -ENODEV;
4207 }
Boris Brezillond48f62b2016-04-01 14:54:32 +02004208
4209 /*
4210 * For backward compatibility we also read "nand-ecc-mode" checking
4211 * for some obsoleted values that were specifying ECC algorithm.
4212 */
4213 err = of_property_read_string(np, "nand-ecc-mode", &pm);
4214 if (err < 0)
4215 return err;
4216
4217 if (!strcasecmp(pm, "soft"))
4218 return NAND_ECC_HAMMING;
4219 else if (!strcasecmp(pm, "soft_bch"))
4220 return NAND_ECC_BCH;
4221
4222 return -ENODEV;
4223}
4224
4225static int of_get_nand_ecc_step_size(struct device_node *np)
4226{
4227 int ret;
4228 u32 val;
4229
4230 ret = of_property_read_u32(np, "nand-ecc-step-size", &val);
4231 return ret ? ret : val;
4232}
4233
4234static int of_get_nand_ecc_strength(struct device_node *np)
4235{
4236 int ret;
4237 u32 val;
4238
4239 ret = of_property_read_u32(np, "nand-ecc-strength", &val);
4240 return ret ? ret : val;
4241}
4242
4243static int of_get_nand_bus_width(struct device_node *np)
4244{
4245 u32 val;
4246
4247 if (of_property_read_u32(np, "nand-bus-width", &val))
4248 return 8;
4249
4250 switch (val) {
4251 case 8:
4252 case 16:
4253 return val;
4254 default:
4255 return -EIO;
4256 }
4257}
4258
4259static bool of_get_nand_on_flash_bbt(struct device_node *np)
4260{
4261 return of_property_read_bool(np, "nand-on-flash-bbt");
4262}
4263
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01004264static int nand_dt_init(struct nand_chip *chip)
Brian Norris5844fee2015-01-23 00:22:27 -08004265{
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01004266 struct device_node *dn = nand_get_flash_node(chip);
Rafał Miłecki79082452016-03-23 11:19:02 +01004267 int ecc_mode, ecc_algo, ecc_strength, ecc_step;
Brian Norris5844fee2015-01-23 00:22:27 -08004268
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01004269 if (!dn)
4270 return 0;
4271
Brian Norris5844fee2015-01-23 00:22:27 -08004272 if (of_get_nand_bus_width(dn) == 16)
4273 chip->options |= NAND_BUSWIDTH_16;
4274
4275 if (of_get_nand_on_flash_bbt(dn))
4276 chip->bbt_options |= NAND_BBT_USE_FLASH;
4277
4278 ecc_mode = of_get_nand_ecc_mode(dn);
Rafał Miłecki79082452016-03-23 11:19:02 +01004279 ecc_algo = of_get_nand_ecc_algo(dn);
Brian Norris5844fee2015-01-23 00:22:27 -08004280 ecc_strength = of_get_nand_ecc_strength(dn);
4281 ecc_step = of_get_nand_ecc_step_size(dn);
4282
4283 if ((ecc_step >= 0 && !(ecc_strength >= 0)) ||
4284 (!(ecc_step >= 0) && ecc_strength >= 0)) {
4285 pr_err("must set both strength and step size in DT\n");
4286 return -EINVAL;
4287 }
4288
4289 if (ecc_mode >= 0)
4290 chip->ecc.mode = ecc_mode;
4291
Rafał Miłecki79082452016-03-23 11:19:02 +01004292 if (ecc_algo >= 0)
4293 chip->ecc.algo = ecc_algo;
4294
Brian Norris5844fee2015-01-23 00:22:27 -08004295 if (ecc_strength >= 0)
4296 chip->ecc.strength = ecc_strength;
4297
4298 if (ecc_step > 0)
4299 chip->ecc.size = ecc_step;
4300
Boris Brezillonba78ee02016-06-08 17:04:22 +02004301 if (of_property_read_bool(dn, "nand-ecc-maximize"))
4302 chip->ecc.options |= NAND_ECC_MAXIMIZE;
4303
Brian Norris5844fee2015-01-23 00:22:27 -08004304 return 0;
4305}
4306
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004307/**
David Woodhouse3b85c322006-09-25 17:06:53 +01004308 * nand_scan_ident - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004309 * @mtd: MTD device structure
4310 * @maxchips: number of chips to scan for
4311 * @table: alternative NAND ID table
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004312 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004313 * This is the first phase of the normal nand_scan() function. It reads the
4314 * flash ID and sets up MTD fields accordingly.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004315 *
4316 */
David Woodhouse5e81e882010-02-26 18:32:56 +00004317int nand_scan_ident(struct mtd_info *mtd, int maxchips,
4318 struct nand_flash_dev *table)
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004319{
Cai Zhiyongbb770822013-12-25 20:11:15 +08004320 int i, nand_maf_id, nand_dev_id;
Boris BREZILLON862eba52015-12-01 12:03:03 +01004321 struct nand_chip *chip = mtd_to_nand(mtd);
Brian Norris5844fee2015-01-23 00:22:27 -08004322 int ret;
4323
Boris BREZILLON7194a29a2015-12-10 09:00:37 +01004324 ret = nand_dt_init(chip);
4325 if (ret)
4326 return ret;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004327
Brian Norrisf7a8e382016-01-05 10:39:45 -08004328 if (!mtd->name && mtd->dev.parent)
4329 mtd->name = dev_name(mtd->dev.parent);
4330
Andrey Smirnov76fe3342016-07-21 14:59:20 -07004331 if ((!chip->cmdfunc || !chip->select_chip) && !chip->cmd_ctrl) {
4332 /*
4333 * Default functions assigned for chip_select() and
4334 * cmdfunc() both expect cmd_ctrl() to be populated,
4335 * so we need to check that that's the case
4336 */
4337 pr_err("chip.cmd_ctrl() callback is not provided");
4338 return -EINVAL;
4339 }
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004340 /* Set the default functions */
Cai Zhiyongbb770822013-12-25 20:11:15 +08004341 nand_set_defaults(chip, chip->options & NAND_BUSWIDTH_16);
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004342
4343 /* Read the flash type */
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004344 ret = nand_get_flash_type(mtd, chip, &nand_maf_id, &nand_dev_id, table);
4345 if (ret) {
Ben Dooksb1c6e6d2009-11-02 18:12:33 +00004346 if (!(chip->options & NAND_SCAN_SILENT_NODEV))
Brian Norrisd0370212011-07-19 10:06:08 -07004347 pr_warn("No NAND device found\n");
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004348 chip->select_chip(mtd, -1);
Masahiro Yamada4722c0e2016-11-04 17:49:08 +09004349 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 }
4351
Boris Brezillond8e725d2016-09-15 10:32:50 +02004352 ret = nand_init_data_interface(chip);
4353 if (ret)
4354 return ret;
4355
Huang Shijie07300162012-11-09 16:23:45 +08004356 chip->select_chip(mtd, -1);
4357
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004358 /* Check for a chip array */
David Woodhousee0c7d762006-05-13 18:07:53 +01004359 for (i = 1; i < maxchips; i++) {
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004360 chip->select_chip(mtd, i);
Karl Beldanef89a882008-09-15 14:37:29 +02004361 /* See comment in nand_get_flash_type for reset */
Sascha Hauer2f94abf2016-09-15 10:32:45 +02004362 nand_reset(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363 /* Send the command for reading device ID */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004364 chip->cmdfunc(mtd, NAND_CMD_READID, 0x00, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004365 /* Read manufacturer and device IDs */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004366 if (nand_maf_id != chip->read_byte(mtd) ||
Huang Shijie07300162012-11-09 16:23:45 +08004367 nand_dev_id != chip->read_byte(mtd)) {
4368 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004369 break;
Huang Shijie07300162012-11-09 16:23:45 +08004370 }
4371 chip->select_chip(mtd, -1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004372 }
4373 if (i > 1)
Ezequiel Garcia20171642013-11-25 08:30:31 -03004374 pr_info("%d chips detected\n", i);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004375
Linus Torvalds1da177e2005-04-16 15:20:36 -07004376 /* Store the number of chips and calc total size for mtd */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004377 chip->numchips = i;
4378 mtd->size = i * chip->chipsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004379
David Woodhouse3b85c322006-09-25 17:06:53 +01004380 return 0;
4381}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004382EXPORT_SYMBOL(nand_scan_ident);
David Woodhouse3b85c322006-09-25 17:06:53 +01004383
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004384static int nand_set_ecc_soft_ops(struct mtd_info *mtd)
4385{
4386 struct nand_chip *chip = mtd_to_nand(mtd);
4387 struct nand_ecc_ctrl *ecc = &chip->ecc;
4388
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02004389 if (WARN_ON(ecc->mode != NAND_ECC_SOFT))
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004390 return -EINVAL;
4391
4392 switch (ecc->algo) {
4393 case NAND_ECC_HAMMING:
4394 ecc->calculate = nand_calculate_ecc;
4395 ecc->correct = nand_correct_data;
4396 ecc->read_page = nand_read_page_swecc;
4397 ecc->read_subpage = nand_read_subpage;
4398 ecc->write_page = nand_write_page_swecc;
4399 ecc->read_page_raw = nand_read_page_raw;
4400 ecc->write_page_raw = nand_write_page_raw;
4401 ecc->read_oob = nand_read_oob_std;
4402 ecc->write_oob = nand_write_oob_std;
4403 if (!ecc->size)
4404 ecc->size = 256;
4405 ecc->bytes = 3;
4406 ecc->strength = 1;
4407 return 0;
4408 case NAND_ECC_BCH:
4409 if (!mtd_nand_has_bch()) {
4410 WARN(1, "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
4411 return -EINVAL;
4412 }
4413 ecc->calculate = nand_bch_calculate_ecc;
4414 ecc->correct = nand_bch_correct_data;
4415 ecc->read_page = nand_read_page_swecc;
4416 ecc->read_subpage = nand_read_subpage;
4417 ecc->write_page = nand_write_page_swecc;
4418 ecc->read_page_raw = nand_read_page_raw;
4419 ecc->write_page_raw = nand_write_page_raw;
4420 ecc->read_oob = nand_read_oob_std;
4421 ecc->write_oob = nand_write_oob_std;
Boris Brezillon8bbba482016-06-08 17:04:23 +02004422
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004423 /*
4424 * Board driver should supply ecc.size and ecc.strength
4425 * values to select how many bits are correctable.
4426 * Otherwise, default to 4 bits for large page devices.
4427 */
4428 if (!ecc->size && (mtd->oobsize >= 64)) {
4429 ecc->size = 512;
4430 ecc->strength = 4;
4431 }
4432
4433 /*
4434 * if no ecc placement scheme was provided pickup the default
4435 * large page one.
4436 */
4437 if (!mtd->ooblayout) {
4438 /* handle large page devices only */
4439 if (mtd->oobsize < 64) {
4440 WARN(1, "OOB layout is required when using software BCH on small pages\n");
4441 return -EINVAL;
4442 }
4443
4444 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
Boris Brezillon8bbba482016-06-08 17:04:23 +02004445
4446 }
4447
4448 /*
4449 * We can only maximize ECC config when the default layout is
4450 * used, otherwise we don't know how many bytes can really be
4451 * used.
4452 */
4453 if (mtd->ooblayout == &nand_ooblayout_lp_ops &&
4454 ecc->options & NAND_ECC_MAXIMIZE) {
4455 int steps, bytes;
4456
4457 /* Always prefer 1k blocks over 512bytes ones */
4458 ecc->size = 1024;
4459 steps = mtd->writesize / ecc->size;
4460
4461 /* Reserve 2 bytes for the BBM */
4462 bytes = (mtd->oobsize - 2) / steps;
4463 ecc->strength = bytes * 8 / fls(8 * ecc->size);
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004464 }
4465
4466 /* See nand_bch_init() for details. */
4467 ecc->bytes = 0;
4468 ecc->priv = nand_bch_init(mtd);
4469 if (!ecc->priv) {
4470 WARN(1, "BCH ECC initialization failed!\n");
4471 return -EINVAL;
4472 }
4473 return 0;
4474 default:
4475 WARN(1, "Unsupported ECC algorithm!\n");
4476 return -EINVAL;
4477 }
4478}
4479
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03004480/*
4481 * Check if the chip configuration meet the datasheet requirements.
4482
4483 * If our configuration corrects A bits per B bytes and the minimum
4484 * required correction level is X bits per Y bytes, then we must ensure
4485 * both of the following are true:
4486 *
4487 * (1) A / B >= X / Y
4488 * (2) A >= X
4489 *
4490 * Requirement (1) ensures we can correct for the required bitflip density.
4491 * Requirement (2) ensures we can correct even when all bitflips are clumped
4492 * in the same sector.
4493 */
4494static bool nand_ecc_strength_good(struct mtd_info *mtd)
4495{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004496 struct nand_chip *chip = mtd_to_nand(mtd);
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03004497 struct nand_ecc_ctrl *ecc = &chip->ecc;
4498 int corr, ds_corr;
4499
4500 if (ecc->size == 0 || chip->ecc_step_ds == 0)
4501 /* Not enough information */
4502 return true;
4503
4504 /*
4505 * We get the number of corrected bits per page to compare
4506 * the correction density.
4507 */
4508 corr = (mtd->writesize * ecc->strength) / ecc->size;
4509 ds_corr = (mtd->writesize * chip->ecc_strength_ds) / chip->ecc_step_ds;
4510
4511 return corr >= ds_corr && ecc->strength >= chip->ecc_strength_ds;
4512}
David Woodhouse3b85c322006-09-25 17:06:53 +01004513
4514/**
4515 * nand_scan_tail - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004516 * @mtd: MTD device structure
David Woodhouse3b85c322006-09-25 17:06:53 +01004517 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004518 * This is the second phase of the normal nand_scan() function. It fills out
4519 * all the uninitialized function pointers with the defaults and scans for a
4520 * bad block table if appropriate.
David Woodhouse3b85c322006-09-25 17:06:53 +01004521 */
4522int nand_scan_tail(struct mtd_info *mtd)
4523{
Boris BREZILLON862eba52015-12-01 12:03:03 +01004524 struct nand_chip *chip = mtd_to_nand(mtd);
Huang Shijie97de79e02013-10-18 14:20:53 +08004525 struct nand_ecc_ctrl *ecc = &chip->ecc;
Huang Shijief02ea4e2014-01-13 14:27:12 +08004526 struct nand_buffers *nbuf;
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004527 int ret;
David Woodhouse3b85c322006-09-25 17:06:53 +01004528
Brian Norrise2414f42012-02-06 13:44:00 -08004529 /* New bad blocks should be marked in OOB, flash-based BBT, or both */
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004530 if (WARN_ON((chip->bbt_options & NAND_BBT_NO_OOB_BBM) &&
4531 !(chip->bbt_options & NAND_BBT_USE_FLASH)))
4532 return -EINVAL;
Brian Norrise2414f42012-02-06 13:44:00 -08004533
Huang Shijief02ea4e2014-01-13 14:27:12 +08004534 if (!(chip->options & NAND_OWN_BUFFERS)) {
4535 nbuf = kzalloc(sizeof(*nbuf) + mtd->writesize
4536 + mtd->oobsize * 3, GFP_KERNEL);
4537 if (!nbuf)
4538 return -ENOMEM;
4539 nbuf->ecccalc = (uint8_t *)(nbuf + 1);
4540 nbuf->ecccode = nbuf->ecccalc + mtd->oobsize;
4541 nbuf->databuf = nbuf->ecccode + mtd->oobsize;
4542
4543 chip->buffers = nbuf;
4544 } else {
4545 if (!chip->buffers)
4546 return -ENOMEM;
4547 }
David Woodhouse4bf63fc2006-09-25 17:08:04 +01004548
David Woodhouse7dcdcbef2006-10-21 17:09:53 +01004549 /* Set the internal oob buffer location, just after the page data */
David Woodhouse784f4d52006-10-22 01:47:45 +01004550 chip->oob_poi = chip->buffers->databuf + mtd->writesize;
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004551
4552 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07004553 * If no default placement scheme is given, select an appropriate one.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004554 */
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004555 if (!mtd->ooblayout &&
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02004556 !(ecc->mode == NAND_ECC_SOFT && ecc->algo == NAND_ECC_BCH)) {
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004557 switch (mtd->oobsize) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004558 case 8:
Linus Torvalds1da177e2005-04-16 15:20:36 -07004559 case 16:
Boris Brezillon41b207a2016-02-03 19:06:15 +01004560 mtd_set_ooblayout(mtd, &nand_ooblayout_sp_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004561 break;
4562 case 64:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004563 case 128:
Boris Brezillon41b207a2016-02-03 19:06:15 +01004564 mtd_set_ooblayout(mtd, &nand_ooblayout_lp_ops);
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004565 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566 default:
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004567 WARN(1, "No oob scheme defined for oobsize %d\n",
4568 mtd->oobsize);
4569 ret = -EINVAL;
4570 goto err_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004571 }
4572 }
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004573
David Woodhouse956e9442006-09-25 17:12:39 +01004574 if (!chip->write_page)
4575 chip->write_page = nand_write_page;
4576
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004577 /*
Brian Norris8b6e50c2011-05-25 14:59:01 -07004578 * Check ECC mode, default to software if 3byte/512byte hardware ECC is
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004579 * selected and we have 256 byte pagesize fallback to software ECC
David Woodhousee0c7d762006-05-13 18:07:53 +01004580 */
David Woodhouse956e9442006-09-25 17:12:39 +01004581
Huang Shijie97de79e02013-10-18 14:20:53 +08004582 switch (ecc->mode) {
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07004583 case NAND_ECC_HW_OOB_FIRST:
4584 /* Similar to NAND_ECC_HW, but a separate read_page handle */
Huang Shijie97de79e02013-10-18 14:20:53 +08004585 if (!ecc->calculate || !ecc->correct || !ecc->hwctl) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004586 WARN(1, "No ECC functions supplied; hardware ECC not possible\n");
4587 ret = -EINVAL;
4588 goto err_free;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07004589 }
Huang Shijie97de79e02013-10-18 14:20:53 +08004590 if (!ecc->read_page)
4591 ecc->read_page = nand_read_page_hwecc_oob_first;
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -07004592
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004593 case NAND_ECC_HW:
Brian Norris8b6e50c2011-05-25 14:59:01 -07004594 /* Use standard hwecc read page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08004595 if (!ecc->read_page)
4596 ecc->read_page = nand_read_page_hwecc;
4597 if (!ecc->write_page)
4598 ecc->write_page = nand_write_page_hwecc;
4599 if (!ecc->read_page_raw)
4600 ecc->read_page_raw = nand_read_page_raw;
4601 if (!ecc->write_page_raw)
4602 ecc->write_page_raw = nand_write_page_raw;
4603 if (!ecc->read_oob)
4604 ecc->read_oob = nand_read_oob_std;
4605 if (!ecc->write_oob)
4606 ecc->write_oob = nand_write_oob_std;
4607 if (!ecc->read_subpage)
4608 ecc->read_subpage = nand_read_subpage;
Helmut Schaa44991b32014-04-09 11:13:24 +02004609 if (!ecc->write_subpage && ecc->hwctl && ecc->calculate)
Huang Shijie97de79e02013-10-18 14:20:53 +08004610 ecc->write_subpage = nand_write_subpage_hwecc;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02004611
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004612 case NAND_ECC_HW_SYNDROME:
Huang Shijie97de79e02013-10-18 14:20:53 +08004613 if ((!ecc->calculate || !ecc->correct || !ecc->hwctl) &&
4614 (!ecc->read_page ||
4615 ecc->read_page == nand_read_page_hwecc ||
4616 !ecc->write_page ||
4617 ecc->write_page == nand_write_page_hwecc)) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004618 WARN(1, "No ECC functions supplied; hardware ECC not possible\n");
4619 ret = -EINVAL;
4620 goto err_free;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004621 }
Brian Norris8b6e50c2011-05-25 14:59:01 -07004622 /* Use standard syndrome read/write page function? */
Huang Shijie97de79e02013-10-18 14:20:53 +08004623 if (!ecc->read_page)
4624 ecc->read_page = nand_read_page_syndrome;
4625 if (!ecc->write_page)
4626 ecc->write_page = nand_write_page_syndrome;
4627 if (!ecc->read_page_raw)
4628 ecc->read_page_raw = nand_read_page_raw_syndrome;
4629 if (!ecc->write_page_raw)
4630 ecc->write_page_raw = nand_write_page_raw_syndrome;
4631 if (!ecc->read_oob)
4632 ecc->read_oob = nand_read_oob_syndrome;
4633 if (!ecc->write_oob)
4634 ecc->write_oob = nand_write_oob_syndrome;
Thomas Gleixnerf5bbdac2006-05-25 10:07:16 +02004635
Huang Shijie97de79e02013-10-18 14:20:53 +08004636 if (mtd->writesize >= ecc->size) {
4637 if (!ecc->strength) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004638 WARN(1, "Driver must set ecc.strength when using hardware ECC\n");
4639 ret = -EINVAL;
4640 goto err_free;
Mike Dunne2788c92012-04-25 12:06:10 -07004641 }
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004642 break;
Mike Dunne2788c92012-04-25 12:06:10 -07004643 }
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02004644 pr_warn("%d byte HW ECC not possible on %d byte page size, fallback to SW ECC\n",
4645 ecc->size, mtd->writesize);
Huang Shijie97de79e02013-10-18 14:20:53 +08004646 ecc->mode = NAND_ECC_SOFT;
Rafał Miłeckie9d4fae2016-04-17 22:53:02 +02004647 ecc->algo = NAND_ECC_HAMMING;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004648
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +02004649 case NAND_ECC_SOFT:
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004650 ret = nand_set_ecc_soft_ops(mtd);
4651 if (ret) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004652 ret = -EINVAL;
4653 goto err_free;
Ivan Djelic193bd402011-03-11 11:05:33 +01004654 }
4655 break;
4656
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004657 case NAND_ECC_NONE:
Rafał Miłecki2ac63d92014-08-19 13:55:34 +02004658 pr_warn("NAND_ECC_NONE selected by board driver. This is not recommended!\n");
Huang Shijie97de79e02013-10-18 14:20:53 +08004659 ecc->read_page = nand_read_page_raw;
4660 ecc->write_page = nand_write_page_raw;
4661 ecc->read_oob = nand_read_oob_std;
4662 ecc->read_page_raw = nand_read_page_raw;
4663 ecc->write_page_raw = nand_write_page_raw;
4664 ecc->write_oob = nand_write_oob_std;
4665 ecc->size = mtd->writesize;
4666 ecc->bytes = 0;
4667 ecc->strength = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668 break;
David Woodhouse956e9442006-09-25 17:12:39 +01004669
Linus Torvalds1da177e2005-04-16 15:20:36 -07004670 default:
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004671 WARN(1, "Invalid NAND_ECC_MODE %d\n", ecc->mode);
4672 ret = -EINVAL;
4673 goto err_free;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004674 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004675
Brian Norris9ce244b2011-08-30 18:45:37 -07004676 /* For many systems, the standard OOB write also works for raw */
Huang Shijie97de79e02013-10-18 14:20:53 +08004677 if (!ecc->read_oob_raw)
4678 ecc->read_oob_raw = ecc->read_oob;
4679 if (!ecc->write_oob_raw)
4680 ecc->write_oob_raw = ecc->write_oob;
Brian Norris9ce244b2011-08-30 18:45:37 -07004681
Boris Brezillon846031d2016-02-03 20:11:00 +01004682 /* propagate ecc info to mtd_info */
Boris Brezillon846031d2016-02-03 20:11:00 +01004683 mtd->ecc_strength = ecc->strength;
4684 mtd->ecc_step_size = ecc->size;
Ezequiel Garcia67a9ad92014-05-14 14:58:06 -03004685
Thomas Gleixner5bd34c02006-05-27 22:16:10 +02004686 /*
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004687 * Set the number of read / write steps for one page depending on ECC
Brian Norris8b6e50c2011-05-25 14:59:01 -07004688 * mode.
Thomas Gleixner7aa65bf2006-05-23 11:54:38 +02004689 */
Huang Shijie97de79e02013-10-18 14:20:53 +08004690 ecc->steps = mtd->writesize / ecc->size;
4691 if (ecc->steps * ecc->size != mtd->writesize) {
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004692 WARN(1, "Invalid ECC parameters\n");
4693 ret = -EINVAL;
4694 goto err_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004695 }
Huang Shijie97de79e02013-10-18 14:20:53 +08004696 ecc->total = ecc->steps * ecc->bytes;
Thomas Gleixner61b03bd2005-11-07 11:15:49 +00004697
Boris Brezillon846031d2016-02-03 20:11:00 +01004698 /*
4699 * The number of bytes available for a client to place data into
4700 * the out of band area.
4701 */
4702 ret = mtd_ooblayout_count_freebytes(mtd);
4703 if (ret < 0)
4704 ret = 0;
4705
4706 mtd->oobavail = ret;
4707
4708 /* ECC sanity check: warn if it's too weak */
4709 if (!nand_ecc_strength_good(mtd))
4710 pr_warn("WARNING: %s: the ECC used on your system is too weak compared to the one required by the NAND chip\n",
4711 mtd->name);
4712
Brian Norris8b6e50c2011-05-25 14:59:01 -07004713 /* Allow subpage writes up to ecc.steps. Not possible for MLC flash */
Huang Shijie1d0ed692013-09-25 14:58:10 +08004714 if (!(chip->options & NAND_NO_SUBPAGE_WRITE) && nand_is_slc(chip)) {
Huang Shijie97de79e02013-10-18 14:20:53 +08004715 switch (ecc->steps) {
Thomas Gleixner29072b92006-09-28 15:38:36 +02004716 case 2:
4717 mtd->subpage_sft = 1;
4718 break;
4719 case 4:
4720 case 8:
Thomas Gleixner81ec5362007-12-12 17:27:03 +01004721 case 16:
Thomas Gleixner29072b92006-09-28 15:38:36 +02004722 mtd->subpage_sft = 2;
4723 break;
4724 }
4725 }
4726 chip->subpagesize = mtd->writesize >> mtd->subpage_sft;
4727
Thomas Gleixner04bbd0e2006-05-25 09:45:29 +02004728 /* Initialize state */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004729 chip->state = FL_READY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004730
Linus Torvalds1da177e2005-04-16 15:20:36 -07004731 /* Invalidate the pagebuffer reference */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004732 chip->pagebuf = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05004734 /* Large page NAND with SOFT_ECC should support subpage reads */
Ron Lee4007e2d2014-04-25 15:01:35 +09304735 switch (ecc->mode) {
4736 case NAND_ECC_SOFT:
Ron Lee4007e2d2014-04-25 15:01:35 +09304737 if (chip->page_shift > 9)
4738 chip->options |= NAND_SUBPAGE_READ;
4739 break;
4740
4741 default:
4742 break;
4743 }
Jeff Westfahla5ff4f12012-08-13 16:35:30 -05004744
Linus Torvalds1da177e2005-04-16 15:20:36 -07004745 /* Fill in remaining MTD driver data */
Huang Shijie963d1c22013-09-25 14:58:21 +08004746 mtd->type = nand_is_slc(chip) ? MTD_NANDFLASH : MTD_MLCNANDFLASH;
Maxim Levitsky93edbad2010-02-22 20:39:40 +02004747 mtd->flags = (chip->options & NAND_ROM) ? MTD_CAP_ROM :
4748 MTD_CAP_NANDFLASH;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02004749 mtd->_erase = nand_erase;
4750 mtd->_point = NULL;
4751 mtd->_unpoint = NULL;
4752 mtd->_read = nand_read;
4753 mtd->_write = nand_write;
4754 mtd->_panic_write = panic_nand_write;
4755 mtd->_read_oob = nand_read_oob;
4756 mtd->_write_oob = nand_write_oob;
4757 mtd->_sync = nand_sync;
4758 mtd->_lock = NULL;
4759 mtd->_unlock = NULL;
4760 mtd->_suspend = nand_suspend;
4761 mtd->_resume = nand_resume;
Scott Branden72ea4032014-11-20 11:18:05 -08004762 mtd->_reboot = nand_shutdown;
Ezequiel Garcia8471bb72014-05-21 19:06:12 -03004763 mtd->_block_isreserved = nand_block_isreserved;
Artem Bityutskiy3c3c10b2012-01-30 14:58:32 +02004764 mtd->_block_isbad = nand_block_isbad;
4765 mtd->_block_markbad = nand_block_markbad;
Anatolij Gustschincbcab652010-12-16 23:42:16 +01004766 mtd->writebufsize = mtd->writesize;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004767
Shmulik Ladkaniea3b2ea2012-06-08 18:29:06 +03004768 /*
4769 * Initialize bitflip_threshold to its default prior scan_bbt() call.
4770 * scan_bbt() might invoke mtd_read(), thus bitflip_threshold must be
4771 * properly set.
4772 */
4773 if (!mtd->bitflip_threshold)
Brian Norris240181f2015-01-12 12:51:29 -08004774 mtd->bitflip_threshold = DIV_ROUND_UP(mtd->ecc_strength * 3, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004775
Thomas Gleixner0040bf32005-02-09 12:20:00 +00004776 /* Check, if we should skip the bad block table scan */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004777 if (chip->options & NAND_SKIP_BBTSCAN)
Thomas Gleixner0040bf32005-02-09 12:20:00 +00004778 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004779
4780 /* Build bad block table */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004781 return chip->scan_bbt(mtd);
Ezequiel García11eaf6d2016-04-01 18:29:24 -03004782err_free:
4783 if (!(chip->options & NAND_OWN_BUFFERS))
4784 kfree(chip->buffers);
4785 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004786}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004787EXPORT_SYMBOL(nand_scan_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004788
Brian Norris8b6e50c2011-05-25 14:59:01 -07004789/*
4790 * is_module_text_address() isn't exported, and it's mostly a pointless
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004791 * test if this is a module _anyway_ -- they'd have to try _really_ hard
Brian Norris8b6e50c2011-05-25 14:59:01 -07004792 * to call us from in-kernel code if the core NAND support is modular.
4793 */
David Woodhouse3b85c322006-09-25 17:06:53 +01004794#ifdef MODULE
4795#define caller_is_module() (1)
4796#else
4797#define caller_is_module() \
Rusty Russella6e6abd2009-03-31 13:05:31 -06004798 is_module_text_address((unsigned long)__builtin_return_address(0))
David Woodhouse3b85c322006-09-25 17:06:53 +01004799#endif
4800
4801/**
4802 * nand_scan - [NAND Interface] Scan for the NAND device
Brian Norris8b6e50c2011-05-25 14:59:01 -07004803 * @mtd: MTD device structure
4804 * @maxchips: number of chips to scan for
David Woodhouse3b85c322006-09-25 17:06:53 +01004805 *
Brian Norris8b6e50c2011-05-25 14:59:01 -07004806 * This fills out all the uninitialized function pointers with the defaults.
4807 * The flash ID is read and the mtd/chip structures are filled with the
Ezequiel García20c07a52016-04-01 18:29:23 -03004808 * appropriate values.
David Woodhouse3b85c322006-09-25 17:06:53 +01004809 */
4810int nand_scan(struct mtd_info *mtd, int maxchips)
4811{
4812 int ret;
4813
David Woodhouse5e81e882010-02-26 18:32:56 +00004814 ret = nand_scan_ident(mtd, maxchips, NULL);
David Woodhouse3b85c322006-09-25 17:06:53 +01004815 if (!ret)
4816 ret = nand_scan_tail(mtd);
4817 return ret;
4818}
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004819EXPORT_SYMBOL(nand_scan);
David Woodhouse3b85c322006-09-25 17:06:53 +01004820
Linus Torvalds1da177e2005-04-16 15:20:36 -07004821/**
Richard Weinbergerd44154f2016-09-21 11:44:41 +02004822 * nand_cleanup - [NAND Interface] Free resources held by the NAND device
4823 * @chip: NAND chip object
Brian Norris8b6e50c2011-05-25 14:59:01 -07004824 */
Richard Weinbergerd44154f2016-09-21 11:44:41 +02004825void nand_cleanup(struct nand_chip *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004826{
Rafał Miłeckie4225ae2016-04-17 22:53:07 +02004827 if (chip->ecc.mode == NAND_ECC_SOFT &&
Rafał Miłecki06f384c2016-04-17 22:53:05 +02004828 chip->ecc.algo == NAND_ECC_BCH)
Ivan Djelic193bd402011-03-11 11:05:33 +01004829 nand_bch_free((struct nand_bch_control *)chip->ecc.priv);
4830
Boris Brezillond8e725d2016-09-15 10:32:50 +02004831 nand_release_data_interface(chip);
4832
Jesper Juhlfa671642005-11-07 01:01:27 -08004833 /* Free bad block table memory */
Thomas Gleixnerace4dfe2006-05-24 12:07:37 +02004834 kfree(chip->bbt);
David Woodhouse4bf63fc2006-09-25 17:08:04 +01004835 if (!(chip->options & NAND_OWN_BUFFERS))
4836 kfree(chip->buffers);
Brian Norris58373ff2010-07-15 12:15:44 -07004837
4838 /* Free bad block descriptor memory */
4839 if (chip->badblock_pattern && chip->badblock_pattern->options
4840 & NAND_BBT_DYNAMICSTRUCT)
4841 kfree(chip->badblock_pattern);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004842}
Richard Weinbergerd44154f2016-09-21 11:44:41 +02004843EXPORT_SYMBOL_GPL(nand_cleanup);
4844
4845/**
4846 * nand_release - [NAND Interface] Unregister the MTD device and free resources
4847 * held by the NAND device
4848 * @mtd: MTD device structure
4849 */
4850void nand_release(struct mtd_info *mtd)
4851{
4852 mtd_device_unregister(mtd);
4853 nand_cleanup(mtd_to_nand(mtd));
4854}
David Woodhousee0c7d762006-05-13 18:07:53 +01004855EXPORT_SYMBOL_GPL(nand_release);
Richard Purdie8fe833c2006-03-31 02:31:14 -08004856
David Woodhousee0c7d762006-05-13 18:07:53 +01004857MODULE_LICENSE("GPL");
Florian Fainelli7351d3a2010-09-07 13:23:45 +02004858MODULE_AUTHOR("Steven J. Hill <sjhill@realitydiluted.com>");
4859MODULE_AUTHOR("Thomas Gleixner <tglx@linutronix.de>");
David Woodhousee0c7d762006-05-13 18:07:53 +01004860MODULE_DESCRIPTION("Generic NAND flash driver code");