blob: 684488acc65de22e0c204c29da715b56ded12cbe [file] [log] [blame]
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001/*
2 * AT86RF230/RF231 driver
3 *
4 * Copyright (C) 2009-2012 Siemens AG
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2
8 * as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000015 * Written by:
16 * Dmitry Eremin-Solenikov <dbaryshkov@gmail.com>
17 * Alexander Smirnov <alex.bluesman.smirnov@gmail.com>
Alexander Aring01ebd602014-07-03 00:20:55 +020018 * Alexander Aring <aar@pengutronix.de>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000019 */
20#include <linux/kernel.h>
21#include <linux/module.h>
Alexander Aringeb3b4352015-03-09 13:56:10 +010022#include <linux/hrtimer.h>
Alexander Aringdce481e2015-03-09 13:56:11 +010023#include <linux/jiffies.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000024#include <linux/interrupt.h>
Alexander Aring4af619a2014-04-24 19:09:05 +020025#include <linux/irq.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000026#include <linux/gpio.h>
27#include <linux/delay.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000028#include <linux/spi/spi.h>
29#include <linux/spi/at86rf230.h>
Alexander Aringf76014f772014-07-03 00:20:44 +020030#include <linux/regmap.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000031#include <linux/skbuff.h>
Alexander Aringfa2d3e92014-03-15 09:29:07 +010032#include <linux/of_gpio.h>
Alexander Aring4ca24ac2014-10-25 09:41:04 +020033#include <linux/ieee802154.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000034
35#include <net/mac802154.h>
Alexander Aring5ad60d32014-10-25 09:41:02 +020036#include <net/cfg802154.h>
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000037
Alexander Aringa53d1f72014-07-03 00:20:46 +020038struct at86rf230_local;
39/* at86rf2xx chip depend data.
40 * All timings are in us.
41 */
42struct at86rf2xx_chip_data {
Alexander Aring7a4ef912014-07-03 00:20:54 +020043 u16 t_sleep_cycle;
Alexander Aring984e0c62014-07-03 00:20:53 +020044 u16 t_channel_switch;
Alexander Aring09e536c2014-07-03 00:20:52 +020045 u16 t_reset_to_off;
Alexander Aring2e0571c2014-07-03 00:20:51 +020046 u16 t_off_to_aack;
47 u16 t_off_to_tx_on;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020048 u16 t_frame;
49 u16 t_p_ack;
Alexander Aringa53d1f72014-07-03 00:20:46 +020050 int rssi_base_val;
51
Alexander Aringe37d2ec2014-10-28 18:21:19 +010052 int (*set_channel)(struct at86rf230_local *, u8, u8);
Alexander Aringa7d7eda2014-07-03 00:20:47 +020053 int (*get_desense_steps)(struct at86rf230_local *, s32);
Alexander Aringa53d1f72014-07-03 00:20:46 +020054};
55
Alexander Aringba6d2232015-03-01 21:55:28 +010056#define AT86RF2XX_MAX_BUF (127 + 3)
57/* tx retries to access the TX_ON state
58 * if it's above then force change will be started.
59 *
60 * We assume the max_frame_retries (7) value of 802.15.4 here.
61 */
62#define AT86RF2XX_MAX_TX_RETRIES 7
Alexander Aringdce481e2015-03-09 13:56:11 +010063/* We use the recommended 5 minutes timeout to recalibrate */
64#define AT86RF2XX_CAL_LOOP_TIMEOUT (5 * 60 * HZ)
Alexander Aring1d15d6b2014-07-03 00:20:48 +020065
66struct at86rf230_state_change {
67 struct at86rf230_local *lp;
Alexander Aringcca990c2015-03-01 21:55:31 +010068 int irq;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020069
Alexander Aringeb3b4352015-03-09 13:56:10 +010070 struct hrtimer timer;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020071 struct spi_message msg;
72 struct spi_transfer trx;
73 u8 buf[AT86RF2XX_MAX_BUF];
74
75 void (*complete)(void *context);
76 u8 from_state;
77 u8 to_state;
Alexander Aring97fed792014-10-07 10:38:32 +020078
79 bool irq_enable;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020080};
81
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000082struct at86rf230_local {
83 struct spi_device *spi;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000084
Alexander Aring5a504392014-10-25 17:16:34 +020085 struct ieee802154_hw *hw;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020086 struct at86rf2xx_chip_data *data;
Alexander Aringf76014f772014-07-03 00:20:44 +020087 struct regmap *regmap;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +000088
Alexander Aring2e0571c2014-07-03 00:20:51 +020089 struct completion state_complete;
90 struct at86rf230_state_change state;
91
Alexander Aring1d15d6b2014-07-03 00:20:48 +020092 struct at86rf230_state_change irq;
Alexander Aringa53d1f72014-07-03 00:20:46 +020093
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +010094 bool tx_aret;
Alexander Aringdce481e2015-03-09 13:56:11 +010095 unsigned long cal_timeout;
Alexander Aring850f43a2014-10-07 10:38:27 +020096 s8 max_frame_retries;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020097 bool is_tx;
Alexander Aringba6d2232015-03-01 21:55:28 +010098 u8 tx_retry;
Alexander Aring1d15d6b2014-07-03 00:20:48 +020099 struct sk_buff *tx_skb;
100 struct at86rf230_state_change tx;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000101};
102
103#define RG_TRX_STATUS (0x01)
104#define SR_TRX_STATUS 0x01, 0x1f, 0
105#define SR_RESERVED_01_3 0x01, 0x20, 5
106#define SR_CCA_STATUS 0x01, 0x40, 6
107#define SR_CCA_DONE 0x01, 0x80, 7
108#define RG_TRX_STATE (0x02)
109#define SR_TRX_CMD 0x02, 0x1f, 0
110#define SR_TRAC_STATUS 0x02, 0xe0, 5
111#define RG_TRX_CTRL_0 (0x03)
112#define SR_CLKM_CTRL 0x03, 0x07, 0
113#define SR_CLKM_SHA_SEL 0x03, 0x08, 3
114#define SR_PAD_IO_CLKM 0x03, 0x30, 4
115#define SR_PAD_IO 0x03, 0xc0, 6
116#define RG_TRX_CTRL_1 (0x04)
117#define SR_IRQ_POLARITY 0x04, 0x01, 0
118#define SR_IRQ_MASK_MODE 0x04, 0x02, 1
119#define SR_SPI_CMD_MODE 0x04, 0x0c, 2
120#define SR_RX_BL_CTRL 0x04, 0x10, 4
121#define SR_TX_AUTO_CRC_ON 0x04, 0x20, 5
122#define SR_IRQ_2_EXT_EN 0x04, 0x40, 6
123#define SR_PA_EXT_EN 0x04, 0x80, 7
124#define RG_PHY_TX_PWR (0x05)
125#define SR_TX_PWR 0x05, 0x0f, 0
126#define SR_PA_LT 0x05, 0x30, 4
127#define SR_PA_BUF_LT 0x05, 0xc0, 6
128#define RG_PHY_RSSI (0x06)
129#define SR_RSSI 0x06, 0x1f, 0
130#define SR_RND_VALUE 0x06, 0x60, 5
131#define SR_RX_CRC_VALID 0x06, 0x80, 7
132#define RG_PHY_ED_LEVEL (0x07)
133#define SR_ED_LEVEL 0x07, 0xff, 0
134#define RG_PHY_CC_CCA (0x08)
135#define SR_CHANNEL 0x08, 0x1f, 0
136#define SR_CCA_MODE 0x08, 0x60, 5
137#define SR_CCA_REQUEST 0x08, 0x80, 7
138#define RG_CCA_THRES (0x09)
139#define SR_CCA_ED_THRES 0x09, 0x0f, 0
140#define SR_RESERVED_09_1 0x09, 0xf0, 4
141#define RG_RX_CTRL (0x0a)
142#define SR_PDT_THRES 0x0a, 0x0f, 0
143#define SR_RESERVED_0a_1 0x0a, 0xf0, 4
144#define RG_SFD_VALUE (0x0b)
145#define SR_SFD_VALUE 0x0b, 0xff, 0
146#define RG_TRX_CTRL_2 (0x0c)
147#define SR_OQPSK_DATA_RATE 0x0c, 0x03, 0
Phoebe Buckheister8fad3462014-02-17 11:34:06 +0100148#define SR_SUB_MODE 0x0c, 0x04, 2
149#define SR_BPSK_QPSK 0x0c, 0x08, 3
Phoebe Buckheister643e53c2014-02-17 11:34:09 +0100150#define SR_OQPSK_SUB1_RC_EN 0x0c, 0x10, 4
151#define SR_RESERVED_0c_5 0x0c, 0x60, 5
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000152#define SR_RX_SAFE_MODE 0x0c, 0x80, 7
153#define RG_ANT_DIV (0x0d)
154#define SR_ANT_CTRL 0x0d, 0x03, 0
155#define SR_ANT_EXT_SW_EN 0x0d, 0x04, 2
156#define SR_ANT_DIV_EN 0x0d, 0x08, 3
157#define SR_RESERVED_0d_2 0x0d, 0x70, 4
158#define SR_ANT_SEL 0x0d, 0x80, 7
159#define RG_IRQ_MASK (0x0e)
160#define SR_IRQ_MASK 0x0e, 0xff, 0
161#define RG_IRQ_STATUS (0x0f)
162#define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
163#define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
164#define SR_IRQ_2_RX_START 0x0f, 0x04, 2
165#define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
166#define SR_IRQ_4_CCA_ED_DONE 0x0f, 0x10, 4
167#define SR_IRQ_5_AMI 0x0f, 0x20, 5
168#define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
169#define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
170#define RG_VREG_CTRL (0x10)
171#define SR_RESERVED_10_6 0x10, 0x03, 0
172#define SR_DVDD_OK 0x10, 0x04, 2
173#define SR_DVREG_EXT 0x10, 0x08, 3
174#define SR_RESERVED_10_3 0x10, 0x30, 4
175#define SR_AVDD_OK 0x10, 0x40, 6
176#define SR_AVREG_EXT 0x10, 0x80, 7
177#define RG_BATMON (0x11)
178#define SR_BATMON_VTH 0x11, 0x0f, 0
179#define SR_BATMON_HR 0x11, 0x10, 4
180#define SR_BATMON_OK 0x11, 0x20, 5
181#define SR_RESERVED_11_1 0x11, 0xc0, 6
182#define RG_XOSC_CTRL (0x12)
183#define SR_XTAL_TRIM 0x12, 0x0f, 0
184#define SR_XTAL_MODE 0x12, 0xf0, 4
185#define RG_RX_SYN (0x15)
186#define SR_RX_PDT_LEVEL 0x15, 0x0f, 0
187#define SR_RESERVED_15_2 0x15, 0x70, 4
188#define SR_RX_PDT_DIS 0x15, 0x80, 7
189#define RG_XAH_CTRL_1 (0x17)
190#define SR_RESERVED_17_8 0x17, 0x01, 0
191#define SR_AACK_PROM_MODE 0x17, 0x02, 1
192#define SR_AACK_ACK_TIME 0x17, 0x04, 2
193#define SR_RESERVED_17_5 0x17, 0x08, 3
194#define SR_AACK_UPLD_RES_FT 0x17, 0x10, 4
195#define SR_AACK_FLTR_RES_FT 0x17, 0x20, 5
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +0100196#define SR_CSMA_LBT_MODE 0x17, 0x40, 6
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000197#define SR_RESERVED_17_1 0x17, 0x80, 7
198#define RG_FTN_CTRL (0x18)
199#define SR_RESERVED_18_2 0x18, 0x7f, 0
200#define SR_FTN_START 0x18, 0x80, 7
201#define RG_PLL_CF (0x1a)
202#define SR_RESERVED_1a_2 0x1a, 0x7f, 0
203#define SR_PLL_CF_START 0x1a, 0x80, 7
204#define RG_PLL_DCU (0x1b)
205#define SR_RESERVED_1b_3 0x1b, 0x3f, 0
206#define SR_RESERVED_1b_2 0x1b, 0x40, 6
207#define SR_PLL_DCU_START 0x1b, 0x80, 7
208#define RG_PART_NUM (0x1c)
209#define SR_PART_NUM 0x1c, 0xff, 0
210#define RG_VERSION_NUM (0x1d)
211#define SR_VERSION_NUM 0x1d, 0xff, 0
212#define RG_MAN_ID_0 (0x1e)
213#define SR_MAN_ID_0 0x1e, 0xff, 0
214#define RG_MAN_ID_1 (0x1f)
215#define SR_MAN_ID_1 0x1f, 0xff, 0
216#define RG_SHORT_ADDR_0 (0x20)
217#define SR_SHORT_ADDR_0 0x20, 0xff, 0
218#define RG_SHORT_ADDR_1 (0x21)
219#define SR_SHORT_ADDR_1 0x21, 0xff, 0
220#define RG_PAN_ID_0 (0x22)
221#define SR_PAN_ID_0 0x22, 0xff, 0
222#define RG_PAN_ID_1 (0x23)
223#define SR_PAN_ID_1 0x23, 0xff, 0
224#define RG_IEEE_ADDR_0 (0x24)
225#define SR_IEEE_ADDR_0 0x24, 0xff, 0
226#define RG_IEEE_ADDR_1 (0x25)
227#define SR_IEEE_ADDR_1 0x25, 0xff, 0
228#define RG_IEEE_ADDR_2 (0x26)
229#define SR_IEEE_ADDR_2 0x26, 0xff, 0
230#define RG_IEEE_ADDR_3 (0x27)
231#define SR_IEEE_ADDR_3 0x27, 0xff, 0
232#define RG_IEEE_ADDR_4 (0x28)
233#define SR_IEEE_ADDR_4 0x28, 0xff, 0
234#define RG_IEEE_ADDR_5 (0x29)
235#define SR_IEEE_ADDR_5 0x29, 0xff, 0
236#define RG_IEEE_ADDR_6 (0x2a)
237#define SR_IEEE_ADDR_6 0x2a, 0xff, 0
238#define RG_IEEE_ADDR_7 (0x2b)
239#define SR_IEEE_ADDR_7 0x2b, 0xff, 0
240#define RG_XAH_CTRL_0 (0x2c)
241#define SR_SLOTTED_OPERATION 0x2c, 0x01, 0
242#define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
243#define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
244#define RG_CSMA_SEED_0 (0x2d)
245#define SR_CSMA_SEED_0 0x2d, 0xff, 0
246#define RG_CSMA_SEED_1 (0x2e)
247#define SR_CSMA_SEED_1 0x2e, 0x07, 0
248#define SR_AACK_I_AM_COORD 0x2e, 0x08, 3
249#define SR_AACK_DIS_ACK 0x2e, 0x10, 4
250#define SR_AACK_SET_PD 0x2e, 0x20, 5
251#define SR_AACK_FVN_MODE 0x2e, 0xc0, 6
252#define RG_CSMA_BE (0x2f)
253#define SR_MIN_BE 0x2f, 0x0f, 0
254#define SR_MAX_BE 0x2f, 0xf0, 4
255
256#define CMD_REG 0x80
257#define CMD_REG_MASK 0x3f
258#define CMD_WRITE 0x40
259#define CMD_FB 0x20
260
261#define IRQ_BAT_LOW (1 << 7)
262#define IRQ_TRX_UR (1 << 6)
263#define IRQ_AMI (1 << 5)
264#define IRQ_CCA_ED (1 << 4)
265#define IRQ_TRX_END (1 << 3)
266#define IRQ_RX_START (1 << 2)
267#define IRQ_PLL_UNL (1 << 1)
268#define IRQ_PLL_LOCK (1 << 0)
269
Sascha Herrmann43b5abe2013-04-14 22:33:28 +0000270#define IRQ_ACTIVE_HIGH 0
271#define IRQ_ACTIVE_LOW 1
272
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000273#define STATE_P_ON 0x00 /* BUSY */
274#define STATE_BUSY_RX 0x01
275#define STATE_BUSY_TX 0x02
276#define STATE_FORCE_TRX_OFF 0x03
277#define STATE_FORCE_TX_ON 0x04 /* IDLE */
278/* 0x05 */ /* INVALID_PARAMETER */
279#define STATE_RX_ON 0x06
280/* 0x07 */ /* SUCCESS */
281#define STATE_TRX_OFF 0x08
282#define STATE_TX_ON 0x09
283/* 0x0a - 0x0e */ /* 0x0a - UNSUPPORTED_ATTRIBUTE */
284#define STATE_SLEEP 0x0F
Thomas Stilwell48d5dba2014-03-10 19:29:25 -0500285#define STATE_PREP_DEEP_SLEEP 0x10
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000286#define STATE_BUSY_RX_AACK 0x11
287#define STATE_BUSY_TX_ARET 0x12
stefan@datenfreihafen.org028889b2013-03-26 12:41:31 +0000288#define STATE_RX_AACK_ON 0x16
289#define STATE_TX_ARET_ON 0x19
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000290#define STATE_RX_ON_NOCLK 0x1C
291#define STATE_RX_AACK_ON_NOCLK 0x1D
292#define STATE_BUSY_RX_AACK_NOCLK 0x1E
293#define STATE_TRANSITION_IN_PROGRESS 0x1F
294
Christoffer Holmstedt4748e862015-04-30 17:44:56 +0200295#define TRX_STATE_MASK (0x1F)
296
Alexander Aringf76014f772014-07-03 00:20:44 +0200297#define AT86RF2XX_NUMREGS 0x3F
298
Alexander Aring97fed792014-10-07 10:38:32 +0200299static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200300at86rf230_async_state_change(struct at86rf230_local *lp,
301 struct at86rf230_state_change *ctx,
Alexander Aring97fed792014-10-07 10:38:32 +0200302 const u8 state, void (*complete)(void *context),
303 const bool irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200304
Alexander Aringf76014f772014-07-03 00:20:44 +0200305static inline int
306__at86rf230_write(struct at86rf230_local *lp,
307 unsigned int addr, unsigned int data)
308{
309 return regmap_write(lp->regmap, addr, data);
310}
311
312static inline int
313__at86rf230_read(struct at86rf230_local *lp,
314 unsigned int addr, unsigned int *data)
315{
316 return regmap_read(lp->regmap, addr, data);
317}
318
319static inline int
320at86rf230_read_subreg(struct at86rf230_local *lp,
321 unsigned int addr, unsigned int mask,
322 unsigned int shift, unsigned int *data)
323{
324 int rc;
325
326 rc = __at86rf230_read(lp, addr, data);
Alexander Aringd907c4f2015-03-17 10:32:39 +0100327 if (!rc)
Alexander Aringf76014f772014-07-03 00:20:44 +0200328 *data = (*data & mask) >> shift;
329
330 return rc;
331}
332
333static inline int
334at86rf230_write_subreg(struct at86rf230_local *lp,
335 unsigned int addr, unsigned int mask,
336 unsigned int shift, unsigned int data)
337{
338 return regmap_update_bits(lp->regmap, addr, mask, data << shift);
339}
340
341static bool
342at86rf230_reg_writeable(struct device *dev, unsigned int reg)
343{
344 switch (reg) {
345 case RG_TRX_STATE:
346 case RG_TRX_CTRL_0:
347 case RG_TRX_CTRL_1:
348 case RG_PHY_TX_PWR:
349 case RG_PHY_ED_LEVEL:
350 case RG_PHY_CC_CCA:
351 case RG_CCA_THRES:
352 case RG_RX_CTRL:
353 case RG_SFD_VALUE:
354 case RG_TRX_CTRL_2:
355 case RG_ANT_DIV:
356 case RG_IRQ_MASK:
357 case RG_VREG_CTRL:
358 case RG_BATMON:
359 case RG_XOSC_CTRL:
360 case RG_RX_SYN:
361 case RG_XAH_CTRL_1:
362 case RG_FTN_CTRL:
363 case RG_PLL_CF:
364 case RG_PLL_DCU:
365 case RG_SHORT_ADDR_0:
366 case RG_SHORT_ADDR_1:
367 case RG_PAN_ID_0:
368 case RG_PAN_ID_1:
369 case RG_IEEE_ADDR_0:
370 case RG_IEEE_ADDR_1:
371 case RG_IEEE_ADDR_2:
372 case RG_IEEE_ADDR_3:
373 case RG_IEEE_ADDR_4:
374 case RG_IEEE_ADDR_5:
375 case RG_IEEE_ADDR_6:
376 case RG_IEEE_ADDR_7:
377 case RG_XAH_CTRL_0:
378 case RG_CSMA_SEED_0:
379 case RG_CSMA_SEED_1:
380 case RG_CSMA_BE:
381 return true;
382 default:
383 return false;
384 }
385}
386
387static bool
388at86rf230_reg_readable(struct device *dev, unsigned int reg)
389{
390 bool rc;
391
392 /* all writeable are also readable */
393 rc = at86rf230_reg_writeable(dev, reg);
394 if (rc)
395 return rc;
396
397 /* readonly regs */
398 switch (reg) {
399 case RG_TRX_STATUS:
400 case RG_PHY_RSSI:
401 case RG_IRQ_STATUS:
402 case RG_PART_NUM:
403 case RG_VERSION_NUM:
404 case RG_MAN_ID_1:
405 case RG_MAN_ID_0:
406 return true;
407 default:
408 return false;
409 }
410}
411
412static bool
413at86rf230_reg_volatile(struct device *dev, unsigned int reg)
414{
415 /* can be changed during runtime */
416 switch (reg) {
417 case RG_TRX_STATUS:
418 case RG_TRX_STATE:
419 case RG_PHY_RSSI:
420 case RG_PHY_ED_LEVEL:
421 case RG_IRQ_STATUS:
422 case RG_VREG_CTRL:
Alexander Aring51b3b2c2015-03-09 13:56:12 +0100423 case RG_PLL_CF:
424 case RG_PLL_DCU:
Alexander Aringf76014f772014-07-03 00:20:44 +0200425 return true;
426 default:
427 return false;
428 }
429}
430
431static bool
432at86rf230_reg_precious(struct device *dev, unsigned int reg)
433{
434 /* don't clear irq line on read */
435 switch (reg) {
436 case RG_IRQ_STATUS:
437 return true;
438 default:
439 return false;
440 }
441}
442
Krzysztof Kozlowski889ee2c2015-01-05 10:02:31 +0100443static const struct regmap_config at86rf230_regmap_spi_config = {
Alexander Aringf76014f772014-07-03 00:20:44 +0200444 .reg_bits = 8,
445 .val_bits = 8,
446 .write_flag_mask = CMD_REG | CMD_WRITE,
447 .read_flag_mask = CMD_REG,
448 .cache_type = REGCACHE_RBTREE,
449 .max_register = AT86RF2XX_NUMREGS,
450 .writeable_reg = at86rf230_reg_writeable,
451 .readable_reg = at86rf230_reg_readable,
452 .volatile_reg = at86rf230_reg_volatile,
453 .precious_reg = at86rf230_reg_precious,
454};
455
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200456static void
457at86rf230_async_error_recover(void *context)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000458{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200459 struct at86rf230_state_change *ctx = context;
460 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000461
Alexander Aringa7a484b2015-03-26 12:46:30 +0100462 lp->is_tx = 0;
Alexander Aring97fed792014-10-07 10:38:32 +0200463 at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON, NULL, false);
Alexander Aring955aee82014-10-26 09:37:15 +0100464 ieee802154_wake_queue(lp->hw);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200465}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000466
Alexander Aringfc50c6e2014-12-15 10:25:54 +0100467static inline void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200468at86rf230_async_error(struct at86rf230_local *lp,
469 struct at86rf230_state_change *ctx, int rc)
470{
471 dev_err(&lp->spi->dev, "spi_async error %d\n", rc);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000472
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200473 at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
Alexander Aring97fed792014-10-07 10:38:32 +0200474 at86rf230_async_error_recover, false);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200475}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000476
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200477/* Generic function to get some register value in async mode */
Alexander Aring97fed792014-10-07 10:38:32 +0200478static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200479at86rf230_async_read_reg(struct at86rf230_local *lp, const u8 reg,
480 struct at86rf230_state_change *ctx,
Alexander Aring97fed792014-10-07 10:38:32 +0200481 void (*complete)(void *context),
482 const bool irq_enable)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200483{
Alexander Aring97fed792014-10-07 10:38:32 +0200484 int rc;
485
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200486 u8 *tx_buf = ctx->buf;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000487
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200488 tx_buf[0] = (reg & CMD_REG_MASK) | CMD_REG;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200489 ctx->msg.complete = complete;
Alexander Aring97fed792014-10-07 10:38:32 +0200490 ctx->irq_enable = irq_enable;
491 rc = spi_async(lp->spi, &ctx->msg);
492 if (rc) {
493 if (irq_enable)
Alexander Aringcca990c2015-03-01 21:55:31 +0100494 enable_irq(ctx->irq);
Alexander Aring97fed792014-10-07 10:38:32 +0200495
496 at86rf230_async_error(lp, ctx, rc);
497 }
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200498}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000499
Alexander Aringdce481e2015-03-09 13:56:11 +0100500static inline u8 at86rf230_state_to_force(u8 state)
501{
502 if (state == STATE_TX_ON)
503 return STATE_FORCE_TX_ON;
504 else
505 return STATE_FORCE_TRX_OFF;
506}
507
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200508static void
509at86rf230_async_state_assert(void *context)
510{
511 struct at86rf230_state_change *ctx = context;
512 struct at86rf230_local *lp = ctx->lp;
513 const u8 *buf = ctx->buf;
Christoffer Holmstedt4748e862015-04-30 17:44:56 +0200514 const u8 trx_state = buf[1] & TRX_STATE_MASK;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000515
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200516 /* Assert state change */
517 if (trx_state != ctx->to_state) {
518 /* Special handling if transceiver state is in
519 * STATE_BUSY_RX_AACK and a SHR was detected.
520 */
521 if (trx_state == STATE_BUSY_RX_AACK) {
522 /* Undocumented race condition. If we send a state
523 * change to STATE_RX_AACK_ON the transceiver could
524 * change his state automatically to STATE_BUSY_RX_AACK
525 * if a SHR was detected. This is not an error, but we
526 * can't assert this.
527 */
528 if (ctx->to_state == STATE_RX_AACK_ON)
529 goto done;
530
531 /* If we change to STATE_TX_ON without forcing and
532 * transceiver state is STATE_BUSY_RX_AACK, we wait
533 * 'tFrame + tPAck' receiving time. In this time the
534 * PDU should be received. If the transceiver is still
535 * in STATE_BUSY_RX_AACK, we run a force state change
536 * to STATE_TX_ON. This is a timeout handling, if the
537 * transceiver stucks in STATE_BUSY_RX_AACK.
Alexander Aringba6d2232015-03-01 21:55:28 +0100538 *
539 * Additional we do several retries to try to get into
540 * TX_ON state without forcing. If the retries are
541 * higher or equal than AT86RF2XX_MAX_TX_RETRIES we
542 * will do a force change.
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200543 */
Alexander Aringdce481e2015-03-09 13:56:11 +0100544 if (ctx->to_state == STATE_TX_ON ||
545 ctx->to_state == STATE_TRX_OFF) {
546 u8 state = ctx->to_state;
Alexander Aringba6d2232015-03-01 21:55:28 +0100547
548 if (lp->tx_retry >= AT86RF2XX_MAX_TX_RETRIES)
Alexander Aringdce481e2015-03-09 13:56:11 +0100549 state = at86rf230_state_to_force(state);
Alexander Aringba6d2232015-03-01 21:55:28 +0100550 lp->tx_retry++;
551
552 at86rf230_async_state_change(lp, ctx, state,
Alexander Aring97fed792014-10-07 10:38:32 +0200553 ctx->complete,
554 ctx->irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200555 return;
556 }
557 }
558
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200559 dev_warn(&lp->spi->dev, "unexcept state change from 0x%02x to 0x%02x. Actual state: 0x%02x\n",
560 ctx->from_state, ctx->to_state, trx_state);
561 }
562
563done:
564 if (ctx->complete)
565 ctx->complete(context);
566}
567
Alexander Aringeb3b4352015-03-09 13:56:10 +0100568static enum hrtimer_restart at86rf230_async_state_timer(struct hrtimer *timer)
569{
570 struct at86rf230_state_change *ctx =
571 container_of(timer, struct at86rf230_state_change, timer);
572 struct at86rf230_local *lp = ctx->lp;
573
574 at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
575 at86rf230_async_state_assert,
576 ctx->irq_enable);
577
578 return HRTIMER_NORESTART;
579}
580
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200581/* Do state change timing delay. */
582static void
583at86rf230_async_state_delay(void *context)
584{
585 struct at86rf230_state_change *ctx = context;
586 struct at86rf230_local *lp = ctx->lp;
587 struct at86rf2xx_chip_data *c = lp->data;
588 bool force = false;
Alexander Aringeb3b4352015-03-09 13:56:10 +0100589 ktime_t tim;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200590
591 /* The force state changes are will show as normal states in the
592 * state status subregister. We change the to_state to the
593 * corresponding one and remember if it was a force change, this
594 * differs if we do a state change from STATE_BUSY_RX_AACK.
595 */
596 switch (ctx->to_state) {
597 case STATE_FORCE_TX_ON:
598 ctx->to_state = STATE_TX_ON;
599 force = true;
600 break;
601 case STATE_FORCE_TRX_OFF:
602 ctx->to_state = STATE_TRX_OFF;
603 force = true;
604 break;
605 default:
606 break;
607 }
608
609 switch (ctx->from_state) {
Alexander Aring2e0571c2014-07-03 00:20:51 +0200610 case STATE_TRX_OFF:
611 switch (ctx->to_state) {
612 case STATE_RX_AACK_ON:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100613 tim = ktime_set(0, c->t_off_to_aack * NSEC_PER_USEC);
Alexander Aring2e0571c2014-07-03 00:20:51 +0200614 goto change;
615 case STATE_TX_ON:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100616 tim = ktime_set(0, c->t_off_to_tx_on * NSEC_PER_USEC);
Alexander Aringdce481e2015-03-09 13:56:11 +0100617 /* state change from TRX_OFF to TX_ON to do a
618 * calibration, we need to reset the timeout for the
619 * next one.
620 */
621 lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
Alexander Aring2e0571c2014-07-03 00:20:51 +0200622 goto change;
623 default:
624 break;
625 }
626 break;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200627 case STATE_BUSY_RX_AACK:
628 switch (ctx->to_state) {
Alexander Aringdce481e2015-03-09 13:56:11 +0100629 case STATE_TRX_OFF:
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200630 case STATE_TX_ON:
631 /* Wait for worst case receiving time if we
632 * didn't make a force change from BUSY_RX_AACK
Alexander Aringdce481e2015-03-09 13:56:11 +0100633 * to TX_ON or TRX_OFF.
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200634 */
635 if (!force) {
Alexander Aringeb3b4352015-03-09 13:56:10 +0100636 tim = ktime_set(0, (c->t_frame + c->t_p_ack) *
637 NSEC_PER_USEC);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200638 goto change;
639 }
640 break;
641 default:
642 break;
643 }
644 break;
Alexander Aring09e536c2014-07-03 00:20:52 +0200645 /* Default value, means RESET state */
646 case STATE_P_ON:
647 switch (ctx->to_state) {
648 case STATE_TRX_OFF:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100649 tim = ktime_set(0, c->t_reset_to_off * NSEC_PER_USEC);
Alexander Aring09e536c2014-07-03 00:20:52 +0200650 goto change;
651 default:
652 break;
653 }
654 break;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200655 default:
656 break;
657 }
658
659 /* Default delay is 1us in the most cases */
Alexander Aringeb3b4352015-03-09 13:56:10 +0100660 tim = ktime_set(0, NSEC_PER_USEC);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200661
662change:
Alexander Aringeb3b4352015-03-09 13:56:10 +0100663 hrtimer_start(&ctx->timer, tim, HRTIMER_MODE_REL);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200664}
665
666static void
667at86rf230_async_state_change_start(void *context)
668{
669 struct at86rf230_state_change *ctx = context;
670 struct at86rf230_local *lp = ctx->lp;
671 u8 *buf = ctx->buf;
Christoffer Holmstedt4748e862015-04-30 17:44:56 +0200672 const u8 trx_state = buf[1] & TRX_STATE_MASK;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200673 int rc;
674
675 /* Check for "possible" STATE_TRANSITION_IN_PROGRESS */
676 if (trx_state == STATE_TRANSITION_IN_PROGRESS) {
677 udelay(1);
Alexander Aring97fed792014-10-07 10:38:32 +0200678 at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
679 at86rf230_async_state_change_start,
680 ctx->irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200681 return;
682 }
683
684 /* Check if we already are in the state which we change in */
685 if (trx_state == ctx->to_state) {
686 if (ctx->complete)
687 ctx->complete(context);
688 return;
689 }
690
691 /* Set current state to the context of state change */
692 ctx->from_state = trx_state;
693
694 /* Going into the next step for a state change which do a timing
695 * relevant delay.
696 */
697 buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
698 buf[1] = ctx->to_state;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200699 ctx->msg.complete = at86rf230_async_state_delay;
700 rc = spi_async(lp->spi, &ctx->msg);
Alexander Aring97fed792014-10-07 10:38:32 +0200701 if (rc) {
702 if (ctx->irq_enable)
Alexander Aringcca990c2015-03-01 21:55:31 +0100703 enable_irq(ctx->irq);
Alexander Aring97fed792014-10-07 10:38:32 +0200704
Alexander Aring4fef7d32014-12-15 10:25:55 +0100705 at86rf230_async_error(lp, ctx, rc);
Alexander Aring97fed792014-10-07 10:38:32 +0200706 }
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000707}
708
Alexander Aring97fed792014-10-07 10:38:32 +0200709static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200710at86rf230_async_state_change(struct at86rf230_local *lp,
711 struct at86rf230_state_change *ctx,
Alexander Aring97fed792014-10-07 10:38:32 +0200712 const u8 state, void (*complete)(void *context),
713 const bool irq_enable)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000714{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200715 /* Initialization for the state change context */
716 ctx->to_state = state;
717 ctx->complete = complete;
Alexander Aring97fed792014-10-07 10:38:32 +0200718 ctx->irq_enable = irq_enable;
719 at86rf230_async_read_reg(lp, RG_TRX_STATUS, ctx,
720 at86rf230_async_state_change_start,
721 irq_enable);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200722}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000723
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200724static void
Alexander Aring2e0571c2014-07-03 00:20:51 +0200725at86rf230_sync_state_change_complete(void *context)
726{
727 struct at86rf230_state_change *ctx = context;
728 struct at86rf230_local *lp = ctx->lp;
729
730 complete(&lp->state_complete);
731}
732
733/* This function do a sync framework above the async state change.
734 * Some callbacks of the IEEE 802.15.4 driver interface need to be
735 * handled synchronously.
736 */
737static int
738at86rf230_sync_state_change(struct at86rf230_local *lp, unsigned int state)
739{
Nicholas Mc Guire3e544ef2015-02-14 23:57:48 +0100740 unsigned long rc;
Alexander Aring2e0571c2014-07-03 00:20:51 +0200741
Alexander Aring97fed792014-10-07 10:38:32 +0200742 at86rf230_async_state_change(lp, &lp->state, state,
743 at86rf230_sync_state_change_complete,
744 false);
Alexander Aring2e0571c2014-07-03 00:20:51 +0200745
746 rc = wait_for_completion_timeout(&lp->state_complete,
747 msecs_to_jiffies(100));
Alexander Aringd06c2192014-10-07 10:38:26 +0200748 if (!rc) {
749 at86rf230_async_error(lp, &lp->state, -ETIMEDOUT);
Alexander Aring2e0571c2014-07-03 00:20:51 +0200750 return -ETIMEDOUT;
Alexander Aringd06c2192014-10-07 10:38:26 +0200751 }
Alexander Aring2e0571c2014-07-03 00:20:51 +0200752
753 return 0;
754}
755
756static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200757at86rf230_tx_complete(void *context)
758{
759 struct at86rf230_state_change *ctx = context;
760 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000761
Alexander Aringcca990c2015-03-01 21:55:31 +0100762 enable_irq(ctx->irq);
Alexander Aring955aee82014-10-26 09:37:15 +0100763
Alexander Aringef5428a2015-03-01 21:55:29 +0100764 ieee802154_xmit_complete(lp->hw, lp->tx_skb, !lp->tx_aret);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200765}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000766
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200767static void
768at86rf230_tx_on(void *context)
769{
770 struct at86rf230_state_change *ctx = context;
771 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000772
Alexander Aring31fa7432015-03-01 21:55:32 +0100773 at86rf230_async_state_change(lp, ctx, STATE_RX_AACK_ON,
Alexander Aring97fed792014-10-07 10:38:32 +0200774 at86rf230_tx_complete, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200775}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000776
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200777static void
778at86rf230_tx_trac_error(void *context)
779{
780 struct at86rf230_state_change *ctx = context;
781 struct at86rf230_local *lp = ctx->lp;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000782
Alexander Aring97fed792014-10-07 10:38:32 +0200783 at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
784 at86rf230_tx_on, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200785}
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000786
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200787static void
788at86rf230_tx_trac_check(void *context)
789{
790 struct at86rf230_state_change *ctx = context;
791 struct at86rf230_local *lp = ctx->lp;
792 const u8 *buf = ctx->buf;
793 const u8 trac = (buf[1] & 0xe0) >> 5;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +0000794
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200795 /* If trac status is different than zero we need to do a state change
796 * to STATE_FORCE_TRX_OFF then STATE_TX_ON to recover the transceiver
797 * state to TX_ON.
798 */
Alexander Aringc8c7e3d2014-12-19 10:36:50 +0100799 if (trac)
Alexander Aring97fed792014-10-07 10:38:32 +0200800 at86rf230_async_state_change(lp, ctx, STATE_FORCE_TRX_OFF,
801 at86rf230_tx_trac_error, true);
Alexander Aringc8c7e3d2014-12-19 10:36:50 +0100802 else
803 at86rf230_tx_on(context);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200804}
805
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200806static void
807at86rf230_tx_trac_status(void *context)
808{
809 struct at86rf230_state_change *ctx = context;
810 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200811
Alexander Aring97fed792014-10-07 10:38:32 +0200812 at86rf230_async_read_reg(lp, RG_TRX_STATE, ctx,
813 at86rf230_tx_trac_check, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200814}
815
816static void
Alexander Aring74de4c82015-03-01 21:55:30 +0100817at86rf230_rx_read_frame_complete(void *context)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200818{
Alexander Aring74de4c82015-03-01 21:55:30 +0100819 struct at86rf230_state_change *ctx = context;
820 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200821 u8 rx_local_buf[AT86RF2XX_MAX_BUF];
Alexander Aring31fa7432015-03-01 21:55:32 +0100822 const u8 *buf = ctx->buf;
Alexander Aring74de4c82015-03-01 21:55:30 +0100823 struct sk_buff *skb;
824 u8 len, lqi;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200825
Alexander Aring74de4c82015-03-01 21:55:30 +0100826 len = buf[1];
827 if (!ieee802154_is_valid_psdu_len(len)) {
828 dev_vdbg(&lp->spi->dev, "corrupted frame received\n");
829 len = IEEE802154_MTU;
830 }
831 lqi = buf[2 + len];
832
833 memcpy(rx_local_buf, buf + 2, len);
Alexander Aring263be332015-03-01 21:55:33 +0100834 ctx->trx.len = 2;
Alexander Aringcca990c2015-03-01 21:55:31 +0100835 enable_irq(ctx->irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200836
Alexander Aring61a22812014-10-27 17:13:29 +0100837 skb = dev_alloc_skb(IEEE802154_MTU);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200838 if (!skb) {
839 dev_vdbg(&lp->spi->dev, "failed to allocate sk_buff\n");
840 return;
841 }
842
843 memcpy(skb_put(skb, len), rx_local_buf, len);
Alexander Aringb89c3342014-10-27 17:13:42 +0100844 ieee802154_rx_irqsafe(lp->hw, skb, lqi);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200845}
846
847static void
Alexander Aringcca990c2015-03-01 21:55:31 +0100848at86rf230_rx_read_frame(void *context)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200849{
Alexander Aringcca990c2015-03-01 21:55:31 +0100850 struct at86rf230_state_change *ctx = context;
851 struct at86rf230_local *lp = ctx->lp;
Alexander Aring31fa7432015-03-01 21:55:32 +0100852 u8 *buf = ctx->buf;
Alexander Aring97fed792014-10-07 10:38:32 +0200853 int rc;
854
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200855 buf[0] = CMD_FB;
Alexander Aring31fa7432015-03-01 21:55:32 +0100856 ctx->trx.len = AT86RF2XX_MAX_BUF;
857 ctx->msg.complete = at86rf230_rx_read_frame_complete;
858 rc = spi_async(lp->spi, &ctx->msg);
Alexander Aring97fed792014-10-07 10:38:32 +0200859 if (rc) {
Alexander Aring263be332015-03-01 21:55:33 +0100860 ctx->trx.len = 2;
Alexander Aringcca990c2015-03-01 21:55:31 +0100861 enable_irq(ctx->irq);
Alexander Aring31fa7432015-03-01 21:55:32 +0100862 at86rf230_async_error(lp, ctx, rc);
Alexander Aring97fed792014-10-07 10:38:32 +0200863 }
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200864}
865
866static void
867at86rf230_rx_trac_check(void *context)
868{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200869 /* Possible check on trac status here. This could be useful to make
870 * some stats why receive is failed. Not used at the moment, but it's
871 * maybe timing relevant. Datasheet doesn't say anything about this.
872 * The programming guide say do it so.
873 */
874
Alexander Aringcca990c2015-03-01 21:55:31 +0100875 at86rf230_rx_read_frame(context);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200876}
877
Alexander Aring97fed792014-10-07 10:38:32 +0200878static void
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200879at86rf230_irq_trx_end(struct at86rf230_local *lp)
880{
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200881 if (lp->is_tx) {
882 lp->is_tx = 0;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200883
884 if (lp->tx_aret)
Alexander Aring97fed792014-10-07 10:38:32 +0200885 at86rf230_async_state_change(lp, &lp->irq,
886 STATE_FORCE_TX_ON,
887 at86rf230_tx_trac_status,
888 true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200889 else
Alexander Aring97fed792014-10-07 10:38:32 +0200890 at86rf230_async_state_change(lp, &lp->irq,
891 STATE_RX_AACK_ON,
892 at86rf230_tx_complete,
893 true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200894 } else {
Alexander Aring97fed792014-10-07 10:38:32 +0200895 at86rf230_async_read_reg(lp, RG_TRX_STATE, &lp->irq,
896 at86rf230_rx_trac_check, true);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200897 }
898}
899
900static void
901at86rf230_irq_status(void *context)
902{
903 struct at86rf230_state_change *ctx = context;
904 struct at86rf230_local *lp = ctx->lp;
Alexander Aring31fa7432015-03-01 21:55:32 +0100905 const u8 *buf = ctx->buf;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200906 const u8 irq = buf[1];
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200907
908 if (irq & IRQ_TRX_END) {
Alexander Aring97fed792014-10-07 10:38:32 +0200909 at86rf230_irq_trx_end(lp);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200910 } else {
Alexander Aringcca990c2015-03-01 21:55:31 +0100911 enable_irq(ctx->irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200912 dev_err(&lp->spi->dev, "not supported irq %02x received\n",
913 irq);
914 }
915}
916
917static irqreturn_t at86rf230_isr(int irq, void *data)
918{
919 struct at86rf230_local *lp = data;
920 struct at86rf230_state_change *ctx = &lp->irq;
921 u8 *buf = ctx->buf;
922 int rc;
923
Alexander Aring90566362014-10-07 10:38:29 +0200924 disable_irq_nosync(irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200925
926 buf[0] = (RG_IRQ_STATUS & CMD_REG_MASK) | CMD_REG;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200927 ctx->msg.complete = at86rf230_irq_status;
928 rc = spi_async(lp->spi, &ctx->msg);
929 if (rc) {
Alexander Aringe9310212014-10-07 10:38:30 +0200930 enable_irq(irq);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200931 at86rf230_async_error(lp, ctx, rc);
932 return IRQ_NONE;
933 }
934
935 return IRQ_HANDLED;
936}
937
938static void
939at86rf230_write_frame_complete(void *context)
940{
941 struct at86rf230_state_change *ctx = context;
942 struct at86rf230_local *lp = ctx->lp;
943 u8 *buf = ctx->buf;
944 int rc;
945
946 buf[0] = (RG_TRX_STATE & CMD_REG_MASK) | CMD_REG | CMD_WRITE;
947 buf[1] = STATE_BUSY_TX;
948 ctx->trx.len = 2;
949 ctx->msg.complete = NULL;
950 rc = spi_async(lp->spi, &ctx->msg);
951 if (rc)
952 at86rf230_async_error(lp, ctx, rc);
953}
954
955static void
956at86rf230_write_frame(void *context)
957{
958 struct at86rf230_state_change *ctx = context;
959 struct at86rf230_local *lp = ctx->lp;
960 struct sk_buff *skb = lp->tx_skb;
Alexander Aring31fa7432015-03-01 21:55:32 +0100961 u8 *buf = ctx->buf;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200962 int rc;
963
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200964 lp->is_tx = 1;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200965
966 buf[0] = CMD_FB | CMD_WRITE;
967 buf[1] = skb->len + 2;
968 memcpy(buf + 2, skb->data, skb->len);
Alexander Aring31fa7432015-03-01 21:55:32 +0100969 ctx->trx.len = skb->len + 2;
970 ctx->msg.complete = at86rf230_write_frame_complete;
971 rc = spi_async(lp->spi, &ctx->msg);
Alexander Aring263be332015-03-01 21:55:33 +0100972 if (rc) {
973 ctx->trx.len = 2;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200974 at86rf230_async_error(lp, ctx, rc);
Alexander Aring263be332015-03-01 21:55:33 +0100975 }
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200976}
977
978static void
979at86rf230_xmit_tx_on(void *context)
980{
981 struct at86rf230_state_change *ctx = context;
982 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200983
Alexander Aring97fed792014-10-07 10:38:32 +0200984 at86rf230_async_state_change(lp, ctx, STATE_TX_ARET_ON,
985 at86rf230_write_frame, false);
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200986}
987
Alexander Aringdce481e2015-03-09 13:56:11 +0100988static void
989at86rf230_xmit_start(void *context)
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200990{
Alexander Aringdce481e2015-03-09 13:56:11 +0100991 struct at86rf230_state_change *ctx = context;
992 struct at86rf230_local *lp = ctx->lp;
Alexander Aring1d15d6b2014-07-03 00:20:48 +0200993
994 /* In ARET mode we need to go into STATE_TX_ARET_ON after we
995 * are in STATE_TX_ON. The pfad differs here, so we change
996 * the complete handler.
997 */
998 if (lp->tx_aret)
Alexander Aringdce481e2015-03-09 13:56:11 +0100999 at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
1000 at86rf230_xmit_tx_on, false);
1001 else
1002 at86rf230_async_state_change(lp, ctx, STATE_TX_ON,
1003 at86rf230_write_frame, false);
1004}
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001005
Alexander Aringdce481e2015-03-09 13:56:11 +01001006static int
1007at86rf230_xmit(struct ieee802154_hw *hw, struct sk_buff *skb)
1008{
1009 struct at86rf230_local *lp = hw->priv;
1010 struct at86rf230_state_change *ctx = &lp->tx;
1011
1012 lp->tx_skb = skb;
Alexander Aringba6d2232015-03-01 21:55:28 +01001013 lp->tx_retry = 0;
Alexander Aringdce481e2015-03-09 13:56:11 +01001014
1015 /* After 5 minutes in PLL and the same frequency we run again the
1016 * calibration loops which is recommended by at86rf2xx datasheets.
1017 *
1018 * The calibration is initiate by a state change from TRX_OFF
1019 * to TX_ON, the lp->cal_timeout should be reinit by state_delay
1020 * function then to start in the next 5 minutes.
1021 */
1022 if (time_is_before_jiffies(lp->cal_timeout))
1023 at86rf230_async_state_change(lp, ctx, STATE_TRX_OFF,
1024 at86rf230_xmit_start, false);
1025 else
1026 at86rf230_xmit_start(ctx);
Alexander Aring97fed792014-10-07 10:38:32 +02001027
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001028 return 0;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001029}
1030
1031static int
Alexander Aring5a504392014-10-25 17:16:34 +02001032at86rf230_ed(struct ieee802154_hw *hw, u8 *level)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001033{
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001034 BUG_ON(!level);
1035 *level = 0xbe;
1036 return 0;
1037}
1038
1039static int
Alexander Aring5a504392014-10-25 17:16:34 +02001040at86rf230_start(struct ieee802154_hw *hw)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001041{
Alexander Aringdce481e2015-03-09 13:56:11 +01001042 struct at86rf230_local *lp = hw->priv;
1043
1044 lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
Alexander Aring5a504392014-10-25 17:16:34 +02001045 return at86rf230_sync_state_change(hw->priv, STATE_RX_AACK_ON);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001046}
1047
1048static void
Alexander Aring5a504392014-10-25 17:16:34 +02001049at86rf230_stop(struct ieee802154_hw *hw)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001050{
Alexander Aring5a504392014-10-25 17:16:34 +02001051 at86rf230_sync_state_change(hw->priv, STATE_FORCE_TRX_OFF);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001052}
1053
1054static int
Alexander Aringe37d2ec2014-10-28 18:21:19 +01001055at86rf23x_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001056{
1057 return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1058}
1059
1060static int
Alexander Aringe37d2ec2014-10-28 18:21:19 +01001061at86rf212_set_channel(struct at86rf230_local *lp, u8 page, u8 channel)
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001062{
1063 int rc;
1064
1065 if (channel == 0)
1066 rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 0);
1067 else
1068 rc = at86rf230_write_subreg(lp, SR_SUB_MODE, 1);
1069 if (rc < 0)
1070 return rc;
1071
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001072 if (page == 0) {
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001073 rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 0);
Alexander Aringa53d1f72014-07-03 00:20:46 +02001074 lp->data->rssi_base_val = -100;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001075 } else {
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001076 rc = at86rf230_write_subreg(lp, SR_BPSK_QPSK, 1);
Alexander Aringa53d1f72014-07-03 00:20:46 +02001077 lp->data->rssi_base_val = -98;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001078 }
Phoebe Buckheister643e53c2014-02-17 11:34:09 +01001079 if (rc < 0)
1080 return rc;
1081
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001082 /* This sets the symbol_duration according frequency on the 212.
1083 * TODO move this handling while set channel and page in cfg802154.
1084 * We can do that, this timings are according 802.15.4 standard.
1085 * If we do that in cfg802154, this is a more generic calculation.
1086 *
1087 * This should also protected from ifs_timer. Means cancel timer and
1088 * init with a new value. For now, this is okay.
1089 */
1090 if (channel == 0) {
1091 if (page == 0) {
1092 /* SUB:0 and BPSK:0 -> BPSK-20 */
1093 lp->hw->phy->symbol_duration = 50;
1094 } else {
1095 /* SUB:1 and BPSK:0 -> BPSK-40 */
1096 lp->hw->phy->symbol_duration = 25;
1097 }
1098 } else {
1099 if (page == 0)
Alexander Aring2d6dde22014-11-17 08:20:44 +01001100 /* SUB:0 and BPSK:1 -> OQPSK-100/200/400 */
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001101 lp->hw->phy->symbol_duration = 40;
1102 else
Alexander Aring2d6dde22014-11-17 08:20:44 +01001103 /* SUB:1 and BPSK:1 -> OQPSK-250/500/1000 */
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001104 lp->hw->phy->symbol_duration = 16;
1105 }
1106
1107 lp->hw->phy->lifs_period = IEEE802154_LIFS_PERIOD *
1108 lp->hw->phy->symbol_duration;
1109 lp->hw->phy->sifs_period = IEEE802154_SIFS_PERIOD *
1110 lp->hw->phy->symbol_duration;
1111
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001112 return at86rf230_write_subreg(lp, SR_CHANNEL, channel);
1113}
1114
1115static int
Alexander Aringe37d2ec2014-10-28 18:21:19 +01001116at86rf230_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001117{
Alexander Aring5a504392014-10-25 17:16:34 +02001118 struct at86rf230_local *lp = hw->priv;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001119 int rc;
1120
Alexander Aringa53d1f72014-07-03 00:20:46 +02001121 rc = lp->data->set_channel(lp, page, channel);
Alexander Aring984e0c62014-07-03 00:20:53 +02001122 /* Wait for PLL */
1123 usleep_range(lp->data->t_channel_switch,
1124 lp->data->t_channel_switch + 10);
Alexander Aringdce481e2015-03-09 13:56:11 +01001125
1126 lp->cal_timeout = jiffies + AT86RF2XX_CAL_LOOP_TIMEOUT;
Alexander Aring820bd662014-11-12 03:36:56 +01001127 return rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001128}
1129
1130static int
Alexander Aring5a504392014-10-25 17:16:34 +02001131at86rf230_set_hw_addr_filt(struct ieee802154_hw *hw,
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001132 struct ieee802154_hw_addr_filt *filt,
1133 unsigned long changed)
1134{
Alexander Aring5a504392014-10-25 17:16:34 +02001135 struct at86rf230_local *lp = hw->priv;
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001136
Alexander Aring57205c12014-10-25 05:25:09 +02001137 if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001138 u16 addr = le16_to_cpu(filt->short_addr);
1139
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001140 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001141 "at86rf230_set_hw_addr_filt called for saddr\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001142 __at86rf230_write(lp, RG_SHORT_ADDR_0, addr);
1143 __at86rf230_write(lp, RG_SHORT_ADDR_1, addr >> 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001144 }
1145
Alexander Aring57205c12014-10-25 05:25:09 +02001146 if (changed & IEEE802154_AFILT_PANID_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001147 u16 pan = le16_to_cpu(filt->pan_id);
1148
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001149 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001150 "at86rf230_set_hw_addr_filt called for pan id\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001151 __at86rf230_write(lp, RG_PAN_ID_0, pan);
1152 __at86rf230_write(lp, RG_PAN_ID_1, pan >> 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001153 }
1154
Alexander Aring57205c12014-10-25 05:25:09 +02001155 if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001156 u8 i, addr[8];
1157
1158 memcpy(addr, &filt->ieee_addr, 8);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001159 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001160 "at86rf230_set_hw_addr_filt called for IEEE addr\n");
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +01001161 for (i = 0; i < 8; i++)
1162 __at86rf230_write(lp, RG_IEEE_ADDR_0 + i, addr[i]);
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001163 }
1164
Alexander Aring57205c12014-10-25 05:25:09 +02001165 if (changed & IEEE802154_AFILT_PANC_CHANGED) {
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001166 dev_vdbg(&lp->spi->dev,
Stefan Schmidte80fb5e2014-12-12 12:45:29 +01001167 "at86rf230_set_hw_addr_filt called for panc change\n");
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001168 if (filt->pan_coord)
1169 at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 1);
1170 else
1171 at86rf230_write_subreg(lp, SR_AACK_I_AM_COORD, 0);
1172 }
1173
1174 return 0;
1175}
1176
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001177static int
Varka Bhadram23310f62015-04-09 13:55:11 +05301178at86rf230_set_txpower(struct ieee802154_hw *hw, s8 db)
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001179{
Alexander Aring5a504392014-10-25 17:16:34 +02001180 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001181
1182 /* typical maximum output is 5dBm with RG_PHY_TX_PWR 0x60, lower five
1183 * bits decrease power in 1dB steps. 0x60 represents extra PA gain of
1184 * 0dB.
1185 * thus, supported values for db range from -26 to 5, for 31dB of
1186 * reduction to 0dB of reduction.
1187 */
1188 if (db > 5 || db < -26)
1189 return -EINVAL;
1190
1191 db = -(db - 5);
1192
Jean Sacren677676c2014-03-01 15:54:36 -07001193 return __at86rf230_write(lp, RG_PHY_TX_PWR, 0x60 | db);
Phoebe Buckheister9b2777d2014-02-17 11:34:08 +01001194}
1195
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001196static int
Alexander Aring5a504392014-10-25 17:16:34 +02001197at86rf230_set_lbt(struct ieee802154_hw *hw, bool on)
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001198{
Alexander Aring5a504392014-10-25 17:16:34 +02001199 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheister84dda3c2014-02-17 11:34:10 +01001200
1201 return at86rf230_write_subreg(lp, SR_CSMA_LBT_MODE, on);
1202}
1203
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001204static int
Alexander Aring7fe9a382014-12-10 15:33:12 +01001205at86rf230_set_cca_mode(struct ieee802154_hw *hw,
1206 const struct wpan_phy_cca *cca)
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001207{
Alexander Aring5a504392014-10-25 17:16:34 +02001208 struct at86rf230_local *lp = hw->priv;
Alexander Aring7fe9a382014-12-10 15:33:12 +01001209 u8 val;
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001210
Alexander Aring7fe9a382014-12-10 15:33:12 +01001211 /* mapping 802.15.4 to driver spec */
1212 switch (cca->mode) {
1213 case NL802154_CCA_ENERGY:
1214 val = 1;
1215 break;
1216 case NL802154_CCA_CARRIER:
1217 val = 2;
1218 break;
1219 case NL802154_CCA_ENERGY_CARRIER:
1220 switch (cca->opt) {
1221 case NL802154_CCA_OPT_ENERGY_CARRIER_AND:
1222 val = 3;
1223 break;
1224 case NL802154_CCA_OPT_ENERGY_CARRIER_OR:
1225 val = 0;
1226 break;
1227 default:
1228 return -EINVAL;
1229 }
1230 break;
1231 default:
1232 return -EINVAL;
1233 }
1234
1235 return at86rf230_write_subreg(lp, SR_CCA_MODE, val);
Phoebe Buckheisterba08fea2014-02-17 11:34:11 +01001236}
1237
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001238static int
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001239at86rf212_get_desens_steps(struct at86rf230_local *lp, s32 level)
1240{
1241 return (level - lp->data->rssi_base_val) * 100 / 207;
1242}
1243
1244static int
1245at86rf23x_get_desens_steps(struct at86rf230_local *lp, s32 level)
1246{
1247 return (level - lp->data->rssi_base_val) / 2;
1248}
1249
1250static int
Alexander Aring5a504392014-10-25 17:16:34 +02001251at86rf230_set_cca_ed_level(struct ieee802154_hw *hw, s32 level)
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001252{
Alexander Aring5a504392014-10-25 17:16:34 +02001253 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001254
Alexander Aringa53d1f72014-07-03 00:20:46 +02001255 if (level < lp->data->rssi_base_val || level > 30)
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001256 return -EINVAL;
1257
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001258 return at86rf230_write_subreg(lp, SR_CCA_ED_THRES,
1259 lp->data->get_desense_steps(lp, level));
Phoebe Buckheister6ca00192014-02-17 11:34:12 +01001260}
1261
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001262static int
Alexander Aring5a504392014-10-25 17:16:34 +02001263at86rf230_set_csma_params(struct ieee802154_hw *hw, u8 min_be, u8 max_be,
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001264 u8 retries)
1265{
Alexander Aring5a504392014-10-25 17:16:34 +02001266 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001267 int rc;
1268
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001269 rc = at86rf230_write_subreg(lp, SR_MIN_BE, min_be);
1270 if (rc)
1271 return rc;
1272
1273 rc = at86rf230_write_subreg(lp, SR_MAX_BE, max_be);
1274 if (rc)
1275 return rc;
1276
Alexander Aring39d7f322014-04-05 13:49:26 +02001277 return at86rf230_write_subreg(lp, SR_MAX_CSMA_RETRIES, retries);
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001278}
1279
1280static int
Alexander Aring5a504392014-10-25 17:16:34 +02001281at86rf230_set_frame_retries(struct ieee802154_hw *hw, s8 retries)
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001282{
Alexander Aring5a504392014-10-25 17:16:34 +02001283 struct at86rf230_local *lp = hw->priv;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001284 int rc = 0;
1285
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001286 lp->tx_aret = retries >= 0;
Alexander Aring850f43a2014-10-07 10:38:27 +02001287 lp->max_frame_retries = retries;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001288
1289 if (retries >= 0)
1290 rc = at86rf230_write_subreg(lp, SR_MAX_FRAME_RETRIES, retries);
1291
1292 return rc;
1293}
1294
Alexander Aring92f45f52014-10-29 21:34:33 +01001295static int
1296at86rf230_set_promiscuous_mode(struct ieee802154_hw *hw, const bool on)
1297{
1298 struct at86rf230_local *lp = hw->priv;
1299 int rc;
1300
1301 if (on) {
1302 rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 1);
1303 if (rc < 0)
1304 return rc;
1305
1306 rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 1);
1307 if (rc < 0)
1308 return rc;
1309 } else {
1310 rc = at86rf230_write_subreg(lp, SR_AACK_PROM_MODE, 0);
1311 if (rc < 0)
1312 return rc;
1313
1314 rc = at86rf230_write_subreg(lp, SR_AACK_DIS_ACK, 0);
1315 if (rc < 0)
1316 return rc;
1317 }
1318
1319 return 0;
1320}
1321
Alexander Aring16301862014-10-28 18:21:18 +01001322static const struct ieee802154_ops at86rf230_ops = {
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001323 .owner = THIS_MODULE,
Alexander Aring955aee82014-10-26 09:37:15 +01001324 .xmit_async = at86rf230_xmit,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001325 .ed = at86rf230_ed,
1326 .set_channel = at86rf230_channel,
1327 .start = at86rf230_start,
1328 .stop = at86rf230_stop,
stefan@datenfreihafen.org14867742013-03-26 12:41:30 +00001329 .set_hw_addr_filt = at86rf230_set_hw_addr_filt,
Alexander Aring640985e2014-07-03 00:20:43 +02001330 .set_txpower = at86rf230_set_txpower,
1331 .set_lbt = at86rf230_set_lbt,
1332 .set_cca_mode = at86rf230_set_cca_mode,
1333 .set_cca_ed_level = at86rf230_set_cca_ed_level,
1334 .set_csma_params = at86rf230_set_csma_params,
1335 .set_frame_retries = at86rf230_set_frame_retries,
Alexander Aring92f45f52014-10-29 21:34:33 +01001336 .set_promiscuous_mode = at86rf230_set_promiscuous_mode,
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001337};
1338
Alexander Aringa53d1f72014-07-03 00:20:46 +02001339static struct at86rf2xx_chip_data at86rf233_data = {
Alexander Aring7a4ef912014-07-03 00:20:54 +02001340 .t_sleep_cycle = 330,
Alexander Aring984e0c62014-07-03 00:20:53 +02001341 .t_channel_switch = 11,
Alexander Aring09e536c2014-07-03 00:20:52 +02001342 .t_reset_to_off = 26,
Alexander Aring2e0571c2014-07-03 00:20:51 +02001343 .t_off_to_aack = 80,
1344 .t_off_to_tx_on = 80,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001345 .t_frame = 4096,
1346 .t_p_ack = 545,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001347 .rssi_base_val = -91,
1348 .set_channel = at86rf23x_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001349 .get_desense_steps = at86rf23x_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001350};
1351
1352static struct at86rf2xx_chip_data at86rf231_data = {
Alexander Aring7a4ef912014-07-03 00:20:54 +02001353 .t_sleep_cycle = 330,
Alexander Aring984e0c62014-07-03 00:20:53 +02001354 .t_channel_switch = 24,
Alexander Aring09e536c2014-07-03 00:20:52 +02001355 .t_reset_to_off = 37,
Alexander Aring2e0571c2014-07-03 00:20:51 +02001356 .t_off_to_aack = 110,
1357 .t_off_to_tx_on = 110,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001358 .t_frame = 4096,
1359 .t_p_ack = 545,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001360 .rssi_base_val = -91,
1361 .set_channel = at86rf23x_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001362 .get_desense_steps = at86rf23x_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001363};
1364
1365static struct at86rf2xx_chip_data at86rf212_data = {
Alexander Aring7a4ef912014-07-03 00:20:54 +02001366 .t_sleep_cycle = 330,
Alexander Aring984e0c62014-07-03 00:20:53 +02001367 .t_channel_switch = 11,
Alexander Aring09e536c2014-07-03 00:20:52 +02001368 .t_reset_to_off = 26,
Alexander Aring2e0571c2014-07-03 00:20:51 +02001369 .t_off_to_aack = 200,
1370 .t_off_to_tx_on = 200,
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001371 .t_frame = 4096,
1372 .t_p_ack = 545,
Alexander Aringa53d1f72014-07-03 00:20:46 +02001373 .rssi_base_val = -100,
1374 .set_channel = at86rf212_set_channel,
Alexander Aringa7d7eda2014-07-03 00:20:47 +02001375 .get_desense_steps = at86rf212_get_desens_steps
Alexander Aringa53d1f72014-07-03 00:20:46 +02001376};
1377
Alexander Aringccdaeb22015-02-27 09:58:26 +01001378static int at86rf230_hw_init(struct at86rf230_local *lp, u8 xtal_trim)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001379{
Alexander Aring1db05582014-07-03 00:20:50 +02001380 int rc, irq_type, irq_pol = IRQ_ACTIVE_HIGH;
Alexander Aringf76014f772014-07-03 00:20:44 +02001381 unsigned int dvdd;
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001382 u8 csma_seed[2];
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001383
Alexander Aring09e536c2014-07-03 00:20:52 +02001384 rc = at86rf230_sync_state_change(lp, STATE_FORCE_TRX_OFF);
Phoebe Buckheister7dcbd222014-02-17 11:34:13 +01001385 if (rc)
1386 return rc;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001387
Alexander Aring4af619a2014-04-24 19:09:05 +02001388 irq_type = irq_get_trigger_type(lp->spi->irq);
Alexander Aringc91799c2015-02-27 09:58:30 +01001389 if (irq_type == IRQ_TYPE_EDGE_RISING ||
1390 irq_type == IRQ_TYPE_EDGE_FALLING)
1391 dev_warn(&lp->spi->dev,
1392 "Using edge triggered irq's are not recommended!\n");
Alexander Aring702d2112015-02-27 09:58:29 +01001393 if (irq_type == IRQ_TYPE_EDGE_FALLING ||
1394 irq_type == IRQ_TYPE_LEVEL_LOW)
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001395 irq_pol = IRQ_ACTIVE_LOW;
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001396
Alexander Aring18c65042014-04-24 19:09:18 +02001397 rc = at86rf230_write_subreg(lp, SR_IRQ_POLARITY, irq_pol);
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001398 if (rc)
1399 return rc;
1400
Alexander Aring6bd2b132014-07-03 00:20:49 +02001401 rc = at86rf230_write_subreg(lp, SR_RX_SAFE_MODE, 1);
1402 if (rc)
1403 return rc;
1404
Sascha Herrmann057dad62013-04-14 22:33:29 +00001405 rc = at86rf230_write_subreg(lp, SR_IRQ_MASK, IRQ_TRX_END);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001406 if (rc)
1407 return rc;
1408
Alexander Aringbe64f072015-02-27 09:58:28 +01001409 /* reset values differs in at86rf231 and at86rf233 */
1410 rc = at86rf230_write_subreg(lp, SR_IRQ_MASK_MODE, 0);
1411 if (rc)
1412 return rc;
1413
Phoebe Buckheisterf2fdd672014-02-17 11:34:15 +01001414 get_random_bytes(csma_seed, ARRAY_SIZE(csma_seed));
1415 rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_0, csma_seed[0]);
1416 if (rc)
1417 return rc;
1418 rc = at86rf230_write_subreg(lp, SR_CSMA_SEED_1, csma_seed[1]);
1419 if (rc)
1420 return rc;
1421
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001422 /* CLKM changes are applied immediately */
1423 rc = at86rf230_write_subreg(lp, SR_CLKM_SHA_SEL, 0x00);
1424 if (rc)
1425 return rc;
1426
1427 /* Turn CLKM Off */
1428 rc = at86rf230_write_subreg(lp, SR_CLKM_CTRL, 0x00);
1429 if (rc)
1430 return rc;
1431 /* Wait the next SLEEP cycle */
Alexander Aring7a4ef912014-07-03 00:20:54 +02001432 usleep_range(lp->data->t_sleep_cycle,
1433 lp->data->t_sleep_cycle + 100);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001434
Alexander Aringccdaeb22015-02-27 09:58:26 +01001435 /* xtal_trim value is calculated by:
1436 * CL = 0.5 * (CX + CTRIM + CPAR)
1437 *
1438 * whereas:
1439 * CL = capacitor of used crystal
1440 * CX = connected capacitors at xtal pins
1441 * CPAR = in all at86rf2xx datasheets this is a constant value 3 pF,
1442 * but this is different on each board setup. You need to fine
1443 * tuning this value via CTRIM.
1444 * CTRIM = variable capacitor setting. Resolution is 0.3 pF range is
1445 * 0 pF upto 4.5 pF.
1446 *
1447 * Examples:
1448 * atben transceiver:
1449 *
1450 * CL = 8 pF
1451 * CX = 12 pF
1452 * CPAR = 3 pF (We assume the magic constant from datasheet)
1453 * CTRIM = 0.9 pF
1454 *
1455 * (12+0.9+3)/2 = 7.95 which is nearly at 8 pF
1456 *
1457 * xtal_trim = 0x3
1458 *
1459 * openlabs transceiver:
1460 *
1461 * CL = 16 pF
1462 * CX = 22 pF
1463 * CPAR = 3 pF (We assume the magic constant from datasheet)
1464 * CTRIM = 4.5 pF
1465 *
1466 * (22+4.5+3)/2 = 14.75 which is the nearest value to 16 pF
1467 *
1468 * xtal_trim = 0xf
1469 */
1470 rc = at86rf230_write_subreg(lp, SR_XTAL_TRIM, xtal_trim);
1471 if (rc)
1472 return rc;
1473
Alexander Aring1cc9fc52014-04-24 19:09:17 +02001474 rc = at86rf230_read_subreg(lp, SR_DVDD_OK, &dvdd);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001475 if (rc)
1476 return rc;
Alexander Aring1cc9fc52014-04-24 19:09:17 +02001477 if (!dvdd) {
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001478 dev_err(&lp->spi->dev, "DVDD error\n");
1479 return -EINVAL;
1480 }
1481
Alexander Aring05e3f2f2014-11-05 20:51:27 +01001482 /* Force setting slotted operation bit to 0. Sometimes the atben
1483 * sets this bit and I don't know why. We set this always force
1484 * to zero while probing.
1485 */
Fengguang Wu6cc63992014-11-06 15:31:57 +08001486 return at86rf230_write_subreg(lp, SR_SLOTTED_OPERATION, 0);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001487}
1488
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001489static int
Alexander Aringccdaeb22015-02-27 09:58:26 +01001490at86rf230_get_pdata(struct spi_device *spi, int *rstn, int *slp_tr,
1491 u8 *xtal_trim)
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001492{
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001493 struct at86rf230_platform_data *pdata = spi->dev.platform_data;
Alexander Aringccdaeb22015-02-27 09:58:26 +01001494 int ret;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001495
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001496 if (!IS_ENABLED(CONFIG_OF) || !spi->dev.of_node) {
1497 if (!pdata)
1498 return -ENOENT;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001499
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001500 *rstn = pdata->rstn;
1501 *slp_tr = pdata->slp_tr;
Alexander Aringccdaeb22015-02-27 09:58:26 +01001502 *xtal_trim = pdata->xtal_trim;
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001503 return 0;
1504 }
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001505
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001506 *rstn = of_get_named_gpio(spi->dev.of_node, "reset-gpio", 0);
1507 *slp_tr = of_get_named_gpio(spi->dev.of_node, "sleep-gpio", 0);
Alexander Aringccdaeb22015-02-27 09:58:26 +01001508 ret = of_property_read_u8(spi->dev.of_node, "xtal-trim", xtal_trim);
1509 if (ret < 0 && ret != -EINVAL)
1510 return ret;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001511
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001512 return 0;
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001513}
1514
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001515static int
1516at86rf230_detect_device(struct at86rf230_local *lp)
1517{
1518 unsigned int part, version, val;
1519 u16 man_id = 0;
1520 const char *chip;
1521 int rc;
1522
1523 rc = __at86rf230_read(lp, RG_MAN_ID_0, &val);
1524 if (rc)
1525 return rc;
1526 man_id |= val;
1527
1528 rc = __at86rf230_read(lp, RG_MAN_ID_1, &val);
1529 if (rc)
1530 return rc;
1531 man_id |= (val << 8);
1532
1533 rc = __at86rf230_read(lp, RG_PART_NUM, &part);
1534 if (rc)
1535 return rc;
1536
Andrey Yurovsky75989682014-12-17 13:14:42 -08001537 rc = __at86rf230_read(lp, RG_VERSION_NUM, &version);
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001538 if (rc)
1539 return rc;
1540
1541 if (man_id != 0x001f) {
1542 dev_err(&lp->spi->dev, "Non-Atmel dev found (MAN_ID %02x %02x)\n",
1543 man_id >> 8, man_id & 0xFF);
1544 return -EINVAL;
1545 }
1546
Alexander Aring2ac0f3a2014-10-29 21:34:43 +01001547 lp->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM | IEEE802154_HW_AACK |
Alexander Aringc8fc84e2014-10-29 21:34:31 +01001548 IEEE802154_HW_TXPOWER | IEEE802154_HW_ARET |
Alexander Aring92f45f52014-10-29 21:34:33 +01001549 IEEE802154_HW_AFILT | IEEE802154_HW_PROMISCUOUS;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001550
Alexander Aringb48a7c12014-12-10 15:33:14 +01001551 lp->hw->phy->cca.mode = NL802154_CCA_ENERGY;
1552
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001553 switch (part) {
1554 case 2:
1555 chip = "at86rf230";
1556 rc = -ENOTSUPP;
1557 break;
1558 case 3:
1559 chip = "at86rf231";
Alexander Aringa53d1f72014-07-03 00:20:46 +02001560 lp->data = &at86rf231_data;
Alexander Aring5a504392014-10-25 17:16:34 +02001561 lp->hw->phy->channels_supported[0] = 0x7FFF800;
Alexander Aringfe58d012014-11-02 04:18:34 +01001562 lp->hw->phy->current_channel = 11;
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001563 lp->hw->phy->symbol_duration = 16;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001564 break;
1565 case 7:
1566 chip = "at86rf212";
Andrey Yurovsky4ecc8a52014-12-18 15:36:18 -08001567 lp->data = &at86rf212_data;
1568 lp->hw->flags |= IEEE802154_HW_LBT;
1569 lp->hw->phy->channels_supported[0] = 0x00007FF;
1570 lp->hw->phy->channels_supported[2] = 0x00007FF;
1571 lp->hw->phy->current_channel = 5;
1572 lp->hw->phy->symbol_duration = 25;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001573 break;
1574 case 11:
1575 chip = "at86rf233";
Alexander Aringa53d1f72014-07-03 00:20:46 +02001576 lp->data = &at86rf233_data;
Alexander Aring5a504392014-10-25 17:16:34 +02001577 lp->hw->phy->channels_supported[0] = 0x7FFF800;
Alexander Aringfe58d012014-11-02 04:18:34 +01001578 lp->hw->phy->current_channel = 13;
Alexander Aring24ccb9f2014-11-12 19:51:57 +01001579 lp->hw->phy->symbol_duration = 16;
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001580 break;
1581 default:
Stefan Schmidt2b8b7e22014-12-12 12:45:30 +01001582 chip = "unknown";
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001583 rc = -ENOTSUPP;
1584 break;
1585 }
1586
1587 dev_info(&lp->spi->dev, "Detected %s chip version %d\n", chip, version);
1588
1589 return rc;
1590}
1591
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001592static void
1593at86rf230_setup_spi_messages(struct at86rf230_local *lp)
1594{
Alexander Aring2e0571c2014-07-03 00:20:51 +02001595 lp->state.lp = lp;
Alexander Aringcca990c2015-03-01 21:55:31 +01001596 lp->state.irq = lp->spi->irq;
Alexander Aring2e0571c2014-07-03 00:20:51 +02001597 spi_message_init(&lp->state.msg);
1598 lp->state.msg.context = &lp->state;
Alexander Aring263be332015-03-01 21:55:33 +01001599 lp->state.trx.len = 2;
Alexander Aring2e0571c2014-07-03 00:20:51 +02001600 lp->state.trx.tx_buf = lp->state.buf;
1601 lp->state.trx.rx_buf = lp->state.buf;
1602 spi_message_add_tail(&lp->state.trx, &lp->state.msg);
Alexander Aringeb3b4352015-03-09 13:56:10 +01001603 hrtimer_init(&lp->state.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1604 lp->state.timer.function = at86rf230_async_state_timer;
Alexander Aring2e0571c2014-07-03 00:20:51 +02001605
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001606 lp->irq.lp = lp;
Alexander Aringcca990c2015-03-01 21:55:31 +01001607 lp->irq.irq = lp->spi->irq;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001608 spi_message_init(&lp->irq.msg);
1609 lp->irq.msg.context = &lp->irq;
Alexander Aring263be332015-03-01 21:55:33 +01001610 lp->irq.trx.len = 2;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001611 lp->irq.trx.tx_buf = lp->irq.buf;
1612 lp->irq.trx.rx_buf = lp->irq.buf;
1613 spi_message_add_tail(&lp->irq.trx, &lp->irq.msg);
Alexander Aringeb3b4352015-03-09 13:56:10 +01001614 hrtimer_init(&lp->irq.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1615 lp->irq.timer.function = at86rf230_async_state_timer;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001616
1617 lp->tx.lp = lp;
Alexander Aringcca990c2015-03-01 21:55:31 +01001618 lp->tx.irq = lp->spi->irq;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001619 spi_message_init(&lp->tx.msg);
1620 lp->tx.msg.context = &lp->tx;
Alexander Aring263be332015-03-01 21:55:33 +01001621 lp->tx.trx.len = 2;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001622 lp->tx.trx.tx_buf = lp->tx.buf;
1623 lp->tx.trx.rx_buf = lp->tx.buf;
1624 spi_message_add_tail(&lp->tx.trx, &lp->tx.msg);
Alexander Aringeb3b4352015-03-09 13:56:10 +01001625 hrtimer_init(&lp->tx.timer, CLOCK_MONOTONIC, HRTIMER_MODE_REL);
1626 lp->tx.timer.function = at86rf230_async_state_timer;
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001627}
1628
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001629static int at86rf230_probe(struct spi_device *spi)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001630{
Alexander Aring5a504392014-10-25 17:16:34 +02001631 struct ieee802154_hw *hw;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001632 struct at86rf230_local *lp;
Alexander Aringf76014f772014-07-03 00:20:44 +02001633 unsigned int status;
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001634 int rc, irq_type, rstn, slp_tr;
Alexander Aringe3721742015-03-07 22:07:07 +01001635 u8 xtal_trim = 0;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001636
1637 if (!spi->irq) {
1638 dev_err(&spi->dev, "no IRQ specified\n");
1639 return -EINVAL;
1640 }
1641
Alexander Aringccdaeb22015-02-27 09:58:26 +01001642 rc = at86rf230_get_pdata(spi, &rstn, &slp_tr, &xtal_trim);
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001643 if (rc < 0) {
1644 dev_err(&spi->dev, "failed to parse platform_data: %d\n", rc);
1645 return rc;
Sascha Herrmann43b5abe2013-04-14 22:33:28 +00001646 }
1647
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001648 if (gpio_is_valid(rstn)) {
1649 rc = devm_gpio_request_one(&spi->dev, rstn,
Alexander Aring0679e292014-04-24 19:09:09 +02001650 GPIOF_OUT_INIT_HIGH, "rstn");
Alexander Aring3fa27572014-03-15 09:29:06 +01001651 if (rc)
1652 return rc;
1653 }
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001654
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001655 if (gpio_is_valid(slp_tr)) {
1656 rc = devm_gpio_request_one(&spi->dev, slp_tr,
Alexander Aring0679e292014-04-24 19:09:09 +02001657 GPIOF_OUT_INIT_LOW, "slp_tr");
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001658 if (rc)
Alexander Aring0679e292014-04-24 19:09:09 +02001659 return rc;
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001660 }
1661
1662 /* Reset */
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001663 if (gpio_is_valid(rstn)) {
Alexander Aring3fa27572014-03-15 09:29:06 +01001664 udelay(1);
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001665 gpio_set_value(rstn, 0);
Alexander Aring3fa27572014-03-15 09:29:06 +01001666 udelay(1);
Alexander Aringaaa1c4d2015-02-27 09:58:25 +01001667 gpio_set_value(rstn, 1);
Alexander Aring3fa27572014-03-15 09:29:06 +01001668 usleep_range(120, 240);
1669 }
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001670
Alexander Aring5a504392014-10-25 17:16:34 +02001671 hw = ieee802154_alloc_hw(sizeof(*lp), &at86rf230_ops);
1672 if (!hw)
Alexander Aring0679e292014-04-24 19:09:09 +02001673 return -ENOMEM;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001674
Alexander Aring5a504392014-10-25 17:16:34 +02001675 lp = hw->priv;
1676 lp->hw = hw;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001677 lp->spi = spi;
Alexander Aring5a504392014-10-25 17:16:34 +02001678 hw->parent = &spi->dev;
Alexander Aring7c118c12014-11-05 20:51:20 +01001679 hw->vif_data_size = sizeof(*lp);
Alexander Aringf6f4e862014-11-05 20:51:26 +01001680 ieee802154_random_extended_addr(&hw->phy->perm_extended_addr);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001681
Alexander Aringf76014f772014-07-03 00:20:44 +02001682 lp->regmap = devm_regmap_init_spi(spi, &at86rf230_regmap_spi_config);
1683 if (IS_ERR(lp->regmap)) {
1684 rc = PTR_ERR(lp->regmap);
1685 dev_err(&spi->dev, "Failed to allocate register map: %d\n",
1686 rc);
1687 goto free_dev;
1688 }
1689
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001690 at86rf230_setup_spi_messages(lp);
1691
Alexander Aringc8ee0f52014-07-03 00:20:45 +02001692 rc = at86rf230_detect_device(lp);
1693 if (rc < 0)
1694 goto free_dev;
1695
Alexander Aring2e0571c2014-07-03 00:20:51 +02001696 init_completion(&lp->state_complete);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001697
1698 spi_set_drvdata(spi, lp);
1699
Alexander Aringccdaeb22015-02-27 09:58:26 +01001700 rc = at86rf230_hw_init(lp, xtal_trim);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001701 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001702 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001703
Alexander Aring19626942014-04-24 19:09:15 +02001704 /* Read irq status register to reset irq line */
1705 rc = at86rf230_read_subreg(lp, RG_IRQ_STATUS, 0xff, 0, &status);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001706 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001707 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001708
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001709 irq_type = irq_get_trigger_type(spi->irq);
1710 if (!irq_type)
1711 irq_type = IRQF_TRIGGER_RISING;
1712
1713 rc = devm_request_irq(&spi->dev, spi->irq, at86rf230_isr,
1714 IRQF_SHARED | irq_type, dev_name(&spi->dev), lp);
Sascha Herrmann057dad62013-04-14 22:33:29 +00001715 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001716 goto free_dev;
Sascha Herrmann057dad62013-04-14 22:33:29 +00001717
Alexander Aring5a504392014-10-25 17:16:34 +02001718 rc = ieee802154_register_hw(lp->hw);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001719 if (rc)
Alexander Aring1d15d6b2014-07-03 00:20:48 +02001720 goto free_dev;
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001721
1722 return rc;
1723
Alexander Aring640985e2014-07-03 00:20:43 +02001724free_dev:
Alexander Aring5a504392014-10-25 17:16:34 +02001725 ieee802154_free_hw(lp->hw);
Phoebe Buckheister8fad3462014-02-17 11:34:06 +01001726
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001727 return rc;
1728}
1729
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001730static int at86rf230_remove(struct spi_device *spi)
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001731{
1732 struct at86rf230_local *lp = spi_get_drvdata(spi);
1733
Alexander Aring17e84a92014-03-31 03:26:51 +02001734 /* mask all at86rf230 irq's */
1735 at86rf230_write_subreg(lp, SR_IRQ_MASK, 0);
Alexander Aring5a504392014-10-25 17:16:34 +02001736 ieee802154_unregister_hw(lp->hw);
1737 ieee802154_free_hw(lp->hw);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001738 dev_dbg(&spi->dev, "unregistered at86rf230\n");
Alexander Aring0679e292014-04-24 19:09:09 +02001739
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001740 return 0;
1741}
1742
Alexander Aring1086b4f2014-04-24 19:09:11 +02001743static const struct of_device_id at86rf230_of_match[] = {
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001744 { .compatible = "atmel,at86rf230", },
1745 { .compatible = "atmel,at86rf231", },
1746 { .compatible = "atmel,at86rf233", },
1747 { .compatible = "atmel,at86rf212", },
1748 { },
1749};
Alexander Aring835cb7d2014-04-24 19:09:10 +02001750MODULE_DEVICE_TABLE(of, at86rf230_of_match);
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001751
Alexander Aring90b15522014-04-24 19:09:12 +02001752static const struct spi_device_id at86rf230_device_id[] = {
1753 { .name = "at86rf230", },
1754 { .name = "at86rf231", },
1755 { .name = "at86rf233", },
1756 { .name = "at86rf212", },
1757 { },
1758};
1759MODULE_DEVICE_TABLE(spi, at86rf230_device_id);
1760
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001761static struct spi_driver at86rf230_driver = {
Alexander Aring90b15522014-04-24 19:09:12 +02001762 .id_table = at86rf230_device_id,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001763 .driver = {
Alexander Aringfa2d3e92014-03-15 09:29:07 +01001764 .of_match_table = of_match_ptr(at86rf230_of_match),
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001765 .name = "at86rf230",
1766 .owner = THIS_MODULE,
1767 },
1768 .probe = at86rf230_probe,
Bill Pembertonbb1f4602012-12-03 09:24:12 -05001769 .remove = at86rf230_remove,
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001770};
1771
alex.bluesman.smirnov@gmail.com395a5732012-08-26 05:10:10 +00001772module_spi_driver(at86rf230_driver);
alex.bluesman.smirnov@gmail.com7b8e19b2012-06-25 23:24:53 +00001773
1774MODULE_DESCRIPTION("AT86RF230 Transceiver Driver");
1775MODULE_LICENSE("GPL v2");