blob: 76ae3296e3fcfe6d96c16e628fc900b0fdf61b4f [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080046#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Felix Fietkaucac42202010-10-09 02:39:30 +020064#define ATH9K_NUM_CHANNELS 38
65
Sujith394cf0a2009-02-09 13:26:54 +053066/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070067#define REG_WRITE(_ah, _reg, _val) \
68 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
69
70#define REG_READ(_ah, _reg) \
71 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070072
Sujith20b3efd2010-04-16 11:53:55 +053073#define ENABLE_REGWRITE_BUFFER(_ah) \
74 do { \
Felix Fietkau435c1612010-10-05 12:03:42 +020075 if (ath9k_hw_common(_ah)->ops->enable_write_buffer) \
Sujith20b3efd2010-04-16 11:53:55 +053076 ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
77 } while (0)
78
Sujith20b3efd2010-04-16 11:53:55 +053079#define REGWRITE_BUFFER_FLUSH(_ah) \
80 do { \
Felix Fietkau435c1612010-10-05 12:03:42 +020081 if (ath9k_hw_common(_ah)->ops->write_flush) \
Sujith20b3efd2010-04-16 11:53:55 +053082 ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
83 } while (0)
84
Sujith394cf0a2009-02-09 13:26:54 +053085#define SM(_v, _f) (((_v) << _f##_S) & _f)
86#define MS(_v, _f) (((_v) & _f) >> _f##_S)
87#define REG_RMW(_a, _r, _set, _clr) \
88 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
89#define REG_RMW_FIELD(_a, _r, _f, _v) \
90 REG_WRITE(_a, _r, \
91 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040092#define REG_READ_FIELD(_a, _r, _f) \
93 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053094#define REG_SET_BIT(_a, _r, _f) \
95 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
96#define REG_CLR_BIT(_a, _r, _f) \
97 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070098
Sujith394cf0a2009-02-09 13:26:54 +053099#define DO_DELAY(x) do { \
100 if ((++(x) % 64) == 0) \
101 udelay(1); \
102 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700103
Sujith394cf0a2009-02-09 13:26:54 +0530104#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
105 int r; \
106 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
107 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
108 INI_RA((iniarray), r, (column))); \
109 DO_DELAY(regWr); \
110 } \
111 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700112
Sujith394cf0a2009-02-09 13:26:54 +0530113#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
114#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
115#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
116#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530117#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530118#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
119#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Sujith394cf0a2009-02-09 13:26:54 +0530121#define AR_GPIOD_MASK 0x00001FFF
122#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700123
Sujith394cf0a2009-02-09 13:26:54 +0530124#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530125#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530126#define COEF_SCALE_S 24
127#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700128
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH9K_ANTENNA0_CHAINMASK 0x1
130#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH9K_NUM_DMA_DEBUG_REGS 8
133#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700134
Sujith394cf0a2009-02-09 13:26:54 +0530135#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530136#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200137#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530138#define AH_TIME_QUANTUM 10
139#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530140#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530141#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700142
Sujith394cf0a2009-02-09 13:26:54 +0530143#define CAB_TIMEOUT_VAL 10
144#define BEACON_TIMEOUT_VAL 10
145#define MIN_BEACON_TIMEOUT_VAL 1
146#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700147
Sujith394cf0a2009-02-09 13:26:54 +0530148#define INIT_CONFIG_STATUS 0x00000000
149#define INIT_RSSI_THR 0x00000700
150#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400154#define ATH9K_HW_RX_HP_QDEPTH 16
155#define ATH9K_HW_RX_LP_QDEPTH 128
156
Felix Fietkau717f6be2010-06-12 00:34:00 -0400157#define PAPRD_GAIN_TABLE_ENTRIES 32
158#define PAPRD_TABLE_SZ 24
159
Felix Fietkau066dae92010-11-07 14:59:39 +0100160enum ath_hw_txq_subtype {
161 ATH_TXQ_AC_BE = 0,
162 ATH_TXQ_AC_BK = 1,
163 ATH_TXQ_AC_VI = 2,
164 ATH_TXQ_AC_VO = 3,
165};
166
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400167enum ath_ini_subsys {
168 ATH_INI_PRE = 0,
169 ATH_INI_CORE,
170 ATH_INI_POST,
171 ATH_INI_NUM_SPLIT,
172};
173
Sujith394cf0a2009-02-09 13:26:54 +0530174enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200175 ATH9K_HW_CAP_HT = BIT(0),
176 ATH9K_HW_CAP_RFSILENT = BIT(1),
177 ATH9K_HW_CAP_CST = BIT(2),
178 ATH9K_HW_CAP_ENHANCEDPM = BIT(3),
179 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
180 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
181 ATH9K_HW_CAP_EDMA = BIT(6),
182 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
183 ATH9K_HW_CAP_LDPC = BIT(8),
184 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
185 ATH9K_HW_CAP_SGI_20 = BIT(10),
186 ATH9K_HW_CAP_PAPRD = BIT(11),
187 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200188 ATH9K_HW_CAP_2GHZ = BIT(13),
189 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530190 ATH9K_HW_CAP_APM = BIT(15),
Sujith394cf0a2009-02-09 13:26:54 +0530191};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700192
Sujith394cf0a2009-02-09 13:26:54 +0530193struct ath9k_hw_capabilities {
194 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530195 u16 total_queues;
196 u16 keycache_size;
197 u16 low_5ghz_chan, high_5ghz_chan;
198 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530199 u16 rts_aggr_limit;
200 u8 tx_chainmask;
201 u8 rx_chainmask;
202 u16 tx_triglevel_max;
203 u16 reg_cap;
204 u8 num_gpio_pins;
205 u8 num_antcfg_2ghz;
206 u8 num_antcfg_5ghz;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400207 u8 rx_hp_qdepth;
208 u8 rx_lp_qdepth;
209 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400210 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400211 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800212 u16 pcie_lcr_offset;
213 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530214};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700215
Sujith394cf0a2009-02-09 13:26:54 +0530216struct ath9k_ops_config {
217 int dma_beacon_response_time;
218 int sw_beacon_response_time;
219 int additional_swba_backoff;
220 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400221 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530222 u8 pcie_powersave_enable;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400223 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530224 u8 pcie_clock_req;
225 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530226 u8 analog_shiftreg;
227 u8 ht_enable;
228 u32 ofdm_trig_low;
229 u32 ofdm_trig_high;
230 u32 cck_trig_high;
231 u32 cck_trig_low;
232 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530233 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530234 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400235 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530236#define SPUR_DISABLE 0
237#define SPUR_ENABLE_IOCTL 1
238#define SPUR_ENABLE_EEPROM 2
239#define AR_EEPROM_MODAL_SPURS 5
240#define AR_SPUR_5413_1 1640
241#define AR_SPUR_5413_2 1200
242#define AR_NO_SPUR 0x8000
243#define AR_BASE_FREQ_2GHZ 2300
244#define AR_BASE_FREQ_5GHZ 4900
245#define AR_SPUR_FEEQ_BOUND_HT40 19
246#define AR_SPUR_FEEQ_BOUND_HT20 10
247 int spurmode;
248 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500249 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400250 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530251};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700252
Sujith394cf0a2009-02-09 13:26:54 +0530253enum ath9k_int {
254 ATH9K_INT_RX = 0x00000001,
255 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400256 ATH9K_INT_RXHP = 0x00000001,
257 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530258 ATH9K_INT_RXNOFRM = 0x00000008,
259 ATH9K_INT_RXEOL = 0x00000010,
260 ATH9K_INT_RXORN = 0x00000020,
261 ATH9K_INT_TX = 0x00000040,
262 ATH9K_INT_TXDESC = 0x00000080,
263 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400264 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530265 ATH9K_INT_TXURN = 0x00000800,
266 ATH9K_INT_MIB = 0x00001000,
267 ATH9K_INT_RXPHY = 0x00004000,
268 ATH9K_INT_RXKCM = 0x00008000,
269 ATH9K_INT_SWBA = 0x00010000,
270 ATH9K_INT_BMISS = 0x00040000,
271 ATH9K_INT_BNR = 0x00100000,
272 ATH9K_INT_TIM = 0x00200000,
273 ATH9K_INT_DTIM = 0x00400000,
274 ATH9K_INT_DTIMSYNC = 0x00800000,
275 ATH9K_INT_GPIO = 0x01000000,
276 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530277 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530278 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530279 ATH9K_INT_CST = 0x10000000,
280 ATH9K_INT_GTT = 0x20000000,
281 ATH9K_INT_FATAL = 0x40000000,
282 ATH9K_INT_GLOBAL = 0x80000000,
283 ATH9K_INT_BMISC = ATH9K_INT_TIM |
284 ATH9K_INT_DTIM |
285 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530286 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530287 ATH9K_INT_CABEND,
288 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
289 ATH9K_INT_RXDESC |
290 ATH9K_INT_RXEOL |
291 ATH9K_INT_RXORN |
292 ATH9K_INT_TXURN |
293 ATH9K_INT_TXDESC |
294 ATH9K_INT_MIB |
295 ATH9K_INT_RXPHY |
296 ATH9K_INT_RXKCM |
297 ATH9K_INT_SWBA |
298 ATH9K_INT_BMISS |
299 ATH9K_INT_GPIO,
300 ATH9K_INT_NOCARD = 0xffffffff
301};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700302
Sujith394cf0a2009-02-09 13:26:54 +0530303#define CHANNEL_CW_INT 0x00002
304#define CHANNEL_CCK 0x00020
305#define CHANNEL_OFDM 0x00040
306#define CHANNEL_2GHZ 0x00080
307#define CHANNEL_5GHZ 0x00100
308#define CHANNEL_PASSIVE 0x00200
309#define CHANNEL_DYN 0x00400
310#define CHANNEL_HALF 0x04000
311#define CHANNEL_QUARTER 0x08000
312#define CHANNEL_HT20 0x10000
313#define CHANNEL_HT40PLUS 0x20000
314#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700315
Sujith394cf0a2009-02-09 13:26:54 +0530316#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
317#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
318#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
319#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
320#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
321#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
322#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
323#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
324#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
325#define CHANNEL_ALL \
326 (CHANNEL_OFDM| \
327 CHANNEL_CCK| \
328 CHANNEL_2GHZ | \
329 CHANNEL_5GHZ | \
330 CHANNEL_HT20 | \
331 CHANNEL_HT40PLUS | \
332 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700333
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200334struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530335 u16 channel;
336 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530337 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530338 int8_t iCoff;
339 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400340 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200341 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200342 bool nfcal_interference;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400343 u16 small_signal_gain[AR9300_MAX_CHAINS];
344 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200345 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
346};
347
348struct ath9k_channel {
349 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200350 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200351 u16 channel;
352 u32 channelFlags;
353 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200354 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530355};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700356
Sujith394cf0a2009-02-09 13:26:54 +0530357#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
358 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
359 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
360 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
361#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
362#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
363#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530364#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
365#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400366#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530367 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400368 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700369
Sujith394cf0a2009-02-09 13:26:54 +0530370/* These macros check chanmode and not channelFlags */
371#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
372#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
373 ((_c)->chanmode == CHANNEL_G_HT20))
374#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
375 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
376 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
377 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
378#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700379
Sujith394cf0a2009-02-09 13:26:54 +0530380enum ath9k_power_mode {
381 ATH9K_PM_AWAKE = 0,
382 ATH9K_PM_FULL_SLEEP,
383 ATH9K_PM_NETWORK_SLEEP,
384 ATH9K_PM_UNDEFINED
385};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386
Sujith394cf0a2009-02-09 13:26:54 +0530387enum ath9k_tp_scale {
388 ATH9K_TP_SCALE_MAX = 0,
389 ATH9K_TP_SCALE_50,
390 ATH9K_TP_SCALE_25,
391 ATH9K_TP_SCALE_12,
392 ATH9K_TP_SCALE_MIN
393};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700394
Sujith394cf0a2009-02-09 13:26:54 +0530395enum ser_reg_mode {
396 SER_REG_MODE_OFF = 0,
397 SER_REG_MODE_ON = 1,
398 SER_REG_MODE_AUTO = 2,
399};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400401enum ath9k_rx_qtype {
402 ATH9K_RX_QUEUE_HP,
403 ATH9K_RX_QUEUE_LP,
404 ATH9K_RX_QUEUE_MAX,
405};
406
Sujith394cf0a2009-02-09 13:26:54 +0530407struct ath9k_beacon_state {
408 u32 bs_nexttbtt;
409 u32 bs_nextdtim;
410 u32 bs_intval;
411#define ATH9K_BEACON_PERIOD 0x0000ffff
412#define ATH9K_BEACON_ENA 0x00800000
413#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530414#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530415 u32 bs_dtimperiod;
416 u16 bs_cfpperiod;
417 u16 bs_cfpmaxduration;
418 u32 bs_cfpnext;
419 u16 bs_timoffset;
420 u16 bs_bmissthreshold;
421 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530422 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530423};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700424
Sujith394cf0a2009-02-09 13:26:54 +0530425struct chan_centers {
426 u16 synth_center;
427 u16 ctl_center;
428 u16 ext_center;
429};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430
Sujith394cf0a2009-02-09 13:26:54 +0530431enum {
432 ATH9K_RESET_POWER_ON,
433 ATH9K_RESET_WARM,
434 ATH9K_RESET_COLD,
435};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
Sujithd535a422009-02-09 13:27:06 +0530437struct ath9k_hw_version {
438 u32 magic;
439 u16 devid;
440 u16 subvendorid;
441 u32 macVersion;
442 u16 macRev;
443 u16 phyRev;
444 u16 analog5GhzRev;
445 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530446 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530447};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700448
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530449/* Generic TSF timer definitions */
450
451#define ATH_MAX_GEN_TIMER 16
452
453#define AR_GENTMR_BIT(_index) (1 << (_index))
454
455/*
Walter Goldens77c20612010-05-18 04:44:54 -0700456 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530457 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
458 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530459#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530460
461struct ath_gen_timer_configuration {
462 u32 next_addr;
463 u32 period_addr;
464 u32 mode_addr;
465 u32 mode_mask;
466};
467
468struct ath_gen_timer {
469 void (*trigger)(void *arg);
470 void (*overflow)(void *arg);
471 void *arg;
472 u8 index;
473};
474
475struct ath_gen_timer_table {
476 u32 gen_timer_index[32];
477 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
478 union {
479 unsigned long timer_bits;
480 u16 val;
481 } timer_mask;
482};
483
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700484struct ath_hw_antcomb_conf {
485 u8 main_lna_conf;
486 u8 alt_lna_conf;
487 u8 fast_div_bias;
488};
489
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400490/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100491 * struct ath_hw_radar_conf - radar detection initialization parameters
492 *
493 * @pulse_inband: threshold for checking the ratio of in-band power
494 * to total power for short radar pulses (half dB steps)
495 * @pulse_inband_step: threshold for checking an in-band power to total
496 * power ratio increase for short radar pulses (half dB steps)
497 * @pulse_height: threshold for detecting the beginning of a short
498 * radar pulse (dB step)
499 * @pulse_rssi: threshold for detecting if a short radar pulse is
500 * gone (dB step)
501 * @pulse_maxlen: maximum pulse length (0.8 us steps)
502 *
503 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
504 * @radar_inband: threshold for checking the ratio of in-band power
505 * to total power for long radar pulses (half dB steps)
506 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
507 *
508 * @ext_channel: enable extension channel radar detection
509 */
510struct ath_hw_radar_conf {
511 unsigned int pulse_inband;
512 unsigned int pulse_inband_step;
513 unsigned int pulse_height;
514 unsigned int pulse_rssi;
515 unsigned int pulse_maxlen;
516
517 unsigned int radar_rssi;
518 unsigned int radar_inband;
519 int fir_power;
520
521 bool ext_channel;
522};
523
524/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400525 * struct ath_hw_private_ops - callbacks used internally by hardware code
526 *
527 * This structure contains private callbacks designed to only be used internally
528 * by the hardware core.
529 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400530 * @init_cal_settings: setup types of calibrations supported
531 * @init_cal: starts actual calibration
532 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400533 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400534 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400535 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400536 *
537 * @rf_set_freq: change frequency
538 * @spur_mitigate_freq: spur mitigation
539 * @rf_alloc_ext_banks:
540 * @rf_free_ext_banks:
541 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400542 * @compute_pll_control: compute the PLL control value to use for
543 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400544 * @setup_calibration: set up calibration
545 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400546 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400547 * @ani_cache_ini_regs: cache the values for ANI from the initial
548 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400549 */
550struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400551 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400552 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400553 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
554
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400555 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400556 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400557 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400558 void (*setup_calibration)(struct ath_hw *ah,
559 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400560
561 /* PHY ops */
562 int (*rf_set_freq)(struct ath_hw *ah,
563 struct ath9k_channel *chan);
564 void (*spur_mitigate_freq)(struct ath_hw *ah,
565 struct ath9k_channel *chan);
566 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
567 void (*rf_free_ext_banks)(struct ath_hw *ah);
568 bool (*set_rf_regs)(struct ath_hw *ah,
569 struct ath9k_channel *chan,
570 u16 modesIndex);
571 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
572 void (*init_bb)(struct ath_hw *ah,
573 struct ath9k_channel *chan);
574 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
575 void (*olc_init)(struct ath_hw *ah);
576 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
577 void (*mark_phy_inactive)(struct ath_hw *ah);
578 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
579 bool (*rfbus_req)(struct ath_hw *ah);
580 void (*rfbus_done)(struct ath_hw *ah);
581 void (*enable_rfkill)(struct ath_hw *ah);
582 void (*restore_chainmask)(struct ath_hw *ah);
583 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400584 u32 (*compute_pll_control)(struct ath_hw *ah,
585 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400586 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
587 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400588 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100589 void (*set_radar_params)(struct ath_hw *ah,
590 struct ath_hw_radar_conf *conf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400591
592 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400593 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400594};
595
596/**
597 * struct ath_hw_ops - callbacks used by hardware code and driver code
598 *
599 * This structure contains callbacks designed to to be used internally by
600 * hardware code and also by the lower level driver.
601 *
602 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400603 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400604 */
605struct ath_hw_ops {
606 void (*config_pci_powersave)(struct ath_hw *ah,
607 int restore,
608 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400609 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400610 void (*set_desc_link)(void *ds, u32 link);
611 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400612 bool (*calibrate)(struct ath_hw *ah,
613 struct ath9k_channel *chan,
614 u8 rxchainmask,
615 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400616 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400617 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
618 bool is_firstseg, bool is_is_lastseg,
619 const void *ds0, dma_addr_t buf_addr,
620 unsigned int qcu);
621 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
622 struct ath_tx_status *ts);
623 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
624 u32 pktLen, enum ath9k_pkt_type type,
625 u32 txPower, u32 keyIx,
626 enum ath9k_key_type keyType,
627 u32 flags);
628 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
629 void *lastds,
630 u32 durUpdateEn, u32 rtsctsRate,
631 u32 rtsctsDuration,
632 struct ath9k_11n_rate_series series[],
633 u32 nseries, u32 flags);
634 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
635 u32 aggrLen);
636 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
637 u32 numDelims);
638 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
639 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
640 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
641 u32 burstDuration);
642 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
643 u32 vmf);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400644};
645
Felix Fietkauf2552e22010-07-02 00:09:50 +0200646struct ath_nf_limits {
647 s16 max;
648 s16 min;
649 s16 nominal;
650};
651
Sujithcbe61d82009-02-09 13:27:12 +0530652struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700653 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700654 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530655 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530656 struct ath9k_ops_config config;
657 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200658 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530659 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530660
Sujithcbe61d82009-02-09 13:27:12 +0530661 union {
662 struct ar5416_eeprom_def def;
663 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400664 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400665 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530666 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530667 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530668
669 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530670 bool is_pciexpress;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530671 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400672 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530673 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200674
Felix Fietkaubbacee12010-07-11 15:44:42 +0200675 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200676 struct ath_nf_limits nf_2g;
677 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530678 u16 rfsilent;
679 u32 rfkill_gpio;
680 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530681 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530682
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400683 bool htc_reset_init;
684
Sujith2660b812009-02-09 13:27:26 +0530685 enum nl80211_iftype opmode;
686 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530687
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200688 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530689 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530690 struct ar5416Stats stats;
691 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530692
Sujith2660b812009-02-09 13:27:26 +0530693 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400694 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500695 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530696 u32 txok_interrupt_mask;
697 u32 txerr_interrupt_mask;
698 u32 txdesc_interrupt_mask;
699 u32 txeol_interrupt_mask;
700 u32 txurn_interrupt_mask;
701 bool chip_fullsleep;
702 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530703
704 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200705 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530706 struct ath9k_cal_list iq_caldata;
707 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530708 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400709 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530710 struct ath9k_cal_list *cal_list;
711 struct ath9k_cal_list *cal_list_last;
712 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530713#define totalPowerMeasI meas0.unsign
714#define totalPowerMeasQ meas1.unsign
715#define totalIqCorrMeas meas2.sign
716#define totalAdcIOddPhase meas0.unsign
717#define totalAdcIEvenPhase meas1.unsign
718#define totalAdcQOddPhase meas2.unsign
719#define totalAdcQEvenPhase meas3.unsign
720#define totalAdcDcOffsetIOddPhase meas0.sign
721#define totalAdcDcOffsetIEvenPhase meas1.sign
722#define totalAdcDcOffsetQOddPhase meas2.sign
723#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700724 union {
725 u32 unsign[AR5416_MAX_CHAINS];
726 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530727 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700728 union {
729 u32 unsign[AR5416_MAX_CHAINS];
730 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530731 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700732 union {
733 u32 unsign[AR5416_MAX_CHAINS];
734 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530735 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700736 union {
737 u32 unsign[AR5416_MAX_CHAINS];
738 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530739 } meas3;
740 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530741
Sujith2660b812009-02-09 13:27:26 +0530742 u32 sta_id1_defaults;
743 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700744 enum {
745 AUTO_32KHZ,
746 USE_32KHZ,
747 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530748 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530749
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400750 /* Private to hardware code */
751 struct ath_hw_private_ops private_ops;
752 /* Accessed by the lower level driver */
753 struct ath_hw_ops ops;
754
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400755 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530756 u32 *analogBank0Data;
757 u32 *analogBank1Data;
758 u32 *analogBank2Data;
759 u32 *analogBank3Data;
760 u32 *analogBank6Data;
761 u32 *analogBank6TPCData;
762 u32 *analogBank7Data;
763 u32 *addac5416_21;
764 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530765
Felix Fietkau597a94b2010-04-26 15:04:37 -0400766 u8 txpower_limit;
Sujith2660b812009-02-09 13:27:26 +0530767 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100768 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530769 u32 beacon_interval;
770 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530771 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530772
773 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530774 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530775 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530776 int totalSizeDesired[5];
777 int coarse_high[5];
778 int coarse_low[5];
779 int firpwr[5];
780 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530781
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700782 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700783 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700784
Sujith2660b812009-02-09 13:27:26 +0530785 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530786 u8 txchainmask;
787 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530788
Felix Fietkauc5d08552010-11-13 20:22:41 +0100789 struct ath_hw_radar_conf radar_conf;
790
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530791 u32 originalGain[22];
792 int initPDADC;
793 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530794 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530795
Sujith2660b812009-02-09 13:27:26 +0530796 struct ar5416IniArray iniModes;
797 struct ar5416IniArray iniCommon;
798 struct ar5416IniArray iniBank0;
799 struct ar5416IniArray iniBB_RfGain;
800 struct ar5416IniArray iniBank1;
801 struct ar5416IniArray iniBank2;
802 struct ar5416IniArray iniBank3;
803 struct ar5416IniArray iniBank6;
804 struct ar5416IniArray iniBank6TPC;
805 struct ar5416IniArray iniBank7;
806 struct ar5416IniArray iniAddac;
807 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400808 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530809 struct ar5416IniArray iniModesAdditional;
810 struct ar5416IniArray iniModesRxGain;
811 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400812 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530813 struct ar5416IniArray iniCckfirNormal;
814 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530815 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
816 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
817 struct ar5416IniArray iniModes_9271_ANI_reg;
818 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
819 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530820
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400821 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
822 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
823 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
824 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
825
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530826 u32 intr_gen_timer_trigger;
827 u32 intr_gen_timer_thresh;
828 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400829
830 struct ar9003_txs *ts_ring;
831 void *ts_start;
832 u32 ts_paddr_start;
833 u32 ts_paddr_end;
834 u16 ts_tail;
835 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400836
837 u32 bb_watchdog_last_status;
838 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400839
840 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
841 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400842 /*
843 * Store the permanent value of Reg 0x4004in WARegVal
844 * so we dont have to R/M/W. We should not be reading
845 * this register when in sleep states.
846 */
847 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800848
849 /* Enterprise mode cap */
850 u32 ent_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700851};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700852
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700853static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
854{
855 return &ah->common;
856}
857
858static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
859{
860 return &(ath9k_hw_common(ah)->regulatory);
861}
862
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400863static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
864{
865 return &ah->private_ops;
866}
867
868static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
869{
870 return &ah->ops;
871}
872
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700873/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530874const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530875void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700876int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530877int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200878 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100879int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400880u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700881
Sujith394cf0a2009-02-09 13:26:54 +0530882/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530883void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
884u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
885void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530886 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530887void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530888u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
889void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700890void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
891 struct ath_hw_antcomb_conf *antconf);
892void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
893 struct ath_hw_antcomb_conf *antconf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700894
Sujith394cf0a2009-02-09 13:26:54 +0530895/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530896bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530897u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530898bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400899u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100900 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530901 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530902void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530903 struct ath9k_channel *chan,
904 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530905u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
906void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
907bool ath9k_hw_phy_disable(struct ath_hw *ah);
908bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200909void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530910void ath9k_hw_setopmode(struct ath_hw *ah);
911void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700912void ath9k_hw_setbssidmask(struct ath_hw *ah);
913void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530914u64 ath9k_hw_gettsf64(struct ath_hw *ah);
915void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
916void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530917void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100918void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700919void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530920void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
921void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530922 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200923bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700924
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700925bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700926
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530927/* Generic hw timer primitives */
928struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
929 void (*trigger)(void *),
930 void (*overflow)(void *),
931 void *arg,
932 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700933void ath9k_hw_gen_timer_start(struct ath_hw *ah,
934 struct ath_gen_timer *timer,
935 u32 timer_next,
936 u32 timer_period);
937void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
938
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530939void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
940void ath_gen_timer_isr(struct ath_hw *hw);
941
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400942void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400943
Sujith05020d22010-03-17 14:25:23 +0530944/* HTC */
945void ath9k_hw_htc_resetinit(struct ath_hw *ah);
946
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400947/* PHY */
948void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
949 u32 *coef_mantissa, u32 *coef_exponent);
950
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400951/*
952 * Code Specific to AR5008, AR9001 or AR9002,
953 * we stuff these here to avoid callbacks for AR9003.
954 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400955void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400956int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400957void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530958void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400959void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400960
Felix Fietkau641d9922010-04-15 17:38:49 -0400961/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400962 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400963 * for older families
964 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400965void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
966void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
967void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400968void ar9003_paprd_enable(struct ath_hw *ah, bool val);
969void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200970 struct ath9k_hw_cal_data *caldata,
971 int chain);
972int ar9003_paprd_create_curve(struct ath_hw *ah,
973 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400974int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
975int ar9003_paprd_init_table(struct ath_hw *ah);
976bool ar9003_paprd_is_done(struct ath_hw *ah);
977void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -0400978
979/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400980void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400981void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
982void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400983
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400984void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
985void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
986
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400987void ar9002_hw_attach_ops(struct ath_hw *ah);
988void ar9003_hw_attach_ops(struct ath_hw *ah);
989
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +0530990void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400991/*
992 * ANI work can be shared between all families but a next
993 * generation implementation of ANI will be used only for AR9003 only
994 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400995 * next generation ANI. Feel free to start testing it though for the
996 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400997 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400998extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +0200999void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001000void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001001void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001002
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +05301003#define ATH_PCIE_CAP_LINK_CTRL 0x70
1004#define ATH_PCIE_CAP_LINK_L0S 1
1005#define ATH_PCIE_CAP_LINK_L1 2
1006
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001007#define ATH9K_CLOCK_RATE_CCK 22
1008#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1009#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1010#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1011
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001012#endif