blob: 6c6d47b0ed1b3c9d84ef529f2baea8cd6392122d [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -070033#include "../debug.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040036
Sujith394cf0a2009-02-09 13:26:54 +053037#define AR5416_DEVID_PCI 0x0023
38#define AR5416_DEVID_PCIE 0x0024
39#define AR9160_DEVID_PCI 0x0027
40#define AR9280_DEVID_PCI 0x0029
41#define AR9280_DEVID_PCIE 0x002a
42#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050043#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040044#define AR9287_DEVID_PCI 0x002d
45#define AR9287_DEVID_PCIE 0x002e
46#define AR9300_DEVID_PCIE 0x0030
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040047
Sujith394cf0a2009-02-09 13:26:54 +053048#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR_SUBVENDOR_ID_NOG 0x0e11
51#define AR_SUBVENDOR_ID_NEW_A 0x7065
52#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070053
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053054#define AR9280_COEX2WIRE_SUBSYSID 0x309b
55#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
56#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
57
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070058#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
59
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070060#define ATH_DEFAULT_NOISE_FLOOR -95
61
John W. Linville04658fb2009-11-13 13:12:59 -050062#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070063
Sujith394cf0a2009-02-09 13:26:54 +053064/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070065#define REG_WRITE(_ah, _reg, _val) \
66 ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
67
68#define REG_READ(_ah, _reg) \
69 ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070
Sujith20b3efd2010-04-16 11:53:55 +053071#define ENABLE_REGWRITE_BUFFER(_ah) \
72 do { \
73 if (AR_SREV_9271(_ah)) \
74 ath9k_hw_common(_ah)->ops->enable_write_buffer((_ah)); \
75 } while (0)
76
77#define DISABLE_REGWRITE_BUFFER(_ah) \
78 do { \
79 if (AR_SREV_9271(_ah)) \
80 ath9k_hw_common(_ah)->ops->disable_write_buffer((_ah)); \
81 } while (0)
82
83#define REGWRITE_BUFFER_FLUSH(_ah) \
84 do { \
85 if (AR_SREV_9271(_ah)) \
86 ath9k_hw_common(_ah)->ops->write_flush((_ah)); \
87 } while (0)
88
Sujith394cf0a2009-02-09 13:26:54 +053089#define SM(_v, _f) (((_v) << _f##_S) & _f)
90#define MS(_v, _f) (((_v) & _f) >> _f##_S)
91#define REG_RMW(_a, _r, _set, _clr) \
92 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
93#define REG_RMW_FIELD(_a, _r, _f, _v) \
94 REG_WRITE(_a, _r, \
95 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -040096#define REG_READ_FIELD(_a, _r, _f) \
97 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +053098#define REG_SET_BIT(_a, _r, _f) \
99 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
100#define REG_CLR_BIT(_a, _r, _f) \
101 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700102
Sujith394cf0a2009-02-09 13:26:54 +0530103#define DO_DELAY(x) do { \
104 if ((++(x) % 64) == 0) \
105 udelay(1); \
106 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107
Sujith394cf0a2009-02-09 13:26:54 +0530108#define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
109 int r; \
110 for (r = 0; r < ((iniarray)->ia_rows); r++) { \
111 REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
112 INI_RA((iniarray), r, (column))); \
113 DO_DELAY(regWr); \
114 } \
115 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujith394cf0a2009-02-09 13:26:54 +0530117#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
118#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
119#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
120#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530121#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530122#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
123#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124
Sujith394cf0a2009-02-09 13:26:54 +0530125#define AR_GPIOD_MASK 0x00001FFF
126#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define BASE_ACTIVATE_DELAY 100
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +0530129#define RTC_PLL_SETTLE_DELAY 100
Sujith394cf0a2009-02-09 13:26:54 +0530130#define COEF_SCALE_S 24
131#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Sujith394cf0a2009-02-09 13:26:54 +0530133#define ATH9K_ANTENNA0_CHAINMASK 0x1
134#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH9K_NUM_DMA_DEBUG_REGS 8
137#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700138
Sujith394cf0a2009-02-09 13:26:54 +0530139#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530140#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200141#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530142#define AH_TIME_QUANTUM 10
143#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530144#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530145#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define CAB_TIMEOUT_VAL 10
148#define BEACON_TIMEOUT_VAL 10
149#define MIN_BEACON_TIMEOUT_VAL 1
150#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define INIT_CONFIG_STATUS 0x00000000
153#define INIT_RSSI_THR 0x00000700
154#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155
Sujith394cf0a2009-02-09 13:26:54 +0530156#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400158#define ATH9K_HW_RX_HP_QDEPTH 16
159#define ATH9K_HW_RX_LP_QDEPTH 128
160
Felix Fietkau717f6be2010-06-12 00:34:00 -0400161#define PAPRD_GAIN_TABLE_ENTRIES 32
162#define PAPRD_TABLE_SZ 24
163
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400164enum ath_ini_subsys {
165 ATH_INI_PRE = 0,
166 ATH_INI_CORE,
167 ATH_INI_POST,
168 ATH_INI_NUM_SPLIT,
169};
170
Sujith394cf0a2009-02-09 13:26:54 +0530171enum wireless_mode {
172 ATH9K_MODE_11A = 0,
Luis R. Rodriguezb9b6e152009-07-14 20:14:03 -0400173 ATH9K_MODE_11G,
174 ATH9K_MODE_11NA_HT20,
175 ATH9K_MODE_11NG_HT20,
176 ATH9K_MODE_11NA_HT40PLUS,
177 ATH9K_MODE_11NA_HT40MINUS,
178 ATH9K_MODE_11NG_HT40PLUS,
179 ATH9K_MODE_11NG_HT40MINUS,
180 ATH9K_MODE_MAX,
Sujith394cf0a2009-02-09 13:26:54 +0530181};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700182
Sujith394cf0a2009-02-09 13:26:54 +0530183enum ath9k_hw_caps {
Sujithbdbdf462009-03-30 15:28:22 +0530184 ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
185 ATH9K_HW_CAP_MIC_CKIP = BIT(1),
186 ATH9K_HW_CAP_MIC_TKIP = BIT(2),
187 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
188 ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
189 ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
190 ATH9K_HW_CAP_VEOL = BIT(6),
191 ATH9K_HW_CAP_BSSIDMASK = BIT(7),
192 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
193 ATH9K_HW_CAP_HT = BIT(9),
194 ATH9K_HW_CAP_GTT = BIT(10),
195 ATH9K_HW_CAP_FASTCC = BIT(11),
196 ATH9K_HW_CAP_RFSILENT = BIT(12),
197 ATH9K_HW_CAP_CST = BIT(13),
198 ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
199 ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
200 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -0400201 ATH9K_HW_CAP_EDMA = BIT(17),
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -0400202 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(18),
Luis R. Rodriguezce018052010-04-15 17:39:38 -0400203 ATH9K_HW_CAP_LDPC = BIT(19),
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400204 ATH9K_HW_CAP_FASTCLOCK = BIT(20),
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700205 ATH9K_HW_CAP_SGI_20 = BIT(21),
Felix Fietkau49352502010-06-12 00:33:59 -0400206 ATH9K_HW_CAP_PAPRD = BIT(22),
Sujith394cf0a2009-02-09 13:26:54 +0530207};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700208
Sujith394cf0a2009-02-09 13:26:54 +0530209struct ath9k_hw_capabilities {
210 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
211 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
212 u16 total_queues;
213 u16 keycache_size;
214 u16 low_5ghz_chan, high_5ghz_chan;
215 u16 low_2ghz_chan, high_2ghz_chan;
Sujith394cf0a2009-02-09 13:26:54 +0530216 u16 rts_aggr_limit;
217 u8 tx_chainmask;
218 u8 rx_chainmask;
219 u16 tx_triglevel_max;
220 u16 reg_cap;
221 u8 num_gpio_pins;
222 u8 num_antcfg_2ghz;
223 u8 num_antcfg_5ghz;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400224 u8 rx_hp_qdepth;
225 u8 rx_lp_qdepth;
226 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400227 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400228 u8 txs_len;
Sujith394cf0a2009-02-09 13:26:54 +0530229};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700230
Sujith394cf0a2009-02-09 13:26:54 +0530231struct ath9k_ops_config {
232 int dma_beacon_response_time;
233 int sw_beacon_response_time;
234 int additional_swba_backoff;
235 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400236 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530237 u8 pcie_powersave_enable;
Sujith394cf0a2009-02-09 13:26:54 +0530238 u8 pcie_clock_req;
239 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530240 u8 analog_shiftreg;
241 u8 ht_enable;
242 u32 ofdm_trig_low;
243 u32 ofdm_trig_high;
244 u32 cck_trig_high;
245 u32 cck_trig_low;
246 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530247 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530248 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400249 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530250#define SPUR_DISABLE 0
251#define SPUR_ENABLE_IOCTL 1
252#define SPUR_ENABLE_EEPROM 2
253#define AR_EEPROM_MODAL_SPURS 5
254#define AR_SPUR_5413_1 1640
255#define AR_SPUR_5413_2 1200
256#define AR_NO_SPUR 0x8000
257#define AR_BASE_FREQ_2GHZ 2300
258#define AR_BASE_FREQ_5GHZ 4900
259#define AR_SPUR_FEEQ_BOUND_HT40 19
260#define AR_SPUR_FEEQ_BOUND_HT20 10
261 int spurmode;
262 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500263 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400264 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530265};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700266
Sujith394cf0a2009-02-09 13:26:54 +0530267enum ath9k_int {
268 ATH9K_INT_RX = 0x00000001,
269 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400270 ATH9K_INT_RXHP = 0x00000001,
271 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530272 ATH9K_INT_RXNOFRM = 0x00000008,
273 ATH9K_INT_RXEOL = 0x00000010,
274 ATH9K_INT_RXORN = 0x00000020,
275 ATH9K_INT_TX = 0x00000040,
276 ATH9K_INT_TXDESC = 0x00000080,
277 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400278 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530279 ATH9K_INT_TXURN = 0x00000800,
280 ATH9K_INT_MIB = 0x00001000,
281 ATH9K_INT_RXPHY = 0x00004000,
282 ATH9K_INT_RXKCM = 0x00008000,
283 ATH9K_INT_SWBA = 0x00010000,
284 ATH9K_INT_BMISS = 0x00040000,
285 ATH9K_INT_BNR = 0x00100000,
286 ATH9K_INT_TIM = 0x00200000,
287 ATH9K_INT_DTIM = 0x00400000,
288 ATH9K_INT_DTIMSYNC = 0x00800000,
289 ATH9K_INT_GPIO = 0x01000000,
290 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530291 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530292 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530293 ATH9K_INT_CST = 0x10000000,
294 ATH9K_INT_GTT = 0x20000000,
295 ATH9K_INT_FATAL = 0x40000000,
296 ATH9K_INT_GLOBAL = 0x80000000,
297 ATH9K_INT_BMISC = ATH9K_INT_TIM |
298 ATH9K_INT_DTIM |
299 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530300 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530301 ATH9K_INT_CABEND,
302 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
303 ATH9K_INT_RXDESC |
304 ATH9K_INT_RXEOL |
305 ATH9K_INT_RXORN |
306 ATH9K_INT_TXURN |
307 ATH9K_INT_TXDESC |
308 ATH9K_INT_MIB |
309 ATH9K_INT_RXPHY |
310 ATH9K_INT_RXKCM |
311 ATH9K_INT_SWBA |
312 ATH9K_INT_BMISS |
313 ATH9K_INT_GPIO,
314 ATH9K_INT_NOCARD = 0xffffffff
315};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700316
Sujith394cf0a2009-02-09 13:26:54 +0530317#define CHANNEL_CW_INT 0x00002
318#define CHANNEL_CCK 0x00020
319#define CHANNEL_OFDM 0x00040
320#define CHANNEL_2GHZ 0x00080
321#define CHANNEL_5GHZ 0x00100
322#define CHANNEL_PASSIVE 0x00200
323#define CHANNEL_DYN 0x00400
324#define CHANNEL_HALF 0x04000
325#define CHANNEL_QUARTER 0x08000
326#define CHANNEL_HT20 0x10000
327#define CHANNEL_HT40PLUS 0x20000
328#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700329
Sujith394cf0a2009-02-09 13:26:54 +0530330#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
331#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
332#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
333#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
334#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
335#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
336#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
337#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
338#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
339#define CHANNEL_ALL \
340 (CHANNEL_OFDM| \
341 CHANNEL_CCK| \
342 CHANNEL_2GHZ | \
343 CHANNEL_5GHZ | \
344 CHANNEL_HT20 | \
345 CHANNEL_HT40PLUS | \
346 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700347
Sujith394cf0a2009-02-09 13:26:54 +0530348struct ath9k_channel {
349 struct ieee80211_channel *chan;
350 u16 channel;
351 u32 channelFlags;
352 u32 chanmode;
353 int32_t CalValid;
354 bool oneTimeCalsDone;
355 int8_t iCoff;
356 int8_t qCoff;
357 int16_t rawNoiseFloor;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400358 bool paprd_done;
359 u16 small_signal_gain[AR9300_MAX_CHAINS];
360 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Sujith394cf0a2009-02-09 13:26:54 +0530361};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700362
Sujith394cf0a2009-02-09 13:26:54 +0530363#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
364 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
365 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
366 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
367#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
368#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
369#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530370#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
371#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400372#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530373 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400374 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700375
Sujith394cf0a2009-02-09 13:26:54 +0530376/* These macros check chanmode and not channelFlags */
377#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
378#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
379 ((_c)->chanmode == CHANNEL_G_HT20))
380#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
381 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
382 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
383 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
384#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385
Sujith394cf0a2009-02-09 13:26:54 +0530386enum ath9k_power_mode {
387 ATH9K_PM_AWAKE = 0,
388 ATH9K_PM_FULL_SLEEP,
389 ATH9K_PM_NETWORK_SLEEP,
390 ATH9K_PM_UNDEFINED
391};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392
Sujith394cf0a2009-02-09 13:26:54 +0530393enum ath9k_tp_scale {
394 ATH9K_TP_SCALE_MAX = 0,
395 ATH9K_TP_SCALE_50,
396 ATH9K_TP_SCALE_25,
397 ATH9K_TP_SCALE_12,
398 ATH9K_TP_SCALE_MIN
399};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700400
Sujith394cf0a2009-02-09 13:26:54 +0530401enum ser_reg_mode {
402 SER_REG_MODE_OFF = 0,
403 SER_REG_MODE_ON = 1,
404 SER_REG_MODE_AUTO = 2,
405};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700406
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400407enum ath9k_rx_qtype {
408 ATH9K_RX_QUEUE_HP,
409 ATH9K_RX_QUEUE_LP,
410 ATH9K_RX_QUEUE_MAX,
411};
412
Sujith394cf0a2009-02-09 13:26:54 +0530413struct ath9k_beacon_state {
414 u32 bs_nexttbtt;
415 u32 bs_nextdtim;
416 u32 bs_intval;
417#define ATH9K_BEACON_PERIOD 0x0000ffff
418#define ATH9K_BEACON_ENA 0x00800000
419#define ATH9K_BEACON_RESET_TSF 0x01000000
Sujith4af9cf42009-02-12 10:06:47 +0530420#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530421 u32 bs_dtimperiod;
422 u16 bs_cfpperiod;
423 u16 bs_cfpmaxduration;
424 u32 bs_cfpnext;
425 u16 bs_timoffset;
426 u16 bs_bmissthreshold;
427 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530428 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530429};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430
Sujith394cf0a2009-02-09 13:26:54 +0530431struct chan_centers {
432 u16 synth_center;
433 u16 ctl_center;
434 u16 ext_center;
435};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700436
Sujith394cf0a2009-02-09 13:26:54 +0530437enum {
438 ATH9K_RESET_POWER_ON,
439 ATH9K_RESET_WARM,
440 ATH9K_RESET_COLD,
441};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442
Sujithd535a422009-02-09 13:27:06 +0530443struct ath9k_hw_version {
444 u32 magic;
445 u16 devid;
446 u16 subvendorid;
447 u32 macVersion;
448 u16 macRev;
449 u16 phyRev;
450 u16 analog5GhzRev;
451 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530452 u16 subsysid;
Sujithd535a422009-02-09 13:27:06 +0530453};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530455/* Generic TSF timer definitions */
456
457#define ATH_MAX_GEN_TIMER 16
458
459#define AR_GENTMR_BIT(_index) (1 << (_index))
460
461/*
Walter Goldens77c20612010-05-18 04:44:54 -0700462 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530463 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
464 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530465#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530466
467struct ath_gen_timer_configuration {
468 u32 next_addr;
469 u32 period_addr;
470 u32 mode_addr;
471 u32 mode_mask;
472};
473
474struct ath_gen_timer {
475 void (*trigger)(void *arg);
476 void (*overflow)(void *arg);
477 void *arg;
478 u8 index;
479};
480
481struct ath_gen_timer_table {
482 u32 gen_timer_index[32];
483 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
484 union {
485 unsigned long timer_bits;
486 u16 val;
487 } timer_mask;
488};
489
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400490/**
491 * struct ath_hw_private_ops - callbacks used internally by hardware code
492 *
493 * This structure contains private callbacks designed to only be used internally
494 * by the hardware core.
495 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400496 * @init_cal_settings: setup types of calibrations supported
497 * @init_cal: starts actual calibration
498 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400499 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400500 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400501 * @macversion_supported: If this specific mac revision is supported
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400502 *
503 * @rf_set_freq: change frequency
504 * @spur_mitigate_freq: spur mitigation
505 * @rf_alloc_ext_banks:
506 * @rf_free_ext_banks:
507 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400508 * @compute_pll_control: compute the PLL control value to use for
509 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400510 * @setup_calibration: set up calibration
511 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguez77d6d392010-04-15 17:39:09 -0400512 * @loadnf: load noise floor read from each chain on the CCA registers
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400513 *
514 * @ani_reset: reset ANI parameters to default values
515 * @ani_lower_immunity: lower the noise immunity level. The level controls
516 * the power-based packet detection on hardware. If a power jump is
517 * detected the adapter takes it as an indication that a packet has
518 * arrived. The level ranges from 0-5. Each level corresponds to a
519 * few dB more of noise immunity. If you have a strong time-varying
520 * interference that is causing false detections (OFDM timing errors or
521 * CCK timing errors) the level can be increased.
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400522 * @ani_cache_ini_regs: cache the values for ANI from the initial
523 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400524 */
525struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400526 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400527 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400528 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
529
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400530 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400531 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400532 bool (*macversion_supported)(u32 macversion);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400533 void (*setup_calibration)(struct ath_hw *ah,
534 struct ath9k_cal_list *currCal);
535 bool (*iscal_supported)(struct ath_hw *ah,
536 enum ath9k_cal_types calType);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400537
538 /* PHY ops */
539 int (*rf_set_freq)(struct ath_hw *ah,
540 struct ath9k_channel *chan);
541 void (*spur_mitigate_freq)(struct ath_hw *ah,
542 struct ath9k_channel *chan);
543 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
544 void (*rf_free_ext_banks)(struct ath_hw *ah);
545 bool (*set_rf_regs)(struct ath_hw *ah,
546 struct ath9k_channel *chan,
547 u16 modesIndex);
548 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
549 void (*init_bb)(struct ath_hw *ah,
550 struct ath9k_channel *chan);
551 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
552 void (*olc_init)(struct ath_hw *ah);
553 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
554 void (*mark_phy_inactive)(struct ath_hw *ah);
555 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
556 bool (*rfbus_req)(struct ath_hw *ah);
557 void (*rfbus_done)(struct ath_hw *ah);
558 void (*enable_rfkill)(struct ath_hw *ah);
559 void (*restore_chainmask)(struct ath_hw *ah);
560 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400561 u32 (*compute_pll_control)(struct ath_hw *ah,
562 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400563 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
564 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400565 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Luis R. Rodriguez77d6d392010-04-15 17:39:09 -0400566 void (*loadnf)(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400567
568 /* ANI */
Luis R. Rodriguez40346b62010-06-12 00:33:44 -0400569 void (*ani_reset)(struct ath_hw *ah, bool is_scanning);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400570 void (*ani_lower_immunity)(struct ath_hw *ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400571 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572};
573
574/**
575 * struct ath_hw_ops - callbacks used by hardware code and driver code
576 *
577 * This structure contains callbacks designed to to be used internally by
578 * hardware code and also by the lower level driver.
579 *
580 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400581 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400582 *
583 * @ani_proc_mib_event: process MIB events, this would happen upon specific ANI
584 * thresholds being reached or having overflowed.
585 * @ani_monitor: called periodically by the core driver to collect
586 * MIB stats and adjust ANI if specific thresholds have been reached.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400587 */
588struct ath_hw_ops {
589 void (*config_pci_powersave)(struct ath_hw *ah,
590 int restore,
591 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400592 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400593 void (*set_desc_link)(void *ds, u32 link);
594 void (*get_desc_link)(void *ds, u32 **link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400595 bool (*calibrate)(struct ath_hw *ah,
596 struct ath9k_channel *chan,
597 u8 rxchainmask,
598 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400599 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400600 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
601 bool is_firstseg, bool is_is_lastseg,
602 const void *ds0, dma_addr_t buf_addr,
603 unsigned int qcu);
604 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
605 struct ath_tx_status *ts);
606 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
607 u32 pktLen, enum ath9k_pkt_type type,
608 u32 txPower, u32 keyIx,
609 enum ath9k_key_type keyType,
610 u32 flags);
611 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
612 void *lastds,
613 u32 durUpdateEn, u32 rtsctsRate,
614 u32 rtsctsDuration,
615 struct ath9k_11n_rate_series series[],
616 u32 nseries, u32 flags);
617 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
618 u32 aggrLen);
619 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
620 u32 numDelims);
621 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
622 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
623 void (*set11n_burstduration)(struct ath_hw *ah, void *ds,
624 u32 burstDuration);
625 void (*set11n_virtualmorefrag)(struct ath_hw *ah, void *ds,
626 u32 vmf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400627
628 void (*ani_proc_mib_event)(struct ath_hw *ah);
629 void (*ani_monitor)(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400630};
631
Sujithcbe61d82009-02-09 13:27:12 +0530632struct ath_hw {
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700633 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700634 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530635 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530636 struct ath9k_ops_config config;
637 struct ath9k_hw_capabilities caps;
Sujith2660b812009-02-09 13:27:26 +0530638 struct ath9k_channel channels[38];
639 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530640
Sujithcbe61d82009-02-09 13:27:12 +0530641 union {
642 struct ar5416_eeprom_def def;
643 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400644 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400645 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530646 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530647 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530648
649 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530650 bool is_pciexpress;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400651 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530652 u16 tx_trig_level;
Felix Fietkau641d9922010-04-15 17:38:49 -0400653 s16 nf_2g_max;
654 s16 nf_2g_min;
655 s16 nf_5g_max;
656 s16 nf_5g_min;
Sujith2660b812009-02-09 13:27:26 +0530657 u16 rfsilent;
658 u32 rfkill_gpio;
659 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530660 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530661
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400662 bool htc_reset_init;
663
Sujith2660b812009-02-09 13:27:26 +0530664 enum nl80211_iftype opmode;
665 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530666
667 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
Sujitha13883b2009-08-26 08:39:40 +0530668 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530669 struct ar5416Stats stats;
670 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530671
Sujith2660b812009-02-09 13:27:26 +0530672 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400673 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500674 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530675 u32 txok_interrupt_mask;
676 u32 txerr_interrupt_mask;
677 u32 txdesc_interrupt_mask;
678 u32 txeol_interrupt_mask;
679 u32 txurn_interrupt_mask;
680 bool chip_fullsleep;
681 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530682
683 /* Calibration */
Sujithcbfe9462009-04-13 21:56:56 +0530684 enum ath9k_cal_types supp_cals;
685 struct ath9k_cal_list iq_caldata;
686 struct ath9k_cal_list adcgain_caldata;
687 struct ath9k_cal_list adcdc_calinitdata;
688 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400689 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530690 struct ath9k_cal_list *cal_list;
691 struct ath9k_cal_list *cal_list_last;
692 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530693#define totalPowerMeasI meas0.unsign
694#define totalPowerMeasQ meas1.unsign
695#define totalIqCorrMeas meas2.sign
696#define totalAdcIOddPhase meas0.unsign
697#define totalAdcIEvenPhase meas1.unsign
698#define totalAdcQOddPhase meas2.unsign
699#define totalAdcQEvenPhase meas3.unsign
700#define totalAdcDcOffsetIOddPhase meas0.sign
701#define totalAdcDcOffsetIEvenPhase meas1.sign
702#define totalAdcDcOffsetQOddPhase meas2.sign
703#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700704 union {
705 u32 unsign[AR5416_MAX_CHAINS];
706 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530707 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700708 union {
709 u32 unsign[AR5416_MAX_CHAINS];
710 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530711 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700712 union {
713 u32 unsign[AR5416_MAX_CHAINS];
714 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530715 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700716 union {
717 u32 unsign[AR5416_MAX_CHAINS];
718 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530719 } meas3;
720 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530721
Sujith2660b812009-02-09 13:27:26 +0530722 u32 sta_id1_defaults;
723 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700724 enum {
725 AUTO_32KHZ,
726 USE_32KHZ,
727 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530728 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530729
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400730 /* Private to hardware code */
731 struct ath_hw_private_ops private_ops;
732 /* Accessed by the lower level driver */
733 struct ath_hw_ops ops;
734
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400735 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530736 u32 *analogBank0Data;
737 u32 *analogBank1Data;
738 u32 *analogBank2Data;
739 u32 *analogBank3Data;
740 u32 *analogBank6Data;
741 u32 *analogBank6TPCData;
742 u32 *analogBank7Data;
743 u32 *addac5416_21;
744 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530745
Felix Fietkau597a94b2010-04-26 15:04:37 -0400746 u8 txpower_limit;
Sujith2660b812009-02-09 13:27:26 +0530747 int16_t txpower_indexoffset;
Felix Fietkaue239d852010-01-15 02:34:58 +0100748 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530749 u32 beacon_interval;
750 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530751 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530752
753 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530754 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530755 u32 aniperiod;
756 struct ar5416AniState *curani;
757 struct ar5416AniState ani[255];
758 int totalSizeDesired[5];
759 int coarse_high[5];
760 int coarse_low[5];
761 int firpwr[5];
762 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530763
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700764 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700765 struct ath_btcoex_hw btcoex_hw;
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700766
Sujith2660b812009-02-09 13:27:26 +0530767 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530768 u8 txchainmask;
769 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530770
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530771 u32 originalGain[22];
772 int initPDADC;
773 int PDADCdelta;
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530774 u8 led_pin;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530775
Sujith2660b812009-02-09 13:27:26 +0530776 struct ar5416IniArray iniModes;
777 struct ar5416IniArray iniCommon;
778 struct ar5416IniArray iniBank0;
779 struct ar5416IniArray iniBB_RfGain;
780 struct ar5416IniArray iniBank1;
781 struct ar5416IniArray iniBank2;
782 struct ar5416IniArray iniBank3;
783 struct ar5416IniArray iniBank6;
784 struct ar5416IniArray iniBank6TPC;
785 struct ar5416IniArray iniBank7;
786 struct ar5416IniArray iniAddac;
787 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400788 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530789 struct ar5416IniArray iniModesAdditional;
790 struct ar5416IniArray iniModesRxGain;
791 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400792 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530793 struct ar5416IniArray iniCckfirNormal;
794 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530795 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
796 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
797 struct ar5416IniArray iniModes_9271_ANI_reg;
798 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
799 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530800
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400801 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
802 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
803 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
804 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
805
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530806 u32 intr_gen_timer_trigger;
807 u32 intr_gen_timer_thresh;
808 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400809
810 struct ar9003_txs *ts_ring;
811 void *ts_start;
812 u32 ts_paddr_start;
813 u32 ts_paddr_end;
814 u16 ts_tail;
815 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400816
817 u32 bb_watchdog_last_status;
818 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400819
820 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
821 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400822 /*
823 * Store the permanent value of Reg 0x4004in WARegVal
824 * so we dont have to R/M/W. We should not be reading
825 * this register when in sleep states.
826 */
827 u32 WARegVal;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700829
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700830static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
831{
832 return &ah->common;
833}
834
835static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
836{
837 return &(ath9k_hw_common(ah)->regulatory);
838}
839
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400840static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
841{
842 return &ah->private_ops;
843}
844
845static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
846{
847 return &ah->ops;
848}
849
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700850/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530851const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530852void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700853int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530854int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith394cf0a2009-02-09 13:26:54 +0530855 bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100856int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400857u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700858
Sujith394cf0a2009-02-09 13:26:54 +0530859/* Key Cache Management */
Sujithcbe61d82009-02-09 13:27:12 +0530860bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
861bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
862bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
Sujith394cf0a2009-02-09 13:26:54 +0530863 const struct ath9k_keyval *k,
Jouni Malinene0caf9e2009-03-02 18:15:53 +0200864 const u8 *mac);
Sujithcbe61d82009-02-09 13:27:12 +0530865bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700866
Sujith394cf0a2009-02-09 13:26:54 +0530867/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530868void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
869u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
870void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530871 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530872void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530873u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
874void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700875
Sujith394cf0a2009-02-09 13:26:54 +0530876/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530877bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Sujith394cf0a2009-02-09 13:26:54 +0530878u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Sujithcbe61d82009-02-09 13:27:12 +0530879bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400880u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100881 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530882 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530883void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530884 struct ath9k_channel *chan,
885 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530886u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
887void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
888bool ath9k_hw_phy_disable(struct ath_hw *ah);
889bool ath9k_hw_disable(struct ath_hw *ah);
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -0700890void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
Sujithcbe61d82009-02-09 13:27:12 +0530891void ath9k_hw_setopmode(struct ath_hw *ah);
892void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700893void ath9k_hw_setbssidmask(struct ath_hw *ah);
894void ath9k_hw_write_associd(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530895u64 ath9k_hw_gettsf64(struct ath_hw *ah);
896void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
897void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530898void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100899void ath9k_hw_init_global_settings(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700900void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530901void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
902void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530903 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200904bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700905
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700906bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -0700907
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530908/* Generic hw timer primitives */
909struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
910 void (*trigger)(void *),
911 void (*overflow)(void *),
912 void *arg,
913 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700914void ath9k_hw_gen_timer_start(struct ath_hw *ah,
915 struct ath_gen_timer *timer,
916 u32 timer_next,
917 u32 timer_period);
918void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
919
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530920void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
921void ath_gen_timer_isr(struct ath_hw *hw);
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530922u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530923
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400924void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400925
Sujith05020d22010-03-17 14:25:23 +0530926/* HTC */
927void ath9k_hw_htc_resetinit(struct ath_hw *ah);
928
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400929/* PHY */
930void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
931 u32 *coef_mantissa, u32 *coef_exponent);
932
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400933/*
934 * Code Specific to AR5008, AR9001 or AR9002,
935 * we stuff these here to avoid callbacks for AR9003.
936 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400937void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400938int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400939void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530940void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400941void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400942
Felix Fietkau641d9922010-04-15 17:38:49 -0400943/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400944 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400945 * for older families
946 */
947void ar9003_hw_set_nf_limits(struct ath_hw *ah);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400948void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
949void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
950void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400951void ar9003_paprd_enable(struct ath_hw *ah, bool val);
952void ar9003_paprd_populate_single_table(struct ath_hw *ah,
953 struct ath9k_channel *chan, int chain);
954int ar9003_paprd_create_curve(struct ath_hw *ah, struct ath9k_channel *chan,
955 int chain);
956int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
957int ar9003_paprd_init_table(struct ath_hw *ah);
958bool ar9003_paprd_is_done(struct ath_hw *ah);
959void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -0400960
961/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400962void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400963void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
964void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400965
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400966void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
967void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
968
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -0400969void ar9002_hw_attach_ops(struct ath_hw *ah);
970void ar9003_hw_attach_ops(struct ath_hw *ah);
971
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400972/*
973 * ANI work can be shared between all families but a next
974 * generation implementation of ANI will be used only for AR9003 only
975 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400976 * next generation ANI. Feel free to start testing it though for the
977 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400978 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400979extern int modparam_force_new_ani;
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400980void ath9k_hw_attach_ani_ops_old(struct ath_hw *ah);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400981void ath9k_hw_attach_ani_ops_new(struct ath_hw *ah);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400982
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +0530983#define ATH_PCIE_CAP_LINK_CTRL 0x70
984#define ATH_PCIE_CAP_LINK_L0S 1
985#define ATH_PCIE_CAP_LINK_L1 2
986
Luis R. Rodriguez73377252010-06-12 00:33:39 -0400987#define ATH9K_CLOCK_RATE_CCK 22
988#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
989#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
990#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
991
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700992#endif