blob: cb006458fc4b62400a7f68e1778982c011eb6c79 [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010019#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040020#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021
Sujith55624202010-01-08 10:36:02 +053022#include "ath9k.h"
23
24static char *dev_info = "ath9k";
25
26MODULE_AUTHOR("Atheros Communications");
27MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
28MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
29MODULE_LICENSE("Dual BSD/GPL");
30
31static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
32module_param_named(debug, ath9k_debug, uint, 0);
33MODULE_PARM_DESC(debug, "Debugging mask");
34
John W. Linville3e6109c2011-01-05 09:39:17 -050035int ath9k_modparam_nohwcrypt;
36module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053037MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
38
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053039int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053040module_param_named(blink, led_blink, int, 0444);
41MODULE_PARM_DESC(blink, "Enable LED blink on activity");
42
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080043static int ath9k_btcoex_enable;
44module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
45MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
46
Rajkumar Manoharand5847472010-12-20 14:39:51 +053047bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053048/* We use the hw_value as an index into our private channel structure */
49
50#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053051 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053052 .center_freq = (_freq), \
53 .hw_value = (_idx), \
54 .max_power = 20, \
55}
56
57#define CHAN5G(_freq, _idx) { \
58 .band = IEEE80211_BAND_5GHZ, \
59 .center_freq = (_freq), \
60 .hw_value = (_idx), \
61 .max_power = 20, \
62}
63
64/* Some 2 GHz radios are actually tunable on 2312-2732
65 * on 5 MHz steps, we support the channels which we know
66 * we have calibration data for all cards though to make
67 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020068static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053069 CHAN2G(2412, 0), /* Channel 1 */
70 CHAN2G(2417, 1), /* Channel 2 */
71 CHAN2G(2422, 2), /* Channel 3 */
72 CHAN2G(2427, 3), /* Channel 4 */
73 CHAN2G(2432, 4), /* Channel 5 */
74 CHAN2G(2437, 5), /* Channel 6 */
75 CHAN2G(2442, 6), /* Channel 7 */
76 CHAN2G(2447, 7), /* Channel 8 */
77 CHAN2G(2452, 8), /* Channel 9 */
78 CHAN2G(2457, 9), /* Channel 10 */
79 CHAN2G(2462, 10), /* Channel 11 */
80 CHAN2G(2467, 11), /* Channel 12 */
81 CHAN2G(2472, 12), /* Channel 13 */
82 CHAN2G(2484, 13), /* Channel 14 */
83};
84
85/* Some 5 GHz radios are actually tunable on XXXX-YYYY
86 * on 5 MHz steps, we support the channels which we know
87 * we have calibration data for all cards though to make
88 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020089static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053090 /* _We_ call this UNII 1 */
91 CHAN5G(5180, 14), /* Channel 36 */
92 CHAN5G(5200, 15), /* Channel 40 */
93 CHAN5G(5220, 16), /* Channel 44 */
94 CHAN5G(5240, 17), /* Channel 48 */
95 /* _We_ call this UNII 2 */
96 CHAN5G(5260, 18), /* Channel 52 */
97 CHAN5G(5280, 19), /* Channel 56 */
98 CHAN5G(5300, 20), /* Channel 60 */
99 CHAN5G(5320, 21), /* Channel 64 */
100 /* _We_ call this "Middle band" */
101 CHAN5G(5500, 22), /* Channel 100 */
102 CHAN5G(5520, 23), /* Channel 104 */
103 CHAN5G(5540, 24), /* Channel 108 */
104 CHAN5G(5560, 25), /* Channel 112 */
105 CHAN5G(5580, 26), /* Channel 116 */
106 CHAN5G(5600, 27), /* Channel 120 */
107 CHAN5G(5620, 28), /* Channel 124 */
108 CHAN5G(5640, 29), /* Channel 128 */
109 CHAN5G(5660, 30), /* Channel 132 */
110 CHAN5G(5680, 31), /* Channel 136 */
111 CHAN5G(5700, 32), /* Channel 140 */
112 /* _We_ call this UNII 3 */
113 CHAN5G(5745, 33), /* Channel 149 */
114 CHAN5G(5765, 34), /* Channel 153 */
115 CHAN5G(5785, 35), /* Channel 157 */
116 CHAN5G(5805, 36), /* Channel 161 */
117 CHAN5G(5825, 37), /* Channel 165 */
118};
119
120/* Atheros hardware rate code addition for short premble */
121#define SHPCHECK(__hw_rate, __flags) \
122 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
123
124#define RATE(_bitrate, _hw_rate, _flags) { \
125 .bitrate = (_bitrate), \
126 .flags = (_flags), \
127 .hw_value = (_hw_rate), \
128 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
129}
130
131static struct ieee80211_rate ath9k_legacy_rates[] = {
132 RATE(10, 0x1b, 0),
133 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
135 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
136 RATE(60, 0x0b, 0),
137 RATE(90, 0x0f, 0),
138 RATE(120, 0x0a, 0),
139 RATE(180, 0x0e, 0),
140 RATE(240, 0x09, 0),
141 RATE(360, 0x0d, 0),
142 RATE(480, 0x08, 0),
143 RATE(540, 0x0c, 0),
144};
145
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100146#ifdef CONFIG_MAC80211_LEDS
147static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
148 { .throughput = 0 * 1024, .blink_time = 334 },
149 { .throughput = 1 * 1024, .blink_time = 260 },
150 { .throughput = 5 * 1024, .blink_time = 220 },
151 { .throughput = 10 * 1024, .blink_time = 190 },
152 { .throughput = 20 * 1024, .blink_time = 170 },
153 { .throughput = 50 * 1024, .blink_time = 150 },
154 { .throughput = 70 * 1024, .blink_time = 130 },
155 { .throughput = 100 * 1024, .blink_time = 110 },
156 { .throughput = 200 * 1024, .blink_time = 80 },
157 { .throughput = 300 * 1024, .blink_time = 50 },
158};
159#endif
160
Sujith285f2dd2010-01-08 10:36:07 +0530161static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530162
163/*
164 * Read and write, they both share the same lock. We do this to serialize
165 * reads and writes on Atheros 802.11n PCI devices only. This is required
166 * as the FIFO on these devices can only accept sanely 2 requests.
167 */
168
169static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
170{
171 struct ath_hw *ah = (struct ath_hw *) hw_priv;
172 struct ath_common *common = ath9k_hw_common(ah);
173 struct ath_softc *sc = (struct ath_softc *) common->priv;
174
Felix Fietkauf3eef642012-03-14 16:40:25 +0100175 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530176 unsigned long flags;
177 spin_lock_irqsave(&sc->sc_serial_rw, flags);
178 iowrite32(val, sc->mem + reg_offset);
179 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
180 } else
181 iowrite32(val, sc->mem + reg_offset);
182}
183
184static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
185{
186 struct ath_hw *ah = (struct ath_hw *) hw_priv;
187 struct ath_common *common = ath9k_hw_common(ah);
188 struct ath_softc *sc = (struct ath_softc *) common->priv;
189 u32 val;
190
Felix Fietkauf3eef642012-03-14 16:40:25 +0100191 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Sujith55624202010-01-08 10:36:02 +0530192 unsigned long flags;
193 spin_lock_irqsave(&sc->sc_serial_rw, flags);
194 val = ioread32(sc->mem + reg_offset);
195 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
196 } else
197 val = ioread32(sc->mem + reg_offset);
198 return val;
199}
200
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530201static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
202 u32 set, u32 clr)
203{
204 u32 val;
205
206 val = ioread32(sc->mem + reg_offset);
207 val &= ~clr;
208 val |= set;
209 iowrite32(val, sc->mem + reg_offset);
210
211 return val;
212}
213
Felix Fietkau845e03c2011-03-23 20:57:25 +0100214static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
215{
216 struct ath_hw *ah = (struct ath_hw *) hw_priv;
217 struct ath_common *common = ath9k_hw_common(ah);
218 struct ath_softc *sc = (struct ath_softc *) common->priv;
219 unsigned long uninitialized_var(flags);
220 u32 val;
221
Felix Fietkauf3eef642012-03-14 16:40:25 +0100222 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100223 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530224 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100225 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530226 } else
227 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100228
229 return val;
230}
231
Sujith55624202010-01-08 10:36:02 +0530232/**************************/
233/* Initialization */
234/**************************/
235
236static void setup_ht_cap(struct ath_softc *sc,
237 struct ieee80211_sta_ht_cap *ht_info)
238{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200239 struct ath_hw *ah = sc->sc_ah;
240 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530241 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200242 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530243
244 ht_info->ht_supported = true;
245 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
246 IEEE80211_HT_CAP_SM_PS |
247 IEEE80211_HT_CAP_SGI_40 |
248 IEEE80211_HT_CAP_DSSSCCK40;
249
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400250 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
251 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
252
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700253 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
254 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
255
Sujith55624202010-01-08 10:36:02 +0530256 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
257 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
258
Gabor Juhos72161982011-06-21 11:23:42 +0200259 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800260 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530261 else if (AR_SREV_9462(ah))
262 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800263 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200264 max_streams = 3;
265 else
266 max_streams = 2;
267
Felix Fietkau7a370812010-09-22 12:34:52 +0200268 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200269 if (max_streams >= 2)
270 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
271 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
272 }
273
Sujith55624202010-01-08 10:36:02 +0530274 /* set up supported mcs set */
275 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200276 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
277 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200278
Joe Perchesd2182b62011-12-15 14:55:53 -0800279 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800280 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530281
282 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530283 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
284 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
285 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
286 }
287
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200288 for (i = 0; i < rx_streams; i++)
289 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530290
291 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
292}
293
294static int ath9k_reg_notifier(struct wiphy *wiphy,
295 struct regulatory_request *request)
296{
297 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100298 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530299 struct ath_hw *ah = sc->sc_ah;
300 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
301 int ret;
Sujith55624202010-01-08 10:36:02 +0530302
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530303 ret = ath_reg_notifier_apply(wiphy, request, reg);
304
305 /* Set tx power */
306 if (ah->curchan) {
307 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
308 ath9k_ps_wakeup(sc);
309 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
310 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
311 ath9k_ps_restore(sc);
312 }
313
314 return ret;
Sujith55624202010-01-08 10:36:02 +0530315}
316
317/*
318 * This function will allocate both the DMA descriptor structure, and the
319 * buffers it contains. These are used to contain the descriptors used
320 * by the system.
321*/
322int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
323 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400324 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530325{
Sujith55624202010-01-08 10:36:02 +0530326 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400327 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530328 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400329 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530330
Joe Perchesd2182b62011-12-15 14:55:53 -0800331 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800332 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530333
334 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400335
336 if (is_tx)
337 desc_len = sc->sc_ah->caps.tx_desc_len;
338 else
339 desc_len = sizeof(struct ath_desc);
340
Sujith55624202010-01-08 10:36:02 +0530341 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400342 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800343 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400344 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530345 error = -ENOMEM;
346 goto fail;
347 }
348
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400349 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530350
351 /*
352 * Need additional DMA memory because we can't use
353 * descriptors that cross the 4K page boundary. Assume
354 * one skipped descriptor per 4K page.
355 */
356 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
357 u32 ndesc_skipped =
358 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
359 u32 dma_len;
360
361 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400362 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530363 dd->dd_desc_len += dma_len;
364
365 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700366 }
Sujith55624202010-01-08 10:36:02 +0530367 }
368
369 /* allocate descriptors */
370 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
371 &dd->dd_desc_paddr, GFP_KERNEL);
372 if (dd->dd_desc == NULL) {
373 error = -ENOMEM;
374 goto fail;
375 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400376 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800377 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800378 name, ds, (u32) dd->dd_desc_len,
379 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530380
381 /* allocate buffers */
382 bsize = sizeof(struct ath_buf) * nbuf;
383 bf = kzalloc(bsize, GFP_KERNEL);
384 if (bf == NULL) {
385 error = -ENOMEM;
386 goto fail2;
387 }
388 dd->dd_bufptr = bf;
389
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400390 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530391 bf->bf_desc = ds;
392 bf->bf_daddr = DS2PHYS(dd, ds);
393
394 if (!(sc->sc_ah->caps.hw_caps &
395 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
396 /*
397 * Skip descriptor addresses which can cause 4KB
398 * boundary crossing (addr + length) with a 32 dword
399 * descriptor fetch.
400 */
401 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
402 BUG_ON((caddr_t) bf->bf_desc >=
403 ((caddr_t) dd->dd_desc +
404 dd->dd_desc_len));
405
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400406 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530407 bf->bf_desc = ds;
408 bf->bf_daddr = DS2PHYS(dd, ds);
409 }
410 }
411 list_add_tail(&bf->list, head);
412 }
413 return 0;
414fail2:
415 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
416 dd->dd_desc_paddr);
417fail:
418 memset(dd, 0, sizeof(*dd));
419 return error;
Sujith55624202010-01-08 10:36:02 +0530420}
421
Sujith285f2dd2010-01-08 10:36:07 +0530422static int ath9k_init_queues(struct ath_softc *sc)
423{
Sujith285f2dd2010-01-08 10:36:07 +0530424 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530425
Sujith285f2dd2010-01-08 10:36:07 +0530426 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530427 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530428
Sujith285f2dd2010-01-08 10:36:07 +0530429 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
430 ath_cabq_update(sc);
431
Ben Greear60f2d1d2011-01-09 23:11:52 -0800432 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100433 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800434 sc->tx.txq_map[i]->mac80211_qnum = i;
435 }
Sujith285f2dd2010-01-08 10:36:07 +0530436 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530437}
438
Felix Fietkauf209f522010-10-01 01:06:53 +0200439static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530440{
Felix Fietkauf209f522010-10-01 01:06:53 +0200441 void *channels;
442
Felix Fietkaucac42202010-10-09 02:39:30 +0200443 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
444 ARRAY_SIZE(ath9k_5ghz_chantable) !=
445 ATH9K_NUM_CHANNELS);
446
Felix Fietkaud4659912010-10-14 16:02:39 +0200447 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200448 channels = kmemdup(ath9k_2ghz_chantable,
449 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
450 if (!channels)
451 return -ENOMEM;
452
453 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530454 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
455 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
456 ARRAY_SIZE(ath9k_2ghz_chantable);
457 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
458 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
459 ARRAY_SIZE(ath9k_legacy_rates);
460 }
461
Felix Fietkaud4659912010-10-14 16:02:39 +0200462 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200463 channels = kmemdup(ath9k_5ghz_chantable,
464 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
465 if (!channels) {
466 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
467 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
468 return -ENOMEM;
469 }
470
471 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530472 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
473 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
474 ARRAY_SIZE(ath9k_5ghz_chantable);
475 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
476 ath9k_legacy_rates + 4;
477 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
478 ARRAY_SIZE(ath9k_legacy_rates) - 4;
479 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200480 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530481}
Sujith55624202010-01-08 10:36:02 +0530482
Sujith285f2dd2010-01-08 10:36:07 +0530483static void ath9k_init_misc(struct ath_softc *sc)
484{
485 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
486 int i = 0;
Sujith Manoharan3d4e20f2012-03-14 14:40:58 +0530487
Sujith285f2dd2010-01-08 10:36:07 +0530488 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
489
490 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Felix Fietkau364734f2010-09-14 20:22:44 +0200491 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530492 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
493
Felix Fietkau7545daf2011-01-24 19:23:16 +0100494 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530495 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700496
497 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
498 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530499}
500
Pavel Roskineb93e892011-07-23 03:55:39 -0400501static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530502 const struct ath_bus_ops *bus_ops)
503{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100504 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530505 struct ath_hw *ah = NULL;
506 struct ath_common *common;
507 int ret = 0, i;
508 int csz = 0;
509
Sujith285f2dd2010-01-08 10:36:07 +0530510 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
511 if (!ah)
512 return -ENOMEM;
513
Ben Greear233536e2011-01-09 23:11:44 -0800514 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530515 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100516 ah->reg_ops.read = ath9k_ioread32;
517 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100518 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530519 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530520 sc->sc_ah = ah;
521
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100522 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100523 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100524 sc->sc_ah->led_pin = -1;
525 } else {
526 sc->sc_ah->gpio_mask = pdata->gpio_mask;
527 sc->sc_ah->gpio_val = pdata->gpio_val;
528 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530529 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200530 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200531 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100532 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100533
Sujith285f2dd2010-01-08 10:36:07 +0530534 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100535 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530536 common->bus_ops = bus_ops;
537 common->ah = ah;
538 common->hw = sc->hw;
539 common->priv = sc;
540 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800541 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530542 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700543 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530544
Sujith285f2dd2010-01-08 10:36:07 +0530545 spin_lock_init(&sc->sc_serial_rw);
546 spin_lock_init(&sc->sc_pm_lock);
547 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800548#ifdef CONFIG_ATH9K_DEBUGFS
549 spin_lock_init(&sc->nodes_lock);
550 INIT_LIST_HEAD(&sc->nodes);
551#endif
Felix Fietkau5baec742012-03-03 15:17:03 +0100552#ifdef CONFIG_ATH9K_MAC_DEBUG
553 spin_lock_init(&sc->debug.samp_lock);
554#endif
Sujith285f2dd2010-01-08 10:36:07 +0530555 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
556 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
557 (unsigned long)sc);
558
559 /*
560 * Cache line size is used to size and align various
561 * structures used to communicate with the hardware.
562 */
563 ath_read_cachesize(common, &csz);
564 common->cachelsz = csz << 2; /* convert to bytes */
565
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400566 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530567 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400568 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530569 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530570
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100571 if (pdata && pdata->macaddr)
572 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
573
Sujith285f2dd2010-01-08 10:36:07 +0530574 ret = ath9k_init_queues(sc);
575 if (ret)
576 goto err_queues;
577
578 ret = ath9k_init_btcoex(sc);
579 if (ret)
580 goto err_btcoex;
581
Felix Fietkauf209f522010-10-01 01:06:53 +0200582 ret = ath9k_init_channels_rates(sc);
583 if (ret)
584 goto err_btcoex;
585
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530586 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530587 ath9k_init_misc(sc);
588
Sujith55624202010-01-08 10:36:02 +0530589 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530590
591err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530592 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
593 if (ATH_TXQ_SETUP(sc, i))
594 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530595err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530596 ath9k_hw_deinit(ah);
597err_hw:
Sujith55624202010-01-08 10:36:02 +0530598
Sujith285f2dd2010-01-08 10:36:07 +0530599 kfree(ah);
600 sc->sc_ah = NULL;
601
602 return ret;
Sujith55624202010-01-08 10:36:02 +0530603}
604
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200605static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
606{
607 struct ieee80211_supported_band *sband;
608 struct ieee80211_channel *chan;
609 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200610 int i;
611
612 sband = &sc->sbands[band];
613 for (i = 0; i < sband->n_channels; i++) {
614 chan = &sband->channels[i];
615 ah->curchan = &ah->channels[chan->hw_value];
616 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
617 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200618 }
619}
620
621static void ath9k_init_txpower_limits(struct ath_softc *sc)
622{
623 struct ath_hw *ah = sc->sc_ah;
624 struct ath9k_channel *curchan = ah->curchan;
625
626 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
627 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
628 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
629 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
630
631 ah->curchan = curchan;
632}
633
Felix Fietkau43c35282011-09-03 01:40:27 +0200634void ath9k_reload_chainmask_settings(struct ath_softc *sc)
635{
636 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
637 return;
638
639 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
640 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
641 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
642 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
643}
644
645
Sujith285f2dd2010-01-08 10:36:07 +0530646void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530647{
Felix Fietkau43c35282011-09-03 01:40:27 +0200648 struct ath_hw *ah = sc->sc_ah;
649 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530650
Sujith55624202010-01-08 10:36:02 +0530651 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
652 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
653 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530654 IEEE80211_HW_SUPPORTS_PS |
655 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530656 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530657 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530658
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500659 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
660 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
661
John W. Linville3e6109c2011-01-05 09:39:17 -0500662 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530663 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
664
665 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100666 BIT(NL80211_IFTYPE_P2P_GO) |
667 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530668 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400669 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530670 BIT(NL80211_IFTYPE_STATION) |
671 BIT(NL80211_IFTYPE_ADHOC) |
672 BIT(NL80211_IFTYPE_MESH_POINT);
673
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400674 if (AR_SREV_5416(sc->sc_ah))
675 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530676
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200677 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300678 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200679
Sujith55624202010-01-08 10:36:02 +0530680 hw->queues = 4;
681 hw->max_rates = 4;
682 hw->channel_change_time = 5000;
Rajkumar Manoharan195ca3b2012-03-15 23:05:28 +0530683 hw->max_listen_interval = 1;
Felix Fietkau65896512010-01-24 03:26:11 +0100684 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530685 hw->sta_data_size = sizeof(struct ath_node);
686 hw->vif_data_size = sizeof(struct ath_vif);
687
Felix Fietkau43c35282011-09-03 01:40:27 +0200688 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
689 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
690
691 /* single chain devices with rx diversity */
692 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
693 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
694
695 sc->ant_rx = hw->wiphy->available_antennas_rx;
696 sc->ant_tx = hw->wiphy->available_antennas_tx;
697
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200698#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530699 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200700#endif
Sujith55624202010-01-08 10:36:02 +0530701
Felix Fietkaud4659912010-10-14 16:02:39 +0200702 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530703 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
704 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200705 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530706 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
707 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530708
Felix Fietkau43c35282011-09-03 01:40:27 +0200709 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530710
711 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530712}
713
Pavel Roskineb93e892011-07-23 03:55:39 -0400714int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530715 const struct ath_bus_ops *bus_ops)
716{
717 struct ieee80211_hw *hw = sc->hw;
718 struct ath_common *common;
719 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530720 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530721 struct ath_regulatory *reg;
722
Sujith285f2dd2010-01-08 10:36:07 +0530723 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400724 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530725 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530726 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530727
728 ah = sc->sc_ah;
729 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530730 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530731
Sujith285f2dd2010-01-08 10:36:07 +0530732 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530733 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
734 ath9k_reg_notifier);
735 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530736 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530737
738 reg = &common->regulatory;
739
Sujith285f2dd2010-01-08 10:36:07 +0530740 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530741 error = ath_tx_init(sc, ATH_TXBUF);
742 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530743 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530744
Sujith285f2dd2010-01-08 10:36:07 +0530745 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530746 error = ath_rx_init(sc, ATH_RXBUF);
747 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530748 goto error_rx;
749
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200750 ath9k_init_txpower_limits(sc);
751
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100752#ifdef CONFIG_MAC80211_LEDS
753 /* must be initialized before ieee80211_register_hw */
754 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
755 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
756 ARRAY_SIZE(ath9k_tpt_blink));
757#endif
758
Mohammed Shafi Shajakhan07445f62012-02-02 16:29:05 +0530759 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
760 INIT_WORK(&sc->hw_check_work, ath_hw_check);
761 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
762 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
763
Sujith285f2dd2010-01-08 10:36:07 +0530764 /* Register with mac80211 */
765 error = ieee80211_register_hw(hw);
766 if (error)
767 goto error_register;
768
Ben Greeareb272442010-11-29 14:13:22 -0800769 error = ath9k_init_debug(ah);
770 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800771 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800772 goto error_world;
773 }
774
Sujith285f2dd2010-01-08 10:36:07 +0530775 /* Handle world regulatory */
776 if (!ath_is_world_regd(reg)) {
777 error = regulatory_hint(hw->wiphy, reg->alpha2);
778 if (error)
779 goto error_world;
780 }
Sujith55624202010-01-08 10:36:02 +0530781
Felix Fietkau9ac586152011-01-24 19:23:18 +0100782 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530783
Sujith55624202010-01-08 10:36:02 +0530784 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530785 ath_start_rfkill_poll(sc);
786
787 return 0;
788
Sujith285f2dd2010-01-08 10:36:07 +0530789error_world:
790 ieee80211_unregister_hw(hw);
791error_register:
792 ath_rx_cleanup(sc);
793error_rx:
794 ath_tx_cleanup(sc);
795error_tx:
796 /* Nothing */
797error_regd:
798 ath9k_deinit_softc(sc);
799error_init:
Sujith55624202010-01-08 10:36:02 +0530800 return error;
801}
802
803/*****************************/
804/* De-Initialization */
805/*****************************/
806
Sujith285f2dd2010-01-08 10:36:07 +0530807static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530808{
Sujith285f2dd2010-01-08 10:36:07 +0530809 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530810
Felix Fietkauf209f522010-10-01 01:06:53 +0200811 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
812 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
813
814 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
815 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
816
Sujith Manoharan59081202012-02-22 12:40:21 +0530817 ath9k_deinit_btcoex(sc);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530818
Sujith285f2dd2010-01-08 10:36:07 +0530819 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
820 if (ATH_TXQ_SETUP(sc, i))
821 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
822
Sujith285f2dd2010-01-08 10:36:07 +0530823 ath9k_hw_deinit(sc->sc_ah);
824
Sujith736b3a22010-03-17 14:25:24 +0530825 kfree(sc->sc_ah);
826 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530827}
828
Sujith285f2dd2010-01-08 10:36:07 +0530829void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530830{
831 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530832
833 ath9k_ps_wakeup(sc);
834
Sujith55624202010-01-08 10:36:02 +0530835 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530836 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530837
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530838 ath9k_ps_restore(sc);
839
Sujith55624202010-01-08 10:36:02 +0530840 ieee80211_unregister_hw(hw);
841 ath_rx_cleanup(sc);
842 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530843 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530844}
845
846void ath_descdma_cleanup(struct ath_softc *sc,
847 struct ath_descdma *dd,
848 struct list_head *head)
849{
850 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
851 dd->dd_desc_paddr);
852
853 INIT_LIST_HEAD(head);
854 kfree(dd->dd_bufptr);
855 memset(dd, 0, sizeof(*dd));
856}
857
Sujith55624202010-01-08 10:36:02 +0530858/************************/
859/* Module Hooks */
860/************************/
861
862static int __init ath9k_init(void)
863{
864 int error;
865
866 /* Register rate control algorithm */
867 error = ath_rate_control_register();
868 if (error != 0) {
869 printk(KERN_ERR
870 "ath9k: Unable to register rate control "
871 "algorithm: %d\n",
872 error);
873 goto err_out;
874 }
875
Sujith55624202010-01-08 10:36:02 +0530876 error = ath_pci_init();
877 if (error < 0) {
878 printk(KERN_ERR
879 "ath9k: No PCI devices found, driver not installed.\n");
880 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800881 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530882 }
883
884 error = ath_ahb_init();
885 if (error < 0) {
886 error = -ENODEV;
887 goto err_pci_exit;
888 }
889
890 return 0;
891
892 err_pci_exit:
893 ath_pci_exit();
894
Sujith55624202010-01-08 10:36:02 +0530895 err_rate_unregister:
896 ath_rate_control_unregister();
897 err_out:
898 return error;
899}
900module_init(ath9k_init);
901
902static void __exit ath9k_exit(void)
903{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530904 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530905 ath_ahb_exit();
906 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530907 ath_rate_control_unregister();
908 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
909}
910module_exit(ath9k_exit);