blob: a9030f852cf9270f6ed06bc752ce580f75d5bfed [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
Eugeni Dodonov2b139522012-03-29 12:32:22 -030030#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
Jesse Barnes585fb112008-07-29 11:54:06 -070032/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
Daniel Vetter95375b72010-09-24 20:54:39 +020035 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
Jesse Barnes585fb112008-07-29 11:54:06 -070037 */
38#define INTEL_GMCH_CTRL 0x52
Dave Airlie28d52042009-09-21 14:33:58 +100039#define INTEL_GMCH_VGA_DISABLE (1 << 1)
Zhenyu Wang14bc4902009-11-11 01:25:25 +080040
Jesse Barnes585fb112008-07-29 11:54:06 -070041/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070044#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080049#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070050#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070055#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070074#define LBB 0xf4
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070075
76/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070077#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -070082
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070083#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
Daniel Vetter5eb719c2012-02-09 17:15:48 +010091#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
Eric Anholtcff458c2010-11-18 09:31:14 +080098#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200130#define GAC_ECO_BITS 0x14090
131#define ECOBITS_PPGTT_CACHE64B (3<<8)
132#define ECOBITS_PPGTT_CACHE4B (0<<8)
133
Daniel Vetterbe901a52012-04-11 20:42:39 +0200134#define GAB_CTL 0x24000
135#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
136
Jesse Barnes585fb112008-07-29 11:54:06 -0700137/* VGA stuff */
138
139#define VGA_ST01_MDA 0x3ba
140#define VGA_ST01_CGA 0x3da
141
142#define VGA_MSR_WRITE 0x3c2
143#define VGA_MSR_READ 0x3cc
144#define VGA_MSR_MEM_EN (1<<1)
145#define VGA_MSR_CGA_MODE (1<<0)
146
147#define VGA_SR_INDEX 0x3c4
148#define VGA_SR_DATA 0x3c5
149
150#define VGA_AR_INDEX 0x3c0
151#define VGA_AR_VID_EN (1<<5)
152#define VGA_AR_DATA_WRITE 0x3c0
153#define VGA_AR_DATA_READ 0x3c1
154
155#define VGA_GR_INDEX 0x3ce
156#define VGA_GR_DATA 0x3cf
157/* GR05 */
158#define VGA_GR_MEM_READ_MODE_SHIFT 3
159#define VGA_GR_MEM_READ_MODE_PLANE 1
160/* GR06 */
161#define VGA_GR_MEM_MODE_MASK 0xc
162#define VGA_GR_MEM_MODE_SHIFT 2
163#define VGA_GR_MEM_A0000_AFFFF 0
164#define VGA_GR_MEM_A0000_BFFFF 1
165#define VGA_GR_MEM_B0000_B7FFF 2
166#define VGA_GR_MEM_B0000_BFFFF 3
167
168#define VGA_DACMASK 0x3c6
169#define VGA_DACRX 0x3c7
170#define VGA_DACWX 0x3c8
171#define VGA_DACDATA 0x3c9
172
173#define VGA_CR_INDEX_MDA 0x3b4
174#define VGA_CR_DATA_MDA 0x3b5
175#define VGA_CR_INDEX_CGA 0x3d4
176#define VGA_CR_DATA_CGA 0x3d5
177
178/*
179 * Memory interface instructions used by the kernel
180 */
181#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
182
183#define MI_NOOP MI_INSTR(0, 0)
184#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
185#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200186#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700187#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
188#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
189#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
190#define MI_FLUSH MI_INSTR(0x04, 0)
191#define MI_READ_FLUSH (1 << 0)
192#define MI_EXE_FLUSH (1 << 1)
193#define MI_NO_WRITE_FLUSH (1 << 2)
194#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
195#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800196#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Jesse Barnes585fb112008-07-29 11:54:06 -0700197#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800198#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
199#define MI_SUSPEND_FLUSH_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400201#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200202#define MI_OVERLAY_CONTINUE (0x0<<21)
203#define MI_OVERLAY_ON (0x1<<21)
204#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700205#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500206#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700207#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500208#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800209#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
210#define MI_MM_SPACE_GTT (1<<8)
211#define MI_MM_SPACE_PHYSICAL (0<<8)
212#define MI_SAVE_EXT_STATE_EN (1<<3)
213#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800214#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800215#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700216#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
217#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
218#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
219#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000220/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
221 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
222 * simply ignores the register load under certain conditions.
223 * - One can actually load arbitrary many arbitrary registers: Simply issue x
224 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
225 */
226#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
Chris Wilson71a77e02011-02-02 12:13:49 +0000227#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
228#define MI_INVALIDATE_TLB (1<<18)
229#define MI_INVALIDATE_BSD (1<<7)
Jesse Barnes585fb112008-07-29 11:54:06 -0700230#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
231#define MI_BATCH_NON_SECURE (1)
232#define MI_BATCH_NON_SECURE_I965 (1<<8)
233#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000234#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
235#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
236#define MI_SEMAPHORE_UPDATE (1<<21)
237#define MI_SEMAPHORE_COMPARE (1<<20)
238#define MI_SEMAPHORE_REGISTER (1<<18)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700239#define MI_SEMAPHORE_SYNC_RV (2<<16)
240#define MI_SEMAPHORE_SYNC_RB (0<<16)
241#define MI_SEMAPHORE_SYNC_VR (0<<16)
242#define MI_SEMAPHORE_SYNC_VB (2<<16)
243#define MI_SEMAPHORE_SYNC_BR (2<<16)
244#define MI_SEMAPHORE_SYNC_BV (0<<16)
245#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700246/*
247 * 3D instructions used by the kernel
248 */
249#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
250
251#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
252#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
253#define SC_UPDATE_SCISSOR (0x1<<1)
254#define SC_ENABLE_MASK (0x1<<0)
255#define SC_ENABLE (0x1<<0)
256#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
257#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
258#define SCI_YMIN_MASK (0xffff<<16)
259#define SCI_XMIN_MASK (0xffff<<0)
260#define SCI_YMAX_MASK (0xffff<<16)
261#define SCI_XMAX_MASK (0xffff<<0)
262#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
263#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
264#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
265#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
266#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
267#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
268#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
269#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
270#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
271#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
272#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
273#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
274#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
275#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
276#define BLT_DEPTH_8 (0<<24)
277#define BLT_DEPTH_16_565 (1<<24)
278#define BLT_DEPTH_16_1555 (2<<24)
279#define BLT_DEPTH_32 (3<<24)
280#define BLT_ROP_GXCOPY (0xcc<<16)
281#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
282#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
283#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
284#define ASYNC_FLIP (1<<22)
285#define DISPLAY_PLANE_A (0<<20)
286#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200287#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Jesse Barnes8d315282011-10-16 10:23:31 +0200288#define PIPE_CONTROL_CS_STALL (1<<20)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200289#define PIPE_CONTROL_QW_WRITE (1<<14)
290#define PIPE_CONTROL_DEPTH_STALL (1<<13)
291#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200292#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200293#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
294#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
295#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
296#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200297#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
298#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
299#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200300#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200301#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700302#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700303
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100304
305/*
306 * Reset registers
307 */
308#define DEBUG_RESET_I830 0x6070
309#define DEBUG_RESET_FULL (1<<7)
310#define DEBUG_RESET_RENDER (1<<8)
311#define DEBUG_RESET_DISPLAY (1<<9)
312
Jesse Barnes57f350b2012-03-28 13:39:25 -0700313/*
314 * DPIO - a special bus for various display related registers to hide behind:
315 * 0x800c: m1, m2, n, p1, p2, k dividers
316 * 0x8014: REF and SFR select
317 * 0x8014: N divider, VCO select
318 * 0x801c/3c: core clock bits
319 * 0x8048/68: low pass filter coefficients
320 * 0x8100: fast clock controls
321 */
322#define DPIO_PKT 0x2100
323#define DPIO_RID (0<<24)
324#define DPIO_OP_WRITE (1<<16)
325#define DPIO_OP_READ (0<<16)
326#define DPIO_PORTID (0x12<<8)
327#define DPIO_BYTE (0xf<<4)
328#define DPIO_BUSY (1<<0) /* status only */
329#define DPIO_DATA 0x2104
330#define DPIO_REG 0x2108
331#define DPIO_CTL 0x2110
332#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
333#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
334#define DPIO_SFR_BYPASS (1<<1)
335#define DPIO_RESET (1<<0)
336
337#define _DPIO_DIV_A 0x800c
338#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
339#define DPIO_K_SHIFT (24) /* 4 bits */
340#define DPIO_P1_SHIFT (21) /* 3 bits */
341#define DPIO_P2_SHIFT (16) /* 5 bits */
342#define DPIO_N_SHIFT (12) /* 4 bits */
343#define DPIO_ENABLE_CALIBRATION (1<<11)
344#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
345#define DPIO_M2DIV_MASK 0xff
346#define _DPIO_DIV_B 0x802c
347#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
348
349#define _DPIO_REFSFR_A 0x8014
350#define DPIO_REFSEL_OVERRIDE 27
351#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
352#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
353#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
354#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
355#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
356#define _DPIO_REFSFR_B 0x8034
357#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
358
359#define _DPIO_CORE_CLK_A 0x801c
360#define _DPIO_CORE_CLK_B 0x803c
361#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
362
363#define _DPIO_LFP_COEFF_A 0x8048
364#define _DPIO_LFP_COEFF_B 0x8068
365#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
366
367#define DPIO_FASTCLK_DISABLE 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100368
Jesse Barnes585fb112008-07-29 11:54:06 -0700369/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800370 * Fence registers
371 */
372#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700373#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800374#define I830_FENCE_START_MASK 0x07f80000
375#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800376#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800377#define I830_FENCE_PITCH_SHIFT 4
378#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200379#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700380#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200381#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800382
383#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800384#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800385
386#define FENCE_REG_965_0 0x03000
387#define I965_FENCE_PITCH_SHIFT 2
388#define I965_FENCE_TILING_Y_SHIFT 1
389#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200390#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800391
Eric Anholt4e901fd2009-10-26 16:44:17 -0700392#define FENCE_REG_SANDYBRIDGE_0 0x100000
393#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
394
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100395/* control register for cpu gtt access */
396#define TILECTL 0x101000
397#define TILECTL_SWZCTL (1 << 0)
398#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
399#define TILECTL_BACKSNOOP_DIS (1 << 3)
400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800401/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700402 * Instruction and interrupt control regs
403 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700404#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200405#define RENDER_RING_BASE 0x02000
406#define BSD_RING_BASE 0x04000
407#define GEN6_BSD_RING_BASE 0x12000
Chris Wilson549f7362010-10-19 11:19:32 +0100408#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200409#define RING_TAIL(base) ((base)+0x30)
410#define RING_HEAD(base) ((base)+0x34)
411#define RING_START(base) ((base)+0x38)
412#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000413#define RING_SYNC_0(base) ((base)+0x40)
414#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700415#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
416#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
417#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
418#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
419#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
420#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
Chris Wilson8fd26852010-12-08 18:40:43 +0000421#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200422#define RING_HWS_PGA(base) ((base)+0x80)
423#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100424#define ARB_MODE 0x04030
425#define ARB_MODE_SWIZZLE_SNB (1<<4)
426#define ARB_MODE_SWIZZLE_IVB (1<<5)
427#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
428#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
Eric Anholt45930102011-05-06 17:12:35 -0700429#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100430#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
431#define DONE_REG 0x40b0
Eric Anholt45930102011-05-06 17:12:35 -0700432#define BSD_HWS_PGA_GEN7 (0x04180)
433#define BLT_HWS_PGA_GEN7 (0x04280)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200434#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000435#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000436#define RING_IMR(base) ((base)+0xa8)
Jesse Barnes585fb112008-07-29 11:54:06 -0700437#define TAIL_ADDR 0x001FFFF8
438#define HEAD_WRAP_COUNT 0xFFE00000
439#define HEAD_WRAP_ONE 0x00200000
440#define HEAD_ADDR 0x001FFFFC
441#define RING_NR_PAGES 0x001FF000
442#define RING_REPORT_MASK 0x00000006
443#define RING_REPORT_64K 0x00000002
444#define RING_REPORT_128K 0x00000004
445#define RING_NO_REPORT 0x00000000
446#define RING_VALID_MASK 0x00000001
447#define RING_VALID 0x00000001
448#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100449#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
450#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000451#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000452#if 0
453#define PRB0_TAIL 0x02030
454#define PRB0_HEAD 0x02034
455#define PRB0_START 0x02038
456#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700457#define PRB1_TAIL 0x02040 /* 915+ only */
458#define PRB1_HEAD 0x02044 /* 915+ only */
459#define PRB1_START 0x02048 /* 915+ only */
460#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000461#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700462#define IPEIR_I965 0x02064
463#define IPEHR_I965 0x02068
464#define INSTDONE_I965 0x0206c
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100465#define RING_IPEIR(base) ((base)+0x64)
466#define RING_IPEHR(base) ((base)+0x68)
467#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100468#define RING_INSTPS(base) ((base)+0x70)
469#define RING_DMA_FADD(base) ((base)+0x78)
470#define RING_INSTPM(base) ((base)+0xc0)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700471#define INSTPS 0x02070 /* 965+ only */
472#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700473#define ACTHD_I965 0x02074
474#define HWS_PGA 0x02080
475#define HWS_ADDRESS_MASK 0xfffff000
476#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700477#define PWRCTXA 0x2088 /* 965GM+ only */
478#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700479#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700480#define IPEHR 0x0208c
481#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define NOPID 0x02094
483#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200484#define DMA_FADD_I8XX 0x020d0
Eric Anholt71cf39b2010-03-08 23:41:55 -0800485
Chris Wilsonf4068392010-10-27 20:36:41 +0100486#define ERROR_GEN6 0x040a0
487
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700488/* GM45+ chicken bits -- debug workaround bits that may be required
489 * for various sorts of correct behavior. The top 16 bits of each are
490 * the enables for writing to the corresponding low bit.
491 */
492#define _3D_CHICKEN 0x02084
493#define _3D_CHICKEN2 0x0208c
494/* Disables pipelining of read flushes past the SF-WIZ interface.
495 * Required on all Ironlake steppings according to the B-Spec, but the
496 * particular danger of not doing so is not specified.
497 */
498# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
499#define _3D_CHICKEN3 0x02090
500
Eric Anholt71cf39b2010-03-08 23:41:55 -0800501#define MI_MODE 0x0209c
502# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800503# define MI_FLUSH_ENABLE (1 << 12)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800504
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000505#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700506#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100507#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000508#define GFX_RUN_LIST_ENABLE (1<<15)
509#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
510#define GFX_SURFACE_FAULT_ENABLE (1<<12)
511#define GFX_REPLAY_MODE (1<<11)
512#define GFX_PSMI_GRANULARITY (1<<10)
513#define GFX_PPGTT_ENABLE (1<<9)
514
Jesse Barnesb095cd02011-08-12 15:28:32 -0700515#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
516#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
517
Jesse Barnes585fb112008-07-29 11:54:06 -0700518#define SCPD0 0x0209c /* 915+ only */
519#define IER 0x020a0
520#define IIR 0x020a4
521#define IMR 0x020a8
522#define ISR 0x020ac
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700523#define VLV_IIR_RW 0x182084
524#define VLV_IER 0x1820a0
525#define VLV_IIR 0x1820a4
526#define VLV_IMR 0x1820a8
527#define VLV_ISR 0x1820ac
Jesse Barnes585fb112008-07-29 11:54:06 -0700528#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
529#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
530#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800531#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Jesse Barnes585fb112008-07-29 11:54:06 -0700532#define I915_HWB_OOM_INTERRUPT (1<<13)
533#define I915_SYNC_STATUS_INTERRUPT (1<<12)
534#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
535#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
536#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
537#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
538#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
539#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
540#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
541#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
542#define I915_DEBUG_INTERRUPT (1<<2)
543#define I915_USER_INTERRUPT (1<<1)
544#define I915_ASLE_INTERRUPT (1<<0)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800545#define I915_BSD_USER_INTERRUPT (1<<25)
Jesse Barnes585fb112008-07-29 11:54:06 -0700546#define EIR 0x020b0
547#define EMR 0x020b4
548#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700549#define GM45_ERROR_PAGE_TABLE (1<<5)
550#define GM45_ERROR_MEM_PRIV (1<<4)
551#define I915_ERROR_PAGE_TABLE (1<<4)
552#define GM45_ERROR_CP_PRIV (1<<3)
553#define I915_ERROR_MEMORY_REFRESH (1<<1)
554#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700555#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800556#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000557#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
558 will not assert AGPBUSY# and will only
559 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800560#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700561#define ACTHD 0x020c8
562#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000563#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700564#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800565#define FW_BLC_SELF_EN_MASK (1<<31)
566#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
567#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800568#define MM_BURST_LENGTH 0x00700000
569#define MM_FIFO_WATERMARK 0x0001F000
570#define LM_BURST_LENGTH 0x00000700
571#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700572#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700573#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
574
575/* Make render/texture TLB fetches lower priorty than associated data
576 * fetches. This is not turned on by default
577 */
578#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
579
580/* Isoch request wait on GTT enable (Display A/B/C streams).
581 * Make isoch requests stall on the TLB update. May cause
582 * display underruns (test mode only)
583 */
584#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
585
586/* Block grant count for isoch requests when block count is
587 * set to a finite value.
588 */
589#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
590#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
591#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
592#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
593#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
594
595/* Enable render writes to complete in C2/C3/C4 power states.
596 * If this isn't enabled, render writes are prevented in low
597 * power states. That seems bad to me.
598 */
599#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
600
601/* This acknowledges an async flip immediately instead
602 * of waiting for 2TLB fetches.
603 */
604#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
605
606/* Enables non-sequential data reads through arbiter
607 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400608#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -0700609
610/* Disable FSB snooping of cacheable write cycles from binner/render
611 * command stream
612 */
613#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
614
615/* Arbiter time slice for non-isoch streams */
616#define MI_ARB_TIME_SLICE_MASK (7 << 5)
617#define MI_ARB_TIME_SLICE_1 (0 << 5)
618#define MI_ARB_TIME_SLICE_2 (1 << 5)
619#define MI_ARB_TIME_SLICE_4 (2 << 5)
620#define MI_ARB_TIME_SLICE_6 (3 << 5)
621#define MI_ARB_TIME_SLICE_8 (4 << 5)
622#define MI_ARB_TIME_SLICE_10 (5 << 5)
623#define MI_ARB_TIME_SLICE_14 (6 << 5)
624#define MI_ARB_TIME_SLICE_16 (7 << 5)
625
626/* Low priority grace period page size */
627#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
628#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
629
630/* Disable display A/B trickle feed */
631#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
632
633/* Set display plane priority */
634#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
635#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
636
Jesse Barnes585fb112008-07-29 11:54:06 -0700637#define CACHE_MODE_0 0x02120 /* 915+ only */
638#define CM0_MASK_SHIFT 16
639#define CM0_IZ_OPT_DISABLE (1<<6)
640#define CM0_ZR_OPT_DISABLE (1<<5)
641#define CM0_DEPTH_EVICT_DISABLE (1<<4)
642#define CM0_COLOR_EVICT_DISABLE (1<<3)
643#define CM0_DEPTH_WRITE_DISABLE (1<<1)
644#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Chris Wilson9df30792010-02-18 10:24:56 +0000645#define BB_ADDR 0x02140 /* 8 bytes */
Jesse Barnes585fb112008-07-29 11:54:06 -0700646#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700647#define ECOSKPD 0x021d0
648#define ECO_GATING_CX_ONLY (1<<3)
649#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700650
Jesse Barnesfb046852012-03-28 13:39:26 -0700651#define CACHE_MODE_1 0x7004 /* IVB+ */
652#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
653
Ben Widawskye2a1e2f2012-03-29 19:11:26 -0700654/* GEN6 interrupt control
655 * Note that the per-ring interrupt bits do alias with the global interrupt bits
656 * in GTIMR. */
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800657#define GEN6_RENDER_HWSTAM 0x2098
658#define GEN6_RENDER_IMR 0x20a8
659#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
660#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
Nicolas Kaiser7aa69d22010-06-08 21:18:06 +0200661#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
Zhenyu Wanga1786bd2010-05-27 10:26:43 +0800662#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
663#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
664#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
665#define GEN6_RENDER_SYNC_STATUS (1 << 2)
666#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
667#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
668
669#define GEN6_BLITTER_HWSTAM 0x22098
670#define GEN6_BLITTER_IMR 0x220a8
671#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
672#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
673#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
674#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100675
Jesse Barnes4efe0702011-01-18 11:25:41 -0800676#define GEN6_BLITTER_ECOSKPD 0x221d0
677#define GEN6_BLITTER_LOCK_SHIFT 16
678#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
679
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100680#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
681#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
682#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
683#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
684#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
685
Chris Wilsonec6a8902011-06-21 18:37:59 +0100686#define GEN6_BSD_HWSTAM 0x12098
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100687#define GEN6_BSD_IMR 0x120a8
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000688#define GEN6_BSD_USER_INTERRUPT (1 << 12)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100689
690#define GEN6_BSD_RNCID 0x12198
691
692/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700693 * Framebuffer compression (915+ only)
694 */
695
696#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
697#define FBC_LL_BASE 0x03204 /* 4k page aligned */
698#define FBC_CONTROL 0x03208
699#define FBC_CTL_EN (1<<31)
700#define FBC_CTL_PERIODIC (1<<30)
701#define FBC_CTL_INTERVAL_SHIFT (16)
702#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +0200703#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700704#define FBC_CTL_STRIDE_SHIFT (5)
705#define FBC_CTL_FENCENO (1<<0)
706#define FBC_COMMAND 0x0320c
707#define FBC_CMD_COMPRESS (1<<0)
708#define FBC_STATUS 0x03210
709#define FBC_STAT_COMPRESSING (1<<31)
710#define FBC_STAT_COMPRESSED (1<<30)
711#define FBC_STAT_MODIFIED (1<<29)
712#define FBC_STAT_CURRENT_LINE (1<<0)
713#define FBC_CONTROL2 0x03214
714#define FBC_CTL_FENCE_DBL (0<<4)
715#define FBC_CTL_IDLE_IMM (0<<2)
716#define FBC_CTL_IDLE_FULL (1<<2)
717#define FBC_CTL_IDLE_LINE (2<<2)
718#define FBC_CTL_IDLE_DEBUG (3<<2)
719#define FBC_CTL_CPU_FENCE (1<<1)
720#define FBC_CTL_PLANEA (0<<0)
721#define FBC_CTL_PLANEB (1<<0)
722#define FBC_FENCE_OFF 0x0321b
Jesse Barnes80824002009-09-10 15:28:06 -0700723#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -0700724
725#define FBC_LL_SIZE (1536)
726
Jesse Barnes74dff282009-09-14 15:39:40 -0700727/* Framebuffer compression for GM45+ */
728#define DPFC_CB_BASE 0x3200
729#define DPFC_CONTROL 0x3208
730#define DPFC_CTL_EN (1<<31)
731#define DPFC_CTL_PLANEA (0<<30)
732#define DPFC_CTL_PLANEB (1<<30)
733#define DPFC_CTL_FENCE_EN (1<<29)
Chris Wilson9ce9d062011-07-08 12:22:40 +0100734#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -0700735#define DPFC_SR_EN (1<<10)
736#define DPFC_CTL_LIMIT_1X (0<<6)
737#define DPFC_CTL_LIMIT_2X (1<<6)
738#define DPFC_CTL_LIMIT_4X (2<<6)
739#define DPFC_RECOMP_CTL 0x320c
740#define DPFC_RECOMP_STALL_EN (1<<27)
741#define DPFC_RECOMP_STALL_WM_SHIFT (16)
742#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
743#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
744#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
745#define DPFC_STATUS 0x3210
746#define DPFC_INVAL_SEG_SHIFT (16)
747#define DPFC_INVAL_SEG_MASK (0x07ff0000)
748#define DPFC_COMP_SEG_SHIFT (0)
749#define DPFC_COMP_SEG_MASK (0x000003ff)
750#define DPFC_STATUS2 0x3214
751#define DPFC_FENCE_YOFF 0x3218
752#define DPFC_CHICKEN 0x3224
753#define DPFC_HT_MODIFY (1<<31)
754
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800755/* Framebuffer compression for Ironlake */
756#define ILK_DPFC_CB_BASE 0x43200
757#define ILK_DPFC_CONTROL 0x43208
758/* The bit 28-8 is reserved */
759#define DPFC_RESERVED (0x1FFFFF00)
760#define ILK_DPFC_RECOMP_CTL 0x4320c
761#define ILK_DPFC_STATUS 0x43210
762#define ILK_DPFC_FENCE_YOFF 0x43218
763#define ILK_DPFC_CHICKEN 0x43224
764#define ILK_FBC_RT_BASE 0x2128
765#define ILK_FBC_RT_VALID (1<<0)
766
767#define ILK_DISPLAY_CHICKEN1 0x42000
768#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -0400769#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +0800770
Zhao Yakuib52eb4d2010-06-12 14:32:27 +0800771
Jesse Barnes585fb112008-07-29 11:54:06 -0700772/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +0800773 * Framebuffer compression for Sandybridge
774 *
775 * The following two registers are of type GTTMMADR
776 */
777#define SNB_DPFC_CTL_SA 0x100100
778#define SNB_CPU_FENCE_ENABLE (1<<29)
779#define DPFC_CPU_FENCE_OFFSET 0x100104
780
781
782/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700783 * GPIO regs
784 */
785#define GPIOA 0x5010
786#define GPIOB 0x5014
787#define GPIOC 0x5018
788#define GPIOD 0x501c
789#define GPIOE 0x5020
790#define GPIOF 0x5024
791#define GPIOG 0x5028
792#define GPIOH 0x502c
793# define GPIO_CLOCK_DIR_MASK (1 << 0)
794# define GPIO_CLOCK_DIR_IN (0 << 1)
795# define GPIO_CLOCK_DIR_OUT (1 << 1)
796# define GPIO_CLOCK_VAL_MASK (1 << 2)
797# define GPIO_CLOCK_VAL_OUT (1 << 3)
798# define GPIO_CLOCK_VAL_IN (1 << 4)
799# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
800# define GPIO_DATA_DIR_MASK (1 << 8)
801# define GPIO_DATA_DIR_IN (0 << 9)
802# define GPIO_DATA_DIR_OUT (1 << 9)
803# define GPIO_DATA_VAL_MASK (1 << 10)
804# define GPIO_DATA_VAL_OUT (1 << 11)
805# define GPIO_DATA_VAL_IN (1 << 12)
806# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
807
Chris Wilsonf899fc62010-07-20 15:44:45 -0700808#define GMBUS0 0x5100 /* clock/port select */
809#define GMBUS_RATE_100KHZ (0<<8)
810#define GMBUS_RATE_50KHZ (1<<8)
811#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
812#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
813#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
814#define GMBUS_PORT_DISABLED 0
815#define GMBUS_PORT_SSC 1
816#define GMBUS_PORT_VGADDC 2
817#define GMBUS_PORT_PANEL 3
818#define GMBUS_PORT_DPC 4 /* HDMIC */
819#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +0800820#define GMBUS_PORT_DPD 6 /* HDMID */
821#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +0800822#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -0700823#define GMBUS1 0x5104 /* command/status */
824#define GMBUS_SW_CLR_INT (1<<31)
825#define GMBUS_SW_RDY (1<<30)
826#define GMBUS_ENT (1<<29) /* enable timeout */
827#define GMBUS_CYCLE_NONE (0<<25)
828#define GMBUS_CYCLE_WAIT (1<<25)
829#define GMBUS_CYCLE_INDEX (2<<25)
830#define GMBUS_CYCLE_STOP (4<<25)
831#define GMBUS_BYTE_COUNT_SHIFT 16
832#define GMBUS_SLAVE_INDEX_SHIFT 8
833#define GMBUS_SLAVE_ADDR_SHIFT 1
834#define GMBUS_SLAVE_READ (1<<0)
835#define GMBUS_SLAVE_WRITE (0<<0)
836#define GMBUS2 0x5108 /* status */
837#define GMBUS_INUSE (1<<15)
838#define GMBUS_HW_WAIT_PHASE (1<<14)
839#define GMBUS_STALL_TIMEOUT (1<<13)
840#define GMBUS_INT (1<<12)
841#define GMBUS_HW_RDY (1<<11)
842#define GMBUS_SATOER (1<<10)
843#define GMBUS_ACTIVE (1<<9)
844#define GMBUS3 0x510c /* data buffer bytes 3-0 */
845#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
846#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
847#define GMBUS_NAK_EN (1<<3)
848#define GMBUS_IDLE_EN (1<<2)
849#define GMBUS_HW_WAIT_EN (1<<1)
850#define GMBUS_HW_RDY_EN (1<<0)
851#define GMBUS5 0x5120 /* byte index */
852#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -0800853
Jesse Barnes585fb112008-07-29 11:54:06 -0700854/*
855 * Clock control & power management
856 */
857
858#define VGA0 0x6000
859#define VGA1 0x6004
860#define VGA_PD 0x6010
861#define VGA0_PD_P2_DIV_4 (1 << 7)
862#define VGA0_PD_P1_DIV_2 (1 << 5)
863#define VGA0_PD_P1_SHIFT 0
864#define VGA0_PD_P1_MASK (0x1f << 0)
865#define VGA1_PD_P2_DIV_4 (1 << 15)
866#define VGA1_PD_P1_DIV_2 (1 << 13)
867#define VGA1_PD_P1_SHIFT 8
868#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800869#define _DPLL_A 0x06014
870#define _DPLL_B 0x06018
871#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
Jesse Barnes585fb112008-07-29 11:54:06 -0700872#define DPLL_VCO_ENABLE (1 << 31)
873#define DPLL_DVO_HIGH_SPEED (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700874#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700875#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700876#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -0700877#define DPLL_VGA_MODE_DIS (1 << 28)
878#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
879#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
880#define DPLL_MODE_MASK (3 << 26)
881#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
882#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
883#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
884#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
885#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
886#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500887#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700888#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700889
Jesse Barnes585fb112008-07-29 11:54:06 -0700890#define SRX_INDEX 0x3c4
891#define SRX_DATA 0x3c5
892#define SR01 1
893#define SR01_SCREEN_OFF (1<<5)
894
895#define PPCR 0x61204
896#define PPCR_ON (1<<0)
897
898#define DVOB 0x61140
899#define DVOB_ON (1<<31)
900#define DVOC 0x61160
901#define DVOC_ON (1<<31)
902#define LVDS 0x61180
903#define LVDS_ON (1<<31)
904
Jesse Barnes585fb112008-07-29 11:54:06 -0700905/* Scratch pad debug 0 reg:
906 */
907#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
908/*
909 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
910 * this field (only one bit may be set).
911 */
912#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
913#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500914#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700915/* i830, required in DVO non-gang */
916#define PLL_P2_DIVIDE_BY_4 (1 << 23)
917#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
918#define PLL_REF_INPUT_DREFCLK (0 << 13)
919#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
920#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
921#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
922#define PLL_REF_INPUT_MASK (3 << 13)
923#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500924/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +0800925# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
926# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
927# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
928# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
929# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
930
Jesse Barnes585fb112008-07-29 11:54:06 -0700931/*
932 * Parallel to Serial Load Pulse phase selection.
933 * Selects the phase for the 10X DPLL clock for the PCIe
934 * digital display port. The range is 4 to 13; 10 or more
935 * is just a flip delay. The default is 6
936 */
937#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
938#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
939/*
940 * SDVO multiplier for 945G/GM. Not used on 965.
941 */
942#define SDVO_MULTIPLIER_MASK 0x000000ff
943#define SDVO_MULTIPLIER_SHIFT_HIRES 4
944#define SDVO_MULTIPLIER_SHIFT_VGA 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800945#define _DPLL_A_MD 0x0601c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700946/*
947 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
948 *
949 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
950 */
951#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
952#define DPLL_MD_UDI_DIVIDER_SHIFT 24
953/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
954#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
955#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
956/*
957 * SDVO/UDI pixel multiplier.
958 *
959 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
960 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
961 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
962 * dummy bytes in the datastream at an increased clock rate, with both sides of
963 * the link knowing how many bytes are fill.
964 *
965 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
966 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
967 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
968 * through an SDVO command.
969 *
970 * This register field has values of multiplication factor minus 1, with
971 * a maximum multiplier of 5 for SDVO.
972 */
973#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
974#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
975/*
976 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
977 * This best be set to the default value (3) or the CRT won't work. No,
978 * I don't entirely understand what this does...
979 */
980#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
981#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800982#define _DPLL_B_MD 0x06020 /* 965+ only */
983#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -0700984
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800985#define _FPA0 0x06040
986#define _FPA1 0x06044
987#define _FPB0 0x06048
988#define _FPB1 0x0604c
989#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
990#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -0700991#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500992#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700993#define FP_N_DIV_SHIFT 16
994#define FP_M1_DIV_MASK 0x00003f00
995#define FP_M1_DIV_SHIFT 8
996#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500997#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700998#define FP_M2_DIV_SHIFT 0
999#define DPLL_TEST 0x606c
1000#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1001#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1002#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1003#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1004#define DPLLB_TEST_N_BYPASS (1 << 19)
1005#define DPLLB_TEST_M_BYPASS (1 << 18)
1006#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1007#define DPLLA_TEST_N_BYPASS (1 << 3)
1008#define DPLLA_TEST_M_BYPASS (1 << 2)
1009#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1010#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001011#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001012#define DSTATE_PLL_D3_OFF (1<<3)
1013#define DSTATE_GFX_CLOCK_GATING (1<<1)
1014#define DSTATE_DOT_CLOCK_GATING (1<<0)
1015#define DSPCLK_GATE_D 0x6200
1016# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1017# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1018# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1019# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1020# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1021# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1022# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1023# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1024# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1025# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1026# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1027# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1028# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1029# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1030# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1031# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1032# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1033# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1034# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1035# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1036# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1037# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1038# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1039# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1040# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1041# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1042# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1043# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1044/**
1045 * This bit must be set on the 830 to prevent hangs when turning off the
1046 * overlay scaler.
1047 */
1048# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1049# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1050# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1051# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1052# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1053
1054#define RENCLK_GATE_D1 0x6204
1055# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1056# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1057# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1058# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1059# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1060# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1061# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1062# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1063# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1064/** This bit must be unset on 855,865 */
1065# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1066# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1067# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1068# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1069/** This bit must be set on 855,865. */
1070# define SV_CLOCK_GATE_DISABLE (1 << 0)
1071# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1072# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1073# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1074# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1075# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1076# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1077# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1078# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1079# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1080# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1081# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1082# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1083# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1084# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1085# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1086# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1087# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1088
1089# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1090/** This bit must always be set on 965G/965GM */
1091# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1092# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1093# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1094# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1095# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1096# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1097/** This bit must always be set on 965G */
1098# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1099# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1100# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1101# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1102# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1103# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1104# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1105# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1106# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1107# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1108# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1109# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1110# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1111# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1112# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1113# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1114# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1115# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1116# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1117
1118#define RENCLK_GATE_D2 0x6208
1119#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1120#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1121#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1122#define RAMCLK_GATE_D 0x6210 /* CRL only */
1123#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001124
Jesse Barnesceb04242012-03-28 13:39:22 -07001125#define FW_BLC_SELF_VLV 0x6500
1126#define FW_CSPWRDWNEN (1<<15)
1127
Jesse Barnes585fb112008-07-29 11:54:06 -07001128/*
1129 * Palette regs
1130 */
1131
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001132#define _PALETTE_A 0x0a000
1133#define _PALETTE_B 0x0a800
1134#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
Jesse Barnes585fb112008-07-29 11:54:06 -07001135
Eric Anholt673a3942008-07-30 12:06:12 -07001136/* MCH MMIO space */
1137
1138/*
1139 * MCHBAR mirror.
1140 *
1141 * This mirrors the MCHBAR MMIO space whose location is determined by
1142 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1143 * every way. It is not accessible from the CP register read instructions.
1144 *
1145 */
1146#define MCHBAR_MIRROR_BASE 0x10000
1147
Yuanhan Liu13982612010-12-15 15:42:31 +08001148#define MCHBAR_MIRROR_BASE_SNB 0x140000
1149
Eric Anholt673a3942008-07-30 12:06:12 -07001150/** 915-945 and GM965 MCH register controlling DRAM channel access */
1151#define DCC 0x10200
1152#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1153#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1154#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1155#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1156#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001157#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001158
Li Peng95534262010-05-18 18:58:44 +08001159/** Pineview MCH register contains DDR3 setting */
1160#define CSHRDDR3CTL 0x101a8
1161#define CSHRDDR3CTL_DDR3 (1 << 2)
1162
Eric Anholt673a3942008-07-30 12:06:12 -07001163/** 965 MCH register controlling DRAM channel configuration */
1164#define C0DRB3 0x10206
1165#define C1DRB3 0x10606
1166
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001167/** snb MCH registers for reading the DRAM channel configuration */
1168#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1169#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1170#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1171#define MAD_DIMM_ECC_MASK (0x3 << 24)
1172#define MAD_DIMM_ECC_OFF (0x0 << 24)
1173#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1174#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1175#define MAD_DIMM_ECC_ON (0x3 << 24)
1176#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1177#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1178#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1179#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1180#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1181#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1182#define MAD_DIMM_A_SELECT (0x1 << 16)
1183/* DIMM sizes are in multiples of 256mb. */
1184#define MAD_DIMM_B_SIZE_SHIFT 8
1185#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1186#define MAD_DIMM_A_SIZE_SHIFT 0
1187#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1188
1189
Keith Packardb11248d2009-06-11 22:28:56 -07001190/* Clocking configuration register */
1191#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001192#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001193#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1194#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1195#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1196#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1197#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001198/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001199#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001200#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001201#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001202#define CLKCFG_MEM_533 (1 << 4)
1203#define CLKCFG_MEM_667 (2 << 4)
1204#define CLKCFG_MEM_800 (3 << 4)
1205#define CLKCFG_MEM_MASK (7 << 4)
1206
Jesse Barnesea056c12010-09-10 10:02:13 -07001207#define TSC1 0x11001
1208#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001209#define TR1 0x11006
1210#define TSFS 0x11020
1211#define TSFS_SLOPE_MASK 0x0000ff00
1212#define TSFS_SLOPE_SHIFT 8
1213#define TSFS_INTR_MASK 0x000000ff
1214
Jesse Barnesf97108d2010-01-29 11:27:07 -08001215#define CRSTANDVID 0x11100
1216#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1217#define PXVFREQ_PX_MASK 0x7f000000
1218#define PXVFREQ_PX_SHIFT 24
1219#define VIDFREQ_BASE 0x11110
1220#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1221#define VIDFREQ2 0x11114
1222#define VIDFREQ3 0x11118
1223#define VIDFREQ4 0x1111c
1224#define VIDFREQ_P0_MASK 0x1f000000
1225#define VIDFREQ_P0_SHIFT 24
1226#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1227#define VIDFREQ_P0_CSCLK_SHIFT 20
1228#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1229#define VIDFREQ_P0_CRCLK_SHIFT 16
1230#define VIDFREQ_P1_MASK 0x00001f00
1231#define VIDFREQ_P1_SHIFT 8
1232#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1233#define VIDFREQ_P1_CSCLK_SHIFT 4
1234#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1235#define INTTOEXT_BASE_ILK 0x11300
1236#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1237#define INTTOEXT_MAP3_SHIFT 24
1238#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1239#define INTTOEXT_MAP2_SHIFT 16
1240#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1241#define INTTOEXT_MAP1_SHIFT 8
1242#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1243#define INTTOEXT_MAP0_SHIFT 0
1244#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1245#define MEMSWCTL 0x11170 /* Ironlake only */
1246#define MEMCTL_CMD_MASK 0xe000
1247#define MEMCTL_CMD_SHIFT 13
1248#define MEMCTL_CMD_RCLK_OFF 0
1249#define MEMCTL_CMD_RCLK_ON 1
1250#define MEMCTL_CMD_CHFREQ 2
1251#define MEMCTL_CMD_CHVID 3
1252#define MEMCTL_CMD_VMMOFF 4
1253#define MEMCTL_CMD_VMMON 5
1254#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1255 when command complete */
1256#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1257#define MEMCTL_FREQ_SHIFT 8
1258#define MEMCTL_SFCAVM (1<<7)
1259#define MEMCTL_TGT_VID_MASK 0x007f
1260#define MEMIHYST 0x1117c
1261#define MEMINTREN 0x11180 /* 16 bits */
1262#define MEMINT_RSEXIT_EN (1<<8)
1263#define MEMINT_CX_SUPR_EN (1<<7)
1264#define MEMINT_CONT_BUSY_EN (1<<6)
1265#define MEMINT_AVG_BUSY_EN (1<<5)
1266#define MEMINT_EVAL_CHG_EN (1<<4)
1267#define MEMINT_MON_IDLE_EN (1<<3)
1268#define MEMINT_UP_EVAL_EN (1<<2)
1269#define MEMINT_DOWN_EVAL_EN (1<<1)
1270#define MEMINT_SW_CMD_EN (1<<0)
1271#define MEMINTRSTR 0x11182 /* 16 bits */
1272#define MEM_RSEXIT_MASK 0xc000
1273#define MEM_RSEXIT_SHIFT 14
1274#define MEM_CONT_BUSY_MASK 0x3000
1275#define MEM_CONT_BUSY_SHIFT 12
1276#define MEM_AVG_BUSY_MASK 0x0c00
1277#define MEM_AVG_BUSY_SHIFT 10
1278#define MEM_EVAL_CHG_MASK 0x0300
1279#define MEM_EVAL_BUSY_SHIFT 8
1280#define MEM_MON_IDLE_MASK 0x00c0
1281#define MEM_MON_IDLE_SHIFT 6
1282#define MEM_UP_EVAL_MASK 0x0030
1283#define MEM_UP_EVAL_SHIFT 4
1284#define MEM_DOWN_EVAL_MASK 0x000c
1285#define MEM_DOWN_EVAL_SHIFT 2
1286#define MEM_SW_CMD_MASK 0x0003
1287#define MEM_INT_STEER_GFX 0
1288#define MEM_INT_STEER_CMR 1
1289#define MEM_INT_STEER_SMI 2
1290#define MEM_INT_STEER_SCI 3
1291#define MEMINTRSTS 0x11184
1292#define MEMINT_RSEXIT (1<<7)
1293#define MEMINT_CONT_BUSY (1<<6)
1294#define MEMINT_AVG_BUSY (1<<5)
1295#define MEMINT_EVAL_CHG (1<<4)
1296#define MEMINT_MON_IDLE (1<<3)
1297#define MEMINT_UP_EVAL (1<<2)
1298#define MEMINT_DOWN_EVAL (1<<1)
1299#define MEMINT_SW_CMD (1<<0)
1300#define MEMMODECTL 0x11190
1301#define MEMMODE_BOOST_EN (1<<31)
1302#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1303#define MEMMODE_BOOST_FREQ_SHIFT 24
1304#define MEMMODE_IDLE_MODE_MASK 0x00030000
1305#define MEMMODE_IDLE_MODE_SHIFT 16
1306#define MEMMODE_IDLE_MODE_EVAL 0
1307#define MEMMODE_IDLE_MODE_CONT 1
1308#define MEMMODE_HWIDLE_EN (1<<15)
1309#define MEMMODE_SWMODE_EN (1<<14)
1310#define MEMMODE_RCLK_GATE (1<<13)
1311#define MEMMODE_HW_UPDATE (1<<12)
1312#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1313#define MEMMODE_FSTART_SHIFT 8
1314#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1315#define MEMMODE_FMAX_SHIFT 4
1316#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1317#define RCBMAXAVG 0x1119c
1318#define MEMSWCTL2 0x1119e /* Cantiga only */
1319#define SWMEMCMD_RENDER_OFF (0 << 13)
1320#define SWMEMCMD_RENDER_ON (1 << 13)
1321#define SWMEMCMD_SWFREQ (2 << 13)
1322#define SWMEMCMD_TARVID (3 << 13)
1323#define SWMEMCMD_VRM_OFF (4 << 13)
1324#define SWMEMCMD_VRM_ON (5 << 13)
1325#define CMDSTS (1<<12)
1326#define SFCAVM (1<<11)
1327#define SWFREQ_MASK 0x0380 /* P0-7 */
1328#define SWFREQ_SHIFT 7
1329#define TARVID_MASK 0x001f
1330#define MEMSTAT_CTG 0x111a0
1331#define RCBMINAVG 0x111a0
1332#define RCUPEI 0x111b0
1333#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001334#define RSTDBYCTL 0x111b8
1335#define RS1EN (1<<31)
1336#define RS2EN (1<<30)
1337#define RS3EN (1<<29)
1338#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1339#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1340#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1341#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1342#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1343#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1344#define RSX_STATUS_MASK (7<<20)
1345#define RSX_STATUS_ON (0<<20)
1346#define RSX_STATUS_RC1 (1<<20)
1347#define RSX_STATUS_RC1E (2<<20)
1348#define RSX_STATUS_RS1 (3<<20)
1349#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1350#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1351#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1352#define RSX_STATUS_RSVD2 (7<<20)
1353#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1354#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1355#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1356#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1357#define RS1CONTSAV_MASK (3<<14)
1358#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1359#define RS1CONTSAV_RSVD (1<<14)
1360#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1361#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1362#define NORMSLEXLAT_MASK (3<<12)
1363#define SLOW_RS123 (0<<12)
1364#define SLOW_RS23 (1<<12)
1365#define SLOW_RS3 (2<<12)
1366#define NORMAL_RS123 (3<<12)
1367#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1368#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1369#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1370#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1371#define RS_CSTATE_MASK (3<<4)
1372#define RS_CSTATE_C367_RS1 (0<<4)
1373#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1374#define RS_CSTATE_RSVD (2<<4)
1375#define RS_CSTATE_C367_RS2 (3<<4)
1376#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1377#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001378#define VIDCTL 0x111c0
1379#define VIDSTS 0x111c8
1380#define VIDSTART 0x111cc /* 8 bits */
1381#define MEMSTAT_ILK 0x111f8
1382#define MEMSTAT_VID_MASK 0x7f00
1383#define MEMSTAT_VID_SHIFT 8
1384#define MEMSTAT_PSTATE_MASK 0x00f8
1385#define MEMSTAT_PSTATE_SHIFT 3
1386#define MEMSTAT_MON_ACTV (1<<2)
1387#define MEMSTAT_SRC_CTL_MASK 0x0003
1388#define MEMSTAT_SRC_CTL_CORE 0
1389#define MEMSTAT_SRC_CTL_TRB 1
1390#define MEMSTAT_SRC_CTL_THM 2
1391#define MEMSTAT_SRC_CTL_STDBY 3
1392#define RCPREVBSYTUPAVG 0x113b8
1393#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001394#define PMMISC 0x11214
1395#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001396#define SDEW 0x1124c
1397#define CSIEW0 0x11250
1398#define CSIEW1 0x11254
1399#define CSIEW2 0x11258
1400#define PEW 0x1125c
1401#define DEW 0x11270
1402#define MCHAFE 0x112c0
1403#define CSIEC 0x112e0
1404#define DMIEC 0x112e4
1405#define DDREC 0x112e8
1406#define PEG0EC 0x112ec
1407#define PEG1EC 0x112f0
1408#define GFXEC 0x112f4
1409#define RPPREVBSYTUPAVG 0x113b8
1410#define RPPREVBSYTDNAVG 0x113bc
1411#define ECR 0x11600
1412#define ECR_GPFE (1<<31)
1413#define ECR_IMONE (1<<30)
1414#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1415#define OGW0 0x11608
1416#define OGW1 0x1160c
1417#define EG0 0x11610
1418#define EG1 0x11614
1419#define EG2 0x11618
1420#define EG3 0x1161c
1421#define EG4 0x11620
1422#define EG5 0x11624
1423#define EG6 0x11628
1424#define EG7 0x1162c
1425#define PXW 0x11664
1426#define PXWL 0x11680
1427#define LCFUSE02 0x116c0
1428#define LCFUSE_HIV_MASK 0x000000ff
1429#define CSIPLL0 0x12c10
1430#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001431#define PEG_BAND_GAP_DATA 0x14d68
1432
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001433#define GEN6_GT_PERF_STATUS 0x145948
1434#define GEN6_RP_STATE_LIMITS 0x145994
1435#define GEN6_RP_STATE_CAP 0x145998
1436
Jesse Barnes585fb112008-07-29 11:54:06 -07001437/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001438 * Logical Context regs
1439 */
1440#define CCID 0x2180
1441#define CCID_EN (1<<0)
1442/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001443 * Overlay regs
1444 */
1445
1446#define OVADD 0x30000
1447#define DOVSTA 0x30008
1448#define OC_BUF (0x3<<20)
1449#define OGAMC5 0x30010
1450#define OGAMC4 0x30014
1451#define OGAMC3 0x30018
1452#define OGAMC2 0x3001c
1453#define OGAMC1 0x30020
1454#define OGAMC0 0x30024
1455
1456/*
1457 * Display engine regs
1458 */
1459
1460/* Pipe A timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001461#define _HTOTAL_A 0x60000
1462#define _HBLANK_A 0x60004
1463#define _HSYNC_A 0x60008
1464#define _VTOTAL_A 0x6000c
1465#define _VBLANK_A 0x60010
1466#define _VSYNC_A 0x60014
1467#define _PIPEASRC 0x6001c
1468#define _BCLRPAT_A 0x60020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001469#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07001470
1471/* Pipe B timing regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001472#define _HTOTAL_B 0x61000
1473#define _HBLANK_B 0x61004
1474#define _HSYNC_B 0x61008
1475#define _VTOTAL_B 0x6100c
1476#define _VBLANK_B 0x61010
1477#define _VSYNC_B 0x61014
1478#define _PIPEBSRC 0x6101c
1479#define _BCLRPAT_B 0x61020
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001480#define _VSYNCSHIFT_B 0x61028
1481
Jesse Barnes585fb112008-07-29 11:54:06 -07001482
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1484#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1485#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1486#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1487#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1488#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1489#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01001490#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01001491
Jesse Barnes585fb112008-07-29 11:54:06 -07001492/* VGA port control */
1493#define ADPA 0x61100
1494#define ADPA_DAC_ENABLE (1<<31)
1495#define ADPA_DAC_DISABLE 0
1496#define ADPA_PIPE_SELECT_MASK (1<<30)
1497#define ADPA_PIPE_A_SELECT 0
1498#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07001499#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001500#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1501#define ADPA_SETS_HVPOLARITY 0
1502#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1503#define ADPA_VSYNC_CNTL_ENABLE 0
1504#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1505#define ADPA_HSYNC_CNTL_ENABLE 0
1506#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1507#define ADPA_VSYNC_ACTIVE_LOW 0
1508#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1509#define ADPA_HSYNC_ACTIVE_LOW 0
1510#define ADPA_DPMS_MASK (~(3<<10))
1511#define ADPA_DPMS_ON (0<<10)
1512#define ADPA_DPMS_SUSPEND (1<<10)
1513#define ADPA_DPMS_STANDBY (2<<10)
1514#define ADPA_DPMS_OFF (3<<10)
1515
Chris Wilson939fe4d2010-10-09 10:33:26 +01001516
Jesse Barnes585fb112008-07-29 11:54:06 -07001517/* Hotplug control (945+ only) */
1518#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -08001519#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001520#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001521#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001522#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001523#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001524#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001525#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1526#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1527#define TV_HOTPLUG_INT_EN (1 << 18)
1528#define CRT_HOTPLUG_INT_EN (1 << 9)
1529#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08001530#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1531/* must use period 64 on GM45 according to docs */
1532#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1533#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1534#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1535#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1536#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1537#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1538#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1539#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1540#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1541#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1542#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1543#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001544
1545#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -08001546#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -07001547#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -08001548#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -07001549#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -08001550#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -07001551#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07001552#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1553#define TV_HOTPLUG_INT_STATUS (1 << 10)
1554#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1555#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1556#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1557#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1558#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1559#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1560
1561/* SDVO port control */
1562#define SDVOB 0x61140
1563#define SDVOC 0x61160
1564#define SDVO_ENABLE (1 << 31)
1565#define SDVO_PIPE_B_SELECT (1 << 30)
1566#define SDVO_STALL_SELECT (1 << 29)
1567#define SDVO_INTERRUPT_ENABLE (1 << 26)
1568/**
1569 * 915G/GM SDVO pixel multiplier.
1570 *
1571 * Programmed value is multiplier - 1, up to 5x.
1572 *
1573 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1574 */
1575#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1576#define SDVO_PORT_MULTIPLY_SHIFT 23
1577#define SDVO_PHASE_SELECT_MASK (15 << 19)
1578#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1579#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1580#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -08001581#define SDVO_ENCODING_SDVO (0x0 << 10)
1582#define SDVO_ENCODING_HDMI (0x2 << 10)
1583/** Requird for HDMI operation */
1584#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Chris Wilsone953fd72011-02-21 22:23:52 +00001585#define SDVO_COLOR_RANGE_16_235 (1 << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001586#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -08001587#define SDVO_AUDIO_ENABLE (1 << 6)
1588/** New with 965, default is to be set */
1589#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1590/** New with 965, default is to be set */
1591#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -07001592#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1593#define SDVO_DETECTED (1 << 2)
1594/* Bits to be preserved when writing */
1595#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1596#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1597
1598/* DVO port control */
1599#define DVOA 0x61120
1600#define DVOB 0x61140
1601#define DVOC 0x61160
1602#define DVO_ENABLE (1 << 31)
1603#define DVO_PIPE_B_SELECT (1 << 30)
1604#define DVO_PIPE_STALL_UNUSED (0 << 28)
1605#define DVO_PIPE_STALL (1 << 28)
1606#define DVO_PIPE_STALL_TV (2 << 28)
1607#define DVO_PIPE_STALL_MASK (3 << 28)
1608#define DVO_USE_VGA_SYNC (1 << 15)
1609#define DVO_DATA_ORDER_I740 (0 << 14)
1610#define DVO_DATA_ORDER_FP (1 << 14)
1611#define DVO_VSYNC_DISABLE (1 << 11)
1612#define DVO_HSYNC_DISABLE (1 << 10)
1613#define DVO_VSYNC_TRISTATE (1 << 9)
1614#define DVO_HSYNC_TRISTATE (1 << 8)
1615#define DVO_BORDER_ENABLE (1 << 7)
1616#define DVO_DATA_ORDER_GBRG (1 << 6)
1617#define DVO_DATA_ORDER_RGGB (0 << 6)
1618#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1619#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1620#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1621#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1622#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1623#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1624#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1625#define DVO_PRESERVE_MASK (0x7<<24)
1626#define DVOA_SRCDIM 0x61124
1627#define DVOB_SRCDIM 0x61144
1628#define DVOC_SRCDIM 0x61164
1629#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1630#define DVO_SRCDIM_VERTICAL_SHIFT 0
1631
1632/* LVDS port control */
1633#define LVDS 0x61180
1634/*
1635 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1636 * the DPLL semantics change when the LVDS is assigned to that pipe.
1637 */
1638#define LVDS_PORT_EN (1 << 31)
1639/* Selects pipe B for LVDS data. Must be set on pre-965. */
1640#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001641#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07001642#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08001643/* LVDS dithering flag on 965/g4x platform */
1644#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08001645/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1646#define LVDS_VSYNC_POLARITY (1 << 21)
1647#define LVDS_HSYNC_POLARITY (1 << 20)
1648
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08001649/* Enable border for unscaled (or aspect-scaled) display */
1650#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07001651/*
1652 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1653 * pixel.
1654 */
1655#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1656#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1657#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1658/*
1659 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1660 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1661 * on.
1662 */
1663#define LVDS_A3_POWER_MASK (3 << 6)
1664#define LVDS_A3_POWER_DOWN (0 << 6)
1665#define LVDS_A3_POWER_UP (3 << 6)
1666/*
1667 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1668 * is set.
1669 */
1670#define LVDS_CLKB_POWER_MASK (3 << 4)
1671#define LVDS_CLKB_POWER_DOWN (0 << 4)
1672#define LVDS_CLKB_POWER_UP (3 << 4)
1673/*
1674 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1675 * setting for whether we are in dual-channel mode. The B3 pair will
1676 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1677 */
1678#define LVDS_B0B3_POWER_MASK (3 << 2)
1679#define LVDS_B0B3_POWER_DOWN (0 << 2)
1680#define LVDS_B0B3_POWER_UP (3 << 2)
1681
David Härdeman3c17fe42010-09-24 21:44:32 +02001682/* Video Data Island Packet control */
1683#define VIDEO_DIP_DATA 0x61178
1684#define VIDEO_DIP_CTL 0x61170
1685#define VIDEO_DIP_ENABLE (1 << 31)
1686#define VIDEO_DIP_PORT_B (1 << 29)
1687#define VIDEO_DIP_PORT_C (2 << 29)
1688#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1689#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1690#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1691#define VIDEO_DIP_SELECT_AVI (0 << 19)
1692#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1693#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07001694#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02001695#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1696#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1697#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1698
Jesse Barnes585fb112008-07-29 11:54:06 -07001699/* Panel power sequencing */
1700#define PP_STATUS 0x61200
1701#define PP_ON (1 << 31)
1702/*
1703 * Indicates that all dependencies of the panel are on:
1704 *
1705 * - PLL enabled
1706 * - pipe enabled
1707 * - LVDS/DVOB/DVOC on
1708 */
1709#define PP_READY (1 << 30)
1710#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07001711#define PP_SEQUENCE_POWER_UP (1 << 28)
1712#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1713#define PP_SEQUENCE_MASK (3 << 28)
1714#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001715#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001716#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07001717#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1718#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1719#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1720#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1721#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1722#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1723#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1724#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1725#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001726#define PP_CONTROL 0x61204
1727#define POWER_TARGET_ON (1 << 0)
1728#define PP_ON_DELAYS 0x61208
1729#define PP_OFF_DELAYS 0x6120c
1730#define PP_DIVISOR 0x61210
1731
1732/* Panel fitting */
1733#define PFIT_CONTROL 0x61230
1734#define PFIT_ENABLE (1 << 31)
1735#define PFIT_PIPE_MASK (3 << 29)
1736#define PFIT_PIPE_SHIFT 29
1737#define VERT_INTERP_DISABLE (0 << 10)
1738#define VERT_INTERP_BILINEAR (1 << 10)
1739#define VERT_INTERP_MASK (3 << 10)
1740#define VERT_AUTO_SCALE (1 << 9)
1741#define HORIZ_INTERP_DISABLE (0 << 6)
1742#define HORIZ_INTERP_BILINEAR (1 << 6)
1743#define HORIZ_INTERP_MASK (3 << 6)
1744#define HORIZ_AUTO_SCALE (1 << 5)
1745#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001746#define PFIT_FILTER_FUZZY (0 << 24)
1747#define PFIT_SCALING_AUTO (0 << 26)
1748#define PFIT_SCALING_PROGRAMMED (1 << 26)
1749#define PFIT_SCALING_PILLAR (2 << 26)
1750#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07001751#define PFIT_PGM_RATIOS 0x61234
1752#define PFIT_VERT_SCALE_MASK 0xfff00000
1753#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08001754/* Pre-965 */
1755#define PFIT_VERT_SCALE_SHIFT 20
1756#define PFIT_VERT_SCALE_MASK 0xfff00000
1757#define PFIT_HORIZ_SCALE_SHIFT 4
1758#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1759/* 965+ */
1760#define PFIT_VERT_SCALE_SHIFT_965 16
1761#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1762#define PFIT_HORIZ_SCALE_SHIFT_965 0
1763#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1764
Jesse Barnes585fb112008-07-29 11:54:06 -07001765#define PFIT_AUTO_RATIOS 0x61238
1766
1767/* Backlight control */
1768#define BLC_PWM_CTL 0x61254
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001769#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
Jesse Barnes585fb112008-07-29 11:54:06 -07001770#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Takashi Iwaiba3820a2011-03-10 14:02:12 +01001771#define BLM_COMBINATION_MODE (1 << 30)
1772/*
1773 * This is the most significant 15 bits of the number of backlight cycles in a
1774 * complete cycle of the modulated backlight control.
1775 *
1776 * The actual value is this field multiplied by two.
1777 */
1778#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1779#define BLM_LEGACY_MODE (1 << 16)
Jesse Barnes585fb112008-07-29 11:54:06 -07001780/*
1781 * This is the number of cycles out of the backlight modulation cycle for which
1782 * the backlight is on.
1783 *
1784 * This field must be no greater than the number of cycles in the complete
1785 * backlight modulation cycle.
1786 */
1787#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1788#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1789
Jesse Barnes0eb96d62009-10-14 12:33:41 -07001790#define BLC_HIST_CTL 0x61260
1791
Jesse Barnes585fb112008-07-29 11:54:06 -07001792/* TV port control */
1793#define TV_CTL 0x68000
1794/** Enables the TV encoder */
1795# define TV_ENC_ENABLE (1 << 31)
1796/** Sources the TV encoder input from pipe B instead of A. */
1797# define TV_ENC_PIPEB_SELECT (1 << 30)
1798/** Outputs composite video (DAC A only) */
1799# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1800/** Outputs SVideo video (DAC B/C) */
1801# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1802/** Outputs Component video (DAC A/B/C) */
1803# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1804/** Outputs Composite and SVideo (DAC A/B/C) */
1805# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1806# define TV_TRILEVEL_SYNC (1 << 21)
1807/** Enables slow sync generation (945GM only) */
1808# define TV_SLOW_SYNC (1 << 20)
1809/** Selects 4x oversampling for 480i and 576p */
1810# define TV_OVERSAMPLE_4X (0 << 18)
1811/** Selects 2x oversampling for 720p and 1080i */
1812# define TV_OVERSAMPLE_2X (1 << 18)
1813/** Selects no oversampling for 1080p */
1814# define TV_OVERSAMPLE_NONE (2 << 18)
1815/** Selects 8x oversampling */
1816# define TV_OVERSAMPLE_8X (3 << 18)
1817/** Selects progressive mode rather than interlaced */
1818# define TV_PROGRESSIVE (1 << 17)
1819/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1820# define TV_PAL_BURST (1 << 16)
1821/** Field for setting delay of Y compared to C */
1822# define TV_YC_SKEW_MASK (7 << 12)
1823/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1824# define TV_ENC_SDP_FIX (1 << 11)
1825/**
1826 * Enables a fix for the 915GM only.
1827 *
1828 * Not sure what it does.
1829 */
1830# define TV_ENC_C0_FIX (1 << 10)
1831/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08001832# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001833# define TV_FUSE_STATE_MASK (3 << 4)
1834/** Read-only state that reports all features enabled */
1835# define TV_FUSE_STATE_ENABLED (0 << 4)
1836/** Read-only state that reports that Macrovision is disabled in hardware*/
1837# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1838/** Read-only state that reports that TV-out is disabled in hardware. */
1839# define TV_FUSE_STATE_DISABLED (2 << 4)
1840/** Normal operation */
1841# define TV_TEST_MODE_NORMAL (0 << 0)
1842/** Encoder test pattern 1 - combo pattern */
1843# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1844/** Encoder test pattern 2 - full screen vertical 75% color bars */
1845# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1846/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1847# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1848/** Encoder test pattern 4 - random noise */
1849# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1850/** Encoder test pattern 5 - linear color ramps */
1851# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1852/**
1853 * This test mode forces the DACs to 50% of full output.
1854 *
1855 * This is used for load detection in combination with TVDAC_SENSE_MASK
1856 */
1857# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1858# define TV_TEST_MODE_MASK (7 << 0)
1859
1860#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01001861# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07001862/**
1863 * Reports that DAC state change logic has reported change (RO).
1864 *
1865 * This gets cleared when TV_DAC_STATE_EN is cleared
1866*/
1867# define TVDAC_STATE_CHG (1 << 31)
1868# define TVDAC_SENSE_MASK (7 << 28)
1869/** Reports that DAC A voltage is above the detect threshold */
1870# define TVDAC_A_SENSE (1 << 30)
1871/** Reports that DAC B voltage is above the detect threshold */
1872# define TVDAC_B_SENSE (1 << 29)
1873/** Reports that DAC C voltage is above the detect threshold */
1874# define TVDAC_C_SENSE (1 << 28)
1875/**
1876 * Enables DAC state detection logic, for load-based TV detection.
1877 *
1878 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1879 * to off, for load detection to work.
1880 */
1881# define TVDAC_STATE_CHG_EN (1 << 27)
1882/** Sets the DAC A sense value to high */
1883# define TVDAC_A_SENSE_CTL (1 << 26)
1884/** Sets the DAC B sense value to high */
1885# define TVDAC_B_SENSE_CTL (1 << 25)
1886/** Sets the DAC C sense value to high */
1887# define TVDAC_C_SENSE_CTL (1 << 24)
1888/** Overrides the ENC_ENABLE and DAC voltage levels */
1889# define DAC_CTL_OVERRIDE (1 << 7)
1890/** Sets the slew rate. Must be preserved in software */
1891# define ENC_TVDAC_SLEW_FAST (1 << 6)
1892# define DAC_A_1_3_V (0 << 4)
1893# define DAC_A_1_1_V (1 << 4)
1894# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001895# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001896# define DAC_B_1_3_V (0 << 2)
1897# define DAC_B_1_1_V (1 << 2)
1898# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001899# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001900# define DAC_C_1_3_V (0 << 0)
1901# define DAC_C_1_1_V (1 << 0)
1902# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001903# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001904
1905/**
1906 * CSC coefficients are stored in a floating point format with 9 bits of
1907 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1908 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1909 * -1 (0x3) being the only legal negative value.
1910 */
1911#define TV_CSC_Y 0x68010
1912# define TV_RY_MASK 0x07ff0000
1913# define TV_RY_SHIFT 16
1914# define TV_GY_MASK 0x00000fff
1915# define TV_GY_SHIFT 0
1916
1917#define TV_CSC_Y2 0x68014
1918# define TV_BY_MASK 0x07ff0000
1919# define TV_BY_SHIFT 16
1920/**
1921 * Y attenuation for component video.
1922 *
1923 * Stored in 1.9 fixed point.
1924 */
1925# define TV_AY_MASK 0x000003ff
1926# define TV_AY_SHIFT 0
1927
1928#define TV_CSC_U 0x68018
1929# define TV_RU_MASK 0x07ff0000
1930# define TV_RU_SHIFT 16
1931# define TV_GU_MASK 0x000007ff
1932# define TV_GU_SHIFT 0
1933
1934#define TV_CSC_U2 0x6801c
1935# define TV_BU_MASK 0x07ff0000
1936# define TV_BU_SHIFT 16
1937/**
1938 * U attenuation for component video.
1939 *
1940 * Stored in 1.9 fixed point.
1941 */
1942# define TV_AU_MASK 0x000003ff
1943# define TV_AU_SHIFT 0
1944
1945#define TV_CSC_V 0x68020
1946# define TV_RV_MASK 0x0fff0000
1947# define TV_RV_SHIFT 16
1948# define TV_GV_MASK 0x000007ff
1949# define TV_GV_SHIFT 0
1950
1951#define TV_CSC_V2 0x68024
1952# define TV_BV_MASK 0x07ff0000
1953# define TV_BV_SHIFT 16
1954/**
1955 * V attenuation for component video.
1956 *
1957 * Stored in 1.9 fixed point.
1958 */
1959# define TV_AV_MASK 0x000007ff
1960# define TV_AV_SHIFT 0
1961
1962#define TV_CLR_KNOBS 0x68028
1963/** 2s-complement brightness adjustment */
1964# define TV_BRIGHTNESS_MASK 0xff000000
1965# define TV_BRIGHTNESS_SHIFT 24
1966/** Contrast adjustment, as a 2.6 unsigned floating point number */
1967# define TV_CONTRAST_MASK 0x00ff0000
1968# define TV_CONTRAST_SHIFT 16
1969/** Saturation adjustment, as a 2.6 unsigned floating point number */
1970# define TV_SATURATION_MASK 0x0000ff00
1971# define TV_SATURATION_SHIFT 8
1972/** Hue adjustment, as an integer phase angle in degrees */
1973# define TV_HUE_MASK 0x000000ff
1974# define TV_HUE_SHIFT 0
1975
1976#define TV_CLR_LEVEL 0x6802c
1977/** Controls the DAC level for black */
1978# define TV_BLACK_LEVEL_MASK 0x01ff0000
1979# define TV_BLACK_LEVEL_SHIFT 16
1980/** Controls the DAC level for blanking */
1981# define TV_BLANK_LEVEL_MASK 0x000001ff
1982# define TV_BLANK_LEVEL_SHIFT 0
1983
1984#define TV_H_CTL_1 0x68030
1985/** Number of pixels in the hsync. */
1986# define TV_HSYNC_END_MASK 0x1fff0000
1987# define TV_HSYNC_END_SHIFT 16
1988/** Total number of pixels minus one in the line (display and blanking). */
1989# define TV_HTOTAL_MASK 0x00001fff
1990# define TV_HTOTAL_SHIFT 0
1991
1992#define TV_H_CTL_2 0x68034
1993/** Enables the colorburst (needed for non-component color) */
1994# define TV_BURST_ENA (1 << 31)
1995/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1996# define TV_HBURST_START_SHIFT 16
1997# define TV_HBURST_START_MASK 0x1fff0000
1998/** Length of the colorburst */
1999# define TV_HBURST_LEN_SHIFT 0
2000# define TV_HBURST_LEN_MASK 0x0001fff
2001
2002#define TV_H_CTL_3 0x68038
2003/** End of hblank, measured in pixels minus one from start of hsync */
2004# define TV_HBLANK_END_SHIFT 16
2005# define TV_HBLANK_END_MASK 0x1fff0000
2006/** Start of hblank, measured in pixels minus one from start of hsync */
2007# define TV_HBLANK_START_SHIFT 0
2008# define TV_HBLANK_START_MASK 0x0001fff
2009
2010#define TV_V_CTL_1 0x6803c
2011/** XXX */
2012# define TV_NBR_END_SHIFT 16
2013# define TV_NBR_END_MASK 0x07ff0000
2014/** XXX */
2015# define TV_VI_END_F1_SHIFT 8
2016# define TV_VI_END_F1_MASK 0x00003f00
2017/** XXX */
2018# define TV_VI_END_F2_SHIFT 0
2019# define TV_VI_END_F2_MASK 0x0000003f
2020
2021#define TV_V_CTL_2 0x68040
2022/** Length of vsync, in half lines */
2023# define TV_VSYNC_LEN_MASK 0x07ff0000
2024# define TV_VSYNC_LEN_SHIFT 16
2025/** Offset of the start of vsync in field 1, measured in one less than the
2026 * number of half lines.
2027 */
2028# define TV_VSYNC_START_F1_MASK 0x00007f00
2029# define TV_VSYNC_START_F1_SHIFT 8
2030/**
2031 * Offset of the start of vsync in field 2, measured in one less than the
2032 * number of half lines.
2033 */
2034# define TV_VSYNC_START_F2_MASK 0x0000007f
2035# define TV_VSYNC_START_F2_SHIFT 0
2036
2037#define TV_V_CTL_3 0x68044
2038/** Enables generation of the equalization signal */
2039# define TV_EQUAL_ENA (1 << 31)
2040/** Length of vsync, in half lines */
2041# define TV_VEQ_LEN_MASK 0x007f0000
2042# define TV_VEQ_LEN_SHIFT 16
2043/** Offset of the start of equalization in field 1, measured in one less than
2044 * the number of half lines.
2045 */
2046# define TV_VEQ_START_F1_MASK 0x0007f00
2047# define TV_VEQ_START_F1_SHIFT 8
2048/**
2049 * Offset of the start of equalization in field 2, measured in one less than
2050 * the number of half lines.
2051 */
2052# define TV_VEQ_START_F2_MASK 0x000007f
2053# define TV_VEQ_START_F2_SHIFT 0
2054
2055#define TV_V_CTL_4 0x68048
2056/**
2057 * Offset to start of vertical colorburst, measured in one less than the
2058 * number of lines from vertical start.
2059 */
2060# define TV_VBURST_START_F1_MASK 0x003f0000
2061# define TV_VBURST_START_F1_SHIFT 16
2062/**
2063 * Offset to the end of vertical colorburst, measured in one less than the
2064 * number of lines from the start of NBR.
2065 */
2066# define TV_VBURST_END_F1_MASK 0x000000ff
2067# define TV_VBURST_END_F1_SHIFT 0
2068
2069#define TV_V_CTL_5 0x6804c
2070/**
2071 * Offset to start of vertical colorburst, measured in one less than the
2072 * number of lines from vertical start.
2073 */
2074# define TV_VBURST_START_F2_MASK 0x003f0000
2075# define TV_VBURST_START_F2_SHIFT 16
2076/**
2077 * Offset to the end of vertical colorburst, measured in one less than the
2078 * number of lines from the start of NBR.
2079 */
2080# define TV_VBURST_END_F2_MASK 0x000000ff
2081# define TV_VBURST_END_F2_SHIFT 0
2082
2083#define TV_V_CTL_6 0x68050
2084/**
2085 * Offset to start of vertical colorburst, measured in one less than the
2086 * number of lines from vertical start.
2087 */
2088# define TV_VBURST_START_F3_MASK 0x003f0000
2089# define TV_VBURST_START_F3_SHIFT 16
2090/**
2091 * Offset to the end of vertical colorburst, measured in one less than the
2092 * number of lines from the start of NBR.
2093 */
2094# define TV_VBURST_END_F3_MASK 0x000000ff
2095# define TV_VBURST_END_F3_SHIFT 0
2096
2097#define TV_V_CTL_7 0x68054
2098/**
2099 * Offset to start of vertical colorburst, measured in one less than the
2100 * number of lines from vertical start.
2101 */
2102# define TV_VBURST_START_F4_MASK 0x003f0000
2103# define TV_VBURST_START_F4_SHIFT 16
2104/**
2105 * Offset to the end of vertical colorburst, measured in one less than the
2106 * number of lines from the start of NBR.
2107 */
2108# define TV_VBURST_END_F4_MASK 0x000000ff
2109# define TV_VBURST_END_F4_SHIFT 0
2110
2111#define TV_SC_CTL_1 0x68060
2112/** Turns on the first subcarrier phase generation DDA */
2113# define TV_SC_DDA1_EN (1 << 31)
2114/** Turns on the first subcarrier phase generation DDA */
2115# define TV_SC_DDA2_EN (1 << 30)
2116/** Turns on the first subcarrier phase generation DDA */
2117# define TV_SC_DDA3_EN (1 << 29)
2118/** Sets the subcarrier DDA to reset frequency every other field */
2119# define TV_SC_RESET_EVERY_2 (0 << 24)
2120/** Sets the subcarrier DDA to reset frequency every fourth field */
2121# define TV_SC_RESET_EVERY_4 (1 << 24)
2122/** Sets the subcarrier DDA to reset frequency every eighth field */
2123# define TV_SC_RESET_EVERY_8 (2 << 24)
2124/** Sets the subcarrier DDA to never reset the frequency */
2125# define TV_SC_RESET_NEVER (3 << 24)
2126/** Sets the peak amplitude of the colorburst.*/
2127# define TV_BURST_LEVEL_MASK 0x00ff0000
2128# define TV_BURST_LEVEL_SHIFT 16
2129/** Sets the increment of the first subcarrier phase generation DDA */
2130# define TV_SCDDA1_INC_MASK 0x00000fff
2131# define TV_SCDDA1_INC_SHIFT 0
2132
2133#define TV_SC_CTL_2 0x68064
2134/** Sets the rollover for the second subcarrier phase generation DDA */
2135# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2136# define TV_SCDDA2_SIZE_SHIFT 16
2137/** Sets the increent of the second subcarrier phase generation DDA */
2138# define TV_SCDDA2_INC_MASK 0x00007fff
2139# define TV_SCDDA2_INC_SHIFT 0
2140
2141#define TV_SC_CTL_3 0x68068
2142/** Sets the rollover for the third subcarrier phase generation DDA */
2143# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2144# define TV_SCDDA3_SIZE_SHIFT 16
2145/** Sets the increent of the third subcarrier phase generation DDA */
2146# define TV_SCDDA3_INC_MASK 0x00007fff
2147# define TV_SCDDA3_INC_SHIFT 0
2148
2149#define TV_WIN_POS 0x68070
2150/** X coordinate of the display from the start of horizontal active */
2151# define TV_XPOS_MASK 0x1fff0000
2152# define TV_XPOS_SHIFT 16
2153/** Y coordinate of the display from the start of vertical active (NBR) */
2154# define TV_YPOS_MASK 0x00000fff
2155# define TV_YPOS_SHIFT 0
2156
2157#define TV_WIN_SIZE 0x68074
2158/** Horizontal size of the display window, measured in pixels*/
2159# define TV_XSIZE_MASK 0x1fff0000
2160# define TV_XSIZE_SHIFT 16
2161/**
2162 * Vertical size of the display window, measured in pixels.
2163 *
2164 * Must be even for interlaced modes.
2165 */
2166# define TV_YSIZE_MASK 0x00000fff
2167# define TV_YSIZE_SHIFT 0
2168
2169#define TV_FILTER_CTL_1 0x68080
2170/**
2171 * Enables automatic scaling calculation.
2172 *
2173 * If set, the rest of the registers are ignored, and the calculated values can
2174 * be read back from the register.
2175 */
2176# define TV_AUTO_SCALE (1 << 31)
2177/**
2178 * Disables the vertical filter.
2179 *
2180 * This is required on modes more than 1024 pixels wide */
2181# define TV_V_FILTER_BYPASS (1 << 29)
2182/** Enables adaptive vertical filtering */
2183# define TV_VADAPT (1 << 28)
2184# define TV_VADAPT_MODE_MASK (3 << 26)
2185/** Selects the least adaptive vertical filtering mode */
2186# define TV_VADAPT_MODE_LEAST (0 << 26)
2187/** Selects the moderately adaptive vertical filtering mode */
2188# define TV_VADAPT_MODE_MODERATE (1 << 26)
2189/** Selects the most adaptive vertical filtering mode */
2190# define TV_VADAPT_MODE_MOST (3 << 26)
2191/**
2192 * Sets the horizontal scaling factor.
2193 *
2194 * This should be the fractional part of the horizontal scaling factor divided
2195 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2196 *
2197 * (src width - 1) / ((oversample * dest width) - 1)
2198 */
2199# define TV_HSCALE_FRAC_MASK 0x00003fff
2200# define TV_HSCALE_FRAC_SHIFT 0
2201
2202#define TV_FILTER_CTL_2 0x68084
2203/**
2204 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2205 *
2206 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2207 */
2208# define TV_VSCALE_INT_MASK 0x00038000
2209# define TV_VSCALE_INT_SHIFT 15
2210/**
2211 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2212 *
2213 * \sa TV_VSCALE_INT_MASK
2214 */
2215# define TV_VSCALE_FRAC_MASK 0x00007fff
2216# define TV_VSCALE_FRAC_SHIFT 0
2217
2218#define TV_FILTER_CTL_3 0x68088
2219/**
2220 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2221 *
2222 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2223 *
2224 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2225 */
2226# define TV_VSCALE_IP_INT_MASK 0x00038000
2227# define TV_VSCALE_IP_INT_SHIFT 15
2228/**
2229 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2230 *
2231 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2232 *
2233 * \sa TV_VSCALE_IP_INT_MASK
2234 */
2235# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2236# define TV_VSCALE_IP_FRAC_SHIFT 0
2237
2238#define TV_CC_CONTROL 0x68090
2239# define TV_CC_ENABLE (1 << 31)
2240/**
2241 * Specifies which field to send the CC data in.
2242 *
2243 * CC data is usually sent in field 0.
2244 */
2245# define TV_CC_FID_MASK (1 << 27)
2246# define TV_CC_FID_SHIFT 27
2247/** Sets the horizontal position of the CC data. Usually 135. */
2248# define TV_CC_HOFF_MASK 0x03ff0000
2249# define TV_CC_HOFF_SHIFT 16
2250/** Sets the vertical position of the CC data. Usually 21 */
2251# define TV_CC_LINE_MASK 0x0000003f
2252# define TV_CC_LINE_SHIFT 0
2253
2254#define TV_CC_DATA 0x68094
2255# define TV_CC_RDY (1 << 31)
2256/** Second word of CC data to be transmitted. */
2257# define TV_CC_DATA_2_MASK 0x007f0000
2258# define TV_CC_DATA_2_SHIFT 16
2259/** First word of CC data to be transmitted. */
2260# define TV_CC_DATA_1_MASK 0x0000007f
2261# define TV_CC_DATA_1_SHIFT 0
2262
2263#define TV_H_LUMA_0 0x68100
2264#define TV_H_LUMA_59 0x681ec
2265#define TV_H_CHROMA_0 0x68200
2266#define TV_H_CHROMA_59 0x682ec
2267#define TV_V_LUMA_0 0x68300
2268#define TV_V_LUMA_42 0x683a8
2269#define TV_V_CHROMA_0 0x68400
2270#define TV_V_CHROMA_42 0x684a8
2271
Keith Packard040d87f2009-05-30 20:42:33 -07002272/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002273#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07002274#define DP_B 0x64100
2275#define DP_C 0x64200
2276#define DP_D 0x64300
2277
2278#define DP_PORT_EN (1 << 31)
2279#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002280#define DP_PIPE_MASK (1 << 30)
2281
Keith Packard040d87f2009-05-30 20:42:33 -07002282/* Link training mode - select a suitable mode for each stage */
2283#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2284#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2285#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2286#define DP_LINK_TRAIN_OFF (3 << 28)
2287#define DP_LINK_TRAIN_MASK (3 << 28)
2288#define DP_LINK_TRAIN_SHIFT 28
2289
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002290/* CPT Link training mode */
2291#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2292#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2293#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2294#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2295#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2296#define DP_LINK_TRAIN_SHIFT_CPT 8
2297
Keith Packard040d87f2009-05-30 20:42:33 -07002298/* Signal voltages. These are mostly controlled by the other end */
2299#define DP_VOLTAGE_0_4 (0 << 25)
2300#define DP_VOLTAGE_0_6 (1 << 25)
2301#define DP_VOLTAGE_0_8 (2 << 25)
2302#define DP_VOLTAGE_1_2 (3 << 25)
2303#define DP_VOLTAGE_MASK (7 << 25)
2304#define DP_VOLTAGE_SHIFT 25
2305
2306/* Signal pre-emphasis levels, like voltages, the other end tells us what
2307 * they want
2308 */
2309#define DP_PRE_EMPHASIS_0 (0 << 22)
2310#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2311#define DP_PRE_EMPHASIS_6 (2 << 22)
2312#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2313#define DP_PRE_EMPHASIS_MASK (7 << 22)
2314#define DP_PRE_EMPHASIS_SHIFT 22
2315
2316/* How many wires to use. I guess 3 was too hard */
2317#define DP_PORT_WIDTH_1 (0 << 19)
2318#define DP_PORT_WIDTH_2 (1 << 19)
2319#define DP_PORT_WIDTH_4 (3 << 19)
2320#define DP_PORT_WIDTH_MASK (7 << 19)
2321
2322/* Mystic DPCD version 1.1 special mode */
2323#define DP_ENHANCED_FRAMING (1 << 18)
2324
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002325/* eDP */
2326#define DP_PLL_FREQ_270MHZ (0 << 16)
2327#define DP_PLL_FREQ_160MHZ (1 << 16)
2328#define DP_PLL_FREQ_MASK (3 << 16)
2329
Keith Packard040d87f2009-05-30 20:42:33 -07002330/** locked once port is enabled */
2331#define DP_PORT_REVERSAL (1 << 15)
2332
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002333/* eDP */
2334#define DP_PLL_ENABLE (1 << 14)
2335
Keith Packard040d87f2009-05-30 20:42:33 -07002336/** sends the clock on lane 15 of the PEG for debug */
2337#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2338
2339#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002340#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07002341
2342/** limit RGB values to avoid confusing TVs */
2343#define DP_COLOR_RANGE_16_235 (1 << 8)
2344
2345/** Turn on the audio link */
2346#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2347
2348/** vs and hs sync polarity */
2349#define DP_SYNC_VS_HIGH (1 << 4)
2350#define DP_SYNC_HS_HIGH (1 << 3)
2351
2352/** A fantasy */
2353#define DP_DETECTED (1 << 2)
2354
2355/** The aux channel provides a way to talk to the
2356 * signal sink for DDC etc. Max packet size supported
2357 * is 20 bytes in each direction, hence the 5 fixed
2358 * data registers
2359 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002360#define DPA_AUX_CH_CTL 0x64010
2361#define DPA_AUX_CH_DATA1 0x64014
2362#define DPA_AUX_CH_DATA2 0x64018
2363#define DPA_AUX_CH_DATA3 0x6401c
2364#define DPA_AUX_CH_DATA4 0x64020
2365#define DPA_AUX_CH_DATA5 0x64024
2366
Keith Packard040d87f2009-05-30 20:42:33 -07002367#define DPB_AUX_CH_CTL 0x64110
2368#define DPB_AUX_CH_DATA1 0x64114
2369#define DPB_AUX_CH_DATA2 0x64118
2370#define DPB_AUX_CH_DATA3 0x6411c
2371#define DPB_AUX_CH_DATA4 0x64120
2372#define DPB_AUX_CH_DATA5 0x64124
2373
2374#define DPC_AUX_CH_CTL 0x64210
2375#define DPC_AUX_CH_DATA1 0x64214
2376#define DPC_AUX_CH_DATA2 0x64218
2377#define DPC_AUX_CH_DATA3 0x6421c
2378#define DPC_AUX_CH_DATA4 0x64220
2379#define DPC_AUX_CH_DATA5 0x64224
2380
2381#define DPD_AUX_CH_CTL 0x64310
2382#define DPD_AUX_CH_DATA1 0x64314
2383#define DPD_AUX_CH_DATA2 0x64318
2384#define DPD_AUX_CH_DATA3 0x6431c
2385#define DPD_AUX_CH_DATA4 0x64320
2386#define DPD_AUX_CH_DATA5 0x64324
2387
2388#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2389#define DP_AUX_CH_CTL_DONE (1 << 30)
2390#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2391#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2392#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2393#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2394#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2395#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2396#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2397#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2398#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2399#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2400#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2401#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2402#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2403#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2404#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2405#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2406#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2407#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2408#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2409
2410/*
2411 * Computing GMCH M and N values for the Display Port link
2412 *
2413 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2414 *
2415 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2416 *
2417 * The GMCH value is used internally
2418 *
2419 * bytes_per_pixel is the number of bytes coming out of the plane,
2420 * which is after the LUTs, so we want the bytes for our color format.
2421 * For our current usage, this is always 3, one byte for R, G and B.
2422 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002423#define _PIPEA_GMCH_DATA_M 0x70050
2424#define _PIPEB_GMCH_DATA_M 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07002425
2426/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2427#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2428#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2429
2430#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2431
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002432#define _PIPEA_GMCH_DATA_N 0x70054
2433#define _PIPEB_GMCH_DATA_N 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07002434#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2435
2436/*
2437 * Computing Link M and N values for the Display Port link
2438 *
2439 * Link M / N = pixel_clock / ls_clk
2440 *
2441 * (the DP spec calls pixel_clock the 'strm_clk')
2442 *
2443 * The Link value is transmitted in the Main Stream
2444 * Attributes and VB-ID.
2445 */
2446
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002447#define _PIPEA_DP_LINK_M 0x70060
2448#define _PIPEB_DP_LINK_M 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07002449#define PIPEA_DP_LINK_M_MASK (0xffffff)
2450
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002451#define _PIPEA_DP_LINK_N 0x70064
2452#define _PIPEB_DP_LINK_N 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07002453#define PIPEA_DP_LINK_N_MASK (0xffffff)
2454
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002455#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2456#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2457#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2458#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2459
Jesse Barnes585fb112008-07-29 11:54:06 -07002460/* Display & cursor control */
2461
2462/* Pipe A */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002463#define _PIPEADSL 0x70000
Chris Wilson58e10eb2010-10-03 10:56:11 +01002464#define DSL_LINEMASK 0x00000fff
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002465#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01002466#define PIPECONF_ENABLE (1<<31)
2467#define PIPECONF_DISABLE 0
2468#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002469#define I965_PIPECONF_ACTIVE (1<<30)
Chris Wilsonf47166d2012-03-22 15:00:50 +00002470#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01002471#define PIPECONF_SINGLE_WIDE 0
2472#define PIPECONF_PIPE_UNLOCKED 0
2473#define PIPECONF_PIPE_LOCKED (1<<25)
2474#define PIPECONF_PALETTE 0
2475#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07002476#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01002477#define PIPECONF_INTERLACE_MASK (7 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01002478/* Note that pre-gen3 does not support interlaced display directly. Panel
2479 * fitting must be disabled on pre-ilk for interlaced. */
2480#define PIPECONF_PROGRESSIVE (0 << 21)
2481#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2482#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2483#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2484#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2485/* Ironlake and later have a complete new set of values for interlaced. PFIT
2486 * means panel fitter required, PF means progressive fetch, DBL means power
2487 * saving pixel doubling. */
2488#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2489#define PIPECONF_INTERLACED_ILK (3 << 21)
2490#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2491#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Jesse Barnes652c3932009-08-17 13:31:43 -07002492#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07002493#define PIPECONF_BPP_MASK (0x000000e0)
2494#define PIPECONF_BPP_8 (0<<5)
2495#define PIPECONF_BPP_10 (1<<5)
2496#define PIPECONF_BPP_6 (2<<5)
2497#define PIPECONF_BPP_12 (3<<5)
2498#define PIPECONF_DITHER_EN (1<<4)
2499#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2500#define PIPECONF_DITHER_TYPE_SP (0<<2)
2501#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2502#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2503#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002504#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07002505#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002506#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002507#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2508#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2509#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002510#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002511#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2512#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2513#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2514#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002515#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002516#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2517#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2518#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2519#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2520#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2521#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002522#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002523#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002524#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2525#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002526#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2527#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2528#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002529#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002530#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2531#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2532#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2533#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2534#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2535#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2536#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2537#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2538#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2539#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2540#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
Chris Wilson58e10eb2010-10-03 10:56:11 +01002541#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
Zhenyu Wang58a27472009-09-25 08:01:28 +00002542#define PIPE_8BPC (0 << 5)
2543#define PIPE_10BPC (1 << 5)
2544#define PIPE_6BPC (2 << 5)
2545#define PIPE_12BPC (3 << 5)
Jesse Barnes585fb112008-07-29 11:54:06 -07002546
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002547#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2548#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2549#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2550#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2551#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2552#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01002553
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002554#define VLV_DPFLIPSTAT 0x70028
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07002555#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2556#define PIPEB_HLINE_INT_EN (1<<28)
2557#define PIPEB_VBLANK_INT_EN (1<<27)
2558#define SPRITED_FLIPDONE_INT_EN (1<<26)
2559#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2560#define PLANEB_FLIPDONE_INT_EN (1<<24)
2561#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2562#define PIPEA_HLINE_INT_EN (1<<20)
2563#define PIPEA_VBLANK_INT_EN (1<<19)
2564#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2565#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2566#define PLANEA_FLIPDONE_INT_EN (1<<16)
2567
2568#define DPINVGTT 0x7002c /* VLV only */
2569#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2570#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2571#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2572#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2573#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2574#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2575#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2576#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2577#define DPINVGTT_EN_MASK 0xff0000
2578#define CURSORB_INVALID_GTT_STATUS (1<<7)
2579#define CURSORA_INVALID_GTT_STATUS (1<<6)
2580#define SPRITED_INVALID_GTT_STATUS (1<<5)
2581#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2582#define PLANEB_INVALID_GTT_STATUS (1<<3)
2583#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2584#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2585#define PLANEA_INVALID_GTT_STATUS (1<<0)
2586#define DPINVGTT_STATUS_MASK 0xff
2587
Jesse Barnes585fb112008-07-29 11:54:06 -07002588#define DSPARB 0x70030
2589#define DSPARB_CSTART_MASK (0x7f << 7)
2590#define DSPARB_CSTART_SHIFT 7
2591#define DSPARB_BSTART_MASK (0x7f)
2592#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08002593#define DSPARB_BEND_SHIFT 9 /* on 855 */
2594#define DSPARB_AEND_SHIFT 0
2595
2596#define DSPFW1 0x70034
Jesse Barnes0e442c62009-10-19 10:09:33 +09002597#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04002598#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002599#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08002600#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09002601#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002602#define DSPFW_PLANEB_MASK (0x7f<<8)
2603#define DSPFW_PLANEA_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002604#define DSPFW2 0x70038
Jesse Barnes0e442c62009-10-19 10:09:33 +09002605#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00002606#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08002607#define DSPFW_PLANEC_MASK (0x7f)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002608#define DSPFW3 0x7003c
Jesse Barnes0e442c62009-10-19 10:09:33 +09002609#define DSPFW_HPLL_SR_EN (1<<31)
2610#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002611#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08002612#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2613#define DSPFW_HPLL_CURSOR_SHIFT 16
2614#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2615#define DSPFW_HPLL_SR_MASK (0x1ff)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002616
Gajanan Bhat12a3c052012-03-28 13:39:30 -07002617/* drain latency register values*/
2618#define DRAIN_LATENCY_PRECISION_32 32
2619#define DRAIN_LATENCY_PRECISION_16 16
2620#define VLV_DDL1 0x70050
2621#define DDL_CURSORA_PRECISION_32 (1<<31)
2622#define DDL_CURSORA_PRECISION_16 (0<<31)
2623#define DDL_CURSORA_SHIFT 24
2624#define DDL_PLANEA_PRECISION_32 (1<<7)
2625#define DDL_PLANEA_PRECISION_16 (0<<7)
2626#define VLV_DDL2 0x70054
2627#define DDL_CURSORB_PRECISION_32 (1<<31)
2628#define DDL_CURSORB_PRECISION_16 (0<<31)
2629#define DDL_CURSORB_SHIFT 24
2630#define DDL_PLANEB_PRECISION_32 (1<<7)
2631#define DDL_PLANEB_PRECISION_16 (0<<7)
2632
Shaohua Li7662c8b2009-06-26 11:23:55 +08002633/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09002634#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08002635#define I915_FIFO_LINE_SIZE 64
2636#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09002637
Jesse Barnesceb04242012-03-28 13:39:22 -07002638#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09002639#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08002640#define I965_FIFO_SIZE 512
2641#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08002642#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07002643#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002644#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09002645
Jesse Barnesceb04242012-03-28 13:39:22 -07002646#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09002647#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08002648#define I915_MAX_WM 0x3f
2649
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002650#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2651#define PINEVIEW_FIFO_LINE_SIZE 64
2652#define PINEVIEW_MAX_WM 0x1ff
2653#define PINEVIEW_DFT_WM 0x3f
2654#define PINEVIEW_DFT_HPLLOFF_WM 0
2655#define PINEVIEW_GUARD_WM 10
2656#define PINEVIEW_CURSOR_FIFO 64
2657#define PINEVIEW_CURSOR_MAX_WM 0x3f
2658#define PINEVIEW_CURSOR_DFT_WM 0
2659#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08002660
Jesse Barnesceb04242012-03-28 13:39:22 -07002661#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08002662#define I965_CURSOR_FIFO 64
2663#define I965_CURSOR_MAX_WM 32
2664#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002665
2666/* define the Watermark register on Ironlake */
2667#define WM0_PIPEA_ILK 0x45100
2668#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2669#define WM0_PIPE_PLANE_SHIFT 16
2670#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2671#define WM0_PIPE_SPRITE_SHIFT 8
2672#define WM0_PIPE_CURSOR_MASK (0x1f)
2673
2674#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07002675#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002676#define WM1_LP_ILK 0x45108
2677#define WM1_LP_SR_EN (1<<31)
2678#define WM1_LP_LATENCY_SHIFT 24
2679#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01002680#define WM1_LP_FBC_MASK (0xf<<20)
2681#define WM1_LP_FBC_SHIFT 20
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002682#define WM1_LP_SR_MASK (0x1ff<<8)
2683#define WM1_LP_SR_SHIFT 8
2684#define WM1_LP_CURSOR_MASK (0x3f)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002685#define WM2_LP_ILK 0x4510c
2686#define WM2_LP_EN (1<<31)
2687#define WM3_LP_ILK 0x45110
2688#define WM3_LP_EN (1<<31)
2689#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002690#define WM2S_LP_IVB 0x45124
2691#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07002692#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002693
2694/* Memory latency timer register */
2695#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08002696#define MLTR_WM1_SHIFT 0
2697#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002698/* the unit of memory self-refresh latency time is 0.5us */
2699#define ILK_SRLT_MASK 0x3f
Jesse Barnesb79d4992010-12-21 13:10:23 -08002700#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2701#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2702#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002703
2704/* define the fifo size on Ironlake */
2705#define ILK_DISPLAY_FIFO 128
2706#define ILK_DISPLAY_MAXWM 64
2707#define ILK_DISPLAY_DFTWM 8
Zhao Yakuic936f442010-06-12 14:32:26 +08002708#define ILK_CURSOR_FIFO 32
2709#define ILK_CURSOR_MAXWM 16
2710#define ILK_CURSOR_DFTWM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08002711
2712#define ILK_DISPLAY_SR_FIFO 512
2713#define ILK_DISPLAY_MAX_SRWM 0x1ff
2714#define ILK_DISPLAY_DFT_SRWM 0x3f
2715#define ILK_CURSOR_SR_FIFO 64
2716#define ILK_CURSOR_MAX_SRWM 0x3f
2717#define ILK_CURSOR_DFT_SRWM 8
2718
2719#define ILK_FIFO_LINE_SIZE 64
2720
Yuanhan Liu13982612010-12-15 15:42:31 +08002721/* define the WM info on Sandybridge */
2722#define SNB_DISPLAY_FIFO 128
2723#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2724#define SNB_DISPLAY_DFTWM 8
2725#define SNB_CURSOR_FIFO 32
2726#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2727#define SNB_CURSOR_DFTWM 8
2728
2729#define SNB_DISPLAY_SR_FIFO 512
2730#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2731#define SNB_DISPLAY_DFT_SRWM 0x3f
2732#define SNB_CURSOR_SR_FIFO 64
2733#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2734#define SNB_CURSOR_DFT_SRWM 8
2735
2736#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2737
2738#define SNB_FIFO_LINE_SIZE 64
2739
2740
2741/* the address where we get all kinds of latency value */
2742#define SSKPD 0x5d10
2743#define SSKPD_WM_MASK 0x3f
2744#define SSKPD_WM0_SHIFT 0
2745#define SSKPD_WM1_SHIFT 8
2746#define SSKPD_WM2_SHIFT 16
2747#define SSKPD_WM3_SHIFT 24
2748
2749#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2750#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2751#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2752#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2753#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2754
Jesse Barnes585fb112008-07-29 11:54:06 -07002755/*
2756 * The two pipe frame counter registers are not synchronized, so
2757 * reading a stable value is somewhat tricky. The following code
2758 * should work:
2759 *
2760 * do {
2761 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2762 * PIPE_FRAME_HIGH_SHIFT;
2763 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2764 * PIPE_FRAME_LOW_SHIFT);
2765 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2766 * PIPE_FRAME_HIGH_SHIFT);
2767 * } while (high1 != high2);
2768 * frame = (high1 << 8) | low1;
2769 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002770#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07002771#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2772#define PIPE_FRAME_HIGH_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002773#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07002774#define PIPE_FRAME_LOW_MASK 0xff000000
2775#define PIPE_FRAME_LOW_SHIFT 24
2776#define PIPE_PIXEL_MASK 0x00ffffff
2777#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002778/* GM45+ just has to be different */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002779#define _PIPEA_FRMCOUNT_GM45 0x70040
2780#define _PIPEA_FLIPCOUNT_GM45 0x70044
2781#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07002782
2783/* Cursor A & B regs */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002784#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04002785/* Old style CUR*CNTR flags (desktop 8xx) */
2786#define CURSOR_ENABLE 0x80000000
2787#define CURSOR_GAMMA_ENABLE 0x40000000
2788#define CURSOR_STRIDE_MASK 0x30000000
2789#define CURSOR_FORMAT_SHIFT 24
2790#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2791#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2792#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2793#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2794#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2795#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2796/* New style CUR*CNTR flags */
2797#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07002798#define CURSOR_MODE_DISABLE 0x00
2799#define CURSOR_MODE_64_32B_AX 0x07
2800#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04002801#define MCURSOR_PIPE_SELECT (1 << 28)
2802#define MCURSOR_PIPE_A 0x00
2803#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07002804#define MCURSOR_GAMMA_ENABLE (1 << 26)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002805#define _CURABASE 0x70084
2806#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07002807#define CURSOR_POS_MASK 0x007FF
2808#define CURSOR_POS_SIGN 0x8000
2809#define CURSOR_X_SHIFT 0
2810#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04002811#define CURSIZE 0x700a0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002812#define _CURBCNTR 0x700c0
2813#define _CURBBASE 0x700c4
2814#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07002815
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002816#define _CURBCNTR_IVB 0x71080
2817#define _CURBBASE_IVB 0x71084
2818#define _CURBPOS_IVB 0x71088
2819
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002820#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2821#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2822#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002823
Jesse Barnes65a21cd2011-10-12 11:10:21 -07002824#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2825#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2826#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2827
Jesse Barnes585fb112008-07-29 11:54:06 -07002828/* Display A control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002829#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07002830#define DISPLAY_PLANE_ENABLE (1<<31)
2831#define DISPLAY_PLANE_DISABLE 0
2832#define DISPPLANE_GAMMA_ENABLE (1<<30)
2833#define DISPPLANE_GAMMA_DISABLE 0
2834#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2835#define DISPPLANE_8BPP (0x2<<26)
2836#define DISPPLANE_15_16BPP (0x4<<26)
2837#define DISPPLANE_16BPP (0x5<<26)
2838#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2839#define DISPPLANE_32BPP (0x7<<26)
Kristian Høgsberga4f45cf2009-10-19 14:35:30 -04002840#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002841#define DISPPLANE_STEREO_ENABLE (1<<25)
2842#define DISPPLANE_STEREO_DISABLE 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002843#define DISPPLANE_SEL_PIPE_SHIFT 24
2844#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002845#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08002846#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07002847#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2848#define DISPPLANE_SRC_KEY_DISABLE 0
2849#define DISPPLANE_LINE_DOUBLE (1<<20)
2850#define DISPPLANE_NO_LINE_DOUBLE 0
2851#define DISPPLANE_STEREO_POLARITY_FIRST 0
2852#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002853#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07002854#define DISPPLANE_TILED (1<<10)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002855#define _DSPAADDR 0x70184
2856#define _DSPASTRIDE 0x70188
2857#define _DSPAPOS 0x7018C /* reserved */
2858#define _DSPASIZE 0x70190
2859#define _DSPASURF 0x7019C /* 965+ only */
2860#define _DSPATILEOFF 0x701A4 /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002861
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002862#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2863#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2864#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2865#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2866#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2867#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2868#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
Chris Wilson5eddb702010-09-11 13:48:45 +01002869
Jesse Barnes585fb112008-07-29 11:54:06 -07002870/* VBIOS flags */
2871#define SWF00 0x71410
2872#define SWF01 0x71414
2873#define SWF02 0x71418
2874#define SWF03 0x7141c
2875#define SWF04 0x71420
2876#define SWF05 0x71424
2877#define SWF06 0x71428
2878#define SWF10 0x70410
2879#define SWF11 0x70414
2880#define SWF14 0x71420
2881#define SWF30 0x72414
2882#define SWF31 0x72418
2883#define SWF32 0x7241c
2884
2885/* Pipe B */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002886#define _PIPEBDSL 0x71000
2887#define _PIPEBCONF 0x71008
2888#define _PIPEBSTAT 0x71024
2889#define _PIPEBFRAMEHIGH 0x71040
2890#define _PIPEBFRAMEPIXEL 0x71044
2891#define _PIPEB_FRMCOUNT_GM45 0x71040
2892#define _PIPEB_FLIPCOUNT_GM45 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08002893
Jesse Barnes585fb112008-07-29 11:54:06 -07002894
2895/* Display B control */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002896#define _DSPBCNTR 0x71180
Jesse Barnes585fb112008-07-29 11:54:06 -07002897#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2898#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2899#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2900#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002901#define _DSPBADDR 0x71184
2902#define _DSPBSTRIDE 0x71188
2903#define _DSPBPOS 0x7118C
2904#define _DSPBSIZE 0x71190
2905#define _DSPBSURF 0x7119C
2906#define _DSPBTILEOFF 0x711A4
Jesse Barnes585fb112008-07-29 11:54:06 -07002907
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002908/* Sprite A control */
2909#define _DVSACNTR 0x72180
2910#define DVS_ENABLE (1<<31)
2911#define DVS_GAMMA_ENABLE (1<<30)
2912#define DVS_PIXFORMAT_MASK (3<<25)
2913#define DVS_FORMAT_YUV422 (0<<25)
2914#define DVS_FORMAT_RGBX101010 (1<<25)
2915#define DVS_FORMAT_RGBX888 (2<<25)
2916#define DVS_FORMAT_RGBX161616 (3<<25)
2917#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08002918#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002919#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2920#define DVS_YUV_ORDER_YUYV (0<<16)
2921#define DVS_YUV_ORDER_UYVY (1<<16)
2922#define DVS_YUV_ORDER_YVYU (2<<16)
2923#define DVS_YUV_ORDER_VYUY (3<<16)
2924#define DVS_DEST_KEY (1<<2)
2925#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2926#define DVS_TILED (1<<10)
2927#define _DVSALINOFF 0x72184
2928#define _DVSASTRIDE 0x72188
2929#define _DVSAPOS 0x7218c
2930#define _DVSASIZE 0x72190
2931#define _DVSAKEYVAL 0x72194
2932#define _DVSAKEYMSK 0x72198
2933#define _DVSASURF 0x7219c
2934#define _DVSAKEYMAXVAL 0x721a0
2935#define _DVSATILEOFF 0x721a4
2936#define _DVSASURFLIVE 0x721ac
2937#define _DVSASCALE 0x72204
2938#define DVS_SCALE_ENABLE (1<<31)
2939#define DVS_FILTER_MASK (3<<29)
2940#define DVS_FILTER_MEDIUM (0<<29)
2941#define DVS_FILTER_ENHANCING (1<<29)
2942#define DVS_FILTER_SOFTENING (2<<29)
2943#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2944#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2945#define _DVSAGAMC 0x72300
2946
2947#define _DVSBCNTR 0x73180
2948#define _DVSBLINOFF 0x73184
2949#define _DVSBSTRIDE 0x73188
2950#define _DVSBPOS 0x7318c
2951#define _DVSBSIZE 0x73190
2952#define _DVSBKEYVAL 0x73194
2953#define _DVSBKEYMSK 0x73198
2954#define _DVSBSURF 0x7319c
2955#define _DVSBKEYMAXVAL 0x731a0
2956#define _DVSBTILEOFF 0x731a4
2957#define _DVSBSURFLIVE 0x731ac
2958#define _DVSBSCALE 0x73204
2959#define _DVSBGAMC 0x73300
2960
2961#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2962#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2963#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2964#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2965#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002966#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002967#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2968#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2969#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08002970#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2971#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08002972
2973#define _SPRA_CTL 0x70280
2974#define SPRITE_ENABLE (1<<31)
2975#define SPRITE_GAMMA_ENABLE (1<<30)
2976#define SPRITE_PIXFORMAT_MASK (7<<25)
2977#define SPRITE_FORMAT_YUV422 (0<<25)
2978#define SPRITE_FORMAT_RGBX101010 (1<<25)
2979#define SPRITE_FORMAT_RGBX888 (2<<25)
2980#define SPRITE_FORMAT_RGBX161616 (3<<25)
2981#define SPRITE_FORMAT_YUV444 (4<<25)
2982#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2983#define SPRITE_CSC_ENABLE (1<<24)
2984#define SPRITE_SOURCE_KEY (1<<22)
2985#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2986#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2987#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2988#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2989#define SPRITE_YUV_ORDER_YUYV (0<<16)
2990#define SPRITE_YUV_ORDER_UYVY (1<<16)
2991#define SPRITE_YUV_ORDER_YVYU (2<<16)
2992#define SPRITE_YUV_ORDER_VYUY (3<<16)
2993#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2994#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2995#define SPRITE_TILED (1<<10)
2996#define SPRITE_DEST_KEY (1<<2)
2997#define _SPRA_LINOFF 0x70284
2998#define _SPRA_STRIDE 0x70288
2999#define _SPRA_POS 0x7028c
3000#define _SPRA_SIZE 0x70290
3001#define _SPRA_KEYVAL 0x70294
3002#define _SPRA_KEYMSK 0x70298
3003#define _SPRA_SURF 0x7029c
3004#define _SPRA_KEYMAX 0x702a0
3005#define _SPRA_TILEOFF 0x702a4
3006#define _SPRA_SCALE 0x70304
3007#define SPRITE_SCALE_ENABLE (1<<31)
3008#define SPRITE_FILTER_MASK (3<<29)
3009#define SPRITE_FILTER_MEDIUM (0<<29)
3010#define SPRITE_FILTER_ENHANCING (1<<29)
3011#define SPRITE_FILTER_SOFTENING (2<<29)
3012#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3013#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3014#define _SPRA_GAMC 0x70400
3015
3016#define _SPRB_CTL 0x71280
3017#define _SPRB_LINOFF 0x71284
3018#define _SPRB_STRIDE 0x71288
3019#define _SPRB_POS 0x7128c
3020#define _SPRB_SIZE 0x71290
3021#define _SPRB_KEYVAL 0x71294
3022#define _SPRB_KEYMSK 0x71298
3023#define _SPRB_SURF 0x7129c
3024#define _SPRB_KEYMAX 0x712a0
3025#define _SPRB_TILEOFF 0x712a4
3026#define _SPRB_SCALE 0x71304
3027#define _SPRB_GAMC 0x71400
3028
3029#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3030#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3031#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3032#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3033#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3034#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3035#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3036#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3037#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3038#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3039#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3040#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3041
Jesse Barnes585fb112008-07-29 11:54:06 -07003042/* VBIOS regs */
3043#define VGACNTRL 0x71400
3044# define VGA_DISP_DISABLE (1 << 31)
3045# define VGA_2X_MODE (1 << 30)
3046# define VGA_PIPE_B_SELECT (1 << 29)
3047
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003048/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003049
3050#define CPU_VGACNTRL 0x41000
3051
3052#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3053#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3054#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3055#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3056#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3057#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3058#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3059#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3060#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3061
3062/* refresh rate hardware control */
3063#define RR_HW_CTL 0x45300
3064#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3065#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3066
3067#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01003068#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08003069#define FDI_PLL_BIOS_1 0x46004
3070#define FDI_PLL_BIOS_2 0x46008
3071#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3072#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3073#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3074
Eric Anholt8956c8b2010-03-18 13:21:14 -07003075#define PCH_DSPCLK_GATE_D 0x42020
Jesse Barnes1ffa3252011-01-17 13:35:57 -08003076# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3077# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
Eric Anholt8956c8b2010-03-18 13:21:14 -07003078# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3079# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3080
3081#define PCH_3DCGDIS0 0x46020
3082# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3083# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3084
Eric Anholt06f37752010-12-14 10:06:46 -08003085#define PCH_3DCGDIS1 0x46024
3086# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3087
Zhenyu Wangb9055052009-06-05 15:38:38 +08003088#define FDI_PLL_FREQ_CTL 0x46030
3089#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3090#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3091#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3092
3093
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003094#define _PIPEA_DATA_M1 0x60030
Zhenyu Wangb9055052009-06-05 15:38:38 +08003095#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3096#define TU_SIZE_MASK 0x7e000000
Chris Wilson5eddb702010-09-11 13:48:45 +01003097#define PIPE_DATA_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003098#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01003099#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003100
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003101#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01003102#define PIPE_DATA_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003103#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01003104#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003105
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003106#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01003107#define PIPE_LINK_M1_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003108#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01003109#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003110
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003111#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01003112#define PIPE_LINK_M2_OFFSET 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003113#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01003114#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003115
3116/* PIPEB timing regs are same start from 0x61000 */
3117
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003118#define _PIPEB_DATA_M1 0x61030
3119#define _PIPEB_DATA_N1 0x61034
Zhenyu Wangb9055052009-06-05 15:38:38 +08003120
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003121#define _PIPEB_DATA_M2 0x61038
3122#define _PIPEB_DATA_N2 0x6103c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003123
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003124#define _PIPEB_LINK_M1 0x61040
3125#define _PIPEB_LINK_N1 0x61044
Zhenyu Wangb9055052009-06-05 15:38:38 +08003126
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003127#define _PIPEB_LINK_M2 0x61048
3128#define _PIPEB_LINK_N2 0x6104c
Chris Wilson5eddb702010-09-11 13:48:45 +01003129
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003130#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3131#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3132#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3133#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3134#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3135#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3136#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3137#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003138
3139/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003140/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3141#define _PFA_CTL_1 0x68080
3142#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08003143#define PF_ENABLE (1<<31)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08003144#define PF_FILTER_MASK (3<<23)
3145#define PF_FILTER_PROGRAMMED (0<<23)
3146#define PF_FILTER_MED_3x3 (1<<23)
3147#define PF_FILTER_EDGE_ENHANCE (2<<23)
3148#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003149#define _PFA_WIN_SZ 0x68074
3150#define _PFB_WIN_SZ 0x68874
3151#define _PFA_WIN_POS 0x68070
3152#define _PFB_WIN_POS 0x68870
3153#define _PFA_VSCALE 0x68084
3154#define _PFB_VSCALE 0x68884
3155#define _PFA_HSCALE 0x68090
3156#define _PFB_HSCALE 0x68890
3157
3158#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3159#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3160#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3161#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3162#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003163
3164/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003165#define _LGC_PALETTE_A 0x4a000
3166#define _LGC_PALETTE_B 0x4a800
3167#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003168
3169/* interrupts */
3170#define DE_MASTER_IRQ_CONTROL (1 << 31)
3171#define DE_SPRITEB_FLIP_DONE (1 << 29)
3172#define DE_SPRITEA_FLIP_DONE (1 << 28)
3173#define DE_PLANEB_FLIP_DONE (1 << 27)
3174#define DE_PLANEA_FLIP_DONE (1 << 26)
3175#define DE_PCU_EVENT (1 << 25)
3176#define DE_GTT_FAULT (1 << 24)
3177#define DE_POISON (1 << 23)
3178#define DE_PERFORM_COUNTER (1 << 22)
3179#define DE_PCH_EVENT (1 << 21)
3180#define DE_AUX_CHANNEL_A (1 << 20)
3181#define DE_DP_A_HOTPLUG (1 << 19)
3182#define DE_GSE (1 << 18)
3183#define DE_PIPEB_VBLANK (1 << 15)
3184#define DE_PIPEB_EVEN_FIELD (1 << 14)
3185#define DE_PIPEB_ODD_FIELD (1 << 13)
3186#define DE_PIPEB_LINE_COMPARE (1 << 12)
3187#define DE_PIPEB_VSYNC (1 << 11)
3188#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3189#define DE_PIPEA_VBLANK (1 << 7)
3190#define DE_PIPEA_EVEN_FIELD (1 << 6)
3191#define DE_PIPEA_ODD_FIELD (1 << 5)
3192#define DE_PIPEA_LINE_COMPARE (1 << 4)
3193#define DE_PIPEA_VSYNC (1 << 3)
3194#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3195
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003196/* More Ivybridge lolz */
3197#define DE_ERR_DEBUG_IVB (1<<30)
3198#define DE_GSE_IVB (1<<29)
3199#define DE_PCH_EVENT_IVB (1<<28)
3200#define DE_DP_A_HOTPLUG_IVB (1<<27)
3201#define DE_AUX_CHANNEL_A_IVB (1<<26)
3202#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3203#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3204#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3205#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3206#define DE_PIPEB_VBLANK_IVB (1<<5)
3207#define DE_PIPEA_VBLANK_IVB (1<<0)
3208
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003209#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3210#define MASTER_INTERRUPT_ENABLE (1<<31)
3211
Zhenyu Wangb9055052009-06-05 15:38:38 +08003212#define DEISR 0x44000
3213#define DEIMR 0x44004
3214#define DEIIR 0x44008
3215#define DEIER 0x4400c
3216
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003217/* GT interrupt.
3218 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3219 * corresponding bits in the per-ring interrupt control registers. */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003220#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3221#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003222#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003223#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3224#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07003225#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07003226#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3227#define GT_PIPE_NOTIFY (1 << 4)
3228#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3229#define GT_SYNC_STATUS (1 << 2)
3230#define GT_USER_INTERRUPT (1 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003231
3232#define GTISR 0x44010
3233#define GTIMR 0x44014
3234#define GTIIR 0x44018
3235#define GTIER 0x4401c
3236
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003237#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07003238/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3239#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003240#define ILK_DPARB_GATE (1<<22)
3241#define ILK_VSDPFD_FULL (1<<21)
Chris Wilson4d302442010-12-14 19:21:29 +00003242#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3243#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3244#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3245#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3246#define ILK_HDCP_DISABLE (1<<25)
3247#define ILK_eDP_A_DISABLE (1<<24)
3248#define ILK_DESKTOP (1<<23)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003249#define ILK_DSPCLK_GATE 0x42020
Jesse Barnes28963a32011-05-11 09:42:30 -07003250#define IVB_VRHUNIT_CLK_GATE (1<<28)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003251#define ILK_DPARB_CLK_GATE (1<<5)
Yuanhan Liu13982612010-12-15 15:42:31 +08003252#define ILK_DPFD_CLK_GATE (1<<7)
3253
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08003254/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3255#define ILK_CLK_FBC (1<<7)
3256#define ILK_DPFC_DIS1 (1<<8)
3257#define ILK_DPFC_DIS2 (1<<9)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003258
Eric Anholt116ac8d2011-12-21 10:31:09 -08003259#define IVB_CHICKEN3 0x4200c
3260# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3261# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3262
Zhenyu Wang553bd142009-09-02 10:57:52 +08003263#define DISP_ARB_CTL 0x45000
3264#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003265#define DISP_FBC_WM_DIS (1<<15)
Zhenyu Wang553bd142009-09-02 10:57:52 +08003266
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003267/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08003268#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3269# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3270
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08003271#define GEN7_L3CNTLREG1 0xB01C
3272#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3273
3274#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3275#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3276
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08003277/* WaCatErrorRejectionIssue */
3278#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3279#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3280
Zhenyu Wangb9055052009-06-05 15:38:38 +08003281/* PCH */
3282
3283/* south display engine interrupt */
Jesse Barnes776ad802011-01-04 15:09:39 -08003284#define SDE_AUDIO_POWER_D (1 << 27)
3285#define SDE_AUDIO_POWER_C (1 << 26)
3286#define SDE_AUDIO_POWER_B (1 << 25)
3287#define SDE_AUDIO_POWER_SHIFT (25)
3288#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3289#define SDE_GMBUS (1 << 24)
3290#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3291#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3292#define SDE_AUDIO_HDCP_MASK (3 << 22)
3293#define SDE_AUDIO_TRANSB (1 << 21)
3294#define SDE_AUDIO_TRANSA (1 << 20)
3295#define SDE_AUDIO_TRANS_MASK (3 << 20)
3296#define SDE_POISON (1 << 19)
3297/* 18 reserved */
3298#define SDE_FDI_RXB (1 << 17)
3299#define SDE_FDI_RXA (1 << 16)
3300#define SDE_FDI_MASK (3 << 16)
3301#define SDE_AUXD (1 << 15)
3302#define SDE_AUXC (1 << 14)
3303#define SDE_AUXB (1 << 13)
3304#define SDE_AUX_MASK (7 << 13)
3305/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003306#define SDE_CRT_HOTPLUG (1 << 11)
3307#define SDE_PORTD_HOTPLUG (1 << 10)
3308#define SDE_PORTC_HOTPLUG (1 << 9)
3309#define SDE_PORTB_HOTPLUG (1 << 8)
3310#define SDE_SDVOB_HOTPLUG (1 << 6)
Zhenyu Wangc6501562009-11-03 18:57:21 +00003311#define SDE_HOTPLUG_MASK (0xf << 8)
Jesse Barnes776ad802011-01-04 15:09:39 -08003312#define SDE_TRANSB_CRC_DONE (1 << 5)
3313#define SDE_TRANSB_CRC_ERR (1 << 4)
3314#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3315#define SDE_TRANSA_CRC_DONE (1 << 2)
3316#define SDE_TRANSA_CRC_ERR (1 << 1)
3317#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3318#define SDE_TRANS_MASK (0x3f)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003319/* CPT */
3320#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3321#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3322#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3323#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01003324#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3325 SDE_PORTD_HOTPLUG_CPT | \
3326 SDE_PORTC_HOTPLUG_CPT | \
3327 SDE_PORTB_HOTPLUG_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003328
3329#define SDEISR 0xc4000
3330#define SDEIMR 0xc4004
3331#define SDEIIR 0xc4008
3332#define SDEIER 0xc400c
3333
3334/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07003335#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003336#define PORTD_HOTPLUG_ENABLE (1 << 20)
3337#define PORTD_PULSE_DURATION_2ms (0)
3338#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3339#define PORTD_PULSE_DURATION_6ms (2 << 18)
3340#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07003341#define PORTD_PULSE_DURATION_MASK (3 << 18)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003342#define PORTD_HOTPLUG_NO_DETECT (0)
3343#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3344#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3345#define PORTC_HOTPLUG_ENABLE (1 << 12)
3346#define PORTC_PULSE_DURATION_2ms (0)
3347#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3348#define PORTC_PULSE_DURATION_6ms (2 << 10)
3349#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07003350#define PORTC_PULSE_DURATION_MASK (3 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003351#define PORTC_HOTPLUG_NO_DETECT (0)
3352#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3353#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3354#define PORTB_HOTPLUG_ENABLE (1 << 4)
3355#define PORTB_PULSE_DURATION_2ms (0)
3356#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3357#define PORTB_PULSE_DURATION_6ms (2 << 2)
3358#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07003359#define PORTB_PULSE_DURATION_MASK (3 << 2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003360#define PORTB_HOTPLUG_NO_DETECT (0)
3361#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3362#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3363
3364#define PCH_GPIOA 0xc5010
3365#define PCH_GPIOB 0xc5014
3366#define PCH_GPIOC 0xc5018
3367#define PCH_GPIOD 0xc501c
3368#define PCH_GPIOE 0xc5020
3369#define PCH_GPIOF 0xc5024
3370
Eric Anholtf0217c42009-12-01 11:56:30 -08003371#define PCH_GMBUS0 0xc5100
3372#define PCH_GMBUS1 0xc5104
3373#define PCH_GMBUS2 0xc5108
3374#define PCH_GMBUS3 0xc510c
3375#define PCH_GMBUS4 0xc5110
3376#define PCH_GMBUS5 0xc5120
3377
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003378#define _PCH_DPLL_A 0xc6014
3379#define _PCH_DPLL_B 0xc6018
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003380#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003381
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003382#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00003383#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003384#define _PCH_FPA1 0xc6044
3385#define _PCH_FPB0 0xc6048
3386#define _PCH_FPB1 0xc604c
Jesse Barnes4c609cb2011-09-02 12:52:11 -07003387#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3388#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003389
3390#define PCH_DPLL_TEST 0xc606c
3391
3392#define PCH_DREF_CONTROL 0xC6200
3393#define DREF_CONTROL_MASK 0x7fc3
3394#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3395#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3396#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3397#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3398#define DREF_SSC_SOURCE_DISABLE (0<<11)
3399#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003400#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003401#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3402#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3403#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08003404#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003405#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3406#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08003407#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003408#define DREF_SSC4_DOWNSPREAD (0<<6)
3409#define DREF_SSC4_CENTERSPREAD (1<<6)
3410#define DREF_SSC1_DISABLE (0<<1)
3411#define DREF_SSC1_ENABLE (1<<1)
3412#define DREF_SSC4_DISABLE (0)
3413#define DREF_SSC4_ENABLE (1)
3414
3415#define PCH_RAWCLK_FREQ 0xc6204
3416#define FDL_TP1_TIMER_SHIFT 12
3417#define FDL_TP1_TIMER_MASK (3<<12)
3418#define FDL_TP2_TIMER_SHIFT 10
3419#define FDL_TP2_TIMER_MASK (3<<10)
3420#define RAWCLK_FREQ_MASK 0x3ff
3421
3422#define PCH_DPLL_TMR_CFG 0xc6208
3423
3424#define PCH_SSC4_PARMS 0xc6210
3425#define PCH_SSC4_AUX_PARMS 0xc6214
3426
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003427#define PCH_DPLL_SEL 0xc7000
3428#define TRANSA_DPLL_ENABLE (1<<3)
3429#define TRANSA_DPLLB_SEL (1<<0)
3430#define TRANSA_DPLLA_SEL 0
3431#define TRANSB_DPLL_ENABLE (1<<7)
3432#define TRANSB_DPLLB_SEL (1<<4)
3433#define TRANSB_DPLLA_SEL (0)
3434#define TRANSC_DPLL_ENABLE (1<<11)
3435#define TRANSC_DPLLB_SEL (1<<8)
3436#define TRANSC_DPLLA_SEL (0)
3437
Zhenyu Wangb9055052009-06-05 15:38:38 +08003438/* transcoder */
3439
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003440#define _TRANS_HTOTAL_A 0xe0000
Zhenyu Wangb9055052009-06-05 15:38:38 +08003441#define TRANS_HTOTAL_SHIFT 16
3442#define TRANS_HACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003443#define _TRANS_HBLANK_A 0xe0004
Zhenyu Wangb9055052009-06-05 15:38:38 +08003444#define TRANS_HBLANK_END_SHIFT 16
3445#define TRANS_HBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003446#define _TRANS_HSYNC_A 0xe0008
Zhenyu Wangb9055052009-06-05 15:38:38 +08003447#define TRANS_HSYNC_END_SHIFT 16
3448#define TRANS_HSYNC_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003449#define _TRANS_VTOTAL_A 0xe000c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003450#define TRANS_VTOTAL_SHIFT 16
3451#define TRANS_VACTIVE_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003452#define _TRANS_VBLANK_A 0xe0010
Zhenyu Wangb9055052009-06-05 15:38:38 +08003453#define TRANS_VBLANK_END_SHIFT 16
3454#define TRANS_VBLANK_START_SHIFT 0
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003455#define _TRANS_VSYNC_A 0xe0014
Zhenyu Wangb9055052009-06-05 15:38:38 +08003456#define TRANS_VSYNC_END_SHIFT 16
3457#define TRANS_VSYNC_START_SHIFT 0
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003458#define _TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003459
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003460#define _TRANSA_DATA_M1 0xe0030
3461#define _TRANSA_DATA_N1 0xe0034
3462#define _TRANSA_DATA_M2 0xe0038
3463#define _TRANSA_DATA_N2 0xe003c
3464#define _TRANSA_DP_LINK_M1 0xe0040
3465#define _TRANSA_DP_LINK_N1 0xe0044
3466#define _TRANSA_DP_LINK_M2 0xe0048
3467#define _TRANSA_DP_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003468
Jesse Barnesb055c8f2011-07-08 11:31:57 -07003469/* Per-transcoder DIP controls */
3470
3471#define _VIDEO_DIP_CTL_A 0xe0200
3472#define _VIDEO_DIP_DATA_A 0xe0208
3473#define _VIDEO_DIP_GCP_A 0xe0210
3474
3475#define _VIDEO_DIP_CTL_B 0xe1200
3476#define _VIDEO_DIP_DATA_B 0xe1208
3477#define _VIDEO_DIP_GCP_B 0xe1210
3478
3479#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3480#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3481#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3482
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003483#define VLV_VIDEO_DIP_CTL_A 0x60220
3484#define VLV_VIDEO_DIP_DATA_A 0x60208
3485#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3486
3487#define VLV_VIDEO_DIP_CTL_B 0x61170
3488#define VLV_VIDEO_DIP_DATA_B 0x61174
3489#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3490
3491#define VLV_TVIDEO_DIP_CTL(pipe) \
3492 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3493#define VLV_TVIDEO_DIP_DATA(pipe) \
3494 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3495#define VLV_TVIDEO_DIP_GCP(pipe) \
3496 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3497
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003498#define _TRANS_HTOTAL_B 0xe1000
3499#define _TRANS_HBLANK_B 0xe1004
3500#define _TRANS_HSYNC_B 0xe1008
3501#define _TRANS_VTOTAL_B 0xe100c
3502#define _TRANS_VBLANK_B 0xe1010
3503#define _TRANS_VSYNC_B 0xe1014
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003504#define _TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08003505
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003506#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3507#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3508#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3509#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3510#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3511#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003512#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3513 _TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01003514
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003515#define _TRANSB_DATA_M1 0xe1030
3516#define _TRANSB_DATA_N1 0xe1034
3517#define _TRANSB_DATA_M2 0xe1038
3518#define _TRANSB_DATA_N2 0xe103c
3519#define _TRANSB_DP_LINK_M1 0xe1040
3520#define _TRANSB_DP_LINK_N1 0xe1044
3521#define _TRANSB_DP_LINK_M2 0xe1048
3522#define _TRANSB_DP_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08003523
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003524#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3525#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3526#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3527#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3528#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3529#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3530#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3531#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3532
3533#define _TRANSACONF 0xf0008
3534#define _TRANSBCONF 0xf1008
3535#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003536#define TRANS_DISABLE (0<<31)
3537#define TRANS_ENABLE (1<<31)
3538#define TRANS_STATE_MASK (1<<30)
3539#define TRANS_STATE_DISABLE (0<<30)
3540#define TRANS_STATE_ENABLE (1<<30)
3541#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3542#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3543#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3544#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3545#define TRANS_DP_AUDIO_ONLY (1<<26)
3546#define TRANS_DP_VIDEO_AUDIO (0<<26)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003547#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003548#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02003549#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02003550#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003551#define TRANS_8BPC (0<<5)
3552#define TRANS_10BPC (1<<5)
3553#define TRANS_6BPC (2<<5)
3554#define TRANS_12BPC (3<<5)
3555
Jesse Barnes3bcf6032011-07-27 11:51:40 -07003556#define _TRANSA_CHICKEN2 0xf0064
3557#define _TRANSB_CHICKEN2 0xf1064
3558#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3559#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3560
Jesse Barnes291427f2011-07-29 12:42:37 -07003561#define SOUTH_CHICKEN1 0xc2000
3562#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3563#define FDIA_PHASE_SYNC_SHIFT_EN 18
3564#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3565#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
Jesse Barnes645c62a2011-05-11 09:49:31 -07003566#define SOUTH_CHICKEN2 0xc2004
3567#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3568
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003569#define _FDI_RXA_CHICKEN 0xc200c
3570#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003571#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3572#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003573#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003574
Jesse Barnes382b0932010-10-07 16:01:25 -07003575#define SOUTH_DSPCLK_GATE_D 0xc2020
3576#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3577
Zhenyu Wangb9055052009-06-05 15:38:38 +08003578/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003579#define _FDI_TXA_CTL 0x60100
3580#define _FDI_TXB_CTL 0x61100
3581#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003582#define FDI_TX_DISABLE (0<<31)
3583#define FDI_TX_ENABLE (1<<31)
3584#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3585#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3586#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3587#define FDI_LINK_TRAIN_NONE (3<<28)
3588#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3589#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3590#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3591#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3592#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3593#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3594#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3595#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003596/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3597 SNB has different settings. */
3598/* SNB A-stepping */
3599#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3600#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3601#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3602#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3603/* SNB B-stepping */
3604#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3605#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3606#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3607#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3608#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003609#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3610#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3611#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3612#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3613#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003614/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003615#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07003616
3617/* Ivybridge has different bits for lolz */
3618#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3619#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3620#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3621#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3622
Zhenyu Wangb9055052009-06-05 15:38:38 +08003623/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07003624#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07003625#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003626#define FDI_SCRAMBLING_ENABLE (0<<7)
3627#define FDI_SCRAMBLING_DISABLE (1<<7)
3628
3629/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003630#define _FDI_RXA_CTL 0xf000c
3631#define _FDI_RXB_CTL 0xf100c
3632#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003633#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003634/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07003635#define FDI_FS_ERRC_ENABLE (1<<27)
3636#define FDI_FE_ERRC_ENABLE (1<<26)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003637#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3638#define FDI_8BPC (0<<16)
3639#define FDI_10BPC (1<<16)
3640#define FDI_6BPC (2<<16)
3641#define FDI_12BPC (3<<16)
3642#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3643#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3644#define FDI_RX_PLL_ENABLE (1<<13)
3645#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3646#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3647#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3648#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3649#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01003650#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003651/* CPT */
3652#define FDI_AUTO_TRAINING (1<<10)
3653#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3654#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3655#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3656#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3657#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003658
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003659#define _FDI_RXA_MISC 0xf0010
3660#define _FDI_RXB_MISC 0xf1010
3661#define _FDI_RXA_TUSIZE1 0xf0030
3662#define _FDI_RXA_TUSIZE2 0xf0038
3663#define _FDI_RXB_TUSIZE1 0xf1030
3664#define _FDI_RXB_TUSIZE2 0xf1038
3665#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3666#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3667#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003668
3669/* FDI_RX interrupt register format */
3670#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3671#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3672#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3673#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3674#define FDI_RX_FS_CODE_ERR (1<<6)
3675#define FDI_RX_FE_CODE_ERR (1<<5)
3676#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3677#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3678#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3679#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3680#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3681
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003682#define _FDI_RXA_IIR 0xf0014
3683#define _FDI_RXA_IMR 0xf0018
3684#define _FDI_RXB_IIR 0xf1014
3685#define _FDI_RXB_IMR 0xf1018
3686#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3687#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003688
3689#define FDI_PLL_CTL_1 0xfe000
3690#define FDI_PLL_CTL_2 0xfe004
3691
3692/* CRT */
3693#define PCH_ADPA 0xe1100
3694#define ADPA_TRANS_SELECT_MASK (1<<30)
3695#define ADPA_TRANS_A_SELECT 0
3696#define ADPA_TRANS_B_SELECT (1<<30)
3697#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3698#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3699#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3700#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3701#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3702#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3703#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3704#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3705#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3706#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3707#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3708#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3709#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3710#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3711#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3712#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3713#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3714#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3715#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3716
3717/* or SDVOB */
Shobhit Kumar90b107c2012-03-28 13:39:32 -07003718#define VLV_HDMIB 0x61140
Zhenyu Wangb9055052009-06-05 15:38:38 +08003719#define HDMIB 0xe1140
3720#define PORT_ENABLE (1 << 31)
Paulo Zanoni3573c412011-10-14 18:16:22 -03003721#define TRANSCODER(pipe) ((pipe) << 30)
3722#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3723#define TRANSCODER_MASK (1 << 30)
3724#define TRANSCODER_MASK_CPT (3 << 29)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003725#define COLOR_FORMAT_8bpc (0)
3726#define COLOR_FORMAT_12bpc (3 << 26)
3727#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3728#define SDVO_ENCODING (0)
3729#define TMDS_ENCODING (2 << 10)
3730#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
Zhenyu Wang467b2002010-05-12 11:02:14 +08003731/* CPT */
3732#define HDMI_MODE_SELECT (1 << 9)
3733#define DVI_MODE_SELECT (0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003734#define SDVOB_BORDER_ENABLE (1 << 7)
3735#define AUDIO_ENABLE (1 << 6)
3736#define VSYNC_ACTIVE_HIGH (1 << 4)
3737#define HSYNC_ACTIVE_HIGH (1 << 3)
3738#define PORT_DETECTED (1 << 2)
3739
Zhao Yakui461ed3c2010-03-30 15:11:33 +08003740/* PCH SDVOB multiplex with HDMIB */
3741#define PCH_SDVOB HDMIB
3742
Zhenyu Wangb9055052009-06-05 15:38:38 +08003743#define HDMIC 0xe1150
3744#define HDMID 0xe1160
3745
3746#define PCH_LVDS 0xe1180
3747#define LVDS_DETECTED (1 << 1)
3748
3749#define BLC_PWM_CPU_CTL2 0x48250
3750#define PWM_ENABLE (1 << 31)
3751#define PWM_PIPE_A (0 << 29)
3752#define PWM_PIPE_B (1 << 29)
3753#define BLC_PWM_CPU_CTL 0x48254
3754
3755#define BLC_PWM_PCH_CTL1 0xc8250
3756#define PWM_PCH_ENABLE (1 << 31)
3757#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3758#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3759#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3760#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3761
3762#define BLC_PWM_PCH_CTL2 0xc8254
3763
3764#define PCH_PP_STATUS 0xc7200
3765#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07003766#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07003767#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003768#define EDP_FORCE_VDD (1 << 3)
3769#define EDP_BLC_ENABLE (1 << 2)
3770#define PANEL_POWER_RESET (1 << 1)
3771#define PANEL_POWER_OFF (0 << 0)
3772#define PANEL_POWER_ON (1 << 0)
3773#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07003774#define PANEL_PORT_SELECT_MASK (3 << 30)
3775#define PANEL_PORT_SELECT_LVDS (0 << 30)
3776#define PANEL_PORT_SELECT_DPA (1 << 30)
Zhenyu Wangb9055052009-06-05 15:38:38 +08003777#define EDP_PANEL (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07003778#define PANEL_PORT_SELECT_DPC (2 << 30)
3779#define PANEL_PORT_SELECT_DPD (3 << 30)
3780#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3781#define PANEL_POWER_UP_DELAY_SHIFT 16
3782#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3783#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3784
Zhenyu Wangb9055052009-06-05 15:38:38 +08003785#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07003786#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3787#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3788#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3789#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3790
Zhenyu Wangb9055052009-06-05 15:38:38 +08003791#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07003792#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3793#define PP_REFERENCE_DIVIDER_SHIFT 8
3794#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3795#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08003796
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003797#define PCH_DP_B 0xe4100
3798#define PCH_DPB_AUX_CH_CTL 0xe4110
3799#define PCH_DPB_AUX_CH_DATA1 0xe4114
3800#define PCH_DPB_AUX_CH_DATA2 0xe4118
3801#define PCH_DPB_AUX_CH_DATA3 0xe411c
3802#define PCH_DPB_AUX_CH_DATA4 0xe4120
3803#define PCH_DPB_AUX_CH_DATA5 0xe4124
3804
3805#define PCH_DP_C 0xe4200
3806#define PCH_DPC_AUX_CH_CTL 0xe4210
3807#define PCH_DPC_AUX_CH_DATA1 0xe4214
3808#define PCH_DPC_AUX_CH_DATA2 0xe4218
3809#define PCH_DPC_AUX_CH_DATA3 0xe421c
3810#define PCH_DPC_AUX_CH_DATA4 0xe4220
3811#define PCH_DPC_AUX_CH_DATA5 0xe4224
3812
3813#define PCH_DP_D 0xe4300
3814#define PCH_DPD_AUX_CH_CTL 0xe4310
3815#define PCH_DPD_AUX_CH_DATA1 0xe4314
3816#define PCH_DPD_AUX_CH_DATA2 0xe4318
3817#define PCH_DPD_AUX_CH_DATA3 0xe431c
3818#define PCH_DPD_AUX_CH_DATA4 0xe4320
3819#define PCH_DPD_AUX_CH_DATA5 0xe4324
3820
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003821/* CPT */
3822#define PORT_TRANS_A_SEL_CPT 0
3823#define PORT_TRANS_B_SEL_CPT (1<<29)
3824#define PORT_TRANS_C_SEL_CPT (2<<29)
3825#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07003826#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003827
3828#define TRANS_DP_CTL_A 0xe0300
3829#define TRANS_DP_CTL_B 0xe1300
3830#define TRANS_DP_CTL_C 0xe2300
Chris Wilson5eddb702010-09-11 13:48:45 +01003831#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003832#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3833#define TRANS_DP_PORT_SEL_B (0<<29)
3834#define TRANS_DP_PORT_SEL_C (1<<29)
3835#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08003836#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003837#define TRANS_DP_PORT_SEL_MASK (3<<29)
3838#define TRANS_DP_AUDIO_ONLY (1<<26)
3839#define TRANS_DP_ENH_FRAMING (1<<18)
3840#define TRANS_DP_8BPC (0<<9)
3841#define TRANS_DP_10BPC (1<<9)
3842#define TRANS_DP_6BPC (2<<9)
3843#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08003844#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003845#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3846#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3847#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3848#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01003849#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003850
3851/* SNB eDP training params */
3852/* SNB A-stepping */
3853#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3854#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3855#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3856#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3857/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003858#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3859#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3860#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3861#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3862#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003863#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3864
Keith Packard1a2eb462011-11-16 16:26:07 -08003865/* IVB */
3866#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3867#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3868#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3869#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3870#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3871#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3872#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3873
3874/* legacy values */
3875#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3876#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3877#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3878#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3879#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3880
3881#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3882
Zou Nan haicae58522010-11-09 17:17:32 +08003883#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07003884#define FORCEWAKE_VLV 0x1300b0
3885#define FORCEWAKE_ACK_VLV 0x1300b4
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00003886#define FORCEWAKE_ACK 0x130090
Keith Packard8d715f02011-11-18 20:39:01 -08003887#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3888#define FORCEWAKE_MT_ACK 0x130040
3889#define ECOBUS 0xa180
3890#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00003891
Ben Widawskydd202c62012-02-09 10:15:18 +01003892#define GTFIFODBG 0x120000
3893#define GT_FIFO_CPU_ERROR_MASK 7
3894#define GT_FIFO_OVFERR (1<<2)
3895#define GT_FIFO_IAWRERR (1<<1)
3896#define GT_FIFO_IARDERR (1<<0)
3897
Chris Wilson91355832011-03-04 19:22:40 +00003898#define GT_FIFO_FREE_ENTRIES 0x120008
Chris Wilson957367202011-05-12 22:17:09 +01003899#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00003900
Daniel Vetter80e829f2012-03-31 11:21:57 +02003901#define GEN6_UCGCTL1 0x9400
3902# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02003903# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02003904
Eric Anholt406478d2011-11-07 16:07:04 -08003905#define GEN6_UCGCTL2 0x9404
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08003906# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08003907# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08003908# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08003909
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003910#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00003911#define GEN6_TURBO_DISABLE (1<<31)
3912#define GEN6_FREQUENCY(x) ((x)<<25)
3913#define GEN6_OFFSET(x) ((x)<<19)
3914#define GEN6_AGGRESSIVE_TURBO (0<<15)
3915#define GEN6_RC_VIDEO_FREQ 0xA00C
3916#define GEN6_RC_CONTROL 0xA090
3917#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3918#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3919#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3920#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3921#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3922#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3923#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3924#define GEN6_RP_DOWN_TIMEOUT 0xA010
3925#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003926#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08003927#define GEN6_CAGF_SHIFT 8
3928#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003929#define GEN6_RP_CONTROL 0xA024
3930#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08003931#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3932#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3933#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3934#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3935#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00003936#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3937#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08003938#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3939#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3940#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3941#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00003942#define GEN6_RP_UP_THRESHOLD 0xA02C
3943#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08003944#define GEN6_RP_CUR_UP_EI 0xA050
3945#define GEN6_CURICONT_MASK 0xffffff
3946#define GEN6_RP_CUR_UP 0xA054
3947#define GEN6_CURBSYTAVG_MASK 0xffffff
3948#define GEN6_RP_PREV_UP 0xA058
3949#define GEN6_RP_CUR_DOWN_EI 0xA05C
3950#define GEN6_CURIAVG_MASK 0xffffff
3951#define GEN6_RP_CUR_DOWN 0xA060
3952#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00003953#define GEN6_RP_UP_EI 0xA068
3954#define GEN6_RP_DOWN_EI 0xA06C
3955#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3956#define GEN6_RC_STATE 0xA094
3957#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3958#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3959#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3960#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3961#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3962#define GEN6_RC_SLEEP 0xA0B0
3963#define GEN6_RC1e_THRESHOLD 0xA0B4
3964#define GEN6_RC6_THRESHOLD 0xA0B8
3965#define GEN6_RC6p_THRESHOLD 0xA0BC
3966#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08003967#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00003968
3969#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07003970#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00003971#define GEN6_PMIIR 0x44028
3972#define GEN6_PMIER 0x4402C
3973#define GEN6_PM_MBOX_EVENT (1<<25)
3974#define GEN6_PM_THERMAL_EVENT (1<<24)
3975#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3976#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3977#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3978#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3979#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky4912d042011-04-25 11:25:20 -07003980#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3981 GEN6_PM_RP_DOWN_THRESHOLD | \
3982 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00003983
Ben Widawskycce66a22012-03-27 18:59:38 -07003984#define GEN6_GT_GFX_RC6_LOCKED 0x138104
3985#define GEN6_GT_GFX_RC6 0x138108
3986#define GEN6_GT_GFX_RC6p 0x13810C
3987#define GEN6_GT_GFX_RC6pp 0x138110
3988
Chris Wilson8fd26852010-12-08 18:40:43 +00003989#define GEN6_PCODE_MAILBOX 0x138124
3990#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08003991#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003992#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3993#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Chris Wilson8fd26852010-12-08 18:40:43 +00003994#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07003995#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson8fd26852010-12-08 18:40:43 +00003996
Ben Widawsky4d855292011-12-12 19:34:16 -08003997#define GEN6_GT_CORE_STATUS 0x138060
3998#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3999#define GEN6_RCn_MASK 7
4000#define GEN6_RC0 0
4001#define GEN6_RC3 2
4002#define GEN6_RC6 3
4003#define GEN6_RC7 4
4004
Wu Fengguange0dac652011-09-05 14:25:34 +08004005#define G4X_AUD_VID_DID 0x62020
4006#define INTEL_AUDIO_DEVCL 0x808629FB
4007#define INTEL_AUDIO_DEVBLC 0x80862801
4008#define INTEL_AUDIO_DEVCTG 0x80862802
4009
4010#define G4X_AUD_CNTL_ST 0x620B4
4011#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4012#define G4X_ELDV_DEVCTG (1 << 14)
4013#define G4X_ELD_ADDR (0xf << 5)
4014#define G4X_ELD_ACK (1 << 4)
4015#define G4X_HDMIW_HDMIEDID 0x6210C
4016
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004017#define IBX_HDMIW_HDMIEDID_A 0xE2050
4018#define IBX_AUD_CNTL_ST_A 0xE20B4
4019#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4020#define IBX_ELD_ADDRESS (0x1f << 5)
4021#define IBX_ELD_ACK (1 << 4)
4022#define IBX_AUD_CNTL_ST2 0xE20C0
4023#define IBX_ELD_VALIDB (1 << 0)
4024#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08004025
Wu Fengguang1202b4c62011-12-09 20:42:18 +08004026#define CPT_HDMIW_HDMIEDID_A 0xE5050
4027#define CPT_AUD_CNTL_ST_A 0xE50B4
4028#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08004029
Eric Anholtae662d32012-01-03 09:23:29 -08004030/* These are the 4 32-bit write offset registers for each stream
4031 * output buffer. It determines the offset from the
4032 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4033 */
4034#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4035
Wu Fengguangb6daa022012-01-06 14:41:31 -06004036#define IBX_AUD_CONFIG_A 0xe2000
4037#define CPT_AUD_CONFIG_A 0xe5000
4038#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4039#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4040#define AUD_CONFIG_UPPER_N_SHIFT 20
4041#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4042#define AUD_CONFIG_LOWER_N_SHIFT 4
4043#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4044#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4045#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4046#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4047
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03004048/* HSW Power Wells */
4049#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4050#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4051#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4052#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4053#define HSW_PWR_WELL_ENABLE (1<<31)
4054#define HSW_PWR_WELL_STATE (1<<30)
4055#define HSW_PWR_WELL_CTL5 0x45410
4056#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4057#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4058#define HSW_PWR_WELL_FORCE_ON (1<<19)
4059#define HSW_PWR_WELL_CTL6 0x45414
4060
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03004061/* Per-pipe DDI Function Control */
4062#define PIPE_DDI_FUNC_CTL_A 0x60400
4063#define PIPE_DDI_FUNC_CTL_B 0x61400
4064#define PIPE_DDI_FUNC_CTL_C 0x62400
4065#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4066#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4067 PIPE_DDI_FUNC_CTL_A, \
4068 PIPE_DDI_FUNC_CTL_B)
4069#define PIPE_DDI_FUNC_ENABLE (1<<31)
4070/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4071#define PIPE_DDI_PORT_MASK (0xf<<28)
4072#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4073#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4074#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4075#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4076#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4077#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4078#define PIPE_DDI_BPC_8 (0<<20)
4079#define PIPE_DDI_BPC_10 (1<<20)
4080#define PIPE_DDI_BPC_6 (2<<20)
4081#define PIPE_DDI_BPC_12 (3<<20)
4082#define PIPE_DDI_BFI_ENABLE (1<<4)
4083#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4084#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4085#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4086
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03004087/* DisplayPort Transport Control */
4088#define DP_TP_CTL_A 0x64040
4089#define DP_TP_CTL_B 0x64140
4090#define DP_TP_CTL(port) _PORT(port, \
4091 DP_TP_CTL_A, \
4092 DP_TP_CTL_B)
4093#define DP_TP_CTL_ENABLE (1<<31)
4094#define DP_TP_CTL_MODE_SST (0<<27)
4095#define DP_TP_CTL_MODE_MST (1<<27)
4096#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4097#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4098#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4099#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4100#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4101#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4102
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03004103/* DisplayPort Transport Status */
4104#define DP_TP_STATUS_A 0x64044
4105#define DP_TP_STATUS_B 0x64144
4106#define DP_TP_STATUS(port) _PORT(port, \
4107 DP_TP_STATUS_A, \
4108 DP_TP_STATUS_B)
4109#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4110
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03004111/* DDI Buffer Control */
4112#define DDI_BUF_CTL_A 0x64000
4113#define DDI_BUF_CTL_B 0x64100
4114#define DDI_BUF_CTL(port) _PORT(port, \
4115 DDI_BUF_CTL_A, \
4116 DDI_BUF_CTL_B)
4117#define DDI_BUF_CTL_ENABLE (1<<31)
4118#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4119#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4120#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4121#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4122#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4123#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4124#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4125#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4126#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4127#define DDI_BUF_EMP_MASK (0xf<<24)
4128#define DDI_BUF_IS_IDLE (1<<7)
4129#define DDI_PORT_WIDTH_X1 (0<<1)
4130#define DDI_PORT_WIDTH_X2 (1<<1)
4131#define DDI_PORT_WIDTH_X4 (3<<1)
4132#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4133
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03004134/* DDI Buffer Translations */
4135#define DDI_BUF_TRANS_A 0x64E00
4136#define DDI_BUF_TRANS_B 0x64E60
4137#define DDI_BUF_TRANS(port) _PORT(port, \
4138 DDI_BUF_TRANS_A, \
4139 DDI_BUF_TRANS_B)
4140
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03004141/* Sideband Interface (SBI) is programmed indirectly, via
4142 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4143 * which contains the payload */
4144#define SBI_ADDR 0xC6000
4145#define SBI_DATA 0xC6004
4146#define SBI_CTL_STAT 0xC6008
4147#define SBI_CTL_OP_CRRD (0x6<<8)
4148#define SBI_CTL_OP_CRWR (0x7<<8)
4149#define SBI_RESPONSE_FAIL (0x1<<1)
4150#define SBI_RESPONSE_SUCCESS (0x0<<1)
4151#define SBI_BUSY (0x1<<0)
4152#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004153
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03004154/* SBI offsets */
4155#define SBI_SSCDIVINTPHASE6 0x0600
4156#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4157#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4158#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4159#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4160#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4161#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4162#define SBI_SSCCTL 0x020c
4163#define SBI_SSCCTL6 0x060C
4164#define SBI_SSCCTL_DISABLE (1<<0)
4165#define SBI_SSCAUXDIV6 0x0610
4166#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4167#define SBI_DBUFF0 0x2a00
4168
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03004169/* LPT PIXCLK_GATE */
4170#define PIXCLK_GATE 0xC6020
4171#define PIXCLK_GATE_UNGATE 1<<0
4172#define PIXCLK_GATE_GATE 0<<0
4173
Eugeni Dodonove93ea062012-03-29 12:32:32 -03004174/* SPLL */
4175#define SPLL_CTL 0x46020
4176#define SPLL_PLL_ENABLE (1<<31)
4177#define SPLL_PLL_SCC (1<<28)
4178#define SPLL_PLL_NON_SCC (2<<28)
4179#define SPLL_PLL_FREQ_810MHz (0<<26)
4180#define SPLL_PLL_FREQ_1350MHz (1<<26)
4181
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03004182/* WRPLL */
4183#define WRPLL_CTL1 0x46040
4184#define WRPLL_CTL2 0x46060
4185#define WRPLL_PLL_ENABLE (1<<31)
4186#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4187#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4188#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
4189
Eugeni Dodonovfec91812012-03-29 12:32:33 -03004190/* Port clock selection */
4191#define PORT_CLK_SEL_A 0x46100
4192#define PORT_CLK_SEL_B 0x46104
4193#define PORT_CLK_SEL(port) _PORT(port, \
4194 PORT_CLK_SEL_A, \
4195 PORT_CLK_SEL_B)
4196#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4197#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4198#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4199#define PORT_CLK_SEL_SPLL (3<<29)
4200#define PORT_CLK_SEL_WRPLL1 (4<<29)
4201#define PORT_CLK_SEL_WRPLL2 (5<<29)
4202
4203/* Pipe clock selection */
4204#define PIPE_CLK_SEL_A 0x46140
4205#define PIPE_CLK_SEL_B 0x46144
4206#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4207 PIPE_CLK_SEL_A, \
4208 PIPE_CLK_SEL_B)
4209/* For each pipe, we need to select the corresponding port clock */
4210#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4211#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4212
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03004213/* LCPLL Control */
4214#define LCPLL_CTL 0x130040
4215#define LCPLL_PLL_DISABLE (1<<31)
4216#define LCPLL_PLL_LOCK (1<<30)
4217#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4218#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4219
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03004220/* Pipe WM_LINETIME - watermark line time */
4221#define PIPE_WM_LINETIME_A 0x45270
4222#define PIPE_WM_LINETIME_B 0x45274
4223#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4224 PIPE_WM_LINETIME_A, \
4225 PIPE_WM_LINETIME_A)
4226#define PIPE_WM_LINETIME_MASK (0x1ff)
4227#define PIPE_WM_LINETIME_TIME(x) ((x))
4228#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4229#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03004230
4231/* SFUSE_STRAP */
4232#define SFUSE_STRAP 0xc2014
4233#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4234#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4235#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4236
Jesse Barnes585fb112008-07-29 11:54:06 -07004237#endif /* _I915_REG_H_ */