blob: c2609c448ddc49c848de87aacce5c8ee7a291885 [file] [log] [blame]
Mythri P K94c52982011-09-08 19:06:21 +05301/*
Archit Tanejaef269582013-09-12 17:45:57 +05302 * HDMI driver definition for TI OMAP4 Processor.
Mythri P K94c52982011-09-08 19:06:21 +05303 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18
Archit Tanejaef269582013-09-12 17:45:57 +053019#ifndef _HDMI_H
20#define _HDMI_H
Mythri P K94c52982011-09-08 19:06:21 +053021
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053022#include <linux/delay.h>
23#include <linux/io.h>
Archit Tanejaf382d9e2013-08-06 14:56:55 +053024#include <linux/platform_device.h>
Tomi Valkeinendb85ca72014-06-09 13:09:00 +030025#include <linux/hdmi.h>
Peter Ujfalusi5fd74472016-05-30 13:26:28 +030026#include <sound/omap-hdmi-audio.h>
Hans Verkuileb2f17b2017-08-02 10:54:01 +020027#include <media/cec.h>
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053028
Peter Ujfalusi32043da2016-05-27 14:40:49 +030029#include "omapdss.h"
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053030#include "dss.h"
31
32/* HDMI Wrapper */
33
34#define HDMI_WP_REVISION 0x0
35#define HDMI_WP_SYSCONFIG 0x10
36#define HDMI_WP_IRQSTATUS_RAW 0x24
37#define HDMI_WP_IRQSTATUS 0x28
38#define HDMI_WP_IRQENABLE_SET 0x2C
39#define HDMI_WP_IRQENABLE_CLR 0x30
40#define HDMI_WP_IRQWAKEEN 0x34
41#define HDMI_WP_PWR_CTRL 0x40
42#define HDMI_WP_DEBOUNCE 0x44
43#define HDMI_WP_VIDEO_CFG 0x50
44#define HDMI_WP_VIDEO_SIZE 0x60
45#define HDMI_WP_VIDEO_TIMING_H 0x68
46#define HDMI_WP_VIDEO_TIMING_V 0x6C
Tomi Valkeinen42116512013-10-28 11:47:29 +020047#define HDMI_WP_CLK 0x70
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053048#define HDMI_WP_AUDIO_CFG 0x80
49#define HDMI_WP_AUDIO_CFG2 0x84
50#define HDMI_WP_AUDIO_CTRL 0x88
51#define HDMI_WP_AUDIO_DATA 0x8C
52
Archit Taneja86961312013-09-10 16:34:02 +053053/* HDMI WP IRQ flags */
Tomi Valkeinen6873efe2013-10-28 11:47:28 +020054#define HDMI_IRQ_CORE (1 << 0)
Archit Taneja86961312013-09-10 16:34:02 +053055#define HDMI_IRQ_OCP_TIMEOUT (1 << 4)
56#define HDMI_IRQ_AUDIO_FIFO_UNDERFLOW (1 << 8)
57#define HDMI_IRQ_AUDIO_FIFO_OVERFLOW (1 << 9)
58#define HDMI_IRQ_AUDIO_FIFO_SAMPLE_REQ (1 << 10)
59#define HDMI_IRQ_VIDEO_VSYNC (1 << 16)
60#define HDMI_IRQ_VIDEO_FRAME_DONE (1 << 17)
61#define HDMI_IRQ_PHY_LINE5V_ASSERT (1 << 24)
62#define HDMI_IRQ_LINK_CONNECT (1 << 25)
63#define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
64#define HDMI_IRQ_PLL_LOCK (1 << 29)
65#define HDMI_IRQ_PLL_UNLOCK (1 << 30)
66#define HDMI_IRQ_PLL_RECAL (1 << 31)
67
Archit Tanejabdb8bfc2013-09-12 18:07:49 +053068/* HDMI PLL */
69
70#define PLLCTRL_PLL_CONTROL 0x0
71#define PLLCTRL_PLL_STATUS 0x4
72#define PLLCTRL_PLL_GO 0x8
73#define PLLCTRL_CFG1 0xC
74#define PLLCTRL_CFG2 0x10
75#define PLLCTRL_CFG3 0x14
76#define PLLCTRL_SSC_CFG1 0x18
77#define PLLCTRL_SSC_CFG2 0x1C
78#define PLLCTRL_CFG4 0x20
79
80/* HDMI PHY */
81
82#define HDMI_TXPHY_TX_CTRL 0x0
83#define HDMI_TXPHY_DIGITAL_CTRL 0x4
84#define HDMI_TXPHY_POWER_CTRL 0x8
85#define HDMI_TXPHY_PAD_CFG_CTRL 0xC
Archit Taneja19289fd2013-09-23 12:58:52 +053086#define HDMI_TXPHY_BIST_CONTROL 0x1C
Archit Tanejaf382d9e2013-08-06 14:56:55 +053087
Mythri P K94c52982011-09-08 19:06:21 +053088enum hdmi_pll_pwr {
89 HDMI_PLLPWRCMD_ALLOFF = 0,
90 HDMI_PLLPWRCMD_PLLONLY = 1,
91 HDMI_PLLPWRCMD_BOTHON_ALLCLKS = 2,
92 HDMI_PLLPWRCMD_BOTHON_NOPHYCLK = 3
93};
94
Archit Tanejaf382d9e2013-08-06 14:56:55 +053095enum hdmi_phy_pwr {
96 HDMI_PHYPWRCMD_OFF = 0,
97 HDMI_PHYPWRCMD_LDOON = 1,
98 HDMI_PHYPWRCMD_TXON = 2
99};
100
Mythri P K94c52982011-09-08 19:06:21 +0530101enum hdmi_core_hdmi_dvi {
102 HDMI_DVI = 0,
103 HDMI_HDMI = 1
104};
105
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530106enum hdmi_packing_mode {
107 HDMI_PACK_10b_RGB_YUV444 = 0,
108 HDMI_PACK_24b_RGB_YUV444_YUV422 = 1,
109 HDMI_PACK_20b_YUV422 = 2,
110 HDMI_PACK_ALREADYPACKED = 7
111};
112
113enum hdmi_stereo_channels {
114 HDMI_AUDIO_STEREO_NOCHANNELS = 0,
115 HDMI_AUDIO_STEREO_ONECHANNEL = 1,
116 HDMI_AUDIO_STEREO_TWOCHANNELS = 2,
117 HDMI_AUDIO_STEREO_THREECHANNELS = 3,
118 HDMI_AUDIO_STEREO_FOURCHANNELS = 4
119};
120
121enum hdmi_audio_type {
122 HDMI_AUDIO_TYPE_LPCM = 0,
123 HDMI_AUDIO_TYPE_IEC = 1
124};
125
126enum hdmi_audio_justify {
127 HDMI_AUDIO_JUSTIFY_LEFT = 0,
128 HDMI_AUDIO_JUSTIFY_RIGHT = 1
129};
130
131enum hdmi_audio_sample_order {
132 HDMI_AUDIO_SAMPLE_RIGHT_FIRST = 0,
133 HDMI_AUDIO_SAMPLE_LEFT_FIRST = 1
134};
135
136enum hdmi_audio_samples_perword {
137 HDMI_AUDIO_ONEWORD_ONESAMPLE = 0,
138 HDMI_AUDIO_ONEWORD_TWOSAMPLES = 1
139};
140
Tomi Valkeinend27d20c2014-06-09 13:08:02 +0300141enum hdmi_audio_sample_size_omap {
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530142 HDMI_AUDIO_SAMPLE_16BITS = 0,
143 HDMI_AUDIO_SAMPLE_24BITS = 1
144};
145
146enum hdmi_audio_transf_mode {
147 HDMI_AUDIO_TRANSF_DMA = 0,
148 HDMI_AUDIO_TRANSF_IRQ = 1
149};
150
151enum hdmi_audio_blk_strt_end_sig {
152 HDMI_AUDIO_BLOCK_SIG_STARTEND_ON = 0,
153 HDMI_AUDIO_BLOCK_SIG_STARTEND_OFF = 1
154};
155
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530156enum hdmi_core_audio_layout {
157 HDMI_AUDIO_LAYOUT_2CH = 0,
Jyri Sarha652ce042014-04-10 10:36:26 +0300158 HDMI_AUDIO_LAYOUT_8CH = 1,
159 HDMI_AUDIO_LAYOUT_6CH = 2
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530160};
161
162enum hdmi_core_cts_mode {
163 HDMI_AUDIO_CTS_MODE_HW = 0,
164 HDMI_AUDIO_CTS_MODE_SW = 1
165};
166
167enum hdmi_audio_mclk_mode {
168 HDMI_AUDIO_MCLK_128FS = 0,
169 HDMI_AUDIO_MCLK_256FS = 1,
170 HDMI_AUDIO_MCLK_384FS = 2,
171 HDMI_AUDIO_MCLK_512FS = 3,
172 HDMI_AUDIO_MCLK_768FS = 4,
173 HDMI_AUDIO_MCLK_1024FS = 5,
174 HDMI_AUDIO_MCLK_1152FS = 6,
175 HDMI_AUDIO_MCLK_192FS = 7
176};
177
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530178struct hdmi_video_format {
179 enum hdmi_packing_mode packing_mode;
180 u32 y_res; /* Line per panel */
181 u32 x_res; /* pixel per line */
182};
183
Mythri P K94c52982011-09-08 19:06:21 +0530184struct hdmi_config {
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300185 struct videomode vm;
Tomi Valkeinenc9d2c792014-06-18 14:21:08 +0300186 struct hdmi_avi_infoframe infoframe;
187 enum hdmi_core_hdmi_dvi hdmi_dvi_mode;
Mythri P K94c52982011-09-08 19:06:21 +0530188};
189
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530190struct hdmi_audio_format {
191 enum hdmi_stereo_channels stereo_channels;
192 u8 active_chnnls_msk;
193 enum hdmi_audio_type type;
194 enum hdmi_audio_justify justification;
195 enum hdmi_audio_sample_order sample_order;
196 enum hdmi_audio_samples_perword samples_per_word;
Tomi Valkeinend27d20c2014-06-09 13:08:02 +0300197 enum hdmi_audio_sample_size_omap sample_size;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530198 enum hdmi_audio_blk_strt_end_sig en_sig_blk_strt_end;
199};
200
201struct hdmi_audio_dma {
202 u8 transfer_size;
203 u8 block_size;
204 enum hdmi_audio_transf_mode mode;
205 u16 fifo_threshold;
206};
207
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530208struct hdmi_core_audio_i2s_config {
209 u8 in_length_bits;
210 u8 justification;
211 u8 sck_edge_mode;
212 u8 vbit;
213 u8 direction;
214 u8 shift;
215 u8 active_sds;
216};
217
218struct hdmi_core_audio_config {
219 struct hdmi_core_audio_i2s_config i2s_cfg;
220 struct snd_aes_iec958 *iec60958_cfg;
221 bool fs_override;
222 u32 n;
223 u32 cts;
224 u32 aud_par_busclk;
225 enum hdmi_core_audio_layout layout;
226 enum hdmi_core_cts_mode cts_mode;
227 bool use_mclk;
228 enum hdmi_audio_mclk_mode mclk_mode;
229 bool en_acr_pkt;
230 bool en_dsd_audio;
231 bool en_parallel_aud_input;
232 bool en_spdif;
233};
234
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530235struct hdmi_wp_data {
236 void __iomem *base;
Jyri Sarha58652162014-05-23 16:13:57 +0300237 phys_addr_t phys_base;
Laurent Pinchartfe16bc52017-08-11 16:49:03 +0300238 unsigned int version;
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530239};
240
Archit Tanejac1577c12013-10-08 12:55:26 +0530241struct hdmi_pll_data {
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300242 struct dss_pll pll;
243
Archit Tanejac1577c12013-10-08 12:55:26 +0530244 void __iomem *base;
245
Tomi Valkeinen86c93052016-05-17 17:07:46 +0300246 struct platform_device *pdev;
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300247 struct hdmi_wp_data *wp;
Archit Tanejac1577c12013-10-08 12:55:26 +0530248};
249
Laurent Pinchartcc219af2017-08-05 01:43:51 +0300250struct hdmi_phy_features {
251 bool bist_ctrl;
252 bool ldo_voltage;
253 unsigned long max_phy;
254};
255
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530256struct hdmi_phy_data {
257 void __iomem *base;
258
Laurent Pinchartcc219af2017-08-05 01:43:51 +0300259 const struct hdmi_phy_features *features;
Tomi Valkeinen2f5dc672014-04-17 12:54:02 +0300260 u8 lane_function[4];
261 u8 lane_polarity[4];
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530262};
263
Archit Taneja425f02f2013-10-08 14:16:05 +0530264struct hdmi_core_data {
265 void __iomem *base;
Laurent Pinchart2c9fc9b2017-08-05 01:44:11 +0300266 bool cts_swmode;
267 bool audio_use_mclk;
Hans Verkuileb2f17b2017-08-02 10:54:01 +0200268
269 struct hdmi_wp_data *wp;
270 unsigned int core_pwr_cnt;
271 struct cec_adapter *adap;
Archit Taneja425f02f2013-10-08 14:16:05 +0530272};
273
Archit Taneja8955b722013-09-10 16:21:10 +0530274static inline void hdmi_write_reg(void __iomem *base_addr, const u32 idx,
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530275 u32 val)
276{
277 __raw_writel(val, base_addr + idx);
278}
279
Archit Taneja8955b722013-09-10 16:21:10 +0530280static inline u32 hdmi_read_reg(void __iomem *base_addr, const u32 idx)
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530281{
282 return __raw_readl(base_addr + idx);
283}
284
285#define REG_FLD_MOD(base, idx, val, start, end) \
286 hdmi_write_reg(base, idx, FLD_MOD(hdmi_read_reg(base, idx),\
287 val, start, end))
288#define REG_GET(base, idx, start, end) \
289 FLD_GET(hdmi_read_reg(base, idx), start, end)
290
291static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200292 const u32 idx, int b2, int b1, u32 val)
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530293{
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200294 u32 t = 0, v;
295 while (val != (v = REG_GET(base_addr, idx, b2, b1))) {
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530296 if (t++ > 10000)
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200297 return v;
298 udelay(1);
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530299 }
Tomi Valkeinen91b53e62013-10-28 11:47:30 +0200300 return v;
Archit Tanejabdb8bfc2013-09-12 18:07:49 +0530301}
302
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530303/* HDMI wrapper funcs */
304int hdmi_wp_video_start(struct hdmi_wp_data *wp);
305void hdmi_wp_video_stop(struct hdmi_wp_data *wp);
306void hdmi_wp_dump(struct hdmi_wp_data *wp, struct seq_file *s);
307u32 hdmi_wp_get_irqstatus(struct hdmi_wp_data *wp);
308void hdmi_wp_set_irqstatus(struct hdmi_wp_data *wp, u32 irqstatus);
309void hdmi_wp_set_irqenable(struct hdmi_wp_data *wp, u32 mask);
310void hdmi_wp_clear_irqenable(struct hdmi_wp_data *wp, u32 mask);
311int hdmi_wp_set_phy_pwr(struct hdmi_wp_data *wp, enum hdmi_phy_pwr val);
312int hdmi_wp_set_pll_pwr(struct hdmi_wp_data *wp, enum hdmi_pll_pwr val);
313void hdmi_wp_video_config_format(struct hdmi_wp_data *wp,
314 struct hdmi_video_format *video_fmt);
315void hdmi_wp_video_config_interface(struct hdmi_wp_data *wp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300316 struct videomode *vm);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530317void hdmi_wp_video_config_timing(struct hdmi_wp_data *wp,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300318 struct videomode *vm);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530319void hdmi_wp_init_vid_fmt_timings(struct hdmi_video_format *video_fmt,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300320 struct videomode *vm, struct hdmi_config *param);
Laurent Pinchartfe16bc52017-08-11 16:49:03 +0300321int hdmi_wp_init(struct platform_device *pdev, struct hdmi_wp_data *wp,
322 unsigned int version);
Jyri Sarha58652162014-05-23 16:13:57 +0300323phys_addr_t hdmi_wp_get_audio_dma_addr(struct hdmi_wp_data *wp);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530324
Archit Tanejac1577c12013-10-08 12:55:26 +0530325/* HDMI PLL funcs */
Archit Tanejac1577c12013-10-08 12:55:26 +0530326void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s);
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300327int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
328 struct hdmi_wp_data *wp);
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300329void hdmi_pll_uninit(struct hdmi_pll_data *hpll);
Archit Tanejac1577c12013-10-08 12:55:26 +0530330
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530331/* HDMI PHY funcs */
Tomi Valkeinen33f13122014-09-15 15:40:47 +0300332int hdmi_phy_configure(struct hdmi_phy_data *phy, unsigned long hfbitclk,
333 unsigned long lfbitclk);
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530334void hdmi_phy_dump(struct hdmi_phy_data *phy, struct seq_file *s);
Laurent Pinchart37ea27b2017-08-11 16:49:06 +0300335int hdmi_phy_init(struct platform_device *pdev, struct hdmi_phy_data *phy,
336 unsigned int version);
Tomi Valkeinen2f5dc672014-04-17 12:54:02 +0300337int hdmi_phy_parse_lanes(struct hdmi_phy_data *phy, const u32 *lanes);
Archit Taneja5cac5ae2013-10-08 13:07:00 +0530338
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530339/* HDMI common funcs */
Tomi Valkeinen2f5dc672014-04-17 12:54:02 +0300340int hdmi_parse_lanes_of(struct platform_device *pdev, struct device_node *ep,
341 struct hdmi_phy_data *phy);
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530342
Jyri Sarha12d3ea92014-08-22 15:15:47 +0300343/* Audio funcs */
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530344int hdmi_compute_acr(u32 pclk, u32 sample_freq, u32 *n, u32 *cts);
Archit Tanejaf382d9e2013-08-06 14:56:55 +0530345int hdmi_wp_audio_enable(struct hdmi_wp_data *wp, bool enable);
346int hdmi_wp_audio_core_req_enable(struct hdmi_wp_data *wp, bool enable);
347void hdmi_wp_audio_config_format(struct hdmi_wp_data *wp,
348 struct hdmi_audio_format *aud_fmt);
349void hdmi_wp_audio_config_dma(struct hdmi_wp_data *wp,
350 struct hdmi_audio_dma *aud_dma);
Jyri Sarha5a8bf632014-08-22 18:42:18 +0300351static inline bool hdmi_mode_has_audio(struct hdmi_config *cfg)
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530352{
Jyri Sarha5a8bf632014-08-22 18:42:18 +0300353 return cfg->hdmi_dvi_mode == HDMI_HDMI ? true : false;
Archit Taneja08d83e4e2013-09-17 11:43:15 +0530354}
Jyri Sarha945514b2014-06-27 16:47:00 +0300355
356/* HDMI DRV data */
357struct omap_hdmi {
358 struct mutex lock;
359 struct platform_device *pdev;
360
361 struct hdmi_wp_data wp;
362 struct hdmi_pll_data pll;
363 struct hdmi_phy_data phy;
364 struct hdmi_core_data core;
365
366 struct hdmi_config cfg;
367
368 struct regulator *vdda_reg;
369
370 bool core_enabled;
371
372 struct omap_dss_device output;
Jyri Sarha29c047b2014-09-15 22:34:20 +0300373
374 struct platform_device *audio_pdev;
Jyri Sarha5872b352014-10-07 12:24:10 +0300375 void (*audio_abort_cb)(struct device *dev);
Jyri Sarha2d7639b2014-10-23 13:07:05 +0300376 int wp_idlemode;
Jyri Sarha8a9d46262015-08-28 17:21:46 +0300377
378 bool audio_configured;
379 struct omap_dss_audio audio_config;
380
Hans Verkuileb2f17b2017-08-02 10:54:01 +0200381 /* This lock should be taken when booleans below are touched. */
Jyri Sarha8a9d46262015-08-28 17:21:46 +0300382 spinlock_t audio_playing_lock;
383 bool audio_playing;
384 bool display_enabled;
Jyri Sarha945514b2014-06-27 16:47:00 +0300385};
386
Ricardo Neri80a48592011-11-27 16:09:58 -0600387#endif