blob: 919c83abaeb1481616c4ce0b0cfcbe677a4949cd [file] [log] [blame]
Zhi Wangbe1da702016-05-03 18:26:57 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Ke Yu
25 * Kevin Tian <kevin.tian@intel.com>
26 * Zhiyuan Lv <zhiyuan.lv@intel.com>
27 *
28 * Contributors:
29 * Min He <min.he@intel.com>
30 * Ping Gao <ping.a.gao@intel.com>
31 * Tina Zhang <tina.zhang@intel.com>
32 * Yulei Zhang <yulei.zhang@intel.com>
33 * Zhi Wang <zhi.a.wang@intel.com>
34 *
35 */
36
37#include <linux/slab.h>
38#include "i915_drv.h"
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +080039#include "gvt.h"
40#include "i915_pvinfo.h"
Zhi Wangbe1da702016-05-03 18:26:57 -040041#include "trace.h"
42
43#define INVALID_OP (~0U)
44
45#define OP_LEN_MI 9
46#define OP_LEN_2D 10
47#define OP_LEN_3D_MEDIA 16
48#define OP_LEN_MFX_VC 16
49#define OP_LEN_VEBOX 16
50
51#define CMD_TYPE(cmd) (((cmd) >> 29) & 7)
52
53struct sub_op_bits {
54 int hi;
55 int low;
56};
57struct decode_info {
58 char *name;
59 int op_len;
60 int nr_sub_op;
61 struct sub_op_bits *sub_op;
62};
63
64#define MAX_CMD_BUDGET 0x7fffffff
65#define MI_WAIT_FOR_PLANE_C_FLIP_PENDING (1<<15)
66#define MI_WAIT_FOR_PLANE_B_FLIP_PENDING (1<<9)
67#define MI_WAIT_FOR_PLANE_A_FLIP_PENDING (1<<1)
68
69#define MI_WAIT_FOR_SPRITE_C_FLIP_PENDING (1<<20)
70#define MI_WAIT_FOR_SPRITE_B_FLIP_PENDING (1<<10)
71#define MI_WAIT_FOR_SPRITE_A_FLIP_PENDING (1<<2)
72
73/* Render Command Map */
74
75/* MI_* command Opcode (28:23) */
76#define OP_MI_NOOP 0x0
77#define OP_MI_SET_PREDICATE 0x1 /* HSW+ */
78#define OP_MI_USER_INTERRUPT 0x2
79#define OP_MI_WAIT_FOR_EVENT 0x3
80#define OP_MI_FLUSH 0x4
81#define OP_MI_ARB_CHECK 0x5
82#define OP_MI_RS_CONTROL 0x6 /* HSW+ */
83#define OP_MI_REPORT_HEAD 0x7
84#define OP_MI_ARB_ON_OFF 0x8
85#define OP_MI_URB_ATOMIC_ALLOC 0x9 /* HSW+ */
86#define OP_MI_BATCH_BUFFER_END 0xA
87#define OP_MI_SUSPEND_FLUSH 0xB
88#define OP_MI_PREDICATE 0xC /* IVB+ */
89#define OP_MI_TOPOLOGY_FILTER 0xD /* IVB+ */
90#define OP_MI_SET_APPID 0xE /* IVB+ */
91#define OP_MI_RS_CONTEXT 0xF /* HSW+ */
92#define OP_MI_LOAD_SCAN_LINES_INCL 0x12 /* HSW+ */
93#define OP_MI_DISPLAY_FLIP 0x14
94#define OP_MI_SEMAPHORE_MBOX 0x16
95#define OP_MI_SET_CONTEXT 0x18
96#define OP_MI_MATH 0x1A
97#define OP_MI_URB_CLEAR 0x19
98#define OP_MI_SEMAPHORE_SIGNAL 0x1B /* BDW+ */
99#define OP_MI_SEMAPHORE_WAIT 0x1C /* BDW+ */
100
101#define OP_MI_STORE_DATA_IMM 0x20
102#define OP_MI_STORE_DATA_INDEX 0x21
103#define OP_MI_LOAD_REGISTER_IMM 0x22
104#define OP_MI_UPDATE_GTT 0x23
105#define OP_MI_STORE_REGISTER_MEM 0x24
106#define OP_MI_FLUSH_DW 0x26
107#define OP_MI_CLFLUSH 0x27
108#define OP_MI_REPORT_PERF_COUNT 0x28
109#define OP_MI_LOAD_REGISTER_MEM 0x29 /* HSW+ */
110#define OP_MI_LOAD_REGISTER_REG 0x2A /* HSW+ */
111#define OP_MI_RS_STORE_DATA_IMM 0x2B /* HSW+ */
112#define OP_MI_LOAD_URB_MEM 0x2C /* HSW+ */
113#define OP_MI_STORE_URM_MEM 0x2D /* HSW+ */
114#define OP_MI_2E 0x2E /* BDW+ */
115#define OP_MI_2F 0x2F /* BDW+ */
116#define OP_MI_BATCH_BUFFER_START 0x31
117
118/* Bit definition for dword 0 */
119#define _CMDBIT_BB_START_IN_PPGTT (1UL << 8)
120
121#define OP_MI_CONDITIONAL_BATCH_BUFFER_END 0x36
122
123#define BATCH_BUFFER_ADDR_MASK ((1UL << 32) - (1U << 2))
124#define BATCH_BUFFER_ADDR_HIGH_MASK ((1UL << 16) - (1U))
125#define BATCH_BUFFER_ADR_SPACE_BIT(x) (((x) >> 8) & 1U)
126#define BATCH_BUFFER_2ND_LEVEL_BIT(x) ((x) >> 22 & 1U)
127
128/* 2D command: Opcode (28:22) */
129#define OP_2D(x) ((2<<7) | x)
130
131#define OP_XY_SETUP_BLT OP_2D(0x1)
132#define OP_XY_SETUP_CLIP_BLT OP_2D(0x3)
133#define OP_XY_SETUP_MONO_PATTERN_SL_BLT OP_2D(0x11)
134#define OP_XY_PIXEL_BLT OP_2D(0x24)
135#define OP_XY_SCANLINES_BLT OP_2D(0x25)
136#define OP_XY_TEXT_BLT OP_2D(0x26)
137#define OP_XY_TEXT_IMMEDIATE_BLT OP_2D(0x31)
138#define OP_XY_COLOR_BLT OP_2D(0x50)
139#define OP_XY_PAT_BLT OP_2D(0x51)
140#define OP_XY_MONO_PAT_BLT OP_2D(0x52)
141#define OP_XY_SRC_COPY_BLT OP_2D(0x53)
142#define OP_XY_MONO_SRC_COPY_BLT OP_2D(0x54)
143#define OP_XY_FULL_BLT OP_2D(0x55)
144#define OP_XY_FULL_MONO_SRC_BLT OP_2D(0x56)
145#define OP_XY_FULL_MONO_PATTERN_BLT OP_2D(0x57)
146#define OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT OP_2D(0x58)
147#define OP_XY_MONO_PAT_FIXED_BLT OP_2D(0x59)
148#define OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT OP_2D(0x71)
149#define OP_XY_PAT_BLT_IMMEDIATE OP_2D(0x72)
150#define OP_XY_SRC_COPY_CHROMA_BLT OP_2D(0x73)
151#define OP_XY_FULL_IMMEDIATE_PATTERN_BLT OP_2D(0x74)
152#define OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT OP_2D(0x75)
153#define OP_XY_PAT_CHROMA_BLT OP_2D(0x76)
154#define OP_XY_PAT_CHROMA_BLT_IMMEDIATE OP_2D(0x77)
155
156/* 3D/Media Command: Pipeline Type(28:27) Opcode(26:24) Sub Opcode(23:16) */
157#define OP_3D_MEDIA(sub_type, opcode, sub_opcode) \
158 ((3 << 13) | ((sub_type) << 11) | ((opcode) << 8) | (sub_opcode))
159
160#define OP_STATE_PREFETCH OP_3D_MEDIA(0x0, 0x0, 0x03)
161
162#define OP_STATE_BASE_ADDRESS OP_3D_MEDIA(0x0, 0x1, 0x01)
163#define OP_STATE_SIP OP_3D_MEDIA(0x0, 0x1, 0x02)
164#define OP_3D_MEDIA_0_1_4 OP_3D_MEDIA(0x0, 0x1, 0x04)
165
166#define OP_3DSTATE_VF_STATISTICS_GM45 OP_3D_MEDIA(0x1, 0x0, 0x0B)
167
168#define OP_PIPELINE_SELECT OP_3D_MEDIA(0x1, 0x1, 0x04)
169
170#define OP_MEDIA_VFE_STATE OP_3D_MEDIA(0x2, 0x0, 0x0)
171#define OP_MEDIA_CURBE_LOAD OP_3D_MEDIA(0x2, 0x0, 0x1)
172#define OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD OP_3D_MEDIA(0x2, 0x0, 0x2)
173#define OP_MEDIA_GATEWAY_STATE OP_3D_MEDIA(0x2, 0x0, 0x3)
174#define OP_MEDIA_STATE_FLUSH OP_3D_MEDIA(0x2, 0x0, 0x4)
175
176#define OP_MEDIA_OBJECT OP_3D_MEDIA(0x2, 0x1, 0x0)
177#define OP_MEDIA_OBJECT_PRT OP_3D_MEDIA(0x2, 0x1, 0x2)
178#define OP_MEDIA_OBJECT_WALKER OP_3D_MEDIA(0x2, 0x1, 0x3)
179#define OP_GPGPU_WALKER OP_3D_MEDIA(0x2, 0x1, 0x5)
180
181#define OP_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x0, 0x04) /* IVB+ */
182#define OP_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x05) /* IVB+ */
183#define OP_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x06) /* IVB+ */
184#define OP_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x07) /* IVB+ */
185#define OP_3DSTATE_VERTEX_BUFFERS OP_3D_MEDIA(0x3, 0x0, 0x08)
186#define OP_3DSTATE_VERTEX_ELEMENTS OP_3D_MEDIA(0x3, 0x0, 0x09)
187#define OP_3DSTATE_INDEX_BUFFER OP_3D_MEDIA(0x3, 0x0, 0x0A)
188#define OP_3DSTATE_VF_STATISTICS OP_3D_MEDIA(0x3, 0x0, 0x0B)
189#define OP_3DSTATE_VF OP_3D_MEDIA(0x3, 0x0, 0x0C) /* HSW+ */
190#define OP_3DSTATE_CC_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0E)
191#define OP_3DSTATE_SCISSOR_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x0F)
192#define OP_3DSTATE_VS OP_3D_MEDIA(0x3, 0x0, 0x10)
193#define OP_3DSTATE_GS OP_3D_MEDIA(0x3, 0x0, 0x11)
194#define OP_3DSTATE_CLIP OP_3D_MEDIA(0x3, 0x0, 0x12)
195#define OP_3DSTATE_SF OP_3D_MEDIA(0x3, 0x0, 0x13)
196#define OP_3DSTATE_WM OP_3D_MEDIA(0x3, 0x0, 0x14)
197#define OP_3DSTATE_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x15)
198#define OP_3DSTATE_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x16)
199#define OP_3DSTATE_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x17)
200#define OP_3DSTATE_SAMPLE_MASK OP_3D_MEDIA(0x3, 0x0, 0x18)
201#define OP_3DSTATE_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x19) /* IVB+ */
202#define OP_3DSTATE_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x1A) /* IVB+ */
203#define OP_3DSTATE_HS OP_3D_MEDIA(0x3, 0x0, 0x1B) /* IVB+ */
204#define OP_3DSTATE_TE OP_3D_MEDIA(0x3, 0x0, 0x1C) /* IVB+ */
205#define OP_3DSTATE_DS OP_3D_MEDIA(0x3, 0x0, 0x1D) /* IVB+ */
206#define OP_3DSTATE_STREAMOUT OP_3D_MEDIA(0x3, 0x0, 0x1E) /* IVB+ */
207#define OP_3DSTATE_SBE OP_3D_MEDIA(0x3, 0x0, 0x1F) /* IVB+ */
208#define OP_3DSTATE_PS OP_3D_MEDIA(0x3, 0x0, 0x20) /* IVB+ */
209#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP OP_3D_MEDIA(0x3, 0x0, 0x21) /* IVB+ */
210#define OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC OP_3D_MEDIA(0x3, 0x0, 0x23) /* IVB+ */
211#define OP_3DSTATE_BLEND_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x24) /* IVB+ */
212#define OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS OP_3D_MEDIA(0x3, 0x0, 0x25) /* IVB+ */
213#define OP_3DSTATE_BINDING_TABLE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x26) /* IVB+ */
214#define OP_3DSTATE_BINDING_TABLE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x27) /* IVB+ */
215#define OP_3DSTATE_BINDING_TABLE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x28) /* IVB+ */
216#define OP_3DSTATE_BINDING_TABLE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x29) /* IVB+ */
217#define OP_3DSTATE_BINDING_TABLE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2A) /* IVB+ */
218#define OP_3DSTATE_SAMPLER_STATE_POINTERS_VS OP_3D_MEDIA(0x3, 0x0, 0x2B) /* IVB+ */
219#define OP_3DSTATE_SAMPLER_STATE_POINTERS_HS OP_3D_MEDIA(0x3, 0x0, 0x2C) /* IVB+ */
220#define OP_3DSTATE_SAMPLER_STATE_POINTERS_DS OP_3D_MEDIA(0x3, 0x0, 0x2D) /* IVB+ */
221#define OP_3DSTATE_SAMPLER_STATE_POINTERS_GS OP_3D_MEDIA(0x3, 0x0, 0x2E) /* IVB+ */
222#define OP_3DSTATE_SAMPLER_STATE_POINTERS_PS OP_3D_MEDIA(0x3, 0x0, 0x2F) /* IVB+ */
223#define OP_3DSTATE_URB_VS OP_3D_MEDIA(0x3, 0x0, 0x30) /* IVB+ */
224#define OP_3DSTATE_URB_HS OP_3D_MEDIA(0x3, 0x0, 0x31) /* IVB+ */
225#define OP_3DSTATE_URB_DS OP_3D_MEDIA(0x3, 0x0, 0x32) /* IVB+ */
226#define OP_3DSTATE_URB_GS OP_3D_MEDIA(0x3, 0x0, 0x33) /* IVB+ */
227#define OP_3DSTATE_GATHER_CONSTANT_VS OP_3D_MEDIA(0x3, 0x0, 0x34) /* HSW+ */
228#define OP_3DSTATE_GATHER_CONSTANT_GS OP_3D_MEDIA(0x3, 0x0, 0x35) /* HSW+ */
229#define OP_3DSTATE_GATHER_CONSTANT_HS OP_3D_MEDIA(0x3, 0x0, 0x36) /* HSW+ */
230#define OP_3DSTATE_GATHER_CONSTANT_DS OP_3D_MEDIA(0x3, 0x0, 0x37) /* HSW+ */
231#define OP_3DSTATE_GATHER_CONSTANT_PS OP_3D_MEDIA(0x3, 0x0, 0x38) /* HSW+ */
232#define OP_3DSTATE_DX9_CONSTANTF_VS OP_3D_MEDIA(0x3, 0x0, 0x39) /* HSW+ */
233#define OP_3DSTATE_DX9_CONSTANTF_PS OP_3D_MEDIA(0x3, 0x0, 0x3A) /* HSW+ */
234#define OP_3DSTATE_DX9_CONSTANTI_VS OP_3D_MEDIA(0x3, 0x0, 0x3B) /* HSW+ */
235#define OP_3DSTATE_DX9_CONSTANTI_PS OP_3D_MEDIA(0x3, 0x0, 0x3C) /* HSW+ */
236#define OP_3DSTATE_DX9_CONSTANTB_VS OP_3D_MEDIA(0x3, 0x0, 0x3D) /* HSW+ */
237#define OP_3DSTATE_DX9_CONSTANTB_PS OP_3D_MEDIA(0x3, 0x0, 0x3E) /* HSW+ */
238#define OP_3DSTATE_DX9_LOCAL_VALID_VS OP_3D_MEDIA(0x3, 0x0, 0x3F) /* HSW+ */
239#define OP_3DSTATE_DX9_LOCAL_VALID_PS OP_3D_MEDIA(0x3, 0x0, 0x40) /* HSW+ */
240#define OP_3DSTATE_DX9_GENERATE_ACTIVE_VS OP_3D_MEDIA(0x3, 0x0, 0x41) /* HSW+ */
241#define OP_3DSTATE_DX9_GENERATE_ACTIVE_PS OP_3D_MEDIA(0x3, 0x0, 0x42) /* HSW+ */
242#define OP_3DSTATE_BINDING_TABLE_EDIT_VS OP_3D_MEDIA(0x3, 0x0, 0x43) /* HSW+ */
243#define OP_3DSTATE_BINDING_TABLE_EDIT_GS OP_3D_MEDIA(0x3, 0x0, 0x44) /* HSW+ */
244#define OP_3DSTATE_BINDING_TABLE_EDIT_HS OP_3D_MEDIA(0x3, 0x0, 0x45) /* HSW+ */
245#define OP_3DSTATE_BINDING_TABLE_EDIT_DS OP_3D_MEDIA(0x3, 0x0, 0x46) /* HSW+ */
246#define OP_3DSTATE_BINDING_TABLE_EDIT_PS OP_3D_MEDIA(0x3, 0x0, 0x47) /* HSW+ */
247
248#define OP_3DSTATE_VF_INSTANCING OP_3D_MEDIA(0x3, 0x0, 0x49) /* BDW+ */
249#define OP_3DSTATE_VF_SGVS OP_3D_MEDIA(0x3, 0x0, 0x4A) /* BDW+ */
250#define OP_3DSTATE_VF_TOPOLOGY OP_3D_MEDIA(0x3, 0x0, 0x4B) /* BDW+ */
251#define OP_3DSTATE_WM_CHROMAKEY OP_3D_MEDIA(0x3, 0x0, 0x4C) /* BDW+ */
252#define OP_3DSTATE_PS_BLEND OP_3D_MEDIA(0x3, 0x0, 0x4D) /* BDW+ */
253#define OP_3DSTATE_WM_DEPTH_STENCIL OP_3D_MEDIA(0x3, 0x0, 0x4E) /* BDW+ */
254#define OP_3DSTATE_PS_EXTRA OP_3D_MEDIA(0x3, 0x0, 0x4F) /* BDW+ */
255#define OP_3DSTATE_RASTER OP_3D_MEDIA(0x3, 0x0, 0x50) /* BDW+ */
256#define OP_3DSTATE_SBE_SWIZ OP_3D_MEDIA(0x3, 0x0, 0x51) /* BDW+ */
257#define OP_3DSTATE_WM_HZ_OP OP_3D_MEDIA(0x3, 0x0, 0x52) /* BDW+ */
258#define OP_3DSTATE_COMPONENT_PACKING OP_3D_MEDIA(0x3, 0x0, 0x55) /* SKL+ */
259
260#define OP_3DSTATE_DRAWING_RECTANGLE OP_3D_MEDIA(0x3, 0x1, 0x00)
261#define OP_3DSTATE_SAMPLER_PALETTE_LOAD0 OP_3D_MEDIA(0x3, 0x1, 0x02)
262#define OP_3DSTATE_CHROMA_KEY OP_3D_MEDIA(0x3, 0x1, 0x04)
263#define OP_SNB_3DSTATE_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x05)
264#define OP_3DSTATE_POLY_STIPPLE_OFFSET OP_3D_MEDIA(0x3, 0x1, 0x06)
265#define OP_3DSTATE_POLY_STIPPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x07)
266#define OP_3DSTATE_LINE_STIPPLE OP_3D_MEDIA(0x3, 0x1, 0x08)
267#define OP_3DSTATE_AA_LINE_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x0A)
268#define OP_3DSTATE_GS_SVB_INDEX OP_3D_MEDIA(0x3, 0x1, 0x0B)
269#define OP_3DSTATE_SAMPLER_PALETTE_LOAD1 OP_3D_MEDIA(0x3, 0x1, 0x0C)
270#define OP_3DSTATE_MULTISAMPLE_BDW OP_3D_MEDIA(0x3, 0x0, 0x0D)
271#define OP_SNB_3DSTATE_STENCIL_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0E)
272#define OP_SNB_3DSTATE_HIER_DEPTH_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x0F)
273#define OP_SNB_3DSTATE_CLEAR_PARAMS OP_3D_MEDIA(0x3, 0x1, 0x10)
274#define OP_3DSTATE_MONOFILTER_SIZE OP_3D_MEDIA(0x3, 0x1, 0x11)
275#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS OP_3D_MEDIA(0x3, 0x1, 0x12) /* IVB+ */
276#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS OP_3D_MEDIA(0x3, 0x1, 0x13) /* IVB+ */
277#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS OP_3D_MEDIA(0x3, 0x1, 0x14) /* IVB+ */
278#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS OP_3D_MEDIA(0x3, 0x1, 0x15) /* IVB+ */
279#define OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS OP_3D_MEDIA(0x3, 0x1, 0x16) /* IVB+ */
280#define OP_3DSTATE_SO_DECL_LIST OP_3D_MEDIA(0x3, 0x1, 0x17)
281#define OP_3DSTATE_SO_BUFFER OP_3D_MEDIA(0x3, 0x1, 0x18)
282#define OP_3DSTATE_BINDING_TABLE_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x19) /* HSW+ */
283#define OP_3DSTATE_GATHER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1A) /* HSW+ */
284#define OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC OP_3D_MEDIA(0x3, 0x1, 0x1B) /* HSW+ */
285#define OP_3DSTATE_SAMPLE_PATTERN OP_3D_MEDIA(0x3, 0x1, 0x1C)
286#define OP_PIPE_CONTROL OP_3D_MEDIA(0x3, 0x2, 0x00)
287#define OP_3DPRIMITIVE OP_3D_MEDIA(0x3, 0x3, 0x00)
288
289/* VCCP Command Parser */
290
291/*
292 * Below MFX and VBE cmd definition is from vaapi intel driver project (BSD License)
293 * git://anongit.freedesktop.org/vaapi/intel-driver
294 * src/i965_defines.h
295 *
296 */
297
298#define OP_MFX(pipeline, op, sub_opa, sub_opb) \
299 (3 << 13 | \
300 (pipeline) << 11 | \
301 (op) << 8 | \
302 (sub_opa) << 5 | \
303 (sub_opb))
304
305#define OP_MFX_PIPE_MODE_SELECT OP_MFX(2, 0, 0, 0) /* ALL */
306#define OP_MFX_SURFACE_STATE OP_MFX(2, 0, 0, 1) /* ALL */
307#define OP_MFX_PIPE_BUF_ADDR_STATE OP_MFX(2, 0, 0, 2) /* ALL */
308#define OP_MFX_IND_OBJ_BASE_ADDR_STATE OP_MFX(2, 0, 0, 3) /* ALL */
309#define OP_MFX_BSP_BUF_BASE_ADDR_STATE OP_MFX(2, 0, 0, 4) /* ALL */
310#define OP_2_0_0_5 OP_MFX(2, 0, 0, 5) /* ALL */
311#define OP_MFX_STATE_POINTER OP_MFX(2, 0, 0, 6) /* ALL */
312#define OP_MFX_QM_STATE OP_MFX(2, 0, 0, 7) /* IVB+ */
313#define OP_MFX_FQM_STATE OP_MFX(2, 0, 0, 8) /* IVB+ */
314#define OP_MFX_PAK_INSERT_OBJECT OP_MFX(2, 0, 2, 8) /* IVB+ */
315#define OP_MFX_STITCH_OBJECT OP_MFX(2, 0, 2, 0xA) /* IVB+ */
316
317#define OP_MFD_IT_OBJECT OP_MFX(2, 0, 1, 9) /* ALL */
318
319#define OP_MFX_WAIT OP_MFX(1, 0, 0, 0) /* IVB+ */
320#define OP_MFX_AVC_IMG_STATE OP_MFX(2, 1, 0, 0) /* ALL */
321#define OP_MFX_AVC_QM_STATE OP_MFX(2, 1, 0, 1) /* ALL */
322#define OP_MFX_AVC_DIRECTMODE_STATE OP_MFX(2, 1, 0, 2) /* ALL */
323#define OP_MFX_AVC_SLICE_STATE OP_MFX(2, 1, 0, 3) /* ALL */
324#define OP_MFX_AVC_REF_IDX_STATE OP_MFX(2, 1, 0, 4) /* ALL */
325#define OP_MFX_AVC_WEIGHTOFFSET_STATE OP_MFX(2, 1, 0, 5) /* ALL */
326#define OP_MFD_AVC_PICID_STATE OP_MFX(2, 1, 1, 5) /* HSW+ */
327#define OP_MFD_AVC_DPB_STATE OP_MFX(2, 1, 1, 6) /* IVB+ */
328#define OP_MFD_AVC_SLICEADDR OP_MFX(2, 1, 1, 7) /* IVB+ */
329#define OP_MFD_AVC_BSD_OBJECT OP_MFX(2, 1, 1, 8) /* ALL */
330#define OP_MFC_AVC_PAK_OBJECT OP_MFX(2, 1, 2, 9) /* ALL */
331
332#define OP_MFX_VC1_PRED_PIPE_STATE OP_MFX(2, 2, 0, 1) /* ALL */
333#define OP_MFX_VC1_DIRECTMODE_STATE OP_MFX(2, 2, 0, 2) /* ALL */
334#define OP_MFD_VC1_SHORT_PIC_STATE OP_MFX(2, 2, 1, 0) /* IVB+ */
335#define OP_MFD_VC1_LONG_PIC_STATE OP_MFX(2, 2, 1, 1) /* IVB+ */
336#define OP_MFD_VC1_BSD_OBJECT OP_MFX(2, 2, 1, 8) /* ALL */
337
338#define OP_MFX_MPEG2_PIC_STATE OP_MFX(2, 3, 0, 0) /* ALL */
339#define OP_MFX_MPEG2_QM_STATE OP_MFX(2, 3, 0, 1) /* ALL */
340#define OP_MFD_MPEG2_BSD_OBJECT OP_MFX(2, 3, 1, 8) /* ALL */
341#define OP_MFC_MPEG2_SLICEGROUP_STATE OP_MFX(2, 3, 2, 3) /* ALL */
342#define OP_MFC_MPEG2_PAK_OBJECT OP_MFX(2, 3, 2, 9) /* ALL */
343
344#define OP_MFX_2_6_0_0 OP_MFX(2, 6, 0, 0) /* IVB+ */
345#define OP_MFX_2_6_0_8 OP_MFX(2, 6, 0, 8) /* IVB+ */
346#define OP_MFX_2_6_0_9 OP_MFX(2, 6, 0, 9) /* IVB+ */
347
348#define OP_MFX_JPEG_PIC_STATE OP_MFX(2, 7, 0, 0)
349#define OP_MFX_JPEG_HUFF_TABLE_STATE OP_MFX(2, 7, 0, 2)
350#define OP_MFD_JPEG_BSD_OBJECT OP_MFX(2, 7, 1, 8)
351
352#define OP_VEB(pipeline, op, sub_opa, sub_opb) \
353 (3 << 13 | \
354 (pipeline) << 11 | \
355 (op) << 8 | \
356 (sub_opa) << 5 | \
357 (sub_opb))
358
359#define OP_VEB_SURFACE_STATE OP_VEB(2, 4, 0, 0)
360#define OP_VEB_STATE OP_VEB(2, 4, 0, 2)
361#define OP_VEB_DNDI_IECP_STATE OP_VEB(2, 4, 0, 3)
362
363struct parser_exec_state;
364
365typedef int (*parser_cmd_handler)(struct parser_exec_state *s);
366
367#define GVT_CMD_HASH_BITS 7
368
369/* which DWords need address fix */
370#define ADDR_FIX_1(x1) (1 << (x1))
371#define ADDR_FIX_2(x1, x2) (ADDR_FIX_1(x1) | ADDR_FIX_1(x2))
372#define ADDR_FIX_3(x1, x2, x3) (ADDR_FIX_1(x1) | ADDR_FIX_2(x2, x3))
373#define ADDR_FIX_4(x1, x2, x3, x4) (ADDR_FIX_1(x1) | ADDR_FIX_3(x2, x3, x4))
374#define ADDR_FIX_5(x1, x2, x3, x4, x5) (ADDR_FIX_1(x1) | ADDR_FIX_4(x2, x3, x4, x5))
375
376struct cmd_info {
377 char *name;
378 u32 opcode;
379
380#define F_LEN_MASK (1U<<0)
381#define F_LEN_CONST 1U
382#define F_LEN_VAR 0U
383
384/*
385 * command has its own ip advance logic
386 * e.g. MI_BATCH_START, MI_BATCH_END
387 */
388#define F_IP_ADVANCE_CUSTOM (1<<1)
389
390#define F_POST_HANDLE (1<<2)
391 u32 flag;
392
393#define R_RCS (1 << RCS)
394#define R_VCS1 (1 << VCS)
395#define R_VCS2 (1 << VCS2)
396#define R_VCS (R_VCS1 | R_VCS2)
397#define R_BCS (1 << BCS)
398#define R_VECS (1 << VECS)
399#define R_ALL (R_RCS | R_VCS | R_BCS | R_VECS)
400 /* rings that support this cmd: BLT/RCS/VCS/VECS */
401 uint16_t rings;
402
403 /* devices that support this cmd: SNB/IVB/HSW/... */
404 uint16_t devices;
405
406 /* which DWords are address that need fix up.
407 * bit 0 means a 32-bit non address operand in command
408 * bit 1 means address operand, which could be 32-bit
409 * or 64-bit depending on different architectures.(
410 * defined by "gmadr_bytes_in_cmd" in intel_gvt.
411 * No matter the address length, each address only takes
412 * one bit in the bitmap.
413 */
414 uint16_t addr_bitmap;
415
416 /* flag == F_LEN_CONST : command length
417 * flag == F_LEN_VAR : length bias bits
418 * Note: length is in DWord
419 */
420 uint8_t len;
421
422 parser_cmd_handler handler;
423};
424
425struct cmd_entry {
426 struct hlist_node hlist;
427 struct cmd_info *info;
428};
429
430enum {
431 RING_BUFFER_INSTRUCTION,
432 BATCH_BUFFER_INSTRUCTION,
433 BATCH_BUFFER_2ND_LEVEL,
434};
435
436enum {
437 GTT_BUFFER,
438 PPGTT_BUFFER
439};
440
441struct parser_exec_state {
442 struct intel_vgpu *vgpu;
443 int ring_id;
444
445 int buf_type;
446
447 /* batch buffer address type */
448 int buf_addr_type;
449
450 /* graphics memory address of ring buffer start */
451 unsigned long ring_start;
452 unsigned long ring_size;
453 unsigned long ring_head;
454 unsigned long ring_tail;
455
456 /* instruction graphics memory address */
457 unsigned long ip_gma;
458
459 /* mapped va of the instr_gma */
460 void *ip_va;
461 void *rb_va;
462
463 void *ret_bb_va;
464 /* next instruction when return from batch buffer to ring buffer */
465 unsigned long ret_ip_gma_ring;
466
467 /* next instruction when return from 2nd batch buffer to batch buffer */
468 unsigned long ret_ip_gma_bb;
469
470 /* batch buffer address type (GTT or PPGTT)
471 * used when ret from 2nd level batch buffer
472 */
473 int saved_buf_addr_type;
474
475 struct cmd_info *info;
476
477 struct intel_vgpu_workload *workload;
478};
479
480#define gmadr_dw_number(s) \
481 (s->vgpu->gvt->device_info.gmadr_bytes_in_cmd >> 2)
482
Du, Changbin999ccb42016-10-20 14:08:47 +0800483static unsigned long bypass_scan_mask = 0;
Zhi Wangbe1da702016-05-03 18:26:57 -0400484
485/* ring ALL, type = 0 */
486static struct sub_op_bits sub_op_mi[] = {
487 {31, 29},
488 {28, 23},
489};
490
491static struct decode_info decode_info_mi = {
492 "MI",
493 OP_LEN_MI,
494 ARRAY_SIZE(sub_op_mi),
495 sub_op_mi,
496};
497
498/* ring RCS, command type 2 */
499static struct sub_op_bits sub_op_2d[] = {
500 {31, 29},
501 {28, 22},
502};
503
504static struct decode_info decode_info_2d = {
505 "2D",
506 OP_LEN_2D,
507 ARRAY_SIZE(sub_op_2d),
508 sub_op_2d,
509};
510
511/* ring RCS, command type 3 */
512static struct sub_op_bits sub_op_3d_media[] = {
513 {31, 29},
514 {28, 27},
515 {26, 24},
516 {23, 16},
517};
518
519static struct decode_info decode_info_3d_media = {
520 "3D_Media",
521 OP_LEN_3D_MEDIA,
522 ARRAY_SIZE(sub_op_3d_media),
523 sub_op_3d_media,
524};
525
526/* ring VCS, command type 3 */
527static struct sub_op_bits sub_op_mfx_vc[] = {
528 {31, 29},
529 {28, 27},
530 {26, 24},
531 {23, 21},
532 {20, 16},
533};
534
535static struct decode_info decode_info_mfx_vc = {
536 "MFX_VC",
537 OP_LEN_MFX_VC,
538 ARRAY_SIZE(sub_op_mfx_vc),
539 sub_op_mfx_vc,
540};
541
542/* ring VECS, command type 3 */
543static struct sub_op_bits sub_op_vebox[] = {
544 {31, 29},
545 {28, 27},
546 {26, 24},
547 {23, 21},
548 {20, 16},
549};
550
551static struct decode_info decode_info_vebox = {
552 "VEBOX",
553 OP_LEN_VEBOX,
554 ARRAY_SIZE(sub_op_vebox),
555 sub_op_vebox,
556};
557
558static struct decode_info *ring_decode_info[I915_NUM_ENGINES][8] = {
559 [RCS] = {
560 &decode_info_mi,
561 NULL,
562 NULL,
563 &decode_info_3d_media,
564 NULL,
565 NULL,
566 NULL,
567 NULL,
568 },
569
570 [VCS] = {
571 &decode_info_mi,
572 NULL,
573 NULL,
574 &decode_info_mfx_vc,
575 NULL,
576 NULL,
577 NULL,
578 NULL,
579 },
580
581 [BCS] = {
582 &decode_info_mi,
583 NULL,
584 &decode_info_2d,
585 NULL,
586 NULL,
587 NULL,
588 NULL,
589 NULL,
590 },
591
592 [VECS] = {
593 &decode_info_mi,
594 NULL,
595 NULL,
596 &decode_info_vebox,
597 NULL,
598 NULL,
599 NULL,
600 NULL,
601 },
602
603 [VCS2] = {
604 &decode_info_mi,
605 NULL,
606 NULL,
607 &decode_info_mfx_vc,
608 NULL,
609 NULL,
610 NULL,
611 NULL,
612 },
613};
614
615static inline u32 get_opcode(u32 cmd, int ring_id)
616{
617 struct decode_info *d_info;
618
619 if (ring_id >= I915_NUM_ENGINES)
620 return INVALID_OP;
621
622 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
623 if (d_info == NULL)
624 return INVALID_OP;
625
626 return cmd >> (32 - d_info->op_len);
627}
628
629static inline struct cmd_info *find_cmd_entry(struct intel_gvt *gvt,
630 unsigned int opcode, int ring_id)
631{
632 struct cmd_entry *e;
633
634 hash_for_each_possible(gvt->cmd_table, e, hlist, opcode) {
635 if ((opcode == e->info->opcode) &&
636 (e->info->rings & (1 << ring_id)))
637 return e->info;
638 }
639 return NULL;
640}
641
642static inline struct cmd_info *get_cmd_info(struct intel_gvt *gvt,
643 u32 cmd, int ring_id)
644{
645 u32 opcode;
646
647 opcode = get_opcode(cmd, ring_id);
648 if (opcode == INVALID_OP)
649 return NULL;
650
651 return find_cmd_entry(gvt, opcode, ring_id);
652}
653
654static inline u32 sub_op_val(u32 cmd, u32 hi, u32 low)
655{
656 return (cmd >> low) & ((1U << (hi - low + 1)) - 1);
657}
658
659static inline void print_opcode(u32 cmd, int ring_id)
660{
661 struct decode_info *d_info;
662 int i;
663
664 if (ring_id >= I915_NUM_ENGINES)
665 return;
666
667 d_info = ring_decode_info[ring_id][CMD_TYPE(cmd)];
668 if (d_info == NULL)
669 return;
670
Tina Zhang627c8452017-03-07 04:08:34 -0500671 gvt_dbg_cmd("opcode=0x%x %s sub_ops:",
Zhi Wangbe1da702016-05-03 18:26:57 -0400672 cmd >> (32 - d_info->op_len), d_info->name);
673
674 for (i = 0; i < d_info->nr_sub_op; i++)
675 pr_err("0x%x ", sub_op_val(cmd, d_info->sub_op[i].hi,
676 d_info->sub_op[i].low));
677
678 pr_err("\n");
679}
680
681static inline u32 *cmd_ptr(struct parser_exec_state *s, int index)
682{
683 return s->ip_va + (index << 2);
684}
685
686static inline u32 cmd_val(struct parser_exec_state *s, int index)
687{
688 return *cmd_ptr(s, index);
689}
690
691static void parser_exec_state_dump(struct parser_exec_state *s)
692{
693 int cnt = 0;
694 int i;
695
Tina Zhang627c8452017-03-07 04:08:34 -0500696 gvt_dbg_cmd(" vgpu%d RING%d: ring_start(%08lx) ring_end(%08lx)"
Zhi Wangbe1da702016-05-03 18:26:57 -0400697 " ring_head(%08lx) ring_tail(%08lx)\n", s->vgpu->id,
698 s->ring_id, s->ring_start, s->ring_start + s->ring_size,
699 s->ring_head, s->ring_tail);
700
Tina Zhang627c8452017-03-07 04:08:34 -0500701 gvt_dbg_cmd(" %s %s ip_gma(%08lx) ",
Zhi Wangbe1da702016-05-03 18:26:57 -0400702 s->buf_type == RING_BUFFER_INSTRUCTION ?
703 "RING_BUFFER" : "BATCH_BUFFER",
704 s->buf_addr_type == GTT_BUFFER ?
705 "GTT" : "PPGTT", s->ip_gma);
706
707 if (s->ip_va == NULL) {
Tina Zhang627c8452017-03-07 04:08:34 -0500708 gvt_dbg_cmd(" ip_va(NULL)");
Zhi Wangbe1da702016-05-03 18:26:57 -0400709 return;
710 }
711
Tina Zhang627c8452017-03-07 04:08:34 -0500712 gvt_dbg_cmd(" ip_va=%p: %08x %08x %08x %08x\n",
Zhi Wangbe1da702016-05-03 18:26:57 -0400713 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
714 cmd_val(s, 2), cmd_val(s, 3));
715
716 print_opcode(cmd_val(s, 0), s->ring_id);
717
718 /* print the whole page to trace */
719 pr_err(" ip_va=%p: %08x %08x %08x %08x\n",
720 s->ip_va, cmd_val(s, 0), cmd_val(s, 1),
721 cmd_val(s, 2), cmd_val(s, 3));
722
723 s->ip_va = (u32 *)((((u64)s->ip_va) >> 12) << 12);
724
725 while (cnt < 1024) {
726 pr_err("ip_va=%p: ", s->ip_va);
727 for (i = 0; i < 8; i++)
728 pr_err("%08x ", cmd_val(s, i));
729 pr_err("\n");
730
731 s->ip_va += 8 * sizeof(u32);
732 cnt += 8;
733 }
734}
735
736static inline void update_ip_va(struct parser_exec_state *s)
737{
738 unsigned long len = 0;
739
740 if (WARN_ON(s->ring_head == s->ring_tail))
741 return;
742
743 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
744 unsigned long ring_top = s->ring_start + s->ring_size;
745
746 if (s->ring_head > s->ring_tail) {
747 if (s->ip_gma >= s->ring_head && s->ip_gma < ring_top)
748 len = (s->ip_gma - s->ring_head);
749 else if (s->ip_gma >= s->ring_start &&
750 s->ip_gma <= s->ring_tail)
751 len = (ring_top - s->ring_head) +
752 (s->ip_gma - s->ring_start);
753 } else
754 len = (s->ip_gma - s->ring_head);
755
756 s->ip_va = s->rb_va + len;
757 } else {/* shadow batch buffer */
758 s->ip_va = s->ret_bb_va;
759 }
760}
761
762static inline int ip_gma_set(struct parser_exec_state *s,
763 unsigned long ip_gma)
764{
765 WARN_ON(!IS_ALIGNED(ip_gma, 4));
766
767 s->ip_gma = ip_gma;
768 update_ip_va(s);
769 return 0;
770}
771
772static inline int ip_gma_advance(struct parser_exec_state *s,
773 unsigned int dw_len)
774{
775 s->ip_gma += (dw_len << 2);
776
777 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
778 if (s->ip_gma >= s->ring_start + s->ring_size)
779 s->ip_gma -= s->ring_size;
780 update_ip_va(s);
781 } else {
782 s->ip_va += (dw_len << 2);
783 }
784
785 return 0;
786}
787
788static inline int get_cmd_length(struct cmd_info *info, u32 cmd)
789{
790 if ((info->flag & F_LEN_MASK) == F_LEN_CONST)
791 return info->len;
792 else
793 return (cmd & ((1U << info->len) - 1)) + 2;
794 return 0;
795}
796
797static inline int cmd_length(struct parser_exec_state *s)
798{
799 return get_cmd_length(s->info, cmd_val(s, 0));
800}
801
802/* do not remove this, some platform may need clflush here */
803#define patch_value(s, addr, val) do { \
804 *addr = val; \
805} while (0)
806
807static bool is_shadowed_mmio(unsigned int offset)
808{
809 bool ret = false;
810
811 if ((offset == 0x2168) || /*BB current head register UDW */
812 (offset == 0x2140) || /*BB current header register */
813 (offset == 0x211c) || /*second BB header register UDW */
814 (offset == 0x2114)) { /*second BB header register UDW */
815 ret = true;
816 }
817 return ret;
818}
819
Zhao Yan4938ca92017-03-09 10:09:44 +0800820static inline bool is_force_nonpriv_mmio(unsigned int offset)
821{
822 return (offset >= 0x24d0 && offset < 0x2500);
823}
824
825static int force_nonpriv_reg_handler(struct parser_exec_state *s,
826 unsigned int offset, unsigned int index)
827{
828 struct intel_gvt *gvt = s->vgpu->gvt;
829 unsigned int data = cmd_val(s, index + 1);
830
831 if (!intel_gvt_in_force_nonpriv_whitelist(gvt, data)) {
832 gvt_err("Unexpected forcenonpriv 0x%x LRI write, value=0x%x\n",
833 offset, data);
834 return -EINVAL;
835 }
836 return 0;
837}
838
Zhi Wangbe1da702016-05-03 18:26:57 -0400839static int cmd_reg_handler(struct parser_exec_state *s,
840 unsigned int offset, unsigned int index, char *cmd)
841{
842 struct intel_vgpu *vgpu = s->vgpu;
843 struct intel_gvt *gvt = vgpu->gvt;
844
845 if (offset + 4 > gvt->device_info.mmio_size) {
846 gvt_err("%s access to (%x) outside of MMIO range\n",
847 cmd, offset);
848 return -EINVAL;
849 }
850
851 if (!intel_gvt_mmio_is_cmd_access(gvt, offset)) {
852 gvt_err("vgpu%d: %s access to non-render register (%x)\n",
853 s->vgpu->id, cmd, offset);
854 return 0;
855 }
856
857 if (is_shadowed_mmio(offset)) {
858 gvt_err("vgpu%d: found access of shadowed MMIO %x\n",
859 s->vgpu->id, offset);
860 return 0;
861 }
862
Zhao Yan4938ca92017-03-09 10:09:44 +0800863 if (is_force_nonpriv_mmio(offset) &&
864 force_nonpriv_reg_handler(s, offset, index))
865 return -EINVAL;
866
Zhi Wangbe1da702016-05-03 18:26:57 -0400867 if (offset == i915_mmio_reg_offset(DERRMR) ||
868 offset == i915_mmio_reg_offset(FORCEWAKE_MT)) {
869 /* Writing to HW VGT_PVINFO_PAGE offset will be discarded */
870 patch_value(s, cmd_ptr(s, index), VGT_PVINFO_PAGE);
871 }
872
873 /* TODO: Update the global mask if this MMIO is a masked-MMIO */
874 intel_gvt_mmio_set_cmd_accessed(gvt, offset);
875 return 0;
876}
877
878#define cmd_reg(s, i) \
879 (cmd_val(s, i) & GENMASK(22, 2))
880
881#define cmd_reg_inhibit(s, i) \
882 (cmd_val(s, i) & GENMASK(22, 18))
883
884#define cmd_gma(s, i) \
885 (cmd_val(s, i) & GENMASK(31, 2))
886
887#define cmd_gma_hi(s, i) \
888 (cmd_val(s, i) & GENMASK(15, 0))
889
890static int cmd_handler_lri(struct parser_exec_state *s)
891{
892 int i, ret = 0;
893 int cmd_len = cmd_length(s);
894 struct intel_gvt *gvt = s->vgpu->gvt;
895
896 for (i = 1; i < cmd_len; i += 2) {
897 if (IS_BROADWELL(gvt->dev_priv) &&
898 (s->ring_id != RCS)) {
899 if (s->ring_id == BCS &&
900 cmd_reg(s, i) ==
901 i915_mmio_reg_offset(DERRMR))
902 ret |= 0;
903 else
904 ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
905 }
906 if (ret)
907 break;
908 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lri");
909 }
910 return ret;
911}
912
913static int cmd_handler_lrr(struct parser_exec_state *s)
914{
915 int i, ret = 0;
916 int cmd_len = cmd_length(s);
917
918 for (i = 1; i < cmd_len; i += 2) {
919 if (IS_BROADWELL(s->vgpu->gvt->dev_priv))
920 ret |= ((cmd_reg_inhibit(s, i) ||
921 (cmd_reg_inhibit(s, i + 1)))) ?
922 -EINVAL : 0;
923 if (ret)
924 break;
925 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrr-src");
926 ret |= cmd_reg_handler(s, cmd_reg(s, i + 1), i, "lrr-dst");
927 }
928 return ret;
929}
930
931static inline int cmd_address_audit(struct parser_exec_state *s,
932 unsigned long guest_gma, int op_size, bool index_mode);
933
934static int cmd_handler_lrm(struct parser_exec_state *s)
935{
936 struct intel_gvt *gvt = s->vgpu->gvt;
937 int gmadr_bytes = gvt->device_info.gmadr_bytes_in_cmd;
938 unsigned long gma;
939 int i, ret = 0;
940 int cmd_len = cmd_length(s);
941
942 for (i = 1; i < cmd_len;) {
943 if (IS_BROADWELL(gvt->dev_priv))
944 ret |= (cmd_reg_inhibit(s, i)) ? -EINVAL : 0;
945 if (ret)
946 break;
947 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "lrm");
948 if (cmd_val(s, 0) & (1 << 22)) {
949 gma = cmd_gma(s, i + 1);
950 if (gmadr_bytes == 8)
951 gma |= (cmd_gma_hi(s, i + 2)) << 32;
952 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
953 }
954 i += gmadr_dw_number(s) + 1;
955 }
956 return ret;
957}
958
959static int cmd_handler_srm(struct parser_exec_state *s)
960{
961 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
962 unsigned long gma;
963 int i, ret = 0;
964 int cmd_len = cmd_length(s);
965
966 for (i = 1; i < cmd_len;) {
967 ret |= cmd_reg_handler(s, cmd_reg(s, i), i, "srm");
968 if (cmd_val(s, 0) & (1 << 22)) {
969 gma = cmd_gma(s, i + 1);
970 if (gmadr_bytes == 8)
971 gma |= (cmd_gma_hi(s, i + 2)) << 32;
972 ret |= cmd_address_audit(s, gma, sizeof(u32), false);
973 }
974 i += gmadr_dw_number(s) + 1;
975 }
976 return ret;
977}
978
979struct cmd_interrupt_event {
980 int pipe_control_notify;
981 int mi_flush_dw;
982 int mi_user_interrupt;
983};
984
Du, Changbin999ccb42016-10-20 14:08:47 +0800985static struct cmd_interrupt_event cmd_interrupt_events[] = {
Zhi Wangbe1da702016-05-03 18:26:57 -0400986 [RCS] = {
987 .pipe_control_notify = RCS_PIPE_CONTROL,
988 .mi_flush_dw = INTEL_GVT_EVENT_RESERVED,
989 .mi_user_interrupt = RCS_MI_USER_INTERRUPT,
990 },
991 [BCS] = {
992 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
993 .mi_flush_dw = BCS_MI_FLUSH_DW,
994 .mi_user_interrupt = BCS_MI_USER_INTERRUPT,
995 },
996 [VCS] = {
997 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
998 .mi_flush_dw = VCS_MI_FLUSH_DW,
999 .mi_user_interrupt = VCS_MI_USER_INTERRUPT,
1000 },
1001 [VCS2] = {
1002 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1003 .mi_flush_dw = VCS2_MI_FLUSH_DW,
1004 .mi_user_interrupt = VCS2_MI_USER_INTERRUPT,
1005 },
1006 [VECS] = {
1007 .pipe_control_notify = INTEL_GVT_EVENT_RESERVED,
1008 .mi_flush_dw = VECS_MI_FLUSH_DW,
1009 .mi_user_interrupt = VECS_MI_USER_INTERRUPT,
1010 },
1011};
1012
1013static int cmd_handler_pipe_control(struct parser_exec_state *s)
1014{
1015 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1016 unsigned long gma;
1017 bool index_mode = false;
1018 unsigned int post_sync;
1019 int ret = 0;
1020
1021 post_sync = (cmd_val(s, 1) & PIPE_CONTROL_POST_SYNC_OP_MASK) >> 14;
1022
1023 /* LRI post sync */
1024 if (cmd_val(s, 1) & PIPE_CONTROL_MMIO_WRITE)
1025 ret = cmd_reg_handler(s, cmd_reg(s, 2), 1, "pipe_ctrl");
1026 /* post sync */
1027 else if (post_sync) {
1028 if (post_sync == 2)
1029 ret = cmd_reg_handler(s, 0x2350, 1, "pipe_ctrl");
1030 else if (post_sync == 3)
1031 ret = cmd_reg_handler(s, 0x2358, 1, "pipe_ctrl");
1032 else if (post_sync == 1) {
1033 /* check ggtt*/
1034 if ((cmd_val(s, 2) & (1 << 2))) {
1035 gma = cmd_val(s, 2) & GENMASK(31, 3);
1036 if (gmadr_bytes == 8)
1037 gma |= (cmd_gma_hi(s, 3)) << 32;
1038 /* Store Data Index */
1039 if (cmd_val(s, 1) & (1 << 21))
1040 index_mode = true;
1041 ret |= cmd_address_audit(s, gma, sizeof(u64),
1042 index_mode);
1043 }
1044 }
1045 }
1046
1047 if (ret)
1048 return ret;
1049
1050 if (cmd_val(s, 1) & PIPE_CONTROL_NOTIFY)
1051 set_bit(cmd_interrupt_events[s->ring_id].pipe_control_notify,
1052 s->workload->pending_events);
1053 return 0;
1054}
1055
1056static int cmd_handler_mi_user_interrupt(struct parser_exec_state *s)
1057{
1058 set_bit(cmd_interrupt_events[s->ring_id].mi_user_interrupt,
1059 s->workload->pending_events);
1060 return 0;
1061}
1062
1063static int cmd_advance_default(struct parser_exec_state *s)
1064{
1065 return ip_gma_advance(s, cmd_length(s));
1066}
1067
1068static int cmd_handler_mi_batch_buffer_end(struct parser_exec_state *s)
1069{
1070 int ret;
1071
1072 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1073 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1074 ret = ip_gma_set(s, s->ret_ip_gma_bb);
1075 s->buf_addr_type = s->saved_buf_addr_type;
1076 } else {
1077 s->buf_type = RING_BUFFER_INSTRUCTION;
1078 s->buf_addr_type = GTT_BUFFER;
1079 if (s->ret_ip_gma_ring >= s->ring_start + s->ring_size)
1080 s->ret_ip_gma_ring -= s->ring_size;
1081 ret = ip_gma_set(s, s->ret_ip_gma_ring);
1082 }
1083 return ret;
1084}
1085
1086struct mi_display_flip_command_info {
1087 int pipe;
1088 int plane;
1089 int event;
1090 i915_reg_t stride_reg;
1091 i915_reg_t ctrl_reg;
1092 i915_reg_t surf_reg;
1093 u64 stride_val;
1094 u64 tile_val;
1095 u64 surf_val;
1096 bool async_flip;
1097};
1098
1099struct plane_code_mapping {
1100 int pipe;
1101 int plane;
1102 int event;
1103};
1104
1105static int gen8_decode_mi_display_flip(struct parser_exec_state *s,
1106 struct mi_display_flip_command_info *info)
1107{
1108 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1109 struct plane_code_mapping gen8_plane_code[] = {
1110 [0] = {PIPE_A, PLANE_A, PRIMARY_A_FLIP_DONE},
1111 [1] = {PIPE_B, PLANE_A, PRIMARY_B_FLIP_DONE},
1112 [2] = {PIPE_A, PLANE_B, SPRITE_A_FLIP_DONE},
1113 [3] = {PIPE_B, PLANE_B, SPRITE_B_FLIP_DONE},
1114 [4] = {PIPE_C, PLANE_A, PRIMARY_C_FLIP_DONE},
1115 [5] = {PIPE_C, PLANE_B, SPRITE_C_FLIP_DONE},
1116 };
1117 u32 dword0, dword1, dword2;
1118 u32 v;
1119
1120 dword0 = cmd_val(s, 0);
1121 dword1 = cmd_val(s, 1);
1122 dword2 = cmd_val(s, 2);
1123
1124 v = (dword0 & GENMASK(21, 19)) >> 19;
1125 if (WARN_ON(v >= ARRAY_SIZE(gen8_plane_code)))
1126 return -EINVAL;
1127
1128 info->pipe = gen8_plane_code[v].pipe;
1129 info->plane = gen8_plane_code[v].plane;
1130 info->event = gen8_plane_code[v].event;
1131 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1132 info->tile_val = (dword1 & 0x1);
1133 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1134 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1135
1136 if (info->plane == PLANE_A) {
1137 info->ctrl_reg = DSPCNTR(info->pipe);
1138 info->stride_reg = DSPSTRIDE(info->pipe);
1139 info->surf_reg = DSPSURF(info->pipe);
1140 } else if (info->plane == PLANE_B) {
1141 info->ctrl_reg = SPRCTL(info->pipe);
1142 info->stride_reg = SPRSTRIDE(info->pipe);
1143 info->surf_reg = SPRSURF(info->pipe);
1144 } else {
1145 WARN_ON(1);
1146 return -EINVAL;
1147 }
1148 return 0;
1149}
1150
1151static int skl_decode_mi_display_flip(struct parser_exec_state *s,
1152 struct mi_display_flip_command_info *info)
1153{
1154 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1155 u32 dword0 = cmd_val(s, 0);
1156 u32 dword1 = cmd_val(s, 1);
1157 u32 dword2 = cmd_val(s, 2);
1158 u32 plane = (dword0 & GENMASK(12, 8)) >> 8;
1159
Xu Han6e27d512017-02-14 14:50:47 +08001160 info->plane = PRIMARY_PLANE;
1161
Zhi Wangbe1da702016-05-03 18:26:57 -04001162 switch (plane) {
1163 case MI_DISPLAY_FLIP_SKL_PLANE_1_A:
1164 info->pipe = PIPE_A;
1165 info->event = PRIMARY_A_FLIP_DONE;
1166 break;
1167 case MI_DISPLAY_FLIP_SKL_PLANE_1_B:
1168 info->pipe = PIPE_B;
1169 info->event = PRIMARY_B_FLIP_DONE;
1170 break;
1171 case MI_DISPLAY_FLIP_SKL_PLANE_1_C:
Min He64fafcf2016-10-25 16:26:04 +08001172 info->pipe = PIPE_C;
Zhi Wangbe1da702016-05-03 18:26:57 -04001173 info->event = PRIMARY_C_FLIP_DONE;
1174 break;
Xu Han6e27d512017-02-14 14:50:47 +08001175
1176 case MI_DISPLAY_FLIP_SKL_PLANE_2_A:
1177 info->pipe = PIPE_A;
1178 info->event = SPRITE_A_FLIP_DONE;
1179 info->plane = SPRITE_PLANE;
1180 break;
1181 case MI_DISPLAY_FLIP_SKL_PLANE_2_B:
1182 info->pipe = PIPE_B;
1183 info->event = SPRITE_B_FLIP_DONE;
1184 info->plane = SPRITE_PLANE;
1185 break;
1186 case MI_DISPLAY_FLIP_SKL_PLANE_2_C:
1187 info->pipe = PIPE_C;
1188 info->event = SPRITE_C_FLIP_DONE;
1189 info->plane = SPRITE_PLANE;
1190 break;
1191
Zhi Wangbe1da702016-05-03 18:26:57 -04001192 default:
1193 gvt_err("unknown plane code %d\n", plane);
1194 return -EINVAL;
1195 }
1196
Zhi Wangbe1da702016-05-03 18:26:57 -04001197 info->stride_val = (dword1 & GENMASK(15, 6)) >> 6;
1198 info->tile_val = (dword1 & GENMASK(2, 0));
1199 info->surf_val = (dword2 & GENMASK(31, 12)) >> 12;
1200 info->async_flip = ((dword2 & GENMASK(1, 0)) == 0x1);
1201
1202 info->ctrl_reg = DSPCNTR(info->pipe);
1203 info->stride_reg = DSPSTRIDE(info->pipe);
1204 info->surf_reg = DSPSURF(info->pipe);
1205
1206 return 0;
1207}
1208
1209static int gen8_check_mi_display_flip(struct parser_exec_state *s,
1210 struct mi_display_flip_command_info *info)
1211{
1212 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1213 u32 stride, tile;
1214
1215 if (!info->async_flip)
1216 return 0;
1217
1218 if (IS_SKYLAKE(dev_priv)) {
1219 stride = vgpu_vreg(s->vgpu, info->stride_reg) & GENMASK(9, 0);
1220 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) &
1221 GENMASK(12, 10)) >> 10;
1222 } else {
1223 stride = (vgpu_vreg(s->vgpu, info->stride_reg) &
1224 GENMASK(15, 6)) >> 6;
1225 tile = (vgpu_vreg(s->vgpu, info->ctrl_reg) & (1 << 10)) >> 10;
1226 }
1227
1228 if (stride != info->stride_val)
1229 gvt_dbg_cmd("cannot change stride during async flip\n");
1230
1231 if (tile != info->tile_val)
1232 gvt_dbg_cmd("cannot change tile during async flip\n");
1233
1234 return 0;
1235}
1236
1237static int gen8_update_plane_mmio_from_mi_display_flip(
1238 struct parser_exec_state *s,
1239 struct mi_display_flip_command_info *info)
1240{
1241 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1242 struct intel_vgpu *vgpu = s->vgpu;
1243
Du, Changbin99c79fd2016-10-24 15:57:47 +08001244 set_mask_bits(&vgpu_vreg(vgpu, info->surf_reg), GENMASK(31, 12),
1245 info->surf_val << 12);
1246 if (IS_SKYLAKE(dev_priv)) {
1247 set_mask_bits(&vgpu_vreg(vgpu, info->stride_reg), GENMASK(9, 0),
1248 info->stride_val);
1249 set_mask_bits(&vgpu_vreg(vgpu, info->ctrl_reg), GENMASK(12, 10),
1250 info->tile_val << 10);
1251 } else {
1252 set_mask_bits(&vgpu_vreg(vgpu, info->stride_reg), GENMASK(15, 6),
1253 info->stride_val << 6);
1254 set_mask_bits(&vgpu_vreg(vgpu, info->ctrl_reg), GENMASK(10, 10),
1255 info->tile_val << 10);
1256 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001257
1258 vgpu_vreg(vgpu, PIPE_FRMCOUNT_G4X(info->pipe))++;
1259 intel_vgpu_trigger_virtual_event(vgpu, info->event);
1260 return 0;
1261}
1262
1263static int decode_mi_display_flip(struct parser_exec_state *s,
1264 struct mi_display_flip_command_info *info)
1265{
1266 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1267
1268 if (IS_BROADWELL(dev_priv))
1269 return gen8_decode_mi_display_flip(s, info);
1270 if (IS_SKYLAKE(dev_priv))
1271 return skl_decode_mi_display_flip(s, info);
1272
1273 return -ENODEV;
1274}
1275
1276static int check_mi_display_flip(struct parser_exec_state *s,
1277 struct mi_display_flip_command_info *info)
1278{
1279 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1280
1281 if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
1282 return gen8_check_mi_display_flip(s, info);
1283 return -ENODEV;
1284}
1285
1286static int update_plane_mmio_from_mi_display_flip(
1287 struct parser_exec_state *s,
1288 struct mi_display_flip_command_info *info)
1289{
1290 struct drm_i915_private *dev_priv = s->vgpu->gvt->dev_priv;
1291
1292 if (IS_BROADWELL(dev_priv) || IS_SKYLAKE(dev_priv))
1293 return gen8_update_plane_mmio_from_mi_display_flip(s, info);
1294 return -ENODEV;
1295}
1296
1297static int cmd_handler_mi_display_flip(struct parser_exec_state *s)
1298{
1299 struct mi_display_flip_command_info info;
1300 int ret;
1301 int i;
1302 int len = cmd_length(s);
1303
1304 ret = decode_mi_display_flip(s, &info);
1305 if (ret) {
1306 gvt_err("fail to decode MI display flip command\n");
1307 return ret;
1308 }
1309
1310 ret = check_mi_display_flip(s, &info);
1311 if (ret) {
1312 gvt_err("invalid MI display flip command\n");
1313 return ret;
1314 }
1315
1316 ret = update_plane_mmio_from_mi_display_flip(s, &info);
1317 if (ret) {
1318 gvt_err("fail to update plane mmio\n");
1319 return ret;
1320 }
1321
1322 for (i = 0; i < len; i++)
1323 patch_value(s, cmd_ptr(s, i), MI_NOOP);
1324 return 0;
1325}
1326
1327static bool is_wait_for_flip_pending(u32 cmd)
1328{
1329 return cmd & (MI_WAIT_FOR_PLANE_A_FLIP_PENDING |
1330 MI_WAIT_FOR_PLANE_B_FLIP_PENDING |
1331 MI_WAIT_FOR_PLANE_C_FLIP_PENDING |
1332 MI_WAIT_FOR_SPRITE_A_FLIP_PENDING |
1333 MI_WAIT_FOR_SPRITE_B_FLIP_PENDING |
1334 MI_WAIT_FOR_SPRITE_C_FLIP_PENDING);
1335}
1336
1337static int cmd_handler_mi_wait_for_event(struct parser_exec_state *s)
1338{
1339 u32 cmd = cmd_val(s, 0);
1340
1341 if (!is_wait_for_flip_pending(cmd))
1342 return 0;
1343
1344 patch_value(s, cmd_ptr(s, 0), MI_NOOP);
1345 return 0;
1346}
1347
1348static unsigned long get_gma_bb_from_cmd(struct parser_exec_state *s, int index)
1349{
1350 unsigned long addr;
1351 unsigned long gma_high, gma_low;
1352 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1353
1354 if (WARN_ON(gmadr_bytes != 4 && gmadr_bytes != 8))
1355 return INTEL_GVT_INVALID_ADDR;
1356
1357 gma_low = cmd_val(s, index) & BATCH_BUFFER_ADDR_MASK;
1358 if (gmadr_bytes == 4) {
1359 addr = gma_low;
1360 } else {
1361 gma_high = cmd_val(s, index + 1) & BATCH_BUFFER_ADDR_HIGH_MASK;
1362 addr = (((unsigned long)gma_high) << 32) | gma_low;
1363 }
1364 return addr;
1365}
1366
1367static inline int cmd_address_audit(struct parser_exec_state *s,
1368 unsigned long guest_gma, int op_size, bool index_mode)
1369{
1370 struct intel_vgpu *vgpu = s->vgpu;
1371 u32 max_surface_size = vgpu->gvt->device_info.max_surface_size;
1372 int i;
1373 int ret;
1374
1375 if (op_size > max_surface_size) {
1376 gvt_err("command address audit fail name %s\n", s->info->name);
1377 return -EINVAL;
1378 }
1379
1380 if (index_mode) {
1381 if (guest_gma >= GTT_PAGE_SIZE / sizeof(u64)) {
1382 ret = -EINVAL;
1383 goto err;
1384 }
1385 } else if ((!vgpu_gmadr_is_valid(s->vgpu, guest_gma)) ||
1386 (!vgpu_gmadr_is_valid(s->vgpu,
1387 guest_gma + op_size - 1))) {
1388 ret = -EINVAL;
1389 goto err;
1390 }
1391 return 0;
1392err:
1393 gvt_err("cmd_parser: Malicious %s detected, addr=0x%lx, len=%d!\n",
1394 s->info->name, guest_gma, op_size);
1395
1396 pr_err("cmd dump: ");
1397 for (i = 0; i < cmd_length(s); i++) {
1398 if (!(i % 4))
1399 pr_err("\n%08x ", cmd_val(s, i));
1400 else
1401 pr_err("%08x ", cmd_val(s, i));
1402 }
1403 pr_err("\nvgpu%d: aperture 0x%llx - 0x%llx, hidden 0x%llx - 0x%llx\n",
1404 vgpu->id,
1405 vgpu_aperture_gmadr_base(vgpu),
1406 vgpu_aperture_gmadr_end(vgpu),
1407 vgpu_hidden_gmadr_base(vgpu),
1408 vgpu_hidden_gmadr_end(vgpu));
1409 return ret;
1410}
1411
1412static int cmd_handler_mi_store_data_imm(struct parser_exec_state *s)
1413{
1414 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1415 int op_size = (cmd_length(s) - 3) * sizeof(u32);
1416 int core_id = (cmd_val(s, 2) & (1 << 0)) ? 1 : 0;
1417 unsigned long gma, gma_low, gma_high;
1418 int ret = 0;
1419
1420 /* check ppggt */
1421 if (!(cmd_val(s, 0) & (1 << 22)))
1422 return 0;
1423
1424 gma = cmd_val(s, 2) & GENMASK(31, 2);
1425
1426 if (gmadr_bytes == 8) {
1427 gma_low = cmd_val(s, 1) & GENMASK(31, 2);
1428 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1429 gma = (gma_high << 32) | gma_low;
1430 core_id = (cmd_val(s, 1) & (1 << 0)) ? 1 : 0;
1431 }
1432 ret = cmd_address_audit(s, gma + op_size * core_id, op_size, false);
1433 return ret;
1434}
1435
1436static inline int unexpected_cmd(struct parser_exec_state *s)
1437{
1438 gvt_err("vgpu%d: Unexpected %s in command buffer!\n",
1439 s->vgpu->id, s->info->name);
1440 return -EINVAL;
1441}
1442
1443static int cmd_handler_mi_semaphore_wait(struct parser_exec_state *s)
1444{
1445 return unexpected_cmd(s);
1446}
1447
1448static int cmd_handler_mi_report_perf_count(struct parser_exec_state *s)
1449{
1450 return unexpected_cmd(s);
1451}
1452
1453static int cmd_handler_mi_op_2e(struct parser_exec_state *s)
1454{
1455 return unexpected_cmd(s);
1456}
1457
1458static int cmd_handler_mi_op_2f(struct parser_exec_state *s)
1459{
1460 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
Zhenyu Wang173bcc62016-10-27 17:30:13 +08001461 int op_size = (1 << ((cmd_val(s, 0) & GENMASK(20, 19)) >> 19)) *
1462 sizeof(u32);
Zhi Wangbe1da702016-05-03 18:26:57 -04001463 unsigned long gma, gma_high;
1464 int ret = 0;
1465
1466 if (!(cmd_val(s, 0) & (1 << 22)))
1467 return ret;
1468
1469 gma = cmd_val(s, 1) & GENMASK(31, 2);
1470 if (gmadr_bytes == 8) {
1471 gma_high = cmd_val(s, 2) & GENMASK(15, 0);
1472 gma = (gma_high << 32) | gma;
1473 }
1474 ret = cmd_address_audit(s, gma, op_size, false);
1475 return ret;
1476}
1477
1478static int cmd_handler_mi_store_data_index(struct parser_exec_state *s)
1479{
1480 return unexpected_cmd(s);
1481}
1482
1483static int cmd_handler_mi_clflush(struct parser_exec_state *s)
1484{
1485 return unexpected_cmd(s);
1486}
1487
1488static int cmd_handler_mi_conditional_batch_buffer_end(
1489 struct parser_exec_state *s)
1490{
1491 return unexpected_cmd(s);
1492}
1493
1494static int cmd_handler_mi_update_gtt(struct parser_exec_state *s)
1495{
1496 return unexpected_cmd(s);
1497}
1498
1499static int cmd_handler_mi_flush_dw(struct parser_exec_state *s)
1500{
1501 int gmadr_bytes = s->vgpu->gvt->device_info.gmadr_bytes_in_cmd;
1502 unsigned long gma;
1503 bool index_mode = false;
1504 int ret = 0;
1505
1506 /* Check post-sync and ppgtt bit */
1507 if (((cmd_val(s, 0) >> 14) & 0x3) && (cmd_val(s, 1) & (1 << 2))) {
1508 gma = cmd_val(s, 1) & GENMASK(31, 3);
1509 if (gmadr_bytes == 8)
1510 gma |= (cmd_val(s, 2) & GENMASK(15, 0)) << 32;
1511 /* Store Data Index */
1512 if (cmd_val(s, 0) & (1 << 21))
1513 index_mode = true;
1514 ret = cmd_address_audit(s, gma, sizeof(u64), index_mode);
1515 }
1516 /* Check notify bit */
1517 if ((cmd_val(s, 0) & (1 << 8)))
1518 set_bit(cmd_interrupt_events[s->ring_id].mi_flush_dw,
1519 s->workload->pending_events);
1520 return ret;
1521}
1522
1523static void addr_type_update_snb(struct parser_exec_state *s)
1524{
1525 if ((s->buf_type == RING_BUFFER_INSTRUCTION) &&
1526 (BATCH_BUFFER_ADR_SPACE_BIT(cmd_val(s, 0)) == 1)) {
1527 s->buf_addr_type = PPGTT_BUFFER;
1528 }
1529}
1530
1531
1532static int copy_gma_to_hva(struct intel_vgpu *vgpu, struct intel_vgpu_mm *mm,
1533 unsigned long gma, unsigned long end_gma, void *va)
1534{
1535 unsigned long copy_len, offset;
1536 unsigned long len = 0;
1537 unsigned long gpa;
1538
1539 while (gma != end_gma) {
1540 gpa = intel_vgpu_gma_to_gpa(mm, gma);
1541 if (gpa == INTEL_GVT_INVALID_ADDR) {
1542 gvt_err("invalid gma address: %lx\n", gma);
1543 return -EFAULT;
1544 }
1545
1546 offset = gma & (GTT_PAGE_SIZE - 1);
1547
1548 copy_len = (end_gma - gma) >= (GTT_PAGE_SIZE - offset) ?
1549 GTT_PAGE_SIZE - offset : end_gma - gma;
1550
1551 intel_gvt_hypervisor_read_gpa(vgpu, gpa, va + len, copy_len);
1552
1553 len += copy_len;
1554 gma += copy_len;
1555 }
1556 return 0;
1557}
1558
1559
1560/*
1561 * Check whether a batch buffer needs to be scanned. Currently
1562 * the only criteria is based on privilege.
1563 */
1564static int batch_buffer_needs_scan(struct parser_exec_state *s)
1565{
1566 struct intel_gvt *gvt = s->vgpu->gvt;
1567
Zhi Wangbe1da702016-05-03 18:26:57 -04001568 if (IS_BROADWELL(gvt->dev_priv) || IS_SKYLAKE(gvt->dev_priv)) {
1569 /* BDW decides privilege based on address space */
1570 if (cmd_val(s, 0) & (1 << 8))
1571 return 0;
1572 }
1573 return 1;
1574}
1575
1576static uint32_t find_bb_size(struct parser_exec_state *s)
1577{
1578 unsigned long gma = 0;
1579 struct cmd_info *info;
1580 uint32_t bb_size = 0;
1581 uint32_t cmd_len = 0;
1582 bool met_bb_end = false;
1583 u32 cmd;
1584
1585 /* get the start gm address of the batch buffer */
1586 gma = get_gma_bb_from_cmd(s, 1);
1587 cmd = cmd_val(s, 0);
1588
1589 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1590 if (info == NULL) {
1591 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
1592 cmd, get_opcode(cmd, s->ring_id));
1593 return -EINVAL;
1594 }
1595 do {
1596 copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
1597 gma, gma + 4, &cmd);
1598 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
1599 if (info == NULL) {
1600 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
1601 cmd, get_opcode(cmd, s->ring_id));
1602 return -EINVAL;
1603 }
1604
1605 if (info->opcode == OP_MI_BATCH_BUFFER_END) {
1606 met_bb_end = true;
1607 } else if (info->opcode == OP_MI_BATCH_BUFFER_START) {
1608 if (BATCH_BUFFER_2ND_LEVEL_BIT(cmd) == 0) {
1609 /* chained batch buffer */
1610 met_bb_end = true;
1611 }
1612 }
1613 cmd_len = get_cmd_length(info, cmd) << 2;
1614 bb_size += cmd_len;
1615 gma += cmd_len;
1616
1617 } while (!met_bb_end);
1618
1619 return bb_size;
1620}
1621
Zhi Wangbe1da702016-05-03 18:26:57 -04001622static int perform_bb_shadow(struct parser_exec_state *s)
1623{
1624 struct intel_shadow_bb_entry *entry_obj;
1625 unsigned long gma = 0;
1626 uint32_t bb_size;
1627 void *dst = NULL;
1628 int ret = 0;
1629
1630 /* get the start gm address of the batch buffer */
1631 gma = get_gma_bb_from_cmd(s, 1);
1632
1633 /* get the size of the batch buffer */
1634 bb_size = find_bb_size(s);
1635
1636 /* allocate shadow batch buffer */
1637 entry_obj = kmalloc(sizeof(*entry_obj), GFP_KERNEL);
1638 if (entry_obj == NULL)
1639 return -ENOMEM;
1640
Chris Wilson894cf7d2016-10-19 11:11:38 +01001641 entry_obj->obj =
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00001642 i915_gem_object_create(s->vgpu->gvt->dev_priv,
Chris Wilson894cf7d2016-10-19 11:11:38 +01001643 roundup(bb_size, PAGE_SIZE));
1644 if (IS_ERR(entry_obj->obj)) {
1645 ret = PTR_ERR(entry_obj->obj);
1646 goto free_entry;
1647 }
Zhi Wangbe1da702016-05-03 18:26:57 -04001648 entry_obj->len = bb_size;
1649 INIT_LIST_HEAD(&entry_obj->list);
1650
Chris Wilsona2861502016-10-19 11:11:46 +01001651 dst = i915_gem_object_pin_map(entry_obj->obj, I915_MAP_WB);
1652 if (IS_ERR(dst)) {
1653 ret = PTR_ERR(dst);
Chris Wilson894cf7d2016-10-19 11:11:38 +01001654 goto put_obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04001655 }
1656
1657 ret = i915_gem_object_set_to_cpu_domain(entry_obj->obj, false);
1658 if (ret) {
1659 gvt_err("failed to set shadow batch to CPU\n");
1660 goto unmap_src;
1661 }
1662
1663 entry_obj->va = dst;
1664 entry_obj->bb_start_cmd_va = s->ip_va;
1665
1666 /* copy batch buffer to shadow batch buffer*/
1667 ret = copy_gma_to_hva(s->vgpu, s->vgpu->gtt.ggtt_mm,
Chris Wilsona2861502016-10-19 11:11:46 +01001668 gma, gma + bb_size,
1669 dst);
Zhi Wangbe1da702016-05-03 18:26:57 -04001670 if (ret) {
1671 gvt_err("fail to copy guest ring buffer\n");
Chris Wilson894cf7d2016-10-19 11:11:38 +01001672 goto unmap_src;
Zhi Wangbe1da702016-05-03 18:26:57 -04001673 }
1674
1675 list_add(&entry_obj->list, &s->workload->shadow_bb);
1676 /*
1677 * ip_va saves the virtual address of the shadow batch buffer, while
1678 * ip_gma saves the graphics address of the original batch buffer.
1679 * As the shadow batch buffer is just a copy from the originial one,
1680 * it should be right to use shadow batch buffer'va and original batch
1681 * buffer's gma in pair. After all, we don't want to pin the shadow
1682 * buffer here (too early).
1683 */
1684 s->ip_va = dst;
1685 s->ip_gma = gma;
1686
1687 return 0;
1688
1689unmap_src:
Chris Wilsona2861502016-10-19 11:11:46 +01001690 i915_gem_object_unpin_map(entry_obj->obj);
Chris Wilson894cf7d2016-10-19 11:11:38 +01001691put_obj:
1692 i915_gem_object_put(entry_obj->obj);
1693free_entry:
1694 kfree(entry_obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04001695 return ret;
1696}
1697
1698static int cmd_handler_mi_batch_buffer_start(struct parser_exec_state *s)
1699{
1700 bool second_level;
1701 int ret = 0;
1702
1703 if (s->buf_type == BATCH_BUFFER_2ND_LEVEL) {
1704 gvt_err("Found MI_BATCH_BUFFER_START in 2nd level BB\n");
1705 return -EINVAL;
1706 }
1707
1708 second_level = BATCH_BUFFER_2ND_LEVEL_BIT(cmd_val(s, 0)) == 1;
1709 if (second_level && (s->buf_type != BATCH_BUFFER_INSTRUCTION)) {
1710 gvt_err("Jumping to 2nd level BB from RB is not allowed\n");
1711 return -EINVAL;
1712 }
1713
1714 s->saved_buf_addr_type = s->buf_addr_type;
1715 addr_type_update_snb(s);
1716 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
1717 s->ret_ip_gma_ring = s->ip_gma + cmd_length(s) * sizeof(u32);
1718 s->buf_type = BATCH_BUFFER_INSTRUCTION;
1719 } else if (second_level) {
1720 s->buf_type = BATCH_BUFFER_2ND_LEVEL;
1721 s->ret_ip_gma_bb = s->ip_gma + cmd_length(s) * sizeof(u32);
1722 s->ret_bb_va = s->ip_va + cmd_length(s) * sizeof(u32);
1723 }
1724
1725 if (batch_buffer_needs_scan(s)) {
1726 ret = perform_bb_shadow(s);
1727 if (ret < 0)
1728 gvt_err("invalid shadow batch buffer\n");
1729 } else {
1730 /* emulate a batch buffer end to do return right */
1731 ret = cmd_handler_mi_batch_buffer_end(s);
1732 if (ret < 0)
1733 return ret;
1734 }
1735
1736 return ret;
1737}
1738
1739static struct cmd_info cmd_info[] = {
1740 {"MI_NOOP", OP_MI_NOOP, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1741
1742 {"MI_SET_PREDICATE", OP_MI_SET_PREDICATE, F_LEN_CONST, R_ALL, D_ALL,
1743 0, 1, NULL},
1744
1745 {"MI_USER_INTERRUPT", OP_MI_USER_INTERRUPT, F_LEN_CONST, R_ALL, D_ALL,
1746 0, 1, cmd_handler_mi_user_interrupt},
1747
1748 {"MI_WAIT_FOR_EVENT", OP_MI_WAIT_FOR_EVENT, F_LEN_CONST, R_RCS | R_BCS,
1749 D_ALL, 0, 1, cmd_handler_mi_wait_for_event},
1750
1751 {"MI_FLUSH", OP_MI_FLUSH, F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
1752
1753 {"MI_ARB_CHECK", OP_MI_ARB_CHECK, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1754 NULL},
1755
1756 {"MI_RS_CONTROL", OP_MI_RS_CONTROL, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1757 NULL},
1758
1759 {"MI_REPORT_HEAD", OP_MI_REPORT_HEAD, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1760 NULL},
1761
1762 {"MI_ARB_ON_OFF", OP_MI_ARB_ON_OFF, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1763 NULL},
1764
1765 {"MI_URB_ATOMIC_ALLOC", OP_MI_URB_ATOMIC_ALLOC, F_LEN_CONST, R_RCS,
1766 D_ALL, 0, 1, NULL},
1767
1768 {"MI_BATCH_BUFFER_END", OP_MI_BATCH_BUFFER_END,
1769 F_IP_ADVANCE_CUSTOM | F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1770 cmd_handler_mi_batch_buffer_end},
1771
1772 {"MI_SUSPEND_FLUSH", OP_MI_SUSPEND_FLUSH, F_LEN_CONST, R_ALL, D_ALL,
1773 0, 1, NULL},
1774
1775 {"MI_PREDICATE", OP_MI_PREDICATE, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1776 NULL},
1777
1778 {"MI_TOPOLOGY_FILTER", OP_MI_TOPOLOGY_FILTER, F_LEN_CONST, R_ALL,
1779 D_ALL, 0, 1, NULL},
1780
1781 {"MI_SET_APPID", OP_MI_SET_APPID, F_LEN_CONST, R_ALL, D_ALL, 0, 1,
1782 NULL},
1783
1784 {"MI_RS_CONTEXT", OP_MI_RS_CONTEXT, F_LEN_CONST, R_RCS, D_ALL, 0, 1,
1785 NULL},
1786
1787 {"MI_DISPLAY_FLIP", OP_MI_DISPLAY_FLIP, F_LEN_VAR | F_POST_HANDLE,
1788 R_RCS | R_BCS, D_ALL, 0, 8, cmd_handler_mi_display_flip},
1789
1790 {"MI_SEMAPHORE_MBOX", OP_MI_SEMAPHORE_MBOX, F_LEN_VAR, R_ALL, D_ALL,
1791 0, 8, NULL},
1792
1793 {"MI_MATH", OP_MI_MATH, F_LEN_VAR, R_ALL, D_ALL, 0, 8, NULL},
1794
1795 {"MI_URB_CLEAR", OP_MI_URB_CLEAR, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1796
1797 {"ME_SEMAPHORE_SIGNAL", OP_MI_SEMAPHORE_SIGNAL, F_LEN_VAR, R_ALL,
1798 D_BDW_PLUS, 0, 8, NULL},
1799
1800 {"ME_SEMAPHORE_WAIT", OP_MI_SEMAPHORE_WAIT, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1801 ADDR_FIX_1(2), 8, cmd_handler_mi_semaphore_wait},
1802
1803 {"MI_STORE_DATA_IMM", OP_MI_STORE_DATA_IMM, F_LEN_VAR, R_ALL, D_BDW_PLUS,
1804 ADDR_FIX_1(1), 10, cmd_handler_mi_store_data_imm},
1805
1806 {"MI_STORE_DATA_INDEX", OP_MI_STORE_DATA_INDEX, F_LEN_VAR, R_ALL, D_ALL,
1807 0, 8, cmd_handler_mi_store_data_index},
1808
1809 {"MI_LOAD_REGISTER_IMM", OP_MI_LOAD_REGISTER_IMM, F_LEN_VAR, R_ALL,
1810 D_ALL, 0, 8, cmd_handler_lri},
1811
1812 {"MI_UPDATE_GTT", OP_MI_UPDATE_GTT, F_LEN_VAR, R_ALL, D_BDW_PLUS, 0, 10,
1813 cmd_handler_mi_update_gtt},
1814
1815 {"MI_STORE_REGISTER_MEM", OP_MI_STORE_REGISTER_MEM, F_LEN_VAR, R_ALL,
1816 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_srm},
1817
1818 {"MI_FLUSH_DW", OP_MI_FLUSH_DW, F_LEN_VAR, R_ALL, D_ALL, 0, 6,
1819 cmd_handler_mi_flush_dw},
1820
1821 {"MI_CLFLUSH", OP_MI_CLFLUSH, F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(1),
1822 10, cmd_handler_mi_clflush},
1823
1824 {"MI_REPORT_PERF_COUNT", OP_MI_REPORT_PERF_COUNT, F_LEN_VAR, R_ALL,
1825 D_ALL, ADDR_FIX_1(1), 6, cmd_handler_mi_report_perf_count},
1826
1827 {"MI_LOAD_REGISTER_MEM", OP_MI_LOAD_REGISTER_MEM, F_LEN_VAR, R_ALL,
1828 D_ALL, ADDR_FIX_1(2), 8, cmd_handler_lrm},
1829
1830 {"MI_LOAD_REGISTER_REG", OP_MI_LOAD_REGISTER_REG, F_LEN_VAR, R_ALL,
1831 D_ALL, 0, 8, cmd_handler_lrr},
1832
1833 {"MI_RS_STORE_DATA_IMM", OP_MI_RS_STORE_DATA_IMM, F_LEN_VAR, R_RCS,
1834 D_ALL, 0, 8, NULL},
1835
1836 {"MI_LOAD_URB_MEM", OP_MI_LOAD_URB_MEM, F_LEN_VAR, R_RCS, D_ALL,
1837 ADDR_FIX_1(2), 8, NULL},
1838
1839 {"MI_STORE_URM_MEM", OP_MI_STORE_URM_MEM, F_LEN_VAR, R_RCS, D_ALL,
1840 ADDR_FIX_1(2), 8, NULL},
1841
1842 {"MI_OP_2E", OP_MI_2E, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_2(1, 2),
1843 8, cmd_handler_mi_op_2e},
1844
1845 {"MI_OP_2F", OP_MI_2F, F_LEN_VAR, R_ALL, D_BDW_PLUS, ADDR_FIX_1(1),
1846 8, cmd_handler_mi_op_2f},
1847
1848 {"MI_BATCH_BUFFER_START", OP_MI_BATCH_BUFFER_START,
1849 F_IP_ADVANCE_CUSTOM, R_ALL, D_ALL, 0, 8,
1850 cmd_handler_mi_batch_buffer_start},
1851
1852 {"MI_CONDITIONAL_BATCH_BUFFER_END", OP_MI_CONDITIONAL_BATCH_BUFFER_END,
1853 F_LEN_VAR, R_ALL, D_ALL, ADDR_FIX_1(2), 8,
1854 cmd_handler_mi_conditional_batch_buffer_end},
1855
1856 {"MI_LOAD_SCAN_LINES_INCL", OP_MI_LOAD_SCAN_LINES_INCL, F_LEN_CONST,
1857 R_RCS | R_BCS, D_ALL, 0, 2, NULL},
1858
1859 {"XY_SETUP_BLT", OP_XY_SETUP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1860 ADDR_FIX_2(4, 7), 8, NULL},
1861
1862 {"XY_SETUP_CLIP_BLT", OP_XY_SETUP_CLIP_BLT, F_LEN_VAR, R_BCS, D_ALL,
1863 0, 8, NULL},
1864
1865 {"XY_SETUP_MONO_PATTERN_SL_BLT", OP_XY_SETUP_MONO_PATTERN_SL_BLT,
1866 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1867
1868 {"XY_PIXEL_BLT", OP_XY_PIXEL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1869
1870 {"XY_SCANLINES_BLT", OP_XY_SCANLINES_BLT, F_LEN_VAR, R_BCS, D_ALL,
1871 0, 8, NULL},
1872
1873 {"XY_TEXT_BLT", OP_XY_TEXT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1874 ADDR_FIX_1(3), 8, NULL},
1875
1876 {"XY_TEXT_IMMEDIATE_BLT", OP_XY_TEXT_IMMEDIATE_BLT, F_LEN_VAR, R_BCS,
1877 D_ALL, 0, 8, NULL},
1878
1879 {"XY_COLOR_BLT", OP_XY_COLOR_BLT, F_LEN_VAR, R_BCS, D_ALL,
1880 ADDR_FIX_1(4), 8, NULL},
1881
1882 {"XY_PAT_BLT", OP_XY_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1883 ADDR_FIX_2(4, 5), 8, NULL},
1884
1885 {"XY_MONO_PAT_BLT", OP_XY_MONO_PAT_BLT, F_LEN_VAR, R_BCS, D_ALL,
1886 ADDR_FIX_1(4), 8, NULL},
1887
1888 {"XY_SRC_COPY_BLT", OP_XY_SRC_COPY_BLT, F_LEN_VAR, R_BCS, D_ALL,
1889 ADDR_FIX_2(4, 7), 8, NULL},
1890
1891 {"XY_MONO_SRC_COPY_BLT", OP_XY_MONO_SRC_COPY_BLT, F_LEN_VAR, R_BCS,
1892 D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1893
1894 {"XY_FULL_BLT", OP_XY_FULL_BLT, F_LEN_VAR, R_BCS, D_ALL, 0, 8, NULL},
1895
1896 {"XY_FULL_MONO_SRC_BLT", OP_XY_FULL_MONO_SRC_BLT, F_LEN_VAR, R_BCS,
1897 D_ALL, ADDR_FIX_3(4, 5, 8), 8, NULL},
1898
1899 {"XY_FULL_MONO_PATTERN_BLT", OP_XY_FULL_MONO_PATTERN_BLT, F_LEN_VAR,
1900 R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1901
1902 {"XY_FULL_MONO_PATTERN_MONO_SRC_BLT",
1903 OP_XY_FULL_MONO_PATTERN_MONO_SRC_BLT,
1904 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1905
1906 {"XY_MONO_PAT_FIXED_BLT", OP_XY_MONO_PAT_FIXED_BLT, F_LEN_VAR, R_BCS,
1907 D_ALL, ADDR_FIX_1(4), 8, NULL},
1908
1909 {"XY_MONO_SRC_COPY_IMMEDIATE_BLT", OP_XY_MONO_SRC_COPY_IMMEDIATE_BLT,
1910 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1911
1912 {"XY_PAT_BLT_IMMEDIATE", OP_XY_PAT_BLT_IMMEDIATE, F_LEN_VAR, R_BCS,
1913 D_ALL, ADDR_FIX_1(4), 8, NULL},
1914
1915 {"XY_SRC_COPY_CHROMA_BLT", OP_XY_SRC_COPY_CHROMA_BLT, F_LEN_VAR, R_BCS,
1916 D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1917
1918 {"XY_FULL_IMMEDIATE_PATTERN_BLT", OP_XY_FULL_IMMEDIATE_PATTERN_BLT,
1919 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 7), 8, NULL},
1920
1921 {"XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT",
1922 OP_XY_FULL_MONO_SRC_IMMEDIATE_PATTERN_BLT,
1923 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_2(4, 5), 8, NULL},
1924
1925 {"XY_PAT_CHROMA_BLT", OP_XY_PAT_CHROMA_BLT, F_LEN_VAR, R_BCS, D_ALL,
1926 ADDR_FIX_2(4, 5), 8, NULL},
1927
1928 {"XY_PAT_CHROMA_BLT_IMMEDIATE", OP_XY_PAT_CHROMA_BLT_IMMEDIATE,
1929 F_LEN_VAR, R_BCS, D_ALL, ADDR_FIX_1(4), 8, NULL},
1930
1931 {"3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP",
1932 OP_3DSTATE_VIEWPORT_STATE_POINTERS_SF_CLIP,
1933 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1934
1935 {"3DSTATE_VIEWPORT_STATE_POINTERS_CC",
1936 OP_3DSTATE_VIEWPORT_STATE_POINTERS_CC,
1937 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1938
1939 {"3DSTATE_BLEND_STATE_POINTERS",
1940 OP_3DSTATE_BLEND_STATE_POINTERS,
1941 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1942
1943 {"3DSTATE_DEPTH_STENCIL_STATE_POINTERS",
1944 OP_3DSTATE_DEPTH_STENCIL_STATE_POINTERS,
1945 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1946
1947 {"3DSTATE_BINDING_TABLE_POINTERS_VS",
1948 OP_3DSTATE_BINDING_TABLE_POINTERS_VS,
1949 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1950
1951 {"3DSTATE_BINDING_TABLE_POINTERS_HS",
1952 OP_3DSTATE_BINDING_TABLE_POINTERS_HS,
1953 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1954
1955 {"3DSTATE_BINDING_TABLE_POINTERS_DS",
1956 OP_3DSTATE_BINDING_TABLE_POINTERS_DS,
1957 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1958
1959 {"3DSTATE_BINDING_TABLE_POINTERS_GS",
1960 OP_3DSTATE_BINDING_TABLE_POINTERS_GS,
1961 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1962
1963 {"3DSTATE_BINDING_TABLE_POINTERS_PS",
1964 OP_3DSTATE_BINDING_TABLE_POINTERS_PS,
1965 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1966
1967 {"3DSTATE_SAMPLER_STATE_POINTERS_VS",
1968 OP_3DSTATE_SAMPLER_STATE_POINTERS_VS,
1969 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1970
1971 {"3DSTATE_SAMPLER_STATE_POINTERS_HS",
1972 OP_3DSTATE_SAMPLER_STATE_POINTERS_HS,
1973 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1974
1975 {"3DSTATE_SAMPLER_STATE_POINTERS_DS",
1976 OP_3DSTATE_SAMPLER_STATE_POINTERS_DS,
1977 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1978
1979 {"3DSTATE_SAMPLER_STATE_POINTERS_GS",
1980 OP_3DSTATE_SAMPLER_STATE_POINTERS_GS,
1981 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1982
1983 {"3DSTATE_SAMPLER_STATE_POINTERS_PS",
1984 OP_3DSTATE_SAMPLER_STATE_POINTERS_PS,
1985 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
1986
1987 {"3DSTATE_URB_VS", OP_3DSTATE_URB_VS, F_LEN_VAR, R_RCS, D_ALL,
1988 0, 8, NULL},
1989
1990 {"3DSTATE_URB_HS", OP_3DSTATE_URB_HS, F_LEN_VAR, R_RCS, D_ALL,
1991 0, 8, NULL},
1992
1993 {"3DSTATE_URB_DS", OP_3DSTATE_URB_DS, F_LEN_VAR, R_RCS, D_ALL,
1994 0, 8, NULL},
1995
1996 {"3DSTATE_URB_GS", OP_3DSTATE_URB_GS, F_LEN_VAR, R_RCS, D_ALL,
1997 0, 8, NULL},
1998
1999 {"3DSTATE_GATHER_CONSTANT_VS", OP_3DSTATE_GATHER_CONSTANT_VS,
2000 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2001
2002 {"3DSTATE_GATHER_CONSTANT_GS", OP_3DSTATE_GATHER_CONSTANT_GS,
2003 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2004
2005 {"3DSTATE_GATHER_CONSTANT_HS", OP_3DSTATE_GATHER_CONSTANT_HS,
2006 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2007
2008 {"3DSTATE_GATHER_CONSTANT_DS", OP_3DSTATE_GATHER_CONSTANT_DS,
2009 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2010
2011 {"3DSTATE_GATHER_CONSTANT_PS", OP_3DSTATE_GATHER_CONSTANT_PS,
2012 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2013
2014 {"3DSTATE_DX9_CONSTANTF_VS", OP_3DSTATE_DX9_CONSTANTF_VS,
2015 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2016
2017 {"3DSTATE_DX9_CONSTANTF_PS", OP_3DSTATE_DX9_CONSTANTF_PS,
2018 F_LEN_VAR, R_RCS, D_ALL, 0, 11, NULL},
2019
2020 {"3DSTATE_DX9_CONSTANTI_VS", OP_3DSTATE_DX9_CONSTANTI_VS,
2021 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2022
2023 {"3DSTATE_DX9_CONSTANTI_PS", OP_3DSTATE_DX9_CONSTANTI_PS,
2024 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2025
2026 {"3DSTATE_DX9_CONSTANTB_VS", OP_3DSTATE_DX9_CONSTANTB_VS,
2027 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2028
2029 {"3DSTATE_DX9_CONSTANTB_PS", OP_3DSTATE_DX9_CONSTANTB_PS,
2030 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2031
2032 {"3DSTATE_DX9_LOCAL_VALID_VS", OP_3DSTATE_DX9_LOCAL_VALID_VS,
2033 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2034
2035 {"3DSTATE_DX9_LOCAL_VALID_PS", OP_3DSTATE_DX9_LOCAL_VALID_PS,
2036 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2037
2038 {"3DSTATE_DX9_GENERATE_ACTIVE_VS", OP_3DSTATE_DX9_GENERATE_ACTIVE_VS,
2039 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2040
2041 {"3DSTATE_DX9_GENERATE_ACTIVE_PS", OP_3DSTATE_DX9_GENERATE_ACTIVE_PS,
2042 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2043
2044 {"3DSTATE_BINDING_TABLE_EDIT_VS", OP_3DSTATE_BINDING_TABLE_EDIT_VS,
2045 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2046
2047 {"3DSTATE_BINDING_TABLE_EDIT_GS", OP_3DSTATE_BINDING_TABLE_EDIT_GS,
2048 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2049
2050 {"3DSTATE_BINDING_TABLE_EDIT_HS", OP_3DSTATE_BINDING_TABLE_EDIT_HS,
2051 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2052
2053 {"3DSTATE_BINDING_TABLE_EDIT_DS", OP_3DSTATE_BINDING_TABLE_EDIT_DS,
2054 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2055
2056 {"3DSTATE_BINDING_TABLE_EDIT_PS", OP_3DSTATE_BINDING_TABLE_EDIT_PS,
2057 F_LEN_VAR, R_RCS, D_ALL, 0, 9, NULL},
2058
2059 {"3DSTATE_VF_INSTANCING", OP_3DSTATE_VF_INSTANCING, F_LEN_VAR, R_RCS,
2060 D_BDW_PLUS, 0, 8, NULL},
2061
2062 {"3DSTATE_VF_SGVS", OP_3DSTATE_VF_SGVS, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2063 NULL},
2064
2065 {"3DSTATE_VF_TOPOLOGY", OP_3DSTATE_VF_TOPOLOGY, F_LEN_VAR, R_RCS,
2066 D_BDW_PLUS, 0, 8, NULL},
2067
2068 {"3DSTATE_WM_CHROMAKEY", OP_3DSTATE_WM_CHROMAKEY, F_LEN_VAR, R_RCS,
2069 D_BDW_PLUS, 0, 8, NULL},
2070
2071 {"3DSTATE_PS_BLEND", OP_3DSTATE_PS_BLEND, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2072 8, NULL},
2073
2074 {"3DSTATE_WM_DEPTH_STENCIL", OP_3DSTATE_WM_DEPTH_STENCIL, F_LEN_VAR,
2075 R_RCS, D_BDW_PLUS, 0, 8, NULL},
2076
2077 {"3DSTATE_PS_EXTRA", OP_3DSTATE_PS_EXTRA, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0,
2078 8, NULL},
2079
2080 {"3DSTATE_RASTER", OP_3DSTATE_RASTER, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2081 NULL},
2082
2083 {"3DSTATE_SBE_SWIZ", OP_3DSTATE_SBE_SWIZ, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2084 NULL},
2085
2086 {"3DSTATE_WM_HZ_OP", OP_3DSTATE_WM_HZ_OP, F_LEN_VAR, R_RCS, D_BDW_PLUS, 0, 8,
2087 NULL},
2088
2089 {"3DSTATE_VERTEX_BUFFERS", OP_3DSTATE_VERTEX_BUFFERS, F_LEN_VAR, R_RCS,
2090 D_BDW_PLUS, 0, 8, NULL},
2091
2092 {"3DSTATE_VERTEX_ELEMENTS", OP_3DSTATE_VERTEX_ELEMENTS, F_LEN_VAR,
2093 R_RCS, D_ALL, 0, 8, NULL},
2094
2095 {"3DSTATE_INDEX_BUFFER", OP_3DSTATE_INDEX_BUFFER, F_LEN_VAR, R_RCS,
2096 D_BDW_PLUS, ADDR_FIX_1(2), 8, NULL},
2097
2098 {"3DSTATE_VF_STATISTICS", OP_3DSTATE_VF_STATISTICS, F_LEN_CONST,
2099 R_RCS, D_ALL, 0, 1, NULL},
2100
2101 {"3DSTATE_VF", OP_3DSTATE_VF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2102
2103 {"3DSTATE_CC_STATE_POINTERS", OP_3DSTATE_CC_STATE_POINTERS, F_LEN_VAR,
2104 R_RCS, D_ALL, 0, 8, NULL},
2105
2106 {"3DSTATE_SCISSOR_STATE_POINTERS", OP_3DSTATE_SCISSOR_STATE_POINTERS,
2107 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2108
2109 {"3DSTATE_GS", OP_3DSTATE_GS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2110
2111 {"3DSTATE_CLIP", OP_3DSTATE_CLIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2112
2113 {"3DSTATE_WM", OP_3DSTATE_WM, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2114
2115 {"3DSTATE_CONSTANT_GS", OP_3DSTATE_CONSTANT_GS, F_LEN_VAR, R_RCS,
2116 D_BDW_PLUS, 0, 8, NULL},
2117
2118 {"3DSTATE_CONSTANT_PS", OP_3DSTATE_CONSTANT_PS, F_LEN_VAR, R_RCS,
2119 D_BDW_PLUS, 0, 8, NULL},
2120
2121 {"3DSTATE_SAMPLE_MASK", OP_3DSTATE_SAMPLE_MASK, F_LEN_VAR, R_RCS,
2122 D_ALL, 0, 8, NULL},
2123
2124 {"3DSTATE_CONSTANT_HS", OP_3DSTATE_CONSTANT_HS, F_LEN_VAR, R_RCS,
2125 D_BDW_PLUS, 0, 8, NULL},
2126
2127 {"3DSTATE_CONSTANT_DS", OP_3DSTATE_CONSTANT_DS, F_LEN_VAR, R_RCS,
2128 D_BDW_PLUS, 0, 8, NULL},
2129
2130 {"3DSTATE_HS", OP_3DSTATE_HS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2131
2132 {"3DSTATE_TE", OP_3DSTATE_TE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2133
2134 {"3DSTATE_DS", OP_3DSTATE_DS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2135
2136 {"3DSTATE_STREAMOUT", OP_3DSTATE_STREAMOUT, F_LEN_VAR, R_RCS,
2137 D_ALL, 0, 8, NULL},
2138
2139 {"3DSTATE_SBE", OP_3DSTATE_SBE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2140
2141 {"3DSTATE_PS", OP_3DSTATE_PS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2142
2143 {"3DSTATE_DRAWING_RECTANGLE", OP_3DSTATE_DRAWING_RECTANGLE, F_LEN_VAR,
2144 R_RCS, D_ALL, 0, 8, NULL},
2145
2146 {"3DSTATE_SAMPLER_PALETTE_LOAD0", OP_3DSTATE_SAMPLER_PALETTE_LOAD0,
2147 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2148
2149 {"3DSTATE_CHROMA_KEY", OP_3DSTATE_CHROMA_KEY, F_LEN_VAR, R_RCS, D_ALL,
2150 0, 8, NULL},
2151
2152 {"3DSTATE_DEPTH_BUFFER", OP_3DSTATE_DEPTH_BUFFER, F_LEN_VAR, R_RCS,
2153 D_ALL, ADDR_FIX_1(2), 8, NULL},
2154
2155 {"3DSTATE_POLY_STIPPLE_OFFSET", OP_3DSTATE_POLY_STIPPLE_OFFSET,
2156 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2157
2158 {"3DSTATE_POLY_STIPPLE_PATTERN", OP_3DSTATE_POLY_STIPPLE_PATTERN,
2159 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2160
2161 {"3DSTATE_LINE_STIPPLE", OP_3DSTATE_LINE_STIPPLE, F_LEN_VAR, R_RCS,
2162 D_ALL, 0, 8, NULL},
2163
2164 {"3DSTATE_AA_LINE_PARAMS", OP_3DSTATE_AA_LINE_PARAMS, F_LEN_VAR, R_RCS,
2165 D_ALL, 0, 8, NULL},
2166
2167 {"3DSTATE_GS_SVB_INDEX", OP_3DSTATE_GS_SVB_INDEX, F_LEN_VAR, R_RCS,
2168 D_ALL, 0, 8, NULL},
2169
2170 {"3DSTATE_SAMPLER_PALETTE_LOAD1", OP_3DSTATE_SAMPLER_PALETTE_LOAD1,
2171 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2172
2173 {"3DSTATE_MULTISAMPLE", OP_3DSTATE_MULTISAMPLE_BDW, F_LEN_VAR, R_RCS,
2174 D_BDW_PLUS, 0, 8, NULL},
2175
2176 {"3DSTATE_STENCIL_BUFFER", OP_3DSTATE_STENCIL_BUFFER, F_LEN_VAR, R_RCS,
2177 D_ALL, ADDR_FIX_1(2), 8, NULL},
2178
2179 {"3DSTATE_HIER_DEPTH_BUFFER", OP_3DSTATE_HIER_DEPTH_BUFFER, F_LEN_VAR,
2180 R_RCS, D_ALL, ADDR_FIX_1(2), 8, NULL},
2181
2182 {"3DSTATE_CLEAR_PARAMS", OP_3DSTATE_CLEAR_PARAMS, F_LEN_VAR,
2183 R_RCS, D_ALL, 0, 8, NULL},
2184
2185 {"3DSTATE_PUSH_CONSTANT_ALLOC_VS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_VS,
2186 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2187
2188 {"3DSTATE_PUSH_CONSTANT_ALLOC_HS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_HS,
2189 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2190
2191 {"3DSTATE_PUSH_CONSTANT_ALLOC_DS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_DS,
2192 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2193
2194 {"3DSTATE_PUSH_CONSTANT_ALLOC_GS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_GS,
2195 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2196
2197 {"3DSTATE_PUSH_CONSTANT_ALLOC_PS", OP_3DSTATE_PUSH_CONSTANT_ALLOC_PS,
2198 F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2199
2200 {"3DSTATE_MONOFILTER_SIZE", OP_3DSTATE_MONOFILTER_SIZE, F_LEN_VAR,
2201 R_RCS, D_ALL, 0, 8, NULL},
2202
2203 {"3DSTATE_SO_DECL_LIST", OP_3DSTATE_SO_DECL_LIST, F_LEN_VAR, R_RCS,
2204 D_ALL, 0, 9, NULL},
2205
2206 {"3DSTATE_SO_BUFFER", OP_3DSTATE_SO_BUFFER, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2207 ADDR_FIX_2(2, 4), 8, NULL},
2208
2209 {"3DSTATE_BINDING_TABLE_POOL_ALLOC",
2210 OP_3DSTATE_BINDING_TABLE_POOL_ALLOC,
2211 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2212
2213 {"3DSTATE_GATHER_POOL_ALLOC", OP_3DSTATE_GATHER_POOL_ALLOC,
2214 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2215
2216 {"3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC",
2217 OP_3DSTATE_DX9_CONSTANT_BUFFER_POOL_ALLOC,
2218 F_LEN_VAR, R_RCS, D_BDW_PLUS, ADDR_FIX_1(1), 8, NULL},
2219
2220 {"3DSTATE_SAMPLE_PATTERN", OP_3DSTATE_SAMPLE_PATTERN, F_LEN_VAR, R_RCS,
2221 D_BDW_PLUS, 0, 8, NULL},
2222
2223 {"PIPE_CONTROL", OP_PIPE_CONTROL, F_LEN_VAR, R_RCS, D_ALL,
2224 ADDR_FIX_1(2), 8, cmd_handler_pipe_control},
2225
2226 {"3DPRIMITIVE", OP_3DPRIMITIVE, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2227
2228 {"PIPELINE_SELECT", OP_PIPELINE_SELECT, F_LEN_CONST, R_RCS, D_ALL, 0,
2229 1, NULL},
2230
2231 {"STATE_PREFETCH", OP_STATE_PREFETCH, F_LEN_VAR, R_RCS, D_ALL,
2232 ADDR_FIX_1(1), 8, NULL},
2233
2234 {"STATE_SIP", OP_STATE_SIP, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2235
2236 {"STATE_BASE_ADDRESS", OP_STATE_BASE_ADDRESS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2237 ADDR_FIX_5(1, 3, 4, 5, 6), 8, NULL},
2238
2239 {"OP_3D_MEDIA_0_1_4", OP_3D_MEDIA_0_1_4, F_LEN_VAR, R_RCS, D_ALL,
2240 ADDR_FIX_1(1), 8, NULL},
2241
2242 {"3DSTATE_VS", OP_3DSTATE_VS, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2243
2244 {"3DSTATE_SF", OP_3DSTATE_SF, F_LEN_VAR, R_RCS, D_ALL, 0, 8, NULL},
2245
2246 {"3DSTATE_CONSTANT_VS", OP_3DSTATE_CONSTANT_VS, F_LEN_VAR, R_RCS, D_BDW_PLUS,
2247 0, 8, NULL},
2248
2249 {"3DSTATE_COMPONENT_PACKING", OP_3DSTATE_COMPONENT_PACKING, F_LEN_VAR, R_RCS,
2250 D_SKL_PLUS, 0, 8, NULL},
2251
2252 {"MEDIA_INTERFACE_DESCRIPTOR_LOAD", OP_MEDIA_INTERFACE_DESCRIPTOR_LOAD,
2253 F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2254
2255 {"MEDIA_GATEWAY_STATE", OP_MEDIA_GATEWAY_STATE, F_LEN_VAR, R_RCS, D_ALL,
2256 0, 16, NULL},
2257
2258 {"MEDIA_STATE_FLUSH", OP_MEDIA_STATE_FLUSH, F_LEN_VAR, R_RCS, D_ALL,
2259 0, 16, NULL},
2260
2261 {"MEDIA_OBJECT", OP_MEDIA_OBJECT, F_LEN_VAR, R_RCS, D_ALL, 0, 16, NULL},
2262
2263 {"MEDIA_CURBE_LOAD", OP_MEDIA_CURBE_LOAD, F_LEN_VAR, R_RCS, D_ALL,
2264 0, 16, NULL},
2265
2266 {"MEDIA_OBJECT_PRT", OP_MEDIA_OBJECT_PRT, F_LEN_VAR, R_RCS, D_ALL,
2267 0, 16, NULL},
2268
2269 {"MEDIA_OBJECT_WALKER", OP_MEDIA_OBJECT_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2270 0, 16, NULL},
2271
2272 {"GPGPU_WALKER", OP_GPGPU_WALKER, F_LEN_VAR, R_RCS, D_ALL,
2273 0, 8, NULL},
2274
2275 {"MEDIA_VFE_STATE", OP_MEDIA_VFE_STATE, F_LEN_VAR, R_RCS, D_ALL, 0, 16,
2276 NULL},
2277
2278 {"3DSTATE_VF_STATISTICS_GM45", OP_3DSTATE_VF_STATISTICS_GM45,
2279 F_LEN_CONST, R_ALL, D_ALL, 0, 1, NULL},
2280
2281 {"MFX_PIPE_MODE_SELECT", OP_MFX_PIPE_MODE_SELECT, F_LEN_VAR,
2282 R_VCS, D_ALL, 0, 12, NULL},
2283
2284 {"MFX_SURFACE_STATE", OP_MFX_SURFACE_STATE, F_LEN_VAR,
2285 R_VCS, D_ALL, 0, 12, NULL},
2286
2287 {"MFX_PIPE_BUF_ADDR_STATE", OP_MFX_PIPE_BUF_ADDR_STATE, F_LEN_VAR,
2288 R_VCS, D_BDW_PLUS, 0, 12, NULL},
2289
2290 {"MFX_IND_OBJ_BASE_ADDR_STATE", OP_MFX_IND_OBJ_BASE_ADDR_STATE,
2291 F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2292
2293 {"MFX_BSP_BUF_BASE_ADDR_STATE", OP_MFX_BSP_BUF_BASE_ADDR_STATE,
2294 F_LEN_VAR, R_VCS, D_BDW_PLUS, ADDR_FIX_3(1, 3, 5), 12, NULL},
2295
2296 {"OP_2_0_0_5", OP_2_0_0_5, F_LEN_VAR, R_VCS, D_BDW_PLUS, 0, 12, NULL},
2297
2298 {"MFX_STATE_POINTER", OP_MFX_STATE_POINTER, F_LEN_VAR,
2299 R_VCS, D_ALL, 0, 12, NULL},
2300
2301 {"MFX_QM_STATE", OP_MFX_QM_STATE, F_LEN_VAR,
2302 R_VCS, D_ALL, 0, 12, NULL},
2303
2304 {"MFX_FQM_STATE", OP_MFX_FQM_STATE, F_LEN_VAR,
2305 R_VCS, D_ALL, 0, 12, NULL},
2306
2307 {"MFX_PAK_INSERT_OBJECT", OP_MFX_PAK_INSERT_OBJECT, F_LEN_VAR,
2308 R_VCS, D_ALL, 0, 12, NULL},
2309
2310 {"MFX_STITCH_OBJECT", OP_MFX_STITCH_OBJECT, F_LEN_VAR,
2311 R_VCS, D_ALL, 0, 12, NULL},
2312
2313 {"MFD_IT_OBJECT", OP_MFD_IT_OBJECT, F_LEN_VAR,
2314 R_VCS, D_ALL, 0, 12, NULL},
2315
2316 {"MFX_WAIT", OP_MFX_WAIT, F_LEN_VAR,
2317 R_VCS, D_ALL, 0, 6, NULL},
2318
2319 {"MFX_AVC_IMG_STATE", OP_MFX_AVC_IMG_STATE, F_LEN_VAR,
2320 R_VCS, D_ALL, 0, 12, NULL},
2321
2322 {"MFX_AVC_QM_STATE", OP_MFX_AVC_QM_STATE, F_LEN_VAR,
2323 R_VCS, D_ALL, 0, 12, NULL},
2324
2325 {"MFX_AVC_DIRECTMODE_STATE", OP_MFX_AVC_DIRECTMODE_STATE, F_LEN_VAR,
2326 R_VCS, D_ALL, 0, 12, NULL},
2327
2328 {"MFX_AVC_SLICE_STATE", OP_MFX_AVC_SLICE_STATE, F_LEN_VAR,
2329 R_VCS, D_ALL, 0, 12, NULL},
2330
2331 {"MFX_AVC_REF_IDX_STATE", OP_MFX_AVC_REF_IDX_STATE, F_LEN_VAR,
2332 R_VCS, D_ALL, 0, 12, NULL},
2333
2334 {"MFX_AVC_WEIGHTOFFSET_STATE", OP_MFX_AVC_WEIGHTOFFSET_STATE, F_LEN_VAR,
2335 R_VCS, D_ALL, 0, 12, NULL},
2336
2337 {"MFD_AVC_PICID_STATE", OP_MFD_AVC_PICID_STATE, F_LEN_VAR,
2338 R_VCS, D_ALL, 0, 12, NULL},
2339 {"MFD_AVC_DPB_STATE", OP_MFD_AVC_DPB_STATE, F_LEN_VAR,
2340 R_VCS, D_ALL, 0, 12, NULL},
2341
2342 {"MFD_AVC_BSD_OBJECT", OP_MFD_AVC_BSD_OBJECT, F_LEN_VAR,
2343 R_VCS, D_ALL, 0, 12, NULL},
2344
2345 {"MFD_AVC_SLICEADDR", OP_MFD_AVC_SLICEADDR, F_LEN_VAR,
2346 R_VCS, D_ALL, ADDR_FIX_1(2), 12, NULL},
2347
2348 {"MFC_AVC_PAK_OBJECT", OP_MFC_AVC_PAK_OBJECT, F_LEN_VAR,
2349 R_VCS, D_ALL, 0, 12, NULL},
2350
2351 {"MFX_VC1_PRED_PIPE_STATE", OP_MFX_VC1_PRED_PIPE_STATE, F_LEN_VAR,
2352 R_VCS, D_ALL, 0, 12, NULL},
2353
2354 {"MFX_VC1_DIRECTMODE_STATE", OP_MFX_VC1_DIRECTMODE_STATE, F_LEN_VAR,
2355 R_VCS, D_ALL, 0, 12, NULL},
2356
2357 {"MFD_VC1_SHORT_PIC_STATE", OP_MFD_VC1_SHORT_PIC_STATE, F_LEN_VAR,
2358 R_VCS, D_ALL, 0, 12, NULL},
2359
2360 {"MFD_VC1_LONG_PIC_STATE", OP_MFD_VC1_LONG_PIC_STATE, F_LEN_VAR,
2361 R_VCS, D_ALL, 0, 12, NULL},
2362
2363 {"MFD_VC1_BSD_OBJECT", OP_MFD_VC1_BSD_OBJECT, F_LEN_VAR,
2364 R_VCS, D_ALL, 0, 12, NULL},
2365
2366 {"MFC_MPEG2_SLICEGROUP_STATE", OP_MFC_MPEG2_SLICEGROUP_STATE, F_LEN_VAR,
2367 R_VCS, D_ALL, 0, 12, NULL},
2368
2369 {"MFC_MPEG2_PAK_OBJECT", OP_MFC_MPEG2_PAK_OBJECT, F_LEN_VAR,
2370 R_VCS, D_ALL, 0, 12, NULL},
2371
2372 {"MFX_MPEG2_PIC_STATE", OP_MFX_MPEG2_PIC_STATE, F_LEN_VAR,
2373 R_VCS, D_ALL, 0, 12, NULL},
2374
2375 {"MFX_MPEG2_QM_STATE", OP_MFX_MPEG2_QM_STATE, F_LEN_VAR,
2376 R_VCS, D_ALL, 0, 12, NULL},
2377
2378 {"MFD_MPEG2_BSD_OBJECT", OP_MFD_MPEG2_BSD_OBJECT, F_LEN_VAR,
2379 R_VCS, D_ALL, 0, 12, NULL},
2380
2381 {"MFX_2_6_0_0", OP_MFX_2_6_0_0, F_LEN_VAR, R_VCS, D_ALL,
2382 0, 16, NULL},
2383
2384 {"MFX_2_6_0_9", OP_MFX_2_6_0_9, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2385
2386 {"MFX_2_6_0_8", OP_MFX_2_6_0_8, F_LEN_VAR, R_VCS, D_ALL, 0, 16, NULL},
2387
2388 {"MFX_JPEG_PIC_STATE", OP_MFX_JPEG_PIC_STATE, F_LEN_VAR,
2389 R_VCS, D_ALL, 0, 12, NULL},
2390
2391 {"MFX_JPEG_HUFF_TABLE_STATE", OP_MFX_JPEG_HUFF_TABLE_STATE, F_LEN_VAR,
2392 R_VCS, D_ALL, 0, 12, NULL},
2393
2394 {"MFD_JPEG_BSD_OBJECT", OP_MFD_JPEG_BSD_OBJECT, F_LEN_VAR,
2395 R_VCS, D_ALL, 0, 12, NULL},
2396
2397 {"VEBOX_STATE", OP_VEB_STATE, F_LEN_VAR, R_VECS, D_ALL, 0, 12, NULL},
2398
2399 {"VEBOX_SURFACE_STATE", OP_VEB_SURFACE_STATE, F_LEN_VAR, R_VECS, D_ALL,
2400 0, 12, NULL},
2401
2402 {"VEB_DI_IECP", OP_VEB_DNDI_IECP_STATE, F_LEN_VAR, R_VECS, D_BDW_PLUS,
2403 0, 20, NULL},
2404};
2405
2406static void add_cmd_entry(struct intel_gvt *gvt, struct cmd_entry *e)
2407{
2408 hash_add(gvt->cmd_table, &e->hlist, e->info->opcode);
2409}
2410
2411#define GVT_MAX_CMD_LENGTH 20 /* In Dword */
2412
2413static void trace_cs_command(struct parser_exec_state *s,
2414 cycles_t cost_pre_cmd_handler, cycles_t cost_cmd_handler)
2415{
2416 /* This buffer is used by ftrace to store all commands copied from
2417 * guest gma space. Sometimes commands can cross pages, this should
2418 * not be handled in ftrace logic. So this is just used as a
2419 * 'bounce buffer'
2420 */
2421 u32 cmd_trace_buf[GVT_MAX_CMD_LENGTH];
2422 int i;
2423 u32 cmd_len = cmd_length(s);
2424 /* The chosen value of GVT_MAX_CMD_LENGTH are just based on
2425 * following two considerations:
2426 * 1) From observation, most common ring commands is not that long.
2427 * But there are execeptions. So it indeed makes sence to observe
2428 * longer commands.
2429 * 2) From the performance and debugging point of view, dumping all
2430 * contents of very commands is not necessary.
2431 * We mgith shrink GVT_MAX_CMD_LENGTH or remove this trace event in
2432 * future for performance considerations.
2433 */
2434 if (unlikely(cmd_len > GVT_MAX_CMD_LENGTH)) {
2435 gvt_dbg_cmd("cmd length exceed tracing limitation!\n");
2436 cmd_len = GVT_MAX_CMD_LENGTH;
2437 }
2438
2439 for (i = 0; i < cmd_len; i++)
2440 cmd_trace_buf[i] = cmd_val(s, i);
2441
2442 trace_gvt_command(s->vgpu->id, s->ring_id, s->ip_gma, cmd_trace_buf,
2443 cmd_len, s->buf_type == RING_BUFFER_INSTRUCTION,
2444 cost_pre_cmd_handler, cost_cmd_handler);
2445}
2446
2447/* call the cmd handler, and advance ip */
2448static int cmd_parser_exec(struct parser_exec_state *s)
2449{
2450 struct cmd_info *info;
2451 u32 cmd;
2452 int ret = 0;
2453 cycles_t t0, t1, t2;
2454 struct parser_exec_state s_before_advance_custom;
2455
2456 t0 = get_cycles();
2457
2458 cmd = cmd_val(s, 0);
2459
2460 info = get_cmd_info(s->vgpu->gvt, cmd, s->ring_id);
2461 if (info == NULL) {
2462 gvt_err("unknown cmd 0x%x, opcode=0x%x\n",
2463 cmd, get_opcode(cmd, s->ring_id));
2464 return -EINVAL;
2465 }
2466
2467 gvt_dbg_cmd("%s\n", info->name);
2468
2469 s->info = info;
2470
2471 t1 = get_cycles();
2472
2473 memcpy(&s_before_advance_custom, s, sizeof(struct parser_exec_state));
2474
2475 if (info->handler) {
2476 ret = info->handler(s);
2477 if (ret < 0) {
2478 gvt_err("%s handler error\n", info->name);
2479 return ret;
2480 }
2481 }
2482 t2 = get_cycles();
2483
2484 trace_cs_command(&s_before_advance_custom, t1 - t0, t2 - t1);
2485
2486 if (!(info->flag & F_IP_ADVANCE_CUSTOM)) {
2487 ret = cmd_advance_default(s);
2488 if (ret) {
2489 gvt_err("%s IP advance error\n", info->name);
2490 return ret;
2491 }
2492 }
2493 return 0;
2494}
2495
2496static inline bool gma_out_of_range(unsigned long gma,
2497 unsigned long gma_head, unsigned int gma_tail)
2498{
2499 if (gma_tail >= gma_head)
2500 return (gma < gma_head) || (gma > gma_tail);
2501 else
2502 return (gma > gma_tail) && (gma < gma_head);
2503}
2504
2505static int command_scan(struct parser_exec_state *s,
2506 unsigned long rb_head, unsigned long rb_tail,
2507 unsigned long rb_start, unsigned long rb_len)
2508{
2509
2510 unsigned long gma_head, gma_tail, gma_bottom;
2511 int ret = 0;
2512
2513 gma_head = rb_start + rb_head;
2514 gma_tail = rb_start + rb_tail;
2515 gma_bottom = rb_start + rb_len;
2516
2517 gvt_dbg_cmd("scan_start: start=%lx end=%lx\n", gma_head, gma_tail);
2518
2519 while (s->ip_gma != gma_tail) {
2520 if (s->buf_type == RING_BUFFER_INSTRUCTION) {
2521 if (!(s->ip_gma >= rb_start) ||
2522 !(s->ip_gma < gma_bottom)) {
2523 gvt_err("ip_gma %lx out of ring scope."
2524 "(base:0x%lx, bottom: 0x%lx)\n",
2525 s->ip_gma, rb_start,
2526 gma_bottom);
2527 parser_exec_state_dump(s);
2528 return -EINVAL;
2529 }
2530 if (gma_out_of_range(s->ip_gma, gma_head, gma_tail)) {
2531 gvt_err("ip_gma %lx out of range."
2532 "base 0x%lx head 0x%lx tail 0x%lx\n",
2533 s->ip_gma, rb_start,
2534 rb_head, rb_tail);
2535 parser_exec_state_dump(s);
2536 break;
2537 }
2538 }
2539 ret = cmd_parser_exec(s);
2540 if (ret) {
2541 gvt_err("cmd parser error\n");
2542 parser_exec_state_dump(s);
2543 break;
2544 }
2545 }
2546
2547 gvt_dbg_cmd("scan_end\n");
2548
2549 return ret;
2550}
2551
2552static int scan_workload(struct intel_vgpu_workload *workload)
2553{
2554 unsigned long gma_head, gma_tail, gma_bottom;
2555 struct parser_exec_state s;
2556 int ret = 0;
2557
2558 /* ring base is page aligned */
2559 if (WARN_ON(!IS_ALIGNED(workload->rb_start, GTT_PAGE_SIZE)))
2560 return -EINVAL;
2561
2562 gma_head = workload->rb_start + workload->rb_head;
2563 gma_tail = workload->rb_start + workload->rb_tail;
2564 gma_bottom = workload->rb_start + _RING_CTL_BUF_SIZE(workload->rb_ctl);
2565
2566 s.buf_type = RING_BUFFER_INSTRUCTION;
2567 s.buf_addr_type = GTT_BUFFER;
2568 s.vgpu = workload->vgpu;
2569 s.ring_id = workload->ring_id;
2570 s.ring_start = workload->rb_start;
2571 s.ring_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2572 s.ring_head = gma_head;
2573 s.ring_tail = gma_tail;
2574 s.rb_va = workload->shadow_ring_buffer_va;
2575 s.workload = workload;
2576
Pei Zhang0aaee4c2016-11-16 19:05:50 +08002577 if ((bypass_scan_mask & (1 << workload->ring_id)) ||
2578 gma_head == gma_tail)
Zhi Wangbe1da702016-05-03 18:26:57 -04002579 return 0;
2580
2581 ret = ip_gma_set(&s, gma_head);
2582 if (ret)
2583 goto out;
2584
2585 ret = command_scan(&s, workload->rb_head, workload->rb_tail,
2586 workload->rb_start, _RING_CTL_BUF_SIZE(workload->rb_ctl));
2587
2588out:
2589 return ret;
2590}
2591
2592static int scan_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2593{
2594
2595 unsigned long gma_head, gma_tail, gma_bottom, ring_size, ring_tail;
2596 struct parser_exec_state s;
2597 int ret = 0;
2598
2599 /* ring base is page aligned */
2600 if (WARN_ON(!IS_ALIGNED(wa_ctx->indirect_ctx.guest_gma, GTT_PAGE_SIZE)))
2601 return -EINVAL;
2602
2603 ring_tail = wa_ctx->indirect_ctx.size + 3 * sizeof(uint32_t);
2604 ring_size = round_up(wa_ctx->indirect_ctx.size + CACHELINE_BYTES,
2605 PAGE_SIZE);
2606 gma_head = wa_ctx->indirect_ctx.guest_gma;
2607 gma_tail = wa_ctx->indirect_ctx.guest_gma + ring_tail;
2608 gma_bottom = wa_ctx->indirect_ctx.guest_gma + ring_size;
2609
2610 s.buf_type = RING_BUFFER_INSTRUCTION;
2611 s.buf_addr_type = GTT_BUFFER;
2612 s.vgpu = wa_ctx->workload->vgpu;
2613 s.ring_id = wa_ctx->workload->ring_id;
2614 s.ring_start = wa_ctx->indirect_ctx.guest_gma;
2615 s.ring_size = ring_size;
2616 s.ring_head = gma_head;
2617 s.ring_tail = gma_tail;
2618 s.rb_va = wa_ctx->indirect_ctx.shadow_va;
2619 s.workload = wa_ctx->workload;
2620
2621 ret = ip_gma_set(&s, gma_head);
2622 if (ret)
2623 goto out;
2624
2625 ret = command_scan(&s, 0, ring_tail,
2626 wa_ctx->indirect_ctx.guest_gma, ring_size);
2627out:
2628 return ret;
2629}
2630
2631static int shadow_workload_ring_buffer(struct intel_vgpu_workload *workload)
2632{
2633 struct intel_vgpu *vgpu = workload->vgpu;
2634 int ring_id = workload->ring_id;
2635 struct i915_gem_context *shadow_ctx = vgpu->shadow_ctx;
2636 struct intel_ring *ring = shadow_ctx->engine[ring_id].ring;
2637 unsigned long gma_head, gma_tail, gma_top, guest_rb_size;
2638 unsigned int copy_len = 0;
2639 int ret;
2640
2641 guest_rb_size = _RING_CTL_BUF_SIZE(workload->rb_ctl);
2642
2643 /* calculate workload ring buffer size */
2644 workload->rb_len = (workload->rb_tail + guest_rb_size -
2645 workload->rb_head) % guest_rb_size;
2646
2647 gma_head = workload->rb_start + workload->rb_head;
2648 gma_tail = workload->rb_start + workload->rb_tail;
2649 gma_top = workload->rb_start + guest_rb_size;
2650
2651 /* allocate shadow ring buffer */
2652 ret = intel_ring_begin(workload->req, workload->rb_len / 4);
2653 if (ret)
2654 return ret;
2655
2656 /* get shadow ring buffer va */
2657 workload->shadow_ring_buffer_va = ring->vaddr + ring->tail;
2658
2659 /* head > tail --> copy head <-> top */
2660 if (gma_head > gma_tail) {
2661 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
2662 gma_head, gma_top,
2663 workload->shadow_ring_buffer_va);
2664 if (ret) {
2665 gvt_err("fail to copy guest ring buffer\n");
2666 return ret;
2667 }
2668 copy_len = gma_top - gma_head;
2669 gma_head = workload->rb_start;
2670 }
2671
2672 /* copy head or start <-> tail */
2673 ret = copy_gma_to_hva(vgpu, vgpu->gtt.ggtt_mm,
2674 gma_head, gma_tail,
2675 workload->shadow_ring_buffer_va + copy_len);
2676 if (ret) {
2677 gvt_err("fail to copy guest ring buffer\n");
2678 return ret;
2679 }
2680 ring->tail += workload->rb_len;
2681 intel_ring_advance(ring);
2682 return 0;
2683}
2684
2685int intel_gvt_scan_and_shadow_workload(struct intel_vgpu_workload *workload)
2686{
2687 int ret;
2688
2689 ret = shadow_workload_ring_buffer(workload);
2690 if (ret) {
2691 gvt_err("fail to shadow workload ring_buffer\n");
2692 return ret;
2693 }
2694
2695 ret = scan_workload(workload);
2696 if (ret) {
2697 gvt_err("scan workload error\n");
2698 return ret;
2699 }
2700 return 0;
2701}
2702
2703static int shadow_indirect_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2704{
Zhi Wangbe1da702016-05-03 18:26:57 -04002705 int ctx_size = wa_ctx->indirect_ctx.size;
2706 unsigned long guest_gma = wa_ctx->indirect_ctx.guest_gma;
Chris Wilson894cf7d2016-10-19 11:11:38 +01002707 struct drm_i915_gem_object *obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04002708 int ret = 0;
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002709 void *map;
Zhi Wangbe1da702016-05-03 18:26:57 -04002710
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002711 obj = i915_gem_object_create(wa_ctx->workload->vgpu->gvt->dev_priv,
Chris Wilson894cf7d2016-10-19 11:11:38 +01002712 roundup(ctx_size + CACHELINE_BYTES,
2713 PAGE_SIZE));
2714 if (IS_ERR(obj))
2715 return PTR_ERR(obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04002716
Zhi Wangbe1da702016-05-03 18:26:57 -04002717 /* get the va of the shadow batch buffer */
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002718 map = i915_gem_object_pin_map(obj, I915_MAP_WB);
2719 if (IS_ERR(map)) {
Zhi Wangbe1da702016-05-03 18:26:57 -04002720 gvt_err("failed to vmap shadow indirect ctx\n");
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002721 ret = PTR_ERR(map);
2722 goto put_obj;
Zhi Wangbe1da702016-05-03 18:26:57 -04002723 }
2724
Chris Wilson894cf7d2016-10-19 11:11:38 +01002725 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Zhi Wangbe1da702016-05-03 18:26:57 -04002726 if (ret) {
2727 gvt_err("failed to set shadow indirect ctx to CPU\n");
2728 goto unmap_src;
2729 }
2730
Zhi Wangbe1da702016-05-03 18:26:57 -04002731 ret = copy_gma_to_hva(wa_ctx->workload->vgpu,
2732 wa_ctx->workload->vgpu->gtt.ggtt_mm,
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002733 guest_gma, guest_gma + ctx_size,
2734 map);
Zhi Wangbe1da702016-05-03 18:26:57 -04002735 if (ret) {
2736 gvt_err("fail to copy guest indirect ctx\n");
Chris Wilson894cf7d2016-10-19 11:11:38 +01002737 goto unmap_src;
Zhi Wangbe1da702016-05-03 18:26:57 -04002738 }
2739
Chris Wilson894cf7d2016-10-19 11:11:38 +01002740 wa_ctx->indirect_ctx.obj = obj;
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002741 wa_ctx->indirect_ctx.shadow_va = map;
Zhi Wangbe1da702016-05-03 18:26:57 -04002742 return 0;
2743
2744unmap_src:
Chris Wilsonbcd0aed2016-10-19 11:11:45 +01002745 i915_gem_object_unpin_map(obj);
Chris Wilson894cf7d2016-10-19 11:11:38 +01002746put_obj:
2747 i915_gem_object_put(wa_ctx->indirect_ctx.obj);
Zhi Wangbe1da702016-05-03 18:26:57 -04002748 return ret;
2749}
2750
2751static int combine_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2752{
2753 uint32_t per_ctx_start[CACHELINE_DWORDS] = {0};
2754 unsigned char *bb_start_sva;
2755
2756 per_ctx_start[0] = 0x18800001;
2757 per_ctx_start[1] = wa_ctx->per_ctx.guest_gma;
2758
2759 bb_start_sva = (unsigned char *)wa_ctx->indirect_ctx.shadow_va +
2760 wa_ctx->indirect_ctx.size;
2761
2762 memcpy(bb_start_sva, per_ctx_start, CACHELINE_BYTES);
2763
2764 return 0;
2765}
2766
2767int intel_gvt_scan_and_shadow_wa_ctx(struct intel_shadow_wa_ctx *wa_ctx)
2768{
2769 int ret;
2770
2771 if (wa_ctx->indirect_ctx.size == 0)
2772 return 0;
2773
2774 ret = shadow_indirect_ctx(wa_ctx);
2775 if (ret) {
2776 gvt_err("fail to shadow indirect ctx\n");
2777 return ret;
2778 }
2779
2780 combine_wa_ctx(wa_ctx);
2781
2782 ret = scan_wa_ctx(wa_ctx);
2783 if (ret) {
2784 gvt_err("scan wa ctx error\n");
2785 return ret;
2786 }
2787
2788 return 0;
2789}
2790
2791static struct cmd_info *find_cmd_entry_any_ring(struct intel_gvt *gvt,
2792 unsigned int opcode, int rings)
2793{
2794 struct cmd_info *info = NULL;
2795 unsigned int ring;
2796
2797 for_each_set_bit(ring, (unsigned long *)&rings, I915_NUM_ENGINES) {
2798 info = find_cmd_entry(gvt, opcode, ring);
2799 if (info)
2800 break;
2801 }
2802 return info;
2803}
2804
2805static int init_cmd_table(struct intel_gvt *gvt)
2806{
2807 int i;
2808 struct cmd_entry *e;
2809 struct cmd_info *info;
2810 unsigned int gen_type;
2811
2812 gen_type = intel_gvt_get_device_type(gvt);
2813
2814 for (i = 0; i < ARRAY_SIZE(cmd_info); i++) {
2815 if (!(cmd_info[i].devices & gen_type))
2816 continue;
2817
2818 e = kzalloc(sizeof(*e), GFP_KERNEL);
2819 if (!e)
2820 return -ENOMEM;
2821
2822 e->info = &cmd_info[i];
2823 info = find_cmd_entry_any_ring(gvt,
2824 e->info->opcode, e->info->rings);
2825 if (info) {
2826 gvt_err("%s %s duplicated\n", e->info->name,
2827 info->name);
2828 return -EEXIST;
2829 }
2830
2831 INIT_HLIST_NODE(&e->hlist);
2832 add_cmd_entry(gvt, e);
2833 gvt_dbg_cmd("add %-30s op %04x flag %x devs %02x rings %02x\n",
2834 e->info->name, e->info->opcode, e->info->flag,
2835 e->info->devices, e->info->rings);
2836 }
2837 return 0;
2838}
2839
2840static void clean_cmd_table(struct intel_gvt *gvt)
2841{
2842 struct hlist_node *tmp;
2843 struct cmd_entry *e;
2844 int i;
2845
2846 hash_for_each_safe(gvt->cmd_table, i, tmp, e, hlist)
2847 kfree(e);
2848
2849 hash_init(gvt->cmd_table);
2850}
2851
2852void intel_gvt_clean_cmd_parser(struct intel_gvt *gvt)
2853{
2854 clean_cmd_table(gvt);
2855}
2856
2857int intel_gvt_init_cmd_parser(struct intel_gvt *gvt)
2858{
2859 int ret;
2860
2861 ret = init_cmd_table(gvt);
2862 if (ret) {
2863 intel_gvt_clean_cmd_parser(gvt);
2864 return ret;
2865 }
2866 return 0;
2867}