blob: a9615ba2031964846213e4ed2891646367f10805 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Damien Lespiauda2078c2013-02-13 15:27:27 +000055static void gen9_init_clock_gating(struct drm_device *dev)
56{
Damien Lespiauacd5c342014-03-26 16:55:46 +000057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Damien Lespiau77719d22015-02-09 19:33:13 +000059 /* WaEnableLbsSlaRetryTimerDecrement:skl */
60 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
61 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
Nick Hoath6381b552015-07-14 14:41:15 +010062
63 /* WaDisableKillLogic:bxt,skl */
64 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
65 ECOCHK_DIS_TLB);
Damien Lespiau77719d22015-02-09 19:33:13 +000066}
Damien Lespiau91e41d12014-03-26 17:42:50 +000067
Damien Lespiau45db2192015-02-09 19:33:09 +000068static void skl_init_clock_gating(struct drm_device *dev)
Damien Lespiauda2078c2013-02-13 15:27:27 +000069{
Damien Lespiauacd5c342014-03-26 16:55:46 +000070 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau3ca5da42014-03-26 18:18:01 +000071
Damien Lespiau77719d22015-02-09 19:33:13 +000072 gen9_init_clock_gating(dev);
73
Damien Lespiau2caa3b22015-02-09 19:33:20 +000074 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
Damien Lespiau81e231a2015-02-09 19:33:19 +000075 /* WaDisableHDCInvalidation:skl */
76 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
77 BDW_DISABLE_HDC_INVALIDATION);
78
Damien Lespiau2caa3b22015-02-09 19:33:20 +000079 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
80 I915_WRITE(FF_SLICE_CS_CHICKEN2,
Damien Lespiauf1d3d342015-05-06 14:36:27 +010081 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
Damien Lespiau2caa3b22015-02-09 19:33:20 +000082 }
Damien Lespiau81e231a2015-02-09 19:33:19 +000083
Arun Siluverya4106a72015-07-14 15:01:29 +010084 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
85 * involving this register should also be added to WA batch as required.
86 */
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +000087 if (INTEL_REVID(dev) <= SKL_REVID_E0)
88 /* WaDisableLSQCROPERFforOCL:skl */
89 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
90 GEN8_LQSC_RO_PERF_DIS);
Arun Siluvery245d9662015-08-03 20:24:56 +010091
92 /* WaEnableGapsTsvCreditFix:skl */
93 if (IS_SKYLAKE(dev) && (INTEL_REVID(dev) >= SKL_REVID_C0)) {
94 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
95 GEN9_GAPS_TSV_CREDIT_DISABLE));
96 }
Damien Lespiauda2078c2013-02-13 15:27:27 +000097}
98
Imre Deaka82abe42015-03-27 14:00:04 +020099static void bxt_init_clock_gating(struct drm_device *dev)
100{
Imre Deak32608ca2015-03-11 11:10:27 +0200101 struct drm_i915_private *dev_priv = dev->dev_private;
102
Imre Deaka82abe42015-03-27 14:00:04 +0200103 gen9_init_clock_gating(dev);
Imre Deak32608ca2015-03-11 11:10:27 +0200104
Nick Hoatha7546152015-06-29 14:07:32 +0100105 /* WaDisableSDEUnitClockGating:bxt */
106 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
107 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
108
Imre Deak32608ca2015-03-11 11:10:27 +0200109 /*
110 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200111 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200112 */
Imre Deak32608ca2015-03-11 11:10:27 +0200113 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200114 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deak32608ca2015-03-11 11:10:27 +0200115
Arun Siluveryaa66c502015-09-25 14:33:40 +0100116 /* WaStoreMultiplePTEenable:bxt */
117 /* This is a requirement according to Hardware specification */
118 if (INTEL_REVID(dev) == BXT_REVID_A0)
Nick Hoatha7546152015-06-29 14:07:32 +0100119 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
Arun Siluvery5b88aba2015-09-08 10:31:49 +0100120
121 /* WaSetClckGatingDisableMedia:bxt */
122 if (INTEL_REVID(dev) == BXT_REVID_A0) {
123 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
124 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
125 }
Imre Deaka82abe42015-03-27 14:00:04 +0200126}
127
Daniel Vetterc921aba2012-04-26 23:28:17 +0200128static void i915_pineview_get_mem_freq(struct drm_device *dev)
129{
Jani Nikula50227e12014-03-31 14:27:21 +0300130 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200131 u32 tmp;
132
133 tmp = I915_READ(CLKCFG);
134
135 switch (tmp & CLKCFG_FSB_MASK) {
136 case CLKCFG_FSB_533:
137 dev_priv->fsb_freq = 533; /* 133*4 */
138 break;
139 case CLKCFG_FSB_800:
140 dev_priv->fsb_freq = 800; /* 200*4 */
141 break;
142 case CLKCFG_FSB_667:
143 dev_priv->fsb_freq = 667; /* 167*4 */
144 break;
145 case CLKCFG_FSB_400:
146 dev_priv->fsb_freq = 400; /* 100*4 */
147 break;
148 }
149
150 switch (tmp & CLKCFG_MEM_MASK) {
151 case CLKCFG_MEM_533:
152 dev_priv->mem_freq = 533;
153 break;
154 case CLKCFG_MEM_667:
155 dev_priv->mem_freq = 667;
156 break;
157 case CLKCFG_MEM_800:
158 dev_priv->mem_freq = 800;
159 break;
160 }
161
162 /* detect pineview DDR3 setting */
163 tmp = I915_READ(CSHRDDR3CTL);
164 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
165}
166
167static void i915_ironlake_get_mem_freq(struct drm_device *dev)
168{
Jani Nikula50227e12014-03-31 14:27:21 +0300169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200170 u16 ddrpll, csipll;
171
172 ddrpll = I915_READ16(DDRMPLL1);
173 csipll = I915_READ16(CSIPLL0);
174
175 switch (ddrpll & 0xff) {
176 case 0xc:
177 dev_priv->mem_freq = 800;
178 break;
179 case 0x10:
180 dev_priv->mem_freq = 1066;
181 break;
182 case 0x14:
183 dev_priv->mem_freq = 1333;
184 break;
185 case 0x18:
186 dev_priv->mem_freq = 1600;
187 break;
188 default:
189 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
190 ddrpll & 0xff);
191 dev_priv->mem_freq = 0;
192 break;
193 }
194
Daniel Vetter20e4d402012-08-08 23:35:39 +0200195 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200196
197 switch (csipll & 0x3ff) {
198 case 0x00c:
199 dev_priv->fsb_freq = 3200;
200 break;
201 case 0x00e:
202 dev_priv->fsb_freq = 3733;
203 break;
204 case 0x010:
205 dev_priv->fsb_freq = 4266;
206 break;
207 case 0x012:
208 dev_priv->fsb_freq = 4800;
209 break;
210 case 0x014:
211 dev_priv->fsb_freq = 5333;
212 break;
213 case 0x016:
214 dev_priv->fsb_freq = 5866;
215 break;
216 case 0x018:
217 dev_priv->fsb_freq = 6400;
218 break;
219 default:
220 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
221 csipll & 0x3ff);
222 dev_priv->fsb_freq = 0;
223 break;
224 }
225
226 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200227 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200228 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200229 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200230 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200231 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200232 }
233}
234
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300235static const struct cxsr_latency cxsr_latency_table[] = {
236 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
237 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
238 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
239 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
240 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
241
242 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
243 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
244 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
245 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
246 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
247
248 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
249 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
250 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
251 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
252 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
253
254 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
255 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
256 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
257 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
258 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
259
260 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
261 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
262 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
263 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
264 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
265
266 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
267 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
268 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
269 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
270 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
271};
272
Daniel Vetter63c62272012-04-21 23:17:55 +0200273static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300274 int is_ddr3,
275 int fsb,
276 int mem)
277{
278 const struct cxsr_latency *latency;
279 int i;
280
281 if (fsb == 0 || mem == 0)
282 return NULL;
283
284 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
285 latency = &cxsr_latency_table[i];
286 if (is_desktop == latency->is_desktop &&
287 is_ddr3 == latency->is_ddr3 &&
288 fsb == latency->fsb_freq && mem == latency->mem_freq)
289 return latency;
290 }
291
292 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
293
294 return NULL;
295}
296
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200297static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
298{
299 u32 val;
300
301 mutex_lock(&dev_priv->rps.hw_lock);
302
303 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
304 if (enable)
305 val &= ~FORCE_DDR_HIGH_FREQ;
306 else
307 val |= FORCE_DDR_HIGH_FREQ;
308 val &= ~FORCE_DDR_LOW_FREQ;
309 val |= FORCE_DDR_FREQ_REQ_ACK;
310 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
311
312 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
313 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
314 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
315
316 mutex_unlock(&dev_priv->rps.hw_lock);
317}
318
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200319static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
320{
321 u32 val;
322
323 mutex_lock(&dev_priv->rps.hw_lock);
324
325 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
326 if (enable)
327 val |= DSP_MAXFIFO_PM5_ENABLE;
328 else
329 val &= ~DSP_MAXFIFO_PM5_ENABLE;
330 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
331
332 mutex_unlock(&dev_priv->rps.hw_lock);
333}
334
Ville Syrjäläf4998962015-03-10 17:02:21 +0200335#define FW_WM(value, plane) \
336 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
337
Imre Deak5209b1f2014-07-01 12:36:17 +0300338void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300339{
Imre Deak5209b1f2014-07-01 12:36:17 +0300340 struct drm_device *dev = dev_priv->dev;
341 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300342
Imre Deak5209b1f2014-07-01 12:36:17 +0300343 if (IS_VALLEYVIEW(dev)) {
344 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300345 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300346 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300347 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
348 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300349 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300350 } else if (IS_PINEVIEW(dev)) {
351 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
352 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
353 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300354 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300355 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
356 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
357 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
358 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300359 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300360 } else if (IS_I915GM(dev)) {
361 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
362 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
363 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300364 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300365 } else {
366 return;
367 }
368
369 DRM_DEBUG_KMS("memory self-refresh is %s\n",
370 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300371}
372
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200373
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300374/*
375 * Latency for FIFO fetches is dependent on several factors:
376 * - memory configuration (speed, channels)
377 * - chipset
378 * - current MCH state
379 * It can be fairly high in some situations, so here we assume a fairly
380 * pessimal value. It's a tradeoff between extra memory fetches (if we
381 * set this value too high, the FIFO will fetch frequently to stay full)
382 * and power consumption (set it too low to save power and we might see
383 * FIFO underruns and display "flicker").
384 *
385 * A value of 5us seems to be a good balance; safe for very low end
386 * platforms but not overly aggressive on lower latency configs.
387 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100388static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300389
Ville Syrjäläb5004722015-03-05 21:19:47 +0200390#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
391 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
392
393static int vlv_get_fifo_size(struct drm_device *dev,
394 enum pipe pipe, int plane)
395{
396 struct drm_i915_private *dev_priv = dev->dev_private;
397 int sprite0_start, sprite1_start, size;
398
399 switch (pipe) {
400 uint32_t dsparb, dsparb2, dsparb3;
401 case PIPE_A:
402 dsparb = I915_READ(DSPARB);
403 dsparb2 = I915_READ(DSPARB2);
404 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
405 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
406 break;
407 case PIPE_B:
408 dsparb = I915_READ(DSPARB);
409 dsparb2 = I915_READ(DSPARB2);
410 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
411 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
412 break;
413 case PIPE_C:
414 dsparb2 = I915_READ(DSPARB2);
415 dsparb3 = I915_READ(DSPARB3);
416 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
417 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
418 break;
419 default:
420 return 0;
421 }
422
423 switch (plane) {
424 case 0:
425 size = sprite0_start;
426 break;
427 case 1:
428 size = sprite1_start - sprite0_start;
429 break;
430 case 2:
431 size = 512 - 1 - sprite1_start;
432 break;
433 default:
434 return 0;
435 }
436
437 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
438 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
439 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
440 size);
441
442 return size;
443}
444
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300445static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300446{
447 struct drm_i915_private *dev_priv = dev->dev_private;
448 uint32_t dsparb = I915_READ(DSPARB);
449 int size;
450
451 size = dsparb & 0x7f;
452 if (plane)
453 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
454
455 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
456 plane ? "B" : "A", size);
457
458 return size;
459}
460
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200461static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300462{
463 struct drm_i915_private *dev_priv = dev->dev_private;
464 uint32_t dsparb = I915_READ(DSPARB);
465 int size;
466
467 size = dsparb & 0x1ff;
468 if (plane)
469 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
470 size >>= 1; /* Convert to cachelines */
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300478static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 uint32_t dsparb = I915_READ(DSPARB);
482 int size;
483
484 size = dsparb & 0x7f;
485 size >>= 2; /* Convert to cachelines */
486
487 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
488 plane ? "B" : "A",
489 size);
490
491 return size;
492}
493
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300494/* Pineview has different values for various configs */
495static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300496 .fifo_size = PINEVIEW_DISPLAY_FIFO,
497 .max_wm = PINEVIEW_MAX_WM,
498 .default_wm = PINEVIEW_DFT_WM,
499 .guard_size = PINEVIEW_GUARD_WM,
500 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300501};
502static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300503 .fifo_size = PINEVIEW_DISPLAY_FIFO,
504 .max_wm = PINEVIEW_MAX_WM,
505 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
506 .guard_size = PINEVIEW_GUARD_WM,
507 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300508};
509static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300510 .fifo_size = PINEVIEW_CURSOR_FIFO,
511 .max_wm = PINEVIEW_CURSOR_MAX_WM,
512 .default_wm = PINEVIEW_CURSOR_DFT_WM,
513 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
514 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300515};
516static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300517 .fifo_size = PINEVIEW_CURSOR_FIFO,
518 .max_wm = PINEVIEW_CURSOR_MAX_WM,
519 .default_wm = PINEVIEW_CURSOR_DFT_WM,
520 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
521 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300522};
523static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300524 .fifo_size = G4X_FIFO_SIZE,
525 .max_wm = G4X_MAX_WM,
526 .default_wm = G4X_MAX_WM,
527 .guard_size = 2,
528 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300529};
530static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300531 .fifo_size = I965_CURSOR_FIFO,
532 .max_wm = I965_CURSOR_MAX_WM,
533 .default_wm = I965_CURSOR_DFT_WM,
534 .guard_size = 2,
535 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300536};
537static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300538 .fifo_size = VALLEYVIEW_FIFO_SIZE,
539 .max_wm = VALLEYVIEW_MAX_WM,
540 .default_wm = VALLEYVIEW_MAX_WM,
541 .guard_size = 2,
542 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300543};
544static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300545 .fifo_size = I965_CURSOR_FIFO,
546 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
547 .default_wm = I965_CURSOR_DFT_WM,
548 .guard_size = 2,
549 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300550};
551static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300552 .fifo_size = I965_CURSOR_FIFO,
553 .max_wm = I965_CURSOR_MAX_WM,
554 .default_wm = I965_CURSOR_DFT_WM,
555 .guard_size = 2,
556 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300557};
558static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300559 .fifo_size = I945_FIFO_SIZE,
560 .max_wm = I915_MAX_WM,
561 .default_wm = 1,
562 .guard_size = 2,
563 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300564};
565static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300566 .fifo_size = I915_FIFO_SIZE,
567 .max_wm = I915_MAX_WM,
568 .default_wm = 1,
569 .guard_size = 2,
570 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300571};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300572static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300573 .fifo_size = I855GM_FIFO_SIZE,
574 .max_wm = I915_MAX_WM,
575 .default_wm = 1,
576 .guard_size = 2,
577 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300578};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300579static const struct intel_watermark_params i830_bc_wm_info = {
580 .fifo_size = I855GM_FIFO_SIZE,
581 .max_wm = I915_MAX_WM/2,
582 .default_wm = 1,
583 .guard_size = 2,
584 .cacheline_size = I830_FIFO_LINE_SIZE,
585};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200586static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300587 .fifo_size = I830_FIFO_SIZE,
588 .max_wm = I915_MAX_WM,
589 .default_wm = 1,
590 .guard_size = 2,
591 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300592};
593
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300594/**
595 * intel_calculate_wm - calculate watermark level
596 * @clock_in_khz: pixel clock
597 * @wm: chip FIFO params
598 * @pixel_size: display pixel size
599 * @latency_ns: memory latency for the platform
600 *
601 * Calculate the watermark level (the level at which the display plane will
602 * start fetching from memory again). Each chip has a different display
603 * FIFO size and allocation, so the caller needs to figure that out and pass
604 * in the correct intel_watermark_params structure.
605 *
606 * As the pixel clock runs, the FIFO will be drained at a rate that depends
607 * on the pixel size. When it reaches the watermark level, it'll start
608 * fetching FIFO line sized based chunks from memory until the FIFO fills
609 * past the watermark point. If the FIFO drains completely, a FIFO underrun
610 * will occur, and a display engine hang could result.
611 */
612static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
613 const struct intel_watermark_params *wm,
614 int fifo_size,
615 int pixel_size,
616 unsigned long latency_ns)
617{
618 long entries_required, wm_size;
619
620 /*
621 * Note: we need to make sure we don't overflow for various clock &
622 * latency values.
623 * clocks go from a few thousand to several hundred thousand.
624 * latency is usually a few thousand
625 */
626 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
627 1000;
628 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
629
630 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
631
632 wm_size = fifo_size - (entries_required + wm->guard_size);
633
634 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
635
636 /* Don't promote wm_size to unsigned... */
637 if (wm_size > (long)wm->max_wm)
638 wm_size = wm->max_wm;
639 if (wm_size <= 0)
640 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300641
642 /*
643 * Bspec seems to indicate that the value shouldn't be lower than
644 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
645 * Lets go for 8 which is the burst size since certain platforms
646 * already use a hardcoded 8 (which is what the spec says should be
647 * done).
648 */
649 if (wm_size <= 8)
650 wm_size = 8;
651
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300652 return wm_size;
653}
654
655static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
656{
657 struct drm_crtc *crtc, *enabled = NULL;
658
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100659 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000660 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300661 if (enabled)
662 return NULL;
663 enabled = crtc;
664 }
665 }
666
667 return enabled;
668}
669
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300670static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300671{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300672 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300673 struct drm_i915_private *dev_priv = dev->dev_private;
674 struct drm_crtc *crtc;
675 const struct cxsr_latency *latency;
676 u32 reg;
677 unsigned long wm;
678
679 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
680 dev_priv->fsb_freq, dev_priv->mem_freq);
681 if (!latency) {
682 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300683 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300684 return;
685 }
686
687 crtc = single_enabled_crtc(dev);
688 if (crtc) {
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300689 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800690 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +0300691 int clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300692
693 /* Display SR */
694 wm = intel_calculate_wm(clock, &pineview_display_wm,
695 pineview_display_wm.fifo_size,
696 pixel_size, latency->display_sr);
697 reg = I915_READ(DSPFW1);
698 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200699 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300700 I915_WRITE(DSPFW1, reg);
701 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
702
703 /* cursor SR */
704 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
705 pineview_display_wm.fifo_size,
706 pixel_size, latency->cursor_sr);
707 reg = I915_READ(DSPFW3);
708 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200709 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300710 I915_WRITE(DSPFW3, reg);
711
712 /* Display HPLL off SR */
713 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
714 pineview_display_hplloff_wm.fifo_size,
715 pixel_size, latency->display_hpll_disable);
716 reg = I915_READ(DSPFW3);
717 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200718 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300719 I915_WRITE(DSPFW3, reg);
720
721 /* cursor HPLL off SR */
722 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
723 pineview_display_hplloff_wm.fifo_size,
724 pixel_size, latency->cursor_hpll_disable);
725 reg = I915_READ(DSPFW3);
726 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200727 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300728 I915_WRITE(DSPFW3, reg);
729 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
730
Imre Deak5209b1f2014-07-01 12:36:17 +0300731 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300732 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300733 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300734 }
735}
736
737static bool g4x_compute_wm0(struct drm_device *dev,
738 int plane,
739 const struct intel_watermark_params *display,
740 int display_latency_ns,
741 const struct intel_watermark_params *cursor,
742 int cursor_latency_ns,
743 int *plane_wm,
744 int *cursor_wm)
745{
746 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300747 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300748 int htotal, hdisplay, clock, pixel_size;
749 int line_time_us, line_count;
750 int entries, tlb_miss;
751
752 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000753 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754 *cursor_wm = cursor->guard_size;
755 *plane_wm = display->guard_size;
756 return false;
757 }
758
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200759 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100760 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800761 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200762 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800763 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300764
765 /* Use the small buffer method to calculate plane watermark */
766 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
767 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
768 if (tlb_miss > 0)
769 entries += tlb_miss;
770 entries = DIV_ROUND_UP(entries, display->cacheline_size);
771 *plane_wm = entries + display->guard_size;
772 if (*plane_wm > (int)display->max_wm)
773 *plane_wm = display->max_wm;
774
775 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200776 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300777 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800778 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300779 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
780 if (tlb_miss > 0)
781 entries += tlb_miss;
782 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
783 *cursor_wm = entries + cursor->guard_size;
784 if (*cursor_wm > (int)cursor->max_wm)
785 *cursor_wm = (int)cursor->max_wm;
786
787 return true;
788}
789
790/*
791 * Check the wm result.
792 *
793 * If any calculated watermark values is larger than the maximum value that
794 * can be programmed into the associated watermark register, that watermark
795 * must be disabled.
796 */
797static bool g4x_check_srwm(struct drm_device *dev,
798 int display_wm, int cursor_wm,
799 const struct intel_watermark_params *display,
800 const struct intel_watermark_params *cursor)
801{
802 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
803 display_wm, cursor_wm);
804
805 if (display_wm > display->max_wm) {
806 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
807 display_wm, display->max_wm);
808 return false;
809 }
810
811 if (cursor_wm > cursor->max_wm) {
812 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
813 cursor_wm, cursor->max_wm);
814 return false;
815 }
816
817 if (!(display_wm || cursor_wm)) {
818 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
819 return false;
820 }
821
822 return true;
823}
824
825static bool g4x_compute_srwm(struct drm_device *dev,
826 int plane,
827 int latency_ns,
828 const struct intel_watermark_params *display,
829 const struct intel_watermark_params *cursor,
830 int *display_wm, int *cursor_wm)
831{
832 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300833 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300834 int hdisplay, htotal, pixel_size, clock;
835 unsigned long line_time_us;
836 int line_count, line_size;
837 int small, large;
838 int entries;
839
840 if (!latency_ns) {
841 *display_wm = *cursor_wm = 0;
842 return false;
843 }
844
845 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200846 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100847 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800848 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200849 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800850 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300851
Ville Syrjälä922044c2014-02-14 14:18:57 +0200852 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300853 line_count = (latency_ns / line_time_us + 1000) / 1000;
854 line_size = hdisplay * pixel_size;
855
856 /* Use the minimum of the small and large buffer method for primary */
857 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
858 large = line_count * line_size;
859
860 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
861 *display_wm = entries + display->guard_size;
862
863 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800864 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300865 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
866 *cursor_wm = entries + cursor->guard_size;
867
868 return g4x_check_srwm(dev,
869 *display_wm, *cursor_wm,
870 display, cursor);
871}
872
Ville Syrjälä15665972015-03-10 16:16:28 +0200873#define FW_WM_VLV(value, plane) \
874 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
875
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200876static void vlv_write_wm_values(struct intel_crtc *crtc,
877 const struct vlv_wm_values *wm)
878{
879 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
880 enum pipe pipe = crtc->pipe;
881
882 I915_WRITE(VLV_DDL(pipe),
883 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
884 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
885 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
886 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
887
Ville Syrjäläae801522015-03-05 21:19:49 +0200888 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200889 FW_WM(wm->sr.plane, SR) |
890 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
891 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
892 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200893 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200894 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
895 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
896 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200897 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200898 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200899
900 if (IS_CHERRYVIEW(dev_priv)) {
901 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200902 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
903 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200904 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200905 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
906 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200907 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200908 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
909 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200910 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200911 FW_WM(wm->sr.plane >> 9, SR_HI) |
912 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
913 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
914 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
915 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
916 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
917 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
918 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
919 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
920 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200921 } else {
922 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200923 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
924 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200925 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200926 FW_WM(wm->sr.plane >> 9, SR_HI) |
927 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
928 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
929 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
930 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
931 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
932 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200933 }
934
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300935 /* zero (unused) WM1 watermarks */
936 I915_WRITE(DSPFW4, 0);
937 I915_WRITE(DSPFW5, 0);
938 I915_WRITE(DSPFW6, 0);
939 I915_WRITE(DSPHOWM1, 0);
940
Ville Syrjäläae801522015-03-05 21:19:49 +0200941 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200942}
943
Ville Syrjälä15665972015-03-10 16:16:28 +0200944#undef FW_WM_VLV
945
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300946enum vlv_wm_level {
947 VLV_WM_LEVEL_PM2,
948 VLV_WM_LEVEL_PM5,
949 VLV_WM_LEVEL_DDR_DVFS,
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300950};
951
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300952/* latency must be in 0.1us units. */
953static unsigned int vlv_wm_method2(unsigned int pixel_rate,
954 unsigned int pipe_htotal,
955 unsigned int horiz_pixels,
956 unsigned int bytes_per_pixel,
957 unsigned int latency)
958{
959 unsigned int ret;
960
961 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
962 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
963 ret = DIV_ROUND_UP(ret, 64);
964
965 return ret;
966}
967
968static void vlv_setup_wm_latency(struct drm_device *dev)
969{
970 struct drm_i915_private *dev_priv = dev->dev_private;
971
972 /* all latencies in usec */
973 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
974
Ville Syrjälä58590c12015-09-08 21:05:12 +0300975 dev_priv->wm.max_level = VLV_WM_LEVEL_PM2;
976
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300977 if (IS_CHERRYVIEW(dev_priv)) {
978 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
979 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
Ville Syrjälä58590c12015-09-08 21:05:12 +0300980
981 dev_priv->wm.max_level = VLV_WM_LEVEL_DDR_DVFS;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300982 }
983}
984
985static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
986 struct intel_crtc *crtc,
987 const struct intel_plane_state *state,
988 int level)
989{
990 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
991 int clock, htotal, pixel_size, width, wm;
992
993 if (dev_priv->wm.pri_latency[level] == 0)
994 return USHRT_MAX;
995
996 if (!state->visible)
997 return 0;
998
999 pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1000 clock = crtc->config->base.adjusted_mode.crtc_clock;
1001 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
1002 width = crtc->config->pipe_src_w;
1003 if (WARN_ON(htotal == 0))
1004 htotal = 1;
1005
1006 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1007 /*
1008 * FIXME the formula gives values that are
1009 * too big for the cursor FIFO, and hence we
1010 * would never be able to use cursors. For
1011 * now just hardcode the watermark.
1012 */
1013 wm = 63;
1014 } else {
1015 wm = vlv_wm_method2(clock, htotal, width, pixel_size,
1016 dev_priv->wm.pri_latency[level] * 10);
1017 }
1018
1019 return min_t(int, wm, USHRT_MAX);
1020}
1021
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001022static void vlv_compute_fifo(struct intel_crtc *crtc)
1023{
1024 struct drm_device *dev = crtc->base.dev;
1025 struct vlv_wm_state *wm_state = &crtc->wm_state;
1026 struct intel_plane *plane;
1027 unsigned int total_rate = 0;
1028 const int fifo_size = 512 - 1;
1029 int fifo_extra, fifo_left = fifo_size;
1030
1031 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1032 struct intel_plane_state *state =
1033 to_intel_plane_state(plane->base.state);
1034
1035 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1036 continue;
1037
1038 if (state->visible) {
1039 wm_state->num_active_planes++;
1040 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1041 }
1042 }
1043
1044 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1045 struct intel_plane_state *state =
1046 to_intel_plane_state(plane->base.state);
1047 unsigned int rate;
1048
1049 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1050 plane->wm.fifo_size = 63;
1051 continue;
1052 }
1053
1054 if (!state->visible) {
1055 plane->wm.fifo_size = 0;
1056 continue;
1057 }
1058
1059 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1060 plane->wm.fifo_size = fifo_size * rate / total_rate;
1061 fifo_left -= plane->wm.fifo_size;
1062 }
1063
1064 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1065
1066 /* spread the remainder evenly */
1067 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1068 int plane_extra;
1069
1070 if (fifo_left == 0)
1071 break;
1072
1073 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1074 continue;
1075
1076 /* give it all to the first plane if none are active */
1077 if (plane->wm.fifo_size == 0 &&
1078 wm_state->num_active_planes)
1079 continue;
1080
1081 plane_extra = min(fifo_extra, fifo_left);
1082 plane->wm.fifo_size += plane_extra;
1083 fifo_left -= plane_extra;
1084 }
1085
1086 WARN_ON(fifo_left != 0);
1087}
1088
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001089static void vlv_invert_wms(struct intel_crtc *crtc)
1090{
1091 struct vlv_wm_state *wm_state = &crtc->wm_state;
1092 int level;
1093
1094 for (level = 0; level < wm_state->num_levels; level++) {
1095 struct drm_device *dev = crtc->base.dev;
1096 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1097 struct intel_plane *plane;
1098
1099 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1100 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1101
1102 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1103 switch (plane->base.type) {
1104 int sprite;
1105 case DRM_PLANE_TYPE_CURSOR:
1106 wm_state->wm[level].cursor = plane->wm.fifo_size -
1107 wm_state->wm[level].cursor;
1108 break;
1109 case DRM_PLANE_TYPE_PRIMARY:
1110 wm_state->wm[level].primary = plane->wm.fifo_size -
1111 wm_state->wm[level].primary;
1112 break;
1113 case DRM_PLANE_TYPE_OVERLAY:
1114 sprite = plane->plane;
1115 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1116 wm_state->wm[level].sprite[sprite];
1117 break;
1118 }
1119 }
1120 }
1121}
1122
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001123static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001124{
1125 struct drm_device *dev = crtc->base.dev;
1126 struct vlv_wm_state *wm_state = &crtc->wm_state;
1127 struct intel_plane *plane;
1128 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1129 int level;
1130
1131 memset(wm_state, 0, sizeof(*wm_state));
1132
Ville Syrjälä852eb002015-06-24 22:00:07 +03001133 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä58590c12015-09-08 21:05:12 +03001134 wm_state->num_levels = to_i915(dev)->wm.max_level + 1;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001135
1136 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001137
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001138 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001139
1140 if (wm_state->num_active_planes != 1)
1141 wm_state->cxsr = false;
1142
1143 if (wm_state->cxsr) {
1144 for (level = 0; level < wm_state->num_levels; level++) {
1145 wm_state->sr[level].plane = sr_fifo_size;
1146 wm_state->sr[level].cursor = 63;
1147 }
1148 }
1149
1150 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1151 struct intel_plane_state *state =
1152 to_intel_plane_state(plane->base.state);
1153
1154 if (!state->visible)
1155 continue;
1156
1157 /* normal watermarks */
1158 for (level = 0; level < wm_state->num_levels; level++) {
1159 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1160 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1161
1162 /* hack */
1163 if (WARN_ON(level == 0 && wm > max_wm))
1164 wm = max_wm;
1165
1166 if (wm > plane->wm.fifo_size)
1167 break;
1168
1169 switch (plane->base.type) {
1170 int sprite;
1171 case DRM_PLANE_TYPE_CURSOR:
1172 wm_state->wm[level].cursor = wm;
1173 break;
1174 case DRM_PLANE_TYPE_PRIMARY:
1175 wm_state->wm[level].primary = wm;
1176 break;
1177 case DRM_PLANE_TYPE_OVERLAY:
1178 sprite = plane->plane;
1179 wm_state->wm[level].sprite[sprite] = wm;
1180 break;
1181 }
1182 }
1183
1184 wm_state->num_levels = level;
1185
1186 if (!wm_state->cxsr)
1187 continue;
1188
1189 /* maxfifo watermarks */
1190 switch (plane->base.type) {
1191 int sprite, level;
1192 case DRM_PLANE_TYPE_CURSOR:
1193 for (level = 0; level < wm_state->num_levels; level++)
1194 wm_state->sr[level].cursor =
1195 wm_state->sr[level].cursor;
1196 break;
1197 case DRM_PLANE_TYPE_PRIMARY:
1198 for (level = 0; level < wm_state->num_levels; level++)
1199 wm_state->sr[level].plane =
1200 min(wm_state->sr[level].plane,
1201 wm_state->wm[level].primary);
1202 break;
1203 case DRM_PLANE_TYPE_OVERLAY:
1204 sprite = plane->plane;
1205 for (level = 0; level < wm_state->num_levels; level++)
1206 wm_state->sr[level].plane =
1207 min(wm_state->sr[level].plane,
1208 wm_state->wm[level].sprite[sprite]);
1209 break;
1210 }
1211 }
1212
1213 /* clear any (partially) filled invalid levels */
Ville Syrjälä58590c12015-09-08 21:05:12 +03001214 for (level = wm_state->num_levels; level < to_i915(dev)->wm.max_level + 1; level++) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001215 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1216 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1217 }
1218
1219 vlv_invert_wms(crtc);
1220}
1221
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001222#define VLV_FIFO(plane, value) \
1223 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1224
1225static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1226{
1227 struct drm_device *dev = crtc->base.dev;
1228 struct drm_i915_private *dev_priv = to_i915(dev);
1229 struct intel_plane *plane;
1230 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1231
1232 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1233 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1234 WARN_ON(plane->wm.fifo_size != 63);
1235 continue;
1236 }
1237
1238 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1239 sprite0_start = plane->wm.fifo_size;
1240 else if (plane->plane == 0)
1241 sprite1_start = sprite0_start + plane->wm.fifo_size;
1242 else
1243 fifo_size = sprite1_start + plane->wm.fifo_size;
1244 }
1245
1246 WARN_ON(fifo_size != 512 - 1);
1247
1248 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1249 pipe_name(crtc->pipe), sprite0_start,
1250 sprite1_start, fifo_size);
1251
1252 switch (crtc->pipe) {
1253 uint32_t dsparb, dsparb2, dsparb3;
1254 case PIPE_A:
1255 dsparb = I915_READ(DSPARB);
1256 dsparb2 = I915_READ(DSPARB2);
1257
1258 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1259 VLV_FIFO(SPRITEB, 0xff));
1260 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1261 VLV_FIFO(SPRITEB, sprite1_start));
1262
1263 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1264 VLV_FIFO(SPRITEB_HI, 0x1));
1265 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1266 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1267
1268 I915_WRITE(DSPARB, dsparb);
1269 I915_WRITE(DSPARB2, dsparb2);
1270 break;
1271 case PIPE_B:
1272 dsparb = I915_READ(DSPARB);
1273 dsparb2 = I915_READ(DSPARB2);
1274
1275 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1276 VLV_FIFO(SPRITED, 0xff));
1277 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1278 VLV_FIFO(SPRITED, sprite1_start));
1279
1280 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1281 VLV_FIFO(SPRITED_HI, 0xff));
1282 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1283 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1284
1285 I915_WRITE(DSPARB, dsparb);
1286 I915_WRITE(DSPARB2, dsparb2);
1287 break;
1288 case PIPE_C:
1289 dsparb3 = I915_READ(DSPARB3);
1290 dsparb2 = I915_READ(DSPARB2);
1291
1292 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1293 VLV_FIFO(SPRITEF, 0xff));
1294 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1295 VLV_FIFO(SPRITEF, sprite1_start));
1296
1297 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1298 VLV_FIFO(SPRITEF_HI, 0xff));
1299 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1300 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1301
1302 I915_WRITE(DSPARB3, dsparb3);
1303 I915_WRITE(DSPARB2, dsparb2);
1304 break;
1305 default:
1306 break;
1307 }
1308}
1309
1310#undef VLV_FIFO
1311
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001312static void vlv_merge_wm(struct drm_device *dev,
1313 struct vlv_wm_values *wm)
1314{
1315 struct intel_crtc *crtc;
1316 int num_active_crtcs = 0;
1317
Ville Syrjälä58590c12015-09-08 21:05:12 +03001318 wm->level = to_i915(dev)->wm.max_level;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001319 wm->cxsr = true;
1320
1321 for_each_intel_crtc(dev, crtc) {
1322 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1323
1324 if (!crtc->active)
1325 continue;
1326
1327 if (!wm_state->cxsr)
1328 wm->cxsr = false;
1329
1330 num_active_crtcs++;
1331 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1332 }
1333
1334 if (num_active_crtcs != 1)
1335 wm->cxsr = false;
1336
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001337 if (num_active_crtcs > 1)
1338 wm->level = VLV_WM_LEVEL_PM2;
1339
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001340 for_each_intel_crtc(dev, crtc) {
1341 struct vlv_wm_state *wm_state = &crtc->wm_state;
1342 enum pipe pipe = crtc->pipe;
1343
1344 if (!crtc->active)
1345 continue;
1346
1347 wm->pipe[pipe] = wm_state->wm[wm->level];
1348 if (wm->cxsr)
1349 wm->sr = wm_state->sr[wm->level];
1350
1351 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1352 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1353 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1354 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1355 }
1356}
1357
1358static void vlv_update_wm(struct drm_crtc *crtc)
1359{
1360 struct drm_device *dev = crtc->dev;
1361 struct drm_i915_private *dev_priv = dev->dev_private;
1362 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1363 enum pipe pipe = intel_crtc->pipe;
1364 struct vlv_wm_values wm = {};
1365
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001366 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001367 vlv_merge_wm(dev, &wm);
1368
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001369 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1370 /* FIXME should be part of crtc atomic commit */
1371 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001372 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001373 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001374
1375 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1376 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1377 chv_set_memory_dvfs(dev_priv, false);
1378
1379 if (wm.level < VLV_WM_LEVEL_PM5 &&
1380 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1381 chv_set_memory_pm5(dev_priv, false);
1382
Ville Syrjälä852eb002015-06-24 22:00:07 +03001383 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001384 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001385
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001386 /* FIXME should be part of crtc atomic commit */
1387 vlv_pipe_set_fifo_size(intel_crtc);
1388
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001389 vlv_write_wm_values(intel_crtc, &wm);
1390
1391 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1392 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1393 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1394 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1395 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1396
Ville Syrjälä852eb002015-06-24 22:00:07 +03001397 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001398 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001399
1400 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1401 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1402 chv_set_memory_pm5(dev_priv, true);
1403
1404 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1405 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1406 chv_set_memory_dvfs(dev_priv, true);
1407
1408 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001409}
1410
Ville Syrjäläae801522015-03-05 21:19:49 +02001411#define single_plane_enabled(mask) is_power_of_2(mask)
1412
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001413static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001414{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001415 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001416 static const int sr_latency_ns = 12000;
1417 struct drm_i915_private *dev_priv = dev->dev_private;
1418 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1419 int plane_sr, cursor_sr;
1420 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001421 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001422
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001423 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001424 &g4x_wm_info, pessimal_latency_ns,
1425 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001426 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001427 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001428
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001429 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001430 &g4x_wm_info, pessimal_latency_ns,
1431 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001432 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001433 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001434
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001435 if (single_plane_enabled(enabled) &&
1436 g4x_compute_srwm(dev, ffs(enabled) - 1,
1437 sr_latency_ns,
1438 &g4x_wm_info,
1439 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001440 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001441 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001442 } else {
Imre Deak98584252014-06-13 14:54:20 +03001443 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001444 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001445 plane_sr = cursor_sr = 0;
1446 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001447
Ville Syrjäläa5043452014-06-28 02:04:18 +03001448 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1449 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 planea_wm, cursora_wm,
1451 planeb_wm, cursorb_wm,
1452 plane_sr, cursor_sr);
1453
1454 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001455 FW_WM(plane_sr, SR) |
1456 FW_WM(cursorb_wm, CURSORB) |
1457 FW_WM(planeb_wm, PLANEB) |
1458 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001460 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001461 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001462 /* HPLL off in SR has some issues on G4x... disable it */
1463 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001464 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001465 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001466
1467 if (cxsr_enabled)
1468 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001469}
1470
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001471static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001473 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 struct drm_crtc *crtc;
1476 int srwm = 1;
1477 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001478 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001479
1480 /* Calc sr entries for one plane configs */
1481 crtc = single_enabled_crtc(dev);
1482 if (crtc) {
1483 /* self-refresh has much higher latency */
1484 static const int sr_latency_ns = 12000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001485 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001486 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001487 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001488 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001489 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001490 unsigned long line_time_us;
1491 int entries;
1492
Ville Syrjälä922044c2014-02-14 14:18:57 +02001493 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001494
1495 /* Use ns/us then divide to preserve precision */
1496 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1497 pixel_size * hdisplay;
1498 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1499 srwm = I965_FIFO_SIZE - entries;
1500 if (srwm < 0)
1501 srwm = 1;
1502 srwm &= 0x1ff;
1503 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1504 entries, srwm);
1505
1506 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001507 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001508 entries = DIV_ROUND_UP(entries,
1509 i965_cursor_wm_info.cacheline_size);
1510 cursor_sr = i965_cursor_wm_info.fifo_size -
1511 (entries + i965_cursor_wm_info.guard_size);
1512
1513 if (cursor_sr > i965_cursor_wm_info.max_wm)
1514 cursor_sr = i965_cursor_wm_info.max_wm;
1515
1516 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1517 "cursor %d\n", srwm, cursor_sr);
1518
Imre Deak98584252014-06-13 14:54:20 +03001519 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001520 } else {
Imre Deak98584252014-06-13 14:54:20 +03001521 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001522 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001523 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001524 }
1525
1526 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1527 srwm);
1528
1529 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001530 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1531 FW_WM(8, CURSORB) |
1532 FW_WM(8, PLANEB) |
1533 FW_WM(8, PLANEA));
1534 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1535 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001536 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001537 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001538
1539 if (cxsr_enabled)
1540 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001541}
1542
Ville Syrjäläf4998962015-03-10 17:02:21 +02001543#undef FW_WM
1544
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001545static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001546{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001547 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 const struct intel_watermark_params *wm_info;
1550 uint32_t fwater_lo;
1551 uint32_t fwater_hi;
1552 int cwm, srwm = 1;
1553 int fifo_size;
1554 int planea_wm, planeb_wm;
1555 struct drm_crtc *crtc, *enabled = NULL;
1556
1557 if (IS_I945GM(dev))
1558 wm_info = &i945_wm_info;
1559 else if (!IS_GEN2(dev))
1560 wm_info = &i915_wm_info;
1561 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001562 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001563
1564 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1565 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001566 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001567 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001568 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001569 if (IS_GEN2(dev))
1570 cpp = 4;
1571
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001572 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001573 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001574 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001575 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001576 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001577 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001578 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001579 if (planea_wm > (long)wm_info->max_wm)
1580 planea_wm = wm_info->max_wm;
1581 }
1582
1583 if (IS_GEN2(dev))
1584 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001585
1586 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1587 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001588 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001589 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001590 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001591 if (IS_GEN2(dev))
1592 cpp = 4;
1593
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001594 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001595 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001596 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001597 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001598 if (enabled == NULL)
1599 enabled = crtc;
1600 else
1601 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001602 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001604 if (planeb_wm > (long)wm_info->max_wm)
1605 planeb_wm = wm_info->max_wm;
1606 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001607
1608 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1609
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001610 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001611 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001612
Matt Roper59bea882015-02-27 10:12:01 -08001613 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001614
1615 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001616 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001617 enabled = NULL;
1618 }
1619
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001620 /*
1621 * Overlay gets an aggressive default since video jitter is bad.
1622 */
1623 cwm = 2;
1624
1625 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001626 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001627
1628 /* Calc sr entries for one plane configs */
1629 if (HAS_FW_BLC(dev) && enabled) {
1630 /* self-refresh has much higher latency */
1631 static const int sr_latency_ns = 6000;
Ville Syrjälä124abe02015-09-08 13:40:45 +03001632 const struct drm_display_mode *adjusted_mode = &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001633 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001634 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001636 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001637 unsigned long line_time_us;
1638 int entries;
1639
Ville Syrjälä922044c2014-02-14 14:18:57 +02001640 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001641
1642 /* Use ns/us then divide to preserve precision */
1643 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1644 pixel_size * hdisplay;
1645 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1646 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1647 srwm = wm_info->fifo_size - entries;
1648 if (srwm < 0)
1649 srwm = 1;
1650
1651 if (IS_I945G(dev) || IS_I945GM(dev))
1652 I915_WRITE(FW_BLC_SELF,
1653 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1654 else if (IS_I915GM(dev))
1655 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1656 }
1657
1658 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1659 planea_wm, planeb_wm, cwm, srwm);
1660
1661 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1662 fwater_hi = (cwm & 0x1f);
1663
1664 /* Set request length to 8 cachelines per fetch */
1665 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1666 fwater_hi = fwater_hi | (1 << 8);
1667
1668 I915_WRITE(FW_BLC, fwater_lo);
1669 I915_WRITE(FW_BLC2, fwater_hi);
1670
Imre Deak5209b1f2014-07-01 12:36:17 +03001671 if (enabled)
1672 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001673}
1674
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001675static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001676{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001677 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001680 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001681 uint32_t fwater_lo;
1682 int planea_wm;
1683
1684 crtc = single_enabled_crtc(dev);
1685 if (crtc == NULL)
1686 return;
1687
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001688 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001689 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001690 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001691 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001692 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001693 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1694 fwater_lo |= (3<<8) | planea_wm;
1695
1696 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1697
1698 I915_WRITE(FW_BLC, fwater_lo);
1699}
1700
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001701uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001702{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001703 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001704
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001705 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001706
1707 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1708 * adjust the pixel_rate here. */
1709
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001710 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001711 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001712 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001713
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001714 pipe_w = pipe_config->pipe_src_w;
1715 pipe_h = pipe_config->pipe_src_h;
1716
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001717 pfit_w = (pfit_size >> 16) & 0xFFFF;
1718 pfit_h = pfit_size & 0xFFFF;
1719 if (pipe_w < pfit_w)
1720 pipe_w = pfit_w;
1721 if (pipe_h < pfit_h)
1722 pipe_h = pfit_h;
1723
1724 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1725 pfit_w * pfit_h);
1726 }
1727
1728 return pixel_rate;
1729}
1730
Ville Syrjälä37126462013-08-01 16:18:55 +03001731/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001732static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001733 uint32_t latency)
1734{
1735 uint64_t ret;
1736
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001737 if (WARN(latency == 0, "Latency value missing\n"))
1738 return UINT_MAX;
1739
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001740 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1741 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1742
1743 return ret;
1744}
1745
Ville Syrjälä37126462013-08-01 16:18:55 +03001746/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001747static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001748 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1749 uint32_t latency)
1750{
1751 uint32_t ret;
1752
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001753 if (WARN(latency == 0, "Latency value missing\n"))
1754 return UINT_MAX;
1755
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001756 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1757 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1758 ret = DIV_ROUND_UP(ret, 64) + 2;
1759 return ret;
1760}
1761
Ville Syrjälä23297042013-07-05 11:57:17 +03001762static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001763 uint8_t bytes_per_pixel)
1764{
1765 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1766}
1767
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001768struct skl_pipe_wm_parameters {
1769 bool active;
1770 uint32_t pipe_htotal;
1771 uint32_t pixel_rate; /* in KHz */
1772 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
1773 struct intel_plane_wm_parameters cursor;
1774};
1775
Imre Deak820c1982013-12-17 14:46:36 +02001776struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001777 uint16_t pri;
1778 uint16_t spr;
1779 uint16_t cur;
1780 uint16_t fbc;
1781};
1782
Ville Syrjälä240264f2013-08-07 13:29:12 +03001783/* used in computing the new watermarks state */
1784struct intel_wm_config {
1785 unsigned int num_pipes_active;
1786 bool sprites_enabled;
1787 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001788};
1789
Ville Syrjälä37126462013-08-01 16:18:55 +03001790/*
1791 * For both WM_PIPE and WM_LP.
1792 * mem_value must be in 0.1us units.
1793 */
Matt Roper7221fc32015-09-24 15:53:08 -07001794static uint32_t ilk_compute_pri_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001795 const struct intel_plane_state *pstate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001796 uint32_t mem_value,
1797 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001798{
Matt Roper43d59ed2015-09-24 15:53:07 -07001799 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanonicca32e92013-05-31 11:45:06 -03001800 uint32_t method1, method2;
1801
Matt Roper7221fc32015-09-24 15:53:08 -07001802 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803 return 0;
1804
Matt Roper7221fc32015-09-24 15:53:08 -07001805 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001806
1807 if (!is_lp)
1808 return method1;
1809
Matt Roper7221fc32015-09-24 15:53:08 -07001810 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1811 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001812 drm_rect_width(&pstate->dst),
1813 bpp,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001814 mem_value);
1815
1816 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001817}
1818
Ville Syrjälä37126462013-08-01 16:18:55 +03001819/*
1820 * For both WM_PIPE and WM_LP.
1821 * mem_value must be in 0.1us units.
1822 */
Matt Roper7221fc32015-09-24 15:53:08 -07001823static uint32_t ilk_compute_spr_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001824 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001825 uint32_t mem_value)
1826{
Matt Roper43d59ed2015-09-24 15:53:07 -07001827 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001828 uint32_t method1, method2;
1829
Matt Roper7221fc32015-09-24 15:53:08 -07001830 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001831 return 0;
1832
Matt Roper7221fc32015-09-24 15:53:08 -07001833 method1 = ilk_wm_method1(ilk_pipe_pixel_rate(cstate), bpp, mem_value);
1834 method2 = ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1835 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001836 drm_rect_width(&pstate->dst),
1837 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001838 mem_value);
1839 return min(method1, method2);
1840}
1841
Ville Syrjälä37126462013-08-01 16:18:55 +03001842/*
1843 * For both WM_PIPE and WM_LP.
1844 * mem_value must be in 0.1us units.
1845 */
Matt Roper7221fc32015-09-24 15:53:08 -07001846static uint32_t ilk_compute_cur_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001847 const struct intel_plane_state *pstate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001848 uint32_t mem_value)
1849{
Matt Roper43d59ed2015-09-24 15:53:07 -07001850 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1851
Matt Roper7221fc32015-09-24 15:53:08 -07001852 if (!cstate->base.active || !pstate->visible)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001853 return 0;
1854
Matt Roper7221fc32015-09-24 15:53:08 -07001855 return ilk_wm_method2(ilk_pipe_pixel_rate(cstate),
1856 cstate->base.adjusted_mode.crtc_htotal,
Matt Roper43d59ed2015-09-24 15:53:07 -07001857 drm_rect_width(&pstate->dst),
1858 bpp,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001859 mem_value);
1860}
1861
Paulo Zanonicca32e92013-05-31 11:45:06 -03001862/* Only for WM_LP. */
Matt Roper7221fc32015-09-24 15:53:08 -07001863static uint32_t ilk_compute_fbc_wm(const struct intel_crtc_state *cstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07001864 const struct intel_plane_state *pstate,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001865 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001866{
Matt Roper43d59ed2015-09-24 15:53:07 -07001867 int bpp = pstate->base.fb ? pstate->base.fb->bits_per_pixel / 8 : 0;
1868
Matt Roper7221fc32015-09-24 15:53:08 -07001869 if (!cstate->base.active || !pstate->visible)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001870 return 0;
1871
Matt Roper43d59ed2015-09-24 15:53:07 -07001872 return ilk_wm_fbc(pri_val, drm_rect_width(&pstate->dst), bpp);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001873}
1874
Ville Syrjälä158ae642013-08-07 13:28:19 +03001875static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1876{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001877 if (INTEL_INFO(dev)->gen >= 8)
1878 return 3072;
1879 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001880 return 768;
1881 else
1882 return 512;
1883}
1884
Ville Syrjälä4e975082014-03-07 18:32:11 +02001885static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1886 int level, bool is_sprite)
1887{
1888 if (INTEL_INFO(dev)->gen >= 8)
1889 /* BDW primary/sprite plane watermarks */
1890 return level == 0 ? 255 : 2047;
1891 else if (INTEL_INFO(dev)->gen >= 7)
1892 /* IVB/HSW primary/sprite plane watermarks */
1893 return level == 0 ? 127 : 1023;
1894 else if (!is_sprite)
1895 /* ILK/SNB primary plane watermarks */
1896 return level == 0 ? 127 : 511;
1897 else
1898 /* ILK/SNB sprite plane watermarks */
1899 return level == 0 ? 63 : 255;
1900}
1901
1902static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1903 int level)
1904{
1905 if (INTEL_INFO(dev)->gen >= 7)
1906 return level == 0 ? 63 : 255;
1907 else
1908 return level == 0 ? 31 : 63;
1909}
1910
1911static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1912{
1913 if (INTEL_INFO(dev)->gen >= 8)
1914 return 31;
1915 else
1916 return 15;
1917}
1918
Ville Syrjälä158ae642013-08-07 13:28:19 +03001919/* Calculate the maximum primary/sprite plane watermark */
1920static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1921 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001922 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001923 enum intel_ddb_partitioning ddb_partitioning,
1924 bool is_sprite)
1925{
1926 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001927
1928 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001929 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001930 return 0;
1931
1932 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001933 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001934 fifo_size /= INTEL_INFO(dev)->num_pipes;
1935
1936 /*
1937 * For some reason the non self refresh
1938 * FIFO size is only half of the self
1939 * refresh FIFO size on ILK/SNB.
1940 */
1941 if (INTEL_INFO(dev)->gen <= 6)
1942 fifo_size /= 2;
1943 }
1944
Ville Syrjälä240264f2013-08-07 13:29:12 +03001945 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001946 /* level 0 is always calculated with 1:1 split */
1947 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1948 if (is_sprite)
1949 fifo_size *= 5;
1950 fifo_size /= 6;
1951 } else {
1952 fifo_size /= 2;
1953 }
1954 }
1955
1956 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001957 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001958}
1959
1960/* Calculate the maximum cursor plane watermark */
1961static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001962 int level,
1963 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001964{
1965 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001966 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001967 return 64;
1968
1969 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001970 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001971}
1972
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00001973static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03001974 int level,
1975 const struct intel_wm_config *config,
1976 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02001977 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001978{
Ville Syrjälä240264f2013-08-07 13:29:12 +03001979 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
1980 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
1981 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02001982 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001983}
1984
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03001985static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
1986 int level,
1987 struct ilk_wm_maximums *max)
1988{
1989 max->pri = ilk_plane_wm_reg_max(dev, level, false);
1990 max->spr = ilk_plane_wm_reg_max(dev, level, true);
1991 max->cur = ilk_cursor_wm_reg_max(dev, level);
1992 max->fbc = ilk_fbc_wm_reg_max(dev);
1993}
1994
Ville Syrjäläd9395652013-10-09 19:18:10 +03001995static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02001996 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03001997 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03001998{
1999 bool ret;
2000
2001 /* already determined to be invalid? */
2002 if (!result->enable)
2003 return false;
2004
2005 result->enable = result->pri_val <= max->pri &&
2006 result->spr_val <= max->spr &&
2007 result->cur_val <= max->cur;
2008
2009 ret = result->enable;
2010
2011 /*
2012 * HACK until we can pre-compute everything,
2013 * and thus fail gracefully if LP0 watermarks
2014 * are exceeded...
2015 */
2016 if (level == 0 && !result->enable) {
2017 if (result->pri_val > max->pri)
2018 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2019 level, result->pri_val, max->pri);
2020 if (result->spr_val > max->spr)
2021 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2022 level, result->spr_val, max->spr);
2023 if (result->cur_val > max->cur)
2024 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2025 level, result->cur_val, max->cur);
2026
2027 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2028 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2029 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2030 result->enable = true;
2031 }
2032
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002033 return ret;
2034}
2035
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002036static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Matt Roper43d59ed2015-09-24 15:53:07 -07002037 const struct intel_crtc *intel_crtc,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002038 int level,
Matt Roper7221fc32015-09-24 15:53:08 -07002039 struct intel_crtc_state *cstate,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002040 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002041{
Matt Roper43d59ed2015-09-24 15:53:07 -07002042 struct intel_plane *intel_plane;
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002043 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2044 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2045 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2046
2047 /* WM1+ latency values stored in 0.5us units */
2048 if (level > 0) {
2049 pri_latency *= 5;
2050 spr_latency *= 5;
2051 cur_latency *= 5;
2052 }
2053
Matt Roper43d59ed2015-09-24 15:53:07 -07002054 for_each_intel_plane_on_crtc(dev_priv->dev, intel_crtc, intel_plane) {
2055 struct intel_plane_state *pstate =
2056 to_intel_plane_state(intel_plane->base.state);
2057
2058 switch (intel_plane->base.type) {
2059 case DRM_PLANE_TYPE_PRIMARY:
Matt Roper7221fc32015-09-24 15:53:08 -07002060 result->pri_val = ilk_compute_pri_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002061 pri_latency,
2062 level);
Matt Roper7221fc32015-09-24 15:53:08 -07002063 result->fbc_val = ilk_compute_fbc_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002064 result->pri_val);
2065 break;
2066 case DRM_PLANE_TYPE_OVERLAY:
Matt Roper7221fc32015-09-24 15:53:08 -07002067 result->spr_val = ilk_compute_spr_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002068 spr_latency);
2069 break;
2070 case DRM_PLANE_TYPE_CURSOR:
Matt Roper7221fc32015-09-24 15:53:08 -07002071 result->cur_val = ilk_compute_cur_wm(cstate, pstate,
Matt Roper43d59ed2015-09-24 15:53:07 -07002072 cur_latency);
2073 break;
2074 }
2075 }
2076
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002077 result->enable = true;
2078}
2079
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002080static uint32_t
2081hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002082{
2083 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002084 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03002085 const struct drm_display_mode *adjusted_mode = &intel_crtc->config->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002086 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002087
Matt Roper3ef00282015-03-09 10:19:24 -07002088 if (!intel_crtc->active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002089 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002090
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002091 /* The WM are computed with base on how long it takes to fill a single
2092 * row at the given clock rate, multiplied by 8.
2093 * */
Ville Syrjälä124abe02015-09-08 13:40:45 +03002094 linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
2095 adjusted_mode->crtc_clock);
2096 ips_linetime = DIV_ROUND_CLOSEST(adjusted_mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002097 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002098
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002099 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2100 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002101}
2102
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002103static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002104{
2105 struct drm_i915_private *dev_priv = dev->dev_private;
2106
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002107 if (IS_GEN9(dev)) {
2108 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002109 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002110 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002111
2112 /* read the first set of memory latencies[0:3] */
2113 val = 0; /* data0 to be programmed to 0 for first set */
2114 mutex_lock(&dev_priv->rps.hw_lock);
2115 ret = sandybridge_pcode_read(dev_priv,
2116 GEN9_PCODE_READ_MEM_LATENCY,
2117 &val);
2118 mutex_unlock(&dev_priv->rps.hw_lock);
2119
2120 if (ret) {
2121 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2122 return;
2123 }
2124
2125 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2126 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2127 GEN9_MEM_LATENCY_LEVEL_MASK;
2128 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2129 GEN9_MEM_LATENCY_LEVEL_MASK;
2130 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2131 GEN9_MEM_LATENCY_LEVEL_MASK;
2132
2133 /* read the second set of memory latencies[4:7] */
2134 val = 1; /* data0 to be programmed to 1 for second set */
2135 mutex_lock(&dev_priv->rps.hw_lock);
2136 ret = sandybridge_pcode_read(dev_priv,
2137 GEN9_PCODE_READ_MEM_LATENCY,
2138 &val);
2139 mutex_unlock(&dev_priv->rps.hw_lock);
2140 if (ret) {
2141 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2142 return;
2143 }
2144
2145 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2146 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2147 GEN9_MEM_LATENCY_LEVEL_MASK;
2148 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2149 GEN9_MEM_LATENCY_LEVEL_MASK;
2150 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2151 GEN9_MEM_LATENCY_LEVEL_MASK;
2152
Vandana Kannan367294b2014-11-04 17:06:46 +00002153 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002154 * WaWmMemoryReadLatency:skl
2155 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002156 * punit doesn't take into account the read latency so we need
2157 * to add 2us to the various latency levels we retrieve from
2158 * the punit.
2159 * - W0 is a bit special in that it's the only level that
2160 * can't be disabled if we want to have display working, so
2161 * we always add 2us there.
2162 * - For levels >=1, punit returns 0us latency when they are
2163 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002164 *
2165 * Additionally, if a level n (n > 1) has a 0us latency, all
2166 * levels m (m >= n) need to be disabled. We make sure to
2167 * sanitize the values out of the punit to satisfy this
2168 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002169 */
2170 wm[0] += 2;
2171 for (level = 1; level <= max_level; level++)
2172 if (wm[level] != 0)
2173 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002174 else {
2175 for (i = level + 1; i <= max_level; i++)
2176 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002177
Vandana Kannan4f947382014-11-04 17:06:47 +00002178 break;
2179 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002180 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002181 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2182
2183 wm[0] = (sskpd >> 56) & 0xFF;
2184 if (wm[0] == 0)
2185 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002186 wm[1] = (sskpd >> 4) & 0xFF;
2187 wm[2] = (sskpd >> 12) & 0xFF;
2188 wm[3] = (sskpd >> 20) & 0x1FF;
2189 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002190 } else if (INTEL_INFO(dev)->gen >= 6) {
2191 uint32_t sskpd = I915_READ(MCH_SSKPD);
2192
2193 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2194 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2195 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2196 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002197 } else if (INTEL_INFO(dev)->gen >= 5) {
2198 uint32_t mltr = I915_READ(MLTR_ILK);
2199
2200 /* ILK primary LP0 latency is 700 ns */
2201 wm[0] = 7;
2202 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2203 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002204 }
2205}
2206
Ville Syrjälä53615a52013-08-01 16:18:50 +03002207static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2208{
2209 /* ILK sprite LP0 latency is 1300 ns */
2210 if (INTEL_INFO(dev)->gen == 5)
2211 wm[0] = 13;
2212}
2213
2214static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2215{
2216 /* ILK cursor LP0 latency is 1300 ns */
2217 if (INTEL_INFO(dev)->gen == 5)
2218 wm[0] = 13;
2219
2220 /* WaDoubleCursorLP3Latency:ivb */
2221 if (IS_IVYBRIDGE(dev))
2222 wm[3] *= 2;
2223}
2224
Damien Lespiau546c81f2014-05-13 15:30:26 +01002225int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002226{
2227 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002228 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002229 return 7;
2230 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002231 return 4;
2232 else if (INTEL_INFO(dev)->gen >= 6)
2233 return 3;
2234 else
2235 return 2;
2236}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002237
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002238static void intel_print_wm_latency(struct drm_device *dev,
2239 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002240 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002241{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002242 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002243
2244 for (level = 0; level <= max_level; level++) {
2245 unsigned int latency = wm[level];
2246
2247 if (latency == 0) {
2248 DRM_ERROR("%s WM%d latency not provided\n",
2249 name, level);
2250 continue;
2251 }
2252
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002253 /*
2254 * - latencies are in us on gen9.
2255 * - before then, WM1+ latency values are in 0.5us units
2256 */
2257 if (IS_GEN9(dev))
2258 latency *= 10;
2259 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002260 latency *= 5;
2261
2262 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2263 name, level, wm[level],
2264 latency / 10, latency % 10);
2265 }
2266}
2267
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002268static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2269 uint16_t wm[5], uint16_t min)
2270{
2271 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2272
2273 if (wm[0] >= min)
2274 return false;
2275
2276 wm[0] = max(wm[0], min);
2277 for (level = 1; level <= max_level; level++)
2278 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2279
2280 return true;
2281}
2282
2283static void snb_wm_latency_quirk(struct drm_device *dev)
2284{
2285 struct drm_i915_private *dev_priv = dev->dev_private;
2286 bool changed;
2287
2288 /*
2289 * The BIOS provided WM memory latency values are often
2290 * inadequate for high resolution displays. Adjust them.
2291 */
2292 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2293 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2294 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2295
2296 if (!changed)
2297 return;
2298
2299 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2300 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2301 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2302 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2303}
2304
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002305static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002306{
2307 struct drm_i915_private *dev_priv = dev->dev_private;
2308
2309 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2310
2311 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2312 sizeof(dev_priv->wm.pri_latency));
2313 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2314 sizeof(dev_priv->wm.pri_latency));
2315
2316 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2317 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002318
2319 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2320 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2321 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002322
2323 if (IS_GEN6(dev))
2324 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002325}
2326
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002327static void skl_setup_wm_latency(struct drm_device *dev)
2328{
2329 struct drm_i915_private *dev_priv = dev->dev_private;
2330
2331 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2332 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2333}
2334
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002335static void ilk_compute_wm_config(struct drm_device *dev,
2336 struct intel_wm_config *config)
2337{
2338 struct intel_crtc *intel_crtc;
2339
2340 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002341 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002342 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2343
2344 if (!wm->pipe_enabled)
2345 continue;
2346
2347 config->sprites_enabled |= wm->sprites_enabled;
2348 config->sprites_scaled |= wm->sprites_scaled;
2349 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002350 }
2351}
2352
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002353/* Compute new watermarks for the pipe */
Matt Roper7221fc32015-09-24 15:53:08 -07002354static bool intel_compute_pipe_wm(struct intel_crtc_state *cstate,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002355 struct intel_pipe_wm *pipe_wm)
2356{
Matt Roper7221fc32015-09-24 15:53:08 -07002357 struct drm_crtc *crtc = cstate->base.crtc;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002358 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002359 const struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper43d59ed2015-09-24 15:53:07 -07002360 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2361 struct intel_plane *intel_plane;
2362 struct intel_plane_state *sprstate = NULL;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002363 int level, max_level = ilk_wm_max_level(dev);
2364 /* LP0 watermark maximums depend on this pipe alone */
2365 struct intel_wm_config config = {
2366 .num_pipes_active = 1,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002367 };
Imre Deak820c1982013-12-17 14:46:36 +02002368 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002369
Matt Roper43d59ed2015-09-24 15:53:07 -07002370 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
2371 if (intel_plane->base.type == DRM_PLANE_TYPE_OVERLAY) {
2372 sprstate = to_intel_plane_state(intel_plane->base.state);
2373 break;
2374 }
2375 }
2376
2377 config.sprites_enabled = sprstate->visible;
2378 config.sprites_scaled = sprstate->visible &&
2379 (drm_rect_width(&sprstate->dst) != drm_rect_width(&sprstate->src) >> 16 ||
2380 drm_rect_height(&sprstate->dst) != drm_rect_height(&sprstate->src) >> 16);
2381
Matt Roper7221fc32015-09-24 15:53:08 -07002382 pipe_wm->pipe_enabled = cstate->base.active;
Matt Roper43d59ed2015-09-24 15:53:07 -07002383 pipe_wm->sprites_enabled = sprstate->visible;
2384 pipe_wm->sprites_scaled = config.sprites_scaled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002385
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002386 /* ILK/SNB: LP2+ watermarks only w/o sprites */
Matt Roper43d59ed2015-09-24 15:53:07 -07002387 if (INTEL_INFO(dev)->gen <= 6 && sprstate->visible)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002388 max_level = 1;
2389
2390 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
Matt Roper43d59ed2015-09-24 15:53:07 -07002391 if (config.sprites_scaled)
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002392 max_level = 0;
2393
Matt Roper7221fc32015-09-24 15:53:08 -07002394 ilk_compute_wm_level(dev_priv, intel_crtc, 0, cstate, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002395
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002396 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002397 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002398
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002399 /* LP0 watermarks always use 1/2 DDB partitioning */
2400 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2401
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002402 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002403 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2404 return false;
2405
2406 ilk_compute_wm_reg_maximums(dev, 1, &max);
2407
2408 for (level = 1; level <= max_level; level++) {
2409 struct intel_wm_level wm = {};
2410
Matt Roper7221fc32015-09-24 15:53:08 -07002411 ilk_compute_wm_level(dev_priv, intel_crtc, level, cstate, &wm);
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002412
2413 /*
2414 * Disable any watermark level that exceeds the
2415 * register maximums since such watermarks are
2416 * always invalid.
2417 */
2418 if (!ilk_validate_wm_level(level, &max, &wm))
2419 break;
2420
2421 pipe_wm->wm[level] = wm;
2422 }
2423
2424 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002425}
2426
2427/*
2428 * Merge the watermarks from all active pipes for a specific level.
2429 */
2430static void ilk_merge_wm_level(struct drm_device *dev,
2431 int level,
2432 struct intel_wm_level *ret_wm)
2433{
2434 const struct intel_crtc *intel_crtc;
2435
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002436 ret_wm->enable = true;
2437
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002438 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002439 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2440 const struct intel_wm_level *wm = &active->wm[level];
2441
2442 if (!active->pipe_enabled)
2443 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002444
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002445 /*
2446 * The watermark values may have been used in the past,
2447 * so we must maintain them in the registers for some
2448 * time even if the level is now disabled.
2449 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002450 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002451 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002452
2453 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2454 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2455 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2456 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2457 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002458}
2459
2460/*
2461 * Merge all low power watermarks for all active pipes.
2462 */
2463static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002464 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002465 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002466 struct intel_pipe_wm *merged)
2467{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002468 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002469 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002470 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002471
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002472 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2473 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2474 config->num_pipes_active > 1)
2475 return;
2476
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002477 /* ILK: FBC WM must be disabled always */
2478 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002479
2480 /* merge each WM1+ level */
2481 for (level = 1; level <= max_level; level++) {
2482 struct intel_wm_level *wm = &merged->wm[level];
2483
2484 ilk_merge_wm_level(dev, level, wm);
2485
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002486 if (level > last_enabled_level)
2487 wm->enable = false;
2488 else if (!ilk_validate_wm_level(level, max, wm))
2489 /* make sure all following levels get disabled */
2490 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002491
2492 /*
2493 * The spec says it is preferred to disable
2494 * FBC WMs instead of disabling a WM level.
2495 */
2496 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002497 if (wm->enable)
2498 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002499 wm->fbc_val = 0;
2500 }
2501 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002502
2503 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2504 /*
2505 * FIXME this is racy. FBC might get enabled later.
2506 * What we should check here is whether FBC can be
2507 * enabled sometime later.
2508 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002509 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
2510 intel_fbc_enabled(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002511 for (level = 2; level <= max_level; level++) {
2512 struct intel_wm_level *wm = &merged->wm[level];
2513
2514 wm->enable = false;
2515 }
2516 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002517}
2518
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002519static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2520{
2521 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2522 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2523}
2524
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002525/* The value we need to program into the WM_LPx latency field */
2526static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2527{
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002530 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002531 return 2 * level;
2532 else
2533 return dev_priv->wm.pri_latency[level];
2534}
2535
Imre Deak820c1982013-12-17 14:46:36 +02002536static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002537 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002538 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002539 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002540{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002541 struct intel_crtc *intel_crtc;
2542 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002543
Ville Syrjälä0362c782013-10-09 19:17:57 +03002544 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002545 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002546
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002547 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002548 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002549 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002550
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002551 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002552
Ville Syrjälä0362c782013-10-09 19:17:57 +03002553 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002554
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002555 /*
2556 * Maintain the watermark values even if the level is
2557 * disabled. Doing otherwise could cause underruns.
2558 */
2559 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002560 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002561 (r->pri_val << WM1_LP_SR_SHIFT) |
2562 r->cur_val;
2563
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002564 if (r->enable)
2565 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2566
Ville Syrjälä416f4722013-11-02 21:07:46 -07002567 if (INTEL_INFO(dev)->gen >= 8)
2568 results->wm_lp[wm_lp - 1] |=
2569 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2570 else
2571 results->wm_lp[wm_lp - 1] |=
2572 r->fbc_val << WM1_LP_FBC_SHIFT;
2573
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002574 /*
2575 * Always set WM1S_LP_EN when spr_val != 0, even if the
2576 * level is disabled. Doing otherwise could cause underruns.
2577 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002578 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2579 WARN_ON(wm_lp != 1);
2580 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2581 } else
2582 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002583 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002584
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002585 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002586 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002587 enum pipe pipe = intel_crtc->pipe;
2588 const struct intel_wm_level *r =
2589 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002590
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002591 if (WARN_ON(!r->enable))
2592 continue;
2593
2594 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2595
2596 results->wm_pipe[pipe] =
2597 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2598 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2599 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002600 }
2601}
2602
Paulo Zanoni861f3382013-05-31 10:19:21 -03002603/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2604 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002605static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002606 struct intel_pipe_wm *r1,
2607 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002608{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002609 int level, max_level = ilk_wm_max_level(dev);
2610 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002611
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002612 for (level = 1; level <= max_level; level++) {
2613 if (r1->wm[level].enable)
2614 level1 = level;
2615 if (r2->wm[level].enable)
2616 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002617 }
2618
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002619 if (level1 == level2) {
2620 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002621 return r2;
2622 else
2623 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002624 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002625 return r1;
2626 } else {
2627 return r2;
2628 }
2629}
2630
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002631/* dirty bits used to track which watermarks need changes */
2632#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2633#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2634#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2635#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2636#define WM_DIRTY_FBC (1 << 24)
2637#define WM_DIRTY_DDB (1 << 25)
2638
Damien Lespiau055e3932014-08-18 13:49:10 +01002639static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002640 const struct ilk_wm_values *old,
2641 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002642{
2643 unsigned int dirty = 0;
2644 enum pipe pipe;
2645 int wm_lp;
2646
Damien Lespiau055e3932014-08-18 13:49:10 +01002647 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002648 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2649 dirty |= WM_DIRTY_LINETIME(pipe);
2650 /* Must disable LP1+ watermarks too */
2651 dirty |= WM_DIRTY_LP_ALL;
2652 }
2653
2654 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2655 dirty |= WM_DIRTY_PIPE(pipe);
2656 /* Must disable LP1+ watermarks too */
2657 dirty |= WM_DIRTY_LP_ALL;
2658 }
2659 }
2660
2661 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2662 dirty |= WM_DIRTY_FBC;
2663 /* Must disable LP1+ watermarks too */
2664 dirty |= WM_DIRTY_LP_ALL;
2665 }
2666
2667 if (old->partitioning != new->partitioning) {
2668 dirty |= WM_DIRTY_DDB;
2669 /* Must disable LP1+ watermarks too */
2670 dirty |= WM_DIRTY_LP_ALL;
2671 }
2672
2673 /* LP1+ watermarks already deemed dirty, no need to continue */
2674 if (dirty & WM_DIRTY_LP_ALL)
2675 return dirty;
2676
2677 /* Find the lowest numbered LP1+ watermark in need of an update... */
2678 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2679 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2680 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2681 break;
2682 }
2683
2684 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2685 for (; wm_lp <= 3; wm_lp++)
2686 dirty |= WM_DIRTY_LP(wm_lp);
2687
2688 return dirty;
2689}
2690
Ville Syrjälä8553c182013-12-05 15:51:39 +02002691static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2692 unsigned int dirty)
2693{
Imre Deak820c1982013-12-17 14:46:36 +02002694 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002695 bool changed = false;
2696
2697 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2698 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2699 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2700 changed = true;
2701 }
2702 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2703 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2704 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2705 changed = true;
2706 }
2707 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2708 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2709 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2710 changed = true;
2711 }
2712
2713 /*
2714 * Don't touch WM1S_LP_EN here.
2715 * Doing so could cause underruns.
2716 */
2717
2718 return changed;
2719}
2720
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002721/*
2722 * The spec says we shouldn't write when we don't need, because every write
2723 * causes WMs to be re-evaluated, expending some power.
2724 */
Imre Deak820c1982013-12-17 14:46:36 +02002725static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2726 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002727{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002728 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002729 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002730 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002731 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002732
Damien Lespiau055e3932014-08-18 13:49:10 +01002733 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002734 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002735 return;
2736
Ville Syrjälä8553c182013-12-05 15:51:39 +02002737 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002738
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002739 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002740 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002741 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002742 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002743 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002744 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2745
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002746 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002747 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002748 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002749 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002750 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002751 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2752
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002753 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002754 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002755 val = I915_READ(WM_MISC);
2756 if (results->partitioning == INTEL_DDB_PART_1_2)
2757 val &= ~WM_MISC_DATA_PARTITION_5_6;
2758 else
2759 val |= WM_MISC_DATA_PARTITION_5_6;
2760 I915_WRITE(WM_MISC, val);
2761 } else {
2762 val = I915_READ(DISP_ARB_CTL2);
2763 if (results->partitioning == INTEL_DDB_PART_1_2)
2764 val &= ~DISP_DATA_PARTITION_5_6;
2765 else
2766 val |= DISP_DATA_PARTITION_5_6;
2767 I915_WRITE(DISP_ARB_CTL2, val);
2768 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002769 }
2770
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002771 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002772 val = I915_READ(DISP_ARB_CTL);
2773 if (results->enable_fbc_wm)
2774 val &= ~DISP_FBC_WM_DIS;
2775 else
2776 val |= DISP_FBC_WM_DIS;
2777 I915_WRITE(DISP_ARB_CTL, val);
2778 }
2779
Imre Deak954911e2013-12-17 14:46:34 +02002780 if (dirty & WM_DIRTY_LP(1) &&
2781 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2782 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2783
2784 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002785 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2786 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2787 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2788 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2789 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002791 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002792 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002793 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002794 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002795 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002796 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002797
2798 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002799}
2800
Ville Syrjälä8553c182013-12-05 15:51:39 +02002801static bool ilk_disable_lp_wm(struct drm_device *dev)
2802{
2803 struct drm_i915_private *dev_priv = dev->dev_private;
2804
2805 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2806}
2807
Damien Lespiaub9cec072014-11-04 17:06:43 +00002808/*
2809 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2810 * different active planes.
2811 */
2812
2813#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002814#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002815
2816static void
2817skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
2818 struct drm_crtc *for_crtc,
2819 const struct intel_wm_config *config,
2820 const struct skl_pipe_wm_parameters *params,
2821 struct skl_ddb_entry *alloc /* out */)
2822{
2823 struct drm_crtc *crtc;
2824 unsigned int pipe_size, ddb_size;
2825 int nth_active_pipe;
2826
2827 if (!params->active) {
2828 alloc->start = 0;
2829 alloc->end = 0;
2830 return;
2831 }
2832
Damien Lespiau43d735a2015-03-17 11:39:34 +02002833 if (IS_BROXTON(dev))
2834 ddb_size = BXT_DDB_SIZE;
2835 else
2836 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002837
2838 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2839
2840 nth_active_pipe = 0;
2841 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002842 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002843 continue;
2844
2845 if (crtc == for_crtc)
2846 break;
2847
2848 nth_active_pipe++;
2849 }
2850
2851 pipe_size = ddb_size / config->num_pipes_active;
2852 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002853 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002854}
2855
2856static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2857{
2858 if (config->num_pipes_active == 1)
2859 return 32;
2860
2861 return 8;
2862}
2863
Damien Lespiaua269c582014-11-04 17:06:49 +00002864static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2865{
2866 entry->start = reg & 0x3ff;
2867 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002868 if (entry->end)
2869 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002870}
2871
Damien Lespiau08db6652014-11-04 17:06:52 +00002872void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2873 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002874{
Damien Lespiaua269c582014-11-04 17:06:49 +00002875 enum pipe pipe;
2876 int plane;
2877 u32 val;
2878
2879 for_each_pipe(dev_priv, pipe) {
Damien Lespiaudd740782015-02-28 14:54:08 +00002880 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002881 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2882 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2883 val);
2884 }
2885
2886 val = I915_READ(CUR_BUF_CFG(pipe));
2887 skl_ddb_entry_init_from_hw(&ddb->cursor[pipe], val);
2888 }
2889}
2890
Damien Lespiaub9cec072014-11-04 17:06:43 +00002891static unsigned int
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002892skl_plane_relative_data_rate(const struct intel_plane_wm_parameters *p, int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002893{
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002894
2895 /* for planar format */
2896 if (p->y_bytes_per_pixel) {
2897 if (y) /* y-plane data rate */
2898 return p->horiz_pixels * p->vert_pixels * p->y_bytes_per_pixel;
2899 else /* uv-plane data rate */
2900 return (p->horiz_pixels/2) * (p->vert_pixels/2) * p->bytes_per_pixel;
2901 }
2902
2903 /* for packed formats */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002904 return p->horiz_pixels * p->vert_pixels * p->bytes_per_pixel;
2905}
2906
2907/*
2908 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2909 * a 8192x4096@32bpp framebuffer:
2910 * 3 * 4096 * 8192 * 4 < 2^32
2911 */
2912static unsigned int
2913skl_get_total_relative_data_rate(struct intel_crtc *intel_crtc,
2914 const struct skl_pipe_wm_parameters *params)
2915{
2916 unsigned int total_data_rate = 0;
2917 int plane;
2918
2919 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2920 const struct intel_plane_wm_parameters *p;
2921
2922 p = &params->plane[plane];
2923 if (!p->enabled)
2924 continue;
2925
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002926 total_data_rate += skl_plane_relative_data_rate(p, 0); /* packed/uv */
2927 if (p->y_bytes_per_pixel) {
2928 total_data_rate += skl_plane_relative_data_rate(p, 1); /* y-plane */
2929 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00002930 }
2931
2932 return total_data_rate;
2933}
2934
2935static void
2936skl_allocate_pipe_ddb(struct drm_crtc *crtc,
2937 const struct intel_wm_config *config,
2938 const struct skl_pipe_wm_parameters *params,
2939 struct skl_ddb_allocation *ddb /* out */)
2940{
2941 struct drm_device *dev = crtc->dev;
Damien Lespiaudd740782015-02-28 14:54:08 +00002942 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002943 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2944 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002945 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002946 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00002947 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002948 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002949 unsigned int total_data_rate;
2950 int plane;
2951
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002952 skl_ddb_get_pipe_allocation_limits(dev, crtc, config, params, alloc);
2953 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002954 if (alloc_size == 0) {
2955 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
2956 memset(&ddb->cursor[pipe], 0, sizeof(ddb->cursor[pipe]));
2957 return;
2958 }
2959
2960 cursor_blocks = skl_cursor_allocation(config);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002961 ddb->cursor[pipe].start = alloc->end - cursor_blocks;
2962 ddb->cursor[pipe].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002963
2964 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002965 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002966
Damien Lespiau80958152015-02-09 13:35:10 +00002967 /* 1. Allocate the mininum required blocks for each active plane */
Damien Lespiaudd740782015-02-28 14:54:08 +00002968 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau80958152015-02-09 13:35:10 +00002969 const struct intel_plane_wm_parameters *p;
2970
2971 p = &params->plane[plane];
2972 if (!p->enabled)
2973 continue;
2974
2975 minimum[plane] = 8;
2976 alloc_size -= minimum[plane];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002977 y_minimum[plane] = p->y_bytes_per_pixel ? 8 : 0;
2978 alloc_size -= y_minimum[plane];
Damien Lespiau80958152015-02-09 13:35:10 +00002979 }
2980
Damien Lespiaub9cec072014-11-04 17:06:43 +00002981 /*
Damien Lespiau80958152015-02-09 13:35:10 +00002982 * 2. Distribute the remaining space in proportion to the amount of
2983 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00002984 *
2985 * FIXME: we may not allocate every single block here.
2986 */
2987 total_data_rate = skl_get_total_relative_data_rate(intel_crtc, params);
2988
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002989 start = alloc->start;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002990 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2991 const struct intel_plane_wm_parameters *p;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002992 unsigned int data_rate, y_data_rate;
2993 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002994
2995 p = &params->plane[plane];
2996 if (!p->enabled)
2997 continue;
2998
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002999 data_rate = skl_plane_relative_data_rate(p, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003000
3001 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003002 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003003 * promote the expression to 64 bits to avoid overflowing, the
3004 * result is < available as data_rate / total_data_rate < 1
3005 */
Damien Lespiau80958152015-02-09 13:35:10 +00003006 plane_blocks = minimum[plane];
3007 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3008 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003009
3010 ddb->plane[pipe][plane].start = start;
Damien Lespiau16160e32014-11-04 17:06:53 +00003011 ddb->plane[pipe][plane].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003012
3013 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003014
3015 /*
3016 * allocation for y_plane part of planar format:
3017 */
3018 if (p->y_bytes_per_pixel) {
3019 y_data_rate = skl_plane_relative_data_rate(p, 1);
3020 y_plane_blocks = y_minimum[plane];
3021 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3022 total_data_rate);
3023
3024 ddb->y_plane[pipe][plane].start = start;
3025 ddb->y_plane[pipe][plane].end = start + y_plane_blocks;
3026
3027 start += y_plane_blocks;
3028 }
3029
Damien Lespiaub9cec072014-11-04 17:06:43 +00003030 }
3031
3032}
3033
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003034static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003035{
3036 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003037 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003038}
3039
3040/*
3041 * The max latency should be 257 (max the punit can code is 255 and we add 2us
3042 * for the read latency) and bytes_per_pixel should always be <= 8, so that
3043 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3044 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3045*/
3046static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
3047 uint32_t latency)
3048{
3049 uint32_t wm_intermediate_val, ret;
3050
3051 if (latency == 0)
3052 return UINT_MAX;
3053
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003054 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003055 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3056
3057 return ret;
3058}
3059
3060static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3061 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003062 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003063{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003064 uint32_t ret;
3065 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3066 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003067
3068 if (latency == 0)
3069 return UINT_MAX;
3070
3071 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003072
3073 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3074 tiling == I915_FORMAT_MOD_Yf_TILED) {
3075 plane_bytes_per_line *= 4;
3076 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3077 plane_blocks_per_line /= 4;
3078 } else {
3079 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3080 }
3081
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003082 wm_intermediate_val = latency * pixel_rate;
3083 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003084 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003085
3086 return ret;
3087}
3088
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003089static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3090 const struct intel_crtc *intel_crtc)
3091{
3092 struct drm_device *dev = intel_crtc->base.dev;
3093 struct drm_i915_private *dev_priv = dev->dev_private;
3094 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3095 enum pipe pipe = intel_crtc->pipe;
3096
3097 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
3098 sizeof(new_ddb->plane[pipe])))
3099 return true;
3100
3101 if (memcmp(&new_ddb->cursor[pipe], &cur_ddb->cursor[pipe],
3102 sizeof(new_ddb->cursor[pipe])))
3103 return true;
3104
3105 return false;
3106}
3107
3108static void skl_compute_wm_global_parameters(struct drm_device *dev,
3109 struct intel_wm_config *config)
3110{
3111 struct drm_crtc *crtc;
3112 struct drm_plane *plane;
3113
3114 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
Matt Roper3ef00282015-03-09 10:19:24 -07003115 config->num_pipes_active += to_intel_crtc(crtc)->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003116
3117 /* FIXME: I don't think we need those two global parameters on SKL */
3118 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3119 struct intel_plane *intel_plane = to_intel_plane(plane);
3120
3121 config->sprites_enabled |= intel_plane->wm.enabled;
3122 config->sprites_scaled |= intel_plane->wm.scaled;
3123 }
3124}
3125
3126static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
3127 struct skl_pipe_wm_parameters *p)
3128{
3129 struct drm_device *dev = crtc->dev;
3130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3131 enum pipe pipe = intel_crtc->pipe;
3132 struct drm_plane *plane;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003133 struct drm_framebuffer *fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003134 int i = 1; /* Index for sprite planes start */
3135
Matt Roper3ef00282015-03-09 10:19:24 -07003136 p->active = intel_crtc->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003137 if (p->active) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003138 p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
3139 p->pixel_rate = skl_pipe_pixel_rate(intel_crtc->config);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003140
Matt Roperc9f038a2015-03-09 11:06:02 -07003141 fb = crtc->primary->state->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003142 /* For planar: Bpp is for uv plane, y_Bpp is for y plane */
Matt Roperc9f038a2015-03-09 11:06:02 -07003143 if (fb) {
3144 p->plane[0].enabled = true;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003145 p->plane[0].bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
Kumar, Mahesh395ab752015-09-03 16:17:08 +05303146 drm_format_plane_cpp(fb->pixel_format, 1) :
3147 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003148 p->plane[0].y_bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
3149 drm_format_plane_cpp(fb->pixel_format, 0) : 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003150 p->plane[0].tiling = fb->modifier[0];
3151 } else {
3152 p->plane[0].enabled = false;
3153 p->plane[0].bytes_per_pixel = 0;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003154 p->plane[0].y_bytes_per_pixel = 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003155 p->plane[0].tiling = DRM_FORMAT_MOD_NONE;
3156 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003157 p->plane[0].horiz_pixels = intel_crtc->config->pipe_src_w;
3158 p->plane[0].vert_pixels = intel_crtc->config->pipe_src_h;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003159 p->plane[0].rotation = crtc->primary->state->rotation;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003160
Matt Roperc9f038a2015-03-09 11:06:02 -07003161 fb = crtc->cursor->state->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003162 p->cursor.y_bytes_per_pixel = 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003163 if (fb) {
3164 p->cursor.enabled = true;
3165 p->cursor.bytes_per_pixel = fb->bits_per_pixel / 8;
3166 p->cursor.horiz_pixels = crtc->cursor->state->crtc_w;
3167 p->cursor.vert_pixels = crtc->cursor->state->crtc_h;
3168 } else {
3169 p->cursor.enabled = false;
3170 p->cursor.bytes_per_pixel = 0;
3171 p->cursor.horiz_pixels = 64;
3172 p->cursor.vert_pixels = 64;
3173 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003174 }
3175
3176 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3177 struct intel_plane *intel_plane = to_intel_plane(plane);
3178
Sonika Jindala712f8e2014-12-09 10:59:15 +05303179 if (intel_plane->pipe == pipe &&
3180 plane->type == DRM_PLANE_TYPE_OVERLAY)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003181 p->plane[i++] = intel_plane->wm;
3182 }
3183}
3184
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003185static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3186 struct skl_pipe_wm_parameters *p,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003187 struct intel_plane_wm_parameters *p_params,
3188 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003189 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003190 uint16_t *out_blocks, /* out */
3191 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003192{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003193 uint32_t latency = dev_priv->wm.skl_latency[level];
3194 uint32_t method1, method2;
3195 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3196 uint32_t res_blocks, res_lines;
3197 uint32_t selected_result;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003198 uint8_t bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003199
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003200 if (latency == 0 || !p->active || !p_params->enabled)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003201 return false;
3202
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003203 bytes_per_pixel = p_params->y_bytes_per_pixel ?
3204 p_params->y_bytes_per_pixel :
3205 p_params->bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003206 method1 = skl_wm_method1(p->pixel_rate,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003207 bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003208 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003209 method2 = skl_wm_method2(p->pixel_rate,
3210 p->pipe_htotal,
3211 p_params->horiz_pixels,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003212 bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003213 p_params->tiling,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003214 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003215
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003216 plane_bytes_per_line = p_params->horiz_pixels * bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003217 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003218
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003219 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
3220 p_params->tiling == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003221 uint32_t min_scanlines = 4;
3222 uint32_t y_tile_minimum;
3223 if (intel_rotation_90_or_270(p_params->rotation)) {
3224 switch (p_params->bytes_per_pixel) {
3225 case 1:
3226 min_scanlines = 16;
3227 break;
3228 case 2:
3229 min_scanlines = 8;
3230 break;
3231 case 8:
3232 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003233 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003234 }
3235 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003236 selected_result = max(method2, y_tile_minimum);
3237 } else {
3238 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3239 selected_result = min(method1, method2);
3240 else
3241 selected_result = method1;
3242 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003243
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003244 res_blocks = selected_result + 1;
3245 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003246
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003247 if (level >= 1 && level <= 7) {
3248 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
3249 p_params->tiling == I915_FORMAT_MOD_Yf_TILED)
3250 res_lines += 4;
3251 else
3252 res_blocks++;
3253 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003254
3255 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003256 return false;
3257
3258 *out_blocks = res_blocks;
3259 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003260
3261 return true;
3262}
3263
3264static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3265 struct skl_ddb_allocation *ddb,
3266 struct skl_pipe_wm_parameters *p,
3267 enum pipe pipe,
3268 int level,
3269 int num_planes,
3270 struct skl_wm_level *result)
3271{
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003272 uint16_t ddb_blocks;
3273 int i;
3274
3275 for (i = 0; i < num_planes; i++) {
3276 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3277
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003278 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
3279 p, &p->plane[i],
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003280 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003281 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003282 &result->plane_res_b[i],
3283 &result->plane_res_l[i]);
3284 }
3285
3286 ddb_blocks = skl_ddb_entry_size(&ddb->cursor[pipe]);
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003287 result->cursor_en = skl_compute_plane_wm(dev_priv, p, &p->cursor,
3288 ddb_blocks, level,
3289 &result->cursor_res_b,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003290 &result->cursor_res_l);
3291}
3292
Damien Lespiau407b50f2014-11-04 17:06:57 +00003293static uint32_t
3294skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
3295{
Matt Roper3ef00282015-03-09 10:19:24 -07003296 if (!to_intel_crtc(crtc)->active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003297 return 0;
3298
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003299 if (WARN_ON(p->pixel_rate == 0))
3300 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003301
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003302 return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003303}
3304
3305static void skl_compute_transition_wm(struct drm_crtc *crtc,
3306 struct skl_pipe_wm_parameters *params,
Damien Lespiau9414f562014-11-04 17:06:58 +00003307 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003308{
Damien Lespiau9414f562014-11-04 17:06:58 +00003309 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3310 int i;
3311
Damien Lespiau407b50f2014-11-04 17:06:57 +00003312 if (!params->active)
3313 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003314
3315 /* Until we know more, just disable transition WMs */
3316 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3317 trans_wm->plane_en[i] = false;
3318 trans_wm->cursor_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003319}
3320
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003321static void skl_compute_pipe_wm(struct drm_crtc *crtc,
3322 struct skl_ddb_allocation *ddb,
3323 struct skl_pipe_wm_parameters *params,
3324 struct skl_pipe_wm *pipe_wm)
3325{
3326 struct drm_device *dev = crtc->dev;
3327 const struct drm_i915_private *dev_priv = dev->dev_private;
3328 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3329 int level, max_level = ilk_wm_max_level(dev);
3330
3331 for (level = 0; level <= max_level; level++) {
3332 skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
3333 level, intel_num_planes(intel_crtc),
3334 &pipe_wm->wm[level]);
3335 }
3336 pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
3337
Damien Lespiau9414f562014-11-04 17:06:58 +00003338 skl_compute_transition_wm(crtc, params, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003339}
3340
3341static void skl_compute_wm_results(struct drm_device *dev,
3342 struct skl_pipe_wm_parameters *p,
3343 struct skl_pipe_wm *p_wm,
3344 struct skl_wm_values *r,
3345 struct intel_crtc *intel_crtc)
3346{
3347 int level, max_level = ilk_wm_max_level(dev);
3348 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003349 uint32_t temp;
3350 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003351
3352 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003353 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3354 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003355
3356 temp |= p_wm->wm[level].plane_res_l[i] <<
3357 PLANE_WM_LINES_SHIFT;
3358 temp |= p_wm->wm[level].plane_res_b[i];
3359 if (p_wm->wm[level].plane_en[i])
3360 temp |= PLANE_WM_EN;
3361
3362 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003363 }
3364
3365 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003366
3367 temp |= p_wm->wm[level].cursor_res_l << PLANE_WM_LINES_SHIFT;
3368 temp |= p_wm->wm[level].cursor_res_b;
3369
3370 if (p_wm->wm[level].cursor_en)
3371 temp |= PLANE_WM_EN;
3372
3373 r->cursor[pipe][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003374
3375 }
3376
Damien Lespiau9414f562014-11-04 17:06:58 +00003377 /* transition WMs */
3378 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3379 temp = 0;
3380 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3381 temp |= p_wm->trans_wm.plane_res_b[i];
3382 if (p_wm->trans_wm.plane_en[i])
3383 temp |= PLANE_WM_EN;
3384
3385 r->plane_trans[pipe][i] = temp;
3386 }
3387
3388 temp = 0;
3389 temp |= p_wm->trans_wm.cursor_res_l << PLANE_WM_LINES_SHIFT;
3390 temp |= p_wm->trans_wm.cursor_res_b;
3391 if (p_wm->trans_wm.cursor_en)
3392 temp |= PLANE_WM_EN;
3393
3394 r->cursor_trans[pipe] = temp;
3395
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003396 r->wm_linetime[pipe] = p_wm->linetime;
3397}
3398
Damien Lespiau16160e32014-11-04 17:06:53 +00003399static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
3400 const struct skl_ddb_entry *entry)
3401{
3402 if (entry->end)
3403 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3404 else
3405 I915_WRITE(reg, 0);
3406}
3407
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003408static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3409 const struct skl_wm_values *new)
3410{
3411 struct drm_device *dev = dev_priv->dev;
3412 struct intel_crtc *crtc;
3413
3414 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3415 int i, level, max_level = ilk_wm_max_level(dev);
3416 enum pipe pipe = crtc->pipe;
3417
Damien Lespiau5d374d92014-11-04 17:07:00 +00003418 if (!new->dirty[pipe])
3419 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003420
Damien Lespiau5d374d92014-11-04 17:07:00 +00003421 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3422
3423 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003424 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003425 I915_WRITE(PLANE_WM(pipe, i, level),
3426 new->plane[pipe][i][level]);
3427 I915_WRITE(CUR_WM(pipe, level),
3428 new->cursor[pipe][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003429 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003430 for (i = 0; i < intel_num_planes(crtc); i++)
3431 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3432 new->plane_trans[pipe][i]);
3433 I915_WRITE(CUR_WM_TRANS(pipe), new->cursor_trans[pipe]);
3434
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003435 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003436 skl_ddb_entry_write(dev_priv,
3437 PLANE_BUF_CFG(pipe, i),
3438 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003439 skl_ddb_entry_write(dev_priv,
3440 PLANE_NV12_BUF_CFG(pipe, i),
3441 &new->ddb.y_plane[pipe][i]);
3442 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003443
3444 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
3445 &new->ddb.cursor[pipe]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003446 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003447}
3448
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003449/*
3450 * When setting up a new DDB allocation arrangement, we need to correctly
3451 * sequence the times at which the new allocations for the pipes are taken into
3452 * account or we'll have pipes fetching from space previously allocated to
3453 * another pipe.
3454 *
3455 * Roughly the sequence looks like:
3456 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3457 * overlapping with a previous light-up pipe (another way to put it is:
3458 * pipes with their new allocation strickly included into their old ones).
3459 * 2. re-allocate the other pipes that get their allocation reduced
3460 * 3. allocate the pipes having their allocation increased
3461 *
3462 * Steps 1. and 2. are here to take care of the following case:
3463 * - Initially DDB looks like this:
3464 * | B | C |
3465 * - enable pipe A.
3466 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3467 * allocation
3468 * | A | B | C |
3469 *
3470 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3471 */
3472
Damien Lespiaud21b7952014-11-04 17:07:03 +00003473static void
3474skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003475{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003476 int plane;
3477
Damien Lespiaud21b7952014-11-04 17:07:03 +00003478 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3479
Damien Lespiaudd740782015-02-28 14:54:08 +00003480 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003481 I915_WRITE(PLANE_SURF(pipe, plane),
3482 I915_READ(PLANE_SURF(pipe, plane)));
3483 }
3484 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3485}
3486
3487static bool
3488skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3489 const struct skl_ddb_allocation *new,
3490 enum pipe pipe)
3491{
3492 uint16_t old_size, new_size;
3493
3494 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3495 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3496
3497 return old_size != new_size &&
3498 new->pipe[pipe].start >= old->pipe[pipe].start &&
3499 new->pipe[pipe].end <= old->pipe[pipe].end;
3500}
3501
3502static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3503 struct skl_wm_values *new_values)
3504{
3505 struct drm_device *dev = dev_priv->dev;
3506 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003507 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003508 struct intel_crtc *crtc;
3509 enum pipe pipe;
3510
3511 new_ddb = &new_values->ddb;
3512 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3513
3514 /*
3515 * First pass: flush the pipes with the new allocation contained into
3516 * the old space.
3517 *
3518 * We'll wait for the vblank on those pipes to ensure we can safely
3519 * re-allocate the freed space without this pipe fetching from it.
3520 */
3521 for_each_intel_crtc(dev, crtc) {
3522 if (!crtc->active)
3523 continue;
3524
3525 pipe = crtc->pipe;
3526
3527 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3528 continue;
3529
Damien Lespiaud21b7952014-11-04 17:07:03 +00003530 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003531 intel_wait_for_vblank(dev, pipe);
3532
3533 reallocated[pipe] = true;
3534 }
3535
3536
3537 /*
3538 * Second pass: flush the pipes that are having their allocation
3539 * reduced, but overlapping with a previous allocation.
3540 *
3541 * Here as well we need to wait for the vblank to make sure the freed
3542 * space is not used anymore.
3543 */
3544 for_each_intel_crtc(dev, crtc) {
3545 if (!crtc->active)
3546 continue;
3547
3548 pipe = crtc->pipe;
3549
3550 if (reallocated[pipe])
3551 continue;
3552
3553 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3554 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003555 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003556 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303557 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003558 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003559 }
3560
3561 /*
3562 * Third pass: flush the pipes that got more space allocated.
3563 *
3564 * We don't need to actively wait for the update here, next vblank
3565 * will just get more DDB space with the correct WM values.
3566 */
3567 for_each_intel_crtc(dev, crtc) {
3568 if (!crtc->active)
3569 continue;
3570
3571 pipe = crtc->pipe;
3572
3573 /*
3574 * At this point, only the pipes more space than before are
3575 * left to re-allocate.
3576 */
3577 if (reallocated[pipe])
3578 continue;
3579
Damien Lespiaud21b7952014-11-04 17:07:03 +00003580 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003581 }
3582}
3583
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003584static bool skl_update_pipe_wm(struct drm_crtc *crtc,
3585 struct skl_pipe_wm_parameters *params,
3586 struct intel_wm_config *config,
3587 struct skl_ddb_allocation *ddb, /* out */
3588 struct skl_pipe_wm *pipe_wm /* out */)
3589{
3590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3591
3592 skl_compute_wm_pipe_parameters(crtc, params);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003593 skl_allocate_pipe_ddb(crtc, config, params, ddb);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003594 skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
3595
3596 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
3597 return false;
3598
3599 intel_crtc->wm.skl_active = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003600
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003601 return true;
3602}
3603
3604static void skl_update_other_pipe_wm(struct drm_device *dev,
3605 struct drm_crtc *crtc,
3606 struct intel_wm_config *config,
3607 struct skl_wm_values *r)
3608{
3609 struct intel_crtc *intel_crtc;
3610 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3611
3612 /*
3613 * If the WM update hasn't changed the allocation for this_crtc (the
3614 * crtc we are currently computing the new WM values for), other
3615 * enabled crtcs will keep the same allocation and we don't need to
3616 * recompute anything for them.
3617 */
3618 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3619 return;
3620
3621 /*
3622 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3623 * other active pipes need new DDB allocation and WM values.
3624 */
3625 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3626 base.head) {
3627 struct skl_pipe_wm_parameters params = {};
3628 struct skl_pipe_wm pipe_wm = {};
3629 bool wm_changed;
3630
3631 if (this_crtc->pipe == intel_crtc->pipe)
3632 continue;
3633
3634 if (!intel_crtc->active)
3635 continue;
3636
3637 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
3638 &params, config,
3639 &r->ddb, &pipe_wm);
3640
3641 /*
3642 * If we end up re-computing the other pipe WM values, it's
3643 * because it was really needed, so we expect the WM values to
3644 * be different.
3645 */
3646 WARN_ON(!wm_changed);
3647
3648 skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
3649 r->dirty[intel_crtc->pipe] = true;
3650 }
3651}
3652
Bob Paauweadda50b2015-07-21 10:42:53 -07003653static void skl_clear_wm(struct skl_wm_values *watermarks, enum pipe pipe)
3654{
3655 watermarks->wm_linetime[pipe] = 0;
3656 memset(watermarks->plane[pipe], 0,
3657 sizeof(uint32_t) * 8 * I915_MAX_PLANES);
3658 memset(watermarks->cursor[pipe], 0, sizeof(uint32_t) * 8);
3659 memset(watermarks->plane_trans[pipe],
3660 0, sizeof(uint32_t) * I915_MAX_PLANES);
3661 watermarks->cursor_trans[pipe] = 0;
3662
3663 /* Clear ddb entries for pipe */
3664 memset(&watermarks->ddb.pipe[pipe], 0, sizeof(struct skl_ddb_entry));
3665 memset(&watermarks->ddb.plane[pipe], 0,
3666 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3667 memset(&watermarks->ddb.y_plane[pipe], 0,
3668 sizeof(struct skl_ddb_entry) * I915_MAX_PLANES);
3669 memset(&watermarks->ddb.cursor[pipe], 0, sizeof(struct skl_ddb_entry));
3670
3671}
3672
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003673static void skl_update_wm(struct drm_crtc *crtc)
3674{
3675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3676 struct drm_device *dev = crtc->dev;
3677 struct drm_i915_private *dev_priv = dev->dev_private;
3678 struct skl_pipe_wm_parameters params = {};
3679 struct skl_wm_values *results = &dev_priv->wm.skl_results;
3680 struct skl_pipe_wm pipe_wm = {};
3681 struct intel_wm_config config = {};
3682
Bob Paauweadda50b2015-07-21 10:42:53 -07003683
3684 /* Clear all dirty flags */
3685 memset(results->dirty, 0, sizeof(bool) * I915_MAX_PIPES);
3686
3687 skl_clear_wm(results, intel_crtc->pipe);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003688
3689 skl_compute_wm_global_parameters(dev, &config);
3690
3691 if (!skl_update_pipe_wm(crtc, &params, &config,
3692 &results->ddb, &pipe_wm))
3693 return;
3694
3695 skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
3696 results->dirty[intel_crtc->pipe] = true;
3697
3698 skl_update_other_pipe_wm(dev, crtc, &config, results);
3699 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003700 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003701
3702 /* store the new configuration */
3703 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003704}
3705
3706static void
3707skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3708 uint32_t sprite_width, uint32_t sprite_height,
3709 int pixel_size, bool enabled, bool scaled)
3710{
3711 struct intel_plane *intel_plane = to_intel_plane(plane);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003712 struct drm_framebuffer *fb = plane->state->fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003713
3714 intel_plane->wm.enabled = enabled;
3715 intel_plane->wm.scaled = scaled;
3716 intel_plane->wm.horiz_pixels = sprite_width;
3717 intel_plane->wm.vert_pixels = sprite_height;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003718 intel_plane->wm.tiling = DRM_FORMAT_MOD_NONE;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003719
3720 /* For planar: Bpp is for UV plane, y_Bpp is for Y plane */
3721 intel_plane->wm.bytes_per_pixel =
3722 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3723 drm_format_plane_cpp(plane->state->fb->pixel_format, 1) : pixel_size;
3724 intel_plane->wm.y_bytes_per_pixel =
3725 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3726 drm_format_plane_cpp(plane->state->fb->pixel_format, 0) : 0;
3727
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003728 /*
3729 * Framebuffer can be NULL on plane disable, but it does not
3730 * matter for watermarks if we assume no tiling in that case.
3731 */
3732 if (fb)
3733 intel_plane->wm.tiling = fb->modifier[0];
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003734 intel_plane->wm.rotation = plane->state->rotation;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003735
3736 skl_update_wm(crtc);
3737}
3738
Imre Deak820c1982013-12-17 14:46:36 +02003739static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003740{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper7221fc32015-09-24 15:53:08 -07003742 struct intel_crtc_state *cstate = to_intel_crtc_state(crtc->state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003743 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003744 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003745 struct ilk_wm_maximums max;
Imre Deak820c1982013-12-17 14:46:36 +02003746 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003747 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003748 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003749 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003750 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003751
Matt Roper7221fc32015-09-24 15:53:08 -07003752 WARN_ON(cstate->base.active != intel_crtc->active);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003753
Matt Roper7221fc32015-09-24 15:53:08 -07003754 intel_compute_pipe_wm(cstate, &pipe_wm);
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003755
3756 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3757 return;
3758
3759 intel_crtc->wm.active = pipe_wm;
3760
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003761 ilk_compute_wm_config(dev, &config);
3762
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003763 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003764 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003765
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003766 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003767 if (INTEL_INFO(dev)->gen >= 7 &&
3768 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003769 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003770 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003771
Imre Deak820c1982013-12-17 14:46:36 +02003772 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003773 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003774 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003775 }
3776
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003777 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003778 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003779
Imre Deak820c1982013-12-17 14:46:36 +02003780 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003781
Imre Deak820c1982013-12-17 14:46:36 +02003782 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003783}
3784
Damien Lespiaued57cb82014-07-15 09:21:24 +02003785static void
3786ilk_update_sprite_wm(struct drm_plane *plane,
3787 struct drm_crtc *crtc,
3788 uint32_t sprite_width, uint32_t sprite_height,
3789 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03003790{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003791 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003792 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003793
Ville Syrjälä8553c182013-12-05 15:51:39 +02003794 /*
3795 * IVB workaround: must disable low power watermarks for at least
3796 * one frame before enabling scaling. LP watermarks can be re-enabled
3797 * when scaling is disabled.
3798 *
3799 * WaCxSRDisabledForSpriteScaling:ivb
3800 */
3801 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3802 intel_wait_for_vblank(dev, intel_plane->pipe);
3803
Imre Deak820c1982013-12-17 14:46:36 +02003804 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003805}
3806
Pradeep Bhat30789992014-11-04 17:06:45 +00003807static void skl_pipe_wm_active_state(uint32_t val,
3808 struct skl_pipe_wm *active,
3809 bool is_transwm,
3810 bool is_cursor,
3811 int i,
3812 int level)
3813{
3814 bool is_enabled = (val & PLANE_WM_EN) != 0;
3815
3816 if (!is_transwm) {
3817 if (!is_cursor) {
3818 active->wm[level].plane_en[i] = is_enabled;
3819 active->wm[level].plane_res_b[i] =
3820 val & PLANE_WM_BLOCKS_MASK;
3821 active->wm[level].plane_res_l[i] =
3822 (val >> PLANE_WM_LINES_SHIFT) &
3823 PLANE_WM_LINES_MASK;
3824 } else {
3825 active->wm[level].cursor_en = is_enabled;
3826 active->wm[level].cursor_res_b =
3827 val & PLANE_WM_BLOCKS_MASK;
3828 active->wm[level].cursor_res_l =
3829 (val >> PLANE_WM_LINES_SHIFT) &
3830 PLANE_WM_LINES_MASK;
3831 }
3832 } else {
3833 if (!is_cursor) {
3834 active->trans_wm.plane_en[i] = is_enabled;
3835 active->trans_wm.plane_res_b[i] =
3836 val & PLANE_WM_BLOCKS_MASK;
3837 active->trans_wm.plane_res_l[i] =
3838 (val >> PLANE_WM_LINES_SHIFT) &
3839 PLANE_WM_LINES_MASK;
3840 } else {
3841 active->trans_wm.cursor_en = is_enabled;
3842 active->trans_wm.cursor_res_b =
3843 val & PLANE_WM_BLOCKS_MASK;
3844 active->trans_wm.cursor_res_l =
3845 (val >> PLANE_WM_LINES_SHIFT) &
3846 PLANE_WM_LINES_MASK;
3847 }
3848 }
3849}
3850
3851static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3852{
3853 struct drm_device *dev = crtc->dev;
3854 struct drm_i915_private *dev_priv = dev->dev_private;
3855 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3856 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3857 struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
3858 enum pipe pipe = intel_crtc->pipe;
3859 int level, i, max_level;
3860 uint32_t temp;
3861
3862 max_level = ilk_wm_max_level(dev);
3863
3864 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3865
3866 for (level = 0; level <= max_level; level++) {
3867 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3868 hw->plane[pipe][i][level] =
3869 I915_READ(PLANE_WM(pipe, i, level));
3870 hw->cursor[pipe][level] = I915_READ(CUR_WM(pipe, level));
3871 }
3872
3873 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3874 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
3875 hw->cursor_trans[pipe] = I915_READ(CUR_WM_TRANS(pipe));
3876
Matt Roper3ef00282015-03-09 10:19:24 -07003877 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003878 return;
3879
3880 hw->dirty[pipe] = true;
3881
3882 active->linetime = hw->wm_linetime[pipe];
3883
3884 for (level = 0; level <= max_level; level++) {
3885 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3886 temp = hw->plane[pipe][i][level];
3887 skl_pipe_wm_active_state(temp, active, false,
3888 false, i, level);
3889 }
3890 temp = hw->cursor[pipe][level];
3891 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3892 }
3893
3894 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3895 temp = hw->plane_trans[pipe][i];
3896 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3897 }
3898
3899 temp = hw->cursor_trans[pipe];
3900 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
3901}
3902
3903void skl_wm_get_hw_state(struct drm_device *dev)
3904{
Damien Lespiaua269c582014-11-04 17:06:49 +00003905 struct drm_i915_private *dev_priv = dev->dev_private;
3906 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003907 struct drm_crtc *crtc;
3908
Damien Lespiaua269c582014-11-04 17:06:49 +00003909 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003910 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3911 skl_pipe_wm_get_hw_state(crtc);
3912}
3913
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003914static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3915{
3916 struct drm_device *dev = crtc->dev;
3917 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003918 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3920 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3921 enum pipe pipe = intel_crtc->pipe;
3922 static const unsigned int wm0_pipe_reg[] = {
3923 [PIPE_A] = WM0_PIPEA_ILK,
3924 [PIPE_B] = WM0_PIPEB_ILK,
3925 [PIPE_C] = WM0_PIPEC_IVB,
3926 };
3927
3928 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003929 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003930 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003931
Matt Roper3ef00282015-03-09 10:19:24 -07003932 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003933
3934 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003935 u32 tmp = hw->wm_pipe[pipe];
3936
3937 /*
3938 * For active pipes LP0 watermark is marked as
3939 * enabled, and LP1+ watermaks as disabled since
3940 * we can't really reverse compute them in case
3941 * multiple pipes are active.
3942 */
3943 active->wm[0].enable = true;
3944 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3945 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3946 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3947 active->linetime = hw->wm_linetime[pipe];
3948 } else {
3949 int level, max_level = ilk_wm_max_level(dev);
3950
3951 /*
3952 * For inactive pipes, all watermark levels
3953 * should be marked as enabled but zeroed,
3954 * which is what we'd compute them to.
3955 */
3956 for (level = 0; level <= max_level; level++)
3957 active->wm[level].enable = true;
3958 }
3959}
3960
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003961#define _FW_WM(value, plane) \
3962 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3963#define _FW_WM_VLV(value, plane) \
3964 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3965
3966static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3967 struct vlv_wm_values *wm)
3968{
3969 enum pipe pipe;
3970 uint32_t tmp;
3971
3972 for_each_pipe(dev_priv, pipe) {
3973 tmp = I915_READ(VLV_DDL(pipe));
3974
3975 wm->ddl[pipe].primary =
3976 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3977 wm->ddl[pipe].cursor =
3978 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3979 wm->ddl[pipe].sprite[0] =
3980 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3981 wm->ddl[pipe].sprite[1] =
3982 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3983 }
3984
3985 tmp = I915_READ(DSPFW1);
3986 wm->sr.plane = _FW_WM(tmp, SR);
3987 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
3988 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
3989 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
3990
3991 tmp = I915_READ(DSPFW2);
3992 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
3993 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
3994 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
3995
3996 tmp = I915_READ(DSPFW3);
3997 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
3998
3999 if (IS_CHERRYVIEW(dev_priv)) {
4000 tmp = I915_READ(DSPFW7_CHV);
4001 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4002 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4003
4004 tmp = I915_READ(DSPFW8_CHV);
4005 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4006 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4007
4008 tmp = I915_READ(DSPFW9_CHV);
4009 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4010 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4011
4012 tmp = I915_READ(DSPHOWM);
4013 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4014 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4015 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4016 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4017 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4018 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4019 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4020 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4021 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4022 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4023 } else {
4024 tmp = I915_READ(DSPFW7);
4025 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4026 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4027
4028 tmp = I915_READ(DSPHOWM);
4029 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4030 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4031 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4032 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4033 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4034 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4035 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4036 }
4037}
4038
4039#undef _FW_WM
4040#undef _FW_WM_VLV
4041
4042void vlv_wm_get_hw_state(struct drm_device *dev)
4043{
4044 struct drm_i915_private *dev_priv = to_i915(dev);
4045 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4046 struct intel_plane *plane;
4047 enum pipe pipe;
4048 u32 val;
4049
4050 vlv_read_wm_values(dev_priv, wm);
4051
4052 for_each_intel_plane(dev, plane) {
4053 switch (plane->base.type) {
4054 int sprite;
4055 case DRM_PLANE_TYPE_CURSOR:
4056 plane->wm.fifo_size = 63;
4057 break;
4058 case DRM_PLANE_TYPE_PRIMARY:
4059 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4060 break;
4061 case DRM_PLANE_TYPE_OVERLAY:
4062 sprite = plane->plane;
4063 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4064 break;
4065 }
4066 }
4067
4068 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4069 wm->level = VLV_WM_LEVEL_PM2;
4070
4071 if (IS_CHERRYVIEW(dev_priv)) {
4072 mutex_lock(&dev_priv->rps.hw_lock);
4073
4074 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4075 if (val & DSP_MAXFIFO_PM5_ENABLE)
4076 wm->level = VLV_WM_LEVEL_PM5;
4077
Ville Syrjälä58590c12015-09-08 21:05:12 +03004078 /*
4079 * If DDR DVFS is disabled in the BIOS, Punit
4080 * will never ack the request. So if that happens
4081 * assume we don't have to enable/disable DDR DVFS
4082 * dynamically. To test that just set the REQ_ACK
4083 * bit to poke the Punit, but don't change the
4084 * HIGH/LOW bits so that we don't actually change
4085 * the current state.
4086 */
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004087 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
Ville Syrjälä58590c12015-09-08 21:05:12 +03004088 val |= FORCE_DDR_FREQ_REQ_ACK;
4089 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
4090
4091 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
4092 FORCE_DDR_FREQ_REQ_ACK) == 0, 3)) {
4093 DRM_DEBUG_KMS("Punit not acking DDR DVFS request, "
4094 "assuming DDR DVFS is disabled\n");
4095 dev_priv->wm.max_level = VLV_WM_LEVEL_PM5;
4096 } else {
4097 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4098 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4099 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4100 }
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03004101
4102 mutex_unlock(&dev_priv->rps.hw_lock);
4103 }
4104
4105 for_each_pipe(dev_priv, pipe)
4106 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4107 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4108 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4109
4110 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4111 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4112}
4113
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004114void ilk_wm_get_hw_state(struct drm_device *dev)
4115{
4116 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004117 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004118 struct drm_crtc *crtc;
4119
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004120 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004121 ilk_pipe_wm_get_hw_state(crtc);
4122
4123 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4124 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4125 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4126
4127 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004128 if (INTEL_INFO(dev)->gen >= 7) {
4129 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4130 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4131 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004132
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004133 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004134 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4135 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4136 else if (IS_IVYBRIDGE(dev))
4137 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4138 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004139
4140 hw->enable_fbc_wm =
4141 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4142}
4143
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004144/**
4145 * intel_update_watermarks - update FIFO watermark values based on current modes
4146 *
4147 * Calculate watermark values for the various WM regs based on current mode
4148 * and plane configuration.
4149 *
4150 * There are several cases to deal with here:
4151 * - normal (i.e. non-self-refresh)
4152 * - self-refresh (SR) mode
4153 * - lines are large relative to FIFO size (buffer can hold up to 2)
4154 * - lines are small relative to FIFO size (buffer can hold more than 2
4155 * lines), so need to account for TLB latency
4156 *
4157 * The normal calculation is:
4158 * watermark = dotclock * bytes per pixel * latency
4159 * where latency is platform & configuration dependent (we assume pessimal
4160 * values here).
4161 *
4162 * The SR calculation is:
4163 * watermark = (trunc(latency/line time)+1) * surface width *
4164 * bytes per pixel
4165 * where
4166 * line time = htotal / dotclock
4167 * surface width = hdisplay for normal plane and 64 for cursor
4168 * and latency is assumed to be high, as above.
4169 *
4170 * The final value programmed to the register should always be rounded up,
4171 * and include an extra 2 entries to account for clock crossings.
4172 *
4173 * We don't use the sprite, so we can ignore that. And on Crestline we have
4174 * to set the non-SR watermarks to 8.
4175 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004176void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004177{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004178 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004179
4180 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004181 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004182}
4183
Ville Syrjäläadf3d352013-08-06 22:24:11 +03004184void intel_update_sprite_watermarks(struct drm_plane *plane,
4185 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02004186 uint32_t sprite_width,
4187 uint32_t sprite_height,
4188 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03004189 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004190{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03004191 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004192
4193 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02004194 dev_priv->display.update_sprite_wm(plane, crtc,
4195 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03004196 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004197}
4198
Daniel Vetter92703882012-08-09 16:46:01 +02004199/**
4200 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004201 */
4202DEFINE_SPINLOCK(mchdev_lock);
4203
4204/* Global for IPS driver to get at the current i915 device. Protected by
4205 * mchdev_lock. */
4206static struct drm_i915_private *i915_mch_dev;
4207
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004208bool ironlake_set_drps(struct drm_device *dev, u8 val)
4209{
4210 struct drm_i915_private *dev_priv = dev->dev_private;
4211 u16 rgvswctl;
4212
Daniel Vetter92703882012-08-09 16:46:01 +02004213 assert_spin_locked(&mchdev_lock);
4214
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004215 rgvswctl = I915_READ16(MEMSWCTL);
4216 if (rgvswctl & MEMCTL_CMD_STS) {
4217 DRM_DEBUG("gpu busy, RCS change rejected\n");
4218 return false; /* still busy with another command */
4219 }
4220
4221 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4222 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4223 I915_WRITE16(MEMSWCTL, rgvswctl);
4224 POSTING_READ16(MEMSWCTL);
4225
4226 rgvswctl |= MEMCTL_CMD_STS;
4227 I915_WRITE16(MEMSWCTL, rgvswctl);
4228
4229 return true;
4230}
4231
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004232static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004233{
4234 struct drm_i915_private *dev_priv = dev->dev_private;
4235 u32 rgvmodectl = I915_READ(MEMMODECTL);
4236 u8 fmax, fmin, fstart, vstart;
4237
Daniel Vetter92703882012-08-09 16:46:01 +02004238 spin_lock_irq(&mchdev_lock);
4239
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004240 /* Enable temp reporting */
4241 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4242 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4243
4244 /* 100ms RC evaluation intervals */
4245 I915_WRITE(RCUPEI, 100000);
4246 I915_WRITE(RCDNEI, 100000);
4247
4248 /* Set max/min thresholds to 90ms and 80ms respectively */
4249 I915_WRITE(RCBMAXAVG, 90000);
4250 I915_WRITE(RCBMINAVG, 80000);
4251
4252 I915_WRITE(MEMIHYST, 1);
4253
4254 /* Set up min, max, and cur for interrupt handling */
4255 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4256 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4257 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4258 MEMMODE_FSTART_SHIFT;
4259
Ville Syrjälä616847e2015-09-18 20:03:19 +03004260 vstart = (I915_READ(PXVFREQ(fstart)) & PXVFREQ_PX_MASK) >>
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004261 PXVFREQ_PX_SHIFT;
4262
Daniel Vetter20e4d402012-08-08 23:35:39 +02004263 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4264 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004265
Daniel Vetter20e4d402012-08-08 23:35:39 +02004266 dev_priv->ips.max_delay = fstart;
4267 dev_priv->ips.min_delay = fmin;
4268 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004269
4270 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4271 fmax, fmin, fstart);
4272
4273 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4274
4275 /*
4276 * Interrupts will be enabled in ironlake_irq_postinstall
4277 */
4278
4279 I915_WRITE(VIDSTART, vstart);
4280 POSTING_READ(VIDSTART);
4281
4282 rgvmodectl |= MEMMODE_SWMODE_EN;
4283 I915_WRITE(MEMMODECTL, rgvmodectl);
4284
Daniel Vetter92703882012-08-09 16:46:01 +02004285 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004286 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004287 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004288
4289 ironlake_set_drps(dev, fstart);
4290
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004291 dev_priv->ips.last_count1 = I915_READ(DMIEC) +
4292 I915_READ(DDREC) + I915_READ(CSIEC);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004293 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
Ville Syrjälä7d81c3e2015-09-18 20:03:20 +03004294 dev_priv->ips.last_count2 = I915_READ(GFXEC);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004295 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004296
4297 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004298}
4299
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004300static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004301{
4302 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004303 u16 rgvswctl;
4304
4305 spin_lock_irq(&mchdev_lock);
4306
4307 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004308
4309 /* Ack interrupts, disable EFC interrupt */
4310 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4311 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4312 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4313 I915_WRITE(DEIIR, DE_PCU_EVENT);
4314 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4315
4316 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004317 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004318 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004319 rgvswctl |= MEMCTL_CMD_STS;
4320 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004321 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004322
Daniel Vetter92703882012-08-09 16:46:01 +02004323 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004324}
4325
Daniel Vetteracbe9472012-07-26 11:50:05 +02004326/* There's a funny hw issue where the hw returns all 0 when reading from
4327 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4328 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4329 * all limits and the gpu stuck at whatever frequency it is at atm).
4330 */
Akash Goel74ef1172015-03-06 11:07:19 +05304331static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004332{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004333 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004334
Daniel Vetter20b46e52012-07-26 11:16:14 +02004335 /* Only set the down limit when we've reached the lowest level to avoid
4336 * getting more interrupts, otherwise leave this clear. This prevents a
4337 * race in the hw when coming out of rc6: There's a tiny window where
4338 * the hw runs at the minimal clock before selecting the desired
4339 * frequency, if the down threshold expires in that window we will not
4340 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304341 if (IS_GEN9(dev_priv->dev)) {
4342 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4343 if (val <= dev_priv->rps.min_freq_softlimit)
4344 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4345 } else {
4346 limits = dev_priv->rps.max_freq_softlimit << 24;
4347 if (val <= dev_priv->rps.min_freq_softlimit)
4348 limits |= dev_priv->rps.min_freq_softlimit << 16;
4349 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004350
4351 return limits;
4352}
4353
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004354static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4355{
4356 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304357 u32 threshold_up = 0, threshold_down = 0; /* in % */
4358 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004359
4360 new_power = dev_priv->rps.power;
4361 switch (dev_priv->rps.power) {
4362 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004363 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004364 new_power = BETWEEN;
4365 break;
4366
4367 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004368 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004369 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004370 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004371 new_power = HIGH_POWER;
4372 break;
4373
4374 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004375 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004376 new_power = BETWEEN;
4377 break;
4378 }
4379 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004380 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004381 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004382 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004383 new_power = HIGH_POWER;
4384 if (new_power == dev_priv->rps.power)
4385 return;
4386
4387 /* Note the units here are not exactly 1us, but 1280ns. */
4388 switch (new_power) {
4389 case LOW_POWER:
4390 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304391 ei_up = 16000;
4392 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004393
4394 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304395 ei_down = 32000;
4396 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004397 break;
4398
4399 case BETWEEN:
4400 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304401 ei_up = 13000;
4402 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004403
4404 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304405 ei_down = 32000;
4406 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004407 break;
4408
4409 case HIGH_POWER:
4410 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304411 ei_up = 10000;
4412 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004413
4414 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304415 ei_down = 32000;
4416 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004417 break;
4418 }
4419
Akash Goel8a586432015-03-06 11:07:18 +05304420 I915_WRITE(GEN6_RP_UP_EI,
4421 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4422 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4423 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4424
4425 I915_WRITE(GEN6_RP_DOWN_EI,
4426 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4427 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4428 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4429
4430 I915_WRITE(GEN6_RP_CONTROL,
4431 GEN6_RP_MEDIA_TURBO |
4432 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4433 GEN6_RP_MEDIA_IS_GFX |
4434 GEN6_RP_ENABLE |
4435 GEN6_RP_UP_BUSY_AVG |
4436 GEN6_RP_DOWN_IDLE_AVG);
4437
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004438 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004439 dev_priv->rps.up_threshold = threshold_up;
4440 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004441 dev_priv->rps.last_adj = 0;
4442}
4443
Chris Wilson2876ce72014-03-28 08:03:34 +00004444static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4445{
4446 u32 mask = 0;
4447
4448 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004449 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004450 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004451 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004452
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004453 mask &= dev_priv->pm_rps_events;
4454
Imre Deak59d02a12014-12-19 19:33:26 +02004455 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004456}
4457
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004458/* gen6_set_rps is called to update the frequency request, but should also be
4459 * called when the range (min_delay and max_delay) is modified so that we can
4460 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004461static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004462{
4463 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004464
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304465 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
4466 if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0))
4467 return;
4468
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004469 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004470 WARN_ON(val > dev_priv->rps.max_freq);
4471 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004472
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004473 /* min/max delay may still have been modified so be sure to
4474 * write the limits value.
4475 */
4476 if (val != dev_priv->rps.cur_freq) {
4477 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004478
Akash Goel57041952015-03-06 11:07:17 +05304479 if (IS_GEN9(dev))
4480 I915_WRITE(GEN6_RPNSWREQ,
4481 GEN9_FREQUENCY(val));
4482 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004483 I915_WRITE(GEN6_RPNSWREQ,
4484 HSW_FREQUENCY(val));
4485 else
4486 I915_WRITE(GEN6_RPNSWREQ,
4487 GEN6_FREQUENCY(val) |
4488 GEN6_OFFSET(0) |
4489 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004490 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004491
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004492 /* Make sure we continue to get interrupts
4493 * until we hit the minimum or maximum frequencies.
4494 */
Akash Goel74ef1172015-03-06 11:07:19 +05304495 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004496 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004497
Ben Widawskyd5570a72012-09-07 19:43:41 -07004498 POSTING_READ(GEN6_RPNSWREQ);
4499
Ben Widawskyb39fb292014-03-19 18:31:11 -07004500 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02004501 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004502}
4503
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004504static void valleyview_set_rps(struct drm_device *dev, u8 val)
4505{
4506 struct drm_i915_private *dev_priv = dev->dev_private;
4507
4508 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004509 WARN_ON(val > dev_priv->rps.max_freq);
4510 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004511
4512 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4513 "Odd GPU freq value\n"))
4514 val &= ~1;
4515
Deepak Scd25dd52015-07-10 18:31:40 +05304516 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4517
Chris Wilson8fb55192015-04-07 16:20:28 +01004518 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004519 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004520 if (!IS_CHERRYVIEW(dev_priv))
4521 gen6_set_rps_thresholds(dev_priv, val);
4522 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004523
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004524 dev_priv->rps.cur_freq = val;
4525 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4526}
4527
Deepak Sa7f6e232015-05-09 18:04:44 +05304528/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304529 *
4530 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304531 * 1. Forcewake Media well.
4532 * 2. Request idle freq.
4533 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304534*/
4535static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4536{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004537 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304538
Chris Wilsonaed242f2015-03-18 09:48:21 +00004539 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304540 return;
4541
Deepak Sa7f6e232015-05-09 18:04:44 +05304542 /* Wake up the media well, as that takes a lot less
4543 * power than the Render well. */
4544 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4545 valleyview_set_rps(dev_priv->dev, val);
4546 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304547}
4548
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004549void gen6_rps_busy(struct drm_i915_private *dev_priv)
4550{
4551 mutex_lock(&dev_priv->rps.hw_lock);
4552 if (dev_priv->rps.enabled) {
4553 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4554 gen6_rps_reset_ei(dev_priv);
4555 I915_WRITE(GEN6_PMINTRMSK,
4556 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4557 }
4558 mutex_unlock(&dev_priv->rps.hw_lock);
4559}
4560
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004561void gen6_rps_idle(struct drm_i915_private *dev_priv)
4562{
Damien Lespiau691bb712013-12-12 14:36:36 +00004563 struct drm_device *dev = dev_priv->dev;
4564
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004565 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004566 if (dev_priv->rps.enabled) {
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004567 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304568 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004569 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004570 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004571 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004572 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004573 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004574 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004575
Chris Wilson8d3afd72015-05-21 21:01:47 +01004576 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004577 while (!list_empty(&dev_priv->rps.clients))
4578 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004579 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004580}
4581
Chris Wilson1854d5c2015-04-07 16:20:32 +01004582void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004583 struct intel_rps_client *rps,
4584 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004585{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004586 /* This is intentionally racy! We peek at the state here, then
4587 * validate inside the RPS worker.
4588 */
4589 if (!(dev_priv->mm.busy &&
4590 dev_priv->rps.enabled &&
4591 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4592 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004593
Chris Wilsone61b9952015-04-27 13:41:24 +01004594 /* Force a RPS boost (and don't count it against the client) if
4595 * the GPU is severely congested.
4596 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004597 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004598 rps = NULL;
4599
Chris Wilson8d3afd72015-05-21 21:01:47 +01004600 spin_lock(&dev_priv->rps.client_lock);
4601 if (rps == NULL || list_empty(&rps->link)) {
4602 spin_lock_irq(&dev_priv->irq_lock);
4603 if (dev_priv->rps.interrupts_enabled) {
4604 dev_priv->rps.client_boost = true;
4605 queue_work(dev_priv->wq, &dev_priv->rps.work);
4606 }
4607 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004608
Chris Wilson2e1b8732015-04-27 13:41:22 +01004609 if (rps != NULL) {
4610 list_add(&rps->link, &dev_priv->rps.clients);
4611 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004612 } else
4613 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004614 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004615 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004616}
4617
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004618void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004619{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004620 if (IS_VALLEYVIEW(dev))
4621 valleyview_set_rps(dev, val);
4622 else
4623 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004624}
4625
Zhe Wang20e49362014-11-04 17:07:05 +00004626static void gen9_disable_rps(struct drm_device *dev)
4627{
4628 struct drm_i915_private *dev_priv = dev->dev_private;
4629
4630 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004631 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004632}
4633
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004634static void gen6_disable_rps(struct drm_device *dev)
4635{
4636 struct drm_i915_private *dev_priv = dev->dev_private;
4637
4638 I915_WRITE(GEN6_RC_CONTROL, 0);
4639 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004640}
4641
Deepak S38807742014-05-23 21:00:15 +05304642static void cherryview_disable_rps(struct drm_device *dev)
4643{
4644 struct drm_i915_private *dev_priv = dev->dev_private;
4645
4646 I915_WRITE(GEN6_RC_CONTROL, 0);
4647}
4648
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004649static void valleyview_disable_rps(struct drm_device *dev)
4650{
4651 struct drm_i915_private *dev_priv = dev->dev_private;
4652
Deepak S98a2e5f2014-08-18 10:35:27 -07004653 /* we're doing forcewake before Disabling RC6,
4654 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004655 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004656
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004657 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004658
Mika Kuoppala59bad942015-01-16 11:34:40 +02004659 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004660}
4661
Ben Widawskydc39fff2013-10-18 12:32:07 -07004662static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4663{
Imre Deak91ca6892014-04-14 20:24:25 +03004664 if (IS_VALLEYVIEW(dev)) {
4665 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4666 mode = GEN6_RC_CTL_RC6_ENABLE;
4667 else
4668 mode = 0;
4669 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004670 if (HAS_RC6p(dev))
4671 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4672 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4673 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4674 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4675
4676 else
4677 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4678 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004679}
4680
Imre Deake6069ca2014-04-18 16:01:02 +03004681static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004682{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004683 /* No RC6 before Ironlake and code is gone for ilk. */
4684 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004685 return 0;
4686
Daniel Vetter456470e2012-08-08 23:35:40 +02004687 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004688 if (enable_rc6 >= 0) {
4689 int mask;
4690
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004691 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004692 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4693 INTEL_RC6pp_ENABLE;
4694 else
4695 mask = INTEL_RC6_ENABLE;
4696
4697 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004698 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4699 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004700
4701 return enable_rc6 & mask;
4702 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004703
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004704 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004705 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004706
4707 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004708}
4709
Imre Deake6069ca2014-04-18 16:01:02 +03004710int intel_enable_rc6(const struct drm_device *dev)
4711{
4712 return i915.enable_rc6;
4713}
4714
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004715static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004716{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004717 struct drm_i915_private *dev_priv = dev->dev_private;
4718 uint32_t rp_state_cap;
4719 u32 ddcc_status = 0;
4720 int ret;
4721
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004722 /* All of these values are in units of 50MHz */
4723 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004724 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004725 if (IS_BROXTON(dev)) {
4726 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4727 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4728 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4729 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4730 } else {
4731 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4732 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4733 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4734 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4735 }
4736
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004737 /* hw_max = RP0 until we check for overclocking */
4738 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4739
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004740 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Akash Goelc5e06882015-06-29 14:50:19 +05304741 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || IS_SKYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004742 ret = sandybridge_pcode_read(dev_priv,
4743 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4744 &ddcc_status);
4745 if (0 == ret)
4746 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004747 clamp_t(u8,
4748 ((ddcc_status >> 8) & 0xff),
4749 dev_priv->rps.min_freq,
4750 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004751 }
4752
Akash Goelc5e06882015-06-29 14:50:19 +05304753 if (IS_SKYLAKE(dev)) {
4754 /* Store the frequency values in 16.66 MHZ units, which is
4755 the natural hardware unit for SKL */
4756 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4757 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4758 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4759 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4760 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4761 }
4762
Chris Wilsonaed242f2015-03-18 09:48:21 +00004763 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4764
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004765 /* Preserve min/max settings in case of re-init */
4766 if (dev_priv->rps.max_freq_softlimit == 0)
4767 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4768
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004769 if (dev_priv->rps.min_freq_softlimit == 0) {
4770 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4771 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004772 max_t(int, dev_priv->rps.efficient_freq,
4773 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004774 else
4775 dev_priv->rps.min_freq_softlimit =
4776 dev_priv->rps.min_freq;
4777 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004778}
4779
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004780/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004781static void gen9_enable_rps(struct drm_device *dev)
4782{
4783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004784
4785 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4786
Damien Lespiauba1c5542015-01-16 18:07:26 +00004787 gen6_init_rps_frequencies(dev);
4788
Sagar Arun Kamble23eafea2015-08-23 17:52:48 +05304789 /* WaGsvDisableTurbo: Workaround to disable turbo on BXT A* */
4790 if (IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) {
4791 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4792 return;
4793 }
4794
Akash Goel0beb0592015-03-06 11:07:20 +05304795 /* Program defaults and thresholds for RPS*/
4796 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4797 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004798
Akash Goel0beb0592015-03-06 11:07:20 +05304799 /* 1 second timeout*/
4800 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4801 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4802
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004803 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004804
Akash Goel0beb0592015-03-06 11:07:20 +05304805 /* Leaning on the below call to gen6_set_rps to program/setup the
4806 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4807 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4808 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4809 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004810
4811 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4812}
4813
4814static void gen9_enable_rc6(struct drm_device *dev)
4815{
4816 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004817 struct intel_engine_cs *ring;
4818 uint32_t rc6_mask = 0;
4819 int unused;
4820
4821 /* 1a: Software RC state - RC0 */
4822 I915_WRITE(GEN6_RC_STATE, 0);
4823
4824 /* 1b: Get forcewake during program sequence. Although the driver
4825 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004826 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004827
4828 /* 2a: Disable RC states. */
4829 I915_WRITE(GEN6_RC_CONTROL, 0);
4830
4831 /* 2b: Program RC6 thresholds.*/
Sagar Arun Kamble63a4dec2015-09-12 10:17:53 +05304832
4833 /* WaRsDoubleRc6WrlWithCoarsePowerGating: Doubling WRL only when CPG is enabled */
4834 if (IS_SKYLAKE(dev) && !((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) &&
4835 (INTEL_REVID(dev) <= SKL_REVID_E0)))
4836 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 108 << 16);
4837 else
4838 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
Zhe Wang20e49362014-11-04 17:07:05 +00004839 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4840 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4841 for_each_ring(ring, dev_priv, unused)
4842 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Sagar Arun Kamble97c322e2015-09-12 10:17:54 +05304843
4844 if (HAS_GUC_UCODE(dev))
4845 I915_WRITE(GUC_MAX_IDLE_COUNT, 0xA);
4846
Zhe Wang20e49362014-11-04 17:07:05 +00004847 I915_WRITE(GEN6_RC_SLEEP, 0);
4848 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
4849
Zhe Wang38c23522015-01-20 12:23:04 +00004850 /* 2c: Program Coarse Power Gating Policies. */
4851 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4852 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4853
Zhe Wang20e49362014-11-04 17:07:05 +00004854 /* 3a: Enable RC6 */
4855 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4856 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4857 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4858 "on" : "off");
Sagar Arun Kamblee3429cd2015-09-12 10:17:52 +05304859
4860 if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_D0) ||
4861 (IS_BROXTON(dev) && INTEL_REVID(dev) <= BXT_REVID_A0))
4862 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4863 GEN7_RC_CTL_TO_MODE |
4864 rc6_mask);
4865 else
4866 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4867 GEN6_RC_CTL_EI_MODE(1) |
4868 rc6_mask);
Zhe Wang20e49362014-11-04 17:07:05 +00004869
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304870 /*
4871 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304872 * WaRsDisableCoarsePowerGating:skl,bxt - Render/Media PG need to be disabled with RC6.
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304873 */
Sagar Arun Kamblef2d2fe92015-09-12 10:17:51 +05304874 if ((IS_BROXTON(dev) && (INTEL_REVID(dev) < BXT_REVID_B0)) ||
4875 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && (INTEL_REVID(dev) <= SKL_REVID_E0)))
4876 I915_WRITE(GEN9_PG_ENABLE, 0);
4877 else
4878 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4879 (GEN9_RENDER_PG_ENABLE | GEN9_MEDIA_PG_ENABLE) : 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004880
Mika Kuoppala59bad942015-01-16 11:34:40 +02004881 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004882
4883}
4884
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004885static void gen8_enable_rps(struct drm_device *dev)
4886{
4887 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004888 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004889 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004890 int unused;
4891
4892 /* 1a: Software RC state - RC0 */
4893 I915_WRITE(GEN6_RC_STATE, 0);
4894
4895 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4896 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004897 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004898
4899 /* 2a: Disable RC states. */
4900 I915_WRITE(GEN6_RC_CONTROL, 0);
4901
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004902 /* Initialize rps frequencies */
4903 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004904
4905 /* 2b: Program RC6 thresholds.*/
4906 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4907 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4908 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4909 for_each_ring(ring, dev_priv, unused)
4910 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4911 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004912 if (IS_BROADWELL(dev))
4913 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4914 else
4915 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004916
4917 /* 3: Enable RC6 */
4918 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4919 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004920 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004921 if (IS_BROADWELL(dev))
4922 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4923 GEN7_RC_CTL_TO_MODE |
4924 rc6_mask);
4925 else
4926 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4927 GEN6_RC_CTL_EI_MODE(1) |
4928 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004929
4930 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004931 I915_WRITE(GEN6_RPNSWREQ,
4932 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4933 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4934 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004935 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4936 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004937
Daniel Vetter7526ed72014-09-29 15:07:19 +02004938 /* Docs recommend 900MHz, and 300 MHz respectively */
4939 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4940 dev_priv->rps.max_freq_softlimit << 24 |
4941 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004942
Daniel Vetter7526ed72014-09-29 15:07:19 +02004943 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4944 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4945 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4946 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004947
Daniel Vetter7526ed72014-09-29 15:07:19 +02004948 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004949
4950 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004951 I915_WRITE(GEN6_RP_CONTROL,
4952 GEN6_RP_MEDIA_TURBO |
4953 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4954 GEN6_RP_MEDIA_IS_GFX |
4955 GEN6_RP_ENABLE |
4956 GEN6_RP_UP_BUSY_AVG |
4957 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004958
Daniel Vetter7526ed72014-09-29 15:07:19 +02004959 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004960
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004961 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004962 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004963
Mika Kuoppala59bad942015-01-16 11:34:40 +02004964 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004965}
4966
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004967static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004968{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004969 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004970 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004971 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004972 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004973 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004974 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004975
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004976 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004977
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004978 /* Here begins a magic sequence of register writes to enable
4979 * auto-downclocking.
4980 *
4981 * Perhaps there might be some value in exposing these to
4982 * userspace...
4983 */
4984 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004985
4986 /* Clear the DBG now so we don't confuse earlier errors */
4987 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4988 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4989 I915_WRITE(GTFIFODBG, gtfifodbg);
4990 }
4991
Mika Kuoppala59bad942015-01-16 11:34:40 +02004992 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004993
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004994 /* Initialize rps frequencies */
4995 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004996
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004997 /* disable the counters and set deterministic thresholds */
4998 I915_WRITE(GEN6_RC_CONTROL, 0);
4999
5000 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
5001 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
5002 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
5003 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5004 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5005
Chris Wilsonb4519512012-05-11 14:29:30 +01005006 for_each_ring(ring, dev_priv, i)
5007 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005008
5009 I915_WRITE(GEN6_RC_SLEEP, 0);
5010 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01005011 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07005012 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
5013 else
5014 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08005015 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005016 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
5017
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005018 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005019 rc6_mode = intel_enable_rc6(dev_priv->dev);
5020 if (rc6_mode & INTEL_RC6_ENABLE)
5021 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
5022
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005023 /* We don't use those on Haswell */
5024 if (!IS_HASWELL(dev)) {
5025 if (rc6_mode & INTEL_RC6p_ENABLE)
5026 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005027
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03005028 if (rc6_mode & INTEL_RC6pp_ENABLE)
5029 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5030 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005031
Ben Widawskydc39fff2013-10-18 12:32:07 -07005032 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005033
5034 I915_WRITE(GEN6_RC_CONTROL,
5035 rc6_mask |
5036 GEN6_RC_CTL_EI_MODE(1) |
5037 GEN6_RC_CTL_HW_ENABLE);
5038
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005039 /* Power down if completely idle for over 50ms */
5040 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005041 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005042
Ben Widawsky42c05262012-09-26 10:34:00 -07005043 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005044 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005045 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005046
5047 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
5048 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
5049 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07005050 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07005051 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07005052 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005053 }
5054
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005055 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005056 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005057
Ben Widawsky31643d52012-09-26 10:34:01 -07005058 rc6vids = 0;
5059 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
5060 if (IS_GEN6(dev) && ret) {
5061 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
5062 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
5063 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5064 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5065 rc6vids &= 0xffff00;
5066 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5067 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5068 if (ret)
5069 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5070 }
5071
Mika Kuoppala59bad942015-01-16 11:34:40 +02005072 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005073}
5074
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005075static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005076{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005077 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005078 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005079 unsigned int gpu_freq;
5080 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305081 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005082 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005083 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005084
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005085 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005086
Ben Widawskyeda79642013-10-07 17:15:48 -03005087 policy = cpufreq_cpu_get(0);
5088 if (policy) {
5089 max_ia_freq = policy->cpuinfo.max_freq;
5090 cpufreq_cpu_put(policy);
5091 } else {
5092 /*
5093 * Default to measured freq if none found, PCU will ensure we
5094 * don't go over
5095 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005096 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005097 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005098
5099 /* Convert from kHz to MHz */
5100 max_ia_freq /= 1000;
5101
Ben Widawsky153b4b952013-10-22 22:05:09 -07005102 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005103 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5104 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005105
Akash Goel4c8c7742015-06-29 14:50:20 +05305106 if (IS_SKYLAKE(dev)) {
5107 /* Convert GT frequency to 50 HZ units */
5108 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5109 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5110 } else {
5111 min_gpu_freq = dev_priv->rps.min_freq;
5112 max_gpu_freq = dev_priv->rps.max_freq;
5113 }
5114
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005115 /*
5116 * For each potential GPU frequency, load a ring frequency we'd like
5117 * to use for memory access. We do this by specifying the IA frequency
5118 * the PCU should use as a reference to determine the ring frequency.
5119 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305120 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5121 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005122 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005123
Akash Goel4c8c7742015-06-29 14:50:20 +05305124 if (IS_SKYLAKE(dev)) {
5125 /*
5126 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5127 * No floor required for ring frequency on SKL.
5128 */
5129 ring_freq = gpu_freq;
5130 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005131 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5132 ring_freq = max(min_ring_freq, gpu_freq);
5133 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005134 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005135 ring_freq = max(min_ring_freq, ring_freq);
5136 /* leave ia_freq as the default, chosen by cpufreq */
5137 } else {
5138 /* On older processors, there is no separate ring
5139 * clock domain, so in order to boost the bandwidth
5140 * of the ring, we need to upclock the CPU (ia_freq).
5141 *
5142 * For GPU frequencies less than 750MHz,
5143 * just use the lowest ring freq.
5144 */
5145 if (gpu_freq < min_freq)
5146 ia_freq = 800;
5147 else
5148 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5149 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5150 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005151
Ben Widawsky42c05262012-09-26 10:34:00 -07005152 sandybridge_pcode_write(dev_priv,
5153 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005154 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5155 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5156 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005157 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005158}
5159
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005160void gen6_update_ring_freq(struct drm_device *dev)
5161{
5162 struct drm_i915_private *dev_priv = dev->dev_private;
5163
Akash Goel97d33082015-06-29 14:50:23 +05305164 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005165 return;
5166
5167 mutex_lock(&dev_priv->rps.hw_lock);
5168 __gen6_update_ring_freq(dev);
5169 mutex_unlock(&dev_priv->rps.hw_lock);
5170}
5171
Ville Syrjälä03af2042014-06-28 02:03:53 +03005172static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305173{
Deepak S095acd52015-01-17 11:05:59 +05305174 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305175 u32 val, rp0;
5176
Deepak S095acd52015-01-17 11:05:59 +05305177 if (dev->pdev->revision >= 0x20) {
5178 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305179
Deepak S095acd52015-01-17 11:05:59 +05305180 switch (INTEL_INFO(dev)->eu_total) {
5181 case 8:
5182 /* (2 * 4) config */
5183 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5184 break;
5185 case 12:
5186 /* (2 * 6) config */
5187 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5188 break;
5189 case 16:
5190 /* (2 * 8) config */
5191 default:
5192 /* Setting (2 * 8) Min RP0 for any other combination */
5193 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5194 break;
5195 }
5196 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5197 } else {
5198 /* For pre-production hardware */
5199 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
5200 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
5201 PUNIT_GPU_STATUS_MAX_FREQ_MASK;
5202 }
Deepak S2b6b3a02014-05-27 15:59:30 +05305203 return rp0;
5204}
5205
5206static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5207{
5208 u32 val, rpe;
5209
5210 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5211 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5212
5213 return rpe;
5214}
5215
Deepak S7707df42014-07-12 18:46:14 +05305216static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5217{
Deepak S095acd52015-01-17 11:05:59 +05305218 struct drm_device *dev = dev_priv->dev;
Deepak S7707df42014-07-12 18:46:14 +05305219 u32 val, rp1;
5220
Deepak S095acd52015-01-17 11:05:59 +05305221 if (dev->pdev->revision >= 0x20) {
5222 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5223 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5224 } else {
5225 /* For pre-production hardware */
5226 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5227 rp1 = ((val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
5228 PUNIT_GPU_STATUS_MAX_FREQ_MASK);
5229 }
Deepak S7707df42014-07-12 18:46:14 +05305230 return rp1;
5231}
5232
Deepak Sf8f2b002014-07-10 13:16:21 +05305233static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5234{
5235 u32 val, rp1;
5236
5237 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5238
5239 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5240
5241 return rp1;
5242}
5243
Ville Syrjälä03af2042014-06-28 02:03:53 +03005244static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005245{
5246 u32 val, rp0;
5247
Jani Nikula64936252013-05-22 15:36:20 +03005248 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005249
5250 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5251 /* Clamp to max */
5252 rp0 = min_t(u32, rp0, 0xea);
5253
5254 return rp0;
5255}
5256
5257static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5258{
5259 u32 val, rpe;
5260
Jani Nikula64936252013-05-22 15:36:20 +03005261 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005262 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005263 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005264 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5265
5266 return rpe;
5267}
5268
Ville Syrjälä03af2042014-06-28 02:03:53 +03005269static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005270{
Jani Nikula64936252013-05-22 15:36:20 +03005271 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005272}
5273
Imre Deakae484342014-03-31 15:10:44 +03005274/* Check that the pctx buffer wasn't move under us. */
5275static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5276{
5277 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5278
5279 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5280 dev_priv->vlv_pctx->stolen->start);
5281}
5282
Deepak S38807742014-05-23 21:00:15 +05305283
5284/* Check that the pcbr address is not empty. */
5285static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5286{
5287 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5288
5289 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5290}
5291
5292static void cherryview_setup_pctx(struct drm_device *dev)
5293{
5294 struct drm_i915_private *dev_priv = dev->dev_private;
5295 unsigned long pctx_paddr, paddr;
5296 struct i915_gtt *gtt = &dev_priv->gtt;
5297 u32 pcbr;
5298 int pctx_size = 32*1024;
5299
5300 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5301
5302 pcbr = I915_READ(VLV_PCBR);
5303 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005304 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305305 paddr = (dev_priv->mm.stolen_base +
5306 (gtt->stolen_size - pctx_size));
5307
5308 pctx_paddr = (paddr & (~4095));
5309 I915_WRITE(VLV_PCBR, pctx_paddr);
5310 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005311
5312 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305313}
5314
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005315static void valleyview_setup_pctx(struct drm_device *dev)
5316{
5317 struct drm_i915_private *dev_priv = dev->dev_private;
5318 struct drm_i915_gem_object *pctx;
5319 unsigned long pctx_paddr;
5320 u32 pcbr;
5321 int pctx_size = 24*1024;
5322
Imre Deak17b0c1f2014-02-11 21:39:06 +02005323 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5324
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005325 pcbr = I915_READ(VLV_PCBR);
5326 if (pcbr) {
5327 /* BIOS set it up already, grab the pre-alloc'd space */
5328 int pcbr_offset;
5329
5330 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5331 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5332 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005333 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005334 pctx_size);
5335 goto out;
5336 }
5337
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005338 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5339
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005340 /*
5341 * From the Gunit register HAS:
5342 * The Gfx driver is expected to program this register and ensure
5343 * proper allocation within Gfx stolen memory. For example, this
5344 * register should be programmed such than the PCBR range does not
5345 * overlap with other ranges, such as the frame buffer, protected
5346 * memory, or any other relevant ranges.
5347 */
5348 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5349 if (!pctx) {
5350 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
5351 return;
5352 }
5353
5354 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5355 I915_WRITE(VLV_PCBR, pctx_paddr);
5356
5357out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005358 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005359 dev_priv->vlv_pctx = pctx;
5360}
5361
Imre Deakae484342014-03-31 15:10:44 +03005362static void valleyview_cleanup_pctx(struct drm_device *dev)
5363{
5364 struct drm_i915_private *dev_priv = dev->dev_private;
5365
5366 if (WARN_ON(!dev_priv->vlv_pctx))
5367 return;
5368
5369 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
5370 dev_priv->vlv_pctx = NULL;
5371}
5372
Imre Deak4e805192014-04-14 20:24:41 +03005373static void valleyview_init_gt_powersave(struct drm_device *dev)
5374{
5375 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005376 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005377
5378 valleyview_setup_pctx(dev);
5379
5380 mutex_lock(&dev_priv->rps.hw_lock);
5381
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005382 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5383 switch ((val >> 6) & 3) {
5384 case 0:
5385 case 1:
5386 dev_priv->mem_freq = 800;
5387 break;
5388 case 2:
5389 dev_priv->mem_freq = 1066;
5390 break;
5391 case 3:
5392 dev_priv->mem_freq = 1333;
5393 break;
5394 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005395 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005396
Imre Deak4e805192014-04-14 20:24:41 +03005397 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5398 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5399 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005400 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005401 dev_priv->rps.max_freq);
5402
5403 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5404 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005405 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005406 dev_priv->rps.efficient_freq);
5407
Deepak Sf8f2b002014-07-10 13:16:21 +05305408 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5409 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005410 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305411 dev_priv->rps.rp1_freq);
5412
Imre Deak4e805192014-04-14 20:24:41 +03005413 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5414 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005415 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005416 dev_priv->rps.min_freq);
5417
Chris Wilsonaed242f2015-03-18 09:48:21 +00005418 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5419
Imre Deak4e805192014-04-14 20:24:41 +03005420 /* Preserve min/max settings in case of re-init */
5421 if (dev_priv->rps.max_freq_softlimit == 0)
5422 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5423
5424 if (dev_priv->rps.min_freq_softlimit == 0)
5425 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5426
5427 mutex_unlock(&dev_priv->rps.hw_lock);
5428}
5429
Deepak S38807742014-05-23 21:00:15 +05305430static void cherryview_init_gt_powersave(struct drm_device *dev)
5431{
Deepak S2b6b3a02014-05-27 15:59:30 +05305432 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005433 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305434
Deepak S38807742014-05-23 21:00:15 +05305435 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305436
5437 mutex_lock(&dev_priv->rps.hw_lock);
5438
Ville Syrjäläa5805162015-05-26 20:42:30 +03005439 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005440 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005441 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005442
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005443 switch ((val >> 2) & 0x7) {
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005444 case 3:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005445 dev_priv->mem_freq = 2000;
5446 break;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03005447 default:
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005448 dev_priv->mem_freq = 1600;
5449 break;
5450 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005451 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005452
Deepak S2b6b3a02014-05-27 15:59:30 +05305453 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5454 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5455 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005456 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305457 dev_priv->rps.max_freq);
5458
5459 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5460 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005461 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305462 dev_priv->rps.efficient_freq);
5463
Deepak S7707df42014-07-12 18:46:14 +05305464 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5465 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005466 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305467 dev_priv->rps.rp1_freq);
5468
Deepak S5b7c91b2015-05-09 18:15:46 +05305469 /* PUnit validated range is only [RPe, RP0] */
5470 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305471 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005472 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305473 dev_priv->rps.min_freq);
5474
Ville Syrjälä1c147622014-08-18 14:42:43 +03005475 WARN_ONCE((dev_priv->rps.max_freq |
5476 dev_priv->rps.efficient_freq |
5477 dev_priv->rps.rp1_freq |
5478 dev_priv->rps.min_freq) & 1,
5479 "Odd GPU freq values\n");
5480
Chris Wilsonaed242f2015-03-18 09:48:21 +00005481 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5482
Deepak S2b6b3a02014-05-27 15:59:30 +05305483 /* Preserve min/max settings in case of re-init */
5484 if (dev_priv->rps.max_freq_softlimit == 0)
5485 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5486
5487 if (dev_priv->rps.min_freq_softlimit == 0)
5488 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5489
5490 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305491}
5492
Imre Deak4e805192014-04-14 20:24:41 +03005493static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5494{
5495 valleyview_cleanup_pctx(dev);
5496}
5497
Deepak S38807742014-05-23 21:00:15 +05305498static void cherryview_enable_rps(struct drm_device *dev)
5499{
5500 struct drm_i915_private *dev_priv = dev->dev_private;
5501 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305502 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305503 int i;
5504
5505 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5506
5507 gtfifodbg = I915_READ(GTFIFODBG);
5508 if (gtfifodbg) {
5509 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5510 gtfifodbg);
5511 I915_WRITE(GTFIFODBG, gtfifodbg);
5512 }
5513
5514 cherryview_check_pctx(dev_priv);
5515
5516 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5517 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005518 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305519
Ville Syrjälä160614a2015-01-19 13:50:47 +02005520 /* Disable RC states. */
5521 I915_WRITE(GEN6_RC_CONTROL, 0);
5522
Deepak S38807742014-05-23 21:00:15 +05305523 /* 2a: Program RC6 thresholds.*/
5524 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5525 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5526 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5527
5528 for_each_ring(ring, dev_priv, i)
5529 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5530 I915_WRITE(GEN6_RC_SLEEP, 0);
5531
Deepak Sf4f71c72015-03-28 15:23:35 +05305532 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5533 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305534
5535 /* allows RC6 residency counter to work */
5536 I915_WRITE(VLV_COUNTER_CONTROL,
5537 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5538 VLV_MEDIA_RC6_COUNT_EN |
5539 VLV_RENDER_RC6_COUNT_EN));
5540
5541 /* For now we assume BIOS is allocating and populating the PCBR */
5542 pcbr = I915_READ(VLV_PCBR);
5543
Deepak S38807742014-05-23 21:00:15 +05305544 /* 3: Enable RC6 */
5545 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5546 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005547 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305548
5549 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5550
Deepak S2b6b3a02014-05-27 15:59:30 +05305551 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005552 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305553 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5554 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5555 I915_WRITE(GEN6_RP_UP_EI, 66000);
5556 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5557
5558 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5559
5560 /* 5: Enable RPS */
5561 I915_WRITE(GEN6_RP_CONTROL,
5562 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005563 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305564 GEN6_RP_ENABLE |
5565 GEN6_RP_UP_BUSY_AVG |
5566 GEN6_RP_DOWN_IDLE_AVG);
5567
Deepak S3ef62342015-04-29 08:36:24 +05305568 /* Setting Fixed Bias */
5569 val = VLV_OVERRIDE_EN |
5570 VLV_SOC_TDP_EN |
5571 CHV_BIAS_CPU_50_SOC_50;
5572 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5573
Deepak S2b6b3a02014-05-27 15:59:30 +05305574 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5575
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005576 /* RPS code assumes GPLL is used */
5577 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5578
Jani Nikula742f4912015-09-03 11:16:09 +03005579 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305580 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5581
5582 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5583 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005584 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305585 dev_priv->rps.cur_freq);
5586
5587 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005588 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305589 dev_priv->rps.efficient_freq);
5590
5591 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5592
Mika Kuoppala59bad942015-01-16 11:34:40 +02005593 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305594}
5595
Jesse Barnes0a073b82013-04-17 15:54:58 -07005596static void valleyview_enable_rps(struct drm_device *dev)
5597{
5598 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005599 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005600 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005601 int i;
5602
5603 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5604
Imre Deakae484342014-03-31 15:10:44 +03005605 valleyview_check_pctx(dev_priv);
5606
Jesse Barnes0a073b82013-04-17 15:54:58 -07005607 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005608 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5609 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005610 I915_WRITE(GTFIFODBG, gtfifodbg);
5611 }
5612
Deepak Sc8d9a592013-11-23 14:55:42 +05305613 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005614 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005615
Ville Syrjälä160614a2015-01-19 13:50:47 +02005616 /* Disable RC states. */
5617 I915_WRITE(GEN6_RC_CONTROL, 0);
5618
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005619 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005620 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5621 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5622 I915_WRITE(GEN6_RP_UP_EI, 66000);
5623 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5624
5625 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5626
5627 I915_WRITE(GEN6_RP_CONTROL,
5628 GEN6_RP_MEDIA_TURBO |
5629 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5630 GEN6_RP_MEDIA_IS_GFX |
5631 GEN6_RP_ENABLE |
5632 GEN6_RP_UP_BUSY_AVG |
5633 GEN6_RP_DOWN_IDLE_CONT);
5634
5635 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5636 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5637 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5638
5639 for_each_ring(ring, dev_priv, i)
5640 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5641
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005642 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005643
5644 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005645 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005646 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5647 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005648 VLV_MEDIA_RC6_COUNT_EN |
5649 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005650
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005651 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005652 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005653
5654 intel_print_rc6_info(dev, rc6_mode);
5655
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005656 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005657
Deepak S3ef62342015-04-29 08:36:24 +05305658 /* Setting Fixed Bias */
5659 val = VLV_OVERRIDE_EN |
5660 VLV_SOC_TDP_EN |
5661 VLV_BIAS_CPU_125_SOC_875;
5662 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5663
Jani Nikula64936252013-05-22 15:36:20 +03005664 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005665
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005666 /* RPS code assumes GPLL is used */
5667 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5668
Jani Nikula742f4912015-09-03 11:16:09 +03005669 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005670 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5671
Ben Widawskyb39fb292014-03-19 18:31:11 -07005672 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005673 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005674 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005675 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005676
Ville Syrjälä73008b92013-06-25 19:21:01 +03005677 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005678 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005679 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005680
Ben Widawskyb39fb292014-03-19 18:31:11 -07005681 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005682
Mika Kuoppala59bad942015-01-16 11:34:40 +02005683 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005684}
5685
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005686static unsigned long intel_pxfreq(u32 vidfreq)
5687{
5688 unsigned long freq;
5689 int div = (vidfreq & 0x3f0000) >> 16;
5690 int post = (vidfreq & 0x3000) >> 12;
5691 int pre = (vidfreq & 0x7);
5692
5693 if (!pre)
5694 return 0;
5695
5696 freq = ((div * 133333) / ((1<<post) * pre));
5697
5698 return freq;
5699}
5700
Daniel Vettereb48eb02012-04-26 23:28:12 +02005701static const struct cparams {
5702 u16 i;
5703 u16 t;
5704 u16 m;
5705 u16 c;
5706} cparams[] = {
5707 { 1, 1333, 301, 28664 },
5708 { 1, 1066, 294, 24460 },
5709 { 1, 800, 294, 25192 },
5710 { 0, 1333, 276, 27605 },
5711 { 0, 1066, 276, 27605 },
5712 { 0, 800, 231, 23784 },
5713};
5714
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005715static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005716{
5717 u64 total_count, diff, ret;
5718 u32 count1, count2, count3, m = 0, c = 0;
5719 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5720 int i;
5721
Daniel Vetter02d71952012-08-09 16:44:54 +02005722 assert_spin_locked(&mchdev_lock);
5723
Daniel Vetter20e4d402012-08-08 23:35:39 +02005724 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005725
5726 /* Prevent division-by-zero if we are asking too fast.
5727 * Also, we don't get interesting results if we are polling
5728 * faster than once in 10ms, so just return the saved value
5729 * in such cases.
5730 */
5731 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005732 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005733
5734 count1 = I915_READ(DMIEC);
5735 count2 = I915_READ(DDREC);
5736 count3 = I915_READ(CSIEC);
5737
5738 total_count = count1 + count2 + count3;
5739
5740 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005741 if (total_count < dev_priv->ips.last_count1) {
5742 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005743 diff += total_count;
5744 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005745 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005746 }
5747
5748 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005749 if (cparams[i].i == dev_priv->ips.c_m &&
5750 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005751 m = cparams[i].m;
5752 c = cparams[i].c;
5753 break;
5754 }
5755 }
5756
5757 diff = div_u64(diff, diff1);
5758 ret = ((m * diff) + c);
5759 ret = div_u64(ret, 10);
5760
Daniel Vetter20e4d402012-08-08 23:35:39 +02005761 dev_priv->ips.last_count1 = total_count;
5762 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005763
Daniel Vetter20e4d402012-08-08 23:35:39 +02005764 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005765
5766 return ret;
5767}
5768
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005769unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5770{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005771 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005772 unsigned long val;
5773
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005774 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005775 return 0;
5776
5777 spin_lock_irq(&mchdev_lock);
5778
5779 val = __i915_chipset_val(dev_priv);
5780
5781 spin_unlock_irq(&mchdev_lock);
5782
5783 return val;
5784}
5785
Daniel Vettereb48eb02012-04-26 23:28:12 +02005786unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5787{
5788 unsigned long m, x, b;
5789 u32 tsfs;
5790
5791 tsfs = I915_READ(TSFS);
5792
5793 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5794 x = I915_READ8(TR1);
5795
5796 b = tsfs & TSFS_INTR_MASK;
5797
5798 return ((m * x) / 127) - b;
5799}
5800
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005801static int _pxvid_to_vd(u8 pxvid)
5802{
5803 if (pxvid == 0)
5804 return 0;
5805
5806 if (pxvid >= 8 && pxvid < 31)
5807 pxvid = 31;
5808
5809 return (pxvid + 2) * 125;
5810}
5811
5812static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005813{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005814 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005815 const int vd = _pxvid_to_vd(pxvid);
5816 const int vm = vd - 1125;
5817
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005818 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005819 return vm > 0 ? vm : 0;
5820
5821 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005822}
5823
Daniel Vetter02d71952012-08-09 16:44:54 +02005824static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005825{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005826 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005827 u32 count;
5828
Daniel Vetter02d71952012-08-09 16:44:54 +02005829 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005830
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005831 now = ktime_get_raw_ns();
5832 diffms = now - dev_priv->ips.last_time2;
5833 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005834
5835 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005836 if (!diffms)
5837 return;
5838
5839 count = I915_READ(GFXEC);
5840
Daniel Vetter20e4d402012-08-08 23:35:39 +02005841 if (count < dev_priv->ips.last_count2) {
5842 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005843 diff += count;
5844 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005845 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005846 }
5847
Daniel Vetter20e4d402012-08-08 23:35:39 +02005848 dev_priv->ips.last_count2 = count;
5849 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005850
5851 /* More magic constants... */
5852 diff = diff * 1181;
5853 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005854 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005855}
5856
Daniel Vetter02d71952012-08-09 16:44:54 +02005857void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5858{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005859 struct drm_device *dev = dev_priv->dev;
5860
5861 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005862 return;
5863
Daniel Vetter92703882012-08-09 16:46:01 +02005864 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005865
5866 __i915_update_gfx_val(dev_priv);
5867
Daniel Vetter92703882012-08-09 16:46:01 +02005868 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005869}
5870
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005871static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005872{
5873 unsigned long t, corr, state1, corr2, state2;
5874 u32 pxvid, ext_v;
5875
Daniel Vetter02d71952012-08-09 16:44:54 +02005876 assert_spin_locked(&mchdev_lock);
5877
Ville Syrjälä616847e2015-09-18 20:03:19 +03005878 pxvid = I915_READ(PXVFREQ(dev_priv->rps.cur_freq));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005879 pxvid = (pxvid >> 24) & 0x7f;
5880 ext_v = pvid_to_extvid(dev_priv, pxvid);
5881
5882 state1 = ext_v;
5883
5884 t = i915_mch_val(dev_priv);
5885
5886 /* Revel in the empirically derived constants */
5887
5888 /* Correction factor in 1/100000 units */
5889 if (t > 80)
5890 corr = ((t * 2349) + 135940);
5891 else if (t >= 50)
5892 corr = ((t * 964) + 29317);
5893 else /* < 50 */
5894 corr = ((t * 301) + 1004);
5895
5896 corr = corr * ((150142 * state1) / 10000 - 78642);
5897 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005898 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005899
5900 state2 = (corr2 * state1) / 10000;
5901 state2 /= 100; /* convert to mW */
5902
Daniel Vetter02d71952012-08-09 16:44:54 +02005903 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005904
Daniel Vetter20e4d402012-08-08 23:35:39 +02005905 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005906}
5907
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005908unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5909{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005910 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005911 unsigned long val;
5912
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005913 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005914 return 0;
5915
5916 spin_lock_irq(&mchdev_lock);
5917
5918 val = __i915_gfx_val(dev_priv);
5919
5920 spin_unlock_irq(&mchdev_lock);
5921
5922 return val;
5923}
5924
Daniel Vettereb48eb02012-04-26 23:28:12 +02005925/**
5926 * i915_read_mch_val - return value for IPS use
5927 *
5928 * Calculate and return a value for the IPS driver to use when deciding whether
5929 * we have thermal and power headroom to increase CPU or GPU power budget.
5930 */
5931unsigned long i915_read_mch_val(void)
5932{
5933 struct drm_i915_private *dev_priv;
5934 unsigned long chipset_val, graphics_val, ret = 0;
5935
Daniel Vetter92703882012-08-09 16:46:01 +02005936 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005937 if (!i915_mch_dev)
5938 goto out_unlock;
5939 dev_priv = i915_mch_dev;
5940
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005941 chipset_val = __i915_chipset_val(dev_priv);
5942 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005943
5944 ret = chipset_val + graphics_val;
5945
5946out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005947 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005948
5949 return ret;
5950}
5951EXPORT_SYMBOL_GPL(i915_read_mch_val);
5952
5953/**
5954 * i915_gpu_raise - raise GPU frequency limit
5955 *
5956 * Raise the limit; IPS indicates we have thermal headroom.
5957 */
5958bool i915_gpu_raise(void)
5959{
5960 struct drm_i915_private *dev_priv;
5961 bool ret = true;
5962
Daniel Vetter92703882012-08-09 16:46:01 +02005963 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005964 if (!i915_mch_dev) {
5965 ret = false;
5966 goto out_unlock;
5967 }
5968 dev_priv = i915_mch_dev;
5969
Daniel Vetter20e4d402012-08-08 23:35:39 +02005970 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5971 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005972
5973out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005974 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005975
5976 return ret;
5977}
5978EXPORT_SYMBOL_GPL(i915_gpu_raise);
5979
5980/**
5981 * i915_gpu_lower - lower GPU frequency limit
5982 *
5983 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5984 * frequency maximum.
5985 */
5986bool i915_gpu_lower(void)
5987{
5988 struct drm_i915_private *dev_priv;
5989 bool ret = true;
5990
Daniel Vetter92703882012-08-09 16:46:01 +02005991 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005992 if (!i915_mch_dev) {
5993 ret = false;
5994 goto out_unlock;
5995 }
5996 dev_priv = i915_mch_dev;
5997
Daniel Vetter20e4d402012-08-08 23:35:39 +02005998 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5999 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006000
6001out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006002 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006003
6004 return ret;
6005}
6006EXPORT_SYMBOL_GPL(i915_gpu_lower);
6007
6008/**
6009 * i915_gpu_busy - indicate GPU business to IPS
6010 *
6011 * Tell the IPS driver whether or not the GPU is busy.
6012 */
6013bool i915_gpu_busy(void)
6014{
6015 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01006016 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006017 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01006018 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006019
Daniel Vetter92703882012-08-09 16:46:01 +02006020 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006021 if (!i915_mch_dev)
6022 goto out_unlock;
6023 dev_priv = i915_mch_dev;
6024
Chris Wilsonf047e392012-07-21 12:31:41 +01006025 for_each_ring(ring, dev_priv, i)
6026 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006027
6028out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006029 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006030
6031 return ret;
6032}
6033EXPORT_SYMBOL_GPL(i915_gpu_busy);
6034
6035/**
6036 * i915_gpu_turbo_disable - disable graphics turbo
6037 *
6038 * Disable graphics turbo by resetting the max frequency and setting the
6039 * current frequency to the default.
6040 */
6041bool i915_gpu_turbo_disable(void)
6042{
6043 struct drm_i915_private *dev_priv;
6044 bool ret = true;
6045
Daniel Vetter92703882012-08-09 16:46:01 +02006046 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006047 if (!i915_mch_dev) {
6048 ret = false;
6049 goto out_unlock;
6050 }
6051 dev_priv = i915_mch_dev;
6052
Daniel Vetter20e4d402012-08-08 23:35:39 +02006053 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006054
Daniel Vetter20e4d402012-08-08 23:35:39 +02006055 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006056 ret = false;
6057
6058out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006059 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006060
6061 return ret;
6062}
6063EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6064
6065/**
6066 * Tells the intel_ips driver that the i915 driver is now loaded, if
6067 * IPS got loaded first.
6068 *
6069 * This awkward dance is so that neither module has to depend on the
6070 * other in order for IPS to do the appropriate communication of
6071 * GPU turbo limits to i915.
6072 */
6073static void
6074ips_ping_for_i915_load(void)
6075{
6076 void (*link)(void);
6077
6078 link = symbol_get(ips_link_to_i915_driver);
6079 if (link) {
6080 link();
6081 symbol_put(ips_link_to_i915_driver);
6082 }
6083}
6084
6085void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6086{
Daniel Vetter02d71952012-08-09 16:44:54 +02006087 /* We only register the i915 ips part with intel-ips once everything is
6088 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006089 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006090 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006091 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006092
6093 ips_ping_for_i915_load();
6094}
6095
6096void intel_gpu_ips_teardown(void)
6097{
Daniel Vetter92703882012-08-09 16:46:01 +02006098 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006099 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006100 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006101}
Deepak S76c3552f2014-01-30 23:08:16 +05306102
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006103static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006104{
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106 u32 lcfuse;
6107 u8 pxw[16];
6108 int i;
6109
6110 /* Disable to program */
6111 I915_WRITE(ECR, 0);
6112 POSTING_READ(ECR);
6113
6114 /* Program energy weights for various events */
6115 I915_WRITE(SDEW, 0x15040d00);
6116 I915_WRITE(CSIEW0, 0x007f0000);
6117 I915_WRITE(CSIEW1, 0x1e220004);
6118 I915_WRITE(CSIEW2, 0x04000004);
6119
6120 for (i = 0; i < 5; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006121 I915_WRITE(PEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006122 for (i = 0; i < 3; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006123 I915_WRITE(DEW(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006124
6125 /* Program P-state weights to account for frequency power adjustment */
6126 for (i = 0; i < 16; i++) {
Ville Syrjälä616847e2015-09-18 20:03:19 +03006127 u32 pxvidfreq = I915_READ(PXVFREQ(i));
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006128 unsigned long freq = intel_pxfreq(pxvidfreq);
6129 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6130 PXVFREQ_PX_SHIFT;
6131 unsigned long val;
6132
6133 val = vid * vid;
6134 val *= (freq / 1000);
6135 val *= 255;
6136 val /= (127*127*900);
6137 if (val > 0xff)
6138 DRM_ERROR("bad pxval: %ld\n", val);
6139 pxw[i] = val;
6140 }
6141 /* Render standby states get 0 weight */
6142 pxw[14] = 0;
6143 pxw[15] = 0;
6144
6145 for (i = 0; i < 4; i++) {
6146 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6147 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
Ville Syrjälä616847e2015-09-18 20:03:19 +03006148 I915_WRITE(PXW(i), val);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006149 }
6150
6151 /* Adjust magic regs to magic values (more experimental results) */
6152 I915_WRITE(OGW0, 0);
6153 I915_WRITE(OGW1, 0);
6154 I915_WRITE(EG0, 0x00007f00);
6155 I915_WRITE(EG1, 0x0000000e);
6156 I915_WRITE(EG2, 0x000e0000);
6157 I915_WRITE(EG3, 0x68000300);
6158 I915_WRITE(EG4, 0x42000000);
6159 I915_WRITE(EG5, 0x00140031);
6160 I915_WRITE(EG6, 0);
6161 I915_WRITE(EG7, 0);
6162
6163 for (i = 0; i < 8; i++)
Ville Syrjälä616847e2015-09-18 20:03:19 +03006164 I915_WRITE(PXWL(i), 0);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006165
6166 /* Enable PMON + select events */
6167 I915_WRITE(ECR, 0x80000019);
6168
6169 lcfuse = I915_READ(LCFUSE02);
6170
Daniel Vetter20e4d402012-08-08 23:35:39 +02006171 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006172}
6173
Imre Deakae484342014-03-31 15:10:44 +03006174void intel_init_gt_powersave(struct drm_device *dev)
6175{
Imre Deake6069ca2014-04-18 16:01:02 +03006176 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
6177
Deepak S38807742014-05-23 21:00:15 +05306178 if (IS_CHERRYVIEW(dev))
6179 cherryview_init_gt_powersave(dev);
6180 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006181 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006182}
6183
6184void intel_cleanup_gt_powersave(struct drm_device *dev)
6185{
Deepak S38807742014-05-23 21:00:15 +05306186 if (IS_CHERRYVIEW(dev))
6187 return;
6188 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006189 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006190}
6191
Imre Deakdbea3ce2014-12-15 18:59:28 +02006192static void gen6_suspend_rps(struct drm_device *dev)
6193{
6194 struct drm_i915_private *dev_priv = dev->dev_private;
6195
6196 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6197
Akash Goel4c2a8892015-03-06 11:07:24 +05306198 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006199}
6200
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006201/**
6202 * intel_suspend_gt_powersave - suspend PM work and helper threads
6203 * @dev: drm device
6204 *
6205 * We don't want to disable RC6 or other features here, we just want
6206 * to make sure any work we've queued has finished and won't bother
6207 * us while we're suspended.
6208 */
6209void intel_suspend_gt_powersave(struct drm_device *dev)
6210{
6211 struct drm_i915_private *dev_priv = dev->dev_private;
6212
Imre Deakd4d70aa2014-11-19 15:30:04 +02006213 if (INTEL_INFO(dev)->gen < 6)
6214 return;
6215
Imre Deakdbea3ce2014-12-15 18:59:28 +02006216 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306217
6218 /* Force GPU to min freq during suspend */
6219 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006220}
6221
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006222void intel_disable_gt_powersave(struct drm_device *dev)
6223{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006224 struct drm_i915_private *dev_priv = dev->dev_private;
6225
Daniel Vetter930ebb42012-06-29 23:32:16 +02006226 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006227 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306228 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006229 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006230
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006231 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006232 if (INTEL_INFO(dev)->gen >= 9)
6233 gen9_disable_rps(dev);
6234 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306235 cherryview_disable_rps(dev);
6236 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006237 valleyview_disable_rps(dev);
6238 else
6239 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006240
Chris Wilsonc0951f02013-10-10 21:58:50 +01006241 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006242 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006243 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006244}
6245
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006246static void intel_gen6_powersave_work(struct work_struct *work)
6247{
6248 struct drm_i915_private *dev_priv =
6249 container_of(work, struct drm_i915_private,
6250 rps.delayed_resume_work.work);
6251 struct drm_device *dev = dev_priv->dev;
6252
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006253 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006254
Akash Goel4c2a8892015-03-06 11:07:24 +05306255 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006256
Deepak S38807742014-05-23 21:00:15 +05306257 if (IS_CHERRYVIEW(dev)) {
6258 cherryview_enable_rps(dev);
6259 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006260 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006261 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006262 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006263 gen9_enable_rps(dev);
Akash Goelcc017fb42015-06-29 14:50:21 +05306264 if (IS_SKYLAKE(dev))
6265 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006266 } else if (IS_BROADWELL(dev)) {
6267 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006268 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006269 } else {
6270 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006271 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006272 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006273
6274 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6275 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6276
6277 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6278 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6279
Chris Wilsonc0951f02013-10-10 21:58:50 +01006280 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006281
Akash Goel4c2a8892015-03-06 11:07:24 +05306282 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006283
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006284 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006285
6286 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006287}
6288
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006289void intel_enable_gt_powersave(struct drm_device *dev)
6290{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006291 struct drm_i915_private *dev_priv = dev->dev_private;
6292
Yu Zhangf61018b2015-02-10 19:05:52 +08006293 /* Powersaving is controlled by the host when inside a VM */
6294 if (intel_vgpu_active(dev))
6295 return;
6296
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006297 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03006298 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006299 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006300 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006301 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306302 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006303 /*
6304 * PCU communication is slow and this doesn't need to be
6305 * done at any specific time, so do this out of our fast path
6306 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006307 *
6308 * We depend on the HW RC6 power context save/restore
6309 * mechanism when entering D3 through runtime PM suspend. So
6310 * disable RPM until RPS/RC6 is properly setup. We can only
6311 * get here via the driver load/system resume/runtime resume
6312 * paths, so the _noresume version is enough (and in case of
6313 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006314 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006315 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6316 round_jiffies_up_relative(HZ)))
6317 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006318 }
6319}
6320
Imre Deakc6df39b2014-04-14 20:24:29 +03006321void intel_reset_gt_powersave(struct drm_device *dev)
6322{
6323 struct drm_i915_private *dev_priv = dev->dev_private;
6324
Imre Deakdbea3ce2014-12-15 18:59:28 +02006325 if (INTEL_INFO(dev)->gen < 6)
6326 return;
6327
6328 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006329 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006330}
6331
Daniel Vetter3107bd42012-10-31 22:52:31 +01006332static void ibx_init_clock_gating(struct drm_device *dev)
6333{
6334 struct drm_i915_private *dev_priv = dev->dev_private;
6335
6336 /*
6337 * On Ibex Peak and Cougar Point, we need to disable clock
6338 * gating for the panel power sequencer or it will fail to
6339 * start up when no ports are active.
6340 */
6341 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6342}
6343
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006344static void g4x_disable_trickle_feed(struct drm_device *dev)
6345{
6346 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006347 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006348
Damien Lespiau055e3932014-08-18 13:49:10 +01006349 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006350 I915_WRITE(DSPCNTR(pipe),
6351 I915_READ(DSPCNTR(pipe)) |
6352 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006353
6354 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6355 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006356 }
6357}
6358
Ville Syrjälä017636c2013-12-05 15:51:37 +02006359static void ilk_init_lp_watermarks(struct drm_device *dev)
6360{
6361 struct drm_i915_private *dev_priv = dev->dev_private;
6362
6363 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6364 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6365 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6366
6367 /*
6368 * Don't touch WM1S_LP_EN here.
6369 * Doing so could cause underruns.
6370 */
6371}
6372
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006373static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006374{
6375 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006376 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006377
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006378 /*
6379 * Required for FBC
6380 * WaFbcDisableDpfcClockGating:ilk
6381 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006382 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6383 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6384 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006385
6386 I915_WRITE(PCH_3DCGDIS0,
6387 MARIUNIT_CLOCK_GATE_DISABLE |
6388 SVSMUNIT_CLOCK_GATE_DISABLE);
6389 I915_WRITE(PCH_3DCGDIS1,
6390 VFMUNIT_CLOCK_GATE_DISABLE);
6391
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006392 /*
6393 * According to the spec the following bits should be set in
6394 * order to enable memory self-refresh
6395 * The bit 22/21 of 0x42004
6396 * The bit 5 of 0x42020
6397 * The bit 15 of 0x45000
6398 */
6399 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6400 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6401 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006402 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006403 I915_WRITE(DISP_ARB_CTL,
6404 (I915_READ(DISP_ARB_CTL) |
6405 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006406
6407 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006408
6409 /*
6410 * Based on the document from hardware guys the following bits
6411 * should be set unconditionally in order to enable FBC.
6412 * The bit 22 of 0x42000
6413 * The bit 22 of 0x42004
6414 * The bit 7,8,9 of 0x42020.
6415 */
6416 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006417 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006418 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6419 I915_READ(ILK_DISPLAY_CHICKEN1) |
6420 ILK_FBCQ_DIS);
6421 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6422 I915_READ(ILK_DISPLAY_CHICKEN2) |
6423 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006424 }
6425
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006426 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6427
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006428 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6429 I915_READ(ILK_DISPLAY_CHICKEN2) |
6430 ILK_ELPIN_409_SELECT);
6431 I915_WRITE(_3D_CHICKEN2,
6432 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6433 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006434
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006435 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006436 I915_WRITE(CACHE_MODE_0,
6437 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006438
Akash Goel4e046322014-04-04 17:14:38 +05306439 /* WaDisable_RenderCache_OperationalFlush:ilk */
6440 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6441
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006442 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006443
Daniel Vetter3107bd42012-10-31 22:52:31 +01006444 ibx_init_clock_gating(dev);
6445}
6446
6447static void cpt_init_clock_gating(struct drm_device *dev)
6448{
6449 struct drm_i915_private *dev_priv = dev->dev_private;
6450 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006451 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006452
6453 /*
6454 * On Ibex Peak and Cougar Point, we need to disable clock
6455 * gating for the panel power sequencer or it will fail to
6456 * start up when no ports are active.
6457 */
Jesse Barnescd664072013-10-02 10:34:19 -07006458 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6459 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6460 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006461 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6462 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006463 /* The below fixes the weird display corruption, a few pixels shifted
6464 * downward, on (only) LVDS of some HP laptops with IVY.
6465 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006466 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006467 val = I915_READ(TRANS_CHICKEN2(pipe));
6468 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6469 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006470 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006471 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006472 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6473 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6474 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006475 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6476 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006477 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006478 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006479 I915_WRITE(TRANS_CHICKEN1(pipe),
6480 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6481 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006482}
6483
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006484static void gen6_check_mch_setup(struct drm_device *dev)
6485{
6486 struct drm_i915_private *dev_priv = dev->dev_private;
6487 uint32_t tmp;
6488
6489 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006490 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6491 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6492 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006493}
6494
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006495static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006496{
6497 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006498 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006499
Damien Lespiau231e54f2012-10-19 17:55:41 +01006500 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006501
6502 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6503 I915_READ(ILK_DISPLAY_CHICKEN2) |
6504 ILK_ELPIN_409_SELECT);
6505
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006506 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006507 I915_WRITE(_3D_CHICKEN,
6508 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6509
Akash Goel4e046322014-04-04 17:14:38 +05306510 /* WaDisable_RenderCache_OperationalFlush:snb */
6511 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6512
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006513 /*
6514 * BSpec recoomends 8x4 when MSAA is used,
6515 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006516 *
6517 * Note that PS/WM thread counts depend on the WIZ hashing
6518 * disable bit, which we don't touch here, but it's good
6519 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006520 */
6521 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006522 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006523
Ville Syrjälä017636c2013-12-05 15:51:37 +02006524 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006525
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006526 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006527 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006528
6529 I915_WRITE(GEN6_UCGCTL1,
6530 I915_READ(GEN6_UCGCTL1) |
6531 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6532 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6533
6534 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6535 * gating disable must be set. Failure to set it results in
6536 * flickering pixels due to Z write ordering failures after
6537 * some amount of runtime in the Mesa "fire" demo, and Unigine
6538 * Sanctuary and Tropics, and apparently anything else with
6539 * alpha test or pixel discard.
6540 *
6541 * According to the spec, bit 11 (RCCUNIT) must also be set,
6542 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006543 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006544 * WaDisableRCCUnitClockGating:snb
6545 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006546 */
6547 I915_WRITE(GEN6_UCGCTL2,
6548 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6549 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6550
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006551 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006552 I915_WRITE(_3D_CHICKEN3,
6553 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006554
6555 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006556 * Bspec says:
6557 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6558 * 3DSTATE_SF number of SF output attributes is more than 16."
6559 */
6560 I915_WRITE(_3D_CHICKEN3,
6561 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6562
6563 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006564 * According to the spec the following bits should be
6565 * set in order to enable memory self-refresh and fbc:
6566 * The bit21 and bit22 of 0x42000
6567 * The bit21 and bit22 of 0x42004
6568 * The bit5 and bit7 of 0x42020
6569 * The bit14 of 0x70180
6570 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006571 *
6572 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006573 */
6574 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6575 I915_READ(ILK_DISPLAY_CHICKEN1) |
6576 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6577 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6578 I915_READ(ILK_DISPLAY_CHICKEN2) |
6579 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006580 I915_WRITE(ILK_DSPCLK_GATE_D,
6581 I915_READ(ILK_DSPCLK_GATE_D) |
6582 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6583 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006584
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006585 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006586
Daniel Vetter3107bd42012-10-31 22:52:31 +01006587 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006588
6589 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006590}
6591
6592static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6593{
6594 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6595
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006596 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006597 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006598 *
6599 * This actually overrides the dispatch
6600 * mode for all thread types.
6601 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006602 reg &= ~GEN7_FF_SCHED_MASK;
6603 reg |= GEN7_FF_TS_SCHED_HW;
6604 reg |= GEN7_FF_VS_SCHED_HW;
6605 reg |= GEN7_FF_DS_SCHED_HW;
6606
6607 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6608}
6609
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006610static void lpt_init_clock_gating(struct drm_device *dev)
6611{
6612 struct drm_i915_private *dev_priv = dev->dev_private;
6613
6614 /*
6615 * TODO: this bit should only be enabled when really needed, then
6616 * disabled when not needed anymore in order to save power.
6617 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006618 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006619 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6620 I915_READ(SOUTH_DSPCLK_GATE_D) |
6621 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006622
6623 /* WADPOClockGatingDisable:hsw */
Ville Syrjälä36c0d0c2015-09-18 20:03:31 +03006624 I915_WRITE(TRANS_CHICKEN1(PIPE_A),
6625 I915_READ(TRANS_CHICKEN1(PIPE_A)) |
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006626 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006627}
6628
Imre Deak7d708ee2013-04-17 14:04:50 +03006629static void lpt_suspend_hw(struct drm_device *dev)
6630{
6631 struct drm_i915_private *dev_priv = dev->dev_private;
6632
Ville Syrjäläc2699522015-08-27 23:55:59 +03006633 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006634 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6635
6636 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6637 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6638 }
6639}
6640
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006641static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006642{
6643 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006644 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006645 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006646
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006647 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006648
Ben Widawskyab57fff2013-12-12 15:28:04 -08006649 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006650 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006651
Ben Widawskyab57fff2013-12-12 15:28:04 -08006652 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006653 I915_WRITE(CHICKEN_PAR1_1,
6654 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6655
Ben Widawskyab57fff2013-12-12 15:28:04 -08006656 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006657 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006658 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006659 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006660 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006661 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006662
Ben Widawskyab57fff2013-12-12 15:28:04 -08006663 /* WaVSRefCountFullforceMissDisable:bdw */
6664 /* WaDSRefCountFullforceMissDisable:bdw */
6665 I915_WRITE(GEN7_FF_THREAD_MODE,
6666 I915_READ(GEN7_FF_THREAD_MODE) &
6667 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006668
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006669 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6670 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006671
6672 /* WaDisableSDEUnitClockGating:bdw */
6673 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6674 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006675
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006676 /*
6677 * WaProgramL3SqcReg1Default:bdw
6678 * WaTempDisableDOPClkGating:bdw
6679 */
6680 misccpctl = I915_READ(GEN7_MISCCPCTL);
6681 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6682 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6683 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6684
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006685 /*
6686 * WaGttCachingOffByDefault:bdw
6687 * GTT cache may not work with big pages, so if those
6688 * are ever enabled GTT cache may need to be disabled.
6689 */
6690 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6691
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006692 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006693}
6694
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006695static void haswell_init_clock_gating(struct drm_device *dev)
6696{
6697 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006698
Ville Syrjälä017636c2013-12-05 15:51:37 +02006699 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006700
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006701 /* L3 caching of data atomics doesn't work -- disable it. */
6702 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6703 I915_WRITE(HSW_ROW_CHICKEN3,
6704 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6705
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006706 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006707 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6708 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6709 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6710
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006711 /* WaVSRefCountFullforceMissDisable:hsw */
6712 I915_WRITE(GEN7_FF_THREAD_MODE,
6713 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006714
Akash Goel4e046322014-04-04 17:14:38 +05306715 /* WaDisable_RenderCache_OperationalFlush:hsw */
6716 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6717
Chia-I Wufe27c602014-01-28 13:29:33 +08006718 /* enable HiZ Raw Stall Optimization */
6719 I915_WRITE(CACHE_MODE_0_GEN7,
6720 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6721
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006722 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006723 I915_WRITE(CACHE_MODE_1,
6724 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006725
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006726 /*
6727 * BSpec recommends 8x4 when MSAA is used,
6728 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006729 *
6730 * Note that PS/WM thread counts depend on the WIZ hashing
6731 * disable bit, which we don't touch here, but it's good
6732 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006733 */
6734 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006735 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006736
Kenneth Graunke94411592014-12-31 16:23:00 -08006737 /* WaSampleCChickenBitEnable:hsw */
6738 I915_WRITE(HALF_SLICE_CHICKEN3,
6739 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6740
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006741 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006742 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6743
Paulo Zanoni90a88642013-05-03 17:23:45 -03006744 /* WaRsPkgCStateDisplayPMReq:hsw */
6745 I915_WRITE(CHICKEN_PAR1_1,
6746 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006747
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006748 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006749}
6750
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006751static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006752{
6753 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006754 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006755
Ville Syrjälä017636c2013-12-05 15:51:37 +02006756 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006757
Damien Lespiau231e54f2012-10-19 17:55:41 +01006758 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006759
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006760 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006761 I915_WRITE(_3D_CHICKEN3,
6762 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6763
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006764 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006765 I915_WRITE(IVB_CHICKEN3,
6766 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6767 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6768
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006769 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006770 if (IS_IVB_GT1(dev))
6771 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6772 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006773
Akash Goel4e046322014-04-04 17:14:38 +05306774 /* WaDisable_RenderCache_OperationalFlush:ivb */
6775 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6776
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006777 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006778 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6779 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6780
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006781 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006782 I915_WRITE(GEN7_L3CNTLREG1,
6783 GEN7_WA_FOR_GEN7_L3_CONTROL);
6784 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006785 GEN7_WA_L3_CHICKEN_MODE);
6786 if (IS_IVB_GT1(dev))
6787 I915_WRITE(GEN7_ROW_CHICKEN2,
6788 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006789 else {
6790 /* must write both registers */
6791 I915_WRITE(GEN7_ROW_CHICKEN2,
6792 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006793 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6794 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006795 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006796
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006797 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006798 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6799 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6800
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006801 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006802 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006803 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006804 */
6805 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006806 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006807
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006808 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006809 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6810 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6811 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6812
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006813 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006814
6815 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006816
Chris Wilson22721342014-03-04 09:41:43 +00006817 if (0) { /* causes HiZ corruption on ivb:gt1 */
6818 /* enable HiZ Raw Stall Optimization */
6819 I915_WRITE(CACHE_MODE_0_GEN7,
6820 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6821 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006822
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006823 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006824 I915_WRITE(CACHE_MODE_1,
6825 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006826
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006827 /*
6828 * BSpec recommends 8x4 when MSAA is used,
6829 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006830 *
6831 * Note that PS/WM thread counts depend on the WIZ hashing
6832 * disable bit, which we don't touch here, but it's good
6833 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006834 */
6835 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006836 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006837
Ben Widawsky20848222012-05-04 18:58:59 -07006838 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6839 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6840 snpcr |= GEN6_MBC_SNPCR_MED;
6841 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006842
Ben Widawskyab5c6082013-04-05 13:12:41 -07006843 if (!HAS_PCH_NOP(dev))
6844 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006845
6846 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006847}
6848
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006849static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6850{
6851 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6852
6853 /*
6854 * Disable trickle feed and enable pnd deadline calculation
6855 */
6856 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6857 I915_WRITE(CBR1_VLV, 0);
6858}
6859
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006860static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006861{
6862 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006863
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006864 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006865
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006866 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006867 I915_WRITE(_3D_CHICKEN3,
6868 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6869
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006870 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006871 I915_WRITE(IVB_CHICKEN3,
6872 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6873 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6874
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006875 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006876 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006877 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006878 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6879 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006880
Akash Goel4e046322014-04-04 17:14:38 +05306881 /* WaDisable_RenderCache_OperationalFlush:vlv */
6882 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6883
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006884 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006885 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6886 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6887
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006888 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006889 I915_WRITE(GEN7_ROW_CHICKEN2,
6890 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6891
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006892 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006893 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6894 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6895 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6896
Ville Syrjälä46680e02014-01-22 21:33:01 +02006897 gen7_setup_fixed_func_scheduler(dev_priv);
6898
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006899 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006900 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006901 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006902 */
6903 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006904 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006905
Akash Goelc98f5062014-03-24 23:00:07 +05306906 /* WaDisableL3Bank2xClockGate:vlv
6907 * Disabling L3 clock gating- MMIO 940c[25] = 1
6908 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6909 I915_WRITE(GEN7_UCGCTL4,
6910 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006911
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006912 /*
6913 * BSpec says this must be set, even though
6914 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6915 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006916 I915_WRITE(CACHE_MODE_1,
6917 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006918
6919 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006920 * BSpec recommends 8x4 when MSAA is used,
6921 * however in practice 16x4 seems fastest.
6922 *
6923 * Note that PS/WM thread counts depend on the WIZ hashing
6924 * disable bit, which we don't touch here, but it's good
6925 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6926 */
6927 I915_WRITE(GEN7_GT_MODE,
6928 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6929
6930 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006931 * WaIncreaseL3CreditsForVLVB0:vlv
6932 * This is the hardware default actually.
6933 */
6934 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6935
6936 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006937 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006938 * Disable clock gating on th GCFG unit to prevent a delay
6939 * in the reporting of vblank events.
6940 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006941 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006942}
6943
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006944static void cherryview_init_clock_gating(struct drm_device *dev)
6945{
6946 struct drm_i915_private *dev_priv = dev->dev_private;
6947
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006948 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006949
Ville Syrjälä232ce332014-04-09 13:28:35 +03006950 /* WaVSRefCountFullforceMissDisable:chv */
6951 /* WaDSRefCountFullforceMissDisable:chv */
6952 I915_WRITE(GEN7_FF_THREAD_MODE,
6953 I915_READ(GEN7_FF_THREAD_MODE) &
6954 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006955
6956 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6957 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6958 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006959
6960 /* WaDisableCSUnitClockGating:chv */
6961 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6962 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006963
6964 /* WaDisableSDEUnitClockGating:chv */
6965 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6966 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006967
6968 /*
6969 * GTT cache may not work with big pages, so if those
6970 * are ever enabled GTT cache may need to be disabled.
6971 */
6972 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006973}
6974
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006975static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006976{
6977 struct drm_i915_private *dev_priv = dev->dev_private;
6978 uint32_t dspclk_gate;
6979
6980 I915_WRITE(RENCLK_GATE_D1, 0);
6981 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6982 GS_UNIT_CLOCK_GATE_DISABLE |
6983 CL_UNIT_CLOCK_GATE_DISABLE);
6984 I915_WRITE(RAMCLK_GATE_D, 0);
6985 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6986 OVRUNIT_CLOCK_GATE_DISABLE |
6987 OVCUNIT_CLOCK_GATE_DISABLE;
6988 if (IS_GM45(dev))
6989 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6990 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006991
6992 /* WaDisableRenderCachePipelinedFlush */
6993 I915_WRITE(CACHE_MODE_0,
6994 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006995
Akash Goel4e046322014-04-04 17:14:38 +05306996 /* WaDisable_RenderCache_OperationalFlush:g4x */
6997 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6998
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006999 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007000}
7001
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007002static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007003{
7004 struct drm_i915_private *dev_priv = dev->dev_private;
7005
7006 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7007 I915_WRITE(RENCLK_GATE_D2, 0);
7008 I915_WRITE(DSPCLK_GATE_D, 0);
7009 I915_WRITE(RAMCLK_GATE_D, 0);
7010 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007011 I915_WRITE(MI_ARB_STATE,
7012 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307013
7014 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7015 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007016}
7017
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007018static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007019{
7020 struct drm_i915_private *dev_priv = dev->dev_private;
7021
7022 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7023 I965_RCC_CLOCK_GATE_DISABLE |
7024 I965_RCPB_CLOCK_GATE_DISABLE |
7025 I965_ISC_CLOCK_GATE_DISABLE |
7026 I965_FBC_CLOCK_GATE_DISABLE);
7027 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007028 I915_WRITE(MI_ARB_STATE,
7029 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307030
7031 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7032 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007033}
7034
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007035static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007036{
7037 struct drm_i915_private *dev_priv = dev->dev_private;
7038 u32 dstate = I915_READ(D_STATE);
7039
7040 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7041 DSTATE_DOT_CLOCK_GATING;
7042 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007043
7044 if (IS_PINEVIEW(dev))
7045 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007046
7047 /* IIR "flip pending" means done if this bit is set */
7048 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007049
7050 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007051 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007052
7053 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7054 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007055
7056 I915_WRITE(MI_ARB_STATE,
7057 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007058}
7059
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007060static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061{
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063
7064 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007065
7066 /* interrupts should cause a wake up from C3 */
7067 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7068 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007069
7070 I915_WRITE(MEM_MODE,
7071 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007072}
7073
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007074static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007075{
7076 struct drm_i915_private *dev_priv = dev->dev_private;
7077
7078 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007079
7080 I915_WRITE(MEM_MODE,
7081 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7082 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007083}
7084
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007085void intel_init_clock_gating(struct drm_device *dev)
7086{
7087 struct drm_i915_private *dev_priv = dev->dev_private;
7088
Damien Lespiauc57e3552015-02-09 19:33:05 +00007089 if (dev_priv->display.init_clock_gating)
7090 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007091}
7092
Imre Deak7d708ee2013-04-17 14:04:50 +03007093void intel_suspend_hw(struct drm_device *dev)
7094{
7095 if (HAS_PCH_LPT(dev))
7096 lpt_suspend_hw(dev);
7097}
7098
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007099/* Set up chip specific power management-related functions */
7100void intel_init_pm(struct drm_device *dev)
7101{
7102 struct drm_i915_private *dev_priv = dev->dev_private;
7103
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007104 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007105
Daniel Vetterc921aba2012-04-26 23:28:17 +02007106 /* For cxsr */
7107 if (IS_PINEVIEW(dev))
7108 i915_pineview_get_mem_freq(dev);
7109 else if (IS_GEN5(dev))
7110 i915_ironlake_get_mem_freq(dev);
7111
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007112 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007113 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007114 skl_setup_wm_latency(dev);
7115
Imre Deaka82abe42015-03-27 14:00:04 +02007116 if (IS_BROXTON(dev))
7117 dev_priv->display.init_clock_gating =
7118 bxt_init_clock_gating;
7119 else if (IS_SKYLAKE(dev))
7120 dev_priv->display.init_clock_gating =
7121 skl_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007122 dev_priv->display.update_wm = skl_update_wm;
7123 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307124 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007125 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007126
Ville Syrjäläbd602542014-01-07 16:14:10 +02007127 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7128 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7129 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7130 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7131 dev_priv->display.update_wm = ilk_update_wm;
7132 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7133 } else {
7134 DRM_DEBUG_KMS("Failed to read display plane latency. "
7135 "Disable CxSR\n");
7136 }
7137
7138 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007139 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007140 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007141 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007142 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007143 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007144 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007145 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007146 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007147 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007148 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007149 vlv_setup_wm_latency(dev);
7150
7151 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007152 dev_priv->display.init_clock_gating =
7153 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007154 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007155 vlv_setup_wm_latency(dev);
7156
7157 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007158 dev_priv->display.init_clock_gating =
7159 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007160 } else if (IS_PINEVIEW(dev)) {
7161 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7162 dev_priv->is_ddr3,
7163 dev_priv->fsb_freq,
7164 dev_priv->mem_freq)) {
7165 DRM_INFO("failed to find known CxSR latency "
7166 "(found ddr%s fsb freq %d, mem freq %d), "
7167 "disabling CxSR\n",
7168 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7169 dev_priv->fsb_freq, dev_priv->mem_freq);
7170 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007171 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007172 dev_priv->display.update_wm = NULL;
7173 } else
7174 dev_priv->display.update_wm = pineview_update_wm;
7175 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7176 } else if (IS_G4X(dev)) {
7177 dev_priv->display.update_wm = g4x_update_wm;
7178 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7179 } else if (IS_GEN4(dev)) {
7180 dev_priv->display.update_wm = i965_update_wm;
7181 if (IS_CRESTLINE(dev))
7182 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7183 else if (IS_BROADWATER(dev))
7184 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7185 } else if (IS_GEN3(dev)) {
7186 dev_priv->display.update_wm = i9xx_update_wm;
7187 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7188 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007189 } else if (IS_GEN2(dev)) {
7190 if (INTEL_INFO(dev)->num_pipes == 1) {
7191 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007192 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007193 } else {
7194 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007195 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007196 }
7197
7198 if (IS_I85X(dev) || IS_I865G(dev))
7199 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7200 else
7201 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7202 } else {
7203 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007204 }
7205}
7206
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007207int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007208{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007209 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007210
7211 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7212 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7213 return -EAGAIN;
7214 }
7215
7216 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007217 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007218 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7219
7220 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7221 500)) {
7222 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7223 return -ETIMEDOUT;
7224 }
7225
7226 *val = I915_READ(GEN6_PCODE_DATA);
7227 I915_WRITE(GEN6_PCODE_DATA, 0);
7228
7229 return 0;
7230}
7231
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007232int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007233{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007234 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007235
7236 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7237 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7238 return -EAGAIN;
7239 }
7240
7241 I915_WRITE(GEN6_PCODE_DATA, val);
7242 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7243
7244 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7245 500)) {
7246 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7247 return -ETIMEDOUT;
7248 }
7249
7250 I915_WRITE(GEN6_PCODE_DATA, 0);
7251
7252 return 0;
7253}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007254
Ville Syrjälädd06f882014-11-10 22:55:12 +02007255static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007256{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007257 switch (czclk_freq) {
7258 case 200:
7259 return 10;
7260 case 267:
7261 return 12;
7262 case 320:
7263 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007264 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007265 case 400:
7266 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007267 default:
7268 return -1;
7269 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007270}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007271
Ville Syrjälädd06f882014-11-10 22:55:12 +02007272static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7273{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007274 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Ville Syrjälädd06f882014-11-10 22:55:12 +02007275
7276 div = vlv_gpu_freq_div(czclk_freq);
7277 if (div < 0)
7278 return div;
7279
7280 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007281}
7282
Fengguang Wub55dd642014-07-12 11:21:39 +02007283static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007284{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007285 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007286
Ville Syrjälädd06f882014-11-10 22:55:12 +02007287 mul = vlv_gpu_freq_div(czclk_freq);
7288 if (mul < 0)
7289 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007290
Ville Syrjälädd06f882014-11-10 22:55:12 +02007291 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007292}
7293
Fengguang Wub55dd642014-07-12 11:21:39 +02007294static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307295{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007296 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307297
Ville Syrjälädd06f882014-11-10 22:55:12 +02007298 div = vlv_gpu_freq_div(czclk_freq) / 2;
7299 if (div < 0)
7300 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05307301
Ville Syrjälädd06f882014-11-10 22:55:12 +02007302 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307303}
7304
Fengguang Wub55dd642014-07-12 11:21:39 +02007305static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307306{
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03007307 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->czclk_freq, 1000);
Deepak S22b1b2f2014-07-12 14:54:33 +05307308
Ville Syrjälädd06f882014-11-10 22:55:12 +02007309 mul = vlv_gpu_freq_div(czclk_freq) / 2;
7310 if (mul < 0)
7311 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05307312
Ville Syrjälä1c147622014-08-18 14:42:43 +03007313 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007314 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307315}
7316
Ville Syrjälä616bc822015-01-23 21:04:25 +02007317int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7318{
Akash Goel80b6dda2015-03-06 11:07:15 +05307319 if (IS_GEN9(dev_priv->dev))
7320 return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
7321 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007322 return chv_gpu_freq(dev_priv, val);
7323 else if (IS_VALLEYVIEW(dev_priv->dev))
7324 return byt_gpu_freq(dev_priv, val);
7325 else
7326 return val * GT_FREQUENCY_MULTIPLIER;
7327}
7328
Ville Syrjälä616bc822015-01-23 21:04:25 +02007329int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7330{
Akash Goel80b6dda2015-03-06 11:07:15 +05307331 if (IS_GEN9(dev_priv->dev))
7332 return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
7333 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007334 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307335 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007336 return byt_freq_opcode(dev_priv, val);
7337 else
7338 return val / GT_FREQUENCY_MULTIPLIER;
Deepak S22b1b2f2014-07-12 14:54:33 +05307339}
7340
Chris Wilson6ad790c2015-04-07 16:20:31 +01007341struct request_boost {
7342 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007343 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007344};
7345
7346static void __intel_rps_boost_work(struct work_struct *work)
7347{
7348 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007349 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007350
Chris Wilsone61b9952015-04-27 13:41:24 +01007351 if (!i915_gem_request_completed(req, true))
7352 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7353 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007354
Chris Wilsone61b9952015-04-27 13:41:24 +01007355 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007356 kfree(boost);
7357}
7358
7359void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007360 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007361{
7362 struct request_boost *boost;
7363
Daniel Vettereed29a52015-05-21 14:21:25 +02007364 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007365 return;
7366
Chris Wilsone61b9952015-04-27 13:41:24 +01007367 if (i915_gem_request_completed(req, true))
7368 return;
7369
Chris Wilson6ad790c2015-04-07 16:20:31 +01007370 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7371 if (boost == NULL)
7372 return;
7373
Daniel Vettereed29a52015-05-21 14:21:25 +02007374 i915_gem_request_reference(req);
7375 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007376
7377 INIT_WORK(&boost->work, __intel_rps_boost_work);
7378 queue_work(to_i915(dev)->wq, &boost->work);
7379}
7380
Daniel Vetterf742a552013-12-06 10:17:53 +01007381void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007382{
7383 struct drm_i915_private *dev_priv = dev->dev_private;
7384
Daniel Vetterf742a552013-12-06 10:17:53 +01007385 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007386 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007387
Chris Wilson907b28c2013-07-19 20:36:52 +01007388 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7389 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007390 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007391 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7392 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007393
Paulo Zanoni33688d92014-03-07 20:08:19 -03007394 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007395}