blob: 920872acf4db2474709e587b597f9e9d9a8baefb [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Damien Lespiauda2078c2013-02-13 15:27:27 +000055static void gen9_init_clock_gating(struct drm_device *dev)
56{
Damien Lespiauacd5c342014-03-26 16:55:46 +000057 struct drm_i915_private *dev_priv = dev->dev_private;
58
Damien Lespiau77719d22015-02-09 19:33:13 +000059 /* WaEnableLbsSlaRetryTimerDecrement:skl */
60 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
61 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
Nick Hoath6381b552015-07-14 14:41:15 +010062
63 /* WaDisableKillLogic:bxt,skl */
64 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
65 ECOCHK_DIS_TLB);
Damien Lespiau77719d22015-02-09 19:33:13 +000066}
Damien Lespiau91e41d12014-03-26 17:42:50 +000067
Damien Lespiau45db2192015-02-09 19:33:09 +000068static void skl_init_clock_gating(struct drm_device *dev)
Damien Lespiauda2078c2013-02-13 15:27:27 +000069{
Damien Lespiauacd5c342014-03-26 16:55:46 +000070 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau3ca5da42014-03-26 18:18:01 +000071
Damien Lespiau77719d22015-02-09 19:33:13 +000072 gen9_init_clock_gating(dev);
73
Damien Lespiau669506e2015-02-26 18:20:38 +000074 if (INTEL_REVID(dev) <= SKL_REVID_B0) {
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000075 /*
76 * WaDisableSDEUnitClockGating:skl
Damien Lespiau9253c2e2015-02-09 19:33:10 +000077 * WaSetGAPSunitClckGateDisable:skl
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000078 */
79 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Damien Lespiau9253c2e2015-02-09 19:33:10 +000080 GEN8_GAPSUNIT_CLOCK_GATE_DISABLE |
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000081 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiauf9fc42f2015-02-26 18:20:39 +000082
83 /* WaDisableVFUnitClockGating:skl */
84 I915_WRITE(GEN6_UCGCTL2, I915_READ(GEN6_UCGCTL2) |
85 GEN6_VFUNIT_CLOCK_GATE_DISABLE);
Hoath, Nicholas3dcd0202015-02-05 10:47:21 +000086 }
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +000087
Damien Lespiau2caa3b22015-02-09 19:33:20 +000088 if (INTEL_REVID(dev) <= SKL_REVID_D0) {
Damien Lespiau81e231a2015-02-09 19:33:19 +000089 /* WaDisableHDCInvalidation:skl */
90 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
91 BDW_DISABLE_HDC_INVALIDATION);
92
Damien Lespiau2caa3b22015-02-09 19:33:20 +000093 /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
94 I915_WRITE(FF_SLICE_CS_CHICKEN2,
Damien Lespiauf1d3d342015-05-06 14:36:27 +010095 _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
Damien Lespiau2caa3b22015-02-09 19:33:20 +000096 }
Damien Lespiau81e231a2015-02-09 19:33:19 +000097
Arun Siluverya4106a72015-07-14 15:01:29 +010098 /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
99 * involving this register should also be added to WA batch as required.
100 */
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +0000101 if (INTEL_REVID(dev) <= SKL_REVID_E0)
102 /* WaDisableLSQCROPERFforOCL:skl */
103 I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
104 GEN8_LQSC_RO_PERF_DIS);
Arun Siluvery245d9662015-08-03 20:24:56 +0100105
106 /* WaEnableGapsTsvCreditFix:skl */
107 if (IS_SKYLAKE(dev) && (INTEL_REVID(dev) >= SKL_REVID_C0)) {
108 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
109 GEN9_GAPS_TSV_CREDIT_DISABLE));
110 }
Damien Lespiauda2078c2013-02-13 15:27:27 +0000111}
112
Imre Deaka82abe42015-03-27 14:00:04 +0200113static void bxt_init_clock_gating(struct drm_device *dev)
114{
Imre Deak32608ca2015-03-11 11:10:27 +0200115 struct drm_i915_private *dev_priv = dev->dev_private;
116
Imre Deaka82abe42015-03-27 14:00:04 +0200117 gen9_init_clock_gating(dev);
Imre Deak32608ca2015-03-11 11:10:27 +0200118
Nick Hoatha7546152015-06-29 14:07:32 +0100119 /* WaDisableSDEUnitClockGating:bxt */
120 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
121 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
122
Imre Deak32608ca2015-03-11 11:10:27 +0200123 /*
124 * FIXME:
Ben Widawsky868434c2015-03-11 10:49:32 +0200125 * GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ applies on 3x6 GT SKUs only.
Imre Deak32608ca2015-03-11 11:10:27 +0200126 */
Imre Deak32608ca2015-03-11 11:10:27 +0200127 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
Ben Widawsky868434c2015-03-11 10:49:32 +0200128 GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ);
Imre Deak32608ca2015-03-11 11:10:27 +0200129
Nick Hoatha7546152015-06-29 14:07:32 +0100130 if (INTEL_REVID(dev) == BXT_REVID_A0) {
131 /*
132 * Hardware specification requires this bit to be
133 * set to 1 for A0
134 */
135 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
136 }
Arun Siluvery5b88aba2015-09-08 10:31:49 +0100137
138 /* WaSetClckGatingDisableMedia:bxt */
139 if (INTEL_REVID(dev) == BXT_REVID_A0) {
140 I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
141 ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
142 }
Imre Deaka82abe42015-03-27 14:00:04 +0200143}
144
Daniel Vetterc921aba2012-04-26 23:28:17 +0200145static void i915_pineview_get_mem_freq(struct drm_device *dev)
146{
Jani Nikula50227e12014-03-31 14:27:21 +0300147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200148 u32 tmp;
149
150 tmp = I915_READ(CLKCFG);
151
152 switch (tmp & CLKCFG_FSB_MASK) {
153 case CLKCFG_FSB_533:
154 dev_priv->fsb_freq = 533; /* 133*4 */
155 break;
156 case CLKCFG_FSB_800:
157 dev_priv->fsb_freq = 800; /* 200*4 */
158 break;
159 case CLKCFG_FSB_667:
160 dev_priv->fsb_freq = 667; /* 167*4 */
161 break;
162 case CLKCFG_FSB_400:
163 dev_priv->fsb_freq = 400; /* 100*4 */
164 break;
165 }
166
167 switch (tmp & CLKCFG_MEM_MASK) {
168 case CLKCFG_MEM_533:
169 dev_priv->mem_freq = 533;
170 break;
171 case CLKCFG_MEM_667:
172 dev_priv->mem_freq = 667;
173 break;
174 case CLKCFG_MEM_800:
175 dev_priv->mem_freq = 800;
176 break;
177 }
178
179 /* detect pineview DDR3 setting */
180 tmp = I915_READ(CSHRDDR3CTL);
181 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
182}
183
184static void i915_ironlake_get_mem_freq(struct drm_device *dev)
185{
Jani Nikula50227e12014-03-31 14:27:21 +0300186 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200187 u16 ddrpll, csipll;
188
189 ddrpll = I915_READ16(DDRMPLL1);
190 csipll = I915_READ16(CSIPLL0);
191
192 switch (ddrpll & 0xff) {
193 case 0xc:
194 dev_priv->mem_freq = 800;
195 break;
196 case 0x10:
197 dev_priv->mem_freq = 1066;
198 break;
199 case 0x14:
200 dev_priv->mem_freq = 1333;
201 break;
202 case 0x18:
203 dev_priv->mem_freq = 1600;
204 break;
205 default:
206 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
207 ddrpll & 0xff);
208 dev_priv->mem_freq = 0;
209 break;
210 }
211
Daniel Vetter20e4d402012-08-08 23:35:39 +0200212 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200213
214 switch (csipll & 0x3ff) {
215 case 0x00c:
216 dev_priv->fsb_freq = 3200;
217 break;
218 case 0x00e:
219 dev_priv->fsb_freq = 3733;
220 break;
221 case 0x010:
222 dev_priv->fsb_freq = 4266;
223 break;
224 case 0x012:
225 dev_priv->fsb_freq = 4800;
226 break;
227 case 0x014:
228 dev_priv->fsb_freq = 5333;
229 break;
230 case 0x016:
231 dev_priv->fsb_freq = 5866;
232 break;
233 case 0x018:
234 dev_priv->fsb_freq = 6400;
235 break;
236 default:
237 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
238 csipll & 0x3ff);
239 dev_priv->fsb_freq = 0;
240 break;
241 }
242
243 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200244 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200245 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200246 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200247 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200248 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200249 }
250}
251
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300252static const struct cxsr_latency cxsr_latency_table[] = {
253 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
254 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
255 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
256 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
257 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
258
259 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
260 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
261 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
262 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
263 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
264
265 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
266 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
267 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
268 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
269 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
270
271 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
272 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
273 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
274 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
275 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
276
277 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
278 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
279 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
280 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
281 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
282
283 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
284 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
285 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
286 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
287 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
288};
289
Daniel Vetter63c62272012-04-21 23:17:55 +0200290static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300291 int is_ddr3,
292 int fsb,
293 int mem)
294{
295 const struct cxsr_latency *latency;
296 int i;
297
298 if (fsb == 0 || mem == 0)
299 return NULL;
300
301 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
302 latency = &cxsr_latency_table[i];
303 if (is_desktop == latency->is_desktop &&
304 is_ddr3 == latency->is_ddr3 &&
305 fsb == latency->fsb_freq && mem == latency->mem_freq)
306 return latency;
307 }
308
309 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
310
311 return NULL;
312}
313
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200314static void chv_set_memory_dvfs(struct drm_i915_private *dev_priv, bool enable)
315{
316 u32 val;
317
318 mutex_lock(&dev_priv->rps.hw_lock);
319
320 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
321 if (enable)
322 val &= ~FORCE_DDR_HIGH_FREQ;
323 else
324 val |= FORCE_DDR_HIGH_FREQ;
325 val &= ~FORCE_DDR_LOW_FREQ;
326 val |= FORCE_DDR_FREQ_REQ_ACK;
327 vlv_punit_write(dev_priv, PUNIT_REG_DDR_SETUP2, val);
328
329 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2) &
330 FORCE_DDR_FREQ_REQ_ACK) == 0, 3))
331 DRM_ERROR("timed out waiting for Punit DDR DVFS request\n");
332
333 mutex_unlock(&dev_priv->rps.hw_lock);
334}
335
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200336static void chv_set_memory_pm5(struct drm_i915_private *dev_priv, bool enable)
337{
338 u32 val;
339
340 mutex_lock(&dev_priv->rps.hw_lock);
341
342 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
343 if (enable)
344 val |= DSP_MAXFIFO_PM5_ENABLE;
345 else
346 val &= ~DSP_MAXFIFO_PM5_ENABLE;
347 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
348
349 mutex_unlock(&dev_priv->rps.hw_lock);
350}
351
Ville Syrjäläf4998962015-03-10 17:02:21 +0200352#define FW_WM(value, plane) \
353 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK)
354
Imre Deak5209b1f2014-07-01 12:36:17 +0300355void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300356{
Imre Deak5209b1f2014-07-01 12:36:17 +0300357 struct drm_device *dev = dev_priv->dev;
358 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300359
Imre Deak5209b1f2014-07-01 12:36:17 +0300360 if (IS_VALLEYVIEW(dev)) {
361 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300362 POSTING_READ(FW_BLC_SELF_VLV);
Ville Syrjälä852eb002015-06-24 22:00:07 +0300363 dev_priv->wm.vlv.cxsr = enable;
Imre Deak5209b1f2014-07-01 12:36:17 +0300364 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
365 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300366 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300367 } else if (IS_PINEVIEW(dev)) {
368 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
369 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
370 I915_WRITE(DSPFW3, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300371 POSTING_READ(DSPFW3);
Imre Deak5209b1f2014-07-01 12:36:17 +0300372 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
373 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
374 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
375 I915_WRITE(FW_BLC_SELF, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300376 POSTING_READ(FW_BLC_SELF);
Imre Deak5209b1f2014-07-01 12:36:17 +0300377 } else if (IS_I915GM(dev)) {
378 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
379 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
380 I915_WRITE(INSTPM, val);
Ville Syrjäläa7a6c492015-06-24 22:00:01 +0300381 POSTING_READ(INSTPM);
Imre Deak5209b1f2014-07-01 12:36:17 +0300382 } else {
383 return;
384 }
385
386 DRM_DEBUG_KMS("memory self-refresh is %s\n",
387 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300388}
389
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200390
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300391/*
392 * Latency for FIFO fetches is dependent on several factors:
393 * - memory configuration (speed, channels)
394 * - chipset
395 * - current MCH state
396 * It can be fairly high in some situations, so here we assume a fairly
397 * pessimal value. It's a tradeoff between extra memory fetches (if we
398 * set this value too high, the FIFO will fetch frequently to stay full)
399 * and power consumption (set it too low to save power and we might see
400 * FIFO underruns and display "flicker").
401 *
402 * A value of 5us seems to be a good balance; safe for very low end
403 * platforms but not overly aggressive on lower latency configs.
404 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100405static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300406
Ville Syrjäläb5004722015-03-05 21:19:47 +0200407#define VLV_FIFO_START(dsparb, dsparb2, lo_shift, hi_shift) \
408 ((((dsparb) >> (lo_shift)) & 0xff) | ((((dsparb2) >> (hi_shift)) & 0x1) << 8))
409
410static int vlv_get_fifo_size(struct drm_device *dev,
411 enum pipe pipe, int plane)
412{
413 struct drm_i915_private *dev_priv = dev->dev_private;
414 int sprite0_start, sprite1_start, size;
415
416 switch (pipe) {
417 uint32_t dsparb, dsparb2, dsparb3;
418 case PIPE_A:
419 dsparb = I915_READ(DSPARB);
420 dsparb2 = I915_READ(DSPARB2);
421 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 0, 0);
422 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 8, 4);
423 break;
424 case PIPE_B:
425 dsparb = I915_READ(DSPARB);
426 dsparb2 = I915_READ(DSPARB2);
427 sprite0_start = VLV_FIFO_START(dsparb, dsparb2, 16, 8);
428 sprite1_start = VLV_FIFO_START(dsparb, dsparb2, 24, 12);
429 break;
430 case PIPE_C:
431 dsparb2 = I915_READ(DSPARB2);
432 dsparb3 = I915_READ(DSPARB3);
433 sprite0_start = VLV_FIFO_START(dsparb3, dsparb2, 0, 16);
434 sprite1_start = VLV_FIFO_START(dsparb3, dsparb2, 8, 20);
435 break;
436 default:
437 return 0;
438 }
439
440 switch (plane) {
441 case 0:
442 size = sprite0_start;
443 break;
444 case 1:
445 size = sprite1_start - sprite0_start;
446 break;
447 case 2:
448 size = 512 - 1 - sprite1_start;
449 break;
450 default:
451 return 0;
452 }
453
454 DRM_DEBUG_KMS("Pipe %c %s %c FIFO size: %d\n",
455 pipe_name(pipe), plane == 0 ? "primary" : "sprite",
456 plane == 0 ? plane_name(pipe) : sprite_name(pipe, plane - 1),
457 size);
458
459 return size;
460}
461
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300462static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300463{
464 struct drm_i915_private *dev_priv = dev->dev_private;
465 uint32_t dsparb = I915_READ(DSPARB);
466 int size;
467
468 size = dsparb & 0x7f;
469 if (plane)
470 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
471
472 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
473 plane ? "B" : "A", size);
474
475 return size;
476}
477
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200478static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300479{
480 struct drm_i915_private *dev_priv = dev->dev_private;
481 uint32_t dsparb = I915_READ(DSPARB);
482 int size;
483
484 size = dsparb & 0x1ff;
485 if (plane)
486 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
487 size >>= 1; /* Convert to cachelines */
488
489 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
490 plane ? "B" : "A", size);
491
492 return size;
493}
494
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300495static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300496{
497 struct drm_i915_private *dev_priv = dev->dev_private;
498 uint32_t dsparb = I915_READ(DSPARB);
499 int size;
500
501 size = dsparb & 0x7f;
502 size >>= 2; /* Convert to cachelines */
503
504 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
505 plane ? "B" : "A",
506 size);
507
508 return size;
509}
510
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300511/* Pineview has different values for various configs */
512static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300513 .fifo_size = PINEVIEW_DISPLAY_FIFO,
514 .max_wm = PINEVIEW_MAX_WM,
515 .default_wm = PINEVIEW_DFT_WM,
516 .guard_size = PINEVIEW_GUARD_WM,
517 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300518};
519static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300520 .fifo_size = PINEVIEW_DISPLAY_FIFO,
521 .max_wm = PINEVIEW_MAX_WM,
522 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
523 .guard_size = PINEVIEW_GUARD_WM,
524 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300525};
526static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300527 .fifo_size = PINEVIEW_CURSOR_FIFO,
528 .max_wm = PINEVIEW_CURSOR_MAX_WM,
529 .default_wm = PINEVIEW_CURSOR_DFT_WM,
530 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
531 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300532};
533static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300534 .fifo_size = PINEVIEW_CURSOR_FIFO,
535 .max_wm = PINEVIEW_CURSOR_MAX_WM,
536 .default_wm = PINEVIEW_CURSOR_DFT_WM,
537 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
538 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300539};
540static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300541 .fifo_size = G4X_FIFO_SIZE,
542 .max_wm = G4X_MAX_WM,
543 .default_wm = G4X_MAX_WM,
544 .guard_size = 2,
545 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300546};
547static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300548 .fifo_size = I965_CURSOR_FIFO,
549 .max_wm = I965_CURSOR_MAX_WM,
550 .default_wm = I965_CURSOR_DFT_WM,
551 .guard_size = 2,
552 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300553};
554static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300555 .fifo_size = VALLEYVIEW_FIFO_SIZE,
556 .max_wm = VALLEYVIEW_MAX_WM,
557 .default_wm = VALLEYVIEW_MAX_WM,
558 .guard_size = 2,
559 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300560};
561static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300562 .fifo_size = I965_CURSOR_FIFO,
563 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
564 .default_wm = I965_CURSOR_DFT_WM,
565 .guard_size = 2,
566 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300567};
568static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300569 .fifo_size = I965_CURSOR_FIFO,
570 .max_wm = I965_CURSOR_MAX_WM,
571 .default_wm = I965_CURSOR_DFT_WM,
572 .guard_size = 2,
573 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300574};
575static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300576 .fifo_size = I945_FIFO_SIZE,
577 .max_wm = I915_MAX_WM,
578 .default_wm = 1,
579 .guard_size = 2,
580 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300581};
582static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300583 .fifo_size = I915_FIFO_SIZE,
584 .max_wm = I915_MAX_WM,
585 .default_wm = 1,
586 .guard_size = 2,
587 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300588};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300589static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300590 .fifo_size = I855GM_FIFO_SIZE,
591 .max_wm = I915_MAX_WM,
592 .default_wm = 1,
593 .guard_size = 2,
594 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300595};
Ville Syrjälä9d539102014-08-15 01:21:53 +0300596static const struct intel_watermark_params i830_bc_wm_info = {
597 .fifo_size = I855GM_FIFO_SIZE,
598 .max_wm = I915_MAX_WM/2,
599 .default_wm = 1,
600 .guard_size = 2,
601 .cacheline_size = I830_FIFO_LINE_SIZE,
602};
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200603static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300604 .fifo_size = I830_FIFO_SIZE,
605 .max_wm = I915_MAX_WM,
606 .default_wm = 1,
607 .guard_size = 2,
608 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300609};
610
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300611/**
612 * intel_calculate_wm - calculate watermark level
613 * @clock_in_khz: pixel clock
614 * @wm: chip FIFO params
615 * @pixel_size: display pixel size
616 * @latency_ns: memory latency for the platform
617 *
618 * Calculate the watermark level (the level at which the display plane will
619 * start fetching from memory again). Each chip has a different display
620 * FIFO size and allocation, so the caller needs to figure that out and pass
621 * in the correct intel_watermark_params structure.
622 *
623 * As the pixel clock runs, the FIFO will be drained at a rate that depends
624 * on the pixel size. When it reaches the watermark level, it'll start
625 * fetching FIFO line sized based chunks from memory until the FIFO fills
626 * past the watermark point. If the FIFO drains completely, a FIFO underrun
627 * will occur, and a display engine hang could result.
628 */
629static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
630 const struct intel_watermark_params *wm,
631 int fifo_size,
632 int pixel_size,
633 unsigned long latency_ns)
634{
635 long entries_required, wm_size;
636
637 /*
638 * Note: we need to make sure we don't overflow for various clock &
639 * latency values.
640 * clocks go from a few thousand to several hundred thousand.
641 * latency is usually a few thousand
642 */
643 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
644 1000;
645 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
646
647 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
648
649 wm_size = fifo_size - (entries_required + wm->guard_size);
650
651 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
652
653 /* Don't promote wm_size to unsigned... */
654 if (wm_size > (long)wm->max_wm)
655 wm_size = wm->max_wm;
656 if (wm_size <= 0)
657 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +0300658
659 /*
660 * Bspec seems to indicate that the value shouldn't be lower than
661 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
662 * Lets go for 8 which is the burst size since certain platforms
663 * already use a hardcoded 8 (which is what the spec says should be
664 * done).
665 */
666 if (wm_size <= 8)
667 wm_size = 8;
668
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300669 return wm_size;
670}
671
672static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
673{
674 struct drm_crtc *crtc, *enabled = NULL;
675
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100676 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000677 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300678 if (enabled)
679 return NULL;
680 enabled = crtc;
681 }
682 }
683
684 return enabled;
685}
686
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300687static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300688{
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300689 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300690 struct drm_i915_private *dev_priv = dev->dev_private;
691 struct drm_crtc *crtc;
692 const struct cxsr_latency *latency;
693 u32 reg;
694 unsigned long wm;
695
696 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
697 dev_priv->fsb_freq, dev_priv->mem_freq);
698 if (!latency) {
699 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +0300700 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300701 return;
702 }
703
704 crtc = single_enabled_crtc(dev);
705 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100706 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -0800707 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100708 int clock;
709
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200710 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100711 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300712
713 /* Display SR */
714 wm = intel_calculate_wm(clock, &pineview_display_wm,
715 pineview_display_wm.fifo_size,
716 pixel_size, latency->display_sr);
717 reg = I915_READ(DSPFW1);
718 reg &= ~DSPFW_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200719 reg |= FW_WM(wm, SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300720 I915_WRITE(DSPFW1, reg);
721 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
722
723 /* cursor SR */
724 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
725 pineview_display_wm.fifo_size,
726 pixel_size, latency->cursor_sr);
727 reg = I915_READ(DSPFW3);
728 reg &= ~DSPFW_CURSOR_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200729 reg |= FW_WM(wm, CURSOR_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300730 I915_WRITE(DSPFW3, reg);
731
732 /* Display HPLL off SR */
733 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
734 pineview_display_hplloff_wm.fifo_size,
735 pixel_size, latency->display_hpll_disable);
736 reg = I915_READ(DSPFW3);
737 reg &= ~DSPFW_HPLL_SR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200738 reg |= FW_WM(wm, HPLL_SR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300739 I915_WRITE(DSPFW3, reg);
740
741 /* cursor HPLL off SR */
742 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
743 pineview_display_hplloff_wm.fifo_size,
744 pixel_size, latency->cursor_hpll_disable);
745 reg = I915_READ(DSPFW3);
746 reg &= ~DSPFW_HPLL_CURSOR_MASK;
Ville Syrjäläf4998962015-03-10 17:02:21 +0200747 reg |= FW_WM(wm, HPLL_CURSOR);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300748 I915_WRITE(DSPFW3, reg);
749 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
750
Imre Deak5209b1f2014-07-01 12:36:17 +0300751 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300752 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +0300753 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300754 }
755}
756
757static bool g4x_compute_wm0(struct drm_device *dev,
758 int plane,
759 const struct intel_watermark_params *display,
760 int display_latency_ns,
761 const struct intel_watermark_params *cursor,
762 int cursor_latency_ns,
763 int *plane_wm,
764 int *cursor_wm)
765{
766 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300767 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300768 int htotal, hdisplay, clock, pixel_size;
769 int line_time_us, line_count;
770 int entries, tlb_miss;
771
772 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +0000773 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300774 *cursor_wm = cursor->guard_size;
775 *plane_wm = display->guard_size;
776 return false;
777 }
778
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200779 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100780 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800781 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200782 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800783 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300784
785 /* Use the small buffer method to calculate plane watermark */
786 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
787 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
788 if (tlb_miss > 0)
789 entries += tlb_miss;
790 entries = DIV_ROUND_UP(entries, display->cacheline_size);
791 *plane_wm = entries + display->guard_size;
792 if (*plane_wm > (int)display->max_wm)
793 *plane_wm = display->max_wm;
794
795 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +0200796 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300797 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Matt Roper3dd512f2015-02-27 10:12:00 -0800798 entries = line_count * crtc->cursor->state->crtc_w * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300799 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
800 if (tlb_miss > 0)
801 entries += tlb_miss;
802 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
803 *cursor_wm = entries + cursor->guard_size;
804 if (*cursor_wm > (int)cursor->max_wm)
805 *cursor_wm = (int)cursor->max_wm;
806
807 return true;
808}
809
810/*
811 * Check the wm result.
812 *
813 * If any calculated watermark values is larger than the maximum value that
814 * can be programmed into the associated watermark register, that watermark
815 * must be disabled.
816 */
817static bool g4x_check_srwm(struct drm_device *dev,
818 int display_wm, int cursor_wm,
819 const struct intel_watermark_params *display,
820 const struct intel_watermark_params *cursor)
821{
822 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
823 display_wm, cursor_wm);
824
825 if (display_wm > display->max_wm) {
826 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
827 display_wm, display->max_wm);
828 return false;
829 }
830
831 if (cursor_wm > cursor->max_wm) {
832 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
833 cursor_wm, cursor->max_wm);
834 return false;
835 }
836
837 if (!(display_wm || cursor_wm)) {
838 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
839 return false;
840 }
841
842 return true;
843}
844
845static bool g4x_compute_srwm(struct drm_device *dev,
846 int plane,
847 int latency_ns,
848 const struct intel_watermark_params *display,
849 const struct intel_watermark_params *cursor,
850 int *display_wm, int *cursor_wm)
851{
852 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +0300853 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300854 int hdisplay, htotal, pixel_size, clock;
855 unsigned long line_time_us;
856 int line_count, line_size;
857 int small, large;
858 int entries;
859
860 if (!latency_ns) {
861 *display_wm = *cursor_wm = 0;
862 return false;
863 }
864
865 crtc = intel_get_crtc_for_plane(dev, plane);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200866 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +0100867 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -0800868 htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200869 hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -0800870 pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871
Ville Syrjälä922044c2014-02-14 14:18:57 +0200872 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300873 line_count = (latency_ns / line_time_us + 1000) / 1000;
874 line_size = hdisplay * pixel_size;
875
876 /* Use the minimum of the small and large buffer method for primary */
877 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
878 large = line_count * line_size;
879
880 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
881 *display_wm = entries + display->guard_size;
882
883 /* calculate the self-refresh watermark for display cursor */
Matt Roper3dd512f2015-02-27 10:12:00 -0800884 entries = line_count * pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300885 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
886 *cursor_wm = entries + cursor->guard_size;
887
888 return g4x_check_srwm(dev,
889 *display_wm, *cursor_wm,
890 display, cursor);
891}
892
Ville Syrjälä15665972015-03-10 16:16:28 +0200893#define FW_WM_VLV(value, plane) \
894 (((value) << DSPFW_ ## plane ## _SHIFT) & DSPFW_ ## plane ## _MASK_VLV)
895
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200896static void vlv_write_wm_values(struct intel_crtc *crtc,
897 const struct vlv_wm_values *wm)
898{
899 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
900 enum pipe pipe = crtc->pipe;
901
902 I915_WRITE(VLV_DDL(pipe),
903 (wm->ddl[pipe].cursor << DDL_CURSOR_SHIFT) |
904 (wm->ddl[pipe].sprite[1] << DDL_SPRITE_SHIFT(1)) |
905 (wm->ddl[pipe].sprite[0] << DDL_SPRITE_SHIFT(0)) |
906 (wm->ddl[pipe].primary << DDL_PLANE_SHIFT));
907
Ville Syrjäläae801522015-03-05 21:19:49 +0200908 I915_WRITE(DSPFW1,
Ville Syrjälä15665972015-03-10 16:16:28 +0200909 FW_WM(wm->sr.plane, SR) |
910 FW_WM(wm->pipe[PIPE_B].cursor, CURSORB) |
911 FW_WM_VLV(wm->pipe[PIPE_B].primary, PLANEB) |
912 FW_WM_VLV(wm->pipe[PIPE_A].primary, PLANEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200913 I915_WRITE(DSPFW2,
Ville Syrjälä15665972015-03-10 16:16:28 +0200914 FW_WM_VLV(wm->pipe[PIPE_A].sprite[1], SPRITEB) |
915 FW_WM(wm->pipe[PIPE_A].cursor, CURSORA) |
916 FW_WM_VLV(wm->pipe[PIPE_A].sprite[0], SPRITEA));
Ville Syrjäläae801522015-03-05 21:19:49 +0200917 I915_WRITE(DSPFW3,
Ville Syrjälä15665972015-03-10 16:16:28 +0200918 FW_WM(wm->sr.cursor, CURSOR_SR));
Ville Syrjäläae801522015-03-05 21:19:49 +0200919
920 if (IS_CHERRYVIEW(dev_priv)) {
921 I915_WRITE(DSPFW7_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200922 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
923 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200924 I915_WRITE(DSPFW8_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200925 FW_WM_VLV(wm->pipe[PIPE_C].sprite[1], SPRITEF) |
926 FW_WM_VLV(wm->pipe[PIPE_C].sprite[0], SPRITEE));
Ville Syrjäläae801522015-03-05 21:19:49 +0200927 I915_WRITE(DSPFW9_CHV,
Ville Syrjälä15665972015-03-10 16:16:28 +0200928 FW_WM_VLV(wm->pipe[PIPE_C].primary, PLANEC) |
929 FW_WM(wm->pipe[PIPE_C].cursor, CURSORC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200930 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200931 FW_WM(wm->sr.plane >> 9, SR_HI) |
932 FW_WM(wm->pipe[PIPE_C].sprite[1] >> 8, SPRITEF_HI) |
933 FW_WM(wm->pipe[PIPE_C].sprite[0] >> 8, SPRITEE_HI) |
934 FW_WM(wm->pipe[PIPE_C].primary >> 8, PLANEC_HI) |
935 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
936 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
937 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
938 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
939 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
940 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200941 } else {
942 I915_WRITE(DSPFW7,
Ville Syrjälä15665972015-03-10 16:16:28 +0200943 FW_WM_VLV(wm->pipe[PIPE_B].sprite[1], SPRITED) |
944 FW_WM_VLV(wm->pipe[PIPE_B].sprite[0], SPRITEC));
Ville Syrjäläae801522015-03-05 21:19:49 +0200945 I915_WRITE(DSPHOWM,
Ville Syrjälä15665972015-03-10 16:16:28 +0200946 FW_WM(wm->sr.plane >> 9, SR_HI) |
947 FW_WM(wm->pipe[PIPE_B].sprite[1] >> 8, SPRITED_HI) |
948 FW_WM(wm->pipe[PIPE_B].sprite[0] >> 8, SPRITEC_HI) |
949 FW_WM(wm->pipe[PIPE_B].primary >> 8, PLANEB_HI) |
950 FW_WM(wm->pipe[PIPE_A].sprite[1] >> 8, SPRITEB_HI) |
951 FW_WM(wm->pipe[PIPE_A].sprite[0] >> 8, SPRITEA_HI) |
952 FW_WM(wm->pipe[PIPE_A].primary >> 8, PLANEA_HI));
Ville Syrjäläae801522015-03-05 21:19:49 +0200953 }
954
Ville Syrjälä2cb389b2015-06-24 22:00:10 +0300955 /* zero (unused) WM1 watermarks */
956 I915_WRITE(DSPFW4, 0);
957 I915_WRITE(DSPFW5, 0);
958 I915_WRITE(DSPFW6, 0);
959 I915_WRITE(DSPHOWM1, 0);
960
Ville Syrjäläae801522015-03-05 21:19:49 +0200961 POSTING_READ(DSPFW1);
Ville Syrjälä0018fda2015-03-05 21:19:45 +0200962}
963
Ville Syrjälä15665972015-03-10 16:16:28 +0200964#undef FW_WM_VLV
965
Ville Syrjälä6eb1a682015-06-24 22:00:03 +0300966enum vlv_wm_level {
967 VLV_WM_LEVEL_PM2,
968 VLV_WM_LEVEL_PM5,
969 VLV_WM_LEVEL_DDR_DVFS,
970 CHV_WM_NUM_LEVELS,
971 VLV_WM_NUM_LEVELS = 1,
972};
973
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300974/* latency must be in 0.1us units. */
975static unsigned int vlv_wm_method2(unsigned int pixel_rate,
976 unsigned int pipe_htotal,
977 unsigned int horiz_pixels,
978 unsigned int bytes_per_pixel,
979 unsigned int latency)
980{
981 unsigned int ret;
982
983 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
984 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
985 ret = DIV_ROUND_UP(ret, 64);
986
987 return ret;
988}
989
990static void vlv_setup_wm_latency(struct drm_device *dev)
991{
992 struct drm_i915_private *dev_priv = dev->dev_private;
993
994 /* all latencies in usec */
995 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM2] = 3;
996
997 if (IS_CHERRYVIEW(dev_priv)) {
998 dev_priv->wm.pri_latency[VLV_WM_LEVEL_PM5] = 12;
999 dev_priv->wm.pri_latency[VLV_WM_LEVEL_DDR_DVFS] = 33;
1000 }
1001}
1002
1003static uint16_t vlv_compute_wm_level(struct intel_plane *plane,
1004 struct intel_crtc *crtc,
1005 const struct intel_plane_state *state,
1006 int level)
1007{
1008 struct drm_i915_private *dev_priv = to_i915(plane->base.dev);
1009 int clock, htotal, pixel_size, width, wm;
1010
1011 if (dev_priv->wm.pri_latency[level] == 0)
1012 return USHRT_MAX;
1013
1014 if (!state->visible)
1015 return 0;
1016
1017 pixel_size = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1018 clock = crtc->config->base.adjusted_mode.crtc_clock;
1019 htotal = crtc->config->base.adjusted_mode.crtc_htotal;
1020 width = crtc->config->pipe_src_w;
1021 if (WARN_ON(htotal == 0))
1022 htotal = 1;
1023
1024 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1025 /*
1026 * FIXME the formula gives values that are
1027 * too big for the cursor FIFO, and hence we
1028 * would never be able to use cursors. For
1029 * now just hardcode the watermark.
1030 */
1031 wm = 63;
1032 } else {
1033 wm = vlv_wm_method2(clock, htotal, width, pixel_size,
1034 dev_priv->wm.pri_latency[level] * 10);
1035 }
1036
1037 return min_t(int, wm, USHRT_MAX);
1038}
1039
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001040static void vlv_compute_fifo(struct intel_crtc *crtc)
1041{
1042 struct drm_device *dev = crtc->base.dev;
1043 struct vlv_wm_state *wm_state = &crtc->wm_state;
1044 struct intel_plane *plane;
1045 unsigned int total_rate = 0;
1046 const int fifo_size = 512 - 1;
1047 int fifo_extra, fifo_left = fifo_size;
1048
1049 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1050 struct intel_plane_state *state =
1051 to_intel_plane_state(plane->base.state);
1052
1053 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1054 continue;
1055
1056 if (state->visible) {
1057 wm_state->num_active_planes++;
1058 total_rate += drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1059 }
1060 }
1061
1062 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1063 struct intel_plane_state *state =
1064 to_intel_plane_state(plane->base.state);
1065 unsigned int rate;
1066
1067 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1068 plane->wm.fifo_size = 63;
1069 continue;
1070 }
1071
1072 if (!state->visible) {
1073 plane->wm.fifo_size = 0;
1074 continue;
1075 }
1076
1077 rate = drm_format_plane_cpp(state->base.fb->pixel_format, 0);
1078 plane->wm.fifo_size = fifo_size * rate / total_rate;
1079 fifo_left -= plane->wm.fifo_size;
1080 }
1081
1082 fifo_extra = DIV_ROUND_UP(fifo_left, wm_state->num_active_planes ?: 1);
1083
1084 /* spread the remainder evenly */
1085 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1086 int plane_extra;
1087
1088 if (fifo_left == 0)
1089 break;
1090
1091 if (plane->base.type == DRM_PLANE_TYPE_CURSOR)
1092 continue;
1093
1094 /* give it all to the first plane if none are active */
1095 if (plane->wm.fifo_size == 0 &&
1096 wm_state->num_active_planes)
1097 continue;
1098
1099 plane_extra = min(fifo_extra, fifo_left);
1100 plane->wm.fifo_size += plane_extra;
1101 fifo_left -= plane_extra;
1102 }
1103
1104 WARN_ON(fifo_left != 0);
1105}
1106
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001107static void vlv_invert_wms(struct intel_crtc *crtc)
1108{
1109 struct vlv_wm_state *wm_state = &crtc->wm_state;
1110 int level;
1111
1112 for (level = 0; level < wm_state->num_levels; level++) {
1113 struct drm_device *dev = crtc->base.dev;
1114 const int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1115 struct intel_plane *plane;
1116
1117 wm_state->sr[level].plane = sr_fifo_size - wm_state->sr[level].plane;
1118 wm_state->sr[level].cursor = 63 - wm_state->sr[level].cursor;
1119
1120 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1121 switch (plane->base.type) {
1122 int sprite;
1123 case DRM_PLANE_TYPE_CURSOR:
1124 wm_state->wm[level].cursor = plane->wm.fifo_size -
1125 wm_state->wm[level].cursor;
1126 break;
1127 case DRM_PLANE_TYPE_PRIMARY:
1128 wm_state->wm[level].primary = plane->wm.fifo_size -
1129 wm_state->wm[level].primary;
1130 break;
1131 case DRM_PLANE_TYPE_OVERLAY:
1132 sprite = plane->plane;
1133 wm_state->wm[level].sprite[sprite] = plane->wm.fifo_size -
1134 wm_state->wm[level].sprite[sprite];
1135 break;
1136 }
1137 }
1138 }
1139}
1140
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001141static void vlv_compute_wm(struct intel_crtc *crtc)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001142{
1143 struct drm_device *dev = crtc->base.dev;
1144 struct vlv_wm_state *wm_state = &crtc->wm_state;
1145 struct intel_plane *plane;
1146 int sr_fifo_size = INTEL_INFO(dev)->num_pipes * 512 - 1;
1147 int level;
1148
1149 memset(wm_state, 0, sizeof(*wm_state));
1150
Ville Syrjälä852eb002015-06-24 22:00:07 +03001151 wm_state->cxsr = crtc->pipe != PIPE_C && crtc->wm.cxsr_allowed;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001152 if (IS_CHERRYVIEW(dev))
1153 wm_state->num_levels = CHV_WM_NUM_LEVELS;
1154 else
1155 wm_state->num_levels = VLV_WM_NUM_LEVELS;
1156
1157 wm_state->num_active_planes = 0;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001158
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001159 vlv_compute_fifo(crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001160
1161 if (wm_state->num_active_planes != 1)
1162 wm_state->cxsr = false;
1163
1164 if (wm_state->cxsr) {
1165 for (level = 0; level < wm_state->num_levels; level++) {
1166 wm_state->sr[level].plane = sr_fifo_size;
1167 wm_state->sr[level].cursor = 63;
1168 }
1169 }
1170
1171 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1172 struct intel_plane_state *state =
1173 to_intel_plane_state(plane->base.state);
1174
1175 if (!state->visible)
1176 continue;
1177
1178 /* normal watermarks */
1179 for (level = 0; level < wm_state->num_levels; level++) {
1180 int wm = vlv_compute_wm_level(plane, crtc, state, level);
1181 int max_wm = plane->base.type == DRM_PLANE_TYPE_CURSOR ? 63 : 511;
1182
1183 /* hack */
1184 if (WARN_ON(level == 0 && wm > max_wm))
1185 wm = max_wm;
1186
1187 if (wm > plane->wm.fifo_size)
1188 break;
1189
1190 switch (plane->base.type) {
1191 int sprite;
1192 case DRM_PLANE_TYPE_CURSOR:
1193 wm_state->wm[level].cursor = wm;
1194 break;
1195 case DRM_PLANE_TYPE_PRIMARY:
1196 wm_state->wm[level].primary = wm;
1197 break;
1198 case DRM_PLANE_TYPE_OVERLAY:
1199 sprite = plane->plane;
1200 wm_state->wm[level].sprite[sprite] = wm;
1201 break;
1202 }
1203 }
1204
1205 wm_state->num_levels = level;
1206
1207 if (!wm_state->cxsr)
1208 continue;
1209
1210 /* maxfifo watermarks */
1211 switch (plane->base.type) {
1212 int sprite, level;
1213 case DRM_PLANE_TYPE_CURSOR:
1214 for (level = 0; level < wm_state->num_levels; level++)
1215 wm_state->sr[level].cursor =
1216 wm_state->sr[level].cursor;
1217 break;
1218 case DRM_PLANE_TYPE_PRIMARY:
1219 for (level = 0; level < wm_state->num_levels; level++)
1220 wm_state->sr[level].plane =
1221 min(wm_state->sr[level].plane,
1222 wm_state->wm[level].primary);
1223 break;
1224 case DRM_PLANE_TYPE_OVERLAY:
1225 sprite = plane->plane;
1226 for (level = 0; level < wm_state->num_levels; level++)
1227 wm_state->sr[level].plane =
1228 min(wm_state->sr[level].plane,
1229 wm_state->wm[level].sprite[sprite]);
1230 break;
1231 }
1232 }
1233
1234 /* clear any (partially) filled invalid levels */
1235 for (level = wm_state->num_levels; level < CHV_WM_NUM_LEVELS; level++) {
1236 memset(&wm_state->wm[level], 0, sizeof(wm_state->wm[level]));
1237 memset(&wm_state->sr[level], 0, sizeof(wm_state->sr[level]));
1238 }
1239
1240 vlv_invert_wms(crtc);
1241}
1242
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001243#define VLV_FIFO(plane, value) \
1244 (((value) << DSPARB_ ## plane ## _SHIFT_VLV) & DSPARB_ ## plane ## _MASK_VLV)
1245
1246static void vlv_pipe_set_fifo_size(struct intel_crtc *crtc)
1247{
1248 struct drm_device *dev = crtc->base.dev;
1249 struct drm_i915_private *dev_priv = to_i915(dev);
1250 struct intel_plane *plane;
1251 int sprite0_start = 0, sprite1_start = 0, fifo_size = 0;
1252
1253 for_each_intel_plane_on_crtc(dev, crtc, plane) {
1254 if (plane->base.type == DRM_PLANE_TYPE_CURSOR) {
1255 WARN_ON(plane->wm.fifo_size != 63);
1256 continue;
1257 }
1258
1259 if (plane->base.type == DRM_PLANE_TYPE_PRIMARY)
1260 sprite0_start = plane->wm.fifo_size;
1261 else if (plane->plane == 0)
1262 sprite1_start = sprite0_start + plane->wm.fifo_size;
1263 else
1264 fifo_size = sprite1_start + plane->wm.fifo_size;
1265 }
1266
1267 WARN_ON(fifo_size != 512 - 1);
1268
1269 DRM_DEBUG_KMS("Pipe %c FIFO split %d / %d / %d\n",
1270 pipe_name(crtc->pipe), sprite0_start,
1271 sprite1_start, fifo_size);
1272
1273 switch (crtc->pipe) {
1274 uint32_t dsparb, dsparb2, dsparb3;
1275 case PIPE_A:
1276 dsparb = I915_READ(DSPARB);
1277 dsparb2 = I915_READ(DSPARB2);
1278
1279 dsparb &= ~(VLV_FIFO(SPRITEA, 0xff) |
1280 VLV_FIFO(SPRITEB, 0xff));
1281 dsparb |= (VLV_FIFO(SPRITEA, sprite0_start) |
1282 VLV_FIFO(SPRITEB, sprite1_start));
1283
1284 dsparb2 &= ~(VLV_FIFO(SPRITEA_HI, 0x1) |
1285 VLV_FIFO(SPRITEB_HI, 0x1));
1286 dsparb2 |= (VLV_FIFO(SPRITEA_HI, sprite0_start >> 8) |
1287 VLV_FIFO(SPRITEB_HI, sprite1_start >> 8));
1288
1289 I915_WRITE(DSPARB, dsparb);
1290 I915_WRITE(DSPARB2, dsparb2);
1291 break;
1292 case PIPE_B:
1293 dsparb = I915_READ(DSPARB);
1294 dsparb2 = I915_READ(DSPARB2);
1295
1296 dsparb &= ~(VLV_FIFO(SPRITEC, 0xff) |
1297 VLV_FIFO(SPRITED, 0xff));
1298 dsparb |= (VLV_FIFO(SPRITEC, sprite0_start) |
1299 VLV_FIFO(SPRITED, sprite1_start));
1300
1301 dsparb2 &= ~(VLV_FIFO(SPRITEC_HI, 0xff) |
1302 VLV_FIFO(SPRITED_HI, 0xff));
1303 dsparb2 |= (VLV_FIFO(SPRITEC_HI, sprite0_start >> 8) |
1304 VLV_FIFO(SPRITED_HI, sprite1_start >> 8));
1305
1306 I915_WRITE(DSPARB, dsparb);
1307 I915_WRITE(DSPARB2, dsparb2);
1308 break;
1309 case PIPE_C:
1310 dsparb3 = I915_READ(DSPARB3);
1311 dsparb2 = I915_READ(DSPARB2);
1312
1313 dsparb3 &= ~(VLV_FIFO(SPRITEE, 0xff) |
1314 VLV_FIFO(SPRITEF, 0xff));
1315 dsparb3 |= (VLV_FIFO(SPRITEE, sprite0_start) |
1316 VLV_FIFO(SPRITEF, sprite1_start));
1317
1318 dsparb2 &= ~(VLV_FIFO(SPRITEE_HI, 0xff) |
1319 VLV_FIFO(SPRITEF_HI, 0xff));
1320 dsparb2 |= (VLV_FIFO(SPRITEE_HI, sprite0_start >> 8) |
1321 VLV_FIFO(SPRITEF_HI, sprite1_start >> 8));
1322
1323 I915_WRITE(DSPARB3, dsparb3);
1324 I915_WRITE(DSPARB2, dsparb2);
1325 break;
1326 default:
1327 break;
1328 }
1329}
1330
1331#undef VLV_FIFO
1332
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001333static void vlv_merge_wm(struct drm_device *dev,
1334 struct vlv_wm_values *wm)
1335{
1336 struct intel_crtc *crtc;
1337 int num_active_crtcs = 0;
1338
1339 if (IS_CHERRYVIEW(dev))
1340 wm->level = VLV_WM_LEVEL_DDR_DVFS;
1341 else
1342 wm->level = VLV_WM_LEVEL_PM2;
1343 wm->cxsr = true;
1344
1345 for_each_intel_crtc(dev, crtc) {
1346 const struct vlv_wm_state *wm_state = &crtc->wm_state;
1347
1348 if (!crtc->active)
1349 continue;
1350
1351 if (!wm_state->cxsr)
1352 wm->cxsr = false;
1353
1354 num_active_crtcs++;
1355 wm->level = min_t(int, wm->level, wm_state->num_levels - 1);
1356 }
1357
1358 if (num_active_crtcs != 1)
1359 wm->cxsr = false;
1360
Ville Syrjälä6f9c7842015-06-24 22:00:08 +03001361 if (num_active_crtcs > 1)
1362 wm->level = VLV_WM_LEVEL_PM2;
1363
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001364 for_each_intel_crtc(dev, crtc) {
1365 struct vlv_wm_state *wm_state = &crtc->wm_state;
1366 enum pipe pipe = crtc->pipe;
1367
1368 if (!crtc->active)
1369 continue;
1370
1371 wm->pipe[pipe] = wm_state->wm[wm->level];
1372 if (wm->cxsr)
1373 wm->sr = wm_state->sr[wm->level];
1374
1375 wm->ddl[pipe].primary = DDL_PRECISION_HIGH | 2;
1376 wm->ddl[pipe].sprite[0] = DDL_PRECISION_HIGH | 2;
1377 wm->ddl[pipe].sprite[1] = DDL_PRECISION_HIGH | 2;
1378 wm->ddl[pipe].cursor = DDL_PRECISION_HIGH | 2;
1379 }
1380}
1381
1382static void vlv_update_wm(struct drm_crtc *crtc)
1383{
1384 struct drm_device *dev = crtc->dev;
1385 struct drm_i915_private *dev_priv = dev->dev_private;
1386 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1387 enum pipe pipe = intel_crtc->pipe;
1388 struct vlv_wm_values wm = {};
1389
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03001390 vlv_compute_wm(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001391 vlv_merge_wm(dev, &wm);
1392
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001393 if (memcmp(&dev_priv->wm.vlv, &wm, sizeof(wm)) == 0) {
1394 /* FIXME should be part of crtc atomic commit */
1395 vlv_pipe_set_fifo_size(intel_crtc);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001396 return;
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001397 }
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001398
1399 if (wm.level < VLV_WM_LEVEL_DDR_DVFS &&
1400 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_DDR_DVFS)
1401 chv_set_memory_dvfs(dev_priv, false);
1402
1403 if (wm.level < VLV_WM_LEVEL_PM5 &&
1404 dev_priv->wm.vlv.level >= VLV_WM_LEVEL_PM5)
1405 chv_set_memory_pm5(dev_priv, false);
1406
Ville Syrjälä852eb002015-06-24 22:00:07 +03001407 if (!wm.cxsr && dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001408 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001409
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03001410 /* FIXME should be part of crtc atomic commit */
1411 vlv_pipe_set_fifo_size(intel_crtc);
1412
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001413 vlv_write_wm_values(intel_crtc, &wm);
1414
1415 DRM_DEBUG_KMS("Setting FIFO watermarks - %c: plane=%d, cursor=%d, "
1416 "sprite0=%d, sprite1=%d, SR: plane=%d, cursor=%d level=%d cxsr=%d\n",
1417 pipe_name(pipe), wm.pipe[pipe].primary, wm.pipe[pipe].cursor,
1418 wm.pipe[pipe].sprite[0], wm.pipe[pipe].sprite[1],
1419 wm.sr.plane, wm.sr.cursor, wm.level, wm.cxsr);
1420
Ville Syrjälä852eb002015-06-24 22:00:07 +03001421 if (wm.cxsr && !dev_priv->wm.vlv.cxsr)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001422 intel_set_memory_cxsr(dev_priv, true);
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001423
1424 if (wm.level >= VLV_WM_LEVEL_PM5 &&
1425 dev_priv->wm.vlv.level < VLV_WM_LEVEL_PM5)
1426 chv_set_memory_pm5(dev_priv, true);
1427
1428 if (wm.level >= VLV_WM_LEVEL_DDR_DVFS &&
1429 dev_priv->wm.vlv.level < VLV_WM_LEVEL_DDR_DVFS)
1430 chv_set_memory_dvfs(dev_priv, true);
1431
1432 dev_priv->wm.vlv = wm;
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001433}
1434
Ville Syrjäläae801522015-03-05 21:19:49 +02001435#define single_plane_enabled(mask) is_power_of_2(mask)
1436
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001437static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001438{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001439 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440 static const int sr_latency_ns = 12000;
1441 struct drm_i915_private *dev_priv = dev->dev_private;
1442 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1443 int plane_sr, cursor_sr;
1444 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001445 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001447 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001448 &g4x_wm_info, pessimal_latency_ns,
1449 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001450 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001451 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001452
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001453 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001454 &g4x_wm_info, pessimal_latency_ns,
1455 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001456 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001457 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001458
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001459 if (single_plane_enabled(enabled) &&
1460 g4x_compute_srwm(dev, ffs(enabled) - 1,
1461 sr_latency_ns,
1462 &g4x_wm_info,
1463 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001464 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001465 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001466 } else {
Imre Deak98584252014-06-13 14:54:20 +03001467 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001468 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001469 plane_sr = cursor_sr = 0;
1470 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001471
Ville Syrjäläa5043452014-06-28 02:04:18 +03001472 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1473 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001474 planea_wm, cursora_wm,
1475 planeb_wm, cursorb_wm,
1476 plane_sr, cursor_sr);
1477
1478 I915_WRITE(DSPFW1,
Ville Syrjäläf4998962015-03-10 17:02:21 +02001479 FW_WM(plane_sr, SR) |
1480 FW_WM(cursorb_wm, CURSORB) |
1481 FW_WM(planeb_wm, PLANEB) |
1482 FW_WM(planea_wm, PLANEA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001483 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001484 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001485 FW_WM(cursora_wm, CURSORA));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001486 /* HPLL off in SR has some issues on G4x... disable it */
1487 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001488 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Ville Syrjäläf4998962015-03-10 17:02:21 +02001489 FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001490
1491 if (cxsr_enabled)
1492 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001493}
1494
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001495static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001496{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001497 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 struct drm_crtc *crtc;
1500 int srwm = 1;
1501 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001502 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001503
1504 /* Calc sr entries for one plane configs */
1505 crtc = single_enabled_crtc(dev);
1506 if (crtc) {
1507 /* self-refresh has much higher latency */
1508 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001509 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001510 &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001511 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001512 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001513 int hdisplay = to_intel_crtc(crtc)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001514 int pixel_size = crtc->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001515 unsigned long line_time_us;
1516 int entries;
1517
Ville Syrjälä922044c2014-02-14 14:18:57 +02001518 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001519
1520 /* Use ns/us then divide to preserve precision */
1521 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1522 pixel_size * hdisplay;
1523 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1524 srwm = I965_FIFO_SIZE - entries;
1525 if (srwm < 0)
1526 srwm = 1;
1527 srwm &= 0x1ff;
1528 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1529 entries, srwm);
1530
1531 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Matt Roper3dd512f2015-02-27 10:12:00 -08001532 pixel_size * crtc->cursor->state->crtc_w;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001533 entries = DIV_ROUND_UP(entries,
1534 i965_cursor_wm_info.cacheline_size);
1535 cursor_sr = i965_cursor_wm_info.fifo_size -
1536 (entries + i965_cursor_wm_info.guard_size);
1537
1538 if (cursor_sr > i965_cursor_wm_info.max_wm)
1539 cursor_sr = i965_cursor_wm_info.max_wm;
1540
1541 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1542 "cursor %d\n", srwm, cursor_sr);
1543
Imre Deak98584252014-06-13 14:54:20 +03001544 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001545 } else {
Imre Deak98584252014-06-13 14:54:20 +03001546 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001547 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001548 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001549 }
1550
1551 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1552 srwm);
1553
1554 /* 965 has limitations... */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001555 I915_WRITE(DSPFW1, FW_WM(srwm, SR) |
1556 FW_WM(8, CURSORB) |
1557 FW_WM(8, PLANEB) |
1558 FW_WM(8, PLANEA));
1559 I915_WRITE(DSPFW2, FW_WM(8, CURSORA) |
1560 FW_WM(8, PLANEC_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001561 /* update cursor SR watermark */
Ville Syrjäläf4998962015-03-10 17:02:21 +02001562 I915_WRITE(DSPFW3, FW_WM(cursor_sr, CURSOR_SR));
Imre Deak98584252014-06-13 14:54:20 +03001563
1564 if (cxsr_enabled)
1565 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001566}
1567
Ville Syrjäläf4998962015-03-10 17:02:21 +02001568#undef FW_WM
1569
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001570static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001571{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001572 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001573 struct drm_i915_private *dev_priv = dev->dev_private;
1574 const struct intel_watermark_params *wm_info;
1575 uint32_t fwater_lo;
1576 uint32_t fwater_hi;
1577 int cwm, srwm = 1;
1578 int fifo_size;
1579 int planea_wm, planeb_wm;
1580 struct drm_crtc *crtc, *enabled = NULL;
1581
1582 if (IS_I945GM(dev))
1583 wm_info = &i945_wm_info;
1584 else if (!IS_GEN2(dev))
1585 wm_info = &i915_wm_info;
1586 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001587 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001588
1589 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1590 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001591 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001592 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001593 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001594 if (IS_GEN2(dev))
1595 cpp = 4;
1596
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001597 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001598 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001599 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001600 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001601 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001602 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001603 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001604 if (planea_wm > (long)wm_info->max_wm)
1605 planea_wm = wm_info->max_wm;
1606 }
1607
1608 if (IS_GEN2(dev))
1609 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610
1611 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1612 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001613 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001614 const struct drm_display_mode *adjusted_mode;
Matt Roper59bea882015-02-27 10:12:01 -08001615 int cpp = crtc->primary->state->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001616 if (IS_GEN2(dev))
1617 cpp = 4;
1618
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001619 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001620 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001621 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001622 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001623 if (enabled == NULL)
1624 enabled = crtc;
1625 else
1626 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001627 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001629 if (planeb_wm > (long)wm_info->max_wm)
1630 planeb_wm = wm_info->max_wm;
1631 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001632
1633 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1634
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001635 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001636 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001637
Matt Roper59bea882015-02-27 10:12:01 -08001638 obj = intel_fb_obj(enabled->primary->state->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001639
1640 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001641 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001642 enabled = NULL;
1643 }
1644
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001645 /*
1646 * Overlay gets an aggressive default since video jitter is bad.
1647 */
1648 cwm = 2;
1649
1650 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001651 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001652
1653 /* Calc sr entries for one plane configs */
1654 if (HAS_FW_BLC(dev) && enabled) {
1655 /* self-refresh has much higher latency */
1656 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001657 const struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001658 &to_intel_crtc(enabled)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001659 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001660 int htotal = adjusted_mode->crtc_htotal;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001661 int hdisplay = to_intel_crtc(enabled)->config->pipe_src_w;
Matt Roper59bea882015-02-27 10:12:01 -08001662 int pixel_size = enabled->primary->state->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663 unsigned long line_time_us;
1664 int entries;
1665
Ville Syrjälä922044c2014-02-14 14:18:57 +02001666 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001667
1668 /* Use ns/us then divide to preserve precision */
1669 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1670 pixel_size * hdisplay;
1671 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1672 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1673 srwm = wm_info->fifo_size - entries;
1674 if (srwm < 0)
1675 srwm = 1;
1676
1677 if (IS_I945G(dev) || IS_I945GM(dev))
1678 I915_WRITE(FW_BLC_SELF,
1679 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1680 else if (IS_I915GM(dev))
1681 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1682 }
1683
1684 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1685 planea_wm, planeb_wm, cwm, srwm);
1686
1687 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1688 fwater_hi = (cwm & 0x1f);
1689
1690 /* Set request length to 8 cachelines per fetch */
1691 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1692 fwater_hi = fwater_hi | (1 << 8);
1693
1694 I915_WRITE(FW_BLC, fwater_lo);
1695 I915_WRITE(FW_BLC2, fwater_hi);
1696
Imre Deak5209b1f2014-07-01 12:36:17 +03001697 if (enabled)
1698 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001699}
1700
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001701static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001702{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001703 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001704 struct drm_i915_private *dev_priv = dev->dev_private;
1705 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001706 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001707 uint32_t fwater_lo;
1708 int planea_wm;
1709
1710 crtc = single_enabled_crtc(dev);
1711 if (crtc == NULL)
1712 return;
1713
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001714 adjusted_mode = &to_intel_crtc(crtc)->config->base.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001715 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001716 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001717 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001718 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001719 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1720 fwater_lo |= (3<<8) | planea_wm;
1721
1722 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1723
1724 I915_WRITE(FW_BLC, fwater_lo);
1725}
1726
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001727uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001728{
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001729 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001730
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001731 pixel_rate = pipe_config->base.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001732
1733 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1734 * adjust the pixel_rate here. */
1735
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001736 if (pipe_config->pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001737 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001738 uint32_t pfit_size = pipe_config->pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001739
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03001740 pipe_w = pipe_config->pipe_src_w;
1741 pipe_h = pipe_config->pipe_src_h;
1742
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001743 pfit_w = (pfit_size >> 16) & 0xFFFF;
1744 pfit_h = pfit_size & 0xFFFF;
1745 if (pipe_w < pfit_w)
1746 pipe_w = pfit_w;
1747 if (pipe_h < pfit_h)
1748 pipe_h = pfit_h;
1749
1750 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1751 pfit_w * pfit_h);
1752 }
1753
1754 return pixel_rate;
1755}
1756
Ville Syrjälä37126462013-08-01 16:18:55 +03001757/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001758static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001759 uint32_t latency)
1760{
1761 uint64_t ret;
1762
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001763 if (WARN(latency == 0, "Latency value missing\n"))
1764 return UINT_MAX;
1765
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001766 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1767 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1768
1769 return ret;
1770}
1771
Ville Syrjälä37126462013-08-01 16:18:55 +03001772/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001773static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001774 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1775 uint32_t latency)
1776{
1777 uint32_t ret;
1778
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001779 if (WARN(latency == 0, "Latency value missing\n"))
1780 return UINT_MAX;
1781
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001782 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1783 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1784 ret = DIV_ROUND_UP(ret, 64) + 2;
1785 return ret;
1786}
1787
Ville Syrjälä23297042013-07-05 11:57:17 +03001788static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001789 uint8_t bytes_per_pixel)
1790{
1791 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1792}
1793
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001794struct skl_pipe_wm_parameters {
1795 bool active;
1796 uint32_t pipe_htotal;
1797 uint32_t pixel_rate; /* in KHz */
1798 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
1799 struct intel_plane_wm_parameters cursor;
1800};
1801
Imre Deak820c1982013-12-17 14:46:36 +02001802struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001803 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001804 uint32_t pipe_htotal;
1805 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001806 struct intel_plane_wm_parameters pri;
1807 struct intel_plane_wm_parameters spr;
1808 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001809};
1810
Imre Deak820c1982013-12-17 14:46:36 +02001811struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001812 uint16_t pri;
1813 uint16_t spr;
1814 uint16_t cur;
1815 uint16_t fbc;
1816};
1817
Ville Syrjälä240264f2013-08-07 13:29:12 +03001818/* used in computing the new watermarks state */
1819struct intel_wm_config {
1820 unsigned int num_pipes_active;
1821 bool sprites_enabled;
1822 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001823};
1824
Ville Syrjälä37126462013-08-01 16:18:55 +03001825/*
1826 * For both WM_PIPE and WM_LP.
1827 * mem_value must be in 0.1us units.
1828 */
Imre Deak820c1982013-12-17 14:46:36 +02001829static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001830 uint32_t mem_value,
1831 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001832{
Paulo Zanonicca32e92013-05-31 11:45:06 -03001833 uint32_t method1, method2;
1834
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001835 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001836 return 0;
1837
Ville Syrjälä23297042013-07-05 11:57:17 +03001838 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001839 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001840 mem_value);
1841
1842 if (!is_lp)
1843 return method1;
1844
Ville Syrjälä23297042013-07-05 11:57:17 +03001845 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001846 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001847 params->pri.horiz_pixels,
1848 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001849 mem_value);
1850
1851 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001852}
1853
Ville Syrjälä37126462013-08-01 16:18:55 +03001854/*
1855 * For both WM_PIPE and WM_LP.
1856 * mem_value must be in 0.1us units.
1857 */
Imre Deak820c1982013-12-17 14:46:36 +02001858static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001859 uint32_t mem_value)
1860{
1861 uint32_t method1, method2;
1862
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001863 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001864 return 0;
1865
Ville Syrjälä23297042013-07-05 11:57:17 +03001866 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001867 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001868 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03001869 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001870 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001871 params->spr.horiz_pixels,
1872 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001873 mem_value);
1874 return min(method1, method2);
1875}
1876
Ville Syrjälä37126462013-08-01 16:18:55 +03001877/*
1878 * For both WM_PIPE and WM_LP.
1879 * mem_value must be in 0.1us units.
1880 */
Imre Deak820c1982013-12-17 14:46:36 +02001881static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001882 uint32_t mem_value)
1883{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001884 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001885 return 0;
1886
Ville Syrjälä23297042013-07-05 11:57:17 +03001887 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001888 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001889 params->cur.horiz_pixels,
1890 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001891 mem_value);
1892}
1893
Paulo Zanonicca32e92013-05-31 11:45:06 -03001894/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02001895static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03001896 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001897{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001898 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03001899 return 0;
1900
Ville Syrjälä23297042013-07-05 11:57:17 +03001901 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001902 params->pri.horiz_pixels,
1903 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03001904}
1905
Ville Syrjälä158ae642013-08-07 13:28:19 +03001906static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
1907{
Ville Syrjälä416f4722013-11-02 21:07:46 -07001908 if (INTEL_INFO(dev)->gen >= 8)
1909 return 3072;
1910 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001911 return 768;
1912 else
1913 return 512;
1914}
1915
Ville Syrjälä4e975082014-03-07 18:32:11 +02001916static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
1917 int level, bool is_sprite)
1918{
1919 if (INTEL_INFO(dev)->gen >= 8)
1920 /* BDW primary/sprite plane watermarks */
1921 return level == 0 ? 255 : 2047;
1922 else if (INTEL_INFO(dev)->gen >= 7)
1923 /* IVB/HSW primary/sprite plane watermarks */
1924 return level == 0 ? 127 : 1023;
1925 else if (!is_sprite)
1926 /* ILK/SNB primary plane watermarks */
1927 return level == 0 ? 127 : 511;
1928 else
1929 /* ILK/SNB sprite plane watermarks */
1930 return level == 0 ? 63 : 255;
1931}
1932
1933static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
1934 int level)
1935{
1936 if (INTEL_INFO(dev)->gen >= 7)
1937 return level == 0 ? 63 : 255;
1938 else
1939 return level == 0 ? 31 : 63;
1940}
1941
1942static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
1943{
1944 if (INTEL_INFO(dev)->gen >= 8)
1945 return 31;
1946 else
1947 return 15;
1948}
1949
Ville Syrjälä158ae642013-08-07 13:28:19 +03001950/* Calculate the maximum primary/sprite plane watermark */
1951static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
1952 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001953 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03001954 enum intel_ddb_partitioning ddb_partitioning,
1955 bool is_sprite)
1956{
1957 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03001958
1959 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001960 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001961 return 0;
1962
1963 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001964 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001965 fifo_size /= INTEL_INFO(dev)->num_pipes;
1966
1967 /*
1968 * For some reason the non self refresh
1969 * FIFO size is only half of the self
1970 * refresh FIFO size on ILK/SNB.
1971 */
1972 if (INTEL_INFO(dev)->gen <= 6)
1973 fifo_size /= 2;
1974 }
1975
Ville Syrjälä240264f2013-08-07 13:29:12 +03001976 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03001977 /* level 0 is always calculated with 1:1 split */
1978 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
1979 if (is_sprite)
1980 fifo_size *= 5;
1981 fifo_size /= 6;
1982 } else {
1983 fifo_size /= 2;
1984 }
1985 }
1986
1987 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02001988 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03001989}
1990
1991/* Calculate the maximum cursor plane watermark */
1992static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03001993 int level,
1994 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001995{
1996 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03001997 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03001998 return 64;
1999
2000 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002001 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002002}
2003
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002004static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002005 int level,
2006 const struct intel_wm_config *config,
2007 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002008 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002009{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002010 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2011 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2012 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002013 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002014}
2015
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002016static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2017 int level,
2018 struct ilk_wm_maximums *max)
2019{
2020 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2021 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2022 max->cur = ilk_cursor_wm_reg_max(dev, level);
2023 max->fbc = ilk_fbc_wm_reg_max(dev);
2024}
2025
Ville Syrjäläd9395652013-10-09 19:18:10 +03002026static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002027 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002028 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002029{
2030 bool ret;
2031
2032 /* already determined to be invalid? */
2033 if (!result->enable)
2034 return false;
2035
2036 result->enable = result->pri_val <= max->pri &&
2037 result->spr_val <= max->spr &&
2038 result->cur_val <= max->cur;
2039
2040 ret = result->enable;
2041
2042 /*
2043 * HACK until we can pre-compute everything,
2044 * and thus fail gracefully if LP0 watermarks
2045 * are exceeded...
2046 */
2047 if (level == 0 && !result->enable) {
2048 if (result->pri_val > max->pri)
2049 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2050 level, result->pri_val, max->pri);
2051 if (result->spr_val > max->spr)
2052 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2053 level, result->spr_val, max->spr);
2054 if (result->cur_val > max->cur)
2055 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2056 level, result->cur_val, max->cur);
2057
2058 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2059 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2060 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2061 result->enable = true;
2062 }
2063
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002064 return ret;
2065}
2066
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002067static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002068 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002069 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002070 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002071{
2072 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2073 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2074 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2075
2076 /* WM1+ latency values stored in 0.5us units */
2077 if (level > 0) {
2078 pri_latency *= 5;
2079 spr_latency *= 5;
2080 cur_latency *= 5;
2081 }
2082
2083 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2084 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2085 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2086 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2087 result->enable = true;
2088}
2089
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002090static uint32_t
2091hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002092{
2093 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002094 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002095 struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002096 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002097
Matt Roper3ef00282015-03-09 10:19:24 -07002098 if (!intel_crtc->active)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002099 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002100
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002101 /* The WM are computed with base on how long it takes to fill a single
2102 * row at the given clock rate, multiplied by 8.
2103 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002104 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2105 mode->crtc_clock);
2106 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Ville Syrjälä05024da2015-06-03 15:45:08 +03002107 dev_priv->cdclk_freq);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002108
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002109 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2110 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002111}
2112
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002113static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002114{
2115 struct drm_i915_private *dev_priv = dev->dev_private;
2116
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002117 if (IS_GEN9(dev)) {
2118 uint32_t val;
Vandana Kannan4f947382014-11-04 17:06:47 +00002119 int ret, i;
Vandana Kannan367294b2014-11-04 17:06:46 +00002120 int level, max_level = ilk_wm_max_level(dev);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002121
2122 /* read the first set of memory latencies[0:3] */
2123 val = 0; /* data0 to be programmed to 0 for first set */
2124 mutex_lock(&dev_priv->rps.hw_lock);
2125 ret = sandybridge_pcode_read(dev_priv,
2126 GEN9_PCODE_READ_MEM_LATENCY,
2127 &val);
2128 mutex_unlock(&dev_priv->rps.hw_lock);
2129
2130 if (ret) {
2131 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2132 return;
2133 }
2134
2135 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2136 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2137 GEN9_MEM_LATENCY_LEVEL_MASK;
2138 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2139 GEN9_MEM_LATENCY_LEVEL_MASK;
2140 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2141 GEN9_MEM_LATENCY_LEVEL_MASK;
2142
2143 /* read the second set of memory latencies[4:7] */
2144 val = 1; /* data0 to be programmed to 1 for second set */
2145 mutex_lock(&dev_priv->rps.hw_lock);
2146 ret = sandybridge_pcode_read(dev_priv,
2147 GEN9_PCODE_READ_MEM_LATENCY,
2148 &val);
2149 mutex_unlock(&dev_priv->rps.hw_lock);
2150 if (ret) {
2151 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2152 return;
2153 }
2154
2155 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2156 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2157 GEN9_MEM_LATENCY_LEVEL_MASK;
2158 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2159 GEN9_MEM_LATENCY_LEVEL_MASK;
2160 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2161 GEN9_MEM_LATENCY_LEVEL_MASK;
2162
Vandana Kannan367294b2014-11-04 17:06:46 +00002163 /*
Damien Lespiau6f972352015-02-09 19:33:07 +00002164 * WaWmMemoryReadLatency:skl
2165 *
Vandana Kannan367294b2014-11-04 17:06:46 +00002166 * punit doesn't take into account the read latency so we need
2167 * to add 2us to the various latency levels we retrieve from
2168 * the punit.
2169 * - W0 is a bit special in that it's the only level that
2170 * can't be disabled if we want to have display working, so
2171 * we always add 2us there.
2172 * - For levels >=1, punit returns 0us latency when they are
2173 * disabled, so we respect that and don't add 2us then
Vandana Kannan4f947382014-11-04 17:06:47 +00002174 *
2175 * Additionally, if a level n (n > 1) has a 0us latency, all
2176 * levels m (m >= n) need to be disabled. We make sure to
2177 * sanitize the values out of the punit to satisfy this
2178 * requirement.
Vandana Kannan367294b2014-11-04 17:06:46 +00002179 */
2180 wm[0] += 2;
2181 for (level = 1; level <= max_level; level++)
2182 if (wm[level] != 0)
2183 wm[level] += 2;
Vandana Kannan4f947382014-11-04 17:06:47 +00002184 else {
2185 for (i = level + 1; i <= max_level; i++)
2186 wm[i] = 0;
Vandana Kannan367294b2014-11-04 17:06:46 +00002187
Vandana Kannan4f947382014-11-04 17:06:47 +00002188 break;
2189 }
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002190 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002191 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2192
2193 wm[0] = (sskpd >> 56) & 0xFF;
2194 if (wm[0] == 0)
2195 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002196 wm[1] = (sskpd >> 4) & 0xFF;
2197 wm[2] = (sskpd >> 12) & 0xFF;
2198 wm[3] = (sskpd >> 20) & 0x1FF;
2199 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002200 } else if (INTEL_INFO(dev)->gen >= 6) {
2201 uint32_t sskpd = I915_READ(MCH_SSKPD);
2202
2203 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2204 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2205 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2206 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002207 } else if (INTEL_INFO(dev)->gen >= 5) {
2208 uint32_t mltr = I915_READ(MLTR_ILK);
2209
2210 /* ILK primary LP0 latency is 700 ns */
2211 wm[0] = 7;
2212 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2213 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002214 }
2215}
2216
Ville Syrjälä53615a52013-08-01 16:18:50 +03002217static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2218{
2219 /* ILK sprite LP0 latency is 1300 ns */
2220 if (INTEL_INFO(dev)->gen == 5)
2221 wm[0] = 13;
2222}
2223
2224static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2225{
2226 /* ILK cursor LP0 latency is 1300 ns */
2227 if (INTEL_INFO(dev)->gen == 5)
2228 wm[0] = 13;
2229
2230 /* WaDoubleCursorLP3Latency:ivb */
2231 if (IS_IVYBRIDGE(dev))
2232 wm[3] *= 2;
2233}
2234
Damien Lespiau546c81f2014-05-13 15:30:26 +01002235int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002236{
2237 /* how many WM levels are we expecting */
Damien Lespiaub6e742f2015-05-09 02:05:55 +01002238 if (INTEL_INFO(dev)->gen >= 9)
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002239 return 7;
2240 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002241 return 4;
2242 else if (INTEL_INFO(dev)->gen >= 6)
2243 return 3;
2244 else
2245 return 2;
2246}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002247
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002248static void intel_print_wm_latency(struct drm_device *dev,
2249 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002250 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002251{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002252 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002253
2254 for (level = 0; level <= max_level; level++) {
2255 unsigned int latency = wm[level];
2256
2257 if (latency == 0) {
2258 DRM_ERROR("%s WM%d latency not provided\n",
2259 name, level);
2260 continue;
2261 }
2262
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002263 /*
2264 * - latencies are in us on gen9.
2265 * - before then, WM1+ latency values are in 0.5us units
2266 */
2267 if (IS_GEN9(dev))
2268 latency *= 10;
2269 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002270 latency *= 5;
2271
2272 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2273 name, level, wm[level],
2274 latency / 10, latency % 10);
2275 }
2276}
2277
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002278static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2279 uint16_t wm[5], uint16_t min)
2280{
2281 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2282
2283 if (wm[0] >= min)
2284 return false;
2285
2286 wm[0] = max(wm[0], min);
2287 for (level = 1; level <= max_level; level++)
2288 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2289
2290 return true;
2291}
2292
2293static void snb_wm_latency_quirk(struct drm_device *dev)
2294{
2295 struct drm_i915_private *dev_priv = dev->dev_private;
2296 bool changed;
2297
2298 /*
2299 * The BIOS provided WM memory latency values are often
2300 * inadequate for high resolution displays. Adjust them.
2301 */
2302 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2303 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2304 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2305
2306 if (!changed)
2307 return;
2308
2309 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2310 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2311 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2312 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2313}
2314
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002315static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002316{
2317 struct drm_i915_private *dev_priv = dev->dev_private;
2318
2319 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2320
2321 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2322 sizeof(dev_priv->wm.pri_latency));
2323 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2324 sizeof(dev_priv->wm.pri_latency));
2325
2326 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2327 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002328
2329 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2330 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2331 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002332
2333 if (IS_GEN6(dev))
2334 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002335}
2336
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002337static void skl_setup_wm_latency(struct drm_device *dev)
2338{
2339 struct drm_i915_private *dev_priv = dev->dev_private;
2340
2341 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2342 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2343}
2344
Imre Deak820c1982013-12-17 14:46:36 +02002345static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002346 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002347{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002348 struct drm_device *dev = crtc->dev;
2349 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2350 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002351 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002352
Matt Roper3ef00282015-03-09 10:19:24 -07002353 if (!intel_crtc->active)
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002354 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002355
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002356 p->active = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002357 p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
Ville Syrjälä8cfb3402015-06-03 15:45:11 +03002358 p->pixel_rate = ilk_pipe_pixel_rate(intel_crtc->config);
Matt Roperc9f038a2015-03-09 11:06:02 -07002359
Thomas Gummerer54da6912015-05-14 09:16:39 +02002360 if (crtc->primary->state->fb)
Matt Roperc9f038a2015-03-09 11:06:02 -07002361 p->pri.bytes_per_pixel =
2362 crtc->primary->state->fb->bits_per_pixel / 8;
Thomas Gummerer54da6912015-05-14 09:16:39 +02002363 else
2364 p->pri.bytes_per_pixel = 4;
Matt Roperc9f038a2015-03-09 11:06:02 -07002365
Thomas Gummerer54da6912015-05-14 09:16:39 +02002366 p->cur.bytes_per_pixel = 4;
2367 /*
2368 * TODO: for now, assume primary and cursor planes are always enabled.
2369 * Setting them to false makes the screen flicker.
2370 */
2371 p->pri.enabled = true;
2372 p->cur.enabled = true;
2373
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002374 p->pri.horiz_pixels = intel_crtc->config->pipe_src_w;
Matt Roper3dd512f2015-02-27 10:12:00 -08002375 p->cur.horiz_pixels = intel_crtc->base.cursor->state->crtc_w;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002376
Daniel Vetter4ea50e92015-07-09 23:44:24 +02002377 drm_for_each_legacy_plane(plane, dev) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002378 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002379
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002380 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002381 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002382 break;
2383 }
2384 }
2385}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002386
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002387static void ilk_compute_wm_config(struct drm_device *dev,
2388 struct intel_wm_config *config)
2389{
2390 struct intel_crtc *intel_crtc;
2391
2392 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002393 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002394 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2395
2396 if (!wm->pipe_enabled)
2397 continue;
2398
2399 config->sprites_enabled |= wm->sprites_enabled;
2400 config->sprites_scaled |= wm->sprites_scaled;
2401 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002402 }
2403}
2404
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002405/* Compute new watermarks for the pipe */
2406static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002407 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002408 struct intel_pipe_wm *pipe_wm)
2409{
2410 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002411 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002412 int level, max_level = ilk_wm_max_level(dev);
2413 /* LP0 watermark maximums depend on this pipe alone */
2414 struct intel_wm_config config = {
2415 .num_pipes_active = 1,
2416 .sprites_enabled = params->spr.enabled,
2417 .sprites_scaled = params->spr.scaled,
2418 };
Imre Deak820c1982013-12-17 14:46:36 +02002419 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002420
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002421 pipe_wm->pipe_enabled = params->active;
2422 pipe_wm->sprites_enabled = params->spr.enabled;
2423 pipe_wm->sprites_scaled = params->spr.scaled;
2424
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002425 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2426 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2427 max_level = 1;
2428
2429 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2430 if (params->spr.scaled)
2431 max_level = 0;
2432
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002433 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002434
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002435 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002436 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002437
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002438 /* LP0 watermarks always use 1/2 DDB partitioning */
2439 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2440
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002441 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002442 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2443 return false;
2444
2445 ilk_compute_wm_reg_maximums(dev, 1, &max);
2446
2447 for (level = 1; level <= max_level; level++) {
2448 struct intel_wm_level wm = {};
2449
2450 ilk_compute_wm_level(dev_priv, level, params, &wm);
2451
2452 /*
2453 * Disable any watermark level that exceeds the
2454 * register maximums since such watermarks are
2455 * always invalid.
2456 */
2457 if (!ilk_validate_wm_level(level, &max, &wm))
2458 break;
2459
2460 pipe_wm->wm[level] = wm;
2461 }
2462
2463 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002464}
2465
2466/*
2467 * Merge the watermarks from all active pipes for a specific level.
2468 */
2469static void ilk_merge_wm_level(struct drm_device *dev,
2470 int level,
2471 struct intel_wm_level *ret_wm)
2472{
2473 const struct intel_crtc *intel_crtc;
2474
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002475 ret_wm->enable = true;
2476
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002477 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002478 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2479 const struct intel_wm_level *wm = &active->wm[level];
2480
2481 if (!active->pipe_enabled)
2482 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002483
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002484 /*
2485 * The watermark values may have been used in the past,
2486 * so we must maintain them in the registers for some
2487 * time even if the level is now disabled.
2488 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002489 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002490 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002491
2492 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2493 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2494 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2495 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2496 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002497}
2498
2499/*
2500 * Merge all low power watermarks for all active pipes.
2501 */
2502static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002503 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002504 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002505 struct intel_pipe_wm *merged)
2506{
Paulo Zanoni7733b492015-07-07 15:26:04 -03002507 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002508 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002509 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002510
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002511 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2512 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2513 config->num_pipes_active > 1)
2514 return;
2515
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002516 /* ILK: FBC WM must be disabled always */
2517 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002518
2519 /* merge each WM1+ level */
2520 for (level = 1; level <= max_level; level++) {
2521 struct intel_wm_level *wm = &merged->wm[level];
2522
2523 ilk_merge_wm_level(dev, level, wm);
2524
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002525 if (level > last_enabled_level)
2526 wm->enable = false;
2527 else if (!ilk_validate_wm_level(level, max, wm))
2528 /* make sure all following levels get disabled */
2529 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002530
2531 /*
2532 * The spec says it is preferred to disable
2533 * FBC WMs instead of disabling a WM level.
2534 */
2535 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002536 if (wm->enable)
2537 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002538 wm->fbc_val = 0;
2539 }
2540 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002541
2542 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2543 /*
2544 * FIXME this is racy. FBC might get enabled later.
2545 * What we should check here is whether FBC can be
2546 * enabled sometime later.
2547 */
Paulo Zanoni7733b492015-07-07 15:26:04 -03002548 if (IS_GEN5(dev) && !merged->fbc_wm_enabled &&
2549 intel_fbc_enabled(dev_priv)) {
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002550 for (level = 2; level <= max_level; level++) {
2551 struct intel_wm_level *wm = &merged->wm[level];
2552
2553 wm->enable = false;
2554 }
2555 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002556}
2557
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002558static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2559{
2560 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2561 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2562}
2563
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002564/* The value we need to program into the WM_LPx latency field */
2565static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2566{
2567 struct drm_i915_private *dev_priv = dev->dev_private;
2568
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002569 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002570 return 2 * level;
2571 else
2572 return dev_priv->wm.pri_latency[level];
2573}
2574
Imre Deak820c1982013-12-17 14:46:36 +02002575static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002576 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002577 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002578 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002579{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002580 struct intel_crtc *intel_crtc;
2581 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002582
Ville Syrjälä0362c782013-10-09 19:17:57 +03002583 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002584 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002585
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002586 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002587 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002588 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002589
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002590 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002591
Ville Syrjälä0362c782013-10-09 19:17:57 +03002592 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002593
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002594 /*
2595 * Maintain the watermark values even if the level is
2596 * disabled. Doing otherwise could cause underruns.
2597 */
2598 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002599 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002600 (r->pri_val << WM1_LP_SR_SHIFT) |
2601 r->cur_val;
2602
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002603 if (r->enable)
2604 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2605
Ville Syrjälä416f4722013-11-02 21:07:46 -07002606 if (INTEL_INFO(dev)->gen >= 8)
2607 results->wm_lp[wm_lp - 1] |=
2608 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2609 else
2610 results->wm_lp[wm_lp - 1] |=
2611 r->fbc_val << WM1_LP_FBC_SHIFT;
2612
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002613 /*
2614 * Always set WM1S_LP_EN when spr_val != 0, even if the
2615 * level is disabled. Doing otherwise could cause underruns.
2616 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002617 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2618 WARN_ON(wm_lp != 1);
2619 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2620 } else
2621 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002622 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002623
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002624 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002625 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002626 enum pipe pipe = intel_crtc->pipe;
2627 const struct intel_wm_level *r =
2628 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002629
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002630 if (WARN_ON(!r->enable))
2631 continue;
2632
2633 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2634
2635 results->wm_pipe[pipe] =
2636 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2637 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2638 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002639 }
2640}
2641
Paulo Zanoni861f3382013-05-31 10:19:21 -03002642/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2643 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002644static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002645 struct intel_pipe_wm *r1,
2646 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002647{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002648 int level, max_level = ilk_wm_max_level(dev);
2649 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002650
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002651 for (level = 1; level <= max_level; level++) {
2652 if (r1->wm[level].enable)
2653 level1 = level;
2654 if (r2->wm[level].enable)
2655 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002656 }
2657
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002658 if (level1 == level2) {
2659 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002660 return r2;
2661 else
2662 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002663 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002664 return r1;
2665 } else {
2666 return r2;
2667 }
2668}
2669
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002670/* dirty bits used to track which watermarks need changes */
2671#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2672#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2673#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2674#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2675#define WM_DIRTY_FBC (1 << 24)
2676#define WM_DIRTY_DDB (1 << 25)
2677
Damien Lespiau055e3932014-08-18 13:49:10 +01002678static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002679 const struct ilk_wm_values *old,
2680 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002681{
2682 unsigned int dirty = 0;
2683 enum pipe pipe;
2684 int wm_lp;
2685
Damien Lespiau055e3932014-08-18 13:49:10 +01002686 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002687 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2688 dirty |= WM_DIRTY_LINETIME(pipe);
2689 /* Must disable LP1+ watermarks too */
2690 dirty |= WM_DIRTY_LP_ALL;
2691 }
2692
2693 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2694 dirty |= WM_DIRTY_PIPE(pipe);
2695 /* Must disable LP1+ watermarks too */
2696 dirty |= WM_DIRTY_LP_ALL;
2697 }
2698 }
2699
2700 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2701 dirty |= WM_DIRTY_FBC;
2702 /* Must disable LP1+ watermarks too */
2703 dirty |= WM_DIRTY_LP_ALL;
2704 }
2705
2706 if (old->partitioning != new->partitioning) {
2707 dirty |= WM_DIRTY_DDB;
2708 /* Must disable LP1+ watermarks too */
2709 dirty |= WM_DIRTY_LP_ALL;
2710 }
2711
2712 /* LP1+ watermarks already deemed dirty, no need to continue */
2713 if (dirty & WM_DIRTY_LP_ALL)
2714 return dirty;
2715
2716 /* Find the lowest numbered LP1+ watermark in need of an update... */
2717 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2718 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2719 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2720 break;
2721 }
2722
2723 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2724 for (; wm_lp <= 3; wm_lp++)
2725 dirty |= WM_DIRTY_LP(wm_lp);
2726
2727 return dirty;
2728}
2729
Ville Syrjälä8553c182013-12-05 15:51:39 +02002730static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2731 unsigned int dirty)
2732{
Imre Deak820c1982013-12-17 14:46:36 +02002733 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002734 bool changed = false;
2735
2736 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2737 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2738 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2739 changed = true;
2740 }
2741 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2742 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2743 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2744 changed = true;
2745 }
2746 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2747 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2748 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2749 changed = true;
2750 }
2751
2752 /*
2753 * Don't touch WM1S_LP_EN here.
2754 * Doing so could cause underruns.
2755 */
2756
2757 return changed;
2758}
2759
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002760/*
2761 * The spec says we shouldn't write when we don't need, because every write
2762 * causes WMs to be re-evaluated, expending some power.
2763 */
Imre Deak820c1982013-12-17 14:46:36 +02002764static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2765 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002766{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002767 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002768 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002769 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002770 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002771
Damien Lespiau055e3932014-08-18 13:49:10 +01002772 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002773 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002774 return;
2775
Ville Syrjälä8553c182013-12-05 15:51:39 +02002776 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002777
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002778 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002779 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002780 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002781 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002782 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002783 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2784
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002785 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002786 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002787 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002788 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002789 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002790 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2791
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002792 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002793 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002794 val = I915_READ(WM_MISC);
2795 if (results->partitioning == INTEL_DDB_PART_1_2)
2796 val &= ~WM_MISC_DATA_PARTITION_5_6;
2797 else
2798 val |= WM_MISC_DATA_PARTITION_5_6;
2799 I915_WRITE(WM_MISC, val);
2800 } else {
2801 val = I915_READ(DISP_ARB_CTL2);
2802 if (results->partitioning == INTEL_DDB_PART_1_2)
2803 val &= ~DISP_DATA_PARTITION_5_6;
2804 else
2805 val |= DISP_DATA_PARTITION_5_6;
2806 I915_WRITE(DISP_ARB_CTL2, val);
2807 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002808 }
2809
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002811 val = I915_READ(DISP_ARB_CTL);
2812 if (results->enable_fbc_wm)
2813 val &= ~DISP_FBC_WM_DIS;
2814 else
2815 val |= DISP_FBC_WM_DIS;
2816 I915_WRITE(DISP_ARB_CTL, val);
2817 }
2818
Imre Deak954911e2013-12-17 14:46:34 +02002819 if (dirty & WM_DIRTY_LP(1) &&
2820 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2821 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2822
2823 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002824 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2825 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2826 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2827 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2828 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002829
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002830 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002831 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002832 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002833 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd6192013-12-05 15:51:33 +02002834 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002835 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002836
2837 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002838}
2839
Ville Syrjälä8553c182013-12-05 15:51:39 +02002840static bool ilk_disable_lp_wm(struct drm_device *dev)
2841{
2842 struct drm_i915_private *dev_priv = dev->dev_private;
2843
2844 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2845}
2846
Damien Lespiaub9cec072014-11-04 17:06:43 +00002847/*
2848 * On gen9, we need to allocate Display Data Buffer (DDB) portions to the
2849 * different active planes.
2850 */
2851
2852#define SKL_DDB_SIZE 896 /* in blocks */
Damien Lespiau43d735a2015-03-17 11:39:34 +02002853#define BXT_DDB_SIZE 512
Damien Lespiaub9cec072014-11-04 17:06:43 +00002854
2855static void
2856skl_ddb_get_pipe_allocation_limits(struct drm_device *dev,
2857 struct drm_crtc *for_crtc,
2858 const struct intel_wm_config *config,
2859 const struct skl_pipe_wm_parameters *params,
2860 struct skl_ddb_entry *alloc /* out */)
2861{
2862 struct drm_crtc *crtc;
2863 unsigned int pipe_size, ddb_size;
2864 int nth_active_pipe;
2865
2866 if (!params->active) {
2867 alloc->start = 0;
2868 alloc->end = 0;
2869 return;
2870 }
2871
Damien Lespiau43d735a2015-03-17 11:39:34 +02002872 if (IS_BROXTON(dev))
2873 ddb_size = BXT_DDB_SIZE;
2874 else
2875 ddb_size = SKL_DDB_SIZE;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002876
2877 ddb_size -= 4; /* 4 blocks for bypass path allocation */
2878
2879 nth_active_pipe = 0;
2880 for_each_crtc(dev, crtc) {
Matt Roper3ef00282015-03-09 10:19:24 -07002881 if (!to_intel_crtc(crtc)->active)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002882 continue;
2883
2884 if (crtc == for_crtc)
2885 break;
2886
2887 nth_active_pipe++;
2888 }
2889
2890 pipe_size = ddb_size / config->num_pipes_active;
2891 alloc->start = nth_active_pipe * ddb_size / config->num_pipes_active;
Damien Lespiau16160e32014-11-04 17:06:53 +00002892 alloc->end = alloc->start + pipe_size;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002893}
2894
2895static unsigned int skl_cursor_allocation(const struct intel_wm_config *config)
2896{
2897 if (config->num_pipes_active == 1)
2898 return 32;
2899
2900 return 8;
2901}
2902
Damien Lespiaua269c582014-11-04 17:06:49 +00002903static void skl_ddb_entry_init_from_hw(struct skl_ddb_entry *entry, u32 reg)
2904{
2905 entry->start = reg & 0x3ff;
2906 entry->end = (reg >> 16) & 0x3ff;
Damien Lespiau16160e32014-11-04 17:06:53 +00002907 if (entry->end)
2908 entry->end += 1;
Damien Lespiaua269c582014-11-04 17:06:49 +00002909}
2910
Damien Lespiau08db6652014-11-04 17:06:52 +00002911void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
2912 struct skl_ddb_allocation *ddb /* out */)
Damien Lespiaua269c582014-11-04 17:06:49 +00002913{
Damien Lespiaua269c582014-11-04 17:06:49 +00002914 enum pipe pipe;
2915 int plane;
2916 u32 val;
2917
2918 for_each_pipe(dev_priv, pipe) {
Damien Lespiaudd740782015-02-28 14:54:08 +00002919 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiaua269c582014-11-04 17:06:49 +00002920 val = I915_READ(PLANE_BUF_CFG(pipe, plane));
2921 skl_ddb_entry_init_from_hw(&ddb->plane[pipe][plane],
2922 val);
2923 }
2924
2925 val = I915_READ(CUR_BUF_CFG(pipe));
2926 skl_ddb_entry_init_from_hw(&ddb->cursor[pipe], val);
2927 }
2928}
2929
Damien Lespiaub9cec072014-11-04 17:06:43 +00002930static unsigned int
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002931skl_plane_relative_data_rate(const struct intel_plane_wm_parameters *p, int y)
Damien Lespiaub9cec072014-11-04 17:06:43 +00002932{
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002933
2934 /* for planar format */
2935 if (p->y_bytes_per_pixel) {
2936 if (y) /* y-plane data rate */
2937 return p->horiz_pixels * p->vert_pixels * p->y_bytes_per_pixel;
2938 else /* uv-plane data rate */
2939 return (p->horiz_pixels/2) * (p->vert_pixels/2) * p->bytes_per_pixel;
2940 }
2941
2942 /* for packed formats */
Damien Lespiaub9cec072014-11-04 17:06:43 +00002943 return p->horiz_pixels * p->vert_pixels * p->bytes_per_pixel;
2944}
2945
2946/*
2947 * We don't overflow 32 bits. Worst case is 3 planes enabled, each fetching
2948 * a 8192x4096@32bpp framebuffer:
2949 * 3 * 4096 * 8192 * 4 < 2^32
2950 */
2951static unsigned int
2952skl_get_total_relative_data_rate(struct intel_crtc *intel_crtc,
2953 const struct skl_pipe_wm_parameters *params)
2954{
2955 unsigned int total_data_rate = 0;
2956 int plane;
2957
2958 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
2959 const struct intel_plane_wm_parameters *p;
2960
2961 p = &params->plane[plane];
2962 if (!p->enabled)
2963 continue;
2964
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002965 total_data_rate += skl_plane_relative_data_rate(p, 0); /* packed/uv */
2966 if (p->y_bytes_per_pixel) {
2967 total_data_rate += skl_plane_relative_data_rate(p, 1); /* y-plane */
2968 }
Damien Lespiaub9cec072014-11-04 17:06:43 +00002969 }
2970
2971 return total_data_rate;
2972}
2973
2974static void
2975skl_allocate_pipe_ddb(struct drm_crtc *crtc,
2976 const struct intel_wm_config *config,
2977 const struct skl_pipe_wm_parameters *params,
2978 struct skl_ddb_allocation *ddb /* out */)
2979{
2980 struct drm_device *dev = crtc->dev;
Damien Lespiaudd740782015-02-28 14:54:08 +00002981 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaub9cec072014-11-04 17:06:43 +00002982 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2983 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002984 struct skl_ddb_entry *alloc = &ddb->pipe[pipe];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002985 uint16_t alloc_size, start, cursor_blocks;
Damien Lespiau80958152015-02-09 13:35:10 +00002986 uint16_t minimum[I915_MAX_PLANES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07002987 uint16_t y_minimum[I915_MAX_PLANES];
Damien Lespiaub9cec072014-11-04 17:06:43 +00002988 unsigned int total_data_rate;
2989 int plane;
2990
Damien Lespiau34bb56a2014-11-04 17:07:01 +00002991 skl_ddb_get_pipe_allocation_limits(dev, crtc, config, params, alloc);
2992 alloc_size = skl_ddb_entry_size(alloc);
Damien Lespiaub9cec072014-11-04 17:06:43 +00002993 if (alloc_size == 0) {
2994 memset(ddb->plane[pipe], 0, sizeof(ddb->plane[pipe]));
2995 memset(&ddb->cursor[pipe], 0, sizeof(ddb->cursor[pipe]));
2996 return;
2997 }
2998
2999 cursor_blocks = skl_cursor_allocation(config);
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003000 ddb->cursor[pipe].start = alloc->end - cursor_blocks;
3001 ddb->cursor[pipe].end = alloc->end;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003002
3003 alloc_size -= cursor_blocks;
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003004 alloc->end -= cursor_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003005
Damien Lespiau80958152015-02-09 13:35:10 +00003006 /* 1. Allocate the mininum required blocks for each active plane */
Damien Lespiaudd740782015-02-28 14:54:08 +00003007 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau80958152015-02-09 13:35:10 +00003008 const struct intel_plane_wm_parameters *p;
3009
3010 p = &params->plane[plane];
3011 if (!p->enabled)
3012 continue;
3013
3014 minimum[plane] = 8;
3015 alloc_size -= minimum[plane];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003016 y_minimum[plane] = p->y_bytes_per_pixel ? 8 : 0;
3017 alloc_size -= y_minimum[plane];
Damien Lespiau80958152015-02-09 13:35:10 +00003018 }
3019
Damien Lespiaub9cec072014-11-04 17:06:43 +00003020 /*
Damien Lespiau80958152015-02-09 13:35:10 +00003021 * 2. Distribute the remaining space in proportion to the amount of
3022 * data each plane needs to fetch from memory.
Damien Lespiaub9cec072014-11-04 17:06:43 +00003023 *
3024 * FIXME: we may not allocate every single block here.
3025 */
3026 total_data_rate = skl_get_total_relative_data_rate(intel_crtc, params);
3027
Damien Lespiau34bb56a2014-11-04 17:07:01 +00003028 start = alloc->start;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003029 for (plane = 0; plane < intel_num_planes(intel_crtc); plane++) {
3030 const struct intel_plane_wm_parameters *p;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003031 unsigned int data_rate, y_data_rate;
3032 uint16_t plane_blocks, y_plane_blocks = 0;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003033
3034 p = &params->plane[plane];
3035 if (!p->enabled)
3036 continue;
3037
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003038 data_rate = skl_plane_relative_data_rate(p, 0);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003039
3040 /*
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003041 * allocation for (packed formats) or (uv-plane part of planar format):
Damien Lespiaub9cec072014-11-04 17:06:43 +00003042 * promote the expression to 64 bits to avoid overflowing, the
3043 * result is < available as data_rate / total_data_rate < 1
3044 */
Damien Lespiau80958152015-02-09 13:35:10 +00003045 plane_blocks = minimum[plane];
3046 plane_blocks += div_u64((uint64_t)alloc_size * data_rate,
3047 total_data_rate);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003048
3049 ddb->plane[pipe][plane].start = start;
Damien Lespiau16160e32014-11-04 17:06:53 +00003050 ddb->plane[pipe][plane].end = start + plane_blocks;
Damien Lespiaub9cec072014-11-04 17:06:43 +00003051
3052 start += plane_blocks;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003053
3054 /*
3055 * allocation for y_plane part of planar format:
3056 */
3057 if (p->y_bytes_per_pixel) {
3058 y_data_rate = skl_plane_relative_data_rate(p, 1);
3059 y_plane_blocks = y_minimum[plane];
3060 y_plane_blocks += div_u64((uint64_t)alloc_size * y_data_rate,
3061 total_data_rate);
3062
3063 ddb->y_plane[pipe][plane].start = start;
3064 ddb->y_plane[pipe][plane].end = start + y_plane_blocks;
3065
3066 start += y_plane_blocks;
3067 }
3068
Damien Lespiaub9cec072014-11-04 17:06:43 +00003069 }
3070
3071}
3072
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02003073static uint32_t skl_pipe_pixel_rate(const struct intel_crtc_state *config)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003074{
3075 /* TODO: Take into account the scalers once we support them */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02003076 return config->base.adjusted_mode.crtc_clock;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003077}
3078
3079/*
3080 * The max latency should be 257 (max the punit can code is 255 and we add 2us
3081 * for the read latency) and bytes_per_pixel should always be <= 8, so that
3082 * should allow pixel_rate up to ~2 GHz which seems sufficient since max
3083 * 2xcdclk is 1350 MHz and the pixel rate should never exceed that.
3084*/
3085static uint32_t skl_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
3086 uint32_t latency)
3087{
3088 uint32_t wm_intermediate_val, ret;
3089
3090 if (latency == 0)
3091 return UINT_MAX;
3092
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003093 wm_intermediate_val = latency * pixel_rate * bytes_per_pixel / 512;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003094 ret = DIV_ROUND_UP(wm_intermediate_val, 1000);
3095
3096 return ret;
3097}
3098
3099static uint32_t skl_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
3100 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003101 uint64_t tiling, uint32_t latency)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003102{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003103 uint32_t ret;
3104 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3105 uint32_t wm_intermediate_val;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003106
3107 if (latency == 0)
3108 return UINT_MAX;
3109
3110 plane_bytes_per_line = horiz_pixels * bytes_per_pixel;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003111
3112 if (tiling == I915_FORMAT_MOD_Y_TILED ||
3113 tiling == I915_FORMAT_MOD_Yf_TILED) {
3114 plane_bytes_per_line *= 4;
3115 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3116 plane_blocks_per_line /= 4;
3117 } else {
3118 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
3119 }
3120
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003121 wm_intermediate_val = latency * pixel_rate;
3122 ret = DIV_ROUND_UP(wm_intermediate_val, pipe_htotal * 1000) *
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003123 plane_blocks_per_line;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003124
3125 return ret;
3126}
3127
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003128static bool skl_ddb_allocation_changed(const struct skl_ddb_allocation *new_ddb,
3129 const struct intel_crtc *intel_crtc)
3130{
3131 struct drm_device *dev = intel_crtc->base.dev;
3132 struct drm_i915_private *dev_priv = dev->dev_private;
3133 const struct skl_ddb_allocation *cur_ddb = &dev_priv->wm.skl_hw.ddb;
3134 enum pipe pipe = intel_crtc->pipe;
3135
3136 if (memcmp(new_ddb->plane[pipe], cur_ddb->plane[pipe],
3137 sizeof(new_ddb->plane[pipe])))
3138 return true;
3139
3140 if (memcmp(&new_ddb->cursor[pipe], &cur_ddb->cursor[pipe],
3141 sizeof(new_ddb->cursor[pipe])))
3142 return true;
3143
3144 return false;
3145}
3146
3147static void skl_compute_wm_global_parameters(struct drm_device *dev,
3148 struct intel_wm_config *config)
3149{
3150 struct drm_crtc *crtc;
3151 struct drm_plane *plane;
3152
3153 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
Matt Roper3ef00282015-03-09 10:19:24 -07003154 config->num_pipes_active += to_intel_crtc(crtc)->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003155
3156 /* FIXME: I don't think we need those two global parameters on SKL */
3157 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3158 struct intel_plane *intel_plane = to_intel_plane(plane);
3159
3160 config->sprites_enabled |= intel_plane->wm.enabled;
3161 config->sprites_scaled |= intel_plane->wm.scaled;
3162 }
3163}
3164
3165static void skl_compute_wm_pipe_parameters(struct drm_crtc *crtc,
3166 struct skl_pipe_wm_parameters *p)
3167{
3168 struct drm_device *dev = crtc->dev;
3169 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3170 enum pipe pipe = intel_crtc->pipe;
3171 struct drm_plane *plane;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003172 struct drm_framebuffer *fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003173 int i = 1; /* Index for sprite planes start */
3174
Matt Roper3ef00282015-03-09 10:19:24 -07003175 p->active = intel_crtc->active;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003176 if (p->active) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003177 p->pipe_htotal = intel_crtc->config->base.adjusted_mode.crtc_htotal;
3178 p->pixel_rate = skl_pipe_pixel_rate(intel_crtc->config);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003179
Matt Roperc9f038a2015-03-09 11:06:02 -07003180 fb = crtc->primary->state->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003181 /* For planar: Bpp is for uv plane, y_Bpp is for y plane */
Matt Roperc9f038a2015-03-09 11:06:02 -07003182 if (fb) {
3183 p->plane[0].enabled = true;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003184 p->plane[0].bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
Kumar, Mahesh395ab752015-09-03 16:17:08 +05303185 drm_format_plane_cpp(fb->pixel_format, 1) :
3186 drm_format_plane_cpp(fb->pixel_format, 0);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003187 p->plane[0].y_bytes_per_pixel = fb->pixel_format == DRM_FORMAT_NV12 ?
3188 drm_format_plane_cpp(fb->pixel_format, 0) : 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003189 p->plane[0].tiling = fb->modifier[0];
3190 } else {
3191 p->plane[0].enabled = false;
3192 p->plane[0].bytes_per_pixel = 0;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003193 p->plane[0].y_bytes_per_pixel = 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003194 p->plane[0].tiling = DRM_FORMAT_MOD_NONE;
3195 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003196 p->plane[0].horiz_pixels = intel_crtc->config->pipe_src_w;
3197 p->plane[0].vert_pixels = intel_crtc->config->pipe_src_h;
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003198 p->plane[0].rotation = crtc->primary->state->rotation;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003199
Matt Roperc9f038a2015-03-09 11:06:02 -07003200 fb = crtc->cursor->state->fb;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003201 p->cursor.y_bytes_per_pixel = 0;
Matt Roperc9f038a2015-03-09 11:06:02 -07003202 if (fb) {
3203 p->cursor.enabled = true;
3204 p->cursor.bytes_per_pixel = fb->bits_per_pixel / 8;
3205 p->cursor.horiz_pixels = crtc->cursor->state->crtc_w;
3206 p->cursor.vert_pixels = crtc->cursor->state->crtc_h;
3207 } else {
3208 p->cursor.enabled = false;
3209 p->cursor.bytes_per_pixel = 0;
3210 p->cursor.horiz_pixels = 64;
3211 p->cursor.vert_pixels = 64;
3212 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003213 }
3214
3215 list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
3216 struct intel_plane *intel_plane = to_intel_plane(plane);
3217
Sonika Jindala712f8e2014-12-09 10:59:15 +05303218 if (intel_plane->pipe == pipe &&
3219 plane->type == DRM_PLANE_TYPE_OVERLAY)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003220 p->plane[i++] = intel_plane->wm;
3221 }
3222}
3223
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003224static bool skl_compute_plane_wm(const struct drm_i915_private *dev_priv,
3225 struct skl_pipe_wm_parameters *p,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003226 struct intel_plane_wm_parameters *p_params,
3227 uint16_t ddb_allocation,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003228 int level,
Damien Lespiauafb024a2014-11-04 17:06:59 +00003229 uint16_t *out_blocks, /* out */
3230 uint8_t *out_lines /* out */)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003231{
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003232 uint32_t latency = dev_priv->wm.skl_latency[level];
3233 uint32_t method1, method2;
3234 uint32_t plane_bytes_per_line, plane_blocks_per_line;
3235 uint32_t res_blocks, res_lines;
3236 uint32_t selected_result;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003237 uint8_t bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003238
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003239 if (latency == 0 || !p->active || !p_params->enabled)
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003240 return false;
3241
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003242 bytes_per_pixel = p_params->y_bytes_per_pixel ?
3243 p_params->y_bytes_per_pixel :
3244 p_params->bytes_per_pixel;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003245 method1 = skl_wm_method1(p->pixel_rate,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003246 bytes_per_pixel,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003247 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003248 method2 = skl_wm_method2(p->pixel_rate,
3249 p->pipe_htotal,
3250 p_params->horiz_pixels,
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003251 bytes_per_pixel,
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003252 p_params->tiling,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003253 latency);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003254
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003255 plane_bytes_per_line = p_params->horiz_pixels * bytes_per_pixel;
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003256 plane_blocks_per_line = DIV_ROUND_UP(plane_bytes_per_line, 512);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003257
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003258 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
3259 p_params->tiling == I915_FORMAT_MOD_Yf_TILED) {
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003260 uint32_t min_scanlines = 4;
3261 uint32_t y_tile_minimum;
3262 if (intel_rotation_90_or_270(p_params->rotation)) {
3263 switch (p_params->bytes_per_pixel) {
3264 case 1:
3265 min_scanlines = 16;
3266 break;
3267 case 2:
3268 min_scanlines = 8;
3269 break;
3270 case 8:
3271 WARN(1, "Unsupported pixel depth for rotation");
kbuild test robot2f0b5792015-03-26 22:30:21 +08003272 }
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003273 }
3274 y_tile_minimum = plane_blocks_per_line * min_scanlines;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003275 selected_result = max(method2, y_tile_minimum);
3276 } else {
3277 if ((ddb_allocation / plane_blocks_per_line) >= 1)
3278 selected_result = min(method1, method2);
3279 else
3280 selected_result = method1;
3281 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003282
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003283 res_blocks = selected_result + 1;
3284 res_lines = DIV_ROUND_UP(selected_result, plane_blocks_per_line);
Damien Lespiaue6d66172014-11-04 17:06:55 +00003285
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003286 if (level >= 1 && level <= 7) {
3287 if (p_params->tiling == I915_FORMAT_MOD_Y_TILED ||
3288 p_params->tiling == I915_FORMAT_MOD_Yf_TILED)
3289 res_lines += 4;
3290 else
3291 res_blocks++;
3292 }
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003293
3294 if (res_blocks >= ddb_allocation || res_lines > 31)
Damien Lespiaue6d66172014-11-04 17:06:55 +00003295 return false;
3296
3297 *out_blocks = res_blocks;
3298 *out_lines = res_lines;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003299
3300 return true;
3301}
3302
3303static void skl_compute_wm_level(const struct drm_i915_private *dev_priv,
3304 struct skl_ddb_allocation *ddb,
3305 struct skl_pipe_wm_parameters *p,
3306 enum pipe pipe,
3307 int level,
3308 int num_planes,
3309 struct skl_wm_level *result)
3310{
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003311 uint16_t ddb_blocks;
3312 int i;
3313
3314 for (i = 0; i < num_planes; i++) {
3315 ddb_blocks = skl_ddb_entry_size(&ddb->plane[pipe][i]);
3316
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003317 result->plane_en[i] = skl_compute_plane_wm(dev_priv,
3318 p, &p->plane[i],
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003319 ddb_blocks,
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003320 level,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003321 &result->plane_res_b[i],
3322 &result->plane_res_l[i]);
3323 }
3324
3325 ddb_blocks = skl_ddb_entry_size(&ddb->cursor[pipe]);
Tvrtko Ursulind4c2aa62015-02-27 11:15:22 +00003326 result->cursor_en = skl_compute_plane_wm(dev_priv, p, &p->cursor,
3327 ddb_blocks, level,
3328 &result->cursor_res_b,
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003329 &result->cursor_res_l);
3330}
3331
Damien Lespiau407b50f2014-11-04 17:06:57 +00003332static uint32_t
3333skl_compute_linetime_wm(struct drm_crtc *crtc, struct skl_pipe_wm_parameters *p)
3334{
Matt Roper3ef00282015-03-09 10:19:24 -07003335 if (!to_intel_crtc(crtc)->active)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003336 return 0;
3337
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003338 if (WARN_ON(p->pixel_rate == 0))
3339 return 0;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003340
Mika Kuoppala661abfc2015-07-16 19:36:51 +03003341 return DIV_ROUND_UP(8 * p->pipe_htotal * 1000, p->pixel_rate);
Damien Lespiau407b50f2014-11-04 17:06:57 +00003342}
3343
3344static void skl_compute_transition_wm(struct drm_crtc *crtc,
3345 struct skl_pipe_wm_parameters *params,
Damien Lespiau9414f562014-11-04 17:06:58 +00003346 struct skl_wm_level *trans_wm /* out */)
Damien Lespiau407b50f2014-11-04 17:06:57 +00003347{
Damien Lespiau9414f562014-11-04 17:06:58 +00003348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3349 int i;
3350
Damien Lespiau407b50f2014-11-04 17:06:57 +00003351 if (!params->active)
3352 return;
Damien Lespiau9414f562014-11-04 17:06:58 +00003353
3354 /* Until we know more, just disable transition WMs */
3355 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3356 trans_wm->plane_en[i] = false;
3357 trans_wm->cursor_en = false;
Damien Lespiau407b50f2014-11-04 17:06:57 +00003358}
3359
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003360static void skl_compute_pipe_wm(struct drm_crtc *crtc,
3361 struct skl_ddb_allocation *ddb,
3362 struct skl_pipe_wm_parameters *params,
3363 struct skl_pipe_wm *pipe_wm)
3364{
3365 struct drm_device *dev = crtc->dev;
3366 const struct drm_i915_private *dev_priv = dev->dev_private;
3367 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3368 int level, max_level = ilk_wm_max_level(dev);
3369
3370 for (level = 0; level <= max_level; level++) {
3371 skl_compute_wm_level(dev_priv, ddb, params, intel_crtc->pipe,
3372 level, intel_num_planes(intel_crtc),
3373 &pipe_wm->wm[level]);
3374 }
3375 pipe_wm->linetime = skl_compute_linetime_wm(crtc, params);
3376
Damien Lespiau9414f562014-11-04 17:06:58 +00003377 skl_compute_transition_wm(crtc, params, &pipe_wm->trans_wm);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003378}
3379
3380static void skl_compute_wm_results(struct drm_device *dev,
3381 struct skl_pipe_wm_parameters *p,
3382 struct skl_pipe_wm *p_wm,
3383 struct skl_wm_values *r,
3384 struct intel_crtc *intel_crtc)
3385{
3386 int level, max_level = ilk_wm_max_level(dev);
3387 enum pipe pipe = intel_crtc->pipe;
Damien Lespiau9414f562014-11-04 17:06:58 +00003388 uint32_t temp;
3389 int i;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003390
3391 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003392 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3393 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003394
3395 temp |= p_wm->wm[level].plane_res_l[i] <<
3396 PLANE_WM_LINES_SHIFT;
3397 temp |= p_wm->wm[level].plane_res_b[i];
3398 if (p_wm->wm[level].plane_en[i])
3399 temp |= PLANE_WM_EN;
3400
3401 r->plane[pipe][i][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003402 }
3403
3404 temp = 0;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003405
3406 temp |= p_wm->wm[level].cursor_res_l << PLANE_WM_LINES_SHIFT;
3407 temp |= p_wm->wm[level].cursor_res_b;
3408
3409 if (p_wm->wm[level].cursor_en)
3410 temp |= PLANE_WM_EN;
3411
3412 r->cursor[pipe][level] = temp;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003413
3414 }
3415
Damien Lespiau9414f562014-11-04 17:06:58 +00003416 /* transition WMs */
3417 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3418 temp = 0;
3419 temp |= p_wm->trans_wm.plane_res_l[i] << PLANE_WM_LINES_SHIFT;
3420 temp |= p_wm->trans_wm.plane_res_b[i];
3421 if (p_wm->trans_wm.plane_en[i])
3422 temp |= PLANE_WM_EN;
3423
3424 r->plane_trans[pipe][i] = temp;
3425 }
3426
3427 temp = 0;
3428 temp |= p_wm->trans_wm.cursor_res_l << PLANE_WM_LINES_SHIFT;
3429 temp |= p_wm->trans_wm.cursor_res_b;
3430 if (p_wm->trans_wm.cursor_en)
3431 temp |= PLANE_WM_EN;
3432
3433 r->cursor_trans[pipe] = temp;
3434
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003435 r->wm_linetime[pipe] = p_wm->linetime;
3436}
3437
Damien Lespiau16160e32014-11-04 17:06:53 +00003438static void skl_ddb_entry_write(struct drm_i915_private *dev_priv, uint32_t reg,
3439 const struct skl_ddb_entry *entry)
3440{
3441 if (entry->end)
3442 I915_WRITE(reg, (entry->end - 1) << 16 | entry->start);
3443 else
3444 I915_WRITE(reg, 0);
3445}
3446
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003447static void skl_write_wm_values(struct drm_i915_private *dev_priv,
3448 const struct skl_wm_values *new)
3449{
3450 struct drm_device *dev = dev_priv->dev;
3451 struct intel_crtc *crtc;
3452
3453 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3454 int i, level, max_level = ilk_wm_max_level(dev);
3455 enum pipe pipe = crtc->pipe;
3456
Damien Lespiau5d374d92014-11-04 17:07:00 +00003457 if (!new->dirty[pipe])
3458 continue;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003459
Damien Lespiau5d374d92014-11-04 17:07:00 +00003460 I915_WRITE(PIPE_WM_LINETIME(pipe), new->wm_linetime[pipe]);
3461
3462 for (level = 0; level <= max_level; level++) {
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003463 for (i = 0; i < intel_num_planes(crtc); i++)
Damien Lespiau5d374d92014-11-04 17:07:00 +00003464 I915_WRITE(PLANE_WM(pipe, i, level),
3465 new->plane[pipe][i][level]);
3466 I915_WRITE(CUR_WM(pipe, level),
3467 new->cursor[pipe][level]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003468 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003469 for (i = 0; i < intel_num_planes(crtc); i++)
3470 I915_WRITE(PLANE_WM_TRANS(pipe, i),
3471 new->plane_trans[pipe][i]);
3472 I915_WRITE(CUR_WM_TRANS(pipe), new->cursor_trans[pipe]);
3473
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003474 for (i = 0; i < intel_num_planes(crtc); i++) {
Damien Lespiau5d374d92014-11-04 17:07:00 +00003475 skl_ddb_entry_write(dev_priv,
3476 PLANE_BUF_CFG(pipe, i),
3477 &new->ddb.plane[pipe][i]);
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003478 skl_ddb_entry_write(dev_priv,
3479 PLANE_NV12_BUF_CFG(pipe, i),
3480 &new->ddb.y_plane[pipe][i]);
3481 }
Damien Lespiau5d374d92014-11-04 17:07:00 +00003482
3483 skl_ddb_entry_write(dev_priv, CUR_BUF_CFG(pipe),
3484 &new->ddb.cursor[pipe]);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003485 }
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003486}
3487
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003488/*
3489 * When setting up a new DDB allocation arrangement, we need to correctly
3490 * sequence the times at which the new allocations for the pipes are taken into
3491 * account or we'll have pipes fetching from space previously allocated to
3492 * another pipe.
3493 *
3494 * Roughly the sequence looks like:
3495 * 1. re-allocate the pipe(s) with the allocation being reduced and not
3496 * overlapping with a previous light-up pipe (another way to put it is:
3497 * pipes with their new allocation strickly included into their old ones).
3498 * 2. re-allocate the other pipes that get their allocation reduced
3499 * 3. allocate the pipes having their allocation increased
3500 *
3501 * Steps 1. and 2. are here to take care of the following case:
3502 * - Initially DDB looks like this:
3503 * | B | C |
3504 * - enable pipe A.
3505 * - pipe B has a reduced DDB allocation that overlaps with the old pipe C
3506 * allocation
3507 * | A | B | C |
3508 *
3509 * We need to sequence the re-allocation: C, B, A (and not B, C, A).
3510 */
3511
Damien Lespiaud21b7952014-11-04 17:07:03 +00003512static void
3513skl_wm_flush_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, int pass)
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003514{
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003515 int plane;
3516
Damien Lespiaud21b7952014-11-04 17:07:03 +00003517 DRM_DEBUG_KMS("flush pipe %c (pass %d)\n", pipe_name(pipe), pass);
3518
Damien Lespiaudd740782015-02-28 14:54:08 +00003519 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003520 I915_WRITE(PLANE_SURF(pipe, plane),
3521 I915_READ(PLANE_SURF(pipe, plane)));
3522 }
3523 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3524}
3525
3526static bool
3527skl_ddb_allocation_included(const struct skl_ddb_allocation *old,
3528 const struct skl_ddb_allocation *new,
3529 enum pipe pipe)
3530{
3531 uint16_t old_size, new_size;
3532
3533 old_size = skl_ddb_entry_size(&old->pipe[pipe]);
3534 new_size = skl_ddb_entry_size(&new->pipe[pipe]);
3535
3536 return old_size != new_size &&
3537 new->pipe[pipe].start >= old->pipe[pipe].start &&
3538 new->pipe[pipe].end <= old->pipe[pipe].end;
3539}
3540
3541static void skl_flush_wm_values(struct drm_i915_private *dev_priv,
3542 struct skl_wm_values *new_values)
3543{
3544 struct drm_device *dev = dev_priv->dev;
3545 struct skl_ddb_allocation *cur_ddb, *new_ddb;
Ville Syrjäläc929cb42015-04-02 18:28:07 +03003546 bool reallocated[I915_MAX_PIPES] = {};
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003547 struct intel_crtc *crtc;
3548 enum pipe pipe;
3549
3550 new_ddb = &new_values->ddb;
3551 cur_ddb = &dev_priv->wm.skl_hw.ddb;
3552
3553 /*
3554 * First pass: flush the pipes with the new allocation contained into
3555 * the old space.
3556 *
3557 * We'll wait for the vblank on those pipes to ensure we can safely
3558 * re-allocate the freed space without this pipe fetching from it.
3559 */
3560 for_each_intel_crtc(dev, crtc) {
3561 if (!crtc->active)
3562 continue;
3563
3564 pipe = crtc->pipe;
3565
3566 if (!skl_ddb_allocation_included(cur_ddb, new_ddb, pipe))
3567 continue;
3568
Damien Lespiaud21b7952014-11-04 17:07:03 +00003569 skl_wm_flush_pipe(dev_priv, pipe, 1);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003570 intel_wait_for_vblank(dev, pipe);
3571
3572 reallocated[pipe] = true;
3573 }
3574
3575
3576 /*
3577 * Second pass: flush the pipes that are having their allocation
3578 * reduced, but overlapping with a previous allocation.
3579 *
3580 * Here as well we need to wait for the vblank to make sure the freed
3581 * space is not used anymore.
3582 */
3583 for_each_intel_crtc(dev, crtc) {
3584 if (!crtc->active)
3585 continue;
3586
3587 pipe = crtc->pipe;
3588
3589 if (reallocated[pipe])
3590 continue;
3591
3592 if (skl_ddb_entry_size(&new_ddb->pipe[pipe]) <
3593 skl_ddb_entry_size(&cur_ddb->pipe[pipe])) {
Damien Lespiaud21b7952014-11-04 17:07:03 +00003594 skl_wm_flush_pipe(dev_priv, pipe, 2);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003595 intel_wait_for_vblank(dev, pipe);
Sonika Jindald9d8e6b2014-12-11 17:58:15 +05303596 reallocated[pipe] = true;
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003597 }
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003598 }
3599
3600 /*
3601 * Third pass: flush the pipes that got more space allocated.
3602 *
3603 * We don't need to actively wait for the update here, next vblank
3604 * will just get more DDB space with the correct WM values.
3605 */
3606 for_each_intel_crtc(dev, crtc) {
3607 if (!crtc->active)
3608 continue;
3609
3610 pipe = crtc->pipe;
3611
3612 /*
3613 * At this point, only the pipes more space than before are
3614 * left to re-allocate.
3615 */
3616 if (reallocated[pipe])
3617 continue;
3618
Damien Lespiaud21b7952014-11-04 17:07:03 +00003619 skl_wm_flush_pipe(dev_priv, pipe, 3);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003620 }
3621}
3622
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003623static bool skl_update_pipe_wm(struct drm_crtc *crtc,
3624 struct skl_pipe_wm_parameters *params,
3625 struct intel_wm_config *config,
3626 struct skl_ddb_allocation *ddb, /* out */
3627 struct skl_pipe_wm *pipe_wm /* out */)
3628{
3629 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3630
3631 skl_compute_wm_pipe_parameters(crtc, params);
Damien Lespiaub9cec072014-11-04 17:06:43 +00003632 skl_allocate_pipe_ddb(crtc, config, params, ddb);
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003633 skl_compute_pipe_wm(crtc, ddb, params, pipe_wm);
3634
3635 if (!memcmp(&intel_crtc->wm.skl_active, pipe_wm, sizeof(*pipe_wm)))
3636 return false;
3637
3638 intel_crtc->wm.skl_active = *pipe_wm;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003639
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003640 return true;
3641}
3642
3643static void skl_update_other_pipe_wm(struct drm_device *dev,
3644 struct drm_crtc *crtc,
3645 struct intel_wm_config *config,
3646 struct skl_wm_values *r)
3647{
3648 struct intel_crtc *intel_crtc;
3649 struct intel_crtc *this_crtc = to_intel_crtc(crtc);
3650
3651 /*
3652 * If the WM update hasn't changed the allocation for this_crtc (the
3653 * crtc we are currently computing the new WM values for), other
3654 * enabled crtcs will keep the same allocation and we don't need to
3655 * recompute anything for them.
3656 */
3657 if (!skl_ddb_allocation_changed(&r->ddb, this_crtc))
3658 return;
3659
3660 /*
3661 * Otherwise, because of this_crtc being freshly enabled/disabled, the
3662 * other active pipes need new DDB allocation and WM values.
3663 */
3664 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
3665 base.head) {
3666 struct skl_pipe_wm_parameters params = {};
3667 struct skl_pipe_wm pipe_wm = {};
3668 bool wm_changed;
3669
3670 if (this_crtc->pipe == intel_crtc->pipe)
3671 continue;
3672
3673 if (!intel_crtc->active)
3674 continue;
3675
3676 wm_changed = skl_update_pipe_wm(&intel_crtc->base,
3677 &params, config,
3678 &r->ddb, &pipe_wm);
3679
3680 /*
3681 * If we end up re-computing the other pipe WM values, it's
3682 * because it was really needed, so we expect the WM values to
3683 * be different.
3684 */
3685 WARN_ON(!wm_changed);
3686
3687 skl_compute_wm_results(dev, &params, &pipe_wm, r, intel_crtc);
3688 r->dirty[intel_crtc->pipe] = true;
3689 }
3690}
3691
3692static void skl_update_wm(struct drm_crtc *crtc)
3693{
3694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3695 struct drm_device *dev = crtc->dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697 struct skl_pipe_wm_parameters params = {};
3698 struct skl_wm_values *results = &dev_priv->wm.skl_results;
3699 struct skl_pipe_wm pipe_wm = {};
3700 struct intel_wm_config config = {};
3701
3702 memset(results, 0, sizeof(*results));
3703
3704 skl_compute_wm_global_parameters(dev, &config);
3705
3706 if (!skl_update_pipe_wm(crtc, &params, &config,
3707 &results->ddb, &pipe_wm))
3708 return;
3709
3710 skl_compute_wm_results(dev, &params, &pipe_wm, results, intel_crtc);
3711 results->dirty[intel_crtc->pipe] = true;
3712
3713 skl_update_other_pipe_wm(dev, crtc, &config, results);
3714 skl_write_wm_values(dev_priv, results);
Damien Lespiau0e8fb7b2014-11-04 17:07:02 +00003715 skl_flush_wm_values(dev_priv, results);
Damien Lespiau53b0deb2014-11-04 17:06:48 +00003716
3717 /* store the new configuration */
3718 dev_priv->wm.skl_hw = *results;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003719}
3720
3721static void
3722skl_update_sprite_wm(struct drm_plane *plane, struct drm_crtc *crtc,
3723 uint32_t sprite_width, uint32_t sprite_height,
3724 int pixel_size, bool enabled, bool scaled)
3725{
3726 struct intel_plane *intel_plane = to_intel_plane(plane);
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003727 struct drm_framebuffer *fb = plane->state->fb;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003728
3729 intel_plane->wm.enabled = enabled;
3730 intel_plane->wm.scaled = scaled;
3731 intel_plane->wm.horiz_pixels = sprite_width;
3732 intel_plane->wm.vert_pixels = sprite_height;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003733 intel_plane->wm.tiling = DRM_FORMAT_MOD_NONE;
Chandra Konduru2cd601c2015-04-27 15:47:37 -07003734
3735 /* For planar: Bpp is for UV plane, y_Bpp is for Y plane */
3736 intel_plane->wm.bytes_per_pixel =
3737 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3738 drm_format_plane_cpp(plane->state->fb->pixel_format, 1) : pixel_size;
3739 intel_plane->wm.y_bytes_per_pixel =
3740 (fb && fb->pixel_format == DRM_FORMAT_NV12) ?
3741 drm_format_plane_cpp(plane->state->fb->pixel_format, 0) : 0;
3742
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +00003743 /*
3744 * Framebuffer can be NULL on plane disable, but it does not
3745 * matter for watermarks if we assume no tiling in that case.
3746 */
3747 if (fb)
3748 intel_plane->wm.tiling = fb->modifier[0];
Tvrtko Ursulin1fc0a8f2015-03-23 11:10:38 +00003749 intel_plane->wm.rotation = plane->state->rotation;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00003750
3751 skl_update_wm(crtc);
3752}
3753
Imre Deak820c1982013-12-17 14:46:36 +02003754static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003755{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003757 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003758 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003759 struct ilk_wm_maximums max;
3760 struct ilk_pipe_wm_parameters params = {};
3761 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003762 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003763 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003764 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003765 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03003766
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003767 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003768
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03003769 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
3770
3771 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
3772 return;
3773
3774 intel_crtc->wm.active = pipe_wm;
3775
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003776 ilk_compute_wm_config(dev, &config);
3777
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003778 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003779 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003780
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003781 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003782 if (INTEL_INFO(dev)->gen >= 7 &&
3783 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003784 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003785 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003786
Imre Deak820c1982013-12-17 14:46:36 +02003787 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003788 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003789 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003790 }
3791
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003792 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003793 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003794
Imre Deak820c1982013-12-17 14:46:36 +02003795 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003796
Imre Deak820c1982013-12-17 14:46:36 +02003797 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003798}
3799
Damien Lespiaued57cb82014-07-15 09:21:24 +02003800static void
3801ilk_update_sprite_wm(struct drm_plane *plane,
3802 struct drm_crtc *crtc,
3803 uint32_t sprite_width, uint32_t sprite_height,
3804 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03003805{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003806 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003807 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003808
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003809 intel_plane->wm.enabled = enabled;
3810 intel_plane->wm.scaled = scaled;
3811 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02003812 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003813 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03003814
Ville Syrjälä8553c182013-12-05 15:51:39 +02003815 /*
3816 * IVB workaround: must disable low power watermarks for at least
3817 * one frame before enabling scaling. LP watermarks can be re-enabled
3818 * when scaling is disabled.
3819 *
3820 * WaCxSRDisabledForSpriteScaling:ivb
3821 */
3822 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3823 intel_wait_for_vblank(dev, intel_plane->pipe);
3824
Imre Deak820c1982013-12-17 14:46:36 +02003825 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003826}
3827
Pradeep Bhat30789992014-11-04 17:06:45 +00003828static void skl_pipe_wm_active_state(uint32_t val,
3829 struct skl_pipe_wm *active,
3830 bool is_transwm,
3831 bool is_cursor,
3832 int i,
3833 int level)
3834{
3835 bool is_enabled = (val & PLANE_WM_EN) != 0;
3836
3837 if (!is_transwm) {
3838 if (!is_cursor) {
3839 active->wm[level].plane_en[i] = is_enabled;
3840 active->wm[level].plane_res_b[i] =
3841 val & PLANE_WM_BLOCKS_MASK;
3842 active->wm[level].plane_res_l[i] =
3843 (val >> PLANE_WM_LINES_SHIFT) &
3844 PLANE_WM_LINES_MASK;
3845 } else {
3846 active->wm[level].cursor_en = is_enabled;
3847 active->wm[level].cursor_res_b =
3848 val & PLANE_WM_BLOCKS_MASK;
3849 active->wm[level].cursor_res_l =
3850 (val >> PLANE_WM_LINES_SHIFT) &
3851 PLANE_WM_LINES_MASK;
3852 }
3853 } else {
3854 if (!is_cursor) {
3855 active->trans_wm.plane_en[i] = is_enabled;
3856 active->trans_wm.plane_res_b[i] =
3857 val & PLANE_WM_BLOCKS_MASK;
3858 active->trans_wm.plane_res_l[i] =
3859 (val >> PLANE_WM_LINES_SHIFT) &
3860 PLANE_WM_LINES_MASK;
3861 } else {
3862 active->trans_wm.cursor_en = is_enabled;
3863 active->trans_wm.cursor_res_b =
3864 val & PLANE_WM_BLOCKS_MASK;
3865 active->trans_wm.cursor_res_l =
3866 (val >> PLANE_WM_LINES_SHIFT) &
3867 PLANE_WM_LINES_MASK;
3868 }
3869 }
3870}
3871
3872static void skl_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3873{
3874 struct drm_device *dev = crtc->dev;
3875 struct drm_i915_private *dev_priv = dev->dev_private;
3876 struct skl_wm_values *hw = &dev_priv->wm.skl_hw;
3877 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3878 struct skl_pipe_wm *active = &intel_crtc->wm.skl_active;
3879 enum pipe pipe = intel_crtc->pipe;
3880 int level, i, max_level;
3881 uint32_t temp;
3882
3883 max_level = ilk_wm_max_level(dev);
3884
3885 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
3886
3887 for (level = 0; level <= max_level; level++) {
3888 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3889 hw->plane[pipe][i][level] =
3890 I915_READ(PLANE_WM(pipe, i, level));
3891 hw->cursor[pipe][level] = I915_READ(CUR_WM(pipe, level));
3892 }
3893
3894 for (i = 0; i < intel_num_planes(intel_crtc); i++)
3895 hw->plane_trans[pipe][i] = I915_READ(PLANE_WM_TRANS(pipe, i));
3896 hw->cursor_trans[pipe] = I915_READ(CUR_WM_TRANS(pipe));
3897
Matt Roper3ef00282015-03-09 10:19:24 -07003898 if (!intel_crtc->active)
Pradeep Bhat30789992014-11-04 17:06:45 +00003899 return;
3900
3901 hw->dirty[pipe] = true;
3902
3903 active->linetime = hw->wm_linetime[pipe];
3904
3905 for (level = 0; level <= max_level; level++) {
3906 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3907 temp = hw->plane[pipe][i][level];
3908 skl_pipe_wm_active_state(temp, active, false,
3909 false, i, level);
3910 }
3911 temp = hw->cursor[pipe][level];
3912 skl_pipe_wm_active_state(temp, active, false, true, i, level);
3913 }
3914
3915 for (i = 0; i < intel_num_planes(intel_crtc); i++) {
3916 temp = hw->plane_trans[pipe][i];
3917 skl_pipe_wm_active_state(temp, active, true, false, i, 0);
3918 }
3919
3920 temp = hw->cursor_trans[pipe];
3921 skl_pipe_wm_active_state(temp, active, true, true, i, 0);
3922}
3923
3924void skl_wm_get_hw_state(struct drm_device *dev)
3925{
Damien Lespiaua269c582014-11-04 17:06:49 +00003926 struct drm_i915_private *dev_priv = dev->dev_private;
3927 struct skl_ddb_allocation *ddb = &dev_priv->wm.skl_hw.ddb;
Pradeep Bhat30789992014-11-04 17:06:45 +00003928 struct drm_crtc *crtc;
3929
Damien Lespiaua269c582014-11-04 17:06:49 +00003930 skl_ddb_get_hw_state(dev_priv, ddb);
Pradeep Bhat30789992014-11-04 17:06:45 +00003931 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
3932 skl_pipe_wm_get_hw_state(crtc);
3933}
3934
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003935static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3936{
3937 struct drm_device *dev = crtc->dev;
3938 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003939 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003940 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3941 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3942 enum pipe pipe = intel_crtc->pipe;
3943 static const unsigned int wm0_pipe_reg[] = {
3944 [PIPE_A] = WM0_PIPEA_ILK,
3945 [PIPE_B] = WM0_PIPEB_ILK,
3946 [PIPE_C] = WM0_PIPEC_IVB,
3947 };
3948
3949 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003950 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003951 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003952
Matt Roper3ef00282015-03-09 10:19:24 -07003953 active->pipe_enabled = intel_crtc->active;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003954
3955 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003956 u32 tmp = hw->wm_pipe[pipe];
3957
3958 /*
3959 * For active pipes LP0 watermark is marked as
3960 * enabled, and LP1+ watermaks as disabled since
3961 * we can't really reverse compute them in case
3962 * multiple pipes are active.
3963 */
3964 active->wm[0].enable = true;
3965 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3966 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3967 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3968 active->linetime = hw->wm_linetime[pipe];
3969 } else {
3970 int level, max_level = ilk_wm_max_level(dev);
3971
3972 /*
3973 * For inactive pipes, all watermark levels
3974 * should be marked as enabled but zeroed,
3975 * which is what we'd compute them to.
3976 */
3977 for (level = 0; level <= max_level; level++)
3978 active->wm[level].enable = true;
3979 }
3980}
3981
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03003982#define _FW_WM(value, plane) \
3983 (((value) & DSPFW_ ## plane ## _MASK) >> DSPFW_ ## plane ## _SHIFT)
3984#define _FW_WM_VLV(value, plane) \
3985 (((value) & DSPFW_ ## plane ## _MASK_VLV) >> DSPFW_ ## plane ## _SHIFT)
3986
3987static void vlv_read_wm_values(struct drm_i915_private *dev_priv,
3988 struct vlv_wm_values *wm)
3989{
3990 enum pipe pipe;
3991 uint32_t tmp;
3992
3993 for_each_pipe(dev_priv, pipe) {
3994 tmp = I915_READ(VLV_DDL(pipe));
3995
3996 wm->ddl[pipe].primary =
3997 (tmp >> DDL_PLANE_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
3998 wm->ddl[pipe].cursor =
3999 (tmp >> DDL_CURSOR_SHIFT) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4000 wm->ddl[pipe].sprite[0] =
4001 (tmp >> DDL_SPRITE_SHIFT(0)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4002 wm->ddl[pipe].sprite[1] =
4003 (tmp >> DDL_SPRITE_SHIFT(1)) & (DDL_PRECISION_HIGH | DRAIN_LATENCY_MASK);
4004 }
4005
4006 tmp = I915_READ(DSPFW1);
4007 wm->sr.plane = _FW_WM(tmp, SR);
4008 wm->pipe[PIPE_B].cursor = _FW_WM(tmp, CURSORB);
4009 wm->pipe[PIPE_B].primary = _FW_WM_VLV(tmp, PLANEB);
4010 wm->pipe[PIPE_A].primary = _FW_WM_VLV(tmp, PLANEA);
4011
4012 tmp = I915_READ(DSPFW2);
4013 wm->pipe[PIPE_A].sprite[1] = _FW_WM_VLV(tmp, SPRITEB);
4014 wm->pipe[PIPE_A].cursor = _FW_WM(tmp, CURSORA);
4015 wm->pipe[PIPE_A].sprite[0] = _FW_WM_VLV(tmp, SPRITEA);
4016
4017 tmp = I915_READ(DSPFW3);
4018 wm->sr.cursor = _FW_WM(tmp, CURSOR_SR);
4019
4020 if (IS_CHERRYVIEW(dev_priv)) {
4021 tmp = I915_READ(DSPFW7_CHV);
4022 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4023 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4024
4025 tmp = I915_READ(DSPFW8_CHV);
4026 wm->pipe[PIPE_C].sprite[1] = _FW_WM_VLV(tmp, SPRITEF);
4027 wm->pipe[PIPE_C].sprite[0] = _FW_WM_VLV(tmp, SPRITEE);
4028
4029 tmp = I915_READ(DSPFW9_CHV);
4030 wm->pipe[PIPE_C].primary = _FW_WM_VLV(tmp, PLANEC);
4031 wm->pipe[PIPE_C].cursor = _FW_WM(tmp, CURSORC);
4032
4033 tmp = I915_READ(DSPHOWM);
4034 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4035 wm->pipe[PIPE_C].sprite[1] |= _FW_WM(tmp, SPRITEF_HI) << 8;
4036 wm->pipe[PIPE_C].sprite[0] |= _FW_WM(tmp, SPRITEE_HI) << 8;
4037 wm->pipe[PIPE_C].primary |= _FW_WM(tmp, PLANEC_HI) << 8;
4038 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4039 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4040 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4041 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4042 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4043 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4044 } else {
4045 tmp = I915_READ(DSPFW7);
4046 wm->pipe[PIPE_B].sprite[1] = _FW_WM_VLV(tmp, SPRITED);
4047 wm->pipe[PIPE_B].sprite[0] = _FW_WM_VLV(tmp, SPRITEC);
4048
4049 tmp = I915_READ(DSPHOWM);
4050 wm->sr.plane |= _FW_WM(tmp, SR_HI) << 9;
4051 wm->pipe[PIPE_B].sprite[1] |= _FW_WM(tmp, SPRITED_HI) << 8;
4052 wm->pipe[PIPE_B].sprite[0] |= _FW_WM(tmp, SPRITEC_HI) << 8;
4053 wm->pipe[PIPE_B].primary |= _FW_WM(tmp, PLANEB_HI) << 8;
4054 wm->pipe[PIPE_A].sprite[1] |= _FW_WM(tmp, SPRITEB_HI) << 8;
4055 wm->pipe[PIPE_A].sprite[0] |= _FW_WM(tmp, SPRITEA_HI) << 8;
4056 wm->pipe[PIPE_A].primary |= _FW_WM(tmp, PLANEA_HI) << 8;
4057 }
4058}
4059
4060#undef _FW_WM
4061#undef _FW_WM_VLV
4062
4063void vlv_wm_get_hw_state(struct drm_device *dev)
4064{
4065 struct drm_i915_private *dev_priv = to_i915(dev);
4066 struct vlv_wm_values *wm = &dev_priv->wm.vlv;
4067 struct intel_plane *plane;
4068 enum pipe pipe;
4069 u32 val;
4070
4071 vlv_read_wm_values(dev_priv, wm);
4072
4073 for_each_intel_plane(dev, plane) {
4074 switch (plane->base.type) {
4075 int sprite;
4076 case DRM_PLANE_TYPE_CURSOR:
4077 plane->wm.fifo_size = 63;
4078 break;
4079 case DRM_PLANE_TYPE_PRIMARY:
4080 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, 0);
4081 break;
4082 case DRM_PLANE_TYPE_OVERLAY:
4083 sprite = plane->plane;
4084 plane->wm.fifo_size = vlv_get_fifo_size(dev, plane->pipe, sprite + 1);
4085 break;
4086 }
4087 }
4088
4089 wm->cxsr = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
4090 wm->level = VLV_WM_LEVEL_PM2;
4091
4092 if (IS_CHERRYVIEW(dev_priv)) {
4093 mutex_lock(&dev_priv->rps.hw_lock);
4094
4095 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4096 if (val & DSP_MAXFIFO_PM5_ENABLE)
4097 wm->level = VLV_WM_LEVEL_PM5;
4098
4099 val = vlv_punit_read(dev_priv, PUNIT_REG_DDR_SETUP2);
4100 if ((val & FORCE_DDR_HIGH_FREQ) == 0)
4101 wm->level = VLV_WM_LEVEL_DDR_DVFS;
4102
4103 mutex_unlock(&dev_priv->rps.hw_lock);
4104 }
4105
4106 for_each_pipe(dev_priv, pipe)
4107 DRM_DEBUG_KMS("Initial watermarks: pipe %c, plane=%d, cursor=%d, sprite0=%d, sprite1=%d\n",
4108 pipe_name(pipe), wm->pipe[pipe].primary, wm->pipe[pipe].cursor,
4109 wm->pipe[pipe].sprite[0], wm->pipe[pipe].sprite[1]);
4110
4111 DRM_DEBUG_KMS("Initial watermarks: SR plane=%d, SR cursor=%d level=%d cxsr=%d\n",
4112 wm->sr.plane, wm->sr.cursor, wm->level, wm->cxsr);
4113}
4114
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004115void ilk_wm_get_hw_state(struct drm_device *dev)
4116{
4117 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02004118 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004119 struct drm_crtc *crtc;
4120
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01004121 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004122 ilk_pipe_wm_get_hw_state(crtc);
4123
4124 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
4125 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
4126 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
4127
4128 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02004129 if (INTEL_INFO(dev)->gen >= 7) {
4130 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
4131 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
4132 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004133
Ville Syrjäläa42a5712014-01-07 16:14:08 +02004134 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004135 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
4136 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
4137 else if (IS_IVYBRIDGE(dev))
4138 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
4139 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03004140
4141 hw->enable_fbc_wm =
4142 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
4143}
4144
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004145/**
4146 * intel_update_watermarks - update FIFO watermark values based on current modes
4147 *
4148 * Calculate watermark values for the various WM regs based on current mode
4149 * and plane configuration.
4150 *
4151 * There are several cases to deal with here:
4152 * - normal (i.e. non-self-refresh)
4153 * - self-refresh (SR) mode
4154 * - lines are large relative to FIFO size (buffer can hold up to 2)
4155 * - lines are small relative to FIFO size (buffer can hold more than 2
4156 * lines), so need to account for TLB latency
4157 *
4158 * The normal calculation is:
4159 * watermark = dotclock * bytes per pixel * latency
4160 * where latency is platform & configuration dependent (we assume pessimal
4161 * values here).
4162 *
4163 * The SR calculation is:
4164 * watermark = (trunc(latency/line time)+1) * surface width *
4165 * bytes per pixel
4166 * where
4167 * line time = htotal / dotclock
4168 * surface width = hdisplay for normal plane and 64 for cursor
4169 * and latency is assumed to be high, as above.
4170 *
4171 * The final value programmed to the register should always be rounded up,
4172 * and include an extra 2 entries to account for clock crossings.
4173 *
4174 * We don't use the sprite, so we can ignore that. And on Crestline we have
4175 * to set the non-SR watermarks to 8.
4176 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004177void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004178{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004179 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004180
4181 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004182 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004183}
4184
Ville Syrjäläadf3d352013-08-06 22:24:11 +03004185void intel_update_sprite_watermarks(struct drm_plane *plane,
4186 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02004187 uint32_t sprite_width,
4188 uint32_t sprite_height,
4189 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03004190 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004191{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03004192 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004193
4194 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02004195 dev_priv->display.update_sprite_wm(plane, crtc,
4196 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03004197 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03004198}
4199
Daniel Vetter92703882012-08-09 16:46:01 +02004200/**
4201 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02004202 */
4203DEFINE_SPINLOCK(mchdev_lock);
4204
4205/* Global for IPS driver to get at the current i915 device. Protected by
4206 * mchdev_lock. */
4207static struct drm_i915_private *i915_mch_dev;
4208
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004209bool ironlake_set_drps(struct drm_device *dev, u8 val)
4210{
4211 struct drm_i915_private *dev_priv = dev->dev_private;
4212 u16 rgvswctl;
4213
Daniel Vetter92703882012-08-09 16:46:01 +02004214 assert_spin_locked(&mchdev_lock);
4215
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004216 rgvswctl = I915_READ16(MEMSWCTL);
4217 if (rgvswctl & MEMCTL_CMD_STS) {
4218 DRM_DEBUG("gpu busy, RCS change rejected\n");
4219 return false; /* still busy with another command */
4220 }
4221
4222 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
4223 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
4224 I915_WRITE16(MEMSWCTL, rgvswctl);
4225 POSTING_READ16(MEMSWCTL);
4226
4227 rgvswctl |= MEMCTL_CMD_STS;
4228 I915_WRITE16(MEMSWCTL, rgvswctl);
4229
4230 return true;
4231}
4232
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004233static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004234{
4235 struct drm_i915_private *dev_priv = dev->dev_private;
4236 u32 rgvmodectl = I915_READ(MEMMODECTL);
4237 u8 fmax, fmin, fstart, vstart;
4238
Daniel Vetter92703882012-08-09 16:46:01 +02004239 spin_lock_irq(&mchdev_lock);
4240
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004241 /* Enable temp reporting */
4242 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
4243 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
4244
4245 /* 100ms RC evaluation intervals */
4246 I915_WRITE(RCUPEI, 100000);
4247 I915_WRITE(RCDNEI, 100000);
4248
4249 /* Set max/min thresholds to 90ms and 80ms respectively */
4250 I915_WRITE(RCBMAXAVG, 90000);
4251 I915_WRITE(RCBMINAVG, 80000);
4252
4253 I915_WRITE(MEMIHYST, 1);
4254
4255 /* Set up min, max, and cur for interrupt handling */
4256 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
4257 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
4258 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
4259 MEMMODE_FSTART_SHIFT;
4260
4261 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
4262 PXVFREQ_PX_SHIFT;
4263
Daniel Vetter20e4d402012-08-08 23:35:39 +02004264 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
4265 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004266
Daniel Vetter20e4d402012-08-08 23:35:39 +02004267 dev_priv->ips.max_delay = fstart;
4268 dev_priv->ips.min_delay = fmin;
4269 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004270
4271 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
4272 fmax, fmin, fstart);
4273
4274 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
4275
4276 /*
4277 * Interrupts will be enabled in ironlake_irq_postinstall
4278 */
4279
4280 I915_WRITE(VIDSTART, vstart);
4281 POSTING_READ(VIDSTART);
4282
4283 rgvmodectl |= MEMMODE_SWMODE_EN;
4284 I915_WRITE(MEMMODECTL, rgvmodectl);
4285
Daniel Vetter92703882012-08-09 16:46:01 +02004286 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004287 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004288 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004289
4290 ironlake_set_drps(dev, fstart);
4291
Daniel Vetter20e4d402012-08-08 23:35:39 +02004292 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004293 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004294 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
4295 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004296 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02004297
4298 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004299}
4300
Daniel Vetter8090c6b2012-06-24 16:42:32 +02004301static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004302{
4303 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02004304 u16 rgvswctl;
4305
4306 spin_lock_irq(&mchdev_lock);
4307
4308 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004309
4310 /* Ack interrupts, disable EFC interrupt */
4311 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
4312 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
4313 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
4314 I915_WRITE(DEIIR, DE_PCU_EVENT);
4315 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
4316
4317 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004318 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004319 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004320 rgvswctl |= MEMCTL_CMD_STS;
4321 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetterdd92d8d2015-07-20 10:58:21 +02004322 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004323
Daniel Vetter92703882012-08-09 16:46:01 +02004324 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004325}
4326
Daniel Vetteracbe9472012-07-26 11:50:05 +02004327/* There's a funny hw issue where the hw returns all 0 when reading from
4328 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
4329 * ourselves, instead of doing a rmw cycle (which might result in us clearing
4330 * all limits and the gpu stuck at whatever frequency it is at atm).
4331 */
Akash Goel74ef1172015-03-06 11:07:19 +05304332static u32 intel_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004333{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004334 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004335
Daniel Vetter20b46e52012-07-26 11:16:14 +02004336 /* Only set the down limit when we've reached the lowest level to avoid
4337 * getting more interrupts, otherwise leave this clear. This prevents a
4338 * race in the hw when coming out of rc6: There's a tiny window where
4339 * the hw runs at the minimal clock before selecting the desired
4340 * frequency, if the down threshold expires in that window we will not
4341 * receive a down interrupt. */
Akash Goel74ef1172015-03-06 11:07:19 +05304342 if (IS_GEN9(dev_priv->dev)) {
4343 limits = (dev_priv->rps.max_freq_softlimit) << 23;
4344 if (val <= dev_priv->rps.min_freq_softlimit)
4345 limits |= (dev_priv->rps.min_freq_softlimit) << 14;
4346 } else {
4347 limits = dev_priv->rps.max_freq_softlimit << 24;
4348 if (val <= dev_priv->rps.min_freq_softlimit)
4349 limits |= dev_priv->rps.min_freq_softlimit << 16;
4350 }
Daniel Vetter20b46e52012-07-26 11:16:14 +02004351
4352 return limits;
4353}
4354
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004355static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
4356{
4357 int new_power;
Akash Goel8a586432015-03-06 11:07:18 +05304358 u32 threshold_up = 0, threshold_down = 0; /* in % */
4359 u32 ei_up = 0, ei_down = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004360
4361 new_power = dev_priv->rps.power;
4362 switch (dev_priv->rps.power) {
4363 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004364 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004365 new_power = BETWEEN;
4366 break;
4367
4368 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004369 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004370 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07004371 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004372 new_power = HIGH_POWER;
4373 break;
4374
4375 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07004376 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004377 new_power = BETWEEN;
4378 break;
4379 }
4380 /* Max/min bins are special */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004381 if (val <= dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004382 new_power = LOW_POWER;
Chris Wilsonaed242f2015-03-18 09:48:21 +00004383 if (val >= dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004384 new_power = HIGH_POWER;
4385 if (new_power == dev_priv->rps.power)
4386 return;
4387
4388 /* Note the units here are not exactly 1us, but 1280ns. */
4389 switch (new_power) {
4390 case LOW_POWER:
4391 /* Upclock if more than 95% busy over 16ms */
Akash Goel8a586432015-03-06 11:07:18 +05304392 ei_up = 16000;
4393 threshold_up = 95;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004394
4395 /* Downclock if less than 85% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304396 ei_down = 32000;
4397 threshold_down = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004398 break;
4399
4400 case BETWEEN:
4401 /* Upclock if more than 90% busy over 13ms */
Akash Goel8a586432015-03-06 11:07:18 +05304402 ei_up = 13000;
4403 threshold_up = 90;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004404
4405 /* Downclock if less than 75% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304406 ei_down = 32000;
4407 threshold_down = 75;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004408 break;
4409
4410 case HIGH_POWER:
4411 /* Upclock if more than 85% busy over 10ms */
Akash Goel8a586432015-03-06 11:07:18 +05304412 ei_up = 10000;
4413 threshold_up = 85;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004414
4415 /* Downclock if less than 60% busy over 32ms */
Akash Goel8a586432015-03-06 11:07:18 +05304416 ei_down = 32000;
4417 threshold_down = 60;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004418 break;
4419 }
4420
Akash Goel8a586432015-03-06 11:07:18 +05304421 I915_WRITE(GEN6_RP_UP_EI,
4422 GT_INTERVAL_FROM_US(dev_priv, ei_up));
4423 I915_WRITE(GEN6_RP_UP_THRESHOLD,
4424 GT_INTERVAL_FROM_US(dev_priv, (ei_up * threshold_up / 100)));
4425
4426 I915_WRITE(GEN6_RP_DOWN_EI,
4427 GT_INTERVAL_FROM_US(dev_priv, ei_down));
4428 I915_WRITE(GEN6_RP_DOWN_THRESHOLD,
4429 GT_INTERVAL_FROM_US(dev_priv, (ei_down * threshold_down / 100)));
4430
4431 I915_WRITE(GEN6_RP_CONTROL,
4432 GEN6_RP_MEDIA_TURBO |
4433 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4434 GEN6_RP_MEDIA_IS_GFX |
4435 GEN6_RP_ENABLE |
4436 GEN6_RP_UP_BUSY_AVG |
4437 GEN6_RP_DOWN_IDLE_AVG);
4438
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004439 dev_priv->rps.power = new_power;
Chris Wilson8fb55192015-04-07 16:20:28 +01004440 dev_priv->rps.up_threshold = threshold_up;
4441 dev_priv->rps.down_threshold = threshold_down;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01004442 dev_priv->rps.last_adj = 0;
4443}
4444
Chris Wilson2876ce72014-03-28 08:03:34 +00004445static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
4446{
4447 u32 mask = 0;
4448
4449 if (val > dev_priv->rps.min_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004450 mask |= GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
Chris Wilson2876ce72014-03-28 08:03:34 +00004451 if (val < dev_priv->rps.max_freq_softlimit)
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004452 mask |= GEN6_PM_RP_UP_EI_EXPIRED | GEN6_PM_RP_UP_THRESHOLD;
Chris Wilson2876ce72014-03-28 08:03:34 +00004453
Chris Wilson7b3c29f2014-07-10 20:31:19 +01004454 mask &= dev_priv->pm_rps_events;
4455
Imre Deak59d02a12014-12-19 19:33:26 +02004456 return gen6_sanitize_rps_pm_mask(dev_priv, ~mask);
Chris Wilson2876ce72014-03-28 08:03:34 +00004457}
4458
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004459/* gen6_set_rps is called to update the frequency request, but should also be
4460 * called when the range (min_delay and max_delay) is modified so that we can
4461 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004462static void gen6_set_rps(struct drm_device *dev, u8 val)
Daniel Vetter20b46e52012-07-26 11:16:14 +02004463{
4464 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004465
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004466 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004467 WARN_ON(val > dev_priv->rps.max_freq);
4468 WARN_ON(val < dev_priv->rps.min_freq);
Daniel Vetter004777c2012-08-09 15:07:01 +02004469
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004470 /* min/max delay may still have been modified so be sure to
4471 * write the limits value.
4472 */
4473 if (val != dev_priv->rps.cur_freq) {
4474 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004475
Akash Goel57041952015-03-06 11:07:17 +05304476 if (IS_GEN9(dev))
4477 I915_WRITE(GEN6_RPNSWREQ,
4478 GEN9_FREQUENCY(val));
4479 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00004480 I915_WRITE(GEN6_RPNSWREQ,
4481 HSW_FREQUENCY(val));
4482 else
4483 I915_WRITE(GEN6_RPNSWREQ,
4484 GEN6_FREQUENCY(val) |
4485 GEN6_OFFSET(0) |
4486 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06004487 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004488
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004489 /* Make sure we continue to get interrupts
4490 * until we hit the minimum or maximum frequencies.
4491 */
Akash Goel74ef1172015-03-06 11:07:19 +05304492 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, intel_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00004493 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01004494
Ben Widawskyd5570a72012-09-07 19:43:41 -07004495 POSTING_READ(GEN6_RPNSWREQ);
4496
Ben Widawskyb39fb292014-03-19 18:31:11 -07004497 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde92012-08-30 13:26:48 +02004498 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004499}
4500
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004501static void valleyview_set_rps(struct drm_device *dev, u8 val)
4502{
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504
4505 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Chris Wilsonaed242f2015-03-18 09:48:21 +00004506 WARN_ON(val > dev_priv->rps.max_freq);
4507 WARN_ON(val < dev_priv->rps.min_freq);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004508
4509 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
4510 "Odd GPU freq value\n"))
4511 val &= ~1;
4512
Deepak Scd25dd52015-07-10 18:31:40 +05304513 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
4514
Chris Wilson8fb55192015-04-07 16:20:28 +01004515 if (val != dev_priv->rps.cur_freq) {
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004516 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Chris Wilson8fb55192015-04-07 16:20:28 +01004517 if (!IS_CHERRYVIEW(dev_priv))
4518 gen6_set_rps_thresholds(dev_priv, val);
4519 }
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004520
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004521 dev_priv->rps.cur_freq = val;
4522 trace_intel_gpu_freq_change(intel_gpu_freq(dev_priv, val));
4523}
4524
Deepak Sa7f6e232015-05-09 18:04:44 +05304525/* vlv_set_rps_idle: Set the frequency to idle, if Gfx clocks are down
Deepak S76c3552f2014-01-30 23:08:16 +05304526 *
4527 * * If Gfx is Idle, then
Deepak Sa7f6e232015-05-09 18:04:44 +05304528 * 1. Forcewake Media well.
4529 * 2. Request idle freq.
4530 * 3. Release Forcewake of Media well.
Deepak S76c3552f2014-01-30 23:08:16 +05304531*/
4532static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
4533{
Chris Wilsonaed242f2015-03-18 09:48:21 +00004534 u32 val = dev_priv->rps.idle_freq;
Deepak S5549d252014-06-28 11:26:11 +05304535
Chris Wilsonaed242f2015-03-18 09:48:21 +00004536 if (dev_priv->rps.cur_freq <= val)
Deepak S76c3552f2014-01-30 23:08:16 +05304537 return;
4538
Deepak Sa7f6e232015-05-09 18:04:44 +05304539 /* Wake up the media well, as that takes a lot less
4540 * power than the Render well. */
4541 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_MEDIA);
4542 valleyview_set_rps(dev_priv->dev, val);
4543 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_MEDIA);
Deepak S76c3552f2014-01-30 23:08:16 +05304544}
4545
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004546void gen6_rps_busy(struct drm_i915_private *dev_priv)
4547{
4548 mutex_lock(&dev_priv->rps.hw_lock);
4549 if (dev_priv->rps.enabled) {
4550 if (dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED))
4551 gen6_rps_reset_ei(dev_priv);
4552 I915_WRITE(GEN6_PMINTRMSK,
4553 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
4554 }
4555 mutex_unlock(&dev_priv->rps.hw_lock);
4556}
4557
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004558void gen6_rps_idle(struct drm_i915_private *dev_priv)
4559{
Damien Lespiau691bb712013-12-12 14:36:36 +00004560 struct drm_device *dev = dev_priv->dev;
4561
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004562 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004563 if (dev_priv->rps.enabled) {
Ville Syrjälä21a11ff2015-01-27 16:36:15 +02004564 if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05304565 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004566 else
Chris Wilsonaed242f2015-03-18 09:48:21 +00004567 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004568 dev_priv->rps.last_adj = 0;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004569 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Chris Wilsonc0951f02013-10-10 21:58:50 +01004570 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004571 mutex_unlock(&dev_priv->rps.hw_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004572
Chris Wilson8d3afd72015-05-21 21:01:47 +01004573 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004574 while (!list_empty(&dev_priv->rps.clients))
4575 list_del_init(dev_priv->rps.clients.next);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004576 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004577}
4578
Chris Wilson1854d5c2015-04-07 16:20:32 +01004579void gen6_rps_boost(struct drm_i915_private *dev_priv,
Chris Wilsone61b9952015-04-27 13:41:24 +01004580 struct intel_rps_client *rps,
4581 unsigned long submitted)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004582{
Chris Wilson8d3afd72015-05-21 21:01:47 +01004583 /* This is intentionally racy! We peek at the state here, then
4584 * validate inside the RPS worker.
4585 */
4586 if (!(dev_priv->mm.busy &&
4587 dev_priv->rps.enabled &&
4588 dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit))
4589 return;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00004590
Chris Wilsone61b9952015-04-27 13:41:24 +01004591 /* Force a RPS boost (and don't count it against the client) if
4592 * the GPU is severely congested.
4593 */
Chris Wilsond0bc54f2015-05-21 21:01:48 +01004594 if (rps && time_after(jiffies, submitted + DRM_I915_THROTTLE_JIFFIES))
Chris Wilsone61b9952015-04-27 13:41:24 +01004595 rps = NULL;
4596
Chris Wilson8d3afd72015-05-21 21:01:47 +01004597 spin_lock(&dev_priv->rps.client_lock);
4598 if (rps == NULL || list_empty(&rps->link)) {
4599 spin_lock_irq(&dev_priv->irq_lock);
4600 if (dev_priv->rps.interrupts_enabled) {
4601 dev_priv->rps.client_boost = true;
4602 queue_work(dev_priv->wq, &dev_priv->rps.work);
4603 }
4604 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004605
Chris Wilson2e1b8732015-04-27 13:41:22 +01004606 if (rps != NULL) {
4607 list_add(&rps->link, &dev_priv->rps.clients);
4608 rps->boosts++;
Chris Wilson1854d5c2015-04-07 16:20:32 +01004609 } else
4610 dev_priv->rps.boosts++;
Chris Wilsonc0951f02013-10-10 21:58:50 +01004611 }
Chris Wilson8d3afd72015-05-21 21:01:47 +01004612 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004613}
4614
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004615void intel_set_rps(struct drm_device *dev, u8 val)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004616{
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004617 if (IS_VALLEYVIEW(dev))
4618 valleyview_set_rps(dev, val);
4619 else
4620 gen6_set_rps(dev, val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004621}
4622
Zhe Wang20e49362014-11-04 17:07:05 +00004623static void gen9_disable_rps(struct drm_device *dev)
4624{
4625 struct drm_i915_private *dev_priv = dev->dev_private;
4626
4627 I915_WRITE(GEN6_RC_CONTROL, 0);
Zhe Wang38c23522015-01-20 12:23:04 +00004628 I915_WRITE(GEN9_PG_ENABLE, 0);
Zhe Wang20e49362014-11-04 17:07:05 +00004629}
4630
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004631static void gen6_disable_rps(struct drm_device *dev)
4632{
4633 struct drm_i915_private *dev_priv = dev->dev_private;
4634
4635 I915_WRITE(GEN6_RC_CONTROL, 0);
4636 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004637}
4638
Deepak S38807742014-05-23 21:00:15 +05304639static void cherryview_disable_rps(struct drm_device *dev)
4640{
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642
4643 I915_WRITE(GEN6_RC_CONTROL, 0);
4644}
4645
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004646static void valleyview_disable_rps(struct drm_device *dev)
4647{
4648 struct drm_i915_private *dev_priv = dev->dev_private;
4649
Deepak S98a2e5f2014-08-18 10:35:27 -07004650 /* we're doing forcewake before Disabling RC6,
4651 * This what the BIOS expects when going into suspend */
Mika Kuoppala59bad942015-01-16 11:34:40 +02004652 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S98a2e5f2014-08-18 10:35:27 -07004653
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004654 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004655
Mika Kuoppala59bad942015-01-16 11:34:40 +02004656 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07004657}
4658
Ben Widawskydc39fff2013-10-18 12:32:07 -07004659static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
4660{
Imre Deak91ca6892014-04-14 20:24:25 +03004661 if (IS_VALLEYVIEW(dev)) {
4662 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
4663 mode = GEN6_RC_CTL_RC6_ENABLE;
4664 else
4665 mode = 0;
4666 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004667 if (HAS_RC6p(dev))
4668 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
4669 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
4670 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
4671 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
4672
4673 else
4674 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
4675 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07004676}
4677
Imre Deake6069ca2014-04-18 16:01:02 +03004678static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004679{
Daniel Vettere7d66d82015-06-15 23:23:54 +02004680 /* No RC6 before Ironlake and code is gone for ilk. */
4681 if (INTEL_INFO(dev)->gen < 6)
Imre Deake6069ca2014-04-18 16:01:02 +03004682 return 0;
4683
Daniel Vetter456470e2012-08-08 23:35:40 +02004684 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03004685 if (enable_rc6 >= 0) {
4686 int mask;
4687
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07004688 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03004689 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
4690 INTEL_RC6pp_ENABLE;
4691 else
4692 mask = INTEL_RC6_ENABLE;
4693
4694 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02004695 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
4696 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03004697
4698 return enable_rc6 & mask;
4699 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004700
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004701 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08004702 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08004703
4704 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004705}
4706
Imre Deake6069ca2014-04-18 16:01:02 +03004707int intel_enable_rc6(const struct drm_device *dev)
4708{
4709 return i915.enable_rc6;
4710}
4711
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004712static void gen6_init_rps_frequencies(struct drm_device *dev)
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004713{
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004714 struct drm_i915_private *dev_priv = dev->dev_private;
4715 uint32_t rp_state_cap;
4716 u32 ddcc_status = 0;
4717 int ret;
4718
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004719 /* All of these values are in units of 50MHz */
4720 dev_priv->rps.cur_freq = 0;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004721 /* static values from HW: RP0 > RP1 > RPn (min_freq) */
Bob Paauwe35040562015-06-25 14:54:07 -07004722 if (IS_BROXTON(dev)) {
4723 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
4724 dev_priv->rps.rp0_freq = (rp_state_cap >> 16) & 0xff;
4725 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4726 dev_priv->rps.min_freq = (rp_state_cap >> 0) & 0xff;
4727 } else {
4728 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
4729 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
4730 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
4731 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
4732 }
4733
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004734 /* hw_max = RP0 until we check for overclocking */
4735 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
4736
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004737 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
Akash Goelc5e06882015-06-29 14:50:19 +05304738 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || IS_SKYLAKE(dev)) {
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004739 ret = sandybridge_pcode_read(dev_priv,
4740 HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL,
4741 &ddcc_status);
4742 if (0 == ret)
4743 dev_priv->rps.efficient_freq =
Tom O'Rourke46efa4a2015-02-10 23:06:46 -08004744 clamp_t(u8,
4745 ((ddcc_status >> 8) & 0xff),
4746 dev_priv->rps.min_freq,
4747 dev_priv->rps.max_freq);
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004748 }
4749
Akash Goelc5e06882015-06-29 14:50:19 +05304750 if (IS_SKYLAKE(dev)) {
4751 /* Store the frequency values in 16.66 MHZ units, which is
4752 the natural hardware unit for SKL */
4753 dev_priv->rps.rp0_freq *= GEN9_FREQ_SCALER;
4754 dev_priv->rps.rp1_freq *= GEN9_FREQ_SCALER;
4755 dev_priv->rps.min_freq *= GEN9_FREQ_SCALER;
4756 dev_priv->rps.max_freq *= GEN9_FREQ_SCALER;
4757 dev_priv->rps.efficient_freq *= GEN9_FREQ_SCALER;
4758 }
4759
Chris Wilsonaed242f2015-03-18 09:48:21 +00004760 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
4761
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004762 /* Preserve min/max settings in case of re-init */
4763 if (dev_priv->rps.max_freq_softlimit == 0)
4764 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4765
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004766 if (dev_priv->rps.min_freq_softlimit == 0) {
4767 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4768 dev_priv->rps.min_freq_softlimit =
Ville Syrjälä813b5e62015-03-25 19:27:16 +02004769 max_t(int, dev_priv->rps.efficient_freq,
4770 intel_freq_opcode(dev_priv, 450));
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004771 else
4772 dev_priv->rps.min_freq_softlimit =
4773 dev_priv->rps.min_freq;
4774 }
Ben Widawsky3280e8b2014-03-31 17:16:42 -07004775}
4776
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004777/* See the Gen9_GT_PM_Programming_Guide doc for the below */
Zhe Wang20e49362014-11-04 17:07:05 +00004778static void gen9_enable_rps(struct drm_device *dev)
4779{
4780 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004781
4782 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4783
Damien Lespiauba1c5542015-01-16 18:07:26 +00004784 gen6_init_rps_frequencies(dev);
4785
Akash Goel0beb0592015-03-06 11:07:20 +05304786 /* Program defaults and thresholds for RPS*/
4787 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4788 GEN9_FREQUENCY(dev_priv->rps.rp1_freq));
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004789
Akash Goel0beb0592015-03-06 11:07:20 +05304790 /* 1 second timeout*/
4791 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,
4792 GT_INTERVAL_FROM_US(dev_priv, 1000000));
4793
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004794 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 0xa);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004795
Akash Goel0beb0592015-03-06 11:07:20 +05304796 /* Leaning on the below call to gen6_set_rps to program/setup the
4797 * Up/Down EI & threshold registers, as well as the RP_CONTROL,
4798 * RP_INTERRUPT_LIMITS & RPNSWREQ registers */
4799 dev_priv->rps.power = HIGH_POWER; /* force a reset */
4800 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00004801
4802 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
4803}
4804
4805static void gen9_enable_rc6(struct drm_device *dev)
4806{
4807 struct drm_i915_private *dev_priv = dev->dev_private;
Zhe Wang20e49362014-11-04 17:07:05 +00004808 struct intel_engine_cs *ring;
4809 uint32_t rc6_mask = 0;
4810 int unused;
4811
4812 /* 1a: Software RC state - RC0 */
4813 I915_WRITE(GEN6_RC_STATE, 0);
4814
4815 /* 1b: Get forcewake during program sequence. Although the driver
4816 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004817 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004818
4819 /* 2a: Disable RC states. */
4820 I915_WRITE(GEN6_RC_CONTROL, 0);
4821
4822 /* 2b: Program RC6 thresholds.*/
4823 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 54 << 16);
4824 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4825 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4826 for_each_ring(ring, dev_priv, unused)
4827 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4828 I915_WRITE(GEN6_RC_SLEEP, 0);
4829 I915_WRITE(GEN6_RC6_THRESHOLD, 37500); /* 37.5/125ms per EI */
4830
Zhe Wang38c23522015-01-20 12:23:04 +00004831 /* 2c: Program Coarse Power Gating Policies. */
4832 I915_WRITE(GEN9_MEDIA_PG_IDLE_HYSTERESIS, 25);
4833 I915_WRITE(GEN9_RENDER_PG_IDLE_HYSTERESIS, 25);
4834
Zhe Wang20e49362014-11-04 17:07:05 +00004835 /* 3a: Enable RC6 */
4836 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4837 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
4838 DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
4839 "on" : "off");
4840 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4841 GEN6_RC_CTL_EI_MODE(1) |
4842 rc6_mask);
4843
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304844 /*
4845 * 3b: Enable Coarse Power Gating only when RC6 is enabled.
4846 * WaDisableRenderPowerGating:skl,bxt - Render PG need to be disabled with RC6.
4847 */
Sagar Kamblea4104c52015-04-10 14:11:29 +05304848 I915_WRITE(GEN9_PG_ENABLE, (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ?
Sagar Kamblecb07bae2015-04-12 11:28:14 +05304849 GEN9_MEDIA_PG_ENABLE : 0);
Sagar Kamblea4104c52015-04-10 14:11:29 +05304850
Zhe Wang38c23522015-01-20 12:23:04 +00004851
Mika Kuoppala59bad942015-01-16 11:34:40 +02004852 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Zhe Wang20e49362014-11-04 17:07:05 +00004853
4854}
4855
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004856static void gen8_enable_rps(struct drm_device *dev)
4857{
4858 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004859 struct intel_engine_cs *ring;
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004860 uint32_t rc6_mask = 0;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004861 int unused;
4862
4863 /* 1a: Software RC state - RC0 */
4864 I915_WRITE(GEN6_RC_STATE, 0);
4865
4866 /* 1c & 1d: Get forcewake during program sequence. Although the driver
4867 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02004868 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004869
4870 /* 2a: Disable RC states. */
4871 I915_WRITE(GEN6_RC_CONTROL, 0);
4872
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004873 /* Initialize rps frequencies */
4874 gen6_init_rps_frequencies(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004875
4876 /* 2b: Program RC6 thresholds.*/
4877 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4878 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4879 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4880 for_each_ring(ring, dev_priv, unused)
4881 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4882 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004883 if (IS_BROADWELL(dev))
4884 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
4885 else
4886 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004887
4888 /* 3: Enable RC6 */
4889 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
4890 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08004891 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07004892 if (IS_BROADWELL(dev))
4893 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4894 GEN7_RC_CTL_TO_MODE |
4895 rc6_mask);
4896 else
4897 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
4898 GEN6_RC_CTL_EI_MODE(1) |
4899 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004900
4901 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07004902 I915_WRITE(GEN6_RPNSWREQ,
4903 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
4904 I915_WRITE(GEN6_RC_VIDEO_FREQ,
4905 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02004906 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
4907 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004908
Daniel Vetter7526ed72014-09-29 15:07:19 +02004909 /* Docs recommend 900MHz, and 300 MHz respectively */
4910 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
4911 dev_priv->rps.max_freq_softlimit << 24 |
4912 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004913
Daniel Vetter7526ed72014-09-29 15:07:19 +02004914 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
4915 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
4916 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
4917 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004918
Daniel Vetter7526ed72014-09-29 15:07:19 +02004919 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004920
4921 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02004922 I915_WRITE(GEN6_RP_CONTROL,
4923 GEN6_RP_MEDIA_TURBO |
4924 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4925 GEN6_RP_MEDIA_IS_GFX |
4926 GEN6_RP_ENABLE |
4927 GEN6_RP_UP_BUSY_AVG |
4928 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004929
Daniel Vetter7526ed72014-09-29 15:07:19 +02004930 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004931
Tom O'Rourkec7f31532014-11-19 14:21:54 -08004932 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00004933 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Daniel Vetter7526ed72014-09-29 15:07:19 +02004934
Mika Kuoppala59bad942015-01-16 11:34:40 +02004935 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07004936}
4937
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004938static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004939{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004940 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004941 struct intel_engine_cs *ring;
Ben Widawskyd060c162014-03-19 18:31:08 -07004942 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004943 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004944 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07004945 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004946
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004947 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004948
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004949 /* Here begins a magic sequence of register writes to enable
4950 * auto-downclocking.
4951 *
4952 * Perhaps there might be some value in exposing these to
4953 * userspace...
4954 */
4955 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004956
4957 /* Clear the DBG now so we don't confuse earlier errors */
4958 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
4959 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
4960 I915_WRITE(GTFIFODBG, gtfifodbg);
4961 }
4962
Mika Kuoppala59bad942015-01-16 11:34:40 +02004963 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004964
Tom O'Rourke93ee2922014-11-19 14:21:52 -08004965 /* Initialize rps frequencies */
4966 gen6_init_rps_frequencies(dev);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004967
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004968 /* disable the counters and set deterministic thresholds */
4969 I915_WRITE(GEN6_RC_CONTROL, 0);
4970
4971 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
4972 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
4973 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
4974 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4975 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4976
Chris Wilsonb4519512012-05-11 14:29:30 +01004977 for_each_ring(ring, dev_priv, i)
4978 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004979
4980 I915_WRITE(GEN6_RC_SLEEP, 0);
4981 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01004982 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07004983 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
4984 else
4985 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08004986 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004987 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
4988
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004989 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004990 rc6_mode = intel_enable_rc6(dev_priv->dev);
4991 if (rc6_mode & INTEL_RC6_ENABLE)
4992 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
4993
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004994 /* We don't use those on Haswell */
4995 if (!IS_HASWELL(dev)) {
4996 if (rc6_mode & INTEL_RC6p_ENABLE)
4997 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004998
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03004999 if (rc6_mode & INTEL_RC6pp_ENABLE)
5000 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
5001 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005002
Ben Widawskydc39fff2013-10-18 12:32:07 -07005003 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005004
5005 I915_WRITE(GEN6_RC_CONTROL,
5006 rc6_mask |
5007 GEN6_RC_CTL_EI_MODE(1) |
5008 GEN6_RC_CTL_HW_ENABLE);
5009
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005010 /* Power down if completely idle for over 50ms */
5011 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005012 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005013
Ben Widawsky42c05262012-09-26 10:34:00 -07005014 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07005015 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07005016 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07005017
5018 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
5019 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
5020 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07005021 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07005022 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07005023 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005024 }
5025
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005026 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Chris Wilsonaed242f2015-03-18 09:48:21 +00005027 gen6_set_rps(dev_priv->dev, dev_priv->rps.idle_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005028
Ben Widawsky31643d52012-09-26 10:34:01 -07005029 rc6vids = 0;
5030 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
5031 if (IS_GEN6(dev) && ret) {
5032 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
5033 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
5034 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
5035 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
5036 rc6vids &= 0xffff00;
5037 rc6vids |= GEN6_ENCODE_RC6_VID(450);
5038 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
5039 if (ret)
5040 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
5041 }
5042
Mika Kuoppala59bad942015-01-16 11:34:40 +02005043 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005044}
5045
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005046static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005047{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005048 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005049 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005050 unsigned int gpu_freq;
5051 unsigned int max_ia_freq, min_ring_freq;
Akash Goel4c8c7742015-06-29 14:50:20 +05305052 unsigned int max_gpu_freq, min_gpu_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005053 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03005054 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005055
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005056 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02005057
Ben Widawskyeda79642013-10-07 17:15:48 -03005058 policy = cpufreq_cpu_get(0);
5059 if (policy) {
5060 max_ia_freq = policy->cpuinfo.max_freq;
5061 cpufreq_cpu_put(policy);
5062 } else {
5063 /*
5064 * Default to measured freq if none found, PCU will ensure we
5065 * don't go over
5066 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005067 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03005068 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005069
5070 /* Convert from kHz to MHz */
5071 max_ia_freq /= 1000;
5072
Ben Widawsky153b4b952013-10-22 22:05:09 -07005073 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07005074 /* convert DDR frequency from units of 266.6MHz to bandwidth */
5075 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005076
Akash Goel4c8c7742015-06-29 14:50:20 +05305077 if (IS_SKYLAKE(dev)) {
5078 /* Convert GT frequency to 50 HZ units */
5079 min_gpu_freq = dev_priv->rps.min_freq / GEN9_FREQ_SCALER;
5080 max_gpu_freq = dev_priv->rps.max_freq / GEN9_FREQ_SCALER;
5081 } else {
5082 min_gpu_freq = dev_priv->rps.min_freq;
5083 max_gpu_freq = dev_priv->rps.max_freq;
5084 }
5085
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005086 /*
5087 * For each potential GPU frequency, load a ring frequency we'd like
5088 * to use for memory access. We do this by specifying the IA frequency
5089 * the PCU should use as a reference to determine the ring frequency.
5090 */
Akash Goel4c8c7742015-06-29 14:50:20 +05305091 for (gpu_freq = max_gpu_freq; gpu_freq >= min_gpu_freq; gpu_freq--) {
5092 int diff = max_gpu_freq - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01005093 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005094
Akash Goel4c8c7742015-06-29 14:50:20 +05305095 if (IS_SKYLAKE(dev)) {
5096 /*
5097 * ring_freq = 2 * GT. ring_freq is in 100MHz units
5098 * No floor required for ring frequency on SKL.
5099 */
5100 ring_freq = gpu_freq;
5101 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawsky46c764d2013-11-02 21:07:49 -07005102 /* max(2 * GT, DDR). NB: GT is 50MHz units */
5103 ring_freq = max(min_ring_freq, gpu_freq);
5104 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07005105 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01005106 ring_freq = max(min_ring_freq, ring_freq);
5107 /* leave ia_freq as the default, chosen by cpufreq */
5108 } else {
5109 /* On older processors, there is no separate ring
5110 * clock domain, so in order to boost the bandwidth
5111 * of the ring, we need to upclock the CPU (ia_freq).
5112 *
5113 * For GPU frequencies less than 750MHz,
5114 * just use the lowest ring freq.
5115 */
5116 if (gpu_freq < min_freq)
5117 ia_freq = 800;
5118 else
5119 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
5120 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
5121 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005122
Ben Widawsky42c05262012-09-26 10:34:00 -07005123 sandybridge_pcode_write(dev_priv,
5124 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01005125 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
5126 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
5127 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005128 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03005129}
5130
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005131void gen6_update_ring_freq(struct drm_device *dev)
5132{
5133 struct drm_i915_private *dev_priv = dev->dev_private;
5134
Akash Goel97d33082015-06-29 14:50:23 +05305135 if (!HAS_CORE_RING_FREQ(dev))
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005136 return;
5137
5138 mutex_lock(&dev_priv->rps.hw_lock);
5139 __gen6_update_ring_freq(dev);
5140 mutex_unlock(&dev_priv->rps.hw_lock);
5141}
5142
Ville Syrjälä03af2042014-06-28 02:03:53 +03005143static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05305144{
Deepak S095acd52015-01-17 11:05:59 +05305145 struct drm_device *dev = dev_priv->dev;
Deepak S2b6b3a02014-05-27 15:59:30 +05305146 u32 val, rp0;
5147
Deepak S095acd52015-01-17 11:05:59 +05305148 if (dev->pdev->revision >= 0x20) {
5149 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
Deepak S2b6b3a02014-05-27 15:59:30 +05305150
Deepak S095acd52015-01-17 11:05:59 +05305151 switch (INTEL_INFO(dev)->eu_total) {
5152 case 8:
5153 /* (2 * 4) config */
5154 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT);
5155 break;
5156 case 12:
5157 /* (2 * 6) config */
5158 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT);
5159 break;
5160 case 16:
5161 /* (2 * 8) config */
5162 default:
5163 /* Setting (2 * 8) Min RP0 for any other combination */
5164 rp0 = (val >> FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT);
5165 break;
5166 }
5167 rp0 = (rp0 & FB_GFX_FREQ_FUSE_MASK);
5168 } else {
5169 /* For pre-production hardware */
5170 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
5171 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
5172 PUNIT_GPU_STATUS_MAX_FREQ_MASK;
5173 }
Deepak S2b6b3a02014-05-27 15:59:30 +05305174 return rp0;
5175}
5176
5177static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5178{
5179 u32 val, rpe;
5180
5181 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
5182 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
5183
5184 return rpe;
5185}
5186
Deepak S7707df42014-07-12 18:46:14 +05305187static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
5188{
Deepak S095acd52015-01-17 11:05:59 +05305189 struct drm_device *dev = dev_priv->dev;
Deepak S7707df42014-07-12 18:46:14 +05305190 u32 val, rp1;
5191
Deepak S095acd52015-01-17 11:05:59 +05305192 if (dev->pdev->revision >= 0x20) {
5193 val = vlv_punit_read(dev_priv, FB_GFX_FMAX_AT_VMAX_FUSE);
5194 rp1 = (val & FB_GFX_FREQ_FUSE_MASK);
5195 } else {
5196 /* For pre-production hardware */
5197 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5198 rp1 = ((val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) &
5199 PUNIT_GPU_STATUS_MAX_FREQ_MASK);
5200 }
Deepak S7707df42014-07-12 18:46:14 +05305201 return rp1;
5202}
5203
Deepak Sf8f2b002014-07-10 13:16:21 +05305204static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
5205{
5206 u32 val, rp1;
5207
5208 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
5209
5210 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
5211
5212 return rp1;
5213}
5214
Ville Syrjälä03af2042014-06-28 02:03:53 +03005215static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005216{
5217 u32 val, rp0;
5218
Jani Nikula64936252013-05-22 15:36:20 +03005219 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005220
5221 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
5222 /* Clamp to max */
5223 rp0 = min_t(u32, rp0, 0xea);
5224
5225 return rp0;
5226}
5227
5228static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
5229{
5230 u32 val, rpe;
5231
Jani Nikula64936252013-05-22 15:36:20 +03005232 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005233 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03005234 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005235 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
5236
5237 return rpe;
5238}
5239
Ville Syrjälä03af2042014-06-28 02:03:53 +03005240static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005241{
Jani Nikula64936252013-05-22 15:36:20 +03005242 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005243}
5244
Imre Deakae484342014-03-31 15:10:44 +03005245/* Check that the pctx buffer wasn't move under us. */
5246static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
5247{
5248 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5249
5250 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
5251 dev_priv->vlv_pctx->stolen->start);
5252}
5253
Deepak S38807742014-05-23 21:00:15 +05305254
5255/* Check that the pcbr address is not empty. */
5256static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
5257{
5258 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
5259
5260 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
5261}
5262
5263static void cherryview_setup_pctx(struct drm_device *dev)
5264{
5265 struct drm_i915_private *dev_priv = dev->dev_private;
5266 unsigned long pctx_paddr, paddr;
5267 struct i915_gtt *gtt = &dev_priv->gtt;
5268 u32 pcbr;
5269 int pctx_size = 32*1024;
5270
5271 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5272
5273 pcbr = I915_READ(VLV_PCBR);
5274 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005275 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
Deepak S38807742014-05-23 21:00:15 +05305276 paddr = (dev_priv->mm.stolen_base +
5277 (gtt->stolen_size - pctx_size));
5278
5279 pctx_paddr = (paddr & (~4095));
5280 I915_WRITE(VLV_PCBR, pctx_paddr);
5281 }
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005282
5283 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Deepak S38807742014-05-23 21:00:15 +05305284}
5285
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005286static void valleyview_setup_pctx(struct drm_device *dev)
5287{
5288 struct drm_i915_private *dev_priv = dev->dev_private;
5289 struct drm_i915_gem_object *pctx;
5290 unsigned long pctx_paddr;
5291 u32 pcbr;
5292 int pctx_size = 24*1024;
5293
Imre Deak17b0c1f2014-02-11 21:39:06 +02005294 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
5295
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005296 pcbr = I915_READ(VLV_PCBR);
5297 if (pcbr) {
5298 /* BIOS set it up already, grab the pre-alloc'd space */
5299 int pcbr_offset;
5300
5301 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
5302 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
5303 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02005304 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005305 pctx_size);
5306 goto out;
5307 }
5308
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005309 DRM_DEBUG_DRIVER("BIOS didn't set up PCBR, fixing up\n");
5310
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005311 /*
5312 * From the Gunit register HAS:
5313 * The Gfx driver is expected to program this register and ensure
5314 * proper allocation within Gfx stolen memory. For example, this
5315 * register should be programmed such than the PCBR range does not
5316 * overlap with other ranges, such as the frame buffer, protected
5317 * memory, or any other relevant ranges.
5318 */
5319 pctx = i915_gem_object_create_stolen(dev, pctx_size);
5320 if (!pctx) {
5321 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
5322 return;
5323 }
5324
5325 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
5326 I915_WRITE(VLV_PCBR, pctx_paddr);
5327
5328out:
Ville Syrjäläce611ef2014-11-07 21:33:46 +02005329 DRM_DEBUG_DRIVER("PCBR: 0x%08x\n", I915_READ(VLV_PCBR));
Jesse Barnesc9cddff2013-05-08 10:45:13 -07005330 dev_priv->vlv_pctx = pctx;
5331}
5332
Imre Deakae484342014-03-31 15:10:44 +03005333static void valleyview_cleanup_pctx(struct drm_device *dev)
5334{
5335 struct drm_i915_private *dev_priv = dev->dev_private;
5336
5337 if (WARN_ON(!dev_priv->vlv_pctx))
5338 return;
5339
5340 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
5341 dev_priv->vlv_pctx = NULL;
5342}
5343
Imre Deak4e805192014-04-14 20:24:41 +03005344static void valleyview_init_gt_powersave(struct drm_device *dev)
5345{
5346 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005347 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03005348
5349 valleyview_setup_pctx(dev);
5350
5351 mutex_lock(&dev_priv->rps.hw_lock);
5352
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005353 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5354 switch ((val >> 6) & 3) {
5355 case 0:
5356 case 1:
5357 dev_priv->mem_freq = 800;
5358 break;
5359 case 2:
5360 dev_priv->mem_freq = 1066;
5361 break;
5362 case 3:
5363 dev_priv->mem_freq = 1333;
5364 break;
5365 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005366 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005367
Imre Deak4e805192014-04-14 20:24:41 +03005368 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
5369 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5370 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005371 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005372 dev_priv->rps.max_freq);
5373
5374 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
5375 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005376 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005377 dev_priv->rps.efficient_freq);
5378
Deepak Sf8f2b002014-07-10 13:16:21 +05305379 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
5380 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005381 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak Sf8f2b002014-07-10 13:16:21 +05305382 dev_priv->rps.rp1_freq);
5383
Imre Deak4e805192014-04-14 20:24:41 +03005384 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
5385 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005386 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Imre Deak4e805192014-04-14 20:24:41 +03005387 dev_priv->rps.min_freq);
5388
Chris Wilsonaed242f2015-03-18 09:48:21 +00005389 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5390
Imre Deak4e805192014-04-14 20:24:41 +03005391 /* Preserve min/max settings in case of re-init */
5392 if (dev_priv->rps.max_freq_softlimit == 0)
5393 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5394
5395 if (dev_priv->rps.min_freq_softlimit == 0)
5396 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5397
5398 mutex_unlock(&dev_priv->rps.hw_lock);
5399}
5400
Deepak S38807742014-05-23 21:00:15 +05305401static void cherryview_init_gt_powersave(struct drm_device *dev)
5402{
Deepak S2b6b3a02014-05-27 15:59:30 +05305403 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005404 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05305405
Deepak S38807742014-05-23 21:00:15 +05305406 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05305407
5408 mutex_lock(&dev_priv->rps.hw_lock);
5409
Ville Syrjäläa5805162015-05-26 20:42:30 +03005410 mutex_lock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005411 val = vlv_cck_read(dev_priv, CCK_FUSE_REG);
Ville Syrjäläa5805162015-05-26 20:42:30 +03005412 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjäläc6e8f392014-11-07 21:33:43 +02005413
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005414 switch ((val >> 2) & 0x7) {
5415 case 0:
5416 case 1:
5417 dev_priv->rps.cz_freq = 200;
5418 dev_priv->mem_freq = 1600;
5419 break;
5420 case 2:
5421 dev_priv->rps.cz_freq = 267;
5422 dev_priv->mem_freq = 1600;
5423 break;
5424 case 3:
5425 dev_priv->rps.cz_freq = 333;
5426 dev_priv->mem_freq = 2000;
5427 break;
5428 case 4:
5429 dev_priv->rps.cz_freq = 320;
5430 dev_priv->mem_freq = 1600;
5431 break;
5432 case 5:
5433 dev_priv->rps.cz_freq = 400;
5434 dev_priv->mem_freq = 1600;
5435 break;
5436 }
Ville Syrjälä80b83b62014-11-10 22:55:14 +02005437 DRM_DEBUG_DRIVER("DDR speed: %d MHz\n", dev_priv->mem_freq);
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03005438
Deepak S2b6b3a02014-05-27 15:59:30 +05305439 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
5440 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
5441 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005442 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305443 dev_priv->rps.max_freq);
5444
5445 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
5446 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005447 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305448 dev_priv->rps.efficient_freq);
5449
Deepak S7707df42014-07-12 18:46:14 +05305450 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
5451 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005452 intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
Deepak S7707df42014-07-12 18:46:14 +05305453 dev_priv->rps.rp1_freq);
5454
Deepak S5b7c91b2015-05-09 18:15:46 +05305455 /* PUnit validated range is only [RPe, RP0] */
5456 dev_priv->rps.min_freq = dev_priv->rps.efficient_freq;
Deepak S2b6b3a02014-05-27 15:59:30 +05305457 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005458 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305459 dev_priv->rps.min_freq);
5460
Ville Syrjälä1c147622014-08-18 14:42:43 +03005461 WARN_ONCE((dev_priv->rps.max_freq |
5462 dev_priv->rps.efficient_freq |
5463 dev_priv->rps.rp1_freq |
5464 dev_priv->rps.min_freq) & 1,
5465 "Odd GPU freq values\n");
5466
Chris Wilsonaed242f2015-03-18 09:48:21 +00005467 dev_priv->rps.idle_freq = dev_priv->rps.min_freq;
5468
Deepak S2b6b3a02014-05-27 15:59:30 +05305469 /* Preserve min/max settings in case of re-init */
5470 if (dev_priv->rps.max_freq_softlimit == 0)
5471 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
5472
5473 if (dev_priv->rps.min_freq_softlimit == 0)
5474 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
5475
5476 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305477}
5478
Imre Deak4e805192014-04-14 20:24:41 +03005479static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
5480{
5481 valleyview_cleanup_pctx(dev);
5482}
5483
Deepak S38807742014-05-23 21:00:15 +05305484static void cherryview_enable_rps(struct drm_device *dev)
5485{
5486 struct drm_i915_private *dev_priv = dev->dev_private;
5487 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05305488 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05305489 int i;
5490
5491 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5492
5493 gtfifodbg = I915_READ(GTFIFODBG);
5494 if (gtfifodbg) {
5495 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5496 gtfifodbg);
5497 I915_WRITE(GTFIFODBG, gtfifodbg);
5498 }
5499
5500 cherryview_check_pctx(dev_priv);
5501
5502 /* 1a & 1b: Get forcewake during program sequence. Although the driver
5503 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Mika Kuoppala59bad942015-01-16 11:34:40 +02005504 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305505
Ville Syrjälä160614a2015-01-19 13:50:47 +02005506 /* Disable RC states. */
5507 I915_WRITE(GEN6_RC_CONTROL, 0);
5508
Deepak S38807742014-05-23 21:00:15 +05305509 /* 2a: Program RC6 thresholds.*/
5510 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
5511 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
5512 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
5513
5514 for_each_ring(ring, dev_priv, i)
5515 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5516 I915_WRITE(GEN6_RC_SLEEP, 0);
5517
Deepak Sf4f71c72015-03-28 15:23:35 +05305518 /* TO threshold set to 500 us ( 0x186 * 1.28 us) */
5519 I915_WRITE(GEN6_RC6_THRESHOLD, 0x186);
Deepak S38807742014-05-23 21:00:15 +05305520
5521 /* allows RC6 residency counter to work */
5522 I915_WRITE(VLV_COUNTER_CONTROL,
5523 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
5524 VLV_MEDIA_RC6_COUNT_EN |
5525 VLV_RENDER_RC6_COUNT_EN));
5526
5527 /* For now we assume BIOS is allocating and populating the PCBR */
5528 pcbr = I915_READ(VLV_PCBR);
5529
Deepak S38807742014-05-23 21:00:15 +05305530 /* 3: Enable RC6 */
5531 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
5532 (pcbr >> VLV_PCBR_ADDR_SHIFT))
Ville Syrjäläaf5a75a2015-01-19 13:50:50 +02005533 rc6_mode = GEN7_RC_CTL_TO_MODE;
Deepak S38807742014-05-23 21:00:15 +05305534
5535 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
5536
Deepak S2b6b3a02014-05-27 15:59:30 +05305537 /* 4 Program defaults and thresholds for RPS*/
Ville Syrjälä3cbdb482015-01-19 13:50:49 +02005538 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Deepak S2b6b3a02014-05-27 15:59:30 +05305539 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5540 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5541 I915_WRITE(GEN6_RP_UP_EI, 66000);
5542 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5543
5544 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5545
5546 /* 5: Enable RPS */
5547 I915_WRITE(GEN6_RP_CONTROL,
5548 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Ville Syrjäläeb973a52015-01-21 19:37:59 +02005549 GEN6_RP_MEDIA_IS_GFX |
Deepak S2b6b3a02014-05-27 15:59:30 +05305550 GEN6_RP_ENABLE |
5551 GEN6_RP_UP_BUSY_AVG |
5552 GEN6_RP_DOWN_IDLE_AVG);
5553
Deepak S3ef62342015-04-29 08:36:24 +05305554 /* Setting Fixed Bias */
5555 val = VLV_OVERRIDE_EN |
5556 VLV_SOC_TDP_EN |
5557 CHV_BIAS_CPU_50_SOC_50;
5558 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5559
Deepak S2b6b3a02014-05-27 15:59:30 +05305560 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
5561
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005562 /* RPS code assumes GPLL is used */
5563 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5564
Jani Nikula742f4912015-09-03 11:16:09 +03005565 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Deepak S2b6b3a02014-05-27 15:59:30 +05305566 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5567
5568 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
5569 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005570 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305571 dev_priv->rps.cur_freq);
5572
5573 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005574 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Deepak S2b6b3a02014-05-27 15:59:30 +05305575 dev_priv->rps.efficient_freq);
5576
5577 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
5578
Mika Kuoppala59bad942015-01-16 11:34:40 +02005579 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Deepak S38807742014-05-23 21:00:15 +05305580}
5581
Jesse Barnes0a073b82013-04-17 15:54:58 -07005582static void valleyview_enable_rps(struct drm_device *dev)
5583{
5584 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005585 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07005586 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005587 int i;
5588
5589 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
5590
Imre Deakae484342014-03-31 15:10:44 +03005591 valleyview_check_pctx(dev_priv);
5592
Jesse Barnes0a073b82013-04-17 15:54:58 -07005593 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07005594 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
5595 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005596 I915_WRITE(GTFIFODBG, gtfifodbg);
5597 }
5598
Deepak Sc8d9a592013-11-23 14:55:42 +05305599 /* If VLV, Forcewake all wells, else re-direct to regular path */
Mika Kuoppala59bad942015-01-16 11:34:40 +02005600 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005601
Ville Syrjälä160614a2015-01-19 13:50:47 +02005602 /* Disable RC states. */
5603 I915_WRITE(GEN6_RC_CONTROL, 0);
5604
Ville Syrjäläcad725f2015-01-19 13:50:48 +02005605 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005606 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
5607 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
5608 I915_WRITE(GEN6_RP_UP_EI, 66000);
5609 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
5610
5611 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
5612
5613 I915_WRITE(GEN6_RP_CONTROL,
5614 GEN6_RP_MEDIA_TURBO |
5615 GEN6_RP_MEDIA_HW_NORMAL_MODE |
5616 GEN6_RP_MEDIA_IS_GFX |
5617 GEN6_RP_ENABLE |
5618 GEN6_RP_UP_BUSY_AVG |
5619 GEN6_RP_DOWN_IDLE_CONT);
5620
5621 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
5622 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
5623 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
5624
5625 for_each_ring(ring, dev_priv, i)
5626 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
5627
Jesse Barnes2f0aa302013-11-15 09:32:11 -08005628 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005629
5630 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07005631 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04005632 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
5633 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07005634 VLV_MEDIA_RC6_COUNT_EN |
5635 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04005636
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005637 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005638 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07005639
5640 intel_print_rc6_info(dev, rc6_mode);
5641
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07005642 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005643
Deepak S3ef62342015-04-29 08:36:24 +05305644 /* Setting Fixed Bias */
5645 val = VLV_OVERRIDE_EN |
5646 VLV_SOC_TDP_EN |
5647 VLV_BIAS_CPU_125_SOC_875;
5648 vlv_punit_write(dev_priv, VLV_TURBO_SOC_OVERRIDE, val);
5649
Jani Nikula64936252013-05-22 15:36:20 +03005650 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005651
Ville Syrjälä8d40c3a2014-11-07 21:33:45 +02005652 /* RPS code assumes GPLL is used */
5653 WARN_ONCE((val & GPLLENABLE) == 0, "GPLL not enabled\n");
5654
Jani Nikula742f4912015-09-03 11:16:09 +03005655 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", yesno(val & GPLLENABLE));
Jesse Barnes0a073b82013-04-17 15:54:58 -07005656 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
5657
Ben Widawskyb39fb292014-03-19 18:31:11 -07005658 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03005659 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005660 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005661 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005662
Ville Syrjälä73008b92013-06-25 19:21:01 +03005663 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005664 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
Ben Widawskyb39fb292014-03-19 18:31:11 -07005665 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005666
Ben Widawskyb39fb292014-03-19 18:31:11 -07005667 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005668
Mika Kuoppala59bad942015-01-16 11:34:40 +02005669 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005670}
5671
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005672static unsigned long intel_pxfreq(u32 vidfreq)
5673{
5674 unsigned long freq;
5675 int div = (vidfreq & 0x3f0000) >> 16;
5676 int post = (vidfreq & 0x3000) >> 12;
5677 int pre = (vidfreq & 0x7);
5678
5679 if (!pre)
5680 return 0;
5681
5682 freq = ((div * 133333) / ((1<<post) * pre));
5683
5684 return freq;
5685}
5686
Daniel Vettereb48eb02012-04-26 23:28:12 +02005687static const struct cparams {
5688 u16 i;
5689 u16 t;
5690 u16 m;
5691 u16 c;
5692} cparams[] = {
5693 { 1, 1333, 301, 28664 },
5694 { 1, 1066, 294, 24460 },
5695 { 1, 800, 294, 25192 },
5696 { 0, 1333, 276, 27605 },
5697 { 0, 1066, 276, 27605 },
5698 { 0, 800, 231, 23784 },
5699};
5700
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005701static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005702{
5703 u64 total_count, diff, ret;
5704 u32 count1, count2, count3, m = 0, c = 0;
5705 unsigned long now = jiffies_to_msecs(jiffies), diff1;
5706 int i;
5707
Daniel Vetter02d71952012-08-09 16:44:54 +02005708 assert_spin_locked(&mchdev_lock);
5709
Daniel Vetter20e4d402012-08-08 23:35:39 +02005710 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005711
5712 /* Prevent division-by-zero if we are asking too fast.
5713 * Also, we don't get interesting results if we are polling
5714 * faster than once in 10ms, so just return the saved value
5715 * in such cases.
5716 */
5717 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02005718 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005719
5720 count1 = I915_READ(DMIEC);
5721 count2 = I915_READ(DDREC);
5722 count3 = I915_READ(CSIEC);
5723
5724 total_count = count1 + count2 + count3;
5725
5726 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02005727 if (total_count < dev_priv->ips.last_count1) {
5728 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005729 diff += total_count;
5730 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005731 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005732 }
5733
5734 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005735 if (cparams[i].i == dev_priv->ips.c_m &&
5736 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02005737 m = cparams[i].m;
5738 c = cparams[i].c;
5739 break;
5740 }
5741 }
5742
5743 diff = div_u64(diff, diff1);
5744 ret = ((m * diff) + c);
5745 ret = div_u64(ret, 10);
5746
Daniel Vetter20e4d402012-08-08 23:35:39 +02005747 dev_priv->ips.last_count1 = total_count;
5748 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005749
Daniel Vetter20e4d402012-08-08 23:35:39 +02005750 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005751
5752 return ret;
5753}
5754
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005755unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
5756{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005757 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005758 unsigned long val;
5759
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005760 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005761 return 0;
5762
5763 spin_lock_irq(&mchdev_lock);
5764
5765 val = __i915_chipset_val(dev_priv);
5766
5767 spin_unlock_irq(&mchdev_lock);
5768
5769 return val;
5770}
5771
Daniel Vettereb48eb02012-04-26 23:28:12 +02005772unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
5773{
5774 unsigned long m, x, b;
5775 u32 tsfs;
5776
5777 tsfs = I915_READ(TSFS);
5778
5779 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
5780 x = I915_READ8(TR1);
5781
5782 b = tsfs & TSFS_INTR_MASK;
5783
5784 return ((m * x) / 127) - b;
5785}
5786
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005787static int _pxvid_to_vd(u8 pxvid)
5788{
5789 if (pxvid == 0)
5790 return 0;
5791
5792 if (pxvid >= 8 && pxvid < 31)
5793 pxvid = 31;
5794
5795 return (pxvid + 2) * 125;
5796}
5797
5798static u32 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005799{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005800 struct drm_device *dev = dev_priv->dev;
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005801 const int vd = _pxvid_to_vd(pxvid);
5802 const int vm = vd - 1125;
5803
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005804 if (INTEL_INFO(dev)->is_mobile)
Mika Kuoppalad972d6e2014-12-01 18:01:05 +02005805 return vm > 0 ? vm : 0;
5806
5807 return vd;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005808}
5809
Daniel Vetter02d71952012-08-09 16:44:54 +02005810static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005811{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005812 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005813 u32 count;
5814
Daniel Vetter02d71952012-08-09 16:44:54 +02005815 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005816
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00005817 now = ktime_get_raw_ns();
5818 diffms = now - dev_priv->ips.last_time2;
5819 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005820
5821 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02005822 if (!diffms)
5823 return;
5824
5825 count = I915_READ(GFXEC);
5826
Daniel Vetter20e4d402012-08-08 23:35:39 +02005827 if (count < dev_priv->ips.last_count2) {
5828 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005829 diff += count;
5830 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02005831 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005832 }
5833
Daniel Vetter20e4d402012-08-08 23:35:39 +02005834 dev_priv->ips.last_count2 = count;
5835 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005836
5837 /* More magic constants... */
5838 diff = diff * 1181;
5839 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02005840 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005841}
5842
Daniel Vetter02d71952012-08-09 16:44:54 +02005843void i915_update_gfx_val(struct drm_i915_private *dev_priv)
5844{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005845 struct drm_device *dev = dev_priv->dev;
5846
5847 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02005848 return;
5849
Daniel Vetter92703882012-08-09 16:46:01 +02005850 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005851
5852 __i915_update_gfx_val(dev_priv);
5853
Daniel Vetter92703882012-08-09 16:46:01 +02005854 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02005855}
5856
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005857static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02005858{
5859 unsigned long t, corr, state1, corr2, state2;
5860 u32 pxvid, ext_v;
5861
Daniel Vetter02d71952012-08-09 16:44:54 +02005862 assert_spin_locked(&mchdev_lock);
5863
Ben Widawskyb39fb292014-03-19 18:31:11 -07005864 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02005865 pxvid = (pxvid >> 24) & 0x7f;
5866 ext_v = pvid_to_extvid(dev_priv, pxvid);
5867
5868 state1 = ext_v;
5869
5870 t = i915_mch_val(dev_priv);
5871
5872 /* Revel in the empirically derived constants */
5873
5874 /* Correction factor in 1/100000 units */
5875 if (t > 80)
5876 corr = ((t * 2349) + 135940);
5877 else if (t >= 50)
5878 corr = ((t * 964) + 29317);
5879 else /* < 50 */
5880 corr = ((t * 301) + 1004);
5881
5882 corr = corr * ((150142 * state1) / 10000 - 78642);
5883 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005884 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005885
5886 state2 = (corr2 * state1) / 10000;
5887 state2 /= 100; /* convert to mW */
5888
Daniel Vetter02d71952012-08-09 16:44:54 +02005889 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005890
Daniel Vetter20e4d402012-08-08 23:35:39 +02005891 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005892}
5893
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005894unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5895{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005896 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005897 unsigned long val;
5898
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005899 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005900 return 0;
5901
5902 spin_lock_irq(&mchdev_lock);
5903
5904 val = __i915_gfx_val(dev_priv);
5905
5906 spin_unlock_irq(&mchdev_lock);
5907
5908 return val;
5909}
5910
Daniel Vettereb48eb02012-04-26 23:28:12 +02005911/**
5912 * i915_read_mch_val - return value for IPS use
5913 *
5914 * Calculate and return a value for the IPS driver to use when deciding whether
5915 * we have thermal and power headroom to increase CPU or GPU power budget.
5916 */
5917unsigned long i915_read_mch_val(void)
5918{
5919 struct drm_i915_private *dev_priv;
5920 unsigned long chipset_val, graphics_val, ret = 0;
5921
Daniel Vetter92703882012-08-09 16:46:01 +02005922 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005923 if (!i915_mch_dev)
5924 goto out_unlock;
5925 dev_priv = i915_mch_dev;
5926
Chris Wilsonf531dcb2012-09-25 10:16:12 +01005927 chipset_val = __i915_chipset_val(dev_priv);
5928 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005929
5930 ret = chipset_val + graphics_val;
5931
5932out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005933 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005934
5935 return ret;
5936}
5937EXPORT_SYMBOL_GPL(i915_read_mch_val);
5938
5939/**
5940 * i915_gpu_raise - raise GPU frequency limit
5941 *
5942 * Raise the limit; IPS indicates we have thermal headroom.
5943 */
5944bool i915_gpu_raise(void)
5945{
5946 struct drm_i915_private *dev_priv;
5947 bool ret = true;
5948
Daniel Vetter92703882012-08-09 16:46:01 +02005949 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005950 if (!i915_mch_dev) {
5951 ret = false;
5952 goto out_unlock;
5953 }
5954 dev_priv = i915_mch_dev;
5955
Daniel Vetter20e4d402012-08-08 23:35:39 +02005956 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5957 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005958
5959out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005960 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005961
5962 return ret;
5963}
5964EXPORT_SYMBOL_GPL(i915_gpu_raise);
5965
5966/**
5967 * i915_gpu_lower - lower GPU frequency limit
5968 *
5969 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5970 * frequency maximum.
5971 */
5972bool i915_gpu_lower(void)
5973{
5974 struct drm_i915_private *dev_priv;
5975 bool ret = true;
5976
Daniel Vetter92703882012-08-09 16:46:01 +02005977 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005978 if (!i915_mch_dev) {
5979 ret = false;
5980 goto out_unlock;
5981 }
5982 dev_priv = i915_mch_dev;
5983
Daniel Vetter20e4d402012-08-08 23:35:39 +02005984 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5985 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005986
5987out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005988 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005989
5990 return ret;
5991}
5992EXPORT_SYMBOL_GPL(i915_gpu_lower);
5993
5994/**
5995 * i915_gpu_busy - indicate GPU business to IPS
5996 *
5997 * Tell the IPS driver whether or not the GPU is busy.
5998 */
5999bool i915_gpu_busy(void)
6000{
6001 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01006002 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006003 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01006004 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006005
Daniel Vetter92703882012-08-09 16:46:01 +02006006 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006007 if (!i915_mch_dev)
6008 goto out_unlock;
6009 dev_priv = i915_mch_dev;
6010
Chris Wilsonf047e392012-07-21 12:31:41 +01006011 for_each_ring(ring, dev_priv, i)
6012 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006013
6014out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006015 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006016
6017 return ret;
6018}
6019EXPORT_SYMBOL_GPL(i915_gpu_busy);
6020
6021/**
6022 * i915_gpu_turbo_disable - disable graphics turbo
6023 *
6024 * Disable graphics turbo by resetting the max frequency and setting the
6025 * current frequency to the default.
6026 */
6027bool i915_gpu_turbo_disable(void)
6028{
6029 struct drm_i915_private *dev_priv;
6030 bool ret = true;
6031
Daniel Vetter92703882012-08-09 16:46:01 +02006032 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006033 if (!i915_mch_dev) {
6034 ret = false;
6035 goto out_unlock;
6036 }
6037 dev_priv = i915_mch_dev;
6038
Daniel Vetter20e4d402012-08-08 23:35:39 +02006039 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02006040
Daniel Vetter20e4d402012-08-08 23:35:39 +02006041 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02006042 ret = false;
6043
6044out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02006045 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006046
6047 return ret;
6048}
6049EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
6050
6051/**
6052 * Tells the intel_ips driver that the i915 driver is now loaded, if
6053 * IPS got loaded first.
6054 *
6055 * This awkward dance is so that neither module has to depend on the
6056 * other in order for IPS to do the appropriate communication of
6057 * GPU turbo limits to i915.
6058 */
6059static void
6060ips_ping_for_i915_load(void)
6061{
6062 void (*link)(void);
6063
6064 link = symbol_get(ips_link_to_i915_driver);
6065 if (link) {
6066 link();
6067 symbol_put(ips_link_to_i915_driver);
6068 }
6069}
6070
6071void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
6072{
Daniel Vetter02d71952012-08-09 16:44:54 +02006073 /* We only register the i915 ips part with intel-ips once everything is
6074 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02006075 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006076 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02006077 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006078
6079 ips_ping_for_i915_load();
6080}
6081
6082void intel_gpu_ips_teardown(void)
6083{
Daniel Vetter92703882012-08-09 16:46:01 +02006084 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006085 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02006086 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02006087}
Deepak S76c3552f2014-01-30 23:08:16 +05306088
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006089static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006090{
6091 struct drm_i915_private *dev_priv = dev->dev_private;
6092 u32 lcfuse;
6093 u8 pxw[16];
6094 int i;
6095
6096 /* Disable to program */
6097 I915_WRITE(ECR, 0);
6098 POSTING_READ(ECR);
6099
6100 /* Program energy weights for various events */
6101 I915_WRITE(SDEW, 0x15040d00);
6102 I915_WRITE(CSIEW0, 0x007f0000);
6103 I915_WRITE(CSIEW1, 0x1e220004);
6104 I915_WRITE(CSIEW2, 0x04000004);
6105
6106 for (i = 0; i < 5; i++)
6107 I915_WRITE(PEW + (i * 4), 0);
6108 for (i = 0; i < 3; i++)
6109 I915_WRITE(DEW + (i * 4), 0);
6110
6111 /* Program P-state weights to account for frequency power adjustment */
6112 for (i = 0; i < 16; i++) {
6113 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
6114 unsigned long freq = intel_pxfreq(pxvidfreq);
6115 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
6116 PXVFREQ_PX_SHIFT;
6117 unsigned long val;
6118
6119 val = vid * vid;
6120 val *= (freq / 1000);
6121 val *= 255;
6122 val /= (127*127*900);
6123 if (val > 0xff)
6124 DRM_ERROR("bad pxval: %ld\n", val);
6125 pxw[i] = val;
6126 }
6127 /* Render standby states get 0 weight */
6128 pxw[14] = 0;
6129 pxw[15] = 0;
6130
6131 for (i = 0; i < 4; i++) {
6132 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
6133 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
6134 I915_WRITE(PXW + (i * 4), val);
6135 }
6136
6137 /* Adjust magic regs to magic values (more experimental results) */
6138 I915_WRITE(OGW0, 0);
6139 I915_WRITE(OGW1, 0);
6140 I915_WRITE(EG0, 0x00007f00);
6141 I915_WRITE(EG1, 0x0000000e);
6142 I915_WRITE(EG2, 0x000e0000);
6143 I915_WRITE(EG3, 0x68000300);
6144 I915_WRITE(EG4, 0x42000000);
6145 I915_WRITE(EG5, 0x00140031);
6146 I915_WRITE(EG6, 0);
6147 I915_WRITE(EG7, 0);
6148
6149 for (i = 0; i < 8; i++)
6150 I915_WRITE(PXWL + (i * 4), 0);
6151
6152 /* Enable PMON + select events */
6153 I915_WRITE(ECR, 0x80000019);
6154
6155 lcfuse = I915_READ(LCFUSE02);
6156
Daniel Vetter20e4d402012-08-08 23:35:39 +02006157 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03006158}
6159
Imre Deakae484342014-03-31 15:10:44 +03006160void intel_init_gt_powersave(struct drm_device *dev)
6161{
Imre Deake6069ca2014-04-18 16:01:02 +03006162 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
6163
Deepak S38807742014-05-23 21:00:15 +05306164 if (IS_CHERRYVIEW(dev))
6165 cherryview_init_gt_powersave(dev);
6166 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006167 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006168}
6169
6170void intel_cleanup_gt_powersave(struct drm_device *dev)
6171{
Deepak S38807742014-05-23 21:00:15 +05306172 if (IS_CHERRYVIEW(dev))
6173 return;
6174 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03006175 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03006176}
6177
Imre Deakdbea3ce2014-12-15 18:59:28 +02006178static void gen6_suspend_rps(struct drm_device *dev)
6179{
6180 struct drm_i915_private *dev_priv = dev->dev_private;
6181
6182 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
6183
Akash Goel4c2a8892015-03-06 11:07:24 +05306184 gen6_disable_rps_interrupts(dev);
Imre Deakdbea3ce2014-12-15 18:59:28 +02006185}
6186
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006187/**
6188 * intel_suspend_gt_powersave - suspend PM work and helper threads
6189 * @dev: drm device
6190 *
6191 * We don't want to disable RC6 or other features here, we just want
6192 * to make sure any work we've queued has finished and won't bother
6193 * us while we're suspended.
6194 */
6195void intel_suspend_gt_powersave(struct drm_device *dev)
6196{
6197 struct drm_i915_private *dev_priv = dev->dev_private;
6198
Imre Deakd4d70aa2014-11-19 15:30:04 +02006199 if (INTEL_INFO(dev)->gen < 6)
6200 return;
6201
Imre Deakdbea3ce2014-12-15 18:59:28 +02006202 gen6_suspend_rps(dev);
Deepak Sb47adc12014-06-20 20:03:02 +05306203
6204 /* Force GPU to min freq during suspend */
6205 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07006206}
6207
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006208void intel_disable_gt_powersave(struct drm_device *dev)
6209{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006210 struct drm_i915_private *dev_priv = dev->dev_private;
6211
Daniel Vetter930ebb42012-06-29 23:32:16 +02006212 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006213 ironlake_disable_drps(dev);
Deepak S38807742014-05-23 21:00:15 +05306214 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02006215 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03006216
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006217 mutex_lock(&dev_priv->rps.hw_lock);
Zhe Wang20e49362014-11-04 17:07:05 +00006218 if (INTEL_INFO(dev)->gen >= 9)
6219 gen9_disable_rps(dev);
6220 else if (IS_CHERRYVIEW(dev))
Deepak S38807742014-05-23 21:00:15 +05306221 cherryview_disable_rps(dev);
6222 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07006223 valleyview_disable_rps(dev);
6224 else
6225 gen6_disable_rps(dev);
Imre Deake5347702014-11-19 15:30:02 +02006226
Chris Wilsonc0951f02013-10-10 21:58:50 +01006227 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006228 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02006229 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006230}
6231
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006232static void intel_gen6_powersave_work(struct work_struct *work)
6233{
6234 struct drm_i915_private *dev_priv =
6235 container_of(work, struct drm_i915_private,
6236 rps.delayed_resume_work.work);
6237 struct drm_device *dev = dev_priv->dev;
6238
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006239 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006240
Akash Goel4c2a8892015-03-06 11:07:24 +05306241 gen6_reset_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006242
Deepak S38807742014-05-23 21:00:15 +05306243 if (IS_CHERRYVIEW(dev)) {
6244 cherryview_enable_rps(dev);
6245 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07006246 valleyview_enable_rps(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006247 } else if (INTEL_INFO(dev)->gen >= 9) {
Jesse Barnesb6fef0e2015-01-16 18:07:25 +00006248 gen9_enable_rc6(dev);
Zhe Wang20e49362014-11-04 17:07:05 +00006249 gen9_enable_rps(dev);
Akash Goelcc017fb42015-06-29 14:50:21 +05306250 if (IS_SKYLAKE(dev))
6251 __gen6_update_ring_freq(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07006252 } else if (IS_BROADWELL(dev)) {
6253 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006254 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006255 } else {
6256 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03006257 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07006258 }
Chris Wilsonaed242f2015-03-18 09:48:21 +00006259
6260 WARN_ON(dev_priv->rps.max_freq < dev_priv->rps.min_freq);
6261 WARN_ON(dev_priv->rps.idle_freq > dev_priv->rps.max_freq);
6262
6263 WARN_ON(dev_priv->rps.efficient_freq < dev_priv->rps.min_freq);
6264 WARN_ON(dev_priv->rps.efficient_freq > dev_priv->rps.max_freq);
6265
Chris Wilsonc0951f02013-10-10 21:58:50 +01006266 dev_priv->rps.enabled = true;
Imre Deak3cc134e2014-11-19 15:30:03 +02006267
Akash Goel4c2a8892015-03-06 11:07:24 +05306268 gen6_enable_rps_interrupts(dev);
Imre Deak3cc134e2014-11-19 15:30:03 +02006269
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006270 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03006271
6272 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006273}
6274
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006275void intel_enable_gt_powersave(struct drm_device *dev)
6276{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006277 struct drm_i915_private *dev_priv = dev->dev_private;
6278
Yu Zhangf61018b2015-02-10 19:05:52 +08006279 /* Powersaving is controlled by the host when inside a VM */
6280 if (intel_vgpu_active(dev))
6281 return;
6282
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006283 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03006284 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006285 ironlake_enable_drps(dev);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006286 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03006287 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05306288 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006289 /*
6290 * PCU communication is slow and this doesn't need to be
6291 * done at any specific time, so do this out of our fast path
6292 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03006293 *
6294 * We depend on the HW RC6 power context save/restore
6295 * mechanism when entering D3 through runtime PM suspend. So
6296 * disable RPM until RPS/RC6 is properly setup. We can only
6297 * get here via the driver load/system resume/runtime resume
6298 * paths, so the _noresume version is enough (and in case of
6299 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07006300 */
Imre Deakc6df39b2014-04-14 20:24:29 +03006301 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
6302 round_jiffies_up_relative(HZ)))
6303 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02006304 }
6305}
6306
Imre Deakc6df39b2014-04-14 20:24:29 +03006307void intel_reset_gt_powersave(struct drm_device *dev)
6308{
6309 struct drm_i915_private *dev_priv = dev->dev_private;
6310
Imre Deakdbea3ce2014-12-15 18:59:28 +02006311 if (INTEL_INFO(dev)->gen < 6)
6312 return;
6313
6314 gen6_suspend_rps(dev);
Imre Deakc6df39b2014-04-14 20:24:29 +03006315 dev_priv->rps.enabled = false;
Imre Deakc6df39b2014-04-14 20:24:29 +03006316}
6317
Daniel Vetter3107bd42012-10-31 22:52:31 +01006318static void ibx_init_clock_gating(struct drm_device *dev)
6319{
6320 struct drm_i915_private *dev_priv = dev->dev_private;
6321
6322 /*
6323 * On Ibex Peak and Cougar Point, we need to disable clock
6324 * gating for the panel power sequencer or it will fail to
6325 * start up when no ports are active.
6326 */
6327 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
6328}
6329
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006330static void g4x_disable_trickle_feed(struct drm_device *dev)
6331{
6332 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006333 enum pipe pipe;
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006334
Damien Lespiau055e3932014-08-18 13:49:10 +01006335 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006336 I915_WRITE(DSPCNTR(pipe),
6337 I915_READ(DSPCNTR(pipe)) |
6338 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjäläb12ce1d2015-05-26 20:27:23 +03006339
6340 I915_WRITE(DSPSURF(pipe), I915_READ(DSPSURF(pipe)));
6341 POSTING_READ(DSPSURF(pipe));
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006342 }
6343}
6344
Ville Syrjälä017636c2013-12-05 15:51:37 +02006345static void ilk_init_lp_watermarks(struct drm_device *dev)
6346{
6347 struct drm_i915_private *dev_priv = dev->dev_private;
6348
6349 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
6350 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
6351 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
6352
6353 /*
6354 * Don't touch WM1S_LP_EN here.
6355 * Doing so could cause underruns.
6356 */
6357}
6358
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006359static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006360{
6361 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006362 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006363
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01006364 /*
6365 * Required for FBC
6366 * WaFbcDisableDpfcClockGating:ilk
6367 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006368 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
6369 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
6370 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006371
6372 I915_WRITE(PCH_3DCGDIS0,
6373 MARIUNIT_CLOCK_GATE_DISABLE |
6374 SVSMUNIT_CLOCK_GATE_DISABLE);
6375 I915_WRITE(PCH_3DCGDIS1,
6376 VFMUNIT_CLOCK_GATE_DISABLE);
6377
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006378 /*
6379 * According to the spec the following bits should be set in
6380 * order to enable memory self-refresh
6381 * The bit 22/21 of 0x42004
6382 * The bit 5 of 0x42020
6383 * The bit 15 of 0x45000
6384 */
6385 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6386 (I915_READ(ILK_DISPLAY_CHICKEN2) |
6387 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006388 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006389 I915_WRITE(DISP_ARB_CTL,
6390 (I915_READ(DISP_ARB_CTL) |
6391 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02006392
6393 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006394
6395 /*
6396 * Based on the document from hardware guys the following bits
6397 * should be set unconditionally in order to enable FBC.
6398 * The bit 22 of 0x42000
6399 * The bit 22 of 0x42004
6400 * The bit 7,8,9 of 0x42020.
6401 */
6402 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01006403 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006404 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6405 I915_READ(ILK_DISPLAY_CHICKEN1) |
6406 ILK_FBCQ_DIS);
6407 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6408 I915_READ(ILK_DISPLAY_CHICKEN2) |
6409 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006410 }
6411
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01006412 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
6413
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006414 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6415 I915_READ(ILK_DISPLAY_CHICKEN2) |
6416 ILK_ELPIN_409_SELECT);
6417 I915_WRITE(_3D_CHICKEN2,
6418 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
6419 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02006420
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006421 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02006422 I915_WRITE(CACHE_MODE_0,
6423 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01006424
Akash Goel4e046322014-04-04 17:14:38 +05306425 /* WaDisable_RenderCache_OperationalFlush:ilk */
6426 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6427
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006428 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03006429
Daniel Vetter3107bd42012-10-31 22:52:31 +01006430 ibx_init_clock_gating(dev);
6431}
6432
6433static void cpt_init_clock_gating(struct drm_device *dev)
6434{
6435 struct drm_i915_private *dev_priv = dev->dev_private;
6436 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006437 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01006438
6439 /*
6440 * On Ibex Peak and Cougar Point, we need to disable clock
6441 * gating for the panel power sequencer or it will fail to
6442 * start up when no ports are active.
6443 */
Jesse Barnescd664072013-10-02 10:34:19 -07006444 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
6445 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
6446 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006447 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
6448 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01006449 /* The below fixes the weird display corruption, a few pixels shifted
6450 * downward, on (only) LVDS of some HP laptops with IVY.
6451 */
Damien Lespiau055e3932014-08-18 13:49:10 +01006452 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006453 val = I915_READ(TRANS_CHICKEN2(pipe));
6454 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
6455 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006456 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006457 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006458 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
6459 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
6460 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03006461 I915_WRITE(TRANS_CHICKEN2(pipe), val);
6462 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01006463 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01006464 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01006465 I915_WRITE(TRANS_CHICKEN1(pipe),
6466 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
6467 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006468}
6469
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006470static void gen6_check_mch_setup(struct drm_device *dev)
6471{
6472 struct drm_i915_private *dev_priv = dev->dev_private;
6473 uint32_t tmp;
6474
6475 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02006476 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
6477 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
6478 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006479}
6480
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006481static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006482{
6483 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01006484 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006485
Damien Lespiau231e54f2012-10-19 17:55:41 +01006486 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006487
6488 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6489 I915_READ(ILK_DISPLAY_CHICKEN2) |
6490 ILK_ELPIN_409_SELECT);
6491
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006492 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01006493 I915_WRITE(_3D_CHICKEN,
6494 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
6495
Akash Goel4e046322014-04-04 17:14:38 +05306496 /* WaDisable_RenderCache_OperationalFlush:snb */
6497 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6498
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006499 /*
6500 * BSpec recoomends 8x4 when MSAA is used,
6501 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006502 *
6503 * Note that PS/WM thread counts depend on the WIZ hashing
6504 * disable bit, which we don't touch here, but it's good
6505 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006506 */
6507 I915_WRITE(GEN6_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006508 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjälä8d85d272014-02-04 21:59:15 +02006509
Ville Syrjälä017636c2013-12-05 15:51:37 +02006510 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006511
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006512 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02006513 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006514
6515 I915_WRITE(GEN6_UCGCTL1,
6516 I915_READ(GEN6_UCGCTL1) |
6517 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
6518 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
6519
6520 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
6521 * gating disable must be set. Failure to set it results in
6522 * flickering pixels due to Z write ordering failures after
6523 * some amount of runtime in the Mesa "fire" demo, and Unigine
6524 * Sanctuary and Tropics, and apparently anything else with
6525 * alpha test or pixel discard.
6526 *
6527 * According to the spec, bit 11 (RCCUNIT) must also be set,
6528 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006529 *
Ville Syrjäläef593182014-01-22 21:32:47 +02006530 * WaDisableRCCUnitClockGating:snb
6531 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006532 */
6533 I915_WRITE(GEN6_UCGCTL2,
6534 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
6535 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
6536
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02006537 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02006538 I915_WRITE(_3D_CHICKEN3,
6539 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006540
6541 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02006542 * Bspec says:
6543 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
6544 * 3DSTATE_SF number of SF output attributes is more than 16."
6545 */
6546 I915_WRITE(_3D_CHICKEN3,
6547 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
6548
6549 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006550 * According to the spec the following bits should be
6551 * set in order to enable memory self-refresh and fbc:
6552 * The bit21 and bit22 of 0x42000
6553 * The bit21 and bit22 of 0x42004
6554 * The bit5 and bit7 of 0x42020
6555 * The bit14 of 0x70180
6556 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01006557 *
6558 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006559 */
6560 I915_WRITE(ILK_DISPLAY_CHICKEN1,
6561 I915_READ(ILK_DISPLAY_CHICKEN1) |
6562 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
6563 I915_WRITE(ILK_DISPLAY_CHICKEN2,
6564 I915_READ(ILK_DISPLAY_CHICKEN2) |
6565 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01006566 I915_WRITE(ILK_DSPCLK_GATE_D,
6567 I915_READ(ILK_DSPCLK_GATE_D) |
6568 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
6569 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006570
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006571 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07006572
Daniel Vetter3107bd42012-10-31 22:52:31 +01006573 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006574
6575 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006576}
6577
6578static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
6579{
6580 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
6581
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006582 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02006583 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02006584 *
6585 * This actually overrides the dispatch
6586 * mode for all thread types.
6587 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006588 reg &= ~GEN7_FF_SCHED_MASK;
6589 reg |= GEN7_FF_TS_SCHED_HW;
6590 reg |= GEN7_FF_VS_SCHED_HW;
6591 reg |= GEN7_FF_DS_SCHED_HW;
6592
6593 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
6594}
6595
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006596static void lpt_init_clock_gating(struct drm_device *dev)
6597{
6598 struct drm_i915_private *dev_priv = dev->dev_private;
6599
6600 /*
6601 * TODO: this bit should only be enabled when really needed, then
6602 * disabled when not needed anymore in order to save power.
6603 */
Ville Syrjäläc2699522015-08-27 23:55:59 +03006604 if (HAS_PCH_LPT_LP(dev))
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006605 I915_WRITE(SOUTH_DSPCLK_GATE_D,
6606 I915_READ(SOUTH_DSPCLK_GATE_D) |
6607 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03006608
6609 /* WADPOClockGatingDisable:hsw */
6610 I915_WRITE(_TRANSA_CHICKEN1,
6611 I915_READ(_TRANSA_CHICKEN1) |
6612 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006613}
6614
Imre Deak7d708ee2013-04-17 14:04:50 +03006615static void lpt_suspend_hw(struct drm_device *dev)
6616{
6617 struct drm_i915_private *dev_priv = dev->dev_private;
6618
Ville Syrjäläc2699522015-08-27 23:55:59 +03006619 if (HAS_PCH_LPT_LP(dev)) {
Imre Deak7d708ee2013-04-17 14:04:50 +03006620 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
6621
6622 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6623 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6624 }
6625}
6626
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006627static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006628{
6629 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00006630 enum pipe pipe;
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006631 uint32_t misccpctl;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006632
Ville Syrjälä7ad0dba2015-05-19 20:32:55 +03006633 ilk_init_lp_watermarks(dev);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006634
Ben Widawskyab57fff2013-12-12 15:28:04 -08006635 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07006636 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006637
Ben Widawskyab57fff2013-12-12 15:28:04 -08006638 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006639 I915_WRITE(CHICKEN_PAR1_1,
6640 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
6641
Ben Widawskyab57fff2013-12-12 15:28:04 -08006642 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01006643 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00006644 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02006645 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006646 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006647 }
Ben Widawsky63801f22013-12-12 17:26:03 -08006648
Ben Widawskyab57fff2013-12-12 15:28:04 -08006649 /* WaVSRefCountFullforceMissDisable:bdw */
6650 /* WaDSRefCountFullforceMissDisable:bdw */
6651 I915_WRITE(GEN7_FF_THREAD_MODE,
6652 I915_READ(GEN7_FF_THREAD_MODE) &
6653 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02006654
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02006655 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6656 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006657
6658 /* WaDisableSDEUnitClockGating:bdw */
6659 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6660 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00006661
Ville Syrjälä4d487cf2015-05-19 20:32:56 +03006662 /*
6663 * WaProgramL3SqcReg1Default:bdw
6664 * WaTempDisableDOPClkGating:bdw
6665 */
6666 misccpctl = I915_READ(GEN7_MISCCPCTL);
6667 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
6668 I915_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
6669 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
6670
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006671 /*
6672 * WaGttCachingOffByDefault:bdw
6673 * GTT cache may not work with big pages, so if those
6674 * are ever enabled GTT cache may need to be disabled.
6675 */
6676 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
6677
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03006678 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07006679}
6680
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006681static void haswell_init_clock_gating(struct drm_device *dev)
6682{
6683 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006684
Ville Syrjälä017636c2013-12-05 15:51:37 +02006685 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006686
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006687 /* L3 caching of data atomics doesn't work -- disable it. */
6688 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
6689 I915_WRITE(HSW_ROW_CHICKEN3,
6690 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
6691
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006692 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006693 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6694 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6695 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6696
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02006697 /* WaVSRefCountFullforceMissDisable:hsw */
6698 I915_WRITE(GEN7_FF_THREAD_MODE,
6699 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006700
Akash Goel4e046322014-04-04 17:14:38 +05306701 /* WaDisable_RenderCache_OperationalFlush:hsw */
6702 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6703
Chia-I Wufe27c602014-01-28 13:29:33 +08006704 /* enable HiZ Raw Stall Optimization */
6705 I915_WRITE(CACHE_MODE_0_GEN7,
6706 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6707
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006708 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006709 I915_WRITE(CACHE_MODE_1,
6710 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006711
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006712 /*
6713 * BSpec recommends 8x4 when MSAA is used,
6714 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006715 *
6716 * Note that PS/WM thread counts depend on the WIZ hashing
6717 * disable bit, which we don't touch here, but it's good
6718 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006719 */
6720 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006721 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa12c4962014-02-04 21:59:20 +02006722
Kenneth Graunke94411592014-12-31 16:23:00 -08006723 /* WaSampleCChickenBitEnable:hsw */
6724 I915_WRITE(HALF_SLICE_CHICKEN3,
6725 _MASKED_BIT_ENABLE(HSW_SAMPLE_C_PERFORMANCE));
6726
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006727 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07006728 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
6729
Paulo Zanoni90a88642013-05-03 17:23:45 -03006730 /* WaRsPkgCStateDisplayPMReq:hsw */
6731 I915_WRITE(CHICKEN_PAR1_1,
6732 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03006733
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006734 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006735}
6736
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006737static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006738{
6739 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07006740 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006741
Ville Syrjälä017636c2013-12-05 15:51:37 +02006742 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006743
Damien Lespiau231e54f2012-10-19 17:55:41 +01006744 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006745
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006746 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05006747 I915_WRITE(_3D_CHICKEN3,
6748 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6749
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006750 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006751 I915_WRITE(IVB_CHICKEN3,
6752 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6753 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6754
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006755 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07006756 if (IS_IVB_GT1(dev))
6757 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
6758 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006759
Akash Goel4e046322014-04-04 17:14:38 +05306760 /* WaDisable_RenderCache_OperationalFlush:ivb */
6761 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6762
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006763 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006764 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
6765 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
6766
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006767 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006768 I915_WRITE(GEN7_L3CNTLREG1,
6769 GEN7_WA_FOR_GEN7_L3_CONTROL);
6770 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07006771 GEN7_WA_L3_CHICKEN_MODE);
6772 if (IS_IVB_GT1(dev))
6773 I915_WRITE(GEN7_ROW_CHICKEN2,
6774 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006775 else {
6776 /* must write both registers */
6777 I915_WRITE(GEN7_ROW_CHICKEN2,
6778 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07006779 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
6780 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02006781 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006782
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006783 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05006784 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6785 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6786
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02006787 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006788 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006789 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006790 */
6791 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02006792 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006793
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006794 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006795 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6796 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6797 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6798
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006799 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006800
6801 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02006802
Chris Wilson22721342014-03-04 09:41:43 +00006803 if (0) { /* causes HiZ corruption on ivb:gt1 */
6804 /* enable HiZ Raw Stall Optimization */
6805 I915_WRITE(CACHE_MODE_0_GEN7,
6806 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
6807 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08006808
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006809 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02006810 I915_WRITE(CACHE_MODE_1,
6811 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07006812
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006813 /*
6814 * BSpec recommends 8x4 when MSAA is used,
6815 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02006816 *
6817 * Note that PS/WM thread counts depend on the WIZ hashing
6818 * disable bit, which we don't touch here, but it's good
6819 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006820 */
6821 I915_WRITE(GEN7_GT_MODE,
Damien Lespiau98533252014-12-08 17:33:51 +00006822 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02006823
Ben Widawsky20848222012-05-04 18:58:59 -07006824 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
6825 snpcr &= ~GEN6_MBC_SNPCR_MASK;
6826 snpcr |= GEN6_MBC_SNPCR_MED;
6827 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01006828
Ben Widawskyab5c6082013-04-05 13:12:41 -07006829 if (!HAS_PCH_NOP(dev))
6830 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01006831
6832 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006833}
6834
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006835static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
6836{
6837 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
6838
6839 /*
6840 * Disable trickle feed and enable pnd deadline calculation
6841 */
6842 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
6843 I915_WRITE(CBR1_VLV, 0);
6844}
6845
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006846static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006847{
6848 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006849
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006850 vlv_init_display_clock_gating(dev_priv);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006851
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006852 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05006853 I915_WRITE(_3D_CHICKEN3,
6854 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
6855
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006856 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006857 I915_WRITE(IVB_CHICKEN3,
6858 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
6859 CHICKEN3_DGMG_DONE_FIX_DISABLE);
6860
Ville Syrjäläfad7d362014-01-22 21:32:39 +02006861 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006862 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07006863 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08006864 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
6865 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07006866
Akash Goel4e046322014-04-04 17:14:38 +05306867 /* WaDisable_RenderCache_OperationalFlush:vlv */
6868 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6869
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006870 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05006871 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
6872 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
6873
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006874 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07006875 I915_WRITE(GEN7_ROW_CHICKEN2,
6876 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
6877
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006878 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006879 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
6880 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
6881 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
6882
Ville Syrjälä46680e02014-01-22 21:33:01 +02006883 gen7_setup_fixed_func_scheduler(dev_priv);
6884
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006885 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07006886 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006887 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07006888 */
6889 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02006890 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07006891
Akash Goelc98f5062014-03-24 23:00:07 +05306892 /* WaDisableL3Bank2xClockGate:vlv
6893 * Disabling L3 clock gating- MMIO 940c[25] = 1
6894 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
6895 I915_WRITE(GEN7_UCGCTL4,
6896 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07006897
Ville Syrjäläafd58e72014-01-22 21:33:03 +02006898 /*
6899 * BSpec says this must be set, even though
6900 * WaDisable4x2SubspanOptimization isn't listed for VLV.
6901 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02006902 I915_WRITE(CACHE_MODE_1,
6903 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07006904
6905 /*
Ville Syrjäläda2518f2015-01-21 19:38:01 +02006906 * BSpec recommends 8x4 when MSAA is used,
6907 * however in practice 16x4 seems fastest.
6908 *
6909 * Note that PS/WM thread counts depend on the WIZ hashing
6910 * disable bit, which we don't touch here, but it's good
6911 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
6912 */
6913 I915_WRITE(GEN7_GT_MODE,
6914 _MASKED_FIELD(GEN6_WIZ_HASHING_MASK, GEN6_WIZ_HASHING_16x4));
6915
6916 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02006917 * WaIncreaseL3CreditsForVLVB0:vlv
6918 * This is the hardware default actually.
6919 */
6920 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
6921
6922 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01006923 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07006924 * Disable clock gating on th GCFG unit to prevent a delay
6925 * in the reporting of vblank events.
6926 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02006927 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006928}
6929
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006930static void cherryview_init_clock_gating(struct drm_device *dev)
6931{
6932 struct drm_i915_private *dev_priv = dev->dev_private;
6933
Ville Syrjäläc6beb132015-03-05 21:19:48 +02006934 vlv_init_display_clock_gating(dev_priv);
Ville Syrjälädd811e72014-04-09 13:28:33 +03006935
Ville Syrjälä232ce332014-04-09 13:28:35 +03006936 /* WaVSRefCountFullforceMissDisable:chv */
6937 /* WaDSRefCountFullforceMissDisable:chv */
6938 I915_WRITE(GEN7_FF_THREAD_MODE,
6939 I915_READ(GEN7_FF_THREAD_MODE) &
6940 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006941
6942 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6943 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6944 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006945
6946 /* WaDisableCSUnitClockGating:chv */
6947 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6948 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006949
6950 /* WaDisableSDEUnitClockGating:chv */
6951 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6952 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä6d50b062015-05-19 20:32:57 +03006953
6954 /*
6955 * GTT cache may not work with big pages, so if those
6956 * are ever enabled GTT cache may need to be disabled.
6957 */
6958 I915_WRITE(HSW_GTT_CACHE_EN, GTT_CACHE_EN_ALL);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006959}
6960
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006961static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006962{
6963 struct drm_i915_private *dev_priv = dev->dev_private;
6964 uint32_t dspclk_gate;
6965
6966 I915_WRITE(RENCLK_GATE_D1, 0);
6967 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6968 GS_UNIT_CLOCK_GATE_DISABLE |
6969 CL_UNIT_CLOCK_GATE_DISABLE);
6970 I915_WRITE(RAMCLK_GATE_D, 0);
6971 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6972 OVRUNIT_CLOCK_GATE_DISABLE |
6973 OVCUNIT_CLOCK_GATE_DISABLE;
6974 if (IS_GM45(dev))
6975 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6976 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006977
6978 /* WaDisableRenderCachePipelinedFlush */
6979 I915_WRITE(CACHE_MODE_0,
6980 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006981
Akash Goel4e046322014-04-04 17:14:38 +05306982 /* WaDisable_RenderCache_OperationalFlush:g4x */
6983 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6984
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006985 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006986}
6987
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006988static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006989{
6990 struct drm_i915_private *dev_priv = dev->dev_private;
6991
6992 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6993 I915_WRITE(RENCLK_GATE_D2, 0);
6994 I915_WRITE(DSPCLK_GATE_D, 0);
6995 I915_WRITE(RAMCLK_GATE_D, 0);
6996 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006997 I915_WRITE(MI_ARB_STATE,
6998 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306999
7000 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7001 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007002}
7003
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007004static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007005{
7006 struct drm_i915_private *dev_priv = dev->dev_private;
7007
7008 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7009 I965_RCC_CLOCK_GATE_DISABLE |
7010 I965_RCPB_CLOCK_GATE_DISABLE |
7011 I965_ISC_CLOCK_GATE_DISABLE |
7012 I965_FBC_CLOCK_GATE_DISABLE);
7013 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03007014 I915_WRITE(MI_ARB_STATE,
7015 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05307016
7017 /* WaDisable_RenderCache_OperationalFlush:gen4 */
7018 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007019}
7020
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007021static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007022{
7023 struct drm_i915_private *dev_priv = dev->dev_private;
7024 u32 dstate = I915_READ(D_STATE);
7025
7026 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7027 DSTATE_DOT_CLOCK_GATING;
7028 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01007029
7030 if (IS_PINEVIEW(dev))
7031 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02007032
7033 /* IIR "flip pending" means done if this bit is set */
7034 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02007035
7036 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02007037 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02007038
7039 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
7040 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007041
7042 I915_WRITE(MI_ARB_STATE,
7043 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007044}
7045
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007046static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007047{
7048 struct drm_i915_private *dev_priv = dev->dev_private;
7049
7050 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02007051
7052 /* interrupts should cause a wake up from C3 */
7053 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
7054 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03007055
7056 I915_WRITE(MEM_MODE,
7057 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007058}
7059
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007060static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007061{
7062 struct drm_i915_private *dev_priv = dev->dev_private;
7063
7064 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03007065
7066 I915_WRITE(MEM_MODE,
7067 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
7068 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007069}
7070
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007071void intel_init_clock_gating(struct drm_device *dev)
7072{
7073 struct drm_i915_private *dev_priv = dev->dev_private;
7074
Damien Lespiauc57e3552015-02-09 19:33:05 +00007075 if (dev_priv->display.init_clock_gating)
7076 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03007077}
7078
Imre Deak7d708ee2013-04-17 14:04:50 +03007079void intel_suspend_hw(struct drm_device *dev)
7080{
7081 if (HAS_PCH_LPT(dev))
7082 lpt_suspend_hw(dev);
7083}
7084
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007085/* Set up chip specific power management-related functions */
7086void intel_init_pm(struct drm_device *dev)
7087{
7088 struct drm_i915_private *dev_priv = dev->dev_private;
7089
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02007090 intel_fbc_init(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007091
Daniel Vetterc921aba2012-04-26 23:28:17 +02007092 /* For cxsr */
7093 if (IS_PINEVIEW(dev))
7094 i915_pineview_get_mem_freq(dev);
7095 else if (IS_GEN5(dev))
7096 i915_ironlake_get_mem_freq(dev);
7097
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007098 /* For FIFO watermark updates */
Damien Lespiauf5ed50c2014-11-13 17:51:52 +00007099 if (INTEL_INFO(dev)->gen >= 9) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00007100 skl_setup_wm_latency(dev);
7101
Imre Deaka82abe42015-03-27 14:00:04 +02007102 if (IS_BROXTON(dev))
7103 dev_priv->display.init_clock_gating =
7104 bxt_init_clock_gating;
7105 else if (IS_SKYLAKE(dev))
7106 dev_priv->display.init_clock_gating =
7107 skl_init_clock_gating;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00007108 dev_priv->display.update_wm = skl_update_wm;
7109 dev_priv->display.update_sprite_wm = skl_update_sprite_wm;
Damien Lespiauc83155a2014-03-28 00:18:35 +05307110 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00007111 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03007112
Ville Syrjäläbd602542014-01-07 16:14:10 +02007113 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
7114 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
7115 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
7116 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
7117 dev_priv->display.update_wm = ilk_update_wm;
7118 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
7119 } else {
7120 DRM_DEBUG_KMS("Failed to read display plane latency. "
7121 "Disable CxSR\n");
7122 }
7123
7124 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007125 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007126 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007127 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007128 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007129 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007130 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03007131 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02007132 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03007133 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007134 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03007135 vlv_setup_wm_latency(dev);
7136
7137 dev_priv->display.update_wm = vlv_update_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03007138 dev_priv->display.init_clock_gating =
7139 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007140 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä26e1fe42015-06-24 22:00:06 +03007141 vlv_setup_wm_latency(dev);
7142
7143 dev_priv->display.update_wm = vlv_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007144 dev_priv->display.init_clock_gating =
7145 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007146 } else if (IS_PINEVIEW(dev)) {
7147 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
7148 dev_priv->is_ddr3,
7149 dev_priv->fsb_freq,
7150 dev_priv->mem_freq)) {
7151 DRM_INFO("failed to find known CxSR latency "
7152 "(found ddr%s fsb freq %d, mem freq %d), "
7153 "disabling CxSR\n",
7154 (dev_priv->is_ddr3 == 1) ? "3" : "2",
7155 dev_priv->fsb_freq, dev_priv->mem_freq);
7156 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03007157 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007158 dev_priv->display.update_wm = NULL;
7159 } else
7160 dev_priv->display.update_wm = pineview_update_wm;
7161 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7162 } else if (IS_G4X(dev)) {
7163 dev_priv->display.update_wm = g4x_update_wm;
7164 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7165 } else if (IS_GEN4(dev)) {
7166 dev_priv->display.update_wm = i965_update_wm;
7167 if (IS_CRESTLINE(dev))
7168 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7169 else if (IS_BROADWATER(dev))
7170 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7171 } else if (IS_GEN3(dev)) {
7172 dev_priv->display.update_wm = i9xx_update_wm;
7173 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
7174 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007175 } else if (IS_GEN2(dev)) {
7176 if (INTEL_INFO(dev)->num_pipes == 1) {
7177 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007178 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007179 } else {
7180 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007181 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02007182 }
7183
7184 if (IS_I85X(dev) || IS_I865G(dev))
7185 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7186 else
7187 dev_priv->display.init_clock_gating = i830_init_clock_gating;
7188 } else {
7189 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03007190 }
7191}
7192
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007193int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007194{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007195 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007196
7197 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7198 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
7199 return -EAGAIN;
7200 }
7201
7202 I915_WRITE(GEN6_PCODE_DATA, *val);
Damien Lespiaudddab342014-11-13 17:51:50 +00007203 I915_WRITE(GEN6_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07007204 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7205
7206 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7207 500)) {
7208 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
7209 return -ETIMEDOUT;
7210 }
7211
7212 *val = I915_READ(GEN6_PCODE_DATA);
7213 I915_WRITE(GEN6_PCODE_DATA, 0);
7214
7215 return 0;
7216}
7217
Tom O'Rourke151a49d2014-11-13 18:50:10 -08007218int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val)
Ben Widawsky42c05262012-09-26 10:34:00 -07007219{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07007220 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07007221
7222 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
7223 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
7224 return -EAGAIN;
7225 }
7226
7227 I915_WRITE(GEN6_PCODE_DATA, val);
7228 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
7229
7230 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7231 500)) {
7232 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
7233 return -ETIMEDOUT;
7234 }
7235
7236 I915_WRITE(GEN6_PCODE_DATA, 0);
7237
7238 return 0;
7239}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07007240
Ville Syrjälädd06f882014-11-10 22:55:12 +02007241static int vlv_gpu_freq_div(unsigned int czclk_freq)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007242{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007243 switch (czclk_freq) {
7244 case 200:
7245 return 10;
7246 case 267:
7247 return 12;
7248 case 320:
7249 case 333:
Ville Syrjälädd06f882014-11-10 22:55:12 +02007250 return 16;
Ville Syrjäläab3fb152014-11-10 22:55:15 +02007251 case 400:
7252 return 20;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007253 default:
7254 return -1;
7255 }
Ville Syrjälädd06f882014-11-10 22:55:12 +02007256}
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007257
Ville Syrjälädd06f882014-11-10 22:55:12 +02007258static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
7259{
7260 int div, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
7261
7262 div = vlv_gpu_freq_div(czclk_freq);
7263 if (div < 0)
7264 return div;
7265
7266 return DIV_ROUND_CLOSEST(czclk_freq * (val + 6 - 0xbd), div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007267}
7268
Fengguang Wub55dd642014-07-12 11:21:39 +02007269static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007270{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007271 int mul, czclk_freq = DIV_ROUND_CLOSEST(dev_priv->mem_freq, 4);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007272
Ville Syrjälädd06f882014-11-10 22:55:12 +02007273 mul = vlv_gpu_freq_div(czclk_freq);
7274 if (mul < 0)
7275 return mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007276
Ville Syrjälädd06f882014-11-10 22:55:12 +02007277 return DIV_ROUND_CLOSEST(mul * val, czclk_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07007278}
7279
Fengguang Wub55dd642014-07-12 11:21:39 +02007280static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307281{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007282 int div, czclk_freq = dev_priv->rps.cz_freq;
Deepak S22b1b2f2014-07-12 14:54:33 +05307283
Ville Syrjälädd06f882014-11-10 22:55:12 +02007284 div = vlv_gpu_freq_div(czclk_freq) / 2;
7285 if (div < 0)
7286 return div;
Deepak S22b1b2f2014-07-12 14:54:33 +05307287
Ville Syrjälädd06f882014-11-10 22:55:12 +02007288 return DIV_ROUND_CLOSEST(czclk_freq * val, 2 * div) / 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307289}
7290
Fengguang Wub55dd642014-07-12 11:21:39 +02007291static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05307292{
Ville Syrjälädd06f882014-11-10 22:55:12 +02007293 int mul, czclk_freq = dev_priv->rps.cz_freq;
Deepak S22b1b2f2014-07-12 14:54:33 +05307294
Ville Syrjälädd06f882014-11-10 22:55:12 +02007295 mul = vlv_gpu_freq_div(czclk_freq) / 2;
7296 if (mul < 0)
7297 return mul;
Deepak S22b1b2f2014-07-12 14:54:33 +05307298
Ville Syrjälä1c147622014-08-18 14:42:43 +03007299 /* CHV needs even values */
Ville Syrjälädd06f882014-11-10 22:55:12 +02007300 return DIV_ROUND_CLOSEST(val * 2 * mul, czclk_freq) * 2;
Deepak S22b1b2f2014-07-12 14:54:33 +05307301}
7302
Ville Syrjälä616bc822015-01-23 21:04:25 +02007303int intel_gpu_freq(struct drm_i915_private *dev_priv, int val)
7304{
Akash Goel80b6dda2015-03-06 11:07:15 +05307305 if (IS_GEN9(dev_priv->dev))
7306 return (val * GT_FREQUENCY_MULTIPLIER) / GEN9_FREQ_SCALER;
7307 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007308 return chv_gpu_freq(dev_priv, val);
7309 else if (IS_VALLEYVIEW(dev_priv->dev))
7310 return byt_gpu_freq(dev_priv, val);
7311 else
7312 return val * GT_FREQUENCY_MULTIPLIER;
7313}
7314
Ville Syrjälä616bc822015-01-23 21:04:25 +02007315int intel_freq_opcode(struct drm_i915_private *dev_priv, int val)
7316{
Akash Goel80b6dda2015-03-06 11:07:15 +05307317 if (IS_GEN9(dev_priv->dev))
7318 return (val * GEN9_FREQ_SCALER) / GT_FREQUENCY_MULTIPLIER;
7319 else if (IS_CHERRYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007320 return chv_freq_opcode(dev_priv, val);
Deepak S22b1b2f2014-07-12 14:54:33 +05307321 else if (IS_VALLEYVIEW(dev_priv->dev))
Ville Syrjälä616bc822015-01-23 21:04:25 +02007322 return byt_freq_opcode(dev_priv, val);
7323 else
7324 return val / GT_FREQUENCY_MULTIPLIER;
Deepak S22b1b2f2014-07-12 14:54:33 +05307325}
7326
Chris Wilson6ad790c2015-04-07 16:20:31 +01007327struct request_boost {
7328 struct work_struct work;
Daniel Vettereed29a52015-05-21 14:21:25 +02007329 struct drm_i915_gem_request *req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007330};
7331
7332static void __intel_rps_boost_work(struct work_struct *work)
7333{
7334 struct request_boost *boost = container_of(work, struct request_boost, work);
Chris Wilsone61b9952015-04-27 13:41:24 +01007335 struct drm_i915_gem_request *req = boost->req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007336
Chris Wilsone61b9952015-04-27 13:41:24 +01007337 if (!i915_gem_request_completed(req, true))
7338 gen6_rps_boost(to_i915(req->ring->dev), NULL,
7339 req->emitted_jiffies);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007340
Chris Wilsone61b9952015-04-27 13:41:24 +01007341 i915_gem_request_unreference__unlocked(req);
Chris Wilson6ad790c2015-04-07 16:20:31 +01007342 kfree(boost);
7343}
7344
7345void intel_queue_rps_boost_for_request(struct drm_device *dev,
Daniel Vettereed29a52015-05-21 14:21:25 +02007346 struct drm_i915_gem_request *req)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007347{
7348 struct request_boost *boost;
7349
Daniel Vettereed29a52015-05-21 14:21:25 +02007350 if (req == NULL || INTEL_INFO(dev)->gen < 6)
Chris Wilson6ad790c2015-04-07 16:20:31 +01007351 return;
7352
Chris Wilsone61b9952015-04-27 13:41:24 +01007353 if (i915_gem_request_completed(req, true))
7354 return;
7355
Chris Wilson6ad790c2015-04-07 16:20:31 +01007356 boost = kmalloc(sizeof(*boost), GFP_ATOMIC);
7357 if (boost == NULL)
7358 return;
7359
Daniel Vettereed29a52015-05-21 14:21:25 +02007360 i915_gem_request_reference(req);
7361 boost->req = req;
Chris Wilson6ad790c2015-04-07 16:20:31 +01007362
7363 INIT_WORK(&boost->work, __intel_rps_boost_work);
7364 queue_work(to_i915(dev)->wq, &boost->work);
7365}
7366
Daniel Vetterf742a552013-12-06 10:17:53 +01007367void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01007368{
7369 struct drm_i915_private *dev_priv = dev->dev_private;
7370
Daniel Vetterf742a552013-12-06 10:17:53 +01007371 mutex_init(&dev_priv->rps.hw_lock);
Chris Wilson8d3afd72015-05-21 21:01:47 +01007372 spin_lock_init(&dev_priv->rps.client_lock);
Daniel Vetterf742a552013-12-06 10:17:53 +01007373
Chris Wilson907b28c2013-07-19 20:36:52 +01007374 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
7375 intel_gen6_powersave_work);
Chris Wilson1854d5c2015-04-07 16:20:32 +01007376 INIT_LIST_HEAD(&dev_priv->rps.clients);
Chris Wilson2e1b8732015-04-27 13:41:22 +01007377 INIT_LIST_HEAD(&dev_priv->rps.semaphores.link);
7378 INIT_LIST_HEAD(&dev_priv->rps.mmioflips.link);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03007379
Paulo Zanoni33688d92014-03-07 20:08:19 -03007380 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01007381}