blob: efc44de3c7d77b3bd6194e04aebda0419f9e7335 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_IB_H
34#define MLX5_IB_H
35
36#include <linux/kernel.h>
37#include <linux/sched.h>
38#include <rdma/ib_verbs.h>
39#include <rdma/ib_smi.h>
40#include <linux/mlx5/driver.h>
41#include <linux/mlx5/cq.h>
42#include <linux/mlx5/qp.h>
43#include <linux/mlx5/srq.h>
44#include <linux/types.h>
majd@mellanox.com146d2f12016-01-14 19:13:02 +020045#include <linux/mlx5/transobj.h>
Matan Barakd2370e02016-02-29 18:05:30 +020046#include <rdma/ib_user_verbs.h>
Leon Romanovsky3085e292016-09-22 17:31:11 +030047#include <rdma/mlx5-abi.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048
49#define mlx5_ib_dbg(dev, format, arg...) \
50pr_debug("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
51 __LINE__, current->pid, ##arg)
52
53#define mlx5_ib_err(dev, format, arg...) \
54pr_err("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
55 __LINE__, current->pid, ##arg)
56
57#define mlx5_ib_warn(dev, format, arg...) \
58pr_warn("%s:%s:%d:(pid %d): " format, (dev)->ib_dev.name, __func__, \
59 __LINE__, current->pid, ##arg)
60
Matan Barakb368d7c2015-12-15 20:30:12 +020061#define field_avail(type, fld, sz) (offsetof(type, fld) + \
62 sizeof(((type *)0)->fld) <= (sz))
Haggai Abramovskycfb5e082016-01-14 19:12:57 +020063#define MLX5_IB_DEFAULT_UIDX 0xffffff
64#define MLX5_USER_ASSIGNED_UIDX_MASK __mlx5_mask(qpc, user_index)
Matan Barakb368d7c2015-12-15 20:30:12 +020065
Majd Dibbiny762f8992016-10-27 16:36:47 +030066#define MLX5_MKEY_PAGE_SHIFT_MASK __mlx5_mask(mkc, log_page_size)
67
Eli Cohene126ba92013-07-07 17:25:49 +030068enum {
69 MLX5_IB_MMAP_CMD_SHIFT = 8,
70 MLX5_IB_MMAP_CMD_MASK = 0xff,
71};
72
73enum mlx5_ib_mmap_cmd {
74 MLX5_IB_MMAP_REGULAR_PAGE = 0,
Matan Barakd69e3bc2015-12-15 20:30:13 +020075 MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES = 1,
Guy Levi37aa5c32016-04-27 16:49:50 +030076 MLX5_IB_MMAP_WC_PAGE = 2,
77 MLX5_IB_MMAP_NC_PAGE = 3,
Matan Barakd69e3bc2015-12-15 20:30:13 +020078 /* 5 is chosen in order to be compatible with old versions of libmlx5 */
79 MLX5_IB_MMAP_CORE_CLOCK = 5,
Eli Cohene126ba92013-07-07 17:25:49 +030080};
81
82enum {
83 MLX5_RES_SCAT_DATA32_CQE = 0x1,
84 MLX5_RES_SCAT_DATA64_CQE = 0x2,
85 MLX5_REQ_SCAT_DATA32_CQE = 0x11,
86 MLX5_REQ_SCAT_DATA64_CQE = 0x22,
87};
88
89enum mlx5_ib_latency_class {
90 MLX5_IB_LATENCY_CLASS_LOW,
91 MLX5_IB_LATENCY_CLASS_MEDIUM,
92 MLX5_IB_LATENCY_CLASS_HIGH,
Eli Cohene126ba92013-07-07 17:25:49 +030093};
94
95enum mlx5_ib_mad_ifc_flags {
96 MLX5_MAD_IFC_IGNORE_MKEY = 1,
97 MLX5_MAD_IFC_IGNORE_BKEY = 2,
98 MLX5_MAD_IFC_NET_VIEW = 4,
99};
100
Leon Romanovsky051f2632015-12-20 12:16:11 +0200101enum {
Eli Cohen2f5ff262017-01-03 23:55:21 +0200102 MLX5_CROSS_CHANNEL_BFREG = 0,
Leon Romanovsky051f2632015-12-20 12:16:11 +0200103};
104
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200105enum {
106 MLX5_CQE_VERSION_V0,
107 MLX5_CQE_VERSION_V1,
108};
109
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300110struct mlx5_ib_vma_private_data {
111 struct list_head list;
112 struct vm_area_struct *vma;
113};
114
Eli Cohene126ba92013-07-07 17:25:49 +0300115struct mlx5_ib_ucontext {
116 struct ib_ucontext ibucontext;
117 struct list_head db_page_list;
118
119 /* protect doorbell record alloc/free
120 */
121 struct mutex db_page_mutex;
Eli Cohen2f5ff262017-01-03 23:55:21 +0200122 struct mlx5_bfreg_info bfregi;
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200123 u8 cqe_version;
majd@mellanox.com146d2f12016-01-14 19:13:02 +0200124 /* Transport Domain number */
125 u32 tdn;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +0300126 struct list_head vma_private_list;
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200127
128 unsigned long upd_xlt_page;
129 /* protect ODP/KSM */
130 struct mutex upd_xlt_page_mutex;
Eli Cohenb037c292017-01-03 23:55:26 +0200131 u64 lib_caps;
Eli Cohene126ba92013-07-07 17:25:49 +0300132};
133
134static inline struct mlx5_ib_ucontext *to_mucontext(struct ib_ucontext *ibucontext)
135{
136 return container_of(ibucontext, struct mlx5_ib_ucontext, ibucontext);
137}
138
139struct mlx5_ib_pd {
140 struct ib_pd ibpd;
141 u32 pdn;
Eli Cohene126ba92013-07-07 17:25:49 +0300142};
143
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200144#define MLX5_IB_FLOW_MCAST_PRIO (MLX5_BY_PASS_NUM_PRIOS - 1)
Maor Gottlieb35d190112016-03-07 18:51:47 +0200145#define MLX5_IB_FLOW_LAST_PRIO (MLX5_BY_PASS_NUM_REGULAR_PRIOS - 1)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200146#if (MLX5_IB_FLOW_LAST_PRIO <= 0)
147#error "Invalid number of bypass priorities"
148#endif
149#define MLX5_IB_FLOW_LEFTOVERS_PRIO (MLX5_IB_FLOW_MCAST_PRIO + 1)
150
151#define MLX5_IB_NUM_FLOW_FT (MLX5_IB_FLOW_LEFTOVERS_PRIO + 1)
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300152#define MLX5_IB_NUM_SNIFFER_FTS 2
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200153struct mlx5_ib_flow_prio {
154 struct mlx5_flow_table *flow_table;
155 unsigned int refcount;
156};
157
158struct mlx5_ib_flow_handler {
159 struct list_head list;
160 struct ib_flow ibflow;
Maor Gottlieb5497adc2016-08-28 14:16:31 +0300161 struct mlx5_ib_flow_prio *prio;
Mark Bloch74491de2016-08-31 11:24:25 +0000162 struct mlx5_flow_handle *rule;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200163};
164
165struct mlx5_ib_flow_db {
166 struct mlx5_ib_flow_prio prios[MLX5_IB_NUM_FLOW_FT];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +0300167 struct mlx5_ib_flow_prio sniffer[MLX5_IB_NUM_SNIFFER_FTS];
Aviv Heller9ef9c642016-09-18 20:48:01 +0300168 struct mlx5_flow_table *lag_demux_ft;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200169 /* Protect flow steering bypass flow tables
170 * when add/del flow rules.
171 * only single add/removal of flow steering rule could be done
172 * simultaneously.
173 */
174 struct mutex lock;
175};
176
Eli Cohene126ba92013-07-07 17:25:49 +0300177/* Use macros here so that don't have to duplicate
178 * enum ib_send_flags and enum ib_qp_type for low-level driver
179 */
180
Artemy Kovalyov31616252017-01-02 11:37:42 +0200181#define MLX5_IB_SEND_UMR_ENABLE_MR (IB_SEND_RESERVED_START << 0)
182#define MLX5_IB_SEND_UMR_DISABLE_MR (IB_SEND_RESERVED_START << 1)
183#define MLX5_IB_SEND_UMR_FAIL_IF_FREE (IB_SEND_RESERVED_START << 2)
184#define MLX5_IB_SEND_UMR_UPDATE_XLT (IB_SEND_RESERVED_START << 3)
185#define MLX5_IB_SEND_UMR_UPDATE_TRANSLATION (IB_SEND_RESERVED_START << 4)
186#define MLX5_IB_SEND_UMR_UPDATE_PD_ACCESS IB_SEND_RESERVED_END
Noa Osherovich56e11d62016-02-29 16:46:51 +0200187
Eli Cohene126ba92013-07-07 17:25:49 +0300188#define MLX5_IB_QPT_REG_UMR IB_QPT_RESERVED1
Haggai Erand16e91d2016-02-29 15:45:05 +0200189/*
190 * IB_QPT_GSI creates the software wrapper around GSI, and MLX5_IB_QPT_HW_GSI
191 * creates the actual hardware QP.
192 */
193#define MLX5_IB_QPT_HW_GSI IB_QPT_RESERVED2
Eli Cohene126ba92013-07-07 17:25:49 +0300194#define MLX5_IB_WR_UMR IB_WR_RESERVED1
195
Artemy Kovalyov31616252017-01-02 11:37:42 +0200196#define MLX5_IB_UMR_OCTOWORD 16
197#define MLX5_IB_UMR_XLT_ALIGNMENT 64
198
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200199#define MLX5_IB_UPD_XLT_ZAP BIT(0)
200#define MLX5_IB_UPD_XLT_ENABLE BIT(1)
201#define MLX5_IB_UPD_XLT_ATOMIC BIT(2)
202#define MLX5_IB_UPD_XLT_ADDR BIT(3)
203#define MLX5_IB_UPD_XLT_PD BIT(4)
204#define MLX5_IB_UPD_XLT_ACCESS BIT(5)
205
Haggai Eranb11a4f92016-02-29 15:45:03 +0200206/* Private QP creation flags to be passed in ib_qp_init_attr.create_flags.
207 *
208 * These flags are intended for internal use by the mlx5_ib driver, and they
209 * rely on the range reserved for that use in the ib_qp_create_flags enum.
210 */
211
212/* Create a UD QP whose source QP number is 1 */
213static inline enum ib_qp_create_flags mlx5_ib_create_qp_sqpn_qp1(void)
214{
215 return IB_QP_CREATE_RESERVED_START;
216}
217
Eli Cohene126ba92013-07-07 17:25:49 +0300218struct wr_list {
219 u16 opcode;
220 u16 next;
221};
222
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200223enum mlx5_ib_rq_flags {
224 MLX5_IB_RQ_CVLAN_STRIPPING = 1 << 0,
225};
226
Eli Cohene126ba92013-07-07 17:25:49 +0300227struct mlx5_ib_wq {
228 u64 *wrid;
229 u32 *wr_data;
230 struct wr_list *w_list;
231 unsigned *wqe_head;
232 u16 unsig_count;
233
234 /* serialize post to the work queue
235 */
236 spinlock_t lock;
237 int wqe_cnt;
238 int max_post;
239 int max_gs;
240 int offset;
241 int wqe_shift;
242 unsigned head;
243 unsigned tail;
244 u16 cur_post;
245 u16 last_poll;
246 void *qend;
247};
248
Yishai Hadas79b20a62016-05-23 15:20:50 +0300249struct mlx5_ib_rwq {
250 struct ib_wq ibwq;
Yishai Hadas350d0e42016-08-28 14:58:18 +0300251 struct mlx5_core_qp core_qp;
Yishai Hadas79b20a62016-05-23 15:20:50 +0300252 u32 rq_num_pas;
253 u32 log_rq_stride;
254 u32 log_rq_size;
255 u32 rq_page_offset;
256 u32 log_page_size;
257 struct ib_umem *umem;
258 size_t buf_size;
259 unsigned int page_shift;
260 int create_type;
261 struct mlx5_db db;
262 u32 user_index;
263 u32 wqe_count;
264 u32 wqe_shift;
265 int wq_sig;
266};
267
Eli Cohene126ba92013-07-07 17:25:49 +0300268enum {
269 MLX5_QP_USER,
270 MLX5_QP_KERNEL,
271 MLX5_QP_EMPTY
272};
273
Yishai Hadas79b20a62016-05-23 15:20:50 +0300274enum {
275 MLX5_WQ_USER,
276 MLX5_WQ_KERNEL
277};
278
Yishai Hadasc5f90922016-05-23 15:20:53 +0300279struct mlx5_ib_rwq_ind_table {
280 struct ib_rwq_ind_table ib_rwq_ind_tbl;
281 u32 rqtn;
282};
283
majd@mellanox.com19098df2016-01-14 19:13:03 +0200284struct mlx5_ib_ubuffer {
285 struct ib_umem *umem;
286 int buf_size;
287 u64 buf_addr;
288};
289
290struct mlx5_ib_qp_base {
291 struct mlx5_ib_qp *container_mibqp;
292 struct mlx5_core_qp mqp;
293 struct mlx5_ib_ubuffer ubuffer;
294};
295
296struct mlx5_ib_qp_trans {
297 struct mlx5_ib_qp_base base;
298 u16 xrcdn;
299 u8 alt_port;
300 u8 atomic_rd_en;
301 u8 resp_depth;
302};
303
Yishai Hadas28d61372016-05-23 15:20:56 +0300304struct mlx5_ib_rss_qp {
305 u32 tirn;
306};
307
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200308struct mlx5_ib_rq {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200309 struct mlx5_ib_qp_base base;
310 struct mlx5_ib_wq *rq;
311 struct mlx5_ib_ubuffer ubuffer;
312 struct mlx5_db *doorbell;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200313 u32 tirn;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200314 u8 state;
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200315 u32 flags;
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200316};
317
318struct mlx5_ib_sq {
319 struct mlx5_ib_qp_base base;
320 struct mlx5_ib_wq *sq;
321 struct mlx5_ib_ubuffer ubuffer;
322 struct mlx5_db *doorbell;
323 u32 tisn;
324 u8 state;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200325};
326
327struct mlx5_ib_raw_packet_qp {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200328 struct mlx5_ib_sq sq;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200329 struct mlx5_ib_rq rq;
330};
331
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200332struct mlx5_bf {
333 int buf_size;
334 unsigned long offset;
335 struct mlx5_sq_bfreg *bfreg;
336};
337
Eli Cohene126ba92013-07-07 17:25:49 +0300338struct mlx5_ib_qp {
339 struct ib_qp ibqp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200340 union {
majd@mellanox.com0fb2ed62016-01-14 19:13:04 +0200341 struct mlx5_ib_qp_trans trans_qp;
342 struct mlx5_ib_raw_packet_qp raw_packet_qp;
Yishai Hadas28d61372016-05-23 15:20:56 +0300343 struct mlx5_ib_rss_qp rss_qp;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200344 };
Eli Cohene126ba92013-07-07 17:25:49 +0300345 struct mlx5_buf buf;
346
347 struct mlx5_db db;
348 struct mlx5_ib_wq rq;
349
Eli Cohene126ba92013-07-07 17:25:49 +0300350 u8 sq_signal_bits;
351 u8 fm_cache;
Eli Cohene126ba92013-07-07 17:25:49 +0300352 struct mlx5_ib_wq sq;
353
Eli Cohene126ba92013-07-07 17:25:49 +0300354 /* serialize qp state modifications
355 */
356 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300357 u32 flags;
358 u8 port;
Eli Cohene126ba92013-07-07 17:25:49 +0300359 u8 state;
Eli Cohene126ba92013-07-07 17:25:49 +0300360 int wq_sig;
361 int scat_cqe;
362 int max_inline_data;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200363 struct mlx5_bf bf;
Eli Cohene126ba92013-07-07 17:25:49 +0300364 int has_rq;
365
366 /* only for user space QPs. For kernel
367 * we have it from the bf object
368 */
Eli Cohen2f5ff262017-01-03 23:55:21 +0200369 int bfregn;
Eli Cohene126ba92013-07-07 17:25:49 +0300370
371 int create_type;
Sagi Grimberge1e66cc2014-02-23 14:19:07 +0200372
373 /* Store signature errors */
374 bool signature_en;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200375
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300376 struct list_head qps_list;
377 struct list_head cq_recv_list;
378 struct list_head cq_send_list;
Bodong Wang7d29f342016-12-01 13:43:16 +0200379 u32 rate_limit;
Eli Cohene126ba92013-07-07 17:25:49 +0300380};
381
382struct mlx5_ib_cq_buf {
383 struct mlx5_buf buf;
384 struct ib_umem *umem;
385 int cqe_size;
Eli Cohenbde51582014-01-14 17:45:18 +0200386 int nent;
Eli Cohene126ba92013-07-07 17:25:49 +0300387};
388
389enum mlx5_ib_qp_flags {
Erez Shitritf0313962016-02-21 16:27:17 +0200390 MLX5_IB_QP_LSO = IB_QP_CREATE_IPOIB_UD_LSO,
391 MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK = IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK,
392 MLX5_IB_QP_CROSS_CHANNEL = IB_QP_CREATE_CROSS_CHANNEL,
393 MLX5_IB_QP_MANAGED_SEND = IB_QP_CREATE_MANAGED_SEND,
394 MLX5_IB_QP_MANAGED_RECV = IB_QP_CREATE_MANAGED_RECV,
395 MLX5_IB_QP_SIGNATURE_HANDLING = 1 << 5,
Haggai Eranb11a4f92016-02-29 15:45:03 +0200396 /* QP uses 1 as its source QP number */
397 MLX5_IB_QP_SQPN_QP1 = 1 << 6,
Majd Dibbiny358e42e2016-04-17 17:19:37 +0300398 MLX5_IB_QP_CAP_SCATTER_FCS = 1 << 7,
Yishai Hadasd9f88e52016-08-28 10:58:37 +0300399 MLX5_IB_QP_RSS = 1 << 8,
Noa Osheroviche4cc4fa2017-01-18 15:40:03 +0200400 MLX5_IB_QP_CVLAN_STRIPPING = 1 << 9,
Eli Cohene126ba92013-07-07 17:25:49 +0300401};
402
Haggai Eran968e78d2014-12-11 17:04:11 +0200403struct mlx5_umr_wr {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100404 struct ib_send_wr wr;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200405 u64 virt_addr;
406 u64 offset;
Haggai Eran968e78d2014-12-11 17:04:11 +0200407 struct ib_pd *pd;
408 unsigned int page_shift;
Artemy Kovalyov31616252017-01-02 11:37:42 +0200409 unsigned int xlt_size;
Maor Gottliebb216af42016-11-27 15:18:22 +0200410 u64 length;
Haggai Eran968e78d2014-12-11 17:04:11 +0200411 int access_flags;
412 u32 mkey;
413};
414
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100415static inline struct mlx5_umr_wr *umr_wr(struct ib_send_wr *wr)
416{
417 return container_of(wr, struct mlx5_umr_wr, wr);
418}
419
Eli Cohene126ba92013-07-07 17:25:49 +0300420struct mlx5_shared_mr_info {
421 int mr_id;
422 struct ib_umem *umem;
423};
424
425struct mlx5_ib_cq {
426 struct ib_cq ibcq;
427 struct mlx5_core_cq mcq;
428 struct mlx5_ib_cq_buf buf;
429 struct mlx5_db db;
430
431 /* serialize access to the CQ
432 */
433 spinlock_t lock;
434
435 /* protect resize cq
436 */
437 struct mutex resize_mutex;
Eli Cohenbde51582014-01-14 17:45:18 +0200438 struct mlx5_ib_cq_buf *resize_buf;
Eli Cohene126ba92013-07-07 17:25:49 +0300439 struct ib_umem *resize_umem;
440 int cqe_size;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300441 struct list_head list_send_qp;
442 struct list_head list_recv_qp;
Leon Romanovsky051f2632015-12-20 12:16:11 +0200443 u32 create_flags;
Haggai Eran25361e02016-02-29 15:45:08 +0200444 struct list_head wc_list;
445 enum ib_cq_notify_flags notify_flags;
446 struct work_struct notify_work;
447};
448
449struct mlx5_ib_wc {
450 struct ib_wc wc;
451 struct list_head list;
Eli Cohene126ba92013-07-07 17:25:49 +0300452};
453
454struct mlx5_ib_srq {
455 struct ib_srq ibsrq;
456 struct mlx5_core_srq msrq;
457 struct mlx5_buf buf;
458 struct mlx5_db db;
459 u64 *wrid;
460 /* protect SRQ hanlding
461 */
462 spinlock_t lock;
463 int head;
464 int tail;
465 u16 wqe_ctr;
466 struct ib_umem *umem;
467 /* serialize arming a SRQ
468 */
469 struct mutex mutex;
470 int wq_sig;
471};
472
473struct mlx5_ib_xrcd {
474 struct ib_xrcd ibxrcd;
475 u32 xrcdn;
476};
477
Haggai Erancc149f752014-12-11 17:04:21 +0200478enum mlx5_ib_mtt_access_flags {
479 MLX5_IB_MTT_READ = (1 << 0),
480 MLX5_IB_MTT_WRITE = (1 << 1),
481};
482
483#define MLX5_IB_MTT_PRESENT (MLX5_IB_MTT_READ | MLX5_IB_MTT_WRITE)
484
Eli Cohene126ba92013-07-07 17:25:49 +0300485struct mlx5_ib_mr {
486 struct ib_mr ibmr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300487 void *descs;
488 dma_addr_t desc_map;
489 int ndescs;
490 int max_descs;
491 int desc_size;
Sagi Grimbergb005d312016-02-29 19:07:33 +0200492 int access_mode;
Matan Baraka606b0f2016-02-29 18:05:28 +0200493 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300494 struct ib_umem *umem;
495 struct mlx5_shared_mr_info *smr_info;
496 struct list_head list;
497 int order;
498 int umred;
Eli Cohene126ba92013-07-07 17:25:49 +0300499 int npages;
Eli Cohen746b5582013-10-23 09:53:14 +0300500 struct mlx5_ib_dev *dev;
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300501 u32 out[MLX5_ST_SZ_DW(create_mkey_out)];
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200502 struct mlx5_core_sig_ctx *sig;
Haggai Eranb4cfe442014-12-11 17:04:26 +0200503 int live;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +0300504 void *descs_alloc;
Noa Osherovich56e11d62016-02-29 16:46:51 +0200505 int access_flags; /* Needed for rereg MR */
Eli Cohene126ba92013-07-07 17:25:49 +0300506};
507
Matan Barakd2370e02016-02-29 18:05:30 +0200508struct mlx5_ib_mw {
509 struct ib_mw ibmw;
510 struct mlx5_core_mkey mmkey;
Eli Cohene126ba92013-07-07 17:25:49 +0300511};
512
Shachar Raindela74d2412014-05-22 14:50:12 +0300513struct mlx5_ib_umr_context {
Christoph Hellwigadd08d72016-03-03 09:38:22 +0100514 struct ib_cqe cqe;
Shachar Raindela74d2412014-05-22 14:50:12 +0300515 enum ib_wc_status status;
516 struct completion done;
517};
518
Eli Cohene126ba92013-07-07 17:25:49 +0300519struct umr_common {
520 struct ib_pd *pd;
521 struct ib_cq *cq;
522 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300523 /* control access to UMR QP
524 */
525 struct semaphore sem;
526};
527
528enum {
529 MLX5_FMR_INVALID,
530 MLX5_FMR_VALID,
531 MLX5_FMR_BUSY,
532};
533
Eli Cohene126ba92013-07-07 17:25:49 +0300534struct mlx5_cache_ent {
535 struct list_head head;
536 /* sync access to the cahce entry
537 */
538 spinlock_t lock;
539
540
541 struct dentry *dir;
542 char name[4];
543 u32 order;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200544 u32 xlt;
545 u32 access_mode;
546 u32 page;
547
Eli Cohene126ba92013-07-07 17:25:49 +0300548 u32 size;
549 u32 cur;
550 u32 miss;
551 u32 limit;
552
553 struct dentry *fsize;
554 struct dentry *fcur;
555 struct dentry *fmiss;
556 struct dentry *flimit;
557
558 struct mlx5_ib_dev *dev;
559 struct work_struct work;
560 struct delayed_work dwork;
Eli Cohen746b5582013-10-23 09:53:14 +0300561 int pending;
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200562 struct completion compl;
Eli Cohene126ba92013-07-07 17:25:49 +0300563};
564
565struct mlx5_mr_cache {
566 struct workqueue_struct *wq;
567 struct mlx5_cache_ent ent[MAX_MR_CACHE_ENTRIES];
568 int stopped;
569 struct dentry *root;
570 unsigned long last_add;
571};
572
Haggai Erand16e91d2016-02-29 15:45:05 +0200573struct mlx5_ib_gsi_qp;
574
575struct mlx5_ib_port_resources {
Haggai Eran7722f472016-02-29 15:45:07 +0200576 struct mlx5_ib_resources *devr;
Haggai Erand16e91d2016-02-29 15:45:05 +0200577 struct mlx5_ib_gsi_qp *gsi;
Haggai Eran7722f472016-02-29 15:45:07 +0200578 struct work_struct pkey_change_work;
Haggai Erand16e91d2016-02-29 15:45:05 +0200579};
580
Eli Cohene126ba92013-07-07 17:25:49 +0300581struct mlx5_ib_resources {
582 struct ib_cq *c0;
583 struct ib_xrcd *x0;
584 struct ib_xrcd *x1;
585 struct ib_pd *p0;
586 struct ib_srq *s0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +0300587 struct ib_srq *s1;
Haggai Erand16e91d2016-02-29 15:45:05 +0200588 struct mlx5_ib_port_resources ports[2];
589 /* Protects changes to the port resources */
590 struct mutex mutex;
Eli Cohene126ba92013-07-07 17:25:49 +0300591};
592
Kamal Heib7c16f472017-01-18 15:25:09 +0200593struct mlx5_ib_q_counters {
594 const char **names;
595 size_t *offsets;
596 u32 num_counters;
597 u16 set_id;
598};
599
Mark Bloch0837e862016-06-17 15:10:55 +0300600struct mlx5_ib_port {
Kamal Heib7c16f472017-01-18 15:25:09 +0200601 struct mlx5_ib_q_counters q_cnts;
Mark Bloch0837e862016-06-17 15:10:55 +0300602};
603
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200604struct mlx5_roce {
605 /* Protect mlx5_ib_get_netdev from invoking dev_hold() with a NULL
606 * netdev pointer
607 */
608 rwlock_t netdev_lock;
609 struct net_device *netdev;
610 struct notifier_block nb;
Aviv Heller13eab212016-09-18 20:48:04 +0300611 atomic_t next_port;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200612};
613
Eli Cohene126ba92013-07-07 17:25:49 +0300614struct mlx5_ib_dev {
615 struct ib_device ib_dev;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300616 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200617 struct mlx5_roce roce;
Eli Cohene126ba92013-07-07 17:25:49 +0300618 int num_ports;
Eli Cohene126ba92013-07-07 17:25:49 +0300619 /* serialize update of capability mask
620 */
621 struct mutex cap_mask_mutex;
622 bool ib_active;
623 struct umr_common umrc;
624 /* sync used page count stats
625 */
Eli Cohene126ba92013-07-07 17:25:49 +0300626 struct mlx5_ib_resources devr;
627 struct mlx5_mr_cache cache;
Eli Cohen746b5582013-10-23 09:53:14 +0300628 struct timer_list delay_timer;
Moshe Lazer6bc1a652016-10-27 16:36:42 +0300629 /* Prevents soft lock on massive reg MRs */
630 struct mutex slow_path_mutex;
Eli Cohen746b5582013-10-23 09:53:14 +0300631 int fill_delay;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200632#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
633 struct ib_odp_caps odp_caps;
Artemy Kovalyovc438fde2017-01-02 11:37:43 +0200634 u64 odp_max_size;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200635 /*
636 * Sleepable RCU that prevents destruction of MRs while they are still
637 * being used by a page fault handler.
638 */
639 struct srcu_struct mr_srcu;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200640#endif
Maor Gottlieb038d2ef2016-01-11 10:26:07 +0200641 struct mlx5_ib_flow_db flow_db;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +0300642 /* protect resources needed as part of reset flow */
643 spinlock_t reset_flow_resource_lock;
644 struct list_head qp_list;
Mark Bloch0837e862016-06-17 15:10:55 +0300645 /* Array with num_ports elements */
646 struct mlx5_ib_port *port;
Eli Cohen5fe9dec2017-01-03 23:55:25 +0200647 struct mlx5_sq_bfreg bfreg;
648 struct mlx5_sq_bfreg fp_bfreg;
Eli Cohene126ba92013-07-07 17:25:49 +0300649};
650
651static inline struct mlx5_ib_cq *to_mibcq(struct mlx5_core_cq *mcq)
652{
653 return container_of(mcq, struct mlx5_ib_cq, mcq);
654}
655
656static inline struct mlx5_ib_xrcd *to_mxrcd(struct ib_xrcd *ibxrcd)
657{
658 return container_of(ibxrcd, struct mlx5_ib_xrcd, ibxrcd);
659}
660
661static inline struct mlx5_ib_dev *to_mdev(struct ib_device *ibdev)
662{
663 return container_of(ibdev, struct mlx5_ib_dev, ib_dev);
664}
665
Eli Cohene126ba92013-07-07 17:25:49 +0300666static inline struct mlx5_ib_cq *to_mcq(struct ib_cq *ibcq)
667{
668 return container_of(ibcq, struct mlx5_ib_cq, ibcq);
669}
670
671static inline struct mlx5_ib_qp *to_mibqp(struct mlx5_core_qp *mqp)
672{
majd@mellanox.com19098df2016-01-14 19:13:03 +0200673 return container_of(mqp, struct mlx5_ib_qp_base, mqp)->container_mibqp;
Eli Cohene126ba92013-07-07 17:25:49 +0300674}
675
Yishai Hadas350d0e42016-08-28 14:58:18 +0300676static inline struct mlx5_ib_rwq *to_mibrwq(struct mlx5_core_qp *core_qp)
677{
678 return container_of(core_qp, struct mlx5_ib_rwq, core_qp);
679}
680
Matan Baraka606b0f2016-02-29 18:05:28 +0200681static inline struct mlx5_ib_mr *to_mibmr(struct mlx5_core_mkey *mmkey)
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200682{
Matan Baraka606b0f2016-02-29 18:05:28 +0200683 return container_of(mmkey, struct mlx5_ib_mr, mmkey);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200684}
685
Eli Cohene126ba92013-07-07 17:25:49 +0300686static inline struct mlx5_ib_pd *to_mpd(struct ib_pd *ibpd)
687{
688 return container_of(ibpd, struct mlx5_ib_pd, ibpd);
689}
690
691static inline struct mlx5_ib_srq *to_msrq(struct ib_srq *ibsrq)
692{
693 return container_of(ibsrq, struct mlx5_ib_srq, ibsrq);
694}
695
696static inline struct mlx5_ib_qp *to_mqp(struct ib_qp *ibqp)
697{
698 return container_of(ibqp, struct mlx5_ib_qp, ibqp);
699}
700
Yishai Hadas79b20a62016-05-23 15:20:50 +0300701static inline struct mlx5_ib_rwq *to_mrwq(struct ib_wq *ibwq)
702{
703 return container_of(ibwq, struct mlx5_ib_rwq, ibwq);
704}
705
Yishai Hadasc5f90922016-05-23 15:20:53 +0300706static inline struct mlx5_ib_rwq_ind_table *to_mrwq_ind_table(struct ib_rwq_ind_table *ib_rwq_ind_tbl)
707{
708 return container_of(ib_rwq_ind_tbl, struct mlx5_ib_rwq_ind_table, ib_rwq_ind_tbl);
709}
710
Eli Cohene126ba92013-07-07 17:25:49 +0300711static inline struct mlx5_ib_srq *to_mibsrq(struct mlx5_core_srq *msrq)
712{
713 return container_of(msrq, struct mlx5_ib_srq, msrq);
714}
715
716static inline struct mlx5_ib_mr *to_mmr(struct ib_mr *ibmr)
717{
718 return container_of(ibmr, struct mlx5_ib_mr, ibmr);
719}
720
Matan Barakd2370e02016-02-29 18:05:30 +0200721static inline struct mlx5_ib_mw *to_mmw(struct ib_mw *ibmw)
722{
723 return container_of(ibmw, struct mlx5_ib_mw, ibmw);
724}
725
Eli Cohene126ba92013-07-07 17:25:49 +0300726struct mlx5_ib_ah {
727 struct ib_ah ibah;
728 struct mlx5_av av;
729};
730
731static inline struct mlx5_ib_ah *to_mah(struct ib_ah *ibah)
732{
733 return container_of(ibah, struct mlx5_ib_ah, ibah);
734}
735
Eli Cohene126ba92013-07-07 17:25:49 +0300736int mlx5_ib_db_map_user(struct mlx5_ib_ucontext *context, unsigned long virt,
737 struct mlx5_db *db);
738void mlx5_ib_db_unmap_user(struct mlx5_ib_ucontext *context, struct mlx5_db *db);
739void __mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
740void mlx5_ib_cq_clean(struct mlx5_ib_cq *cq, u32 qpn, struct mlx5_ib_srq *srq);
741void mlx5_ib_free_srq_wqe(struct mlx5_ib_srq *srq, int wqe_index);
742int mlx5_MAD_IFC(struct mlx5_ib_dev *dev, int ignore_mkey, int ignore_bkey,
Ira Weinya97e2d82015-05-31 17:15:30 -0400743 u8 port, const struct ib_wc *in_wc, const struct ib_grh *in_grh,
744 const void *in_mad, void *response_mad);
Moni Shoua477864c2016-11-23 08:23:24 +0200745struct ib_ah *mlx5_ib_create_ah(struct ib_pd *pd, struct ib_ah_attr *ah_attr,
746 struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300747int mlx5_ib_query_ah(struct ib_ah *ibah, struct ib_ah_attr *ah_attr);
748int mlx5_ib_destroy_ah(struct ib_ah *ah);
749struct ib_srq *mlx5_ib_create_srq(struct ib_pd *pd,
750 struct ib_srq_init_attr *init_attr,
751 struct ib_udata *udata);
752int mlx5_ib_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
753 enum ib_srq_attr_mask attr_mask, struct ib_udata *udata);
754int mlx5_ib_query_srq(struct ib_srq *ibsrq, struct ib_srq_attr *srq_attr);
755int mlx5_ib_destroy_srq(struct ib_srq *srq);
756int mlx5_ib_post_srq_recv(struct ib_srq *ibsrq, struct ib_recv_wr *wr,
757 struct ib_recv_wr **bad_wr);
758struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
759 struct ib_qp_init_attr *init_attr,
760 struct ib_udata *udata);
761int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
762 int attr_mask, struct ib_udata *udata);
763int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
764 struct ib_qp_init_attr *qp_init_attr);
765int mlx5_ib_destroy_qp(struct ib_qp *qp);
766int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
767 struct ib_send_wr **bad_wr);
768int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
769 struct ib_recv_wr **bad_wr);
770void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n);
Haggai Eranc1395a22014-12-11 17:04:14 +0200771int mlx5_ib_read_user_wqe(struct mlx5_ib_qp *qp, int send, int wqe_index,
majd@mellanox.com19098df2016-01-14 19:13:03 +0200772 void *buffer, u32 length,
773 struct mlx5_ib_qp_base *base);
Matan Barakbcf4c1e2015-06-11 16:35:20 +0300774struct ib_cq *mlx5_ib_create_cq(struct ib_device *ibdev,
775 const struct ib_cq_init_attr *attr,
776 struct ib_ucontext *context,
Eli Cohene126ba92013-07-07 17:25:49 +0300777 struct ib_udata *udata);
778int mlx5_ib_destroy_cq(struct ib_cq *cq);
779int mlx5_ib_poll_cq(struct ib_cq *ibcq, int num_entries, struct ib_wc *wc);
780int mlx5_ib_arm_cq(struct ib_cq *ibcq, enum ib_cq_notify_flags flags);
781int mlx5_ib_modify_cq(struct ib_cq *cq, u16 cq_count, u16 cq_period);
782int mlx5_ib_resize_cq(struct ib_cq *ibcq, int entries, struct ib_udata *udata);
783struct ib_mr *mlx5_ib_get_dma_mr(struct ib_pd *pd, int acc);
784struct ib_mr *mlx5_ib_reg_user_mr(struct ib_pd *pd, u64 start, u64 length,
785 u64 virt_addr, int access_flags,
786 struct ib_udata *udata);
Matan Barakd2370e02016-02-29 18:05:30 +0200787struct ib_mw *mlx5_ib_alloc_mw(struct ib_pd *pd, enum ib_mw_type type,
788 struct ib_udata *udata);
789int mlx5_ib_dealloc_mw(struct ib_mw *mw);
Artemy Kovalyov7d0cc6e2017-01-02 11:37:44 +0200790int mlx5_ib_update_xlt(struct mlx5_ib_mr *mr, u64 idx, int npages,
791 int page_shift, int flags);
Noa Osherovich56e11d62016-02-29 16:46:51 +0200792int mlx5_ib_rereg_user_mr(struct ib_mr *ib_mr, int flags, u64 start,
793 u64 length, u64 virt_addr, int access_flags,
794 struct ib_pd *pd, struct ib_udata *udata);
Eli Cohene126ba92013-07-07 17:25:49 +0300795int mlx5_ib_dereg_mr(struct ib_mr *ibmr);
Sagi Grimberg9bee1782015-07-30 10:32:35 +0300796struct ib_mr *mlx5_ib_alloc_mr(struct ib_pd *pd,
797 enum ib_mr_type mr_type,
798 u32 max_num_sg);
Christoph Hellwigff2ba992016-05-03 18:01:04 +0200799int mlx5_ib_map_mr_sg(struct ib_mr *ibmr, struct scatterlist *sg, int sg_nents,
Bart Van Assche9aa8b322016-05-12 10:49:15 -0700800 unsigned int *sg_offset);
Eli Cohene126ba92013-07-07 17:25:49 +0300801int mlx5_ib_process_mad(struct ib_device *ibdev, int mad_flags, u8 port_num,
Ira Weinya97e2d82015-05-31 17:15:30 -0400802 const struct ib_wc *in_wc, const struct ib_grh *in_grh,
Ira Weiny4cd7c942015-06-06 14:38:31 -0400803 const struct ib_mad_hdr *in, size_t in_mad_size,
804 struct ib_mad_hdr *out, size_t *out_mad_size,
805 u16 *out_mad_pkey_index);
Eli Cohene126ba92013-07-07 17:25:49 +0300806struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
807 struct ib_ucontext *context,
808 struct ib_udata *udata);
809int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd);
Eli Cohene126ba92013-07-07 17:25:49 +0300810int mlx5_ib_get_buf_offset(u64 addr, int page_shift, u32 *offset);
811int mlx5_query_ext_port_caps(struct mlx5_ib_dev *dev, u8 port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300812int mlx5_query_mad_ifc_smp_attr_node_info(struct ib_device *ibdev,
813 struct ib_smp *out_mad);
814int mlx5_query_mad_ifc_system_image_guid(struct ib_device *ibdev,
815 __be64 *sys_image_guid);
816int mlx5_query_mad_ifc_max_pkeys(struct ib_device *ibdev,
817 u16 *max_pkeys);
818int mlx5_query_mad_ifc_vendor_id(struct ib_device *ibdev,
819 u32 *vendor_id);
820int mlx5_query_mad_ifc_node_desc(struct mlx5_ib_dev *dev, char *node_desc);
821int mlx5_query_mad_ifc_node_guid(struct mlx5_ib_dev *dev, __be64 *node_guid);
822int mlx5_query_mad_ifc_pkey(struct ib_device *ibdev, u8 port, u16 index,
823 u16 *pkey);
824int mlx5_query_mad_ifc_gids(struct ib_device *ibdev, u8 port, int index,
825 union ib_gid *gid);
826int mlx5_query_mad_ifc_port(struct ib_device *ibdev, u8 port,
827 struct ib_port_attr *props);
Eli Cohene126ba92013-07-07 17:25:49 +0300828int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
829 struct ib_port_attr *props);
830int mlx5_ib_init_fmr(struct mlx5_ib_dev *dev);
831void mlx5_ib_cleanup_fmr(struct mlx5_ib_dev *dev);
Majd Dibbiny762f8992016-10-27 16:36:47 +0300832void mlx5_ib_cont_pages(struct ib_umem *umem, u64 addr,
833 unsigned long max_page_shift,
834 int *count, int *shift,
Eli Cohene126ba92013-07-07 17:25:49 +0300835 int *ncont, int *order);
Haggai Eran832a6b02014-12-11 17:04:22 +0200836void __mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
837 int page_shift, size_t offset, size_t num_pages,
838 __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300839void mlx5_ib_populate_pas(struct mlx5_ib_dev *dev, struct ib_umem *umem,
Haggai Erancc149f752014-12-11 17:04:21 +0200840 int page_shift, __be64 *pas, int access_flags);
Eli Cohene126ba92013-07-07 17:25:49 +0300841void mlx5_ib_copy_pas(u64 *old, u64 *new, int step, int num);
842int mlx5_ib_get_cqe_size(struct mlx5_ib_dev *dev, struct ib_cq *ibcq);
843int mlx5_mr_cache_init(struct mlx5_ib_dev *dev);
844int mlx5_mr_cache_cleanup(struct mlx5_ib_dev *dev);
Artemy Kovalyov49780d42017-01-18 16:58:10 +0200845
846struct mlx5_ib_mr *mlx5_mr_cache_alloc(struct mlx5_ib_dev *dev, int entry);
847void mlx5_mr_cache_free(struct mlx5_ib_dev *dev, struct mlx5_ib_mr *mr);
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200848int mlx5_ib_check_mr_status(struct ib_mr *ibmr, u32 check_mask,
849 struct ib_mr_status *mr_status);
Yishai Hadas79b20a62016-05-23 15:20:50 +0300850struct ib_wq *mlx5_ib_create_wq(struct ib_pd *pd,
851 struct ib_wq_init_attr *init_attr,
852 struct ib_udata *udata);
853int mlx5_ib_destroy_wq(struct ib_wq *wq);
854int mlx5_ib_modify_wq(struct ib_wq *wq, struct ib_wq_attr *wq_attr,
855 u32 wq_attr_mask, struct ib_udata *udata);
Yishai Hadasc5f90922016-05-23 15:20:53 +0300856struct ib_rwq_ind_table *mlx5_ib_create_rwq_ind_table(struct ib_device *device,
857 struct ib_rwq_ind_table_init_attr *init_attr,
858 struct ib_udata *udata);
859int mlx5_ib_destroy_rwq_ind_table(struct ib_rwq_ind_table *wq_ind_table);
Eli Cohene126ba92013-07-07 17:25:49 +0300860
Haggai Eran8cdd3122014-12-11 17:04:20 +0200861#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300862void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev);
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +0200863void mlx5_ib_pfault(struct mlx5_core_dev *mdev, void *context,
864 struct mlx5_pagefault *pfault);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200865int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev);
866void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev);
867int __init mlx5_ib_odp_init(void);
868void mlx5_ib_odp_cleanup(void);
Haggai Eranb4cfe442014-12-11 17:04:26 +0200869void mlx5_ib_invalidate_range(struct ib_umem *umem, unsigned long start,
870 unsigned long end);
Haggai Eran6aec21f2014-12-11 17:04:23 +0200871#else /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
Saeed Mahameed938fe832015-05-28 22:28:41 +0300872static inline void mlx5_ib_internal_fill_odp_caps(struct mlx5_ib_dev *dev)
Haggai Eran8cdd3122014-12-11 17:04:20 +0200873{
Saeed Mahameed938fe832015-05-28 22:28:41 +0300874 return;
Haggai Eran8cdd3122014-12-11 17:04:20 +0200875}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200876
Haggai Eran6aec21f2014-12-11 17:04:23 +0200877static inline int mlx5_ib_odp_init_one(struct mlx5_ib_dev *ibdev) { return 0; }
878static inline void mlx5_ib_odp_remove_one(struct mlx5_ib_dev *ibdev) {}
879static inline int mlx5_ib_odp_init(void) { return 0; }
880static inline void mlx5_ib_odp_cleanup(void) {}
Haggai Eran6aec21f2014-12-11 17:04:23 +0200881
Haggai Eran8cdd3122014-12-11 17:04:20 +0200882#endif /* CONFIG_INFINIBAND_ON_DEMAND_PAGING */
883
Arnd Bergmann9967c702016-03-23 11:37:45 +0100884int mlx5_ib_get_vf_config(struct ib_device *device, int vf,
885 u8 port, struct ifla_vf_info *info);
886int mlx5_ib_set_vf_link_state(struct ib_device *device, int vf,
887 u8 port, int state);
888int mlx5_ib_get_vf_stats(struct ib_device *device, int vf,
889 u8 port, struct ifla_vf_stats *stats);
890int mlx5_ib_set_vf_guid(struct ib_device *device, int vf, u8 port,
891 u64 guid, int type);
892
Achiad Shochat2811ba52015-12-23 18:47:24 +0200893__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
894 int index);
Majd Dibbinyed884512017-01-18 14:10:35 +0200895int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
896 int index, enum ib_gid_type *gid_type);
Achiad Shochat2811ba52015-12-23 18:47:24 +0200897
Haggai Erand16e91d2016-02-29 15:45:05 +0200898/* GSI QP helper functions */
899struct ib_qp *mlx5_ib_gsi_create_qp(struct ib_pd *pd,
900 struct ib_qp_init_attr *init_attr);
901int mlx5_ib_gsi_destroy_qp(struct ib_qp *qp);
902int mlx5_ib_gsi_modify_qp(struct ib_qp *qp, struct ib_qp_attr *attr,
903 int attr_mask);
904int mlx5_ib_gsi_query_qp(struct ib_qp *qp, struct ib_qp_attr *qp_attr,
905 int qp_attr_mask,
906 struct ib_qp_init_attr *qp_init_attr);
907int mlx5_ib_gsi_post_send(struct ib_qp *qp, struct ib_send_wr *wr,
908 struct ib_send_wr **bad_wr);
909int mlx5_ib_gsi_post_recv(struct ib_qp *qp, struct ib_recv_wr *wr,
910 struct ib_recv_wr **bad_wr);
Haggai Eran7722f472016-02-29 15:45:07 +0200911void mlx5_ib_gsi_pkey_change(struct mlx5_ib_gsi_qp *gsi);
Haggai Erand16e91d2016-02-29 15:45:05 +0200912
Haggai Eran25361e02016-02-29 15:45:08 +0200913int mlx5_ib_generate_wc(struct ib_cq *ibcq, struct ib_wc *wc);
914
Eli Cohene126ba92013-07-07 17:25:49 +0300915static inline void init_query_mad(struct ib_smp *mad)
916{
917 mad->base_version = 1;
918 mad->mgmt_class = IB_MGMT_CLASS_SUBN_LID_ROUTED;
919 mad->class_version = 1;
920 mad->method = IB_MGMT_METHOD_GET;
921}
922
923static inline u8 convert_access(int acc)
924{
925 return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
926 (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
927 (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
928 (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
929 MLX5_PERM_LOCAL_READ;
930}
931
Sagi Grimbergb6364012015-09-02 22:23:04 +0300932static inline int is_qp1(enum ib_qp_type qp_type)
933{
Haggai Erand16e91d2016-02-29 15:45:05 +0200934 return qp_type == MLX5_IB_QPT_HW_GSI;
Sagi Grimbergb6364012015-09-02 22:23:04 +0300935}
936
Haggai Erancc149f752014-12-11 17:04:21 +0200937#define MLX5_MAX_UMR_SHIFT 16
938#define MLX5_MAX_UMR_PAGES (1 << MLX5_MAX_UMR_SHIFT)
939
Leon Romanovsky051f2632015-12-20 12:16:11 +0200940static inline u32 check_cq_create_flags(u32 flags)
941{
942 /*
943 * It returns non-zero value for unsupported CQ
944 * create flags, otherwise it returns zero.
945 */
Leon Romanovsky34356f62015-12-29 17:01:30 +0200946 return (flags & ~(IB_CQ_FLAGS_IGNORE_OVERRUN |
947 IB_CQ_FLAGS_TIMESTAMP_COMPLETION));
Leon Romanovsky051f2632015-12-20 12:16:11 +0200948}
Haggai Abramovskycfb5e082016-01-14 19:12:57 +0200949
950static inline int verify_assign_uidx(u8 cqe_version, u32 cmd_uidx,
951 u32 *user_index)
952{
953 if (cqe_version) {
954 if ((cmd_uidx == MLX5_IB_DEFAULT_UIDX) ||
955 (cmd_uidx & ~MLX5_USER_ASSIGNED_UIDX_MASK))
956 return -EINVAL;
957 *user_index = cmd_uidx;
958 } else {
959 *user_index = MLX5_IB_DEFAULT_UIDX;
960 }
961
962 return 0;
963}
Leon Romanovsky3085e292016-09-22 17:31:11 +0300964
965static inline int get_qp_user_index(struct mlx5_ib_ucontext *ucontext,
966 struct mlx5_ib_create_qp *ucmd,
967 int inlen,
968 u32 *user_index)
969{
970 u8 cqe_version = ucontext->cqe_version;
971
972 if (field_avail(struct mlx5_ib_create_qp, uidx, inlen) &&
973 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
974 return 0;
975
976 if (!!(field_avail(struct mlx5_ib_create_qp, uidx, inlen) !=
977 !!cqe_version))
978 return -EINVAL;
979
980 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
981}
982
983static inline int get_srq_user_index(struct mlx5_ib_ucontext *ucontext,
984 struct mlx5_ib_create_srq *ucmd,
985 int inlen,
986 u32 *user_index)
987{
988 u8 cqe_version = ucontext->cqe_version;
989
990 if (field_avail(struct mlx5_ib_create_srq, uidx, inlen) &&
991 !cqe_version && (ucmd->uidx == MLX5_IB_DEFAULT_UIDX))
992 return 0;
993
994 if (!!(field_avail(struct mlx5_ib_create_srq, uidx, inlen) !=
995 !!cqe_version))
996 return -EINVAL;
997
998 return verify_assign_uidx(cqe_version, ucmd->uidx, user_index);
999}
Eli Cohenb037c292017-01-03 23:55:26 +02001000
1001static inline int get_uars_per_sys_page(struct mlx5_ib_dev *dev, bool lib_support)
1002{
1003 return lib_support && MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1004 MLX5_UARS_IN_PAGE : 1;
1005}
1006
1007static inline int get_num_uars(struct mlx5_ib_dev *dev,
1008 struct mlx5_bfreg_info *bfregi)
1009{
1010 return get_uars_per_sys_page(dev, bfregi->lib_uar_4k) * bfregi->num_sys_pages;
1011}
1012
Eli Cohene126ba92013-07-07 17:25:49 +03001013#endif /* MLX5_IB_H */