blob: 28a4968be1c16b857accd5b82a606f98e29f511c [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Wey-Yi Guyfb4961d2012-01-06 13:16:33 -08003 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
84 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
85 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
86 * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
87 * were enough free buffers and RX_STALLED is set it is cleared.
88 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200113static int iwl_rxq_space(const struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
115 int s = q->read - q->write;
116 if (s <= 0)
117 s += RX_QUEUE_SIZE;
118 /* keep some buffer to not confuse full and empty queue */
119 s -= 2;
120 if (s < 0)
121 s = 0;
122 return s;
123}
124
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200125/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200126 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
127 */
128static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
129{
130 return cpu_to_le32((u32)(dma_addr >> 8));
131}
132
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200133/*
134 * iwl_pcie_rx_stop - stops the Rx DMA
135 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200136int iwl_pcie_rx_stop(struct iwl_trans *trans)
137{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
139 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
140 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
141}
142
143/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200144 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200145 * TODO - could be made static
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200147void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700148{
149 unsigned long flags;
150 u32 reg;
151
152 spin_lock_irqsave(&q->lock, flags);
153
154 if (q->need_update == 0)
155 goto exit_unlock;
156
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700157 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700158 /* shadow register enabled */
159 /* Device expects a multiple of 8 */
160 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200161 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162 } else {
Don Fry47107e82012-03-15 13:27:06 -0700163 struct iwl_trans_pcie *trans_pcie =
164 IWL_TRANS_GET_PCIE_TRANS(trans);
165
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700166 /* If power-saving is in use, make sure device is awake */
Don Fry01d651d2012-03-23 08:34:31 -0700167 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200168 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700169
170 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700171 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700172 "Rx queue requesting wakeup,"
173 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200174 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700175 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
176 goto exit_unlock;
177 }
178
179 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200180 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 q->write_actual);
182
183 /* Else device is assumed to be awake */
184 } else {
185 /* Device expects a multiple of 8 */
186 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200187 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700188 q->write_actual);
189 }
190 }
191 q->need_update = 0;
192
193 exit_unlock:
194 spin_unlock_irqrestore(&q->lock, flags);
195}
196
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200197/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200198 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700199 *
200 * If there are slots in the RX queue that need to be restocked,
201 * and we have free pre-allocated buffers, fill the ranks as much
202 * as we can, pulling from rx_free.
203 *
204 * This moves the 'write' index forward to catch up with 'processed', and
205 * also updates the memory address in the firmware to reference the new
206 * target buffer.
207 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200208static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700209{
Johannes Berg20d3b642012-05-16 22:54:29 +0200210 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200211 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700212 struct iwl_rx_mem_buffer *rxb;
213 unsigned long flags;
214
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300215 /*
216 * If the device isn't enabled - not need to try to add buffers...
217 * This can happen when we stop the device and still have an interrupt
218 * pending. We stop the APM before we sync the interrupts / tasklets
219 * because we have to (see comment there). On the other hand, since
220 * the APM is stopped, we cannot access the HW (in particular not prph).
221 * So don't try to restock if the APM has been already stopped.
222 */
223 if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
224 return;
225
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200227 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 /* The overwritten rxb must be a used one */
229 rxb = rxq->queue[rxq->write];
230 BUG_ON(rxb && rxb->page);
231
232 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100233 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
234 list);
235 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700236
237 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200238 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700239 rxq->queue[rxq->write] = rxb;
240 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
241 rxq->free_count--;
242 }
243 spin_unlock_irqrestore(&rxq->lock, flags);
244 /* If the pre-allocated buffer pool is dropping low, schedule to
245 * refill it */
246 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800247 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700248
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700249 /* If we've added more space for the firmware to place data, tell it.
250 * Increment device's write pointer in multiples of 8. */
251 if (rxq->write_actual != (rxq->write & ~0x7)) {
252 spin_lock_irqsave(&rxq->lock, flags);
253 rxq->need_update = 1;
254 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200255 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700256 }
257}
258
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300259/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200260 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700261 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300262 * A used RBD is an Rx buffer that has been given to the stack. To use it again
263 * a page must be allocated and the RBD must point to the page. This function
264 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200265 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300266 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700267 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200268static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700269{
Johannes Berg20d3b642012-05-16 22:54:29 +0200270 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200271 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700272 struct iwl_rx_mem_buffer *rxb;
273 struct page *page;
274 unsigned long flags;
275 gfp_t gfp_mask = priority;
276
277 while (1) {
278 spin_lock_irqsave(&rxq->lock, flags);
279 if (list_empty(&rxq->rx_used)) {
280 spin_unlock_irqrestore(&rxq->lock, flags);
281 return;
282 }
283 spin_unlock_irqrestore(&rxq->lock, flags);
284
285 if (rxq->free_count > RX_LOW_WATERMARK)
286 gfp_mask |= __GFP_NOWARN;
287
Johannes Bergb2cf4102012-04-09 17:46:51 -0700288 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700289 gfp_mask |= __GFP_COMP;
290
291 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200292 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700293 if (!page) {
294 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700295 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700296 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700297 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700298
299 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
300 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700301 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700302 "Only %u free buffers remaining.\n",
303 priority == GFP_ATOMIC ?
304 "GFP_ATOMIC" : "GFP_KERNEL",
305 rxq->free_count);
306 /* We don't reschedule replenish work here -- we will
307 * call the restock method and if it still needs
308 * more buffers it will schedule replenish */
309 return;
310 }
311
312 spin_lock_irqsave(&rxq->lock, flags);
313
314 if (list_empty(&rxq->rx_used)) {
315 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700316 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700317 return;
318 }
Johannes Berge2b19302012-11-04 09:31:25 +0100319 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
320 list);
321 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700322 spin_unlock_irqrestore(&rxq->lock, flags);
323
324 BUG_ON(rxb->page);
325 rxb->page = page;
326 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200327 rxb->page_dma =
328 dma_map_page(trans->dev, page, 0,
329 PAGE_SIZE << trans_pcie->rx_page_order,
330 DMA_FROM_DEVICE);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700331 /* dma address must be no more than 36 bits */
332 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
333 /* and also 256 byte aligned! */
334 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
335
336 spin_lock_irqsave(&rxq->lock, flags);
337
338 list_add_tail(&rxb->list, &rxq->rx_free);
339 rxq->free_count++;
340
341 spin_unlock_irqrestore(&rxq->lock, flags);
342 }
343}
344
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200345static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
346{
347 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
348 struct iwl_rxq *rxq = &trans_pcie->rxq;
349 int i;
350
351 /* Fill the rx_used queue with _all_ of the Rx buffers */
352 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
353 /* In the reset function, these buffers may have been allocated
354 * to an SKB, so we need to unmap and free potential storage */
355 if (rxq->pool[i].page != NULL) {
356 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
357 PAGE_SIZE << trans_pcie->rx_page_order,
358 DMA_FROM_DEVICE);
359 __free_pages(rxq->pool[i].page,
360 trans_pcie->rx_page_order);
361 rxq->pool[i].page = NULL;
362 }
363 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
364 }
365}
366
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300367/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200368 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300369 *
370 * When moving to rx_free an page is allocated for the slot.
371 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200372 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300373 * This is called as a scheduled work item (except for during initialization)
374 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200375static void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700376{
Johannes Berg7b114882012-02-05 13:55:11 -0800377 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700378 unsigned long flags;
379
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200380 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700381
Johannes Berg7b114882012-02-05 13:55:11 -0800382 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200383 iwl_pcie_rxq_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800384 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700385}
386
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200387static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700388{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200389 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700390
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200391 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392}
393
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200394static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700395{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700396 struct iwl_trans_pcie *trans_pcie =
397 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700398
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200399 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700400}
401
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200402static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
403{
404 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
405 struct iwl_rxq *rxq = &trans_pcie->rxq;
406 struct device *dev = trans->dev;
407
408 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
409
410 spin_lock_init(&rxq->lock);
411
412 if (WARN_ON(rxq->bd || rxq->rb_stts))
413 return -EINVAL;
414
415 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
416 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
417 &rxq->bd_dma, GFP_KERNEL);
418 if (!rxq->bd)
419 goto err_bd;
420
421 /*Allocate the driver's pointer to receive buffer status */
422 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
423 &rxq->rb_stts_dma, GFP_KERNEL);
424 if (!rxq->rb_stts)
425 goto err_rb_stts;
426
427 return 0;
428
429err_rb_stts:
430 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
431 rxq->bd, rxq->bd_dma);
432 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
433 rxq->bd = NULL;
434err_bd:
435 return -ENOMEM;
436}
437
438static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
439{
440 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
441 u32 rb_size;
442 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
443
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200444 if (trans_pcie->rx_buf_size_8k)
445 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
446 else
447 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
448
449 /* Stop Rx DMA */
450 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
451
452 /* Reset driver's Rx queue write index */
453 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
454
455 /* Tell device where to find RBD circular buffer in DRAM */
456 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
457 (u32)(rxq->bd_dma >> 8));
458
459 /* Tell device where in DRAM to update its Rx status */
460 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
461 rxq->rb_stts_dma >> 4);
462
463 /* Enable Rx DMA
464 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
465 * the credit mechanism in 5000 HW RX FIFO
466 * Direct rx interrupts to hosts
467 * Rx buffer size 4 or 8k
468 * RB timeout 0x10
469 * 256 RBDs
470 */
471 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
472 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
473 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
474 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
475 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200476 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200477 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
478
479 /* Set interrupt coalescing timer to default (2048 usecs) */
480 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
481}
482
483int iwl_pcie_rx_init(struct iwl_trans *trans)
484{
485 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
486 struct iwl_rxq *rxq = &trans_pcie->rxq;
487
488 int i, err;
489 unsigned long flags;
490
491 if (!rxq->bd) {
492 err = iwl_pcie_rx_alloc(trans);
493 if (err)
494 return err;
495 }
496
497 spin_lock_irqsave(&rxq->lock, flags);
498 INIT_LIST_HEAD(&rxq->rx_free);
499 INIT_LIST_HEAD(&rxq->rx_used);
500
501 INIT_WORK(&trans_pcie->rx_replenish,
502 iwl_pcie_rx_replenish_work);
503
504 iwl_pcie_rxq_free_rbs(trans);
505
506 for (i = 0; i < RX_QUEUE_SIZE; i++)
507 rxq->queue[i] = NULL;
508
509 /* Set us so that we have processed and used all buffers, but have
510 * not restocked the Rx queue with fresh buffers */
511 rxq->read = rxq->write = 0;
512 rxq->write_actual = 0;
513 rxq->free_count = 0;
514 spin_unlock_irqrestore(&rxq->lock, flags);
515
516 iwl_pcie_rx_replenish(trans);
517
518 iwl_pcie_rx_hw_init(trans, rxq);
519
520 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
521 rxq->need_update = 1;
522 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
523 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
524
525 return 0;
526}
527
528void iwl_pcie_rx_free(struct iwl_trans *trans)
529{
530 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
531 struct iwl_rxq *rxq = &trans_pcie->rxq;
532 unsigned long flags;
533
534 /*if rxq->bd is NULL, it means that nothing has been allocated,
535 * exit now */
536 if (!rxq->bd) {
537 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
538 return;
539 }
540
541 spin_lock_irqsave(&rxq->lock, flags);
542 iwl_pcie_rxq_free_rbs(trans);
543 spin_unlock_irqrestore(&rxq->lock, flags);
544
545 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
546 rxq->bd, rxq->bd_dma);
547 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
548 rxq->bd = NULL;
549
550 if (rxq->rb_stts)
551 dma_free_coherent(trans->dev,
552 sizeof(struct iwl_rb_status),
553 rxq->rb_stts, rxq->rb_stts_dma);
554 else
555 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
556 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
557 rxq->rb_stts = NULL;
558}
559
560static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800561 struct iwl_rx_mem_buffer *rxb)
562{
563 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200564 struct iwl_rxq *rxq = &trans_pcie->rxq;
565 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800566 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700567 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700568 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700569 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800570
571 if (WARN_ON(!rxb))
572 return;
573
Johannes Berg0c197442012-03-15 13:26:43 -0700574 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800575
Johannes Berg0c197442012-03-15 13:26:43 -0700576 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
577 struct iwl_rx_packet *pkt;
578 struct iwl_device_cmd *cmd;
579 u16 sequence;
580 bool reclaim;
581 int index, cmd_index, err, len;
582 struct iwl_rx_cmd_buffer rxcb = {
583 ._offset = offset,
584 ._page = rxb->page,
585 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400586 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700587 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800588
Johannes Berg0c197442012-03-15 13:26:43 -0700589 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800590
Johannes Berg0c197442012-03-15 13:26:43 -0700591 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
592 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800593
Johannes Berg0c197442012-03-15 13:26:43 -0700594 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200595 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700596 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800597
Johannes Berg0c197442012-03-15 13:26:43 -0700598 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
599 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200600 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
601 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800602
Johannes Berg0c197442012-03-15 13:26:43 -0700603 /* Reclaim a command buffer only if this packet is a response
604 * to a (driver-originated) command.
605 * If the packet (e.g. Rx frame) originated from uCode,
606 * there is no command buffer to reclaim.
607 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
608 * but apparently a few don't get set; catch them here. */
609 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
610 if (reclaim) {
611 int i;
612
613 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
614 if (trans_pcie->no_reclaim_cmds[i] ==
615 pkt->hdr.cmd) {
616 reclaim = false;
617 break;
618 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800619 }
620 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800621
Johannes Berg0c197442012-03-15 13:26:43 -0700622 sequence = le16_to_cpu(pkt->hdr.sequence);
623 index = SEQ_TO_INDEX(sequence);
624 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800625
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300626 if (reclaim) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200627 struct iwl_pcie_txq_entry *ent;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300628 ent = &txq->entries[cmd_index];
629 cmd = ent->copy_cmd;
630 WARN_ON_ONCE(!cmd && ent->meta.flags & CMD_WANT_HCMD);
631 } else {
Johannes Berg0c197442012-03-15 13:26:43 -0700632 cmd = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300633 }
Johannes Berg0c197442012-03-15 13:26:43 -0700634
635 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
636
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300637 if (reclaim) {
638 /* The original command isn't needed any more */
639 kfree(txq->entries[cmd_index].copy_cmd);
640 txq->entries[cmd_index].copy_cmd = NULL;
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200641 /* nor is the duplicated part of the command */
642 kfree(txq->entries[cmd_index].free_buf);
643 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300644 }
645
Johannes Berg0c197442012-03-15 13:26:43 -0700646 /*
647 * After here, we should always check rxcb._page_stolen,
648 * if it is true then one of the handlers took the page.
649 */
650
651 if (reclaim) {
652 /* Invoke any callbacks, transfer the buffer to caller,
653 * and fire off the (possibly) blocking
654 * iwl_trans_send_cmd()
655 * as we reclaim the driver command queue */
656 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200657 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700658 else
659 IWL_WARN(trans, "Claim null rxb?\n");
660 }
661
662 page_stolen |= rxcb._page_stolen;
663 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800664 }
665
Johannes Berg0c197442012-03-15 13:26:43 -0700666 /* page was stolen from us -- free our reference */
667 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700668 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800669 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700670 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800671
672 /* Reuse the page if possible. For notification packets and
673 * SKBs that fail to Rx correctly, add them back into the
674 * rx_free list for reuse later. */
675 spin_lock_irqsave(&rxq->lock, flags);
676 if (rxb->page != NULL) {
677 rxb->page_dma =
678 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200679 PAGE_SIZE << trans_pcie->rx_page_order,
680 DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800681 list_add_tail(&rxb->list, &rxq->rx_free);
682 rxq->free_count++;
683 } else
684 list_add_tail(&rxb->list, &rxq->rx_used);
685 spin_unlock_irqrestore(&rxq->lock, flags);
686}
687
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200688/*
689 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700690 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200691static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700692{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800693 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200694 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700695 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700696 u8 fill_rx = 0;
697 u32 count = 8;
698 int total_empty;
699
700 /* uCode's read index (stored in shared DRAM) indicates the last Rx
701 * buffer that the driver may process (last buffer filled by ucode). */
702 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
703 i = rxq->read;
704
705 /* Rx interrupt, but nothing sent from uCode */
706 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200707 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700708
709 /* calculate total frames need to be restock after handling RX */
710 total_empty = r - rxq->write_actual;
711 if (total_empty < 0)
712 total_empty += RX_QUEUE_SIZE;
713
714 if (total_empty > (RX_QUEUE_SIZE / 2))
715 fill_rx = 1;
716
717 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800718 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700719
720 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700721 rxq->queue[i] = NULL;
722
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200723 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
724 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200725 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700726
727 i = (i + 1) & RX_QUEUE_MASK;
728 /* If there are a lot of unused frames,
729 * restock the Rx queue so ucode wont assert. */
730 if (fill_rx) {
731 count++;
732 if (count >= 8) {
733 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200734 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700735 count = 0;
736 }
737 }
738 }
739
740 /* Backtrack one entry */
741 rxq->read = i;
742 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200743 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700744 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200745 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700746}
747
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200748/*
749 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700750 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200751static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700752{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200753 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
754
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700755 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700756 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200757 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200758 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200759 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200760 APMG_PS_CTRL_VAL_RESET_REQ))) {
Don Fry74fda972012-03-20 16:36:54 -0700761 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700762 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200763 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700764 return;
765 }
766
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200767 iwl_pcie_dump_csr(trans);
768 iwl_pcie_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700769
Johannes Bergd18aa872012-11-06 16:36:21 +0100770 set_bit(STATUS_FW_ERROR, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200771 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
772 wake_up(&trans_pcie->wait_command_queue);
773
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200774 iwl_op_mode_nic_error(trans->op_mode);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700775}
776
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200777void iwl_pcie_tasklet(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700778{
Johannes Berg20d3b642012-05-16 22:54:29 +0200779 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
780 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700781 u32 inta = 0;
782 u32 handled = 0;
783 unsigned long flags;
784 u32 i;
785#ifdef CONFIG_IWLWIFI_DEBUG
786 u32 inta_mask;
787#endif
788
Johannes Berg7b114882012-02-05 13:55:11 -0800789 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700790
791 /* Ack/clear/reset pending uCode interrupts.
792 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
793 */
794 /* There is a hardware bug in the interrupt mask function that some
795 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
796 * they are disabled in the CSR_INT_MASK register. Furthermore the
797 * ICT interrupt handling mechanism has another bug that might cause
798 * these unmasked interrupts fail to be detected. We workaround the
799 * hardware bugs here by ACKing all the possible interrupts so that
800 * interrupt coalescing can still be achieved.
801 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200802 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200803 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700804
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700805 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700806
807#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800808 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700809 /* just for debug */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200810 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Johannes Berg0ca24da2012-03-15 13:26:46 -0700811 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200812 inta, inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700813 }
814#endif
815
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700816 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
817 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700818
Johannes Berg7b114882012-02-05 13:55:11 -0800819 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800820
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700821 /* Now service all interrupt bits discovered above. */
822 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700823 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700824
825 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700826 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700827
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700828 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200829 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700830
831 handled |= CSR_INT_BIT_HW_ERR;
832
833 return;
834 }
835
836#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -0800837 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700838 /* NIC fires this, but we don't use it, redundant with WAKEUP */
839 if (inta & CSR_INT_BIT_SCD) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700840 IWL_DEBUG_ISR(trans, "Scheduler finished to transmit "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700841 "the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700842 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700843 }
844
845 /* Alive notification via Rx interrupt will do the real work */
846 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700847 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700848 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700849 }
850 }
851#endif
852 /* Safely ignore these bits for debug checks below */
853 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
854
855 /* HW RF KILL switch toggled */
856 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800857 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700858
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200859 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700860 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200861 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700862
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700863 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700864
Johannes Bergc9eec952012-03-06 13:30:43 -0800865 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200866 if (hw_rfkill) {
867 set_bit(STATUS_RFKILL, &trans_pcie->status);
868 if (test_and_clear_bit(STATUS_HCMD_ACTIVE,
869 &trans_pcie->status))
870 IWL_DEBUG_RF_KILL(trans,
871 "Rfkill while SYNC HCMD in flight\n");
872 wake_up(&trans_pcie->wait_command_queue);
873 } else {
874 clear_bit(STATUS_RFKILL, &trans_pcie->status);
875 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700876
877 handled |= CSR_INT_BIT_RF_KILL;
878 }
879
880 /* Chip got too hot and stopped itself */
881 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700882 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700883 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700884 handled |= CSR_INT_BIT_CT_KILL;
885 }
886
887 /* Error detected by uCode */
888 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700889 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700890 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700891 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200892 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700893 handled |= CSR_INT_BIT_SW_ERR;
894 }
895
896 /* uCode wakes up after power-down sleep */
897 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700898 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200899 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700900 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200901 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700902
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700903 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700904
905 handled |= CSR_INT_BIT_WAKEUP;
906 }
907
908 /* All uCode command responses, including Tx command responses,
909 * Rx "responses" (frame-received notification), and other
910 * notifications from uCode come through here*/
911 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +0200912 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700913 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700914 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
915 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200916 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700917 CSR_FH_INT_RX_MASK);
918 }
919 if (inta & CSR_INT_BIT_RX_PERIODIC) {
920 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200921 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700922 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700923 }
924 /* Sending RX interrupt require many steps to be done in the
925 * the device:
926 * 1- write interrupt to current index in ICT table.
927 * 2- dma RX frame.
928 * 3- update RX shared data to indicate last write index.
929 * 4- send interrupt.
930 * This could lead to RX race, driver could receive RX interrupt
931 * but the shared data changes does not reflect this;
932 * periodic interrupt will detect any dangling Rx activity.
933 */
934
935 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200936 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700937 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +0200938
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200939 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200940
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700941 /*
942 * Enable periodic interrupt in 8 msec only if we received
943 * real RX interrupt (instead of just periodic int), to catch
944 * any dangling Rx interrupt. If it was just the periodic
945 * interrupt, there was no dangling Rx activity, and no need
946 * to extend the periodic interrupt; one-shot is enough.
947 */
948 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200949 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200950 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700951
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700952 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700953 }
954
955 /* This "Tx" DMA channel is used only for loading uCode */
956 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200957 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700958 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700959 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700960 handled |= CSR_INT_BIT_FH_TX;
961 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800962 trans_pcie->ucode_write_complete = true;
963 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700964 }
965
966 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700967 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700968 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700969 }
970
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700971 if (inta & ~(trans_pcie->inta_mask)) {
972 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
973 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700974 }
975
976 /* Re-enable all interrupts */
977 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -0800978 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700979 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700980 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800981 else if (handled & CSR_INT_BIT_RF_KILL)
982 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700983}
984
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700985/******************************************************************************
986 *
987 * ICT functions
988 *
989 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -0800990
991/* a device (PCI-E) page is 4096 bytes long */
992#define ICT_SHIFT 12
993#define ICT_SIZE (1 << ICT_SHIFT)
994#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700995
996/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200997void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -0700998{
Johannes Berg20d3b642012-05-16 22:54:29 +0200999 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001000
Johannes Berg10667132011-12-19 14:00:59 -08001001 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001002 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001003 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001004 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001005 trans_pcie->ict_tbl = NULL;
1006 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001007 }
1008}
1009
Johannes Berg10667132011-12-19 14:00:59 -08001010/*
1011 * allocate dram shared table, it is an aligned memory
1012 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001013 * also reset all data related to ICT table interrupt.
1014 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001015int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001016{
Johannes Berg20d3b642012-05-16 22:54:29 +02001017 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001018
Johannes Berg10667132011-12-19 14:00:59 -08001019 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001020 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001021 &trans_pcie->ict_tbl_dma,
1022 GFP_KERNEL);
1023 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001024 return -ENOMEM;
1025
Johannes Berg10667132011-12-19 14:00:59 -08001026 /* just an API sanity check ... it is guaranteed to be aligned */
1027 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001028 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001029 return -EINVAL;
1030 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001031
Johannes Berg10667132011-12-19 14:00:59 -08001032 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
1033 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001034
Johannes Berg10667132011-12-19 14:00:59 -08001035 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001036
1037 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -08001038 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001039 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001040
1041 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001042 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001043 return 0;
1044}
1045
1046/* Device is going up inform it about using ICT interrupt table,
1047 * also we need to tell the driver to start using ICT interrupt.
1048 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001049void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001050{
Johannes Berg20d3b642012-05-16 22:54:29 +02001051 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001052 u32 val;
1053 unsigned long flags;
1054
Johannes Berg10667132011-12-19 14:00:59 -08001055 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001056 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001057
Johannes Berg7b114882012-02-05 13:55:11 -08001058 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001059 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001060
Johannes Berg10667132011-12-19 14:00:59 -08001061 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001062
Johannes Berg10667132011-12-19 14:00:59 -08001063 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001064
1065 val |= CSR_DRAM_INT_TBL_ENABLE;
1066 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1067
Johannes Berg10667132011-12-19 14:00:59 -08001068 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001069
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001070 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001071 trans_pcie->use_ict = true;
1072 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001073 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001074 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001075 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001076}
1077
1078/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001079void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001080{
Johannes Berg20d3b642012-05-16 22:54:29 +02001081 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001082 unsigned long flags;
1083
Johannes Berg7b114882012-02-05 13:55:11 -08001084 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001085 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -08001086 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001087}
1088
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001089/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001090static irqreturn_t iwl_pcie_isr(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001091{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001092 struct iwl_trans *trans = data;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001093 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001094 u32 inta, inta_mask;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001095#ifdef CONFIG_IWLWIFI_DEBUG
1096 u32 inta_fh;
1097#endif
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001098
1099 lockdep_assert_held(&trans_pcie->irq_lock);
1100
Johannes Berg6c1011e2012-03-06 13:30:48 -08001101 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001102
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001103 /* Disable (but don't clear!) interrupts here to avoid
1104 * back-to-back ISRs and sporadic interrupts from our NIC.
1105 * If we have something to service, the tasklet will re-enable ints.
1106 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001107 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
1108 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001109
1110 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001111 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001112
1113 /* Ignore interrupt if there's nothing in NIC to service.
1114 * This may be due to IRQ shared with another device,
1115 * or due to sporadic interrupts thrown from our NIC. */
1116 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001117 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001118 goto none;
1119 }
1120
1121 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1122 /* Hardware disappeared. It might have already raised
1123 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001124 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001125 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001126 }
1127
1128#ifdef CONFIG_IWLWIFI_DEBUG
Johannes Berga8bceb32012-03-05 11:24:30 -08001129 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001130 inta_fh = iwl_read32(trans, CSR_FH_INT_STATUS);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001131 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x, "
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001132 "fh 0x%08x\n", inta, inta_mask, inta_fh);
1133 }
1134#endif
1135
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001136 trans_pcie->inta |= inta;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001137 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001138 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001139 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001140 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001141 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001142 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001143
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001144none:
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001145 /* re-enable interrupts here since we don't have anything to service. */
1146 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -08001147 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001148 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001149 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001150
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001151 return IRQ_NONE;
1152}
1153
1154/* interrupt handler using ict table, with this interrupt driver will
1155 * stop using INTA register to get device's interrupt, reading this register
1156 * is expensive, device will write interrupts in ICT dram table, increment
1157 * index then will fire interrupt to driver, driver will OR all ICT table
1158 * entries from current index up to table entry with 0 value. the result is
1159 * the interrupt we need to service, driver will set the entries back to 0 and
1160 * set index.
1161 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001162irqreturn_t iwl_pcie_isr_ict(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001163{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001164 struct iwl_trans *trans = data;
1165 struct iwl_trans_pcie *trans_pcie;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001166 u32 inta, inta_mask;
1167 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -08001168 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001169 unsigned long flags;
1170
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001171 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001172 return IRQ_NONE;
1173
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001174 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1175
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001176 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1177
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001178 /* dram interrupt table not set yet,
1179 * use legacy interrupt.
1180 */
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001181 if (unlikely(!trans_pcie->use_ict)) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001182 irqreturn_t ret = iwl_pcie_isr(irq, data);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001183 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1184 return ret;
1185 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001186
Johannes Berg6c1011e2012-03-06 13:30:48 -08001187 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001188
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001189 /* Disable (but don't clear!) interrupts here to avoid
1190 * back-to-back ISRs and sporadic interrupts from our NIC.
1191 * If we have something to service, the tasklet will re-enable ints.
1192 * If we *don't* have something, we'll re-enable before leaving here.
1193 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001194 inta_mask = iwl_read32(trans, CSR_INT_MASK); /* just for debug */
1195 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001196
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001197 /* Ignore interrupt if there's nothing in NIC to service.
1198 * This may be due to IRQ shared with another device,
1199 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -08001200 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001201 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -08001202 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001203 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001204 goto none;
1205 }
1206
Johannes Bergb80667e2011-12-09 07:26:13 -08001207 /*
1208 * Collect all entries up to the first 0, starting from ict_index;
1209 * note we already read at ict_index.
1210 */
1211 do {
1212 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001213 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001214 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001215 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1216 trans_pcie->ict_index =
1217 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001218
Johannes Bergb80667e2011-12-09 07:26:13 -08001219 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001220 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001221 read);
1222 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001223
1224 /* We should not get this value, just ignore it. */
1225 if (val == 0xffffffff)
1226 val = 0;
1227
1228 /*
1229 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1230 * (bit 15 before shifting it to 31) to clear when using interrupt
1231 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1232 * so we use them to decide on the real state of the Rx bit.
1233 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1234 */
1235 if (val & 0xC0000)
1236 val |= 0x8000;
1237
1238 inta = (0xff & val) | ((0xff00 & val) << 16);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001239 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled 0x%08x ict 0x%08x\n",
Johannes Berg20d3b642012-05-16 22:54:29 +02001240 inta, inta_mask, val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001241
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001242 inta &= trans_pcie->inta_mask;
1243 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001244
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001245 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001246 if (likely(inta))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001247 tasklet_schedule(&trans_pcie->irq_tasklet);
Don Fry83626402012-03-07 09:52:37 -08001248 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001249 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001250 /* Allow interrupt if was disabled by this handler and
1251 * no tasklet was schedules, We should not enable interrupt,
1252 * tasklet will enable it.
1253 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001254 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001255 }
1256
Johannes Berg7b114882012-02-05 13:55:11 -08001257 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001258 return IRQ_HANDLED;
1259
1260 none:
1261 /* re-enable interrupts here since we don't have anything to service.
1262 * only Re-enable if disabled by irq.
1263 */
Don Fry83626402012-03-07 09:52:37 -08001264 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001265 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001266 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001267
Johannes Berg7b114882012-02-05 13:55:11 -08001268 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001269 return IRQ_NONE;
1270}