blob: 0318c6b442ab4df3f3af39c24ea4cb66c13902a3 [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
David Daney1f3dc6d2013-05-23 09:49:05 -07002 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7 * Copyright (C) 2013 Cavium, Inc.
8 * Authors: Sanjay Lal <sanjayl@kymasys.com>
9 */
Sanjay Lal740765c2012-11-21 18:34:00 -080010
11#ifndef __LINUX_KVM_MIPS_H
12#define __LINUX_KVM_MIPS_H
13
14#include <linux/types.h>
15
David Daney4c73fb22013-05-23 09:49:09 -070016/*
17 * KVM MIPS specific structures and definitions.
18 *
19 * Some parts derived from the x86 version of this file.
20 */
Sanjay Lal740765c2012-11-21 18:34:00 -080021
James Hogan230c5722015-05-08 17:11:49 +010022#define __KVM_HAVE_READONLY_MEM
23
Paolo Bonzini4b4357e2017-03-31 13:53:23 +020024#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
25
David Daney688cded2013-05-23 09:49:06 -070026/*
27 * for KVM_GET_REGS and KVM_SET_REGS
28 *
29 * If Config[AT] is zero (32-bit CPU), the register contents are
30 * stored in the lower 32-bits of the struct kvm_regs fields and sign
31 * extended to 64-bits.
32 */
Sanjay Lal740765c2012-11-21 18:34:00 -080033struct kvm_regs {
David Daneybf32ebf2013-05-23 09:49:07 -070034 /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
35 __u64 gpr[32];
David Daney688cded2013-05-23 09:49:06 -070036 __u64 hi;
37 __u64 lo;
38 __u64 pc;
Sanjay Lal740765c2012-11-21 18:34:00 -080039};
40
David Daney1f3dc6d2013-05-23 09:49:05 -070041/*
42 * for KVM_GET_FPU and KVM_SET_FPU
David Daney1f3dc6d2013-05-23 09:49:05 -070043 */
Sanjay Lal740765c2012-11-21 18:34:00 -080044struct kvm_fpu {
Sanjay Lal740765c2012-11-21 18:34:00 -080045};
46
David Daney4c73fb22013-05-23 09:49:09 -070047
48/*
James Hogan7bd4ace2014-12-02 15:47:04 +000049 * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various
David Daney4c73fb22013-05-23 09:49:09 -070050 * registers. The id field is broken down as follows:
51 *
David Daney681865d2013-06-10 12:33:48 -070052 * bits[63..52] - As per linux/kvm.h
James Hogan7bd4ace2014-12-02 15:47:04 +000053 * bits[51..32] - Must be zero.
54 * bits[31..16] - Register set.
55 *
56 * Register set = 0: GP registers from kvm_regs (see definitions below).
57 *
58 * Register set = 1: CP0 registers.
James Hogand42a0082017-03-14 10:15:38 +000059 * bits[15..8] - COP0 register set.
60 *
61 * COP0 register set = 0: Main CP0 registers.
62 * bits[7..3] - Register 'rd' index.
63 * bits[2..0] - Register 'sel' index.
64 *
65 * COP0 register set = 1: MAARs.
66 * bits[7..0] - MAAR index.
James Hogan7bd4ace2014-12-02 15:47:04 +000067 *
68 * Register set = 2: KVM specific registers (see definitions below).
David Daney4c73fb22013-05-23 09:49:09 -070069 *
James Hoganab86bd62014-12-02 15:48:24 +000070 * Register set = 3: FPU / MSA registers (see definitions below).
James Hogan379245c2014-12-02 15:48:24 +000071 *
David Daney4c73fb22013-05-23 09:49:09 -070072 * Other sets registers may be added in the future. Each set would
David Daney681865d2013-06-10 12:33:48 -070073 * have its own identifier in bits[31..16].
David Daney4c73fb22013-05-23 09:49:09 -070074 */
75
James Hogan7bd4ace2014-12-02 15:47:04 +000076#define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL)
77#define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL)
78#define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL)
James Hogan379245c2014-12-02 15:48:24 +000079#define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL)
David Daney4c73fb22013-05-23 09:49:09 -070080
David Daney4c73fb22013-05-23 09:49:09 -070081
James Hogan7bd4ace2014-12-02 15:47:04 +000082/*
83 * KVM_REG_MIPS_GP - General purpose registers from kvm_regs.
84 */
85
86#define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0)
87#define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1)
88#define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2)
89#define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3)
90#define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4)
91#define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5)
92#define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6)
93#define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7)
94#define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8)
95#define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9)
96#define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10)
97#define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11)
98#define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12)
99#define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13)
100#define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14)
101#define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15)
102#define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16)
103#define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17)
104#define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18)
105#define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19)
106#define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20)
107#define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21)
108#define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22)
109#define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23)
110#define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24)
111#define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25)
112#define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26)
113#define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27)
114#define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28)
115#define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29)
116#define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30)
117#define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31)
118
119#define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32)
120#define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33)
121#define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34)
122
123
124/*
James Hogand42a0082017-03-14 10:15:38 +0000125 * KVM_REG_MIPS_CP0 - Coprocessor 0 registers.
126 */
127
128#define KVM_REG_MIPS_MAAR (KVM_REG_MIPS_CP0 | (1 << 8))
129#define KVM_REG_MIPS_CP0_MAAR(n) (KVM_REG_MIPS_MAAR | \
130 KVM_REG_SIZE_U64 | (n))
131
132
133/*
James Hogan7bd4ace2014-12-02 15:47:04 +0000134 * KVM_REG_MIPS_KVM - KVM specific control registers.
135 */
James Hoganf8239342014-05-29 10:16:37 +0100136
137/*
138 * CP0_Count control
139 * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now
140 * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer
141 * interrupts since COUNT_RESUME
142 * This can be used to freeze the timer to get a consistent snapshot of
143 * the CP0_Count and timer interrupt pending state, while also resuming
144 * safely without losing time or guest timer interrupts.
145 * Other: Reserved, do not change.
146 */
James Hogan7bd4ace2014-12-02 15:47:04 +0000147#define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0)
James Hoganf8239342014-05-29 10:16:37 +0100148#define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001
149
150/*
151 * CP0_Count resume monotonic nanoseconds
152 * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master
153 * disable). Any reads and writes of Count related registers while
154 * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is
155 * cleared again (master enable) any timer interrupts since this time will be
156 * emulated.
157 * Modifications to times in the future are rejected.
158 */
James Hogan7bd4ace2014-12-02 15:47:04 +0000159#define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1)
James Hoganf74a8e22014-05-29 10:16:38 +0100160/*
161 * CP0_Count rate in Hz
162 * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without
163 * discontinuities in CP0_Count.
164 */
James Hogan7bd4ace2014-12-02 15:47:04 +0000165#define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2)
166
James Hoganf8239342014-05-29 10:16:37 +0100167
David Daney4c73fb22013-05-23 09:49:09 -0700168/*
James Hoganab86bd62014-12-02 15:48:24 +0000169 * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers.
James Hogan379245c2014-12-02 15:48:24 +0000170 *
171 * bits[15..8] - Register subset (see definitions below).
172 * bits[7..5] - Must be zero.
173 * bits[4..0] - Register number within register subset.
174 */
175
176#define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL)
177#define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL)
James Hoganab86bd62014-12-02 15:48:24 +0000178#define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL)
James Hogan379245c2014-12-02 15:48:24 +0000179
180/*
181 * KVM_REG_MIPS_FPR - Floating point / Vector registers.
182 */
183#define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n))
184#define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n))
James Hoganab86bd62014-12-02 15:48:24 +0000185#define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n))
James Hogan379245c2014-12-02 15:48:24 +0000186
187/*
188 * KVM_REG_MIPS_FCR - Floating point control registers.
189 */
190#define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0)
191#define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31)
192
James Hoganab86bd62014-12-02 15:48:24 +0000193/*
194 * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers.
195 */
196#define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0)
197#define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1)
198
James Hogan379245c2014-12-02 15:48:24 +0000199
200/*
David Daney4c73fb22013-05-23 09:49:09 -0700201 * KVM MIPS specific structures and definitions
202 *
203 */
Sanjay Lal740765c2012-11-21 18:34:00 -0800204struct kvm_debug_exit_arch {
David Daney4c73fb22013-05-23 09:49:09 -0700205 __u64 epc;
Sanjay Lal740765c2012-11-21 18:34:00 -0800206};
207
208/* for KVM_SET_GUEST_DEBUG */
209struct kvm_guest_debug_arch {
210};
211
David Daney4c73fb22013-05-23 09:49:09 -0700212/* definition of registers in kvm_run */
213struct kvm_sync_regs {
214};
215
216/* dummy definition */
217struct kvm_sregs {
218};
219
Sanjay Lal740765c2012-11-21 18:34:00 -0800220struct kvm_mips_interrupt {
221 /* in */
222 __u32 cpu;
223 __u32 irq;
224};
225
Sanjay Lal740765c2012-11-21 18:34:00 -0800226#endif /* __LINUX_KVM_MIPS_H */