blob: 513556a59f3854a7e8af1daf27cc63cc3b508e2f [file] [log] [blame]
John Youn323230e2016-11-03 17:55:50 -07001/*
2 * Copyright (C) 2004-2016 Synopsys, Inc.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
6 * are met:
7 * 1. Redistributions of source code must retain the above copyright
8 * notice, this list of conditions, and the following disclaimer,
9 * without modification.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * 3. The names of the above-listed copyright holders may not be used
14 * to endorse or promote products derived from this software without
15 * specific prior written permission.
16 *
17 * ALTERNATIVELY, this software may be distributed under the terms of the
18 * GNU General Public License ("GPL") as published by the Free Software
19 * Foundation; either version 2 of the License, or (at your option) any
20 * later version.
21 *
22 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
23 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
24 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
25 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
26 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
27 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
28 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
29 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
30 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
31 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/of_device.h>
38
39#include "core.h"
40
41static const struct dwc2_core_params params_hi6220 = {
42 .otg_cap = 2, /* No HNP/SRP capable */
43 .otg_ver = 0, /* 1.3 */
John Youn323230e2016-11-03 17:55:50 -070044 .dma_desc_enable = 0,
45 .dma_desc_fs_enable = 0,
46 .speed = 0, /* High Speed */
47 .enable_dynamic_fifo = 1,
48 .en_multiple_tx_fifo = 1,
49 .host_rx_fifo_size = 512,
50 .host_nperio_tx_fifo_size = 512,
51 .host_perio_tx_fifo_size = 512,
52 .max_transfer_size = 65535,
53 .max_packet_count = 511,
54 .host_channels = 16,
55 .phy_type = 1, /* UTMI */
56 .phy_utmi_width = 8,
57 .phy_ulpi_ddr = 0, /* Single */
58 .phy_ulpi_ext_vbus = 0,
59 .i2c_enable = 0,
60 .ulpi_fs_ls = 0,
61 .host_support_fs_ls_low_power = 0,
62 .host_ls_low_power_phy_clk = 0, /* 48 MHz */
63 .ts_dline = 0,
64 .reload_ctl = 0,
65 .ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
66 GAHBCFG_HBSTLEN_SHIFT,
67 .uframe_sched = 0,
68 .external_id_pin_ctl = -1,
69 .hibernation = -1,
70};
71
72static const struct dwc2_core_params params_bcm2835 = {
73 .otg_cap = 0, /* HNP/SRP capable */
74 .otg_ver = 0, /* 1.3 */
John Youn323230e2016-11-03 17:55:50 -070075 .dma_desc_enable = 0,
76 .dma_desc_fs_enable = 0,
77 .speed = 0, /* High Speed */
78 .enable_dynamic_fifo = 1,
79 .en_multiple_tx_fifo = 1,
80 .host_rx_fifo_size = 774, /* 774 DWORDs */
81 .host_nperio_tx_fifo_size = 256, /* 256 DWORDs */
82 .host_perio_tx_fifo_size = 512, /* 512 DWORDs */
83 .max_transfer_size = 65535,
84 .max_packet_count = 511,
85 .host_channels = 8,
86 .phy_type = 1, /* UTMI */
87 .phy_utmi_width = 8, /* 8 bits */
88 .phy_ulpi_ddr = 0, /* Single */
89 .phy_ulpi_ext_vbus = 0,
90 .i2c_enable = 0,
91 .ulpi_fs_ls = 0,
92 .host_support_fs_ls_low_power = 0,
93 .host_ls_low_power_phy_clk = 0, /* 48 MHz */
94 .ts_dline = 0,
95 .reload_ctl = 0,
96 .ahbcfg = 0x10,
97 .uframe_sched = 0,
98 .external_id_pin_ctl = -1,
99 .hibernation = -1,
100};
101
102static const struct dwc2_core_params params_rk3066 = {
103 .otg_cap = 2, /* non-HNP/non-SRP */
104 .otg_ver = -1,
John Youn323230e2016-11-03 17:55:50 -0700105 .dma_desc_enable = 0,
106 .dma_desc_fs_enable = 0,
107 .speed = -1,
108 .enable_dynamic_fifo = 1,
109 .en_multiple_tx_fifo = -1,
110 .host_rx_fifo_size = 525, /* 525 DWORDs */
111 .host_nperio_tx_fifo_size = 128, /* 128 DWORDs */
112 .host_perio_tx_fifo_size = 256, /* 256 DWORDs */
113 .max_transfer_size = -1,
114 .max_packet_count = -1,
115 .host_channels = -1,
116 .phy_type = -1,
117 .phy_utmi_width = -1,
118 .phy_ulpi_ddr = -1,
119 .phy_ulpi_ext_vbus = -1,
120 .i2c_enable = -1,
121 .ulpi_fs_ls = -1,
122 .host_support_fs_ls_low_power = -1,
123 .host_ls_low_power_phy_clk = -1,
124 .ts_dline = -1,
125 .reload_ctl = -1,
126 .ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
127 GAHBCFG_HBSTLEN_SHIFT,
128 .uframe_sched = -1,
129 .external_id_pin_ctl = -1,
130 .hibernation = -1,
131};
132
133static const struct dwc2_core_params params_ltq = {
134 .otg_cap = 2, /* non-HNP/non-SRP */
135 .otg_ver = -1,
John Youn323230e2016-11-03 17:55:50 -0700136 .dma_desc_enable = -1,
137 .dma_desc_fs_enable = -1,
138 .speed = -1,
139 .enable_dynamic_fifo = -1,
140 .en_multiple_tx_fifo = -1,
141 .host_rx_fifo_size = 288, /* 288 DWORDs */
142 .host_nperio_tx_fifo_size = 128, /* 128 DWORDs */
143 .host_perio_tx_fifo_size = 96, /* 96 DWORDs */
144 .max_transfer_size = 65535,
145 .max_packet_count = 511,
146 .host_channels = -1,
147 .phy_type = -1,
148 .phy_utmi_width = -1,
149 .phy_ulpi_ddr = -1,
150 .phy_ulpi_ext_vbus = -1,
151 .i2c_enable = -1,
152 .ulpi_fs_ls = -1,
153 .host_support_fs_ls_low_power = -1,
154 .host_ls_low_power_phy_clk = -1,
155 .ts_dline = -1,
156 .reload_ctl = -1,
157 .ahbcfg = GAHBCFG_HBSTLEN_INCR16 <<
158 GAHBCFG_HBSTLEN_SHIFT,
159 .uframe_sched = -1,
160 .external_id_pin_ctl = -1,
161 .hibernation = -1,
162};
163
164static const struct dwc2_core_params params_amlogic = {
165 .otg_cap = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE,
166 .otg_ver = -1,
John Youn323230e2016-11-03 17:55:50 -0700167 .dma_desc_enable = 0,
168 .dma_desc_fs_enable = 0,
169 .speed = DWC2_SPEED_PARAM_HIGH,
170 .enable_dynamic_fifo = 1,
171 .en_multiple_tx_fifo = -1,
172 .host_rx_fifo_size = 512,
173 .host_nperio_tx_fifo_size = 500,
174 .host_perio_tx_fifo_size = 500,
175 .max_transfer_size = -1,
176 .max_packet_count = -1,
177 .host_channels = 16,
178 .phy_type = DWC2_PHY_TYPE_PARAM_UTMI,
179 .phy_utmi_width = -1,
180 .phy_ulpi_ddr = -1,
181 .phy_ulpi_ext_vbus = -1,
182 .i2c_enable = -1,
183 .ulpi_fs_ls = -1,
184 .host_support_fs_ls_low_power = -1,
185 .host_ls_low_power_phy_clk = -1,
186 .ts_dline = -1,
187 .reload_ctl = 1,
188 .ahbcfg = GAHBCFG_HBSTLEN_INCR8 <<
189 GAHBCFG_HBSTLEN_SHIFT,
190 .uframe_sched = 0,
191 .external_id_pin_ctl = -1,
192 .hibernation = -1,
193};
194
John Youn0a7d0d72016-11-03 17:55:57 -0700195static const struct dwc2_core_params params_default = {
196 .otg_cap = -1,
197 .otg_ver = -1,
John Youn0a7d0d72016-11-03 17:55:57 -0700198
199 /*
200 * Disable descriptor dma mode by default as the HW can support
201 * it, but does not support it for SPLIT transactions.
202 * Disable it for FS devices as well.
203 */
204 .dma_desc_enable = 0,
205 .dma_desc_fs_enable = 0,
206
207 .speed = -1,
208 .enable_dynamic_fifo = -1,
209 .en_multiple_tx_fifo = -1,
210 .host_rx_fifo_size = -1,
211 .host_nperio_tx_fifo_size = -1,
212 .host_perio_tx_fifo_size = -1,
213 .max_transfer_size = -1,
214 .max_packet_count = -1,
215 .host_channels = -1,
216 .phy_type = -1,
217 .phy_utmi_width = -1,
218 .phy_ulpi_ddr = -1,
219 .phy_ulpi_ext_vbus = -1,
220 .i2c_enable = -1,
221 .ulpi_fs_ls = -1,
222 .host_support_fs_ls_low_power = -1,
223 .host_ls_low_power_phy_clk = -1,
224 .ts_dline = -1,
225 .reload_ctl = -1,
226 .ahbcfg = -1,
227 .uframe_sched = -1,
228 .external_id_pin_ctl = -1,
229 .hibernation = -1,
230};
231
John Youn323230e2016-11-03 17:55:50 -0700232const struct of_device_id dwc2_of_match_table[] = {
233 { .compatible = "brcm,bcm2835-usb", .data = &params_bcm2835 },
234 { .compatible = "hisilicon,hi6220-usb", .data = &params_hi6220 },
235 { .compatible = "rockchip,rk3066-usb", .data = &params_rk3066 },
236 { .compatible = "lantiq,arx100-usb", .data = &params_ltq },
237 { .compatible = "lantiq,xrx200-usb", .data = &params_ltq },
238 { .compatible = "snps,dwc2", .data = NULL },
239 { .compatible = "samsung,s3c6400-hsotg", .data = NULL},
240 { .compatible = "amlogic,meson8b-usb", .data = &params_amlogic },
241 { .compatible = "amlogic,meson-gxbb-usb", .data = &params_amlogic },
242 {},
243};
244MODULE_DEVICE_TABLE(of, dwc2_of_match_table);
245
John Youn05ee7992016-11-03 17:56:05 -0700246static void dwc2_get_device_property(struct dwc2_hsotg *hsotg,
247 char *property, u8 size, u64 *value)
248{
249 u8 val8;
250 u16 val16;
251 u32 val32;
252
253 switch (size) {
254 case 0:
255 *value = device_property_read_bool(hsotg->dev, property);
256 break;
257 case 1:
258 if (device_property_read_u8(hsotg->dev, property, &val8))
259 return;
260
261 *value = val8;
262 break;
263 case 2:
264 if (device_property_read_u16(hsotg->dev, property, &val16))
265 return;
266
267 *value = val16;
268 break;
269 case 4:
270 if (device_property_read_u32(hsotg->dev, property, &val32))
271 return;
272
273 *value = val32;
274 break;
275 case 8:
276 if (device_property_read_u64(hsotg->dev, property, value))
277 return;
278
279 break;
280 default:
281 /*
282 * The size is checked by the only function that calls
283 * this so this should never happen.
284 */
285 WARN_ON(1);
286 return;
287 }
288}
289
290static void dwc2_set_core_param(void *param, u8 size, u64 value)
291{
292 switch (size) {
293 case 0:
294 *((bool *)param) = !!value;
295 break;
296 case 1:
297 *((u8 *)param) = (u8)value;
298 break;
299 case 2:
300 *((u16 *)param) = (u16)value;
301 break;
302 case 4:
303 *((u32 *)param) = (u32)value;
304 break;
305 case 8:
306 *((u64 *)param) = (u64)value;
307 break;
308 default:
309 /*
310 * The size is checked by the only function that calls
311 * this so this should never happen.
312 */
313 WARN_ON(1);
314 return;
315 }
316}
317
318/**
319 * dwc2_set_param() - Set a core parameter
320 *
321 * @hsotg: Programming view of the DWC_otg controller
322 * @param: Pointer to the parameter to set
323 * @lookup: True if the property should be looked up
324 * @property: The device property to read
325 * @legacy: The param value to set if @property is not available. This
326 * will typically be the legacy value set in the static
327 * params structure.
328 * @def: The default value
329 * @min: The minimum value
330 * @max: The maximum value
331 * @size: The size of the core parameter in bytes, or 0 for bool.
332 *
333 * This function looks up @property and sets the @param to that value.
334 * If the property doesn't exist it uses the passed-in @value. It will
335 * verify that the value falls between @min and @max. If it doesn't,
336 * it will output an error and set the parameter to either @def or,
337 * failing that, to @min.
338 *
339 * The @size is used to write to @param and to query the device
340 * properties so that this same function can be used with different
341 * types of parameters.
342 */
343static void dwc2_set_param(struct dwc2_hsotg *hsotg, void *param,
344 bool lookup, char *property, u64 legacy,
345 u64 def, u64 min, u64 max, u8 size)
346{
347 u64 sizemax;
348 u64 value;
349
350 if (WARN_ON(!hsotg || !param || !property))
351 return;
352
353 if (WARN((size > 8) || ((size & (size - 1)) != 0),
354 "Invalid size %d for %s\n", size, property))
355 return;
356
357 dev_vdbg(hsotg->dev, "%s: Setting %s: legacy=%llu, def=%llu, min=%llu, max=%llu, size=%d\n",
358 __func__, property, legacy, def, min, max, size);
359
360 sizemax = (1ULL << (size * 8)) - 1;
361 value = legacy;
362
363 /* Override legacy settings. */
364 if (lookup)
365 dwc2_get_device_property(hsotg, property, size, &value);
366
367 /*
368 * While the value is not valid, try setting it to the default
369 * value, and failing that, set it to the minimum.
370 */
371 while ((value < min) || (value > max)) {
372 /* Print an error unless the value is set to auto. */
373 if (value != sizemax)
374 dev_err(hsotg->dev, "Invalid value %llu for param %s\n",
375 value, property);
376
377 /*
378 * If we are already the default, just set it to the
379 * minimum.
380 */
381 if (value == def) {
382 dev_vdbg(hsotg->dev, "%s: setting value to min=%llu\n",
383 __func__, min);
384 value = min;
385 break;
386 }
387
388 /* Try the default value */
389 dev_vdbg(hsotg->dev, "%s: setting value to default=%llu\n",
390 __func__, def);
391 value = def;
392 }
393
394 dev_dbg(hsotg->dev, "Setting %s to %llu\n", property, value);
395 dwc2_set_core_param(param, size, value);
396}
397
398/**
399 * dwc2_set_param_u16() - Set a u16 parameter
400 *
401 * See dwc2_set_param().
402 */
403static void dwc2_set_param_u16(struct dwc2_hsotg *hsotg, u16 *param,
404 bool lookup, char *property, u16 legacy,
405 u16 def, u16 min, u16 max)
406{
407 dwc2_set_param(hsotg, param, lookup, property,
408 legacy, def, min, max, 2);
409}
410
411/**
412 * dwc2_set_param_bool() - Set a bool parameter
413 *
414 * See dwc2_set_param().
415 *
416 * Note: there is no 'legacy' argument here because there is no legacy
417 * source of bool params.
418 */
419static void dwc2_set_param_bool(struct dwc2_hsotg *hsotg, bool *param,
420 bool lookup, char *property,
421 bool def, bool min, bool max)
422{
423 dwc2_set_param(hsotg, param, lookup, property,
424 def, def, min, max, 0);
425}
426
John Youn323230e2016-11-03 17:55:50 -0700427#define DWC2_OUT_OF_BOUNDS(a, b, c) ((a) < (b) || (a) > (c))
428
429/* Parameter access functions */
John Younc1d286c2016-11-03 17:56:00 -0700430static void dwc2_set_param_otg_cap(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700431{
432 int valid = 1;
433
434 switch (val) {
435 case DWC2_CAP_PARAM_HNP_SRP_CAPABLE:
436 if (hsotg->hw_params.op_mode != GHWCFG2_OP_MODE_HNP_SRP_CAPABLE)
437 valid = 0;
438 break;
439 case DWC2_CAP_PARAM_SRP_ONLY_CAPABLE:
440 switch (hsotg->hw_params.op_mode) {
441 case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
442 case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
443 case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
444 case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
445 break;
446 default:
447 valid = 0;
448 break;
449 }
450 break;
451 case DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE:
452 /* always valid */
453 break;
454 default:
455 valid = 0;
456 break;
457 }
458
459 if (!valid) {
460 if (val >= 0)
461 dev_err(hsotg->dev,
462 "%d invalid for otg_cap parameter. Check HW configuration.\n",
463 val);
464 switch (hsotg->hw_params.op_mode) {
465 case GHWCFG2_OP_MODE_HNP_SRP_CAPABLE:
466 val = DWC2_CAP_PARAM_HNP_SRP_CAPABLE;
467 break;
468 case GHWCFG2_OP_MODE_SRP_ONLY_CAPABLE:
469 case GHWCFG2_OP_MODE_SRP_CAPABLE_DEVICE:
470 case GHWCFG2_OP_MODE_SRP_CAPABLE_HOST:
471 val = DWC2_CAP_PARAM_SRP_ONLY_CAPABLE;
472 break;
473 default:
474 val = DWC2_CAP_PARAM_NO_HNP_SRP_CAPABLE;
475 break;
476 }
477 dev_dbg(hsotg->dev, "Setting otg_cap to %d\n", val);
478 }
479
John Younbea8e862016-11-03 17:55:53 -0700480 hsotg->params.otg_cap = val;
John Youn323230e2016-11-03 17:55:50 -0700481}
482
John Younc1d286c2016-11-03 17:56:00 -0700483static void dwc2_set_param_dma_desc_enable(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700484{
485 int valid = 1;
486
John Youne7839f92016-11-03 17:56:07 -0700487 if (val > 0 && (hsotg->params.host_dma <= 0 ||
John Youn323230e2016-11-03 17:55:50 -0700488 !hsotg->hw_params.dma_desc_enable))
489 valid = 0;
490 if (val < 0)
491 valid = 0;
492
493 if (!valid) {
494 if (val >= 0)
495 dev_err(hsotg->dev,
496 "%d invalid for dma_desc_enable parameter. Check HW configuration.\n",
497 val);
John Youne7839f92016-11-03 17:56:07 -0700498 val = (hsotg->params.host_dma > 0 &&
John Youn323230e2016-11-03 17:55:50 -0700499 hsotg->hw_params.dma_desc_enable);
500 dev_dbg(hsotg->dev, "Setting dma_desc_enable to %d\n", val);
501 }
502
John Younbea8e862016-11-03 17:55:53 -0700503 hsotg->params.dma_desc_enable = val;
John Youn323230e2016-11-03 17:55:50 -0700504}
505
John Younc1d286c2016-11-03 17:56:00 -0700506static void dwc2_set_param_dma_desc_fs_enable(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700507{
508 int valid = 1;
509
John Youne7839f92016-11-03 17:56:07 -0700510 if (val > 0 && (hsotg->params.host_dma <= 0 ||
John Youn323230e2016-11-03 17:55:50 -0700511 !hsotg->hw_params.dma_desc_enable))
512 valid = 0;
513 if (val < 0)
514 valid = 0;
515
516 if (!valid) {
517 if (val >= 0)
518 dev_err(hsotg->dev,
519 "%d invalid for dma_desc_fs_enable parameter. Check HW configuration.\n",
520 val);
John Youne7839f92016-11-03 17:56:07 -0700521 val = (hsotg->params.host_dma > 0 &&
John Youn323230e2016-11-03 17:55:50 -0700522 hsotg->hw_params.dma_desc_enable);
523 }
524
John Younbea8e862016-11-03 17:55:53 -0700525 hsotg->params.dma_desc_fs_enable = val;
John Youn323230e2016-11-03 17:55:50 -0700526 dev_dbg(hsotg->dev, "Setting dma_desc_fs_enable to %d\n", val);
527}
528
John Younc1d286c2016-11-03 17:56:00 -0700529static void
530dwc2_set_param_host_support_fs_ls_low_power(struct dwc2_hsotg *hsotg,
531 int val)
John Youn323230e2016-11-03 17:55:50 -0700532{
533 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
534 if (val >= 0) {
535 dev_err(hsotg->dev,
536 "Wrong value for host_support_fs_low_power\n");
537 dev_err(hsotg->dev,
538 "host_support_fs_low_power must be 0 or 1\n");
539 }
540 val = 0;
541 dev_dbg(hsotg->dev,
542 "Setting host_support_fs_low_power to %d\n", val);
543 }
544
John Younbea8e862016-11-03 17:55:53 -0700545 hsotg->params.host_support_fs_ls_low_power = val;
John Youn323230e2016-11-03 17:55:50 -0700546}
547
John Younc1d286c2016-11-03 17:56:00 -0700548static void dwc2_set_param_enable_dynamic_fifo(struct dwc2_hsotg *hsotg,
549 int val)
John Youn323230e2016-11-03 17:55:50 -0700550{
551 int valid = 1;
552
553 if (val > 0 && !hsotg->hw_params.enable_dynamic_fifo)
554 valid = 0;
555 if (val < 0)
556 valid = 0;
557
558 if (!valid) {
559 if (val >= 0)
560 dev_err(hsotg->dev,
561 "%d invalid for enable_dynamic_fifo parameter. Check HW configuration.\n",
562 val);
563 val = hsotg->hw_params.enable_dynamic_fifo;
564 dev_dbg(hsotg->dev, "Setting enable_dynamic_fifo to %d\n", val);
565 }
566
John Younbea8e862016-11-03 17:55:53 -0700567 hsotg->params.enable_dynamic_fifo = val;
John Youn323230e2016-11-03 17:55:50 -0700568}
569
John Younc1d286c2016-11-03 17:56:00 -0700570static void dwc2_set_param_host_rx_fifo_size(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700571{
572 int valid = 1;
573
John Yound1531312016-11-03 17:56:02 -0700574 if (val < 16 || val > hsotg->hw_params.rx_fifo_size)
John Youn323230e2016-11-03 17:55:50 -0700575 valid = 0;
576
577 if (!valid) {
578 if (val >= 0)
579 dev_err(hsotg->dev,
580 "%d invalid for host_rx_fifo_size. Check HW configuration.\n",
581 val);
John Yound1531312016-11-03 17:56:02 -0700582 val = hsotg->hw_params.rx_fifo_size;
John Youn323230e2016-11-03 17:55:50 -0700583 dev_dbg(hsotg->dev, "Setting host_rx_fifo_size to %d\n", val);
584 }
585
John Younbea8e862016-11-03 17:55:53 -0700586 hsotg->params.host_rx_fifo_size = val;
John Youn323230e2016-11-03 17:55:50 -0700587}
588
John Younc1d286c2016-11-03 17:56:00 -0700589static void dwc2_set_param_host_nperio_tx_fifo_size(struct dwc2_hsotg *hsotg,
590 int val)
John Youn323230e2016-11-03 17:55:50 -0700591{
592 int valid = 1;
593
594 if (val < 16 || val > hsotg->hw_params.host_nperio_tx_fifo_size)
595 valid = 0;
596
597 if (!valid) {
598 if (val >= 0)
599 dev_err(hsotg->dev,
600 "%d invalid for host_nperio_tx_fifo_size. Check HW configuration.\n",
601 val);
602 val = hsotg->hw_params.host_nperio_tx_fifo_size;
603 dev_dbg(hsotg->dev, "Setting host_nperio_tx_fifo_size to %d\n",
604 val);
605 }
606
John Younbea8e862016-11-03 17:55:53 -0700607 hsotg->params.host_nperio_tx_fifo_size = val;
John Youn323230e2016-11-03 17:55:50 -0700608}
609
John Younc1d286c2016-11-03 17:56:00 -0700610static void dwc2_set_param_host_perio_tx_fifo_size(struct dwc2_hsotg *hsotg,
611 int val)
John Youn323230e2016-11-03 17:55:50 -0700612{
613 int valid = 1;
614
615 if (val < 16 || val > hsotg->hw_params.host_perio_tx_fifo_size)
616 valid = 0;
617
618 if (!valid) {
619 if (val >= 0)
620 dev_err(hsotg->dev,
621 "%d invalid for host_perio_tx_fifo_size. Check HW configuration.\n",
622 val);
623 val = hsotg->hw_params.host_perio_tx_fifo_size;
624 dev_dbg(hsotg->dev, "Setting host_perio_tx_fifo_size to %d\n",
625 val);
626 }
627
John Younbea8e862016-11-03 17:55:53 -0700628 hsotg->params.host_perio_tx_fifo_size = val;
John Youn323230e2016-11-03 17:55:50 -0700629}
630
John Younc1d286c2016-11-03 17:56:00 -0700631static void dwc2_set_param_max_transfer_size(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700632{
633 int valid = 1;
634
635 if (val < 2047 || val > hsotg->hw_params.max_transfer_size)
636 valid = 0;
637
638 if (!valid) {
639 if (val >= 0)
640 dev_err(hsotg->dev,
641 "%d invalid for max_transfer_size. Check HW configuration.\n",
642 val);
643 val = hsotg->hw_params.max_transfer_size;
644 dev_dbg(hsotg->dev, "Setting max_transfer_size to %d\n", val);
645 }
646
John Younbea8e862016-11-03 17:55:53 -0700647 hsotg->params.max_transfer_size = val;
John Youn323230e2016-11-03 17:55:50 -0700648}
649
John Younc1d286c2016-11-03 17:56:00 -0700650static void dwc2_set_param_max_packet_count(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700651{
652 int valid = 1;
653
654 if (val < 15 || val > hsotg->hw_params.max_packet_count)
655 valid = 0;
656
657 if (!valid) {
658 if (val >= 0)
659 dev_err(hsotg->dev,
660 "%d invalid for max_packet_count. Check HW configuration.\n",
661 val);
662 val = hsotg->hw_params.max_packet_count;
663 dev_dbg(hsotg->dev, "Setting max_packet_count to %d\n", val);
664 }
665
John Younbea8e862016-11-03 17:55:53 -0700666 hsotg->params.max_packet_count = val;
John Youn323230e2016-11-03 17:55:50 -0700667}
668
John Younc1d286c2016-11-03 17:56:00 -0700669static void dwc2_set_param_host_channels(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700670{
671 int valid = 1;
672
673 if (val < 1 || val > hsotg->hw_params.host_channels)
674 valid = 0;
675
676 if (!valid) {
677 if (val >= 0)
678 dev_err(hsotg->dev,
679 "%d invalid for host_channels. Check HW configuration.\n",
680 val);
681 val = hsotg->hw_params.host_channels;
682 dev_dbg(hsotg->dev, "Setting host_channels to %d\n", val);
683 }
684
John Younbea8e862016-11-03 17:55:53 -0700685 hsotg->params.host_channels = val;
John Youn323230e2016-11-03 17:55:50 -0700686}
687
John Younc1d286c2016-11-03 17:56:00 -0700688static void dwc2_set_param_phy_type(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700689{
690 int valid = 0;
691 u32 hs_phy_type, fs_phy_type;
692
693 if (DWC2_OUT_OF_BOUNDS(val, DWC2_PHY_TYPE_PARAM_FS,
694 DWC2_PHY_TYPE_PARAM_ULPI)) {
695 if (val >= 0) {
696 dev_err(hsotg->dev, "Wrong value for phy_type\n");
697 dev_err(hsotg->dev, "phy_type must be 0, 1 or 2\n");
698 }
699
700 valid = 0;
701 }
702
703 hs_phy_type = hsotg->hw_params.hs_phy_type;
704 fs_phy_type = hsotg->hw_params.fs_phy_type;
705 if (val == DWC2_PHY_TYPE_PARAM_UTMI &&
706 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
707 hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
708 valid = 1;
709 else if (val == DWC2_PHY_TYPE_PARAM_ULPI &&
710 (hs_phy_type == GHWCFG2_HS_PHY_TYPE_ULPI ||
711 hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI))
712 valid = 1;
713 else if (val == DWC2_PHY_TYPE_PARAM_FS &&
714 fs_phy_type == GHWCFG2_FS_PHY_TYPE_DEDICATED)
715 valid = 1;
716
717 if (!valid) {
718 if (val >= 0)
719 dev_err(hsotg->dev,
720 "%d invalid for phy_type. Check HW configuration.\n",
721 val);
722 val = DWC2_PHY_TYPE_PARAM_FS;
723 if (hs_phy_type != GHWCFG2_HS_PHY_TYPE_NOT_SUPPORTED) {
724 if (hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI ||
725 hs_phy_type == GHWCFG2_HS_PHY_TYPE_UTMI_ULPI)
726 val = DWC2_PHY_TYPE_PARAM_UTMI;
727 else
728 val = DWC2_PHY_TYPE_PARAM_ULPI;
729 }
730 dev_dbg(hsotg->dev, "Setting phy_type to %d\n", val);
731 }
732
John Younbea8e862016-11-03 17:55:53 -0700733 hsotg->params.phy_type = val;
John Youn323230e2016-11-03 17:55:50 -0700734}
735
736static int dwc2_get_param_phy_type(struct dwc2_hsotg *hsotg)
737{
John Younbea8e862016-11-03 17:55:53 -0700738 return hsotg->params.phy_type;
John Youn323230e2016-11-03 17:55:50 -0700739}
740
John Younc1d286c2016-11-03 17:56:00 -0700741static void dwc2_set_param_speed(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700742{
743 int valid = 1;
744
Vardan Mikayelyan38e90022016-11-14 19:17:03 -0800745 if (DWC2_OUT_OF_BOUNDS(val, 0, 2)) {
John Youn323230e2016-11-03 17:55:50 -0700746 if (val >= 0) {
747 dev_err(hsotg->dev, "Wrong value for speed parameter\n");
Vardan Mikayelyan38e90022016-11-14 19:17:03 -0800748 dev_err(hsotg->dev, "max_speed parameter must be 0, 1, or 2\n");
John Youn323230e2016-11-03 17:55:50 -0700749 }
750 valid = 0;
751 }
752
Vardan Mikayelyan38e90022016-11-14 19:17:03 -0800753 if (dwc2_is_hs_iot(hsotg) &&
754 val == DWC2_SPEED_PARAM_LOW)
755 valid = 0;
756
John Youn323230e2016-11-03 17:55:50 -0700757 if (val == DWC2_SPEED_PARAM_HIGH &&
758 dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
759 valid = 0;
760
761 if (!valid) {
762 if (val >= 0)
763 dev_err(hsotg->dev,
764 "%d invalid for speed parameter. Check HW configuration.\n",
765 val);
766 val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS ?
767 DWC2_SPEED_PARAM_FULL : DWC2_SPEED_PARAM_HIGH;
768 dev_dbg(hsotg->dev, "Setting speed to %d\n", val);
769 }
770
John Younbea8e862016-11-03 17:55:53 -0700771 hsotg->params.speed = val;
John Youn323230e2016-11-03 17:55:50 -0700772}
773
John Younc1d286c2016-11-03 17:56:00 -0700774static void dwc2_set_param_host_ls_low_power_phy_clk(struct dwc2_hsotg *hsotg,
775 int val)
John Youn323230e2016-11-03 17:55:50 -0700776{
777 int valid = 1;
778
779 if (DWC2_OUT_OF_BOUNDS(val, DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ,
780 DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ)) {
781 if (val >= 0) {
782 dev_err(hsotg->dev,
783 "Wrong value for host_ls_low_power_phy_clk parameter\n");
784 dev_err(hsotg->dev,
785 "host_ls_low_power_phy_clk must be 0 or 1\n");
786 }
787 valid = 0;
788 }
789
790 if (val == DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ &&
791 dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS)
792 valid = 0;
793
794 if (!valid) {
795 if (val >= 0)
796 dev_err(hsotg->dev,
797 "%d invalid for host_ls_low_power_phy_clk. Check HW configuration.\n",
798 val);
799 val = dwc2_get_param_phy_type(hsotg) == DWC2_PHY_TYPE_PARAM_FS
800 ? DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_6MHZ
801 : DWC2_HOST_LS_LOW_POWER_PHY_CLK_PARAM_48MHZ;
802 dev_dbg(hsotg->dev, "Setting host_ls_low_power_phy_clk to %d\n",
803 val);
804 }
805
John Younbea8e862016-11-03 17:55:53 -0700806 hsotg->params.host_ls_low_power_phy_clk = val;
John Youn323230e2016-11-03 17:55:50 -0700807}
808
John Younc1d286c2016-11-03 17:56:00 -0700809static void dwc2_set_param_phy_ulpi_ddr(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700810{
811 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
812 if (val >= 0) {
813 dev_err(hsotg->dev, "Wrong value for phy_ulpi_ddr\n");
814 dev_err(hsotg->dev, "phy_upli_ddr must be 0 or 1\n");
815 }
816 val = 0;
817 dev_dbg(hsotg->dev, "Setting phy_upli_ddr to %d\n", val);
818 }
819
John Younbea8e862016-11-03 17:55:53 -0700820 hsotg->params.phy_ulpi_ddr = val;
John Youn323230e2016-11-03 17:55:50 -0700821}
822
John Younc1d286c2016-11-03 17:56:00 -0700823static void dwc2_set_param_phy_ulpi_ext_vbus(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700824{
825 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
826 if (val >= 0) {
827 dev_err(hsotg->dev,
828 "Wrong value for phy_ulpi_ext_vbus\n");
829 dev_err(hsotg->dev,
830 "phy_ulpi_ext_vbus must be 0 or 1\n");
831 }
832 val = 0;
833 dev_dbg(hsotg->dev, "Setting phy_ulpi_ext_vbus to %d\n", val);
834 }
835
John Younbea8e862016-11-03 17:55:53 -0700836 hsotg->params.phy_ulpi_ext_vbus = val;
John Youn323230e2016-11-03 17:55:50 -0700837}
838
John Younc1d286c2016-11-03 17:56:00 -0700839static void dwc2_set_param_phy_utmi_width(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700840{
841 int valid = 0;
842
843 switch (hsotg->hw_params.utmi_phy_data_width) {
844 case GHWCFG4_UTMI_PHY_DATA_WIDTH_8:
845 valid = (val == 8);
846 break;
847 case GHWCFG4_UTMI_PHY_DATA_WIDTH_16:
848 valid = (val == 16);
849 break;
850 case GHWCFG4_UTMI_PHY_DATA_WIDTH_8_OR_16:
851 valid = (val == 8 || val == 16);
852 break;
853 }
854
855 if (!valid) {
856 if (val >= 0) {
857 dev_err(hsotg->dev,
858 "%d invalid for phy_utmi_width. Check HW configuration.\n",
859 val);
860 }
861 val = (hsotg->hw_params.utmi_phy_data_width ==
862 GHWCFG4_UTMI_PHY_DATA_WIDTH_8) ? 8 : 16;
863 dev_dbg(hsotg->dev, "Setting phy_utmi_width to %d\n", val);
864 }
865
John Younbea8e862016-11-03 17:55:53 -0700866 hsotg->params.phy_utmi_width = val;
John Youn323230e2016-11-03 17:55:50 -0700867}
868
John Younc1d286c2016-11-03 17:56:00 -0700869static void dwc2_set_param_ulpi_fs_ls(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700870{
871 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
872 if (val >= 0) {
873 dev_err(hsotg->dev, "Wrong value for ulpi_fs_ls\n");
874 dev_err(hsotg->dev, "ulpi_fs_ls must be 0 or 1\n");
875 }
876 val = 0;
877 dev_dbg(hsotg->dev, "Setting ulpi_fs_ls to %d\n", val);
878 }
879
John Younbea8e862016-11-03 17:55:53 -0700880 hsotg->params.ulpi_fs_ls = val;
John Youn323230e2016-11-03 17:55:50 -0700881}
882
John Younc1d286c2016-11-03 17:56:00 -0700883static void dwc2_set_param_ts_dline(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700884{
885 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
886 if (val >= 0) {
887 dev_err(hsotg->dev, "Wrong value for ts_dline\n");
888 dev_err(hsotg->dev, "ts_dline must be 0 or 1\n");
889 }
890 val = 0;
891 dev_dbg(hsotg->dev, "Setting ts_dline to %d\n", val);
892 }
893
John Younbea8e862016-11-03 17:55:53 -0700894 hsotg->params.ts_dline = val;
John Youn323230e2016-11-03 17:55:50 -0700895}
896
John Younc1d286c2016-11-03 17:56:00 -0700897static void dwc2_set_param_i2c_enable(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700898{
899 int valid = 1;
900
901 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
902 if (val >= 0) {
903 dev_err(hsotg->dev, "Wrong value for i2c_enable\n");
904 dev_err(hsotg->dev, "i2c_enable must be 0 or 1\n");
905 }
906
907 valid = 0;
908 }
909
910 if (val == 1 && !(hsotg->hw_params.i2c_enable))
911 valid = 0;
912
913 if (!valid) {
914 if (val >= 0)
915 dev_err(hsotg->dev,
916 "%d invalid for i2c_enable. Check HW configuration.\n",
917 val);
918 val = hsotg->hw_params.i2c_enable;
919 dev_dbg(hsotg->dev, "Setting i2c_enable to %d\n", val);
920 }
921
John Younbea8e862016-11-03 17:55:53 -0700922 hsotg->params.i2c_enable = val;
John Youn323230e2016-11-03 17:55:50 -0700923}
924
John Younc1d286c2016-11-03 17:56:00 -0700925static void dwc2_set_param_en_multiple_tx_fifo(struct dwc2_hsotg *hsotg,
926 int val)
John Youn323230e2016-11-03 17:55:50 -0700927{
928 int valid = 1;
929
930 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
931 if (val >= 0) {
932 dev_err(hsotg->dev,
933 "Wrong value for en_multiple_tx_fifo,\n");
934 dev_err(hsotg->dev,
935 "en_multiple_tx_fifo must be 0 or 1\n");
936 }
937 valid = 0;
938 }
939
940 if (val == 1 && !hsotg->hw_params.en_multiple_tx_fifo)
941 valid = 0;
942
943 if (!valid) {
944 if (val >= 0)
945 dev_err(hsotg->dev,
946 "%d invalid for parameter en_multiple_tx_fifo. Check HW configuration.\n",
947 val);
948 val = hsotg->hw_params.en_multiple_tx_fifo;
949 dev_dbg(hsotg->dev, "Setting en_multiple_tx_fifo to %d\n", val);
950 }
951
John Younbea8e862016-11-03 17:55:53 -0700952 hsotg->params.en_multiple_tx_fifo = val;
John Youn323230e2016-11-03 17:55:50 -0700953}
954
John Younc1d286c2016-11-03 17:56:00 -0700955static void dwc2_set_param_reload_ctl(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700956{
957 int valid = 1;
958
959 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
960 if (val >= 0) {
961 dev_err(hsotg->dev,
962 "'%d' invalid for parameter reload_ctl\n", val);
963 dev_err(hsotg->dev, "reload_ctl must be 0 or 1\n");
964 }
965 valid = 0;
966 }
967
968 if (val == 1 && hsotg->hw_params.snpsid < DWC2_CORE_REV_2_92a)
969 valid = 0;
970
971 if (!valid) {
972 if (val >= 0)
973 dev_err(hsotg->dev,
974 "%d invalid for parameter reload_ctl. Check HW configuration.\n",
975 val);
976 val = hsotg->hw_params.snpsid >= DWC2_CORE_REV_2_92a;
977 dev_dbg(hsotg->dev, "Setting reload_ctl to %d\n", val);
978 }
979
John Younbea8e862016-11-03 17:55:53 -0700980 hsotg->params.reload_ctl = val;
John Youn323230e2016-11-03 17:55:50 -0700981}
982
John Younc1d286c2016-11-03 17:56:00 -0700983static void dwc2_set_param_ahbcfg(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700984{
985 if (val != -1)
John Younbea8e862016-11-03 17:55:53 -0700986 hsotg->params.ahbcfg = val;
John Youn323230e2016-11-03 17:55:50 -0700987 else
John Younbea8e862016-11-03 17:55:53 -0700988 hsotg->params.ahbcfg = GAHBCFG_HBSTLEN_INCR4 <<
John Youn323230e2016-11-03 17:55:50 -0700989 GAHBCFG_HBSTLEN_SHIFT;
990}
991
John Younc1d286c2016-11-03 17:56:00 -0700992static void dwc2_set_param_otg_ver(struct dwc2_hsotg *hsotg, int val)
John Youn323230e2016-11-03 17:55:50 -0700993{
994 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
995 if (val >= 0) {
996 dev_err(hsotg->dev,
997 "'%d' invalid for parameter otg_ver\n", val);
998 dev_err(hsotg->dev,
999 "otg_ver must be 0 (for OTG 1.3 support) or 1 (for OTG 2.0 support)\n");
1000 }
1001 val = 0;
1002 dev_dbg(hsotg->dev, "Setting otg_ver to %d\n", val);
1003 }
1004
John Younbea8e862016-11-03 17:55:53 -07001005 hsotg->params.otg_ver = val;
John Youn323230e2016-11-03 17:55:50 -07001006}
1007
1008static void dwc2_set_param_uframe_sched(struct dwc2_hsotg *hsotg, int val)
1009{
1010 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1011 if (val >= 0) {
1012 dev_err(hsotg->dev,
1013 "'%d' invalid for parameter uframe_sched\n",
1014 val);
1015 dev_err(hsotg->dev, "uframe_sched must be 0 or 1\n");
1016 }
1017 val = 1;
1018 dev_dbg(hsotg->dev, "Setting uframe_sched to %d\n", val);
1019 }
1020
John Younbea8e862016-11-03 17:55:53 -07001021 hsotg->params.uframe_sched = val;
John Youn323230e2016-11-03 17:55:50 -07001022}
1023
1024static void dwc2_set_param_external_id_pin_ctl(struct dwc2_hsotg *hsotg,
1025 int val)
1026{
1027 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1028 if (val >= 0) {
1029 dev_err(hsotg->dev,
1030 "'%d' invalid for parameter external_id_pin_ctl\n",
1031 val);
1032 dev_err(hsotg->dev, "external_id_pin_ctl must be 0 or 1\n");
1033 }
1034 val = 0;
1035 dev_dbg(hsotg->dev, "Setting external_id_pin_ctl to %d\n", val);
1036 }
1037
John Younbea8e862016-11-03 17:55:53 -07001038 hsotg->params.external_id_pin_ctl = val;
John Youn323230e2016-11-03 17:55:50 -07001039}
1040
1041static void dwc2_set_param_hibernation(struct dwc2_hsotg *hsotg,
1042 int val)
1043{
1044 if (DWC2_OUT_OF_BOUNDS(val, 0, 1)) {
1045 if (val >= 0) {
1046 dev_err(hsotg->dev,
1047 "'%d' invalid for parameter hibernation\n",
1048 val);
1049 dev_err(hsotg->dev, "hibernation must be 0 or 1\n");
1050 }
1051 val = 0;
1052 dev_dbg(hsotg->dev, "Setting hibernation to %d\n", val);
1053 }
1054
John Younbea8e862016-11-03 17:55:53 -07001055 hsotg->params.hibernation = val;
John Youn323230e2016-11-03 17:55:50 -07001056}
1057
John Youn05ee7992016-11-03 17:56:05 -07001058static void dwc2_set_param_tx_fifo_sizes(struct dwc2_hsotg *hsotg)
1059{
1060 int i;
1061 int num;
1062 char *property = "g-tx-fifo-size";
1063 struct dwc2_core_params *p = &hsotg->params;
1064
1065 memset(p->g_tx_fifo_size, 0, sizeof(p->g_tx_fifo_size));
1066
1067 /* Read tx fifo sizes */
1068 num = device_property_read_u32_array(hsotg->dev, property, NULL, 0);
1069
1070 if (num > 0) {
1071 device_property_read_u32_array(hsotg->dev, property,
1072 &p->g_tx_fifo_size[1],
1073 num);
1074 } else {
1075 u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE;
1076
1077 memcpy(&p->g_tx_fifo_size[1],
1078 p_tx_fifo,
1079 sizeof(p_tx_fifo));
1080
1081 num = ARRAY_SIZE(p_tx_fifo);
1082 }
1083
1084 for (i = 0; i < num; i++) {
1085 if ((i + 1) >= ARRAY_SIZE(p->g_tx_fifo_size))
1086 break;
1087
1088 dev_dbg(hsotg->dev, "Setting %s[%d] to %d\n",
1089 property, i + 1, p->g_tx_fifo_size[i + 1]);
1090 }
1091}
1092
John Youn9962b622016-11-09 19:27:40 -08001093static void dwc2_set_gadget_dma(struct dwc2_hsotg *hsotg)
1094{
1095 struct dwc2_hw_params *hw = &hsotg->hw_params;
1096 struct dwc2_core_params *p = &hsotg->params;
1097 bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
1098
1099 /* Buffer DMA */
1100 dwc2_set_param_bool(hsotg, &p->g_dma,
1101 false, "gadget-dma",
1102 true, false,
1103 dma_capable);
Vahram Aharonyandec4b552016-11-09 19:27:48 -08001104
1105 /* DMA Descriptor */
1106 dwc2_set_param_bool(hsotg, &p->g_dma_desc, false,
1107 "gadget-dma-desc",
1108 p->g_dma, false,
1109 !!hw->dma_desc_enable);
John Youn9962b622016-11-09 19:27:40 -08001110}
1111
John Youn05ee7992016-11-03 17:56:05 -07001112/**
1113 * dwc2_set_parameters() - Set all core parameters.
1114 *
1115 * @hsotg: Programming view of the DWC_otg controller
1116 * @params: The parameters to set
John Youn323230e2016-11-03 17:55:50 -07001117 */
John Younc1d286c2016-11-03 17:56:00 -07001118static void dwc2_set_parameters(struct dwc2_hsotg *hsotg,
1119 const struct dwc2_core_params *params)
John Youn323230e2016-11-03 17:55:50 -07001120{
John Youn05ee7992016-11-03 17:56:05 -07001121 struct dwc2_hw_params *hw = &hsotg->hw_params;
1122 struct dwc2_core_params *p = &hsotg->params;
John Youn6b66ce52016-11-03 17:56:12 -07001123 bool dma_capable = !(hw->arch == GHWCFG2_SLAVE_ONLY_ARCH);
John Youn323230e2016-11-03 17:55:50 -07001124
1125 dwc2_set_param_otg_cap(hsotg, params->otg_cap);
John Youn6b66ce52016-11-03 17:56:12 -07001126 if ((hsotg->dr_mode == USB_DR_MODE_HOST) ||
1127 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
John Youn6b66ce52016-11-03 17:56:12 -07001128 dev_dbg(hsotg->dev, "Setting HOST parameters\n");
1129
John Youn6b66ce52016-11-03 17:56:12 -07001130 dwc2_set_param_bool(hsotg, &p->host_dma,
1131 false, "host-dma",
John Youn8ad07332016-11-14 18:29:57 -08001132 true, false,
John Youn6b66ce52016-11-03 17:56:12 -07001133 dma_capable);
1134 }
Christian Lamparter4be00802016-11-15 14:11:55 +02001135 dwc2_set_param_dma_desc_enable(hsotg, params->dma_desc_enable);
1136 dwc2_set_param_dma_desc_fs_enable(hsotg, params->dma_desc_fs_enable);
John Youn6b66ce52016-11-03 17:56:12 -07001137
John Youn323230e2016-11-03 17:55:50 -07001138 dwc2_set_param_host_support_fs_ls_low_power(hsotg,
1139 params->host_support_fs_ls_low_power);
1140 dwc2_set_param_enable_dynamic_fifo(hsotg,
1141 params->enable_dynamic_fifo);
1142 dwc2_set_param_host_rx_fifo_size(hsotg,
1143 params->host_rx_fifo_size);
1144 dwc2_set_param_host_nperio_tx_fifo_size(hsotg,
1145 params->host_nperio_tx_fifo_size);
1146 dwc2_set_param_host_perio_tx_fifo_size(hsotg,
1147 params->host_perio_tx_fifo_size);
1148 dwc2_set_param_max_transfer_size(hsotg,
1149 params->max_transfer_size);
1150 dwc2_set_param_max_packet_count(hsotg,
1151 params->max_packet_count);
1152 dwc2_set_param_host_channels(hsotg, params->host_channels);
1153 dwc2_set_param_phy_type(hsotg, params->phy_type);
1154 dwc2_set_param_speed(hsotg, params->speed);
1155 dwc2_set_param_host_ls_low_power_phy_clk(hsotg,
1156 params->host_ls_low_power_phy_clk);
1157 dwc2_set_param_phy_ulpi_ddr(hsotg, params->phy_ulpi_ddr);
1158 dwc2_set_param_phy_ulpi_ext_vbus(hsotg,
1159 params->phy_ulpi_ext_vbus);
1160 dwc2_set_param_phy_utmi_width(hsotg, params->phy_utmi_width);
1161 dwc2_set_param_ulpi_fs_ls(hsotg, params->ulpi_fs_ls);
1162 dwc2_set_param_ts_dline(hsotg, params->ts_dline);
1163 dwc2_set_param_i2c_enable(hsotg, params->i2c_enable);
1164 dwc2_set_param_en_multiple_tx_fifo(hsotg,
1165 params->en_multiple_tx_fifo);
1166 dwc2_set_param_reload_ctl(hsotg, params->reload_ctl);
1167 dwc2_set_param_ahbcfg(hsotg, params->ahbcfg);
1168 dwc2_set_param_otg_ver(hsotg, params->otg_ver);
1169 dwc2_set_param_uframe_sched(hsotg, params->uframe_sched);
1170 dwc2_set_param_external_id_pin_ctl(hsotg, params->external_id_pin_ctl);
1171 dwc2_set_param_hibernation(hsotg, params->hibernation);
John Youn05ee7992016-11-03 17:56:05 -07001172
1173 /*
1174 * Set devicetree-only parameters. These parameters do not
1175 * take any values from @params.
1176 */
1177 if ((hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) ||
1178 (hsotg->dr_mode == USB_DR_MODE_OTG)) {
1179 dev_dbg(hsotg->dev, "Setting peripheral device properties\n");
1180
John Youn9962b622016-11-09 19:27:40 -08001181 dwc2_set_gadget_dma(hsotg);
John Youn05ee7992016-11-03 17:56:05 -07001182
1183 /*
1184 * The values for g_rx_fifo_size (2048) and
1185 * g_np_tx_fifo_size (1024) come from the legacy s3c
1186 * gadget driver. These defaults have been hard-coded
1187 * for some time so many platforms depend on these
1188 * values. Leave them as defaults for now and only
1189 * auto-detect if the hardware does not support the
1190 * default.
1191 */
1192 dwc2_set_param_u16(hsotg, &p->g_rx_fifo_size,
1193 true, "g-rx-fifo-size", 2048,
1194 hw->rx_fifo_size,
1195 16, hw->rx_fifo_size);
1196
1197 dwc2_set_param_u16(hsotg, &p->g_np_tx_fifo_size,
1198 true, "g-np-tx-fifo-size", 1024,
1199 hw->dev_nperio_tx_fifo_size,
1200 16, hw->dev_nperio_tx_fifo_size);
1201
1202 dwc2_set_param_tx_fifo_sizes(hsotg);
1203 }
John Youn323230e2016-11-03 17:55:50 -07001204}
1205
1206/*
1207 * Gets host hardware parameters. Forces host mode if not currently in
1208 * host mode. Should be called immediately after a core soft reset in
1209 * order to get the reset values.
1210 */
1211static void dwc2_get_host_hwparams(struct dwc2_hsotg *hsotg)
1212{
1213 struct dwc2_hw_params *hw = &hsotg->hw_params;
1214 u32 gnptxfsiz;
1215 u32 hptxfsiz;
1216 bool forced;
1217
1218 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
1219 return;
1220
1221 forced = dwc2_force_mode_if_needed(hsotg, true);
1222
1223 gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
1224 hptxfsiz = dwc2_readl(hsotg->regs + HPTXFSIZ);
1225 dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
1226 dev_dbg(hsotg->dev, "hptxfsiz=%08x\n", hptxfsiz);
1227
1228 if (forced)
1229 dwc2_clear_force_mode(hsotg);
1230
1231 hw->host_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1232 FIFOSIZE_DEPTH_SHIFT;
1233 hw->host_perio_tx_fifo_size = (hptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1234 FIFOSIZE_DEPTH_SHIFT;
1235}
1236
1237/*
1238 * Gets device hardware parameters. Forces device mode if not
1239 * currently in device mode. Should be called immediately after a core
1240 * soft reset in order to get the reset values.
1241 */
1242static void dwc2_get_dev_hwparams(struct dwc2_hsotg *hsotg)
1243{
1244 struct dwc2_hw_params *hw = &hsotg->hw_params;
1245 bool forced;
1246 u32 gnptxfsiz;
1247
1248 if (hsotg->dr_mode == USB_DR_MODE_HOST)
1249 return;
1250
1251 forced = dwc2_force_mode_if_needed(hsotg, false);
1252
1253 gnptxfsiz = dwc2_readl(hsotg->regs + GNPTXFSIZ);
1254 dev_dbg(hsotg->dev, "gnptxfsiz=%08x\n", gnptxfsiz);
1255
1256 if (forced)
1257 dwc2_clear_force_mode(hsotg);
1258
1259 hw->dev_nperio_tx_fifo_size = (gnptxfsiz & FIFOSIZE_DEPTH_MASK) >>
1260 FIFOSIZE_DEPTH_SHIFT;
1261}
1262
1263/**
1264 * During device initialization, read various hardware configuration
1265 * registers and interpret the contents.
1266 */
1267int dwc2_get_hwparams(struct dwc2_hsotg *hsotg)
1268{
1269 struct dwc2_hw_params *hw = &hsotg->hw_params;
1270 unsigned int width;
1271 u32 hwcfg1, hwcfg2, hwcfg3, hwcfg4;
1272 u32 grxfsiz;
1273
1274 /*
1275 * Attempt to ensure this device is really a DWC_otg Controller.
1276 * Read and verify the GSNPSID register contents. The value should be
1277 * 0x45f42xxx or 0x45f43xxx, which corresponds to either "OT2" or "OT3",
1278 * as in "OTG version 2.xx" or "OTG version 3.xx".
1279 */
1280 hw->snpsid = dwc2_readl(hsotg->regs + GSNPSID);
1281 if ((hw->snpsid & 0xfffff000) != 0x4f542000 &&
Vardan Mikayelyan1e6b98e2016-11-14 19:16:58 -08001282 (hw->snpsid & 0xfffff000) != 0x4f543000 &&
1283 (hw->snpsid & 0xffff0000) != 0x55310000 &&
1284 (hw->snpsid & 0xffff0000) != 0x55320000) {
John Youn323230e2016-11-03 17:55:50 -07001285 dev_err(hsotg->dev, "Bad value for GSNPSID: 0x%08x\n",
1286 hw->snpsid);
1287 return -ENODEV;
1288 }
1289
1290 dev_dbg(hsotg->dev, "Core Release: %1x.%1x%1x%1x (snpsid=%x)\n",
1291 hw->snpsid >> 12 & 0xf, hw->snpsid >> 8 & 0xf,
1292 hw->snpsid >> 4 & 0xf, hw->snpsid & 0xf, hw->snpsid);
1293
1294 hwcfg1 = dwc2_readl(hsotg->regs + GHWCFG1);
1295 hwcfg2 = dwc2_readl(hsotg->regs + GHWCFG2);
1296 hwcfg3 = dwc2_readl(hsotg->regs + GHWCFG3);
1297 hwcfg4 = dwc2_readl(hsotg->regs + GHWCFG4);
1298 grxfsiz = dwc2_readl(hsotg->regs + GRXFSIZ);
1299
1300 dev_dbg(hsotg->dev, "hwcfg1=%08x\n", hwcfg1);
1301 dev_dbg(hsotg->dev, "hwcfg2=%08x\n", hwcfg2);
1302 dev_dbg(hsotg->dev, "hwcfg3=%08x\n", hwcfg3);
1303 dev_dbg(hsotg->dev, "hwcfg4=%08x\n", hwcfg4);
1304 dev_dbg(hsotg->dev, "grxfsiz=%08x\n", grxfsiz);
1305
1306 /*
1307 * Host specific hardware parameters. Reading these parameters
1308 * requires the controller to be in host mode. The mode will
1309 * be forced, if necessary, to read these values.
1310 */
1311 dwc2_get_host_hwparams(hsotg);
1312 dwc2_get_dev_hwparams(hsotg);
1313
1314 /* hwcfg1 */
1315 hw->dev_ep_dirs = hwcfg1;
1316
1317 /* hwcfg2 */
1318 hw->op_mode = (hwcfg2 & GHWCFG2_OP_MODE_MASK) >>
1319 GHWCFG2_OP_MODE_SHIFT;
1320 hw->arch = (hwcfg2 & GHWCFG2_ARCHITECTURE_MASK) >>
1321 GHWCFG2_ARCHITECTURE_SHIFT;
1322 hw->enable_dynamic_fifo = !!(hwcfg2 & GHWCFG2_DYNAMIC_FIFO);
1323 hw->host_channels = 1 + ((hwcfg2 & GHWCFG2_NUM_HOST_CHAN_MASK) >>
1324 GHWCFG2_NUM_HOST_CHAN_SHIFT);
1325 hw->hs_phy_type = (hwcfg2 & GHWCFG2_HS_PHY_TYPE_MASK) >>
1326 GHWCFG2_HS_PHY_TYPE_SHIFT;
1327 hw->fs_phy_type = (hwcfg2 & GHWCFG2_FS_PHY_TYPE_MASK) >>
1328 GHWCFG2_FS_PHY_TYPE_SHIFT;
1329 hw->num_dev_ep = (hwcfg2 & GHWCFG2_NUM_DEV_EP_MASK) >>
1330 GHWCFG2_NUM_DEV_EP_SHIFT;
1331 hw->nperio_tx_q_depth =
1332 (hwcfg2 & GHWCFG2_NONPERIO_TX_Q_DEPTH_MASK) >>
1333 GHWCFG2_NONPERIO_TX_Q_DEPTH_SHIFT << 1;
1334 hw->host_perio_tx_q_depth =
1335 (hwcfg2 & GHWCFG2_HOST_PERIO_TX_Q_DEPTH_MASK) >>
1336 GHWCFG2_HOST_PERIO_TX_Q_DEPTH_SHIFT << 1;
1337 hw->dev_token_q_depth =
1338 (hwcfg2 & GHWCFG2_DEV_TOKEN_Q_DEPTH_MASK) >>
1339 GHWCFG2_DEV_TOKEN_Q_DEPTH_SHIFT;
1340
1341 /* hwcfg3 */
1342 width = (hwcfg3 & GHWCFG3_XFER_SIZE_CNTR_WIDTH_MASK) >>
1343 GHWCFG3_XFER_SIZE_CNTR_WIDTH_SHIFT;
1344 hw->max_transfer_size = (1 << (width + 11)) - 1;
1345 width = (hwcfg3 & GHWCFG3_PACKET_SIZE_CNTR_WIDTH_MASK) >>
1346 GHWCFG3_PACKET_SIZE_CNTR_WIDTH_SHIFT;
1347 hw->max_packet_count = (1 << (width + 4)) - 1;
1348 hw->i2c_enable = !!(hwcfg3 & GHWCFG3_I2C);
1349 hw->total_fifo_size = (hwcfg3 & GHWCFG3_DFIFO_DEPTH_MASK) >>
1350 GHWCFG3_DFIFO_DEPTH_SHIFT;
1351
1352 /* hwcfg4 */
1353 hw->en_multiple_tx_fifo = !!(hwcfg4 & GHWCFG4_DED_FIFO_EN);
1354 hw->num_dev_perio_in_ep = (hwcfg4 & GHWCFG4_NUM_DEV_PERIO_IN_EP_MASK) >>
1355 GHWCFG4_NUM_DEV_PERIO_IN_EP_SHIFT;
1356 hw->dma_desc_enable = !!(hwcfg4 & GHWCFG4_DESC_DMA);
1357 hw->power_optimized = !!(hwcfg4 & GHWCFG4_POWER_OPTIMIZ);
1358 hw->utmi_phy_data_width = (hwcfg4 & GHWCFG4_UTMI_PHY_DATA_WIDTH_MASK) >>
1359 GHWCFG4_UTMI_PHY_DATA_WIDTH_SHIFT;
1360
1361 /* fifo sizes */
John Yound1531312016-11-03 17:56:02 -07001362 hw->rx_fifo_size = (grxfsiz & GRXFSIZ_DEPTH_MASK) >>
John Youn323230e2016-11-03 17:55:50 -07001363 GRXFSIZ_DEPTH_SHIFT;
1364
1365 dev_dbg(hsotg->dev, "Detected values from hardware:\n");
1366 dev_dbg(hsotg->dev, " op_mode=%d\n",
1367 hw->op_mode);
1368 dev_dbg(hsotg->dev, " arch=%d\n",
1369 hw->arch);
1370 dev_dbg(hsotg->dev, " dma_desc_enable=%d\n",
1371 hw->dma_desc_enable);
1372 dev_dbg(hsotg->dev, " power_optimized=%d\n",
1373 hw->power_optimized);
1374 dev_dbg(hsotg->dev, " i2c_enable=%d\n",
1375 hw->i2c_enable);
1376 dev_dbg(hsotg->dev, " hs_phy_type=%d\n",
1377 hw->hs_phy_type);
1378 dev_dbg(hsotg->dev, " fs_phy_type=%d\n",
1379 hw->fs_phy_type);
1380 dev_dbg(hsotg->dev, " utmi_phy_data_width=%d\n",
1381 hw->utmi_phy_data_width);
1382 dev_dbg(hsotg->dev, " num_dev_ep=%d\n",
1383 hw->num_dev_ep);
1384 dev_dbg(hsotg->dev, " num_dev_perio_in_ep=%d\n",
1385 hw->num_dev_perio_in_ep);
1386 dev_dbg(hsotg->dev, " host_channels=%d\n",
1387 hw->host_channels);
1388 dev_dbg(hsotg->dev, " max_transfer_size=%d\n",
1389 hw->max_transfer_size);
1390 dev_dbg(hsotg->dev, " max_packet_count=%d\n",
1391 hw->max_packet_count);
1392 dev_dbg(hsotg->dev, " nperio_tx_q_depth=0x%0x\n",
1393 hw->nperio_tx_q_depth);
1394 dev_dbg(hsotg->dev, " host_perio_tx_q_depth=0x%0x\n",
1395 hw->host_perio_tx_q_depth);
1396 dev_dbg(hsotg->dev, " dev_token_q_depth=0x%0x\n",
1397 hw->dev_token_q_depth);
1398 dev_dbg(hsotg->dev, " enable_dynamic_fifo=%d\n",
1399 hw->enable_dynamic_fifo);
1400 dev_dbg(hsotg->dev, " en_multiple_tx_fifo=%d\n",
1401 hw->en_multiple_tx_fifo);
1402 dev_dbg(hsotg->dev, " total_fifo_size=%d\n",
1403 hw->total_fifo_size);
John Yound1531312016-11-03 17:56:02 -07001404 dev_dbg(hsotg->dev, " rx_fifo_size=%d\n",
1405 hw->rx_fifo_size);
John Youn323230e2016-11-03 17:55:50 -07001406 dev_dbg(hsotg->dev, " host_nperio_tx_fifo_size=%d\n",
1407 hw->host_nperio_tx_fifo_size);
1408 dev_dbg(hsotg->dev, " host_perio_tx_fifo_size=%d\n",
1409 hw->host_perio_tx_fifo_size);
1410 dev_dbg(hsotg->dev, "\n");
1411
1412 return 0;
1413}
1414
John Youn334bbd42016-11-03 17:55:55 -07001415int dwc2_init_params(struct dwc2_hsotg *hsotg)
1416{
1417 const struct of_device_id *match;
John Youn0a7d0d72016-11-03 17:55:57 -07001418 struct dwc2_core_params params;
John Youn334bbd42016-11-03 17:55:55 -07001419
1420 match = of_match_device(dwc2_of_match_table, hsotg->dev);
John Youn0a7d0d72016-11-03 17:55:57 -07001421 if (match && match->data)
1422 params = *((struct dwc2_core_params *)match->data);
1423 else
1424 params = params_default;
John Youn334bbd42016-11-03 17:55:55 -07001425
Vardan Mikayelyan1e6b98e2016-11-14 19:16:58 -08001426 if (dwc2_is_fs_iot(hsotg)) {
1427 params.speed = DWC2_SPEED_PARAM_FULL;
1428 params.phy_type = DWC2_PHY_TYPE_PARAM_FS;
1429 }
1430
John Youn0a7d0d72016-11-03 17:55:57 -07001431 dwc2_set_parameters(hsotg, &params);
John Youn334bbd42016-11-03 17:55:55 -07001432
1433 return 0;
1434}