blob: 34049d67a0d82a3d40047a912bde9597c36fa3b1 [file] [log] [blame]
Chunming Zhoud03846a2015-07-28 14:20:03 -04001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
Chunming Zhou57ff96c2015-04-24 17:38:20 +080024#include <linux/list.h>
25#include <linux/slab.h>
Chunming Zhou97cb7f62015-05-22 11:33:31 -040026#include <linux/pci.h>
Rex Zhu3f1d35a2015-09-15 14:44:44 +080027#include <linux/acpi.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080028#include <drm/drmP.h>
Jammy Zhoubf3911b02015-05-13 18:58:05 +080029#include <linux/firmware.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080030#include <drm/amdgpu_drm.h>
Chunming Zhoud03846a2015-07-28 14:20:03 -040031#include "amdgpu.h"
32#include "cgs_linux.h"
Chunming Zhou25da4422015-05-22 12:14:04 -040033#include "atom.h"
Jammy Zhoubf3911b02015-05-13 18:58:05 +080034#include "amdgpu_ucode.h"
35
Chunming Zhoud03846a2015-07-28 14:20:03 -040036struct amdgpu_cgs_device {
37 struct cgs_device base;
38 struct amdgpu_device *adev;
39};
40
41#define CGS_FUNC_ADEV \
42 struct amdgpu_device *adev = \
43 ((struct amdgpu_cgs_device *)cgs_device)->adev
44
Dave Airlie110e6f22016-04-12 13:25:48 +100045static int amdgpu_cgs_gpu_mem_info(struct cgs_device *cgs_device, enum cgs_gpu_mem_type type,
Chunming Zhoud03846a2015-07-28 14:20:03 -040046 uint64_t *mc_start, uint64_t *mc_size,
47 uint64_t *mem_size)
48{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080049 CGS_FUNC_ADEV;
50 switch(type) {
51 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
52 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
53 *mc_start = 0;
54 *mc_size = adev->mc.visible_vram_size;
55 *mem_size = adev->mc.visible_vram_size - adev->vram_pin_size;
56 break;
57 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
58 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
59 *mc_start = adev->mc.visible_vram_size;
60 *mc_size = adev->mc.real_vram_size - adev->mc.visible_vram_size;
61 *mem_size = *mc_size;
62 break;
63 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
64 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
65 *mc_start = adev->mc.gtt_start;
66 *mc_size = adev->mc.gtt_size;
67 *mem_size = adev->mc.gtt_size - adev->gart_pin_size;
68 break;
69 default:
70 return -EINVAL;
71 }
72
Chunming Zhoud03846a2015-07-28 14:20:03 -040073 return 0;
74}
75
Dave Airlie110e6f22016-04-12 13:25:48 +100076static int amdgpu_cgs_gmap_kmem(struct cgs_device *cgs_device, void *kmem,
Chunming Zhoud03846a2015-07-28 14:20:03 -040077 uint64_t size,
78 uint64_t min_offset, uint64_t max_offset,
79 cgs_handle_t *kmem_handle, uint64_t *mcaddr)
80{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080081 CGS_FUNC_ADEV;
82 int ret;
83 struct amdgpu_bo *bo;
84 struct page *kmem_page = vmalloc_to_page(kmem);
85 int npages = ALIGN(size, PAGE_SIZE) >> PAGE_SHIFT;
86
87 struct sg_table *sg = drm_prime_pages_to_sg(&kmem_page, npages);
88 ret = amdgpu_bo_create(adev, size, PAGE_SIZE, false,
Christian König72d76682015-09-03 17:34:59 +020089 AMDGPU_GEM_DOMAIN_GTT, 0, sg, NULL, &bo);
Chunming Zhou57ff96c2015-04-24 17:38:20 +080090 if (ret)
91 return ret;
92 ret = amdgpu_bo_reserve(bo, false);
93 if (unlikely(ret != 0))
94 return ret;
95
96 /* pin buffer into GTT */
97 ret = amdgpu_bo_pin_restricted(bo, AMDGPU_GEM_DOMAIN_GTT,
98 min_offset, max_offset, mcaddr);
99 amdgpu_bo_unreserve(bo);
100
101 *kmem_handle = (cgs_handle_t)bo;
102 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400103}
104
Dave Airlie110e6f22016-04-12 13:25:48 +1000105static int amdgpu_cgs_gunmap_kmem(struct cgs_device *cgs_device, cgs_handle_t kmem_handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400106{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800107 struct amdgpu_bo *obj = (struct amdgpu_bo *)kmem_handle;
108
109 if (obj) {
110 int r = amdgpu_bo_reserve(obj, false);
111 if (likely(r == 0)) {
112 amdgpu_bo_unpin(obj);
113 amdgpu_bo_unreserve(obj);
114 }
115 amdgpu_bo_unref(&obj);
116
117 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400118 return 0;
119}
120
Dave Airlie110e6f22016-04-12 13:25:48 +1000121static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400122 enum cgs_gpu_mem_type type,
123 uint64_t size, uint64_t align,
124 uint64_t min_offset, uint64_t max_offset,
125 cgs_handle_t *handle)
126{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800127 CGS_FUNC_ADEV;
128 uint16_t flags = 0;
129 int ret = 0;
130 uint32_t domain = 0;
131 struct amdgpu_bo *obj;
132 struct ttm_placement placement;
133 struct ttm_place place;
134
135 if (min_offset > max_offset) {
136 BUG_ON(1);
137 return -EINVAL;
138 }
139
140 /* fail if the alignment is not a power of 2 */
141 if (((align != 1) && (align & (align - 1)))
142 || size == 0 || align == 0)
143 return -EINVAL;
144
145
146 switch(type) {
147 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
148 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +0200149 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
150 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800151 domain = AMDGPU_GEM_DOMAIN_VRAM;
152 if (max_offset > adev->mc.real_vram_size)
153 return -EINVAL;
154 place.fpfn = min_offset >> PAGE_SHIFT;
155 place.lpfn = max_offset >> PAGE_SHIFT;
156 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
157 TTM_PL_FLAG_VRAM;
158 break;
159 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
160 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +0200161 flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
162 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800163 domain = AMDGPU_GEM_DOMAIN_VRAM;
164 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
165 place.fpfn =
166 max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
167 place.lpfn =
168 min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
169 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
170 TTM_PL_FLAG_VRAM;
171 }
172
173 break;
174 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
175 domain = AMDGPU_GEM_DOMAIN_GTT;
176 place.fpfn = min_offset >> PAGE_SHIFT;
177 place.lpfn = max_offset >> PAGE_SHIFT;
178 place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
179 break;
180 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
181 flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
182 domain = AMDGPU_GEM_DOMAIN_GTT;
183 place.fpfn = min_offset >> PAGE_SHIFT;
184 place.lpfn = max_offset >> PAGE_SHIFT;
185 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
186 TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 return -EINVAL;
190 }
191
192
193 *handle = 0;
194
195 placement.placement = &place;
196 placement.num_placement = 1;
197 placement.busy_placement = &place;
198 placement.num_busy_placement = 1;
199
200 ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
201 true, domain, flags,
Christian König72d76682015-09-03 17:34:59 +0200202 NULL, &placement, NULL,
203 &obj);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800204 if (ret) {
205 DRM_ERROR("(%d) bo create failed\n", ret);
206 return ret;
207 }
208 *handle = (cgs_handle_t)obj;
209
210 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400211}
212
Dave Airlie110e6f22016-04-12 13:25:48 +1000213static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400214{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800215 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
216
217 if (obj) {
218 int r = amdgpu_bo_reserve(obj, false);
219 if (likely(r == 0)) {
220 amdgpu_bo_kunmap(obj);
221 amdgpu_bo_unpin(obj);
222 amdgpu_bo_unreserve(obj);
223 }
224 amdgpu_bo_unref(&obj);
225
226 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400227 return 0;
228}
229
Dave Airlie110e6f22016-04-12 13:25:48 +1000230static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400231 uint64_t *mcaddr)
232{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800233 int r;
234 u64 min_offset, max_offset;
235 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
236
237 WARN_ON_ONCE(obj->placement.num_placement > 1);
238
239 min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
240 max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
241
242 r = amdgpu_bo_reserve(obj, false);
243 if (unlikely(r != 0))
244 return r;
Frank Min01ab9602016-04-27 18:33:35 +0800245 r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800246 min_offset, max_offset, mcaddr);
247 amdgpu_bo_unreserve(obj);
248 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400249}
250
Dave Airlie110e6f22016-04-12 13:25:48 +1000251static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400252{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800253 int r;
254 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
255 r = amdgpu_bo_reserve(obj, false);
256 if (unlikely(r != 0))
257 return r;
258 r = amdgpu_bo_unpin(obj);
259 amdgpu_bo_unreserve(obj);
260 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400261}
262
Dave Airlie110e6f22016-04-12 13:25:48 +1000263static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400264 void **map)
265{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800266 int r;
267 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
268 r = amdgpu_bo_reserve(obj, false);
269 if (unlikely(r != 0))
270 return r;
271 r = amdgpu_bo_kmap(obj, map);
272 amdgpu_bo_unreserve(obj);
273 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400274}
275
Dave Airlie110e6f22016-04-12 13:25:48 +1000276static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400277{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800278 int r;
279 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
280 r = amdgpu_bo_reserve(obj, false);
281 if (unlikely(r != 0))
282 return r;
283 amdgpu_bo_kunmap(obj);
284 amdgpu_bo_unreserve(obj);
285 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400286}
287
Dave Airlie110e6f22016-04-12 13:25:48 +1000288static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400289{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400290 CGS_FUNC_ADEV;
291 return RREG32(offset);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400292}
293
Dave Airlie110e6f22016-04-12 13:25:48 +1000294static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400295 uint32_t value)
296{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400297 CGS_FUNC_ADEV;
298 WREG32(offset, value);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400299}
300
Dave Airlie110e6f22016-04-12 13:25:48 +1000301static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400302 enum cgs_ind_reg space,
303 unsigned index)
304{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400305 CGS_FUNC_ADEV;
306 switch (space) {
307 case CGS_IND_REG__MMIO:
308 return RREG32_IDX(index);
309 case CGS_IND_REG__PCIE:
310 return RREG32_PCIE(index);
311 case CGS_IND_REG__SMC:
312 return RREG32_SMC(index);
313 case CGS_IND_REG__UVD_CTX:
314 return RREG32_UVD_CTX(index);
315 case CGS_IND_REG__DIDT:
316 return RREG32_DIDT(index);
Rex Zhuccdbb202016-06-08 12:47:41 +0800317 case CGS_IND_REG_GC_CAC:
318 return RREG32_GC_CAC(index);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400319 case CGS_IND_REG__AUDIO_ENDPT:
320 DRM_ERROR("audio endpt register access not implemented.\n");
321 return 0;
322 }
323 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400324 return 0;
325}
326
Dave Airlie110e6f22016-04-12 13:25:48 +1000327static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400328 enum cgs_ind_reg space,
329 unsigned index, uint32_t value)
330{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400331 CGS_FUNC_ADEV;
332 switch (space) {
333 case CGS_IND_REG__MMIO:
334 return WREG32_IDX(index, value);
335 case CGS_IND_REG__PCIE:
336 return WREG32_PCIE(index, value);
337 case CGS_IND_REG__SMC:
338 return WREG32_SMC(index, value);
339 case CGS_IND_REG__UVD_CTX:
340 return WREG32_UVD_CTX(index, value);
341 case CGS_IND_REG__DIDT:
342 return WREG32_DIDT(index, value);
Rex Zhuccdbb202016-06-08 12:47:41 +0800343 case CGS_IND_REG_GC_CAC:
344 return WREG32_GC_CAC(index, value);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400345 case CGS_IND_REG__AUDIO_ENDPT:
346 DRM_ERROR("audio endpt register access not implemented.\n");
347 return;
348 }
349 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400350}
351
Dave Airlie110e6f22016-04-12 13:25:48 +1000352static uint8_t amdgpu_cgs_read_pci_config_byte(struct cgs_device *cgs_device, unsigned addr)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400353{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400354 CGS_FUNC_ADEV;
355 uint8_t val;
356 int ret = pci_read_config_byte(adev->pdev, addr, &val);
357 if (WARN(ret, "pci_read_config_byte error"))
358 return 0;
359 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400360}
361
Dave Airlie110e6f22016-04-12 13:25:48 +1000362static uint16_t amdgpu_cgs_read_pci_config_word(struct cgs_device *cgs_device, unsigned addr)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400363{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400364 CGS_FUNC_ADEV;
365 uint16_t val;
366 int ret = pci_read_config_word(adev->pdev, addr, &val);
367 if (WARN(ret, "pci_read_config_word error"))
368 return 0;
369 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400370}
371
Dave Airlie110e6f22016-04-12 13:25:48 +1000372static uint32_t amdgpu_cgs_read_pci_config_dword(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400373 unsigned addr)
374{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400375 CGS_FUNC_ADEV;
376 uint32_t val;
377 int ret = pci_read_config_dword(adev->pdev, addr, &val);
378 if (WARN(ret, "pci_read_config_dword error"))
379 return 0;
380 return val;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400381}
382
Dave Airlie110e6f22016-04-12 13:25:48 +1000383static void amdgpu_cgs_write_pci_config_byte(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400384 uint8_t value)
385{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400386 CGS_FUNC_ADEV;
387 int ret = pci_write_config_byte(adev->pdev, addr, value);
388 WARN(ret, "pci_write_config_byte error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400389}
390
Dave Airlie110e6f22016-04-12 13:25:48 +1000391static void amdgpu_cgs_write_pci_config_word(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400392 uint16_t value)
393{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400394 CGS_FUNC_ADEV;
395 int ret = pci_write_config_word(adev->pdev, addr, value);
396 WARN(ret, "pci_write_config_word error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400397}
398
Dave Airlie110e6f22016-04-12 13:25:48 +1000399static void amdgpu_cgs_write_pci_config_dword(struct cgs_device *cgs_device, unsigned addr,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400400 uint32_t value)
401{
Chunming Zhou97cb7f62015-05-22 11:33:31 -0400402 CGS_FUNC_ADEV;
403 int ret = pci_write_config_dword(adev->pdev, addr, value);
404 WARN(ret, "pci_write_config_dword error");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400405}
406
Alex Deucherba228ac2015-12-23 11:25:43 -0500407
Dave Airlie110e6f22016-04-12 13:25:48 +1000408static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
Alex Deucherba228ac2015-12-23 11:25:43 -0500409 enum cgs_resource_type resource_type,
410 uint64_t size,
411 uint64_t offset,
412 uint64_t *resource_base)
413{
414 CGS_FUNC_ADEV;
415
416 if (resource_base == NULL)
417 return -EINVAL;
418
419 switch (resource_type) {
420 case CGS_RESOURCE_TYPE_MMIO:
421 if (adev->rmmio_size == 0)
422 return -ENOENT;
423 if ((offset + size) > adev->rmmio_size)
424 return -EINVAL;
425 *resource_base = adev->rmmio_base;
426 return 0;
427 case CGS_RESOURCE_TYPE_DOORBELL:
428 if (adev->doorbell.size == 0)
429 return -ENOENT;
430 if ((offset + size) > adev->doorbell.size)
431 return -EINVAL;
432 *resource_base = adev->doorbell.base;
433 return 0;
434 case CGS_RESOURCE_TYPE_FB:
435 case CGS_RESOURCE_TYPE_IO:
436 case CGS_RESOURCE_TYPE_ROM:
437 default:
438 return -EINVAL;
439 }
440}
441
Dave Airlie110e6f22016-04-12 13:25:48 +1000442static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400443 unsigned table, uint16_t *size,
444 uint8_t *frev, uint8_t *crev)
445{
Chunming Zhou25da4422015-05-22 12:14:04 -0400446 CGS_FUNC_ADEV;
447 uint16_t data_start;
448
449 if (amdgpu_atom_parse_data_header(
450 adev->mode_info.atom_context, table, size,
451 frev, crev, &data_start))
452 return (uint8_t*)adev->mode_info.atom_context->bios +
453 data_start;
454
Chunming Zhoud03846a2015-07-28 14:20:03 -0400455 return NULL;
456}
457
Dave Airlie110e6f22016-04-12 13:25:48 +1000458static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400459 uint8_t *frev, uint8_t *crev)
460{
Chunming Zhou25da4422015-05-22 12:14:04 -0400461 CGS_FUNC_ADEV;
462
463 if (amdgpu_atom_parse_cmd_header(
464 adev->mode_info.atom_context, table,
465 frev, crev))
466 return 0;
467
468 return -EINVAL;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400469}
470
Dave Airlie110e6f22016-04-12 13:25:48 +1000471static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400472 void *args)
473{
Chunming Zhou25da4422015-05-22 12:14:04 -0400474 CGS_FUNC_ADEV;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400475
Chunming Zhou25da4422015-05-22 12:14:04 -0400476 return amdgpu_atom_execute_table(
477 adev->mode_info.atom_context, table, args);
478}
Chunming Zhoud03846a2015-07-28 14:20:03 -0400479
Dave Airlie110e6f22016-04-12 13:25:48 +1000480static int amdgpu_cgs_create_pm_request(struct cgs_device *cgs_device, cgs_handle_t *request)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400481{
482 /* TODO */
483 return 0;
484}
485
Dave Airlie110e6f22016-04-12 13:25:48 +1000486static int amdgpu_cgs_destroy_pm_request(struct cgs_device *cgs_device, cgs_handle_t request)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400487{
488 /* TODO */
489 return 0;
490}
491
Dave Airlie110e6f22016-04-12 13:25:48 +1000492static int amdgpu_cgs_set_pm_request(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400493 int active)
494{
495 /* TODO */
496 return 0;
497}
498
Dave Airlie110e6f22016-04-12 13:25:48 +1000499static int amdgpu_cgs_pm_request_clock(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400500 enum cgs_clock clock, unsigned freq)
501{
502 /* TODO */
503 return 0;
504}
505
Dave Airlie110e6f22016-04-12 13:25:48 +1000506static int amdgpu_cgs_pm_request_engine(struct cgs_device *cgs_device, cgs_handle_t request,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400507 enum cgs_engine engine, int powered)
508{
509 /* TODO */
510 return 0;
511}
512
513
514
Dave Airlie110e6f22016-04-12 13:25:48 +1000515static int amdgpu_cgs_pm_query_clock_limits(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400516 enum cgs_clock clock,
517 struct cgs_clock_limits *limits)
518{
519 /* TODO */
520 return 0;
521}
522
Dave Airlie110e6f22016-04-12 13:25:48 +1000523static int amdgpu_cgs_set_camera_voltages(struct cgs_device *cgs_device, uint32_t mask,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400524 const uint32_t *voltages)
525{
526 DRM_ERROR("not implemented");
527 return -EPERM;
528}
529
Alex Deucher0cf3be22015-07-28 14:24:53 -0400530struct cgs_irq_params {
531 unsigned src_id;
532 cgs_irq_source_set_func_t set;
533 cgs_irq_handler_func_t handler;
534 void *private_data;
535};
536
537static int cgs_set_irq_state(struct amdgpu_device *adev,
538 struct amdgpu_irq_src *src,
539 unsigned type,
540 enum amdgpu_interrupt_state state)
541{
542 struct cgs_irq_params *irq_params =
543 (struct cgs_irq_params *)src->data;
544 if (!irq_params)
545 return -EINVAL;
546 if (!irq_params->set)
547 return -EINVAL;
548 return irq_params->set(irq_params->private_data,
549 irq_params->src_id,
550 type,
551 (int)state);
552}
553
554static int cgs_process_irq(struct amdgpu_device *adev,
555 struct amdgpu_irq_src *source,
556 struct amdgpu_iv_entry *entry)
557{
558 struct cgs_irq_params *irq_params =
559 (struct cgs_irq_params *)source->data;
560 if (!irq_params)
561 return -EINVAL;
562 if (!irq_params->handler)
563 return -EINVAL;
564 return irq_params->handler(irq_params->private_data,
565 irq_params->src_id,
566 entry->iv_entry);
567}
568
569static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
570 .set = cgs_set_irq_state,
571 .process = cgs_process_irq,
572};
573
Dave Airlie110e6f22016-04-12 13:25:48 +1000574static int amdgpu_cgs_add_irq_source(struct cgs_device *cgs_device, unsigned src_id,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400575 unsigned num_types,
576 cgs_irq_source_set_func_t set,
577 cgs_irq_handler_func_t handler,
578 void *private_data)
579{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400580 CGS_FUNC_ADEV;
581 int ret = 0;
582 struct cgs_irq_params *irq_params;
583 struct amdgpu_irq_src *source =
584 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
585 if (!source)
586 return -ENOMEM;
587 irq_params =
588 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
589 if (!irq_params) {
590 kfree(source);
591 return -ENOMEM;
592 }
593 source->num_types = num_types;
594 source->funcs = &cgs_irq_funcs;
595 irq_params->src_id = src_id;
596 irq_params->set = set;
597 irq_params->handler = handler;
598 irq_params->private_data = private_data;
599 source->data = (void *)irq_params;
600 ret = amdgpu_irq_add_id(adev, src_id, source);
601 if (ret) {
602 kfree(irq_params);
603 kfree(source);
604 }
605
606 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400607}
608
Dave Airlie110e6f22016-04-12 13:25:48 +1000609static int amdgpu_cgs_irq_get(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400610{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400611 CGS_FUNC_ADEV;
612 return amdgpu_irq_get(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400613}
614
Dave Airlie110e6f22016-04-12 13:25:48 +1000615static int amdgpu_cgs_irq_put(struct cgs_device *cgs_device, unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400616{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400617 CGS_FUNC_ADEV;
618 return amdgpu_irq_put(adev, adev->irq.sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400619}
620
Baoyou Xie761c2e82016-09-03 13:57:14 +0800621static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800622 enum amd_ip_block_type block_type,
623 enum amd_clockgating_state state)
624{
625 CGS_FUNC_ADEV;
626 int i, r = -1;
627
628 for (i = 0; i < adev->num_ip_blocks; i++) {
629 if (!adev->ip_block_status[i].valid)
630 continue;
631
632 if (adev->ip_blocks[i].type == block_type) {
633 r = adev->ip_blocks[i].funcs->set_clockgating_state(
634 (void *)adev,
635 state);
636 break;
637 }
638 }
639 return r;
640}
641
Baoyou Xie761c2e82016-09-03 13:57:14 +0800642static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800643 enum amd_ip_block_type block_type,
644 enum amd_powergating_state state)
645{
646 CGS_FUNC_ADEV;
647 int i, r = -1;
648
649 for (i = 0; i < adev->num_ip_blocks; i++) {
650 if (!adev->ip_block_status[i].valid)
651 continue;
652
653 if (adev->ip_blocks[i].type == block_type) {
654 r = adev->ip_blocks[i].funcs->set_powergating_state(
655 (void *)adev,
656 state);
657 break;
658 }
659 }
660 return r;
661}
662
663
Dave Airlie110e6f22016-04-12 13:25:48 +1000664static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800665{
666 CGS_FUNC_ADEV;
667 enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
668
669 switch (fw_type) {
670 case CGS_UCODE_ID_SDMA0:
671 result = AMDGPU_UCODE_ID_SDMA0;
672 break;
673 case CGS_UCODE_ID_SDMA1:
674 result = AMDGPU_UCODE_ID_SDMA1;
675 break;
676 case CGS_UCODE_ID_CP_CE:
677 result = AMDGPU_UCODE_ID_CP_CE;
678 break;
679 case CGS_UCODE_ID_CP_PFP:
680 result = AMDGPU_UCODE_ID_CP_PFP;
681 break;
682 case CGS_UCODE_ID_CP_ME:
683 result = AMDGPU_UCODE_ID_CP_ME;
684 break;
685 case CGS_UCODE_ID_CP_MEC:
686 case CGS_UCODE_ID_CP_MEC_JT1:
687 result = AMDGPU_UCODE_ID_CP_MEC1;
688 break;
689 case CGS_UCODE_ID_CP_MEC_JT2:
Monk Liu4c2b2452016-09-27 16:39:58 +0800690 /* for VI. JT2 should be the same as JT1, because:
691 1, MEC2 and MEC1 use exactly same FW.
692 2, JT2 is not pached but JT1 is.
693 */
694 if (adev->asic_type >= CHIP_TOPAZ)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800695 result = AMDGPU_UCODE_ID_CP_MEC1;
Monk Liu4c2b2452016-09-27 16:39:58 +0800696 else
697 result = AMDGPU_UCODE_ID_CP_MEC2;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800698 break;
699 case CGS_UCODE_ID_RLC_G:
700 result = AMDGPU_UCODE_ID_RLC_G;
701 break;
Monk Liubed57122016-09-26 16:35:03 +0800702 case CGS_UCODE_ID_STORAGE:
703 result = AMDGPU_UCODE_ID_STORAGE;
704 break;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800705 default:
706 DRM_ERROR("Firmware type not supported\n");
707 }
708 return result;
709}
710
Monk Liua3927462016-05-31 13:44:30 +0800711static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
712{
713 CGS_FUNC_ADEV;
714 if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
715 release_firmware(adev->pm.fw);
716 return 0;
717 }
718 /* cannot release other firmware because they are not created by cgs */
719 return -EINVAL;
720}
721
Frank Minfc76cbf2016-04-27 18:53:29 +0800722static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
723 enum cgs_ucode_id type)
724{
725 CGS_FUNC_ADEV;
726 uint16_t fw_version;
727
728 switch (type) {
729 case CGS_UCODE_ID_SDMA0:
730 fw_version = adev->sdma.instance[0].fw_version;
731 break;
732 case CGS_UCODE_ID_SDMA1:
733 fw_version = adev->sdma.instance[1].fw_version;
734 break;
735 case CGS_UCODE_ID_CP_CE:
736 fw_version = adev->gfx.ce_fw_version;
737 break;
738 case CGS_UCODE_ID_CP_PFP:
739 fw_version = adev->gfx.pfp_fw_version;
740 break;
741 case CGS_UCODE_ID_CP_ME:
742 fw_version = adev->gfx.me_fw_version;
743 break;
744 case CGS_UCODE_ID_CP_MEC:
745 fw_version = adev->gfx.mec_fw_version;
746 break;
747 case CGS_UCODE_ID_CP_MEC_JT1:
748 fw_version = adev->gfx.mec_fw_version;
749 break;
750 case CGS_UCODE_ID_CP_MEC_JT2:
751 fw_version = adev->gfx.mec_fw_version;
752 break;
753 case CGS_UCODE_ID_RLC_G:
754 fw_version = adev->gfx.rlc_fw_version;
755 break;
756 default:
757 DRM_ERROR("firmware type %d do not have version\n", type);
758 fw_version = 0;
759 }
760 return fw_version;
761}
762
Dave Airlie110e6f22016-04-12 13:25:48 +1000763static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800764 enum cgs_ucode_id type,
765 struct cgs_firmware_info *info)
766{
767 CGS_FUNC_ADEV;
768
yanyang1735f0022016-02-05 17:39:37 +0800769 if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800770 uint64_t gpu_addr;
771 uint32_t data_size;
772 const struct gfx_firmware_header_v1_0 *header;
773 enum AMDGPU_UCODE_ID id;
774 struct amdgpu_firmware_info *ucode;
775
776 id = fw_type_convert(cgs_device, type);
777 ucode = &adev->firmware.ucode[id];
778 if (ucode->fw == NULL)
779 return -EINVAL;
780
781 gpu_addr = ucode->mc_addr;
782 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
783 data_size = le32_to_cpu(header->header.ucode_size_bytes);
784
785 if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
786 (type == CGS_UCODE_ID_CP_MEC_JT2)) {
Monk Liu4c2b2452016-09-27 16:39:58 +0800787 gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800788 data_size = le32_to_cpu(header->jt_size) << 2;
789 }
Monk Liu4c2b2452016-09-27 16:39:58 +0800790
791 info->kptr = ucode->kaddr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800792 info->image_size = data_size;
Monk Liu4c2b2452016-09-27 16:39:58 +0800793 info->mc_addr = gpu_addr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800794 info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
Monk Liu4c2b2452016-09-27 16:39:58 +0800795
796 if (CGS_UCODE_ID_CP_MEC == type)
797 info->image_size = (header->jt_offset) << 2;
798
Frank Minfc76cbf2016-04-27 18:53:29 +0800799 info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800800 info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
801 } else {
802 char fw_name[30] = {0};
803 int err = 0;
804 uint32_t ucode_size;
805 uint32_t ucode_start_address;
806 const uint8_t *src;
807 const struct smc_firmware_header_v1_0 *hdr;
808
Mykola Lysenko0b455412016-03-30 05:50:11 -0400809 if (!adev->pm.fw) {
810 switch (adev->asic_type) {
Huang Rui340efe22016-06-19 23:55:14 +0800811 case CHIP_TOPAZ:
812 strcpy(fw_name, "amdgpu/topaz_smc.bin");
813 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400814 case CHIP_TONGA:
815 strcpy(fw_name, "amdgpu/tonga_smc.bin");
816 break;
817 case CHIP_FIJI:
818 strcpy(fw_name, "amdgpu/fiji_smc.bin");
819 break;
820 case CHIP_POLARIS11:
821 if (type == CGS_UCODE_ID_SMU)
822 strcpy(fw_name, "amdgpu/polaris11_smc.bin");
823 else if (type == CGS_UCODE_ID_SMU_SK)
824 strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
825 break;
826 case CHIP_POLARIS10:
827 if (type == CGS_UCODE_ID_SMU)
828 strcpy(fw_name, "amdgpu/polaris10_smc.bin");
829 else if (type == CGS_UCODE_ID_SMU_SK)
830 strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
831 break;
832 default:
833 DRM_ERROR("SMC firmware not supported\n");
834 return -EINVAL;
835 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800836
Mykola Lysenko0b455412016-03-30 05:50:11 -0400837 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
838 if (err) {
839 DRM_ERROR("Failed to request firmware\n");
840 return err;
841 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800842
Mykola Lysenko0b455412016-03-30 05:50:11 -0400843 err = amdgpu_ucode_validate(adev->pm.fw);
844 if (err) {
845 DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
846 release_firmware(adev->pm.fw);
847 adev->pm.fw = NULL;
848 return err;
849 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800850 }
851
852 hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
yanyang1c66875b2016-05-30 15:30:54 +0800853 amdgpu_ucode_print_smc_hdr(&hdr->header);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800854 adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
855 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
856 ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
857 src = (const uint8_t *)(adev->pm.fw->data +
858 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
859
860 info->version = adev->pm.fw_version;
861 info->image_size = ucode_size;
Huang Rui340efe22016-06-19 23:55:14 +0800862 info->ucode_start_address = ucode_start_address;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800863 info->kptr = (void *)src;
864 }
865 return 0;
866}
867
Frank Minac00bbf2016-04-27 20:04:58 +0800868static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
869{
870 CGS_FUNC_ADEV;
871 return amdgpu_sriov_vf(adev);
872}
873
Dave Airlie110e6f22016-04-12 13:25:48 +1000874static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
Huang Rui09fc7ef2016-07-12 13:54:05 +0800875 struct cgs_system_info *sys_info)
Rex Zhu5e618692015-09-23 20:11:54 +0800876{
877 CGS_FUNC_ADEV;
878
879 if (NULL == sys_info)
880 return -ENODEV;
881
882 if (sizeof(struct cgs_system_info) != sys_info->size)
883 return -ENODEV;
884
885 switch (sys_info->info_id) {
886 case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
887 sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
888 break;
Alex Deuchercfd316d2015-11-11 20:35:32 -0500889 case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
890 sys_info->value = adev->pm.pcie_gen_mask;
891 break;
892 case CGS_SYSTEM_INFO_PCIE_MLW:
893 sys_info->value = adev->pm.pcie_mlw_mask;
894 break;
Huang Rui09fc7ef2016-07-12 13:54:05 +0800895 case CGS_SYSTEM_INFO_PCIE_DEV:
896 sys_info->value = adev->pdev->device;
897 break;
898 case CGS_SYSTEM_INFO_PCIE_REV:
899 sys_info->value = adev->pdev->revision;
900 break;
Alex Deucher08d33402016-02-05 10:34:28 -0500901 case CGS_SYSTEM_INFO_CG_FLAGS:
902 sys_info->value = adev->cg_flags;
903 break;
904 case CGS_SYSTEM_INFO_PG_FLAGS:
905 sys_info->value = adev->pg_flags;
906 break;
Eric Huangbacec892016-03-17 18:29:08 -0400907 case CGS_SYSTEM_INFO_GFX_CU_INFO:
Alex Deucher7dae69a2016-05-03 16:25:53 -0400908 sys_info->value = adev->gfx.cu_info.number;
Eric Huangbacec892016-03-17 18:29:08 -0400909 break;
Rex Zhud826c982016-06-07 20:15:24 +0800910 case CGS_SYSTEM_INFO_GFX_SE_INFO:
911 sys_info->value = adev->gfx.config.max_shader_engines;
912 break;
Rex Zhu2fef37c2016-08-22 20:48:13 +0800913 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
914 sys_info->value = adev->pdev->subsystem_device;
915 break;
916 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
917 sys_info->value = adev->pdev->subsystem_vendor;
918 break;
Rex Zhu5e618692015-09-23 20:11:54 +0800919 default:
920 return -ENODEV;
921 }
922
923 return 0;
924}
925
Dave Airlie110e6f22016-04-12 13:25:48 +1000926static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
Rex Zhu47bf18b2015-09-17 16:34:14 +0800927 struct cgs_display_info *info)
928{
929 CGS_FUNC_ADEV;
930 struct amdgpu_crtc *amdgpu_crtc;
931 struct drm_device *ddev = adev->ddev;
932 struct drm_crtc *crtc;
933 uint32_t line_time_us, vblank_lines;
Rex Zhuf9e9c082016-03-29 13:21:59 +0800934 struct cgs_mode_info *mode_info;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800935
936 if (info == NULL)
937 return -EINVAL;
938
Rex Zhuf9e9c082016-03-29 13:21:59 +0800939 mode_info = info->mode_info;
940
Rex Zhu47bf18b2015-09-17 16:34:14 +0800941 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
942 list_for_each_entry(crtc,
943 &ddev->mode_config.crtc_list, head) {
944 amdgpu_crtc = to_amdgpu_crtc(crtc);
945 if (crtc->enabled) {
946 info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
947 info->display_count++;
948 }
Rex Zhuf9e9c082016-03-29 13:21:59 +0800949 if (mode_info != NULL &&
Rex Zhu47bf18b2015-09-17 16:34:14 +0800950 crtc->enabled && amdgpu_crtc->enabled &&
951 amdgpu_crtc->hw_mode.clock) {
952 line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
953 amdgpu_crtc->hw_mode.clock;
954 vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
955 amdgpu_crtc->hw_mode.crtc_vdisplay +
956 (amdgpu_crtc->v_border * 2);
Rex Zhuf9e9c082016-03-29 13:21:59 +0800957 mode_info->vblank_time_us = vblank_lines * line_time_us;
958 mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
959 mode_info->ref_clock = adev->clock.spll.reference_freq;
960 mode_info = NULL;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800961 }
962 }
963 }
964
965 return 0;
966}
967
Rex Zhu4c900802016-03-29 14:20:37 +0800968
Dave Airlie110e6f22016-04-12 13:25:48 +1000969static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
Rex Zhu4c900802016-03-29 14:20:37 +0800970{
971 CGS_FUNC_ADEV;
972
973 adev->pm.dpm_enabled = enabled;
974
975 return 0;
976}
977
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800978/** \brief evaluate acpi namespace object, handle or pathname must be valid
979 * \param cgs_device
980 * \param info input/output arguments for the control method
981 * \return status
982 */
983
984#if defined(CONFIG_ACPI)
Dave Airlie110e6f22016-04-12 13:25:48 +1000985static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800986 struct cgs_acpi_method_info *info)
987{
988 CGS_FUNC_ADEV;
989 acpi_handle handle;
990 struct acpi_object_list input;
991 struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
Markus Elfring1a8e5f22016-07-16 13:43:44 +0200992 union acpi_object *params, *obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800993 uint8_t name[5] = {'\0'};
Markus Elfringeb09d7a2016-07-16 14:54:12 +0200994 struct cgs_acpi_method_argument *argument;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800995 uint32_t i, count;
996 acpi_status status;
Markus Elfringb4fc5972016-07-16 15:05:45 +0200997 int result;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800998
999 handle = ACPI_HANDLE(&adev->pdev->dev);
1000 if (!handle)
1001 return -ENODEV;
1002
1003 memset(&input, 0, sizeof(struct acpi_object_list));
1004
1005 /* validate input info */
1006 if (info->size != sizeof(struct cgs_acpi_method_info))
1007 return -EINVAL;
1008
1009 input.count = info->input_count;
1010 if (info->input_count > 0) {
1011 if (info->pinput_argument == NULL)
1012 return -EINVAL;
Dan Carpenterb92c26d2016-01-04 23:43:47 +03001013 argument = info->pinput_argument;
Dan Carpenterb92c26d2016-01-04 23:43:47 +03001014 for (i = 0; i < info->input_count; i++) {
1015 if (((argument->type == ACPI_TYPE_STRING) ||
1016 (argument->type == ACPI_TYPE_BUFFER)) &&
1017 (argument->pointer == NULL))
1018 return -EINVAL;
1019 argument++;
1020 }
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001021 }
1022
1023 if (info->output_count > 0) {
1024 if (info->poutput_argument == NULL)
1025 return -EINVAL;
1026 argument = info->poutput_argument;
1027 for (i = 0; i < info->output_count; i++) {
1028 if (((argument->type == ACPI_TYPE_STRING) ||
1029 (argument->type == ACPI_TYPE_BUFFER))
1030 && (argument->pointer == NULL))
1031 return -EINVAL;
1032 argument++;
1033 }
1034 }
1035
1036 /* The path name passed to acpi_evaluate_object should be null terminated */
1037 if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
1038 strncpy(name, (char *)&(info->name), sizeof(uint32_t));
1039 name[4] = '\0';
1040 }
1041
1042 /* parse input parameters */
1043 if (input.count > 0) {
1044 input.pointer = params =
1045 kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
1046 if (params == NULL)
1047 return -EINVAL;
1048
1049 argument = info->pinput_argument;
1050
1051 for (i = 0; i < input.count; i++) {
1052 params->type = argument->type;
1053 switch (params->type) {
1054 case ACPI_TYPE_INTEGER:
1055 params->integer.value = argument->value;
1056 break;
1057 case ACPI_TYPE_STRING:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +02001058 params->string.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001059 params->string.pointer = argument->pointer;
1060 break;
1061 case ACPI_TYPE_BUFFER:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +02001062 params->buffer.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001063 params->buffer.pointer = argument->pointer;
1064 break;
1065 default:
1066 break;
1067 }
1068 params++;
1069 argument++;
1070 }
1071 }
1072
1073 /* parse output info */
1074 count = info->output_count;
1075 argument = info->poutput_argument;
1076
1077 /* evaluate the acpi method */
1078 status = acpi_evaluate_object(handle, name, &input, &output);
1079
1080 if (ACPI_FAILURE(status)) {
1081 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001082 goto free_input;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001083 }
1084
1085 /* return the output info */
1086 obj = output.pointer;
1087
1088 if (count > 1) {
1089 if ((obj->type != ACPI_TYPE_PACKAGE) ||
1090 (obj->package.count != count)) {
1091 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001092 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001093 }
1094 params = obj->package.elements;
1095 } else
1096 params = obj;
1097
1098 if (params == NULL) {
1099 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001100 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001101 }
1102
1103 for (i = 0; i < count; i++) {
1104 if (argument->type != params->type) {
1105 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001106 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001107 }
1108 switch (params->type) {
1109 case ACPI_TYPE_INTEGER:
1110 argument->value = params->integer.value;
1111 break;
1112 case ACPI_TYPE_STRING:
1113 if ((params->string.length != argument->data_length) ||
1114 (params->string.pointer == NULL)) {
1115 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001116 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001117 }
1118 strncpy(argument->pointer,
1119 params->string.pointer,
1120 params->string.length);
1121 break;
1122 case ACPI_TYPE_BUFFER:
1123 if (params->buffer.pointer == NULL) {
1124 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001125 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001126 }
1127 memcpy(argument->pointer,
1128 params->buffer.pointer,
1129 argument->data_length);
1130 break;
1131 default:
1132 break;
1133 }
1134 argument++;
1135 params++;
1136 }
1137
Markus Elfringb4fc5972016-07-16 15:05:45 +02001138 result = 0;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001139free_obj:
Edward O'Callaghana698e412016-07-12 10:17:54 +10001140 kfree(obj);
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001141free_input:
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001142 kfree((void *)input.pointer);
1143 return result;
1144}
1145#else
Dave Airlie110e6f22016-04-12 13:25:48 +10001146static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001147 struct cgs_acpi_method_info *info)
1148{
1149 return -EIO;
1150}
1151#endif
1152
Huang Ruieadf9542016-07-16 13:04:22 +08001153static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001154 uint32_t acpi_method,
1155 uint32_t acpi_function,
1156 void *pinput, void *poutput,
1157 uint32_t output_count,
1158 uint32_t input_size,
1159 uint32_t output_size)
1160{
1161 struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
1162 struct cgs_acpi_method_argument acpi_output = {0};
1163 struct cgs_acpi_method_info info = {0};
1164
1165 acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001166 acpi_input[0].data_length = sizeof(uint32_t);
1167 acpi_input[0].value = acpi_function;
1168
1169 acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001170 acpi_input[1].data_length = input_size;
1171 acpi_input[1].pointer = pinput;
1172
1173 acpi_output.type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001174 acpi_output.data_length = output_size;
1175 acpi_output.pointer = poutput;
1176
1177 info.size = sizeof(struct cgs_acpi_method_info);
1178 info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
1179 info.input_count = 2;
1180 info.name = acpi_method;
1181 info.pinput_argument = acpi_input;
1182 info.output_count = output_count;
1183 info.poutput_argument = &acpi_output;
1184
1185 return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
1186}
1187
Chunming Zhoud03846a2015-07-28 14:20:03 -04001188static const struct cgs_ops amdgpu_cgs_ops = {
1189 amdgpu_cgs_gpu_mem_info,
1190 amdgpu_cgs_gmap_kmem,
1191 amdgpu_cgs_gunmap_kmem,
1192 amdgpu_cgs_alloc_gpu_mem,
1193 amdgpu_cgs_free_gpu_mem,
1194 amdgpu_cgs_gmap_gpu_mem,
1195 amdgpu_cgs_gunmap_gpu_mem,
1196 amdgpu_cgs_kmap_gpu_mem,
1197 amdgpu_cgs_kunmap_gpu_mem,
1198 amdgpu_cgs_read_register,
1199 amdgpu_cgs_write_register,
1200 amdgpu_cgs_read_ind_register,
1201 amdgpu_cgs_write_ind_register,
1202 amdgpu_cgs_read_pci_config_byte,
1203 amdgpu_cgs_read_pci_config_word,
1204 amdgpu_cgs_read_pci_config_dword,
1205 amdgpu_cgs_write_pci_config_byte,
1206 amdgpu_cgs_write_pci_config_word,
1207 amdgpu_cgs_write_pci_config_dword,
Alex Deucherba228ac2015-12-23 11:25:43 -05001208 amdgpu_cgs_get_pci_resource,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001209 amdgpu_cgs_atom_get_data_table,
1210 amdgpu_cgs_atom_get_cmd_table_revs,
1211 amdgpu_cgs_atom_exec_cmd_table,
1212 amdgpu_cgs_create_pm_request,
1213 amdgpu_cgs_destroy_pm_request,
1214 amdgpu_cgs_set_pm_request,
1215 amdgpu_cgs_pm_request_clock,
1216 amdgpu_cgs_pm_request_engine,
1217 amdgpu_cgs_pm_query_clock_limits,
Jammy Zhoubf3911b02015-05-13 18:58:05 +08001218 amdgpu_cgs_set_camera_voltages,
rezhu404b2fa2015-08-07 13:37:56 +08001219 amdgpu_cgs_get_firmware_info,
Monk Liua3927462016-05-31 13:44:30 +08001220 amdgpu_cgs_rel_firmware,
rezhu404b2fa2015-08-07 13:37:56 +08001221 amdgpu_cgs_set_powergating_state,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001222 amdgpu_cgs_set_clockgating_state,
Rex Zhu47bf18b2015-09-17 16:34:14 +08001223 amdgpu_cgs_get_active_displays_info,
Rex Zhu4c900802016-03-29 14:20:37 +08001224 amdgpu_cgs_notify_dpm_enabled,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001225 amdgpu_cgs_call_acpi_method,
Rex Zhu5e618692015-09-23 20:11:54 +08001226 amdgpu_cgs_query_system_info,
Frank Minac00bbf2016-04-27 20:04:58 +08001227 amdgpu_cgs_is_virtualization_enabled
Chunming Zhoud03846a2015-07-28 14:20:03 -04001228};
1229
1230static const struct cgs_os_ops amdgpu_cgs_os_ops = {
Chunming Zhoud03846a2015-07-28 14:20:03 -04001231 amdgpu_cgs_add_irq_source,
1232 amdgpu_cgs_irq_get,
1233 amdgpu_cgs_irq_put
1234};
1235
Dave Airlie110e6f22016-04-12 13:25:48 +10001236struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001237{
1238 struct amdgpu_cgs_device *cgs_device =
1239 kmalloc(sizeof(*cgs_device), GFP_KERNEL);
1240
1241 if (!cgs_device) {
1242 DRM_ERROR("Couldn't allocate CGS device structure\n");
1243 return NULL;
1244 }
1245
1246 cgs_device->base.ops = &amdgpu_cgs_ops;
1247 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
1248 cgs_device->adev = adev;
1249
Dave Airlie110e6f22016-04-12 13:25:48 +10001250 return (struct cgs_device *)cgs_device;
Chunming Zhoud03846a2015-07-28 14:20:03 -04001251}
1252
Dave Airlie110e6f22016-04-12 13:25:48 +10001253void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001254{
1255 kfree(cgs_device);
1256}