Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright © 2006-2009 Intel Corporation |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | * Jesse Barnes <jesse.barnes@intel.com> |
| 27 | */ |
| 28 | |
| 29 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 31 | #include <linux/delay.h> |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 32 | #include <linux/hdmi.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 34 | #include <drm/drm_atomic_helper.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 35 | #include <drm/drm_crtc.h> |
| 36 | #include <drm/drm_edid.h> |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 37 | #include <drm/drm_scdc_helper.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 38 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 39 | #include <drm/i915_drm.h> |
Jerome Anand | 46d196e | 2017-01-25 04:27:50 +0530 | [diff] [blame] | 40 | #include <drm/intel_lpe_audio.h> |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 41 | #include "i915_drv.h" |
| 42 | |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 43 | static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi) |
| 44 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 45 | return hdmi_to_dig_port(intel_hdmi)->base.base.dev; |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 46 | } |
| 47 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 48 | static void |
| 49 | assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi) |
| 50 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 51 | struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi); |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 52 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 53 | uint32_t enabled_bits; |
| 54 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 55 | enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE; |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 56 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 57 | WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits, |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 58 | "HDMI port enabled, expecting disabled\n"); |
| 59 | } |
| 60 | |
Eugeni Dodonov | f5bbfca | 2012-05-09 15:37:30 -0300 | [diff] [blame] | 61 | struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 62 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 63 | struct intel_digital_port *intel_dig_port = |
| 64 | container_of(encoder, struct intel_digital_port, base.base); |
| 65 | return &intel_dig_port->hdmi; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 66 | } |
| 67 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 68 | static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector) |
| 69 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 70 | return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 71 | } |
| 72 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 73 | static u32 g4x_infoframe_index(enum hdmi_infoframe_type type) |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 74 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 75 | switch (type) { |
| 76 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 77 | return VIDEO_DIP_SELECT_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 78 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 79 | return VIDEO_DIP_SELECT_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 80 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 81 | return VIDEO_DIP_SELECT_VENDOR; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 82 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 83 | MISSING_CASE(type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 84 | return 0; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 85 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 86 | } |
| 87 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 88 | static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 89 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 90 | switch (type) { |
| 91 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 92 | return VIDEO_DIP_ENABLE_AVI; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 93 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 94 | return VIDEO_DIP_ENABLE_SPD; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 95 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 96 | return VIDEO_DIP_ENABLE_VENDOR; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 97 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 98 | MISSING_CASE(type); |
Paulo Zanoni | ed517fb | 2012-05-14 17:12:50 -0300 | [diff] [blame] | 99 | return 0; |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 100 | } |
Paulo Zanoni | fa193ff | 2012-05-04 17:18:20 -0300 | [diff] [blame] | 101 | } |
| 102 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 103 | static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 104 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 105 | switch (type) { |
| 106 | case HDMI_INFOFRAME_TYPE_AVI: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 107 | return VIDEO_DIP_ENABLE_AVI_HSW; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 108 | case HDMI_INFOFRAME_TYPE_SPD: |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 109 | return VIDEO_DIP_ENABLE_SPD_HSW; |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 110 | case HDMI_INFOFRAME_TYPE_VENDOR: |
| 111 | return VIDEO_DIP_ENABLE_VS_HSW; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 112 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 113 | MISSING_CASE(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 114 | return 0; |
| 115 | } |
| 116 | } |
| 117 | |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 118 | static i915_reg_t |
| 119 | hsw_dip_data_reg(struct drm_i915_private *dev_priv, |
| 120 | enum transcoder cpu_transcoder, |
| 121 | enum hdmi_infoframe_type type, |
| 122 | int i) |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 123 | { |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 124 | switch (type) { |
| 125 | case HDMI_INFOFRAME_TYPE_AVI: |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 126 | return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 127 | case HDMI_INFOFRAME_TYPE_SPD: |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 128 | return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 129 | case HDMI_INFOFRAME_TYPE_VENDOR: |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 130 | return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 131 | default: |
Ville Syrjälä | ffc85da | 2015-12-16 18:10:00 +0200 | [diff] [blame] | 132 | MISSING_CASE(type); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 133 | return INVALID_MMIO_REG; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 134 | } |
| 135 | } |
| 136 | |
Daniel Vetter | a3da1df | 2012-05-08 15:19:06 +0200 | [diff] [blame] | 137 | static void g4x_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 138 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 139 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 140 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 141 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 142 | const uint32_t *data = frame; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 143 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 144 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 145 | u32 val = I915_READ(VIDEO_DIP_CTL); |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 146 | int i; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 147 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 148 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 149 | |
Paulo Zanoni | 1d4f85a | 2012-05-04 17:18:18 -0300 | [diff] [blame] | 150 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 151 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 152 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 153 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 154 | |
| 155 | I915_WRITE(VIDEO_DIP_CTL, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 156 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 157 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 158 | for (i = 0; i < len; i += 4) { |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 159 | I915_WRITE(VIDEO_DIP_DATA, *data); |
| 160 | data++; |
| 161 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 162 | /* Write every possible data byte to force correct ECC calculation. */ |
| 163 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 164 | I915_WRITE(VIDEO_DIP_DATA, 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 165 | mmiowb(); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 166 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 167 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 168 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 169 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 170 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 171 | I915_WRITE(VIDEO_DIP_CTL, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 172 | POSTING_READ(VIDEO_DIP_CTL); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 173 | } |
| 174 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 175 | static bool g4x_infoframe_enabled(struct drm_encoder *encoder, |
| 176 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 177 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 178 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jesse Barnes | 89a35ec | 2014-11-20 13:24:13 -0800 | [diff] [blame] | 179 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 180 | u32 val = I915_READ(VIDEO_DIP_CTL); |
| 181 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 182 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 183 | return false; |
Jesse Barnes | 89a35ec | 2014-11-20 13:24:13 -0800 | [diff] [blame] | 184 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 185 | if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port)) |
| 186 | return false; |
| 187 | |
| 188 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 189 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 190 | } |
| 191 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 192 | static void ibx_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 193 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 194 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 195 | const void *frame, ssize_t len) |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 196 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 197 | const uint32_t *data = frame; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 198 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 199 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 200 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 201 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 202 | u32 val = I915_READ(reg); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 203 | int i; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 204 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 205 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 206 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 207 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 208 | val |= g4x_infoframe_index(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 209 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 210 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 211 | |
| 212 | I915_WRITE(reg, val); |
| 213 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 214 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 215 | for (i = 0; i < len; i += 4) { |
| 216 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 217 | data++; |
| 218 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 219 | /* Write every possible data byte to force correct ECC calculation. */ |
| 220 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 221 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 222 | mmiowb(); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 223 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 224 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 225 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 226 | val |= VIDEO_DIP_FREQ_VSYNC; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 227 | |
| 228 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 229 | POSTING_READ(reg); |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 230 | } |
| 231 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 232 | static bool ibx_infoframe_enabled(struct drm_encoder *encoder, |
| 233 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 234 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 235 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jani Nikula | 052f62f | 2015-04-29 15:30:07 +0300 | [diff] [blame] | 236 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 237 | enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe; |
| 238 | i915_reg_t reg = TVIDEO_DIP_CTL(pipe); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 239 | u32 val = I915_READ(reg); |
| 240 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 241 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 242 | return false; |
Jani Nikula | 052f62f | 2015-04-29 15:30:07 +0300 | [diff] [blame] | 243 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 244 | if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port)) |
| 245 | return false; |
| 246 | |
| 247 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 248 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 249 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 250 | } |
| 251 | |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 252 | static void cpt_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 253 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 254 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 255 | const void *frame, ssize_t len) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 256 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 257 | const uint32_t *data = frame; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 258 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 259 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 260 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 261 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 262 | u32 val = I915_READ(reg); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 263 | int i; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 264 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 265 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 266 | |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 267 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 268 | val |= g4x_infoframe_index(type); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 269 | |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 270 | /* The DIP control register spec says that we need to update the AVI |
| 271 | * infoframe without clearing its enable bit */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 272 | if (type != HDMI_INFOFRAME_TYPE_AVI) |
| 273 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | ecb9785 | 2012-05-04 17:18:21 -0300 | [diff] [blame] | 274 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 275 | I915_WRITE(reg, val); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 276 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 277 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 278 | for (i = 0; i < len; i += 4) { |
| 279 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 280 | data++; |
| 281 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 282 | /* Write every possible data byte to force correct ECC calculation. */ |
| 283 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 284 | I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 285 | mmiowb(); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 286 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 287 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 288 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 289 | val |= VIDEO_DIP_FREQ_VSYNC; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 290 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 291 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 292 | POSTING_READ(reg); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 293 | } |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 294 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 295 | static bool cpt_infoframe_enabled(struct drm_encoder *encoder, |
| 296 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 297 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 298 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
| 299 | enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe; |
| 300 | u32 val = I915_READ(TVIDEO_DIP_CTL(pipe)); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 301 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 302 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 303 | return false; |
| 304 | |
| 305 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 306 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 307 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 308 | } |
| 309 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 310 | static void vlv_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 311 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 312 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 313 | const void *frame, ssize_t len) |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 314 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 315 | const uint32_t *data = frame; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 316 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 317 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 318 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 319 | i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 320 | u32 val = I915_READ(reg); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 321 | int i; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 322 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 323 | WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n"); |
| 324 | |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 325 | val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */ |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 326 | val |= g4x_infoframe_index(type); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 327 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 328 | val &= ~g4x_infoframe_enable(type); |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 329 | |
| 330 | I915_WRITE(reg, val); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 331 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 332 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 333 | for (i = 0; i < len; i += 4) { |
| 334 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data); |
| 335 | data++; |
| 336 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 337 | /* Write every possible data byte to force correct ECC calculation. */ |
| 338 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
| 339 | I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 340 | mmiowb(); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 341 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 342 | val |= g4x_infoframe_enable(type); |
Paulo Zanoni | 60c5ea2 | 2012-05-04 17:18:22 -0300 | [diff] [blame] | 343 | val &= ~VIDEO_DIP_FREQ_MASK; |
Daniel Vetter | 4b24c93 | 2012-05-08 14:41:00 +0200 | [diff] [blame] | 344 | val |= VIDEO_DIP_FREQ_VSYNC; |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 345 | |
Paulo Zanoni | 22509ec | 2012-05-04 17:18:17 -0300 | [diff] [blame] | 346 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 347 | POSTING_READ(reg); |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 348 | } |
| 349 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 350 | static bool vlv_infoframe_enabled(struct drm_encoder *encoder, |
| 351 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 352 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 353 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jesse Barnes | 535afa2 | 2015-04-15 16:52:29 -0700 | [diff] [blame] | 354 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 355 | enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe; |
| 356 | u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe)); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 357 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 358 | if ((val & VIDEO_DIP_ENABLE) == 0) |
| 359 | return false; |
Jesse Barnes | 535afa2 | 2015-04-15 16:52:29 -0700 | [diff] [blame] | 360 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 361 | if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->port)) |
| 362 | return false; |
| 363 | |
| 364 | return val & (VIDEO_DIP_ENABLE_AVI | |
| 365 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 366 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 367 | } |
| 368 | |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 369 | static void hsw_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 370 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 371 | enum hdmi_infoframe_type type, |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 372 | const void *frame, ssize_t len) |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 373 | { |
Ville Syrjälä | fff6386 | 2013-12-10 15:19:08 +0200 | [diff] [blame] | 374 | const uint32_t *data = frame; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 375 | struct drm_device *dev = encoder->dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 376 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 377 | enum transcoder cpu_transcoder = crtc_state->cpu_transcoder; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 378 | i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder); |
| 379 | i915_reg_t data_reg; |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 380 | int i; |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 381 | u32 val = I915_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 382 | |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 383 | data_reg = hsw_dip_data_reg(dev_priv, cpu_transcoder, type, 0); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 384 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 385 | val &= ~hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 386 | I915_WRITE(ctl_reg, val); |
| 387 | |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 388 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 389 | for (i = 0; i < len; i += 4) { |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 390 | I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder, |
| 391 | type, i >> 2), *data); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 392 | data++; |
| 393 | } |
Paulo Zanoni | adf00b2 | 2012-09-25 13:23:34 -0300 | [diff] [blame] | 394 | /* Write every possible data byte to force correct ECC calculation. */ |
| 395 | for (; i < VIDEO_DIP_DATA_SIZE; i += 4) |
Ville Syrjälä | 436c6d4 | 2015-09-18 20:03:37 +0300 | [diff] [blame] | 396 | I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder, |
| 397 | type, i >> 2), 0); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 398 | mmiowb(); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 399 | |
Damien Lespiau | 178f736 | 2013-08-06 20:32:18 +0100 | [diff] [blame] | 400 | val |= hsw_infoframe_enable(type); |
Paulo Zanoni | 2da8af5 | 2012-05-14 17:12:51 -0300 | [diff] [blame] | 401 | I915_WRITE(ctl_reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 402 | POSTING_READ(ctl_reg); |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 403 | } |
| 404 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 405 | static bool hsw_infoframe_enabled(struct drm_encoder *encoder, |
| 406 | const struct intel_crtc_state *pipe_config) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 407 | { |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 408 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
| 409 | u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder)); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 410 | |
Ville Syrjälä | ec1dc60 | 2015-05-05 17:06:25 +0300 | [diff] [blame] | 411 | return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW | |
| 412 | VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW | |
| 413 | VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW); |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 414 | } |
| 415 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 416 | /* |
| 417 | * The data we write to the DIP data buffer registers is 1 byte bigger than the |
| 418 | * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting |
| 419 | * at 0). It's also a byte used by DisplayPort so the same DIP registers can be |
| 420 | * used for both technologies. |
| 421 | * |
| 422 | * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0 |
| 423 | * DW1: DB3 | DB2 | DB1 | DB0 |
| 424 | * DW2: DB7 | DB6 | DB5 | DB4 |
| 425 | * DW3: ... |
| 426 | * |
| 427 | * (HB is Header Byte, DB is Data Byte) |
| 428 | * |
| 429 | * The hdmi pack() functions don't know about that hardware specific hole so we |
| 430 | * trick them by giving an offset into the buffer and moving back the header |
| 431 | * bytes by one. |
| 432 | */ |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 433 | static void intel_write_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 434 | const struct intel_crtc_state *crtc_state, |
Damien Lespiau | 9198ee5 | 2013-08-06 20:32:24 +0100 | [diff] [blame] | 435 | union hdmi_infoframe *frame) |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 436 | { |
| 437 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 438 | uint8_t buffer[VIDEO_DIP_DATA_SIZE]; |
| 439 | ssize_t len; |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 440 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 441 | /* see comment above for the reason for this offset */ |
| 442 | len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1); |
| 443 | if (len < 0) |
| 444 | return; |
| 445 | |
| 446 | /* Insert the 'hole' (see big comment above) at position 3 */ |
| 447 | buffer[0] = buffer[1]; |
| 448 | buffer[1] = buffer[2]; |
| 449 | buffer[2] = buffer[3]; |
| 450 | buffer[3] = 0; |
| 451 | len++; |
| 452 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 453 | intel_hdmi->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len); |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 454 | } |
| 455 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 456 | static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 457 | const struct intel_crtc_state *crtc_state) |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 458 | { |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 459 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 460 | const struct drm_display_mode *adjusted_mode = |
| 461 | &crtc_state->base.adjusted_mode; |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 462 | union hdmi_infoframe frame; |
| 463 | int ret; |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 464 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 465 | ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi, |
| 466 | adjusted_mode); |
| 467 | if (ret < 0) { |
| 468 | DRM_ERROR("couldn't fill AVI infoframe\n"); |
| 469 | return; |
| 470 | } |
Paulo Zanoni | c846b61 | 2012-04-13 16:31:41 -0300 | [diff] [blame] | 471 | |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 472 | drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode, |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 473 | crtc_state->limited_color_range ? |
| 474 | HDMI_QUANTIZATION_RANGE_LIMITED : |
| 475 | HDMI_QUANTIZATION_RANGE_FULL, |
| 476 | intel_hdmi->rgb_quant_range_selectable); |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 477 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 478 | intel_write_infoframe(encoder, crtc_state, &frame); |
Jesse Barnes | b055c8f | 2011-07-08 11:31:57 -0700 | [diff] [blame] | 479 | } |
| 480 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 481 | static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder, |
| 482 | const struct intel_crtc_state *crtc_state) |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 483 | { |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 484 | union hdmi_infoframe frame; |
| 485 | int ret; |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 486 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 487 | ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx"); |
| 488 | if (ret < 0) { |
| 489 | DRM_ERROR("couldn't fill SPD infoframe\n"); |
| 490 | return; |
| 491 | } |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 492 | |
Damien Lespiau | 5adaea7 | 2013-08-06 20:32:19 +0100 | [diff] [blame] | 493 | frame.spd.sdi = HDMI_SPD_SDI_PC; |
| 494 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 495 | intel_write_infoframe(encoder, crtc_state, &frame); |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 496 | } |
| 497 | |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 498 | static void |
| 499 | intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 500 | const struct intel_crtc_state *crtc_state) |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 501 | { |
| 502 | union hdmi_infoframe frame; |
| 503 | int ret; |
| 504 | |
| 505 | ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 506 | &crtc_state->base.adjusted_mode); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 507 | if (ret < 0) |
| 508 | return; |
| 509 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 510 | intel_write_infoframe(encoder, crtc_state, &frame); |
Lespiau, Damien | c8bb75a | 2013-08-19 16:59:04 +0100 | [diff] [blame] | 511 | } |
| 512 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 513 | static void g4x_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 514 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 515 | const struct intel_crtc_state *crtc_state, |
| 516 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 517 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 518 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 519 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 520 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 521 | i915_reg_t reg = VIDEO_DIP_CTL; |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 522 | u32 val = I915_READ(reg); |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 523 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 524 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 525 | assert_hdmi_port_disabled(intel_hdmi); |
| 526 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 527 | /* If the registers were not initialized yet, they might be zeroes, |
| 528 | * which means we're selecting the AVI DIP and we're setting its |
| 529 | * frequency to once. This seems to really confuse the HW and make |
| 530 | * things stop working (the register spec says the AVI always needs to |
| 531 | * be sent every VSync). So here we avoid writing to the register more |
| 532 | * than we need and also explicitly select the AVI DIP and explicitly |
| 533 | * set its frequency to every VSync. Avoiding to write it twice seems to |
| 534 | * be enough to solve the problem, but being defensive shouldn't hurt us |
| 535 | * either. */ |
| 536 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 537 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 538 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 539 | if (!(val & VIDEO_DIP_ENABLE)) |
| 540 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 541 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 542 | DRM_DEBUG_KMS("video DIP still enabled on port %c\n", |
| 543 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
| 544 | return; |
| 545 | } |
| 546 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 547 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 548 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 549 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 550 | return; |
| 551 | } |
| 552 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 553 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
| 554 | if (val & VIDEO_DIP_ENABLE) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 555 | DRM_DEBUG_KMS("video DIP already enabled on port %c\n", |
| 556 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
| 557 | return; |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 558 | } |
| 559 | val &= ~VIDEO_DIP_PORT_MASK; |
| 560 | val |= port; |
| 561 | } |
| 562 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 563 | val |= VIDEO_DIP_ENABLE; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 564 | val &= ~(VIDEO_DIP_ENABLE_AVI | |
| 565 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 566 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 567 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 568 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 569 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 570 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 571 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
| 572 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 573 | } |
| 574 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 575 | static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 576 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 577 | struct drm_connector *connector = conn_state->connector; |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 578 | |
| 579 | /* |
| 580 | * HDMI cloning is only supported on g4x which doesn't |
| 581 | * support deep color or GCP infoframes anyway so no |
| 582 | * need to worry about multiple HDMI sinks here. |
| 583 | */ |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 584 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 585 | return connector->display_info.bpc > 8; |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 586 | } |
| 587 | |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame] | 588 | /* |
| 589 | * Determine if default_phase=1 can be indicated in the GCP infoframe. |
| 590 | * |
| 591 | * From HDMI specification 1.4a: |
| 592 | * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0 |
| 593 | * - The first pixel following each Video Data Period shall have a pixel packing phase of 0 |
| 594 | * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase |
| 595 | * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing |
| 596 | * phase of 0 |
| 597 | */ |
| 598 | static bool gcp_default_phase_possible(int pipe_bpp, |
| 599 | const struct drm_display_mode *mode) |
| 600 | { |
| 601 | unsigned int pixels_per_group; |
| 602 | |
| 603 | switch (pipe_bpp) { |
| 604 | case 30: |
| 605 | /* 4 pixels in 5 clocks */ |
| 606 | pixels_per_group = 4; |
| 607 | break; |
| 608 | case 36: |
| 609 | /* 2 pixels in 3 clocks */ |
| 610 | pixels_per_group = 2; |
| 611 | break; |
| 612 | case 48: |
| 613 | /* 1 pixel in 2 clocks */ |
| 614 | pixels_per_group = 1; |
| 615 | break; |
| 616 | default: |
| 617 | /* phase information not relevant for 8bpc */ |
| 618 | return false; |
| 619 | } |
| 620 | |
| 621 | return mode->crtc_hdisplay % pixels_per_group == 0 && |
| 622 | mode->crtc_htotal % pixels_per_group == 0 && |
| 623 | mode->crtc_hblank_start % pixels_per_group == 0 && |
| 624 | mode->crtc_hblank_end % pixels_per_group == 0 && |
| 625 | mode->crtc_hsync_start % pixels_per_group == 0 && |
| 626 | mode->crtc_hsync_end % pixels_per_group == 0 && |
| 627 | ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 || |
| 628 | mode->crtc_htotal/2 % pixels_per_group == 0); |
| 629 | } |
| 630 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 631 | static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder, |
| 632 | const struct intel_crtc_state *crtc_state, |
| 633 | const struct drm_connector_state *conn_state) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 634 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 635 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 636 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 637 | i915_reg_t reg; |
| 638 | u32 val = 0; |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 639 | |
| 640 | if (HAS_DDI(dev_priv)) |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 641 | reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder); |
Wayne Boyer | 666a453 | 2015-12-09 12:29:35 -0800 | [diff] [blame] | 642 | else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 643 | reg = VLV_TVIDEO_DIP_GCP(crtc->pipe); |
Joonas Lahtinen | 2d1fe07 | 2016-04-07 11:08:05 +0300 | [diff] [blame] | 644 | else if (HAS_PCH_SPLIT(dev_priv)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 645 | reg = TVIDEO_DIP_GCP(crtc->pipe); |
| 646 | else |
| 647 | return false; |
| 648 | |
| 649 | /* Indicate color depth whenever the sink supports deep color */ |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 650 | if (hdmi_sink_is_deep_color(conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 651 | val |= GCP_COLOR_INDICATION; |
| 652 | |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame] | 653 | /* Enable default_phase whenever the display mode is suitably aligned */ |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 654 | if (gcp_default_phase_possible(crtc_state->pipe_bpp, |
| 655 | &crtc_state->base.adjusted_mode)) |
Ville Syrjälä | 12aa329 | 2015-05-05 17:06:21 +0300 | [diff] [blame] | 656 | val |= GCP_DEFAULT_PHASE_ENABLE; |
| 657 | |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 658 | I915_WRITE(reg, val); |
| 659 | |
| 660 | return val != 0; |
| 661 | } |
| 662 | |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 663 | static void ibx_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 664 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 665 | const struct intel_crtc_state *crtc_state, |
| 666 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 667 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 668 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 669 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Ville Syrjälä | 69fde0a | 2013-01-24 15:29:26 +0200 | [diff] [blame] | 670 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 671 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 672 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 673 | u32 val = I915_READ(reg); |
Ville Syrjälä | 822cdc5 | 2014-01-23 23:15:34 +0200 | [diff] [blame] | 674 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 675 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 676 | assert_hdmi_port_disabled(intel_hdmi); |
| 677 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 678 | /* See the big comment in g4x_set_infoframes() */ |
| 679 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 680 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 681 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 682 | if (!(val & VIDEO_DIP_ENABLE)) |
| 683 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 684 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 685 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 686 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 687 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 688 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 689 | return; |
| 690 | } |
| 691 | |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 692 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 693 | WARN(val & VIDEO_DIP_ENABLE, |
| 694 | "DIP already enabled on port %c\n", |
| 695 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
Paulo Zanoni | 72b78c9 | 2012-05-28 16:42:54 -0300 | [diff] [blame] | 696 | val &= ~VIDEO_DIP_PORT_MASK; |
| 697 | val |= port; |
| 698 | } |
| 699 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 700 | val |= VIDEO_DIP_ENABLE; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 701 | val &= ~(VIDEO_DIP_ENABLE_AVI | |
| 702 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 703 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 704 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 705 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 706 | val |= VIDEO_DIP_ENABLE_GCP; |
| 707 | |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 708 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 709 | POSTING_READ(reg); |
Paulo Zanoni | f278d97 | 2012-05-28 16:42:50 -0300 | [diff] [blame] | 710 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 711 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 712 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
| 713 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 714 | } |
| 715 | |
| 716 | static void cpt_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 717 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 718 | const struct intel_crtc_state *crtc_state, |
| 719 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 720 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 721 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 722 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 723 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 724 | i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 725 | u32 val = I915_READ(reg); |
| 726 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 727 | assert_hdmi_port_disabled(intel_hdmi); |
| 728 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 729 | /* See the big comment in g4x_set_infoframes() */ |
| 730 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 731 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 732 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 733 | if (!(val & VIDEO_DIP_ENABLE)) |
| 734 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 735 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 736 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 737 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 738 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 739 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 740 | return; |
| 741 | } |
| 742 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 743 | /* Set both together, unset both together: see the spec. */ |
| 744 | val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI; |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 745 | val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 746 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 747 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 748 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 749 | val |= VIDEO_DIP_ENABLE_GCP; |
| 750 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 751 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 752 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 753 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 754 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 755 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
| 756 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 757 | } |
| 758 | |
| 759 | static void vlv_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 760 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 761 | const struct intel_crtc_state *crtc_state, |
| 762 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 763 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 764 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 765 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 766 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 767 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 768 | i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 769 | u32 val = I915_READ(reg); |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 770 | u32 port = VIDEO_DIP_PORT(intel_dig_port->port); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 771 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 772 | assert_hdmi_port_disabled(intel_hdmi); |
| 773 | |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 774 | /* See the big comment in g4x_set_infoframes() */ |
| 775 | val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC; |
| 776 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 777 | if (!enable) { |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 778 | if (!(val & VIDEO_DIP_ENABLE)) |
| 779 | return; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 780 | val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI | |
| 781 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 782 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 783 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 784 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 785 | return; |
| 786 | } |
| 787 | |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 788 | if (port != (val & VIDEO_DIP_PORT_MASK)) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 789 | WARN(val & VIDEO_DIP_ENABLE, |
| 790 | "DIP already enabled on port %c\n", |
| 791 | (val & VIDEO_DIP_PORT_MASK) >> 29); |
Jesse Barnes | 6a2b802 | 2014-04-02 10:08:51 -0700 | [diff] [blame] | 792 | val &= ~VIDEO_DIP_PORT_MASK; |
| 793 | val |= port; |
| 794 | } |
| 795 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 796 | val |= VIDEO_DIP_ENABLE; |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 797 | val &= ~(VIDEO_DIP_ENABLE_AVI | |
| 798 | VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT | |
| 799 | VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 800 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 801 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 802 | val |= VIDEO_DIP_ENABLE_GCP; |
| 803 | |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 804 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 805 | POSTING_READ(reg); |
Paulo Zanoni | 822974a | 2012-05-28 16:42:51 -0300 | [diff] [blame] | 806 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 807 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 808 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
| 809 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 810 | } |
| 811 | |
| 812 | static void hsw_set_infoframes(struct drm_encoder *encoder, |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 813 | bool enable, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 814 | const struct intel_crtc_state *crtc_state, |
| 815 | const struct drm_connector_state *conn_state) |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 816 | { |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 817 | struct drm_i915_private *dev_priv = to_i915(encoder->dev); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 818 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 819 | i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 820 | u32 val = I915_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 821 | |
Daniel Vetter | afba018 | 2012-06-12 16:36:45 +0200 | [diff] [blame] | 822 | assert_hdmi_port_disabled(intel_hdmi); |
| 823 | |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 824 | val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW | |
| 825 | VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW | |
| 826 | VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW); |
| 827 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 828 | if (!enable) { |
Ville Syrjälä | 0be6f0c | 2015-05-05 17:06:24 +0300 | [diff] [blame] | 829 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 830 | POSTING_READ(reg); |
Paulo Zanoni | 0c14c7f | 2012-05-28 16:42:49 -0300 | [diff] [blame] | 831 | return; |
| 832 | } |
| 833 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 834 | if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state)) |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 835 | val |= VIDEO_DIP_ENABLE_GCP_HSW; |
| 836 | |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 837 | I915_WRITE(reg, val); |
Paulo Zanoni | 9d9740f | 2012-05-28 16:43:00 -0300 | [diff] [blame] | 838 | POSTING_READ(reg); |
Paulo Zanoni | 0dd87d2 | 2012-05-28 16:42:53 -0300 | [diff] [blame] | 839 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 840 | intel_hdmi_set_avi_infoframe(encoder, crtc_state); |
| 841 | intel_hdmi_set_spd_infoframe(encoder, crtc_state); |
| 842 | intel_hdmi_set_hdmi_infoframe(encoder, crtc_state); |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 843 | } |
| 844 | |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 845 | void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable) |
| 846 | { |
| 847 | struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi)); |
| 848 | struct i2c_adapter *adapter = |
| 849 | intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus); |
| 850 | |
| 851 | if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI) |
| 852 | return; |
| 853 | |
| 854 | DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n", |
| 855 | enable ? "Enabling" : "Disabling"); |
| 856 | |
| 857 | drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type, |
| 858 | adapter, enable); |
| 859 | } |
| 860 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 861 | static void intel_hdmi_prepare(struct intel_encoder *encoder, |
| 862 | const struct intel_crtc_state *crtc_state) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 863 | { |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 864 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 865 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 866 | struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc); |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 867 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 868 | const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 869 | u32 hdmi_val; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 870 | |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 871 | intel_dp_dual_mode_set_tmds_output(intel_hdmi, true); |
| 872 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 873 | hdmi_val = SDVO_ENCODING_HDMI; |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 874 | if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range) |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 875 | hdmi_val |= HDMI_COLOR_RANGE_16_235; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 876 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 877 | hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH; |
Adam Jackson | b599c0b | 2010-07-16 14:46:31 -0400 | [diff] [blame] | 878 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 879 | hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 880 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 881 | if (crtc_state->pipe_bpp > 24) |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 882 | hdmi_val |= HDMI_COLOR_FORMAT_12bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 883 | else |
Paulo Zanoni | 4f3a8bc | 2013-02-19 16:21:47 -0300 | [diff] [blame] | 884 | hdmi_val |= SDVO_COLOR_FORMAT_8bpc; |
Jesse Barnes | 020f670 | 2011-06-24 12:19:25 -0700 | [diff] [blame] | 885 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 886 | if (crtc_state->has_hdmi_sink) |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 887 | hdmi_val |= HDMI_MODE_SELECT_HDMI; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 888 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 889 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 890 | hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 891 | else if (IS_CHERRYVIEW(dev_priv)) |
Chon Ming Lee | 44f37d1 | 2014-04-09 13:28:21 +0300 | [diff] [blame] | 892 | hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe); |
Paulo Zanoni | dc0fa71 | 2013-02-19 16:21:46 -0300 | [diff] [blame] | 893 | else |
Daniel Vetter | c59423a | 2013-07-21 21:37:04 +0200 | [diff] [blame] | 894 | hdmi_val |= SDVO_PIPE_SEL(crtc->pipe); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 895 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 896 | I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val); |
| 897 | POSTING_READ(intel_hdmi->hdmi_reg); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 898 | } |
| 899 | |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 900 | static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder, |
| 901 | enum pipe *pipe) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 902 | { |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 903 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 904 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 905 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 906 | u32 tmp; |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 907 | bool ret; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 908 | |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 909 | if (!intel_display_power_get_if_enabled(dev_priv, |
| 910 | encoder->power_domain)) |
Imre Deak | 6d129be | 2014-03-05 16:20:54 +0200 | [diff] [blame] | 911 | return false; |
| 912 | |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 913 | ret = false; |
| 914 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 915 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 916 | |
| 917 | if (!(tmp & SDVO_ENABLE)) |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 918 | goto out; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 919 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 920 | if (HAS_PCH_CPT(dev_priv)) |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 921 | *pipe = PORT_TO_PIPE_CPT(tmp); |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 922 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | 71485e0 | 2014-04-09 13:28:55 +0300 | [diff] [blame] | 923 | *pipe = SDVO_PORT_TO_PIPE_CHV(tmp); |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 924 | else |
| 925 | *pipe = PORT_TO_PIPE(tmp); |
| 926 | |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 927 | ret = true; |
| 928 | |
| 929 | out: |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 930 | intel_display_power_put(dev_priv, encoder->power_domain); |
Imre Deak | 5b09217 | 2016-02-12 18:55:20 +0200 | [diff] [blame] | 931 | |
| 932 | return ret; |
Daniel Vetter | 85234cd | 2012-07-02 13:27:29 +0200 | [diff] [blame] | 933 | } |
| 934 | |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 935 | static void intel_hdmi_get_config(struct intel_encoder *encoder, |
Ander Conselvan de Oliveira | 5cec258 | 2015-01-15 14:55:21 +0200 | [diff] [blame] | 936 | struct intel_crtc_state *pipe_config) |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 937 | { |
| 938 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 939 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 940 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 941 | u32 tmp, flags = 0; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 942 | int dotclock; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 943 | |
| 944 | tmp = I915_READ(intel_hdmi->hdmi_reg); |
| 945 | |
| 946 | if (tmp & SDVO_HSYNC_ACTIVE_HIGH) |
| 947 | flags |= DRM_MODE_FLAG_PHSYNC; |
| 948 | else |
| 949 | flags |= DRM_MODE_FLAG_NHSYNC; |
| 950 | |
| 951 | if (tmp & SDVO_VSYNC_ACTIVE_HIGH) |
| 952 | flags |= DRM_MODE_FLAG_PVSYNC; |
| 953 | else |
| 954 | flags |= DRM_MODE_FLAG_NVSYNC; |
| 955 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 956 | if (tmp & HDMI_MODE_SELECT_HDMI) |
| 957 | pipe_config->has_hdmi_sink = true; |
| 958 | |
Ville Syrjälä | cda0aaa | 2015-11-26 18:27:07 +0200 | [diff] [blame] | 959 | if (intel_hdmi->infoframe_enabled(&encoder->base, pipe_config)) |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 960 | pipe_config->has_infoframe = true; |
| 961 | |
Jani Nikula | c84db77 | 2014-09-17 15:34:58 +0300 | [diff] [blame] | 962 | if (tmp & SDVO_AUDIO_ENABLE) |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 963 | pipe_config->has_audio = true; |
| 964 | |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 965 | if (!HAS_PCH_SPLIT(dev_priv) && |
Ville Syrjälä | 8c875fc | 2014-09-12 15:46:29 +0300 | [diff] [blame] | 966 | tmp & HDMI_COLOR_RANGE_16_235) |
| 967 | pipe_config->limited_color_range = true; |
| 968 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 969 | pipe_config->base.adjusted_mode.flags |= flags; |
Ville Syrjälä | 18442d0 | 2013-09-13 16:00:08 +0300 | [diff] [blame] | 970 | |
| 971 | if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc) |
| 972 | dotclock = pipe_config->port_clock * 2 / 3; |
| 973 | else |
| 974 | dotclock = pipe_config->port_clock; |
| 975 | |
Ville Syrjälä | be69a13 | 2015-05-05 17:06:26 +0300 | [diff] [blame] | 976 | if (pipe_config->pixel_multiplier) |
| 977 | dotclock /= pipe_config->pixel_multiplier; |
| 978 | |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 979 | pipe_config->base.adjusted_mode.crtc_clock = dotclock; |
Ander Conselvan de Oliveira | d4d6279 | 2016-04-27 15:44:16 +0300 | [diff] [blame] | 980 | |
| 981 | pipe_config->lane_count = 4; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 982 | } |
| 983 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 984 | static void intel_enable_hdmi_audio(struct intel_encoder *encoder, |
| 985 | struct intel_crtc_state *pipe_config, |
| 986 | struct drm_connector_state *conn_state) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 987 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 988 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 989 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 990 | WARN_ON(!pipe_config->has_hdmi_sink); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 991 | DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n", |
| 992 | pipe_name(crtc->pipe)); |
Maarten Lankhorst | bbf35e9 | 2016-11-08 13:55:38 +0100 | [diff] [blame] | 993 | intel_audio_codec_enable(encoder, pipe_config, conn_state); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 994 | } |
| 995 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 996 | static void g4x_enable_hdmi(struct intel_encoder *encoder, |
| 997 | struct intel_crtc_state *pipe_config, |
| 998 | struct drm_connector_state *conn_state) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 999 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1000 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1001 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1002 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1003 | u32 temp; |
| 1004 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1005 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Zhenyu Wang | d8a2d0e | 2009-11-02 07:52:30 +0000 | [diff] [blame] | 1006 | |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1007 | temp |= SDVO_ENABLE; |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1008 | if (pipe_config->has_audio) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1009 | temp |= SDVO_AUDIO_ENABLE; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1010 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1011 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1012 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1013 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1014 | if (pipe_config->has_audio) |
| 1015 | intel_enable_hdmi_audio(encoder, pipe_config, conn_state); |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1016 | } |
| 1017 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1018 | static void ibx_enable_hdmi(struct intel_encoder *encoder, |
| 1019 | struct intel_crtc_state *pipe_config, |
| 1020 | struct drm_connector_state *conn_state) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1021 | { |
| 1022 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1023 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1024 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1025 | u32 temp; |
| 1026 | |
| 1027 | temp = I915_READ(intel_hdmi->hdmi_reg); |
| 1028 | |
| 1029 | temp |= SDVO_ENABLE; |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1030 | if (pipe_config->has_audio) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1031 | temp |= SDVO_AUDIO_ENABLE; |
| 1032 | |
| 1033 | /* |
| 1034 | * HW workaround, need to write this twice for issue |
| 1035 | * that may result in first write getting masked. |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1036 | */ |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1037 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1038 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1039 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1040 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1041 | |
| 1042 | /* |
| 1043 | * HW workaround, need to toggle enable bit off and on |
| 1044 | * for 12bpc with pixel repeat. |
| 1045 | * |
| 1046 | * FIXME: BSpec says this should be done at the end of |
| 1047 | * of the modeset sequence, so not sure if this isn't too soon. |
| 1048 | */ |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1049 | if (pipe_config->pipe_bpp > 24 && |
| 1050 | pipe_config->pixel_multiplier > 1) { |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1051 | I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE); |
| 1052 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1053 | |
| 1054 | /* |
| 1055 | * HW workaround, need to write this twice for issue |
| 1056 | * that may result in first write getting masked. |
| 1057 | */ |
| 1058 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1059 | POSTING_READ(intel_hdmi->hdmi_reg); |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1060 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1061 | POSTING_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1062 | } |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 1063 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1064 | if (pipe_config->has_audio) |
| 1065 | intel_enable_hdmi_audio(encoder, pipe_config, conn_state); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1066 | } |
| 1067 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1068 | static void cpt_enable_hdmi(struct intel_encoder *encoder, |
| 1069 | struct intel_crtc_state *pipe_config, |
| 1070 | struct drm_connector_state *conn_state) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1071 | { |
| 1072 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1073 | struct drm_i915_private *dev_priv = to_i915(dev); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1074 | struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc); |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1075 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1076 | enum pipe pipe = crtc->pipe; |
| 1077 | u32 temp; |
| 1078 | |
| 1079 | temp = I915_READ(intel_hdmi->hdmi_reg); |
| 1080 | |
| 1081 | temp |= SDVO_ENABLE; |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1082 | if (pipe_config->has_audio) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1083 | temp |= SDVO_AUDIO_ENABLE; |
| 1084 | |
| 1085 | /* |
| 1086 | * WaEnableHDMI8bpcBefore12bpc:snb,ivb |
| 1087 | * |
| 1088 | * The procedure for 12bpc is as follows: |
| 1089 | * 1. disable HDMI clock gating |
| 1090 | * 2. enable HDMI with 8bpc |
| 1091 | * 3. enable HDMI with 12bpc |
| 1092 | * 4. enable HDMI clock gating |
| 1093 | */ |
| 1094 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1095 | if (pipe_config->pipe_bpp > 24) { |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1096 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 1097 | I915_READ(TRANS_CHICKEN1(pipe)) | |
| 1098 | TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); |
| 1099 | |
| 1100 | temp &= ~SDVO_COLOR_FORMAT_MASK; |
| 1101 | temp |= SDVO_COLOR_FORMAT_8bpc; |
Jani Nikula | c1dec79 | 2014-10-27 16:26:56 +0200 | [diff] [blame] | 1102 | } |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1103 | |
| 1104 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1105 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1106 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1107 | if (pipe_config->pipe_bpp > 24) { |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1108 | temp &= ~SDVO_COLOR_FORMAT_MASK; |
| 1109 | temp |= HDMI_COLOR_FORMAT_12bpc; |
| 1110 | |
| 1111 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1112 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1113 | |
| 1114 | I915_WRITE(TRANS_CHICKEN1(pipe), |
| 1115 | I915_READ(TRANS_CHICKEN1(pipe)) & |
| 1116 | ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE); |
| 1117 | } |
| 1118 | |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1119 | if (pipe_config->has_audio) |
| 1120 | intel_enable_hdmi_audio(encoder, pipe_config, conn_state); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1121 | } |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1122 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1123 | static void vlv_enable_hdmi(struct intel_encoder *encoder, |
| 1124 | struct intel_crtc_state *pipe_config, |
| 1125 | struct drm_connector_state *conn_state) |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1126 | { |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1127 | } |
| 1128 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1129 | static void intel_disable_hdmi(struct intel_encoder *encoder, |
| 1130 | struct intel_crtc_state *old_crtc_state, |
| 1131 | struct drm_connector_state *old_conn_state) |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1132 | { |
| 1133 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1134 | struct drm_i915_private *dev_priv = to_i915(dev); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1135 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1136 | struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1137 | u32 temp; |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1138 | |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1139 | temp = I915_READ(intel_hdmi->hdmi_reg); |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1140 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1141 | temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE); |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1142 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1143 | POSTING_READ(intel_hdmi->hdmi_reg); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1144 | |
| 1145 | /* |
| 1146 | * HW workaround for IBX, we need to move the port |
| 1147 | * to transcoder A after disabling it to allow the |
| 1148 | * matching DP port to be enabled on transcoder A. |
| 1149 | */ |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1150 | if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) { |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1151 | /* |
| 1152 | * We get CPU/PCH FIFO underruns on the other pipe when |
| 1153 | * doing the workaround. Sweep them under the rug. |
| 1154 | */ |
| 1155 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 1156 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false); |
| 1157 | |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1158 | temp &= ~SDVO_PIPE_B_SELECT; |
| 1159 | temp |= SDVO_ENABLE; |
| 1160 | /* |
| 1161 | * HW workaround, need to write this twice for issue |
| 1162 | * that may result in first write getting masked. |
| 1163 | */ |
| 1164 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1165 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1166 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1167 | POSTING_READ(intel_hdmi->hdmi_reg); |
| 1168 | |
| 1169 | temp &= ~SDVO_ENABLE; |
| 1170 | I915_WRITE(intel_hdmi->hdmi_reg, temp); |
| 1171 | POSTING_READ(intel_hdmi->hdmi_reg); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1172 | |
Ville Syrjälä | 0f0f74b | 2016-10-31 22:37:06 +0200 | [diff] [blame] | 1173 | intel_wait_for_vblank_if_active(dev_priv, PIPE_A); |
Ville Syrjälä | 0c241d5 | 2015-10-30 19:23:22 +0200 | [diff] [blame] | 1174 | intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
| 1175 | intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true); |
Ville Syrjälä | 1612c8b | 2015-05-05 17:17:34 +0300 | [diff] [blame] | 1176 | } |
Ville Syrjälä | 6d67415 | 2015-05-05 17:06:20 +0300 | [diff] [blame] | 1177 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1178 | intel_hdmi->set_infoframes(&encoder->base, false, old_crtc_state, old_conn_state); |
Ville Syrjälä | b2ccb82 | 2016-05-02 22:08:24 +0300 | [diff] [blame] | 1179 | |
| 1180 | intel_dp_dual_mode_set_tmds_output(intel_hdmi, false); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1181 | } |
| 1182 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1183 | static void g4x_disable_hdmi(struct intel_encoder *encoder, |
| 1184 | struct intel_crtc_state *old_crtc_state, |
| 1185 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1186 | { |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1187 | if (old_crtc_state->has_audio) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1188 | intel_audio_codec_disable(encoder); |
| 1189 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1190 | intel_disable_hdmi(encoder, old_crtc_state, old_conn_state); |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1191 | } |
| 1192 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1193 | static void pch_disable_hdmi(struct intel_encoder *encoder, |
| 1194 | struct intel_crtc_state *old_crtc_state, |
| 1195 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1196 | { |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1197 | if (old_crtc_state->has_audio) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1198 | intel_audio_codec_disable(encoder); |
| 1199 | } |
| 1200 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1201 | static void pch_post_disable_hdmi(struct intel_encoder *encoder, |
| 1202 | struct intel_crtc_state *old_crtc_state, |
| 1203 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1204 | { |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1205 | intel_disable_hdmi(encoder, old_crtc_state, old_conn_state); |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1206 | } |
| 1207 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1208 | static int intel_hdmi_source_max_tmds_clock(struct drm_i915_private *dev_priv) |
Daniel Vetter | 7d148ef5 | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1209 | { |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1210 | if (IS_G4X(dev_priv)) |
Daniel Vetter | 7d148ef5 | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1211 | return 165000; |
Shashank Sharma | 14292b7 | 2017-03-13 16:54:04 +0530 | [diff] [blame] | 1212 | else if (IS_GEMINILAKE(dev_priv)) |
| 1213 | return 594000; |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1214 | else if (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8) |
Daniel Vetter | 7d148ef5 | 2013-07-22 18:02:39 +0200 | [diff] [blame] | 1215 | return 300000; |
| 1216 | else |
| 1217 | return 225000; |
| 1218 | } |
| 1219 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1220 | static int hdmi_port_clock_limit(struct intel_hdmi *hdmi, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1221 | bool respect_downstream_limits, |
| 1222 | bool force_dvi) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1223 | { |
| 1224 | struct drm_device *dev = intel_hdmi_to_dev(hdmi); |
| 1225 | int max_tmds_clock = intel_hdmi_source_max_tmds_clock(to_i915(dev)); |
| 1226 | |
| 1227 | if (respect_downstream_limits) { |
Ville Syrjälä | 8cadab0 | 2016-09-28 16:51:43 +0300 | [diff] [blame] | 1228 | struct intel_connector *connector = hdmi->attached_connector; |
| 1229 | const struct drm_display_info *info = &connector->base.display_info; |
| 1230 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1231 | if (hdmi->dp_dual_mode.max_tmds_clock) |
| 1232 | max_tmds_clock = min(max_tmds_clock, |
| 1233 | hdmi->dp_dual_mode.max_tmds_clock); |
Ville Syrjälä | 8cadab0 | 2016-09-28 16:51:43 +0300 | [diff] [blame] | 1234 | |
| 1235 | if (info->max_tmds_clock) |
| 1236 | max_tmds_clock = min(max_tmds_clock, |
| 1237 | info->max_tmds_clock); |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1238 | else if (!hdmi->has_hdmi_sink || force_dvi) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1239 | max_tmds_clock = min(max_tmds_clock, 165000); |
| 1240 | } |
| 1241 | |
| 1242 | return max_tmds_clock; |
| 1243 | } |
| 1244 | |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 1245 | static enum drm_mode_status |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1246 | hdmi_port_clock_valid(struct intel_hdmi *hdmi, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1247 | int clock, bool respect_downstream_limits, |
| 1248 | bool force_dvi) |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1249 | { |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 1250 | struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi)); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1251 | |
| 1252 | if (clock < 25000) |
| 1253 | return MODE_CLOCK_LOW; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1254 | if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi)) |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1255 | return MODE_CLOCK_HIGH; |
| 1256 | |
Ville Syrjälä | 5e6ccc0 | 2015-07-06 14:44:11 +0300 | [diff] [blame] | 1257 | /* BXT DPLL can't generate 223-240 MHz */ |
Ander Conselvan de Oliveira | cc3f90f | 2016-12-02 10:23:49 +0200 | [diff] [blame] | 1258 | if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000) |
Ville Syrjälä | 5e6ccc0 | 2015-07-06 14:44:11 +0300 | [diff] [blame] | 1259 | return MODE_CLOCK_RANGE; |
| 1260 | |
| 1261 | /* CHV DPLL can't generate 216-240 MHz */ |
Tvrtko Ursulin | e2d214a | 2016-10-13 11:03:04 +0100 | [diff] [blame] | 1262 | if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000) |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1263 | return MODE_CLOCK_RANGE; |
| 1264 | |
| 1265 | return MODE_OK; |
| 1266 | } |
| 1267 | |
| 1268 | static enum drm_mode_status |
Damien Lespiau | c19de8e | 2013-11-28 15:29:18 +0000 | [diff] [blame] | 1269 | intel_hdmi_mode_valid(struct drm_connector *connector, |
| 1270 | struct drm_display_mode *mode) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1271 | { |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1272 | struct intel_hdmi *hdmi = intel_attached_hdmi(connector); |
| 1273 | struct drm_device *dev = intel_hdmi_to_dev(hdmi); |
Tvrtko Ursulin | 49cff96 | 2016-10-13 11:02:54 +0100 | [diff] [blame] | 1274 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1275 | enum drm_mode_status status; |
| 1276 | int clock; |
Mika Kahola | 587bf49 | 2016-02-02 15:16:39 +0200 | [diff] [blame] | 1277 | int max_dotclk = to_i915(connector->dev)->max_dotclk_freq; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1278 | bool force_dvi = |
| 1279 | READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1280 | |
| 1281 | if (mode->flags & DRM_MODE_FLAG_DBLSCAN) |
| 1282 | return MODE_NO_DBLESCAN; |
| 1283 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1284 | clock = mode->clock; |
Mika Kahola | 587bf49 | 2016-02-02 15:16:39 +0200 | [diff] [blame] | 1285 | |
| 1286 | if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING) |
| 1287 | clock *= 2; |
| 1288 | |
| 1289 | if (clock > max_dotclk) |
| 1290 | return MODE_CLOCK_HIGH; |
| 1291 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1292 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 1293 | clock *= 2; |
| 1294 | |
| 1295 | /* check if we can do 8bpc */ |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1296 | status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1297 | |
| 1298 | /* if we can't do 8bpc we may still be able to do 12bpc */ |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1299 | if (!HAS_GMCH_DISPLAY(dev_priv) && status != MODE_OK && hdmi->has_hdmi_sink && !force_dvi) |
| 1300 | status = hdmi_port_clock_valid(hdmi, clock * 3 / 2, true, force_dvi); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1301 | |
| 1302 | return status; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1303 | } |
| 1304 | |
Ander Conselvan de Oliveira | 77f06c8 | 2015-03-20 16:18:11 +0200 | [diff] [blame] | 1305 | static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state) |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1306 | { |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1307 | struct drm_i915_private *dev_priv = |
| 1308 | to_i915(crtc_state->base.crtc->dev); |
| 1309 | struct drm_atomic_state *state = crtc_state->base.state; |
| 1310 | struct drm_connector_state *connector_state; |
| 1311 | struct drm_connector *connector; |
| 1312 | int i; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1313 | |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1314 | if (HAS_GMCH_DISPLAY(dev_priv)) |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1315 | return false; |
| 1316 | |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1317 | /* |
| 1318 | * HDMI 12bpc affects the clocks, so it's only possible |
| 1319 | * when not cloning with other encoder types. |
| 1320 | */ |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1321 | if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI) |
| 1322 | return false; |
| 1323 | |
| 1324 | for_each_connector_in_state(state, connector, connector_state, i) { |
| 1325 | const struct drm_display_info *info = &connector->display_info; |
| 1326 | |
| 1327 | if (connector_state->crtc != crtc_state->base.crtc) |
| 1328 | continue; |
| 1329 | |
| 1330 | if ((info->edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_36) == 0) |
| 1331 | return false; |
| 1332 | } |
| 1333 | |
Ander Conselvan de Oliveira | 46649d8 | 2017-04-24 13:47:18 +0300 | [diff] [blame] | 1334 | /* Display Wa #1139 */ |
| 1335 | if (IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) && |
| 1336 | crtc_state->base.adjusted_mode.htotal > 5460) |
| 1337 | return false; |
| 1338 | |
Ville Syrjälä | c750bdd | 2017-02-13 19:58:18 +0200 | [diff] [blame] | 1339 | return true; |
Ville Syrjälä | 7180063 | 2014-03-03 16:15:29 +0200 | [diff] [blame] | 1340 | } |
| 1341 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1342 | bool intel_hdmi_compute_config(struct intel_encoder *encoder, |
Maarten Lankhorst | 0a478c2 | 2016-08-09 17:04:05 +0200 | [diff] [blame] | 1343 | struct intel_crtc_state *pipe_config, |
| 1344 | struct drm_connector_state *conn_state) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1345 | { |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1346 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1347 | struct drm_i915_private *dev_priv = to_i915(encoder->base.dev); |
Ander Conselvan de Oliveira | 2d112de | 2015-01-15 14:55:22 +0200 | [diff] [blame] | 1348 | struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode; |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1349 | struct drm_scdc *scdc = &conn_state->connector->display_info.hdmi.scdc; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1350 | struct intel_digital_connector_state *intel_conn_state = |
| 1351 | to_intel_digital_connector_state(conn_state); |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1352 | int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock; |
| 1353 | int clock_12bpc = clock_8bpc * 3 / 2; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1354 | int desired_bpp; |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1355 | bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 1356 | |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1357 | pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink; |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1358 | |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1359 | if (pipe_config->has_hdmi_sink) |
| 1360 | pipe_config->has_infoframe = true; |
| 1361 | |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1362 | if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) { |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1363 | /* See CEA-861-E - 5.1 Default Encoding Parameters */ |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1364 | pipe_config->limited_color_range = |
| 1365 | pipe_config->has_hdmi_sink && |
Ville Syrjälä | c8127cf0 | 2017-01-11 16:18:35 +0200 | [diff] [blame] | 1366 | drm_default_rgb_quant_range(adjusted_mode) == |
| 1367 | HDMI_QUANTIZATION_RANGE_LIMITED; |
Ville Syrjälä | 0f2a2a7 | 2015-07-06 15:10:00 +0300 | [diff] [blame] | 1368 | } else { |
| 1369 | pipe_config->limited_color_range = |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1370 | intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED; |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 1371 | } |
| 1372 | |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1373 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) { |
| 1374 | pipe_config->pixel_multiplier = 2; |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1375 | clock_8bpc *= 2; |
Ville Syrjälä | 3320e37 | 2015-05-05 17:06:27 +0300 | [diff] [blame] | 1376 | clock_12bpc *= 2; |
Clint Taylor | 697c407 | 2014-09-02 17:03:36 -0700 | [diff] [blame] | 1377 | } |
| 1378 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1379 | if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv)) |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1380 | pipe_config->has_pch_encoder = true; |
| 1381 | |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1382 | if (pipe_config->has_hdmi_sink) { |
| 1383 | if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO) |
| 1384 | pipe_config->has_audio = intel_hdmi->has_audio; |
| 1385 | else |
| 1386 | pipe_config->has_audio = |
| 1387 | intel_conn_state->force_audio == HDMI_AUDIO_ON; |
| 1388 | } |
Daniel Vetter | 9ed109a | 2014-04-24 23:54:52 +0200 | [diff] [blame] | 1389 | |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1390 | /* |
| 1391 | * HDMI is either 12 or 8, so if the display lets 10bpc sneak |
| 1392 | * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1393 | * outputs. We also need to check that the higher clock still fits |
| 1394 | * within limits. |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1395 | */ |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1396 | if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink && !force_dvi && |
| 1397 | hdmi_port_clock_valid(intel_hdmi, clock_12bpc, true, force_dvi) == MODE_OK && |
Ville Syrjälä | 7a0baa6 | 2015-06-30 15:33:54 +0300 | [diff] [blame] | 1398 | hdmi_12bpc_possible(pipe_config)) { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1399 | DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n"); |
| 1400 | desired_bpp = 12*3; |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1401 | |
| 1402 | /* Need to adjust the port link by 1.5x for 12bpc. */ |
Daniel Vetter | ff9a675 | 2013-06-01 17:16:21 +0200 | [diff] [blame] | 1403 | pipe_config->port_clock = clock_12bpc; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1404 | } else { |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1405 | DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n"); |
| 1406 | desired_bpp = 8*3; |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1407 | |
| 1408 | pipe_config->port_clock = clock_8bpc; |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1409 | } |
| 1410 | |
| 1411 | if (!pipe_config->bw_constrained) { |
Dhinakaran Pandiyan | b64b7a6 | 2017-04-04 11:16:05 -0700 | [diff] [blame] | 1412 | DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp); |
Daniel Vetter | e29c22c | 2013-02-21 00:00:16 +0100 | [diff] [blame] | 1413 | pipe_config->pipe_bpp = desired_bpp; |
Daniel Vetter | 4e53c2e | 2013-03-27 00:44:58 +0100 | [diff] [blame] | 1414 | } |
| 1415 | |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1416 | if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1417 | false, force_dvi) != MODE_OK) { |
Ville Syrjälä | e64e739 | 2015-06-30 19:23:59 +0300 | [diff] [blame] | 1418 | DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n"); |
Daniel Vetter | 325b9d0 | 2013-04-19 11:24:33 +0200 | [diff] [blame] | 1419 | return false; |
| 1420 | } |
| 1421 | |
Ville Syrjälä | 28b468a | 2015-09-08 13:40:48 +0300 | [diff] [blame] | 1422 | /* Set user selected PAR to incoming mode's member */ |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame] | 1423 | adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio; |
Ville Syrjälä | 28b468a | 2015-09-08 13:40:48 +0300 | [diff] [blame] | 1424 | |
Ander Conselvan de Oliveira | d4d6279 | 2016-04-27 15:44:16 +0300 | [diff] [blame] | 1425 | pipe_config->lane_count = 4; |
| 1426 | |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1427 | if (scdc->scrambling.supported && IS_GEMINILAKE(dev_priv)) { |
| 1428 | if (scdc->scrambling.low_rates) |
| 1429 | pipe_config->hdmi_scrambling = true; |
| 1430 | |
| 1431 | if (pipe_config->port_clock > 340000) { |
| 1432 | pipe_config->hdmi_scrambling = true; |
| 1433 | pipe_config->hdmi_high_tmds_clock_ratio = true; |
| 1434 | } |
| 1435 | } |
| 1436 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1437 | return true; |
| 1438 | } |
| 1439 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1440 | static void |
| 1441 | intel_hdmi_unset_edid(struct drm_connector *connector) |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1442 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1443 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1444 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1445 | intel_hdmi->has_hdmi_sink = false; |
Zhenyu Wang | 2e3d600 | 2010-09-10 10:39:40 +0800 | [diff] [blame] | 1446 | intel_hdmi->has_audio = false; |
Ville Syrjälä | abedc07 | 2013-01-17 16:31:31 +0200 | [diff] [blame] | 1447 | intel_hdmi->rgb_quant_range_selectable = false; |
ling.ma@intel.com | 2ded9e2 | 2009-07-16 17:23:09 +0800 | [diff] [blame] | 1448 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1449 | intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE; |
| 1450 | intel_hdmi->dp_dual_mode.max_tmds_clock = 0; |
| 1451 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1452 | kfree(to_intel_connector(connector)->detect_edid); |
| 1453 | to_intel_connector(connector)->detect_edid = NULL; |
Ma Ling | 9dff6af | 2009-04-02 13:13:26 +0800 | [diff] [blame] | 1454 | } |
| 1455 | |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1456 | static void |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1457 | intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1458 | { |
| 1459 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
| 1460 | struct intel_hdmi *hdmi = intel_attached_hdmi(connector); |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1461 | enum port port = hdmi_to_dig_port(hdmi)->port; |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1462 | struct i2c_adapter *adapter = |
| 1463 | intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus); |
| 1464 | enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter); |
| 1465 | |
Ville Syrjälä | d619925 | 2016-05-04 14:45:22 +0300 | [diff] [blame] | 1466 | /* |
| 1467 | * Type 1 DVI adaptors are not required to implement any |
| 1468 | * registers, so we can't always detect their presence. |
| 1469 | * Ideally we should be able to check the state of the |
| 1470 | * CONFIG1 pin, but no such luck on our hardware. |
| 1471 | * |
| 1472 | * The only method left to us is to check the VBT to see |
| 1473 | * if the port is a dual mode capable DP port. But let's |
| 1474 | * only do that when we sucesfully read the EDID, to avoid |
| 1475 | * confusing log messages about DP dual mode adaptors when |
| 1476 | * there's nothing connected to the port. |
| 1477 | */ |
| 1478 | if (type == DRM_DP_DUAL_MODE_UNKNOWN) { |
| 1479 | if (has_edid && |
| 1480 | intel_bios_is_port_dp_dual_mode(dev_priv, port)) { |
| 1481 | DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n"); |
| 1482 | type = DRM_DP_DUAL_MODE_TYPE1_DVI; |
| 1483 | } else { |
| 1484 | type = DRM_DP_DUAL_MODE_NONE; |
| 1485 | } |
| 1486 | } |
| 1487 | |
| 1488 | if (type == DRM_DP_DUAL_MODE_NONE) |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1489 | return; |
| 1490 | |
| 1491 | hdmi->dp_dual_mode.type = type; |
| 1492 | hdmi->dp_dual_mode.max_tmds_clock = |
| 1493 | drm_dp_dual_mode_max_tmds_clock(type, adapter); |
| 1494 | |
| 1495 | DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n", |
| 1496 | drm_dp_get_dual_mode_type_name(type), |
| 1497 | hdmi->dp_dual_mode.max_tmds_clock); |
| 1498 | } |
| 1499 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1500 | static bool |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1501 | intel_hdmi_set_edid(struct drm_connector *connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1502 | { |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1503 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
| 1504 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1505 | struct edid *edid; |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1506 | bool connected = false; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1507 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1508 | intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1509 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1510 | edid = drm_get_edid(connector, |
| 1511 | intel_gmbus_get_adapter(dev_priv, |
| 1512 | intel_hdmi->ddc_bus)); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1513 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1514 | intel_hdmi_dp_dual_mode_detect(connector, edid != NULL); |
Ville Syrjälä | b1ba124 | 2016-05-02 22:08:23 +0300 | [diff] [blame] | 1515 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1516 | intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS); |
Imre Deak | 671dedd | 2014-03-05 16:20:53 +0200 | [diff] [blame] | 1517 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1518 | to_intel_connector(connector)->detect_edid = edid; |
| 1519 | if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) { |
| 1520 | intel_hdmi->rgb_quant_range_selectable = |
| 1521 | drm_rgb_quant_range_selectable(edid); |
| 1522 | |
| 1523 | intel_hdmi->has_audio = drm_detect_monitor_audio(edid); |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1524 | intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1525 | |
| 1526 | connected = true; |
| 1527 | } |
| 1528 | |
| 1529 | return connected; |
| 1530 | } |
| 1531 | |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1532 | static enum drm_connector_status |
| 1533 | intel_hdmi_detect(struct drm_connector *connector, bool force) |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1534 | { |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1535 | enum drm_connector_status status; |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1536 | struct drm_i915_private *dev_priv = to_i915(connector->dev); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1537 | |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1538 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1539 | connector->base.id, connector->name); |
| 1540 | |
Imre Deak | 29bb94b | 2015-11-19 20:55:01 +0200 | [diff] [blame] | 1541 | intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS); |
| 1542 | |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1543 | intel_hdmi_unset_edid(connector); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1544 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1545 | if (intel_hdmi_set_edid(connector)) { |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1546 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
| 1547 | |
| 1548 | hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI; |
| 1549 | status = connector_status_connected; |
Daniel Vetter | 8166fce | 2015-10-08 21:50:57 +0200 | [diff] [blame] | 1550 | } else |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1551 | status = connector_status_disconnected; |
| 1552 | |
Imre Deak | 29bb94b | 2015-11-19 20:55:01 +0200 | [diff] [blame] | 1553 | intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS); |
| 1554 | |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1555 | return status; |
| 1556 | } |
| 1557 | |
| 1558 | static void |
| 1559 | intel_hdmi_force(struct drm_connector *connector) |
| 1560 | { |
| 1561 | struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector); |
| 1562 | |
| 1563 | DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n", |
| 1564 | connector->base.id, connector->name); |
| 1565 | |
| 1566 | intel_hdmi_unset_edid(connector); |
| 1567 | |
| 1568 | if (connector->status != connector_status_connected) |
| 1569 | return; |
| 1570 | |
David Weinehall | 23f889b | 2016-08-17 15:47:48 +0300 | [diff] [blame] | 1571 | intel_hdmi_set_edid(connector); |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1572 | hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI; |
| 1573 | } |
| 1574 | |
| 1575 | static int intel_hdmi_get_modes(struct drm_connector *connector) |
| 1576 | { |
| 1577 | struct edid *edid; |
| 1578 | |
| 1579 | edid = to_intel_connector(connector)->detect_edid; |
| 1580 | if (edid == NULL) |
| 1581 | return 0; |
| 1582 | |
| 1583 | return intel_connector_update_modes(connector, edid); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1584 | } |
| 1585 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1586 | static void intel_hdmi_pre_enable(struct intel_encoder *encoder, |
| 1587 | struct intel_crtc_state *pipe_config, |
| 1588 | struct drm_connector_state *conn_state) |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1589 | { |
| 1590 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1591 | |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1592 | intel_hdmi_prepare(encoder, pipe_config); |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 1593 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1594 | intel_hdmi->set_infoframes(&encoder->base, |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1595 | pipe_config->has_hdmi_sink, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1596 | pipe_config, conn_state); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1597 | } |
| 1598 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1599 | static void vlv_hdmi_pre_enable(struct intel_encoder *encoder, |
| 1600 | struct intel_crtc_state *pipe_config, |
| 1601 | struct drm_connector_state *conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1602 | { |
| 1603 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1604 | struct intel_hdmi *intel_hdmi = &dport->hdmi; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1605 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1606 | struct drm_i915_private *dev_priv = to_i915(dev); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1607 | |
Ander Conselvan de Oliveira | 5f68c27 | 2016-04-27 15:44:24 +0300 | [diff] [blame] | 1608 | vlv_phy_pre_encoder_enable(encoder); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1609 | |
Ander Conselvan de Oliveira | 53d9872 | 2016-04-27 15:44:22 +0300 | [diff] [blame] | 1610 | /* HDMI 1.0V-2dB */ |
| 1611 | vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a, |
| 1612 | 0x2b247878); |
| 1613 | |
Daniel Vetter | 6897b4b | 2014-04-24 23:54:47 +0200 | [diff] [blame] | 1614 | intel_hdmi->set_infoframes(&encoder->base, |
Maarten Lankhorst | df18e72 | 2016-11-08 13:55:37 +0100 | [diff] [blame] | 1615 | pipe_config->has_hdmi_sink, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1616 | pipe_config, conn_state); |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1617 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1618 | g4x_enable_hdmi(encoder, pipe_config, conn_state); |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1619 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1620 | vlv_wait_port_ready(dev_priv, dport, 0x0); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1621 | } |
| 1622 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1623 | static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder, |
| 1624 | struct intel_crtc_state *pipe_config, |
| 1625 | struct drm_connector_state *conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1626 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1627 | intel_hdmi_prepare(encoder, pipe_config); |
Daniel Vetter | 4cde8a2 | 2014-04-24 23:54:56 +0200 | [diff] [blame] | 1628 | |
Ander Conselvan de Oliveira | 6da2e61 | 2016-04-27 15:44:23 +0300 | [diff] [blame] | 1629 | vlv_phy_pre_pll_enable(encoder); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1630 | } |
| 1631 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1632 | static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder, |
| 1633 | struct intel_crtc_state *pipe_config, |
| 1634 | struct drm_connector_state *conn_state) |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1635 | { |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1636 | intel_hdmi_prepare(encoder, pipe_config); |
Ville Syrjälä | 625695f | 2014-06-28 02:04:02 +0300 | [diff] [blame] | 1637 | |
Ander Conselvan de Oliveira | 419b1b7 | 2016-04-27 15:44:19 +0300 | [diff] [blame] | 1638 | chv_phy_pre_pll_enable(encoder); |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1639 | } |
| 1640 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1641 | static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder, |
| 1642 | struct intel_crtc_state *old_crtc_state, |
| 1643 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 1644 | { |
Ander Conselvan de Oliveira | 204970b | 2016-04-27 15:44:21 +0300 | [diff] [blame] | 1645 | chv_phy_post_pll_disable(encoder); |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 1646 | } |
| 1647 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1648 | static void vlv_hdmi_post_disable(struct intel_encoder *encoder, |
| 1649 | struct intel_crtc_state *old_crtc_state, |
| 1650 | struct drm_connector_state *old_conn_state) |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1651 | { |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1652 | /* Reset lanes to avoid HDMI flicker (VLV w/a) */ |
Ander Conselvan de Oliveira | 0f572eb | 2016-04-27 15:44:25 +0300 | [diff] [blame] | 1653 | vlv_phy_reset_lanes(encoder); |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1654 | } |
| 1655 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1656 | static void chv_hdmi_post_disable(struct intel_encoder *encoder, |
| 1657 | struct intel_crtc_state *old_crtc_state, |
| 1658 | struct drm_connector_state *old_conn_state) |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1659 | { |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1660 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1661 | struct drm_i915_private *dev_priv = to_i915(dev); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1662 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1663 | mutex_lock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1664 | |
Ville Syrjälä | a8f327f | 2015-07-09 20:14:11 +0300 | [diff] [blame] | 1665 | /* Assert data lane reset */ |
| 1666 | chv_data_lane_soft_reset(encoder, true); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1667 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 1668 | mutex_unlock(&dev_priv->sb_lock); |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1669 | } |
| 1670 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1671 | static void chv_hdmi_pre_enable(struct intel_encoder *encoder, |
| 1672 | struct intel_crtc_state *pipe_config, |
| 1673 | struct drm_connector_state *conn_state) |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1674 | { |
| 1675 | struct intel_digital_port *dport = enc_to_dig_port(&encoder->base); |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1676 | struct intel_hdmi *intel_hdmi = &dport->hdmi; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1677 | struct drm_device *dev = encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1678 | struct drm_i915_private *dev_priv = to_i915(dev); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1679 | |
Ander Conselvan de Oliveira | e7d2a717 | 2016-04-27 15:44:20 +0300 | [diff] [blame] | 1680 | chv_phy_pre_encoder_enable(encoder); |
Ville Syrjälä | a02ef3c | 2014-08-18 14:42:45 +0300 | [diff] [blame] | 1681 | |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1682 | /* FIXME: Program the support xxx V-dB */ |
| 1683 | /* Use 800mV-0dB */ |
Ander Conselvan de Oliveira | b7fa22d | 2016-04-27 15:44:17 +0300 | [diff] [blame] | 1684 | chv_set_phy_signal_level(encoder, 128, 102, false); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1685 | |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1686 | intel_hdmi->set_infoframes(&encoder->base, |
Maarten Lankhorst | ac24028 | 2016-11-23 15:57:00 +0100 | [diff] [blame] | 1687 | pipe_config->has_hdmi_sink, |
| 1688 | pipe_config, conn_state); |
Clint Taylor | b4eb156 | 2014-11-21 11:13:02 -0800 | [diff] [blame] | 1689 | |
Maarten Lankhorst | fd6bbda | 2016-08-09 17:04:04 +0200 | [diff] [blame] | 1690 | g4x_enable_hdmi(encoder, pipe_config, conn_state); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1691 | |
Ville Syrjälä | 9b6de0a | 2015-04-10 18:21:31 +0300 | [diff] [blame] | 1692 | vlv_wait_port_ready(dev_priv, dport, 0x0); |
Ville Syrjälä | b0b3384 | 2015-07-08 23:45:55 +0300 | [diff] [blame] | 1693 | |
| 1694 | /* Second common lane will stay alive on its own now */ |
Ander Conselvan de Oliveira | e7d2a717 | 2016-04-27 15:44:20 +0300 | [diff] [blame] | 1695 | chv_phy_release_cl2_override(encoder); |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1696 | } |
| 1697 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1698 | static void intel_hdmi_destroy(struct drm_connector *connector) |
| 1699 | { |
Chris Wilson | 10e972d | 2014-09-04 21:43:45 +0100 | [diff] [blame] | 1700 | kfree(to_intel_connector(connector)->detect_edid); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1701 | drm_connector_cleanup(connector); |
Zhenyu Wang | 674e2d0 | 2010-03-29 15:57:42 +0800 | [diff] [blame] | 1702 | kfree(connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1703 | } |
| 1704 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1705 | static const struct drm_connector_funcs intel_hdmi_connector_funcs = { |
Maarten Lankhorst | 4d688a2 | 2015-08-05 12:37:06 +0200 | [diff] [blame] | 1706 | .dpms = drm_atomic_helper_connector_dpms, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1707 | .detect = intel_hdmi_detect, |
Chris Wilson | 953ece697 | 2014-09-02 20:04:01 +0100 | [diff] [blame] | 1708 | .force = intel_hdmi_force, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1709 | .fill_modes = drm_helper_probe_single_connector_modes, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1710 | .set_property = drm_atomic_helper_connector_set_property, |
| 1711 | .atomic_get_property = intel_digital_connector_atomic_get_property, |
| 1712 | .atomic_set_property = intel_digital_connector_atomic_set_property, |
Chris Wilson | 1ebaa0b | 2016-06-24 14:00:15 +0100 | [diff] [blame] | 1713 | .late_register = intel_connector_register, |
Chris Wilson | c191eca | 2016-06-17 11:40:33 +0100 | [diff] [blame] | 1714 | .early_unregister = intel_connector_unregister, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1715 | .destroy = intel_hdmi_destroy, |
Matt Roper | c6f95f2 | 2015-01-22 16:50:32 -0800 | [diff] [blame] | 1716 | .atomic_destroy_state = drm_atomic_helper_connector_destroy_state, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1717 | .atomic_duplicate_state = intel_digital_connector_duplicate_state, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1718 | }; |
| 1719 | |
| 1720 | static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = { |
| 1721 | .get_modes = intel_hdmi_get_modes, |
| 1722 | .mode_valid = intel_hdmi_mode_valid, |
Maarten Lankhorst | 7a5ca19 | 2017-05-01 15:38:02 +0200 | [diff] [blame] | 1723 | .atomic_check = intel_digital_connector_atomic_check, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1724 | }; |
| 1725 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1726 | static const struct drm_encoder_funcs intel_hdmi_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1727 | .destroy = intel_encoder_destroy, |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1728 | }; |
| 1729 | |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1730 | static void |
| 1731 | intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector) |
| 1732 | { |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 1733 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 1734 | intel_attach_broadcast_rgb_property(connector); |
Vandana Kannan | 94a11dd | 2014-06-11 11:06:01 +0530 | [diff] [blame] | 1735 | intel_attach_aspect_ratio_property(connector); |
Maarten Lankhorst | 0e9f25d | 2017-05-01 15:37:53 +0200 | [diff] [blame] | 1736 | connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 1737 | } |
| 1738 | |
Shashank Sharma | 1595363 | 2017-03-13 16:54:03 +0530 | [diff] [blame] | 1739 | /* |
| 1740 | * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup |
| 1741 | * @encoder: intel_encoder |
| 1742 | * @connector: drm_connector |
| 1743 | * @high_tmds_clock_ratio = bool to indicate if the function needs to set |
| 1744 | * or reset the high tmds clock ratio for scrambling |
| 1745 | * @scrambling: bool to Indicate if the function needs to set or reset |
| 1746 | * sink scrambling |
| 1747 | * |
| 1748 | * This function handles scrambling on HDMI 2.0 capable sinks. |
| 1749 | * If required clock rate is > 340 Mhz && scrambling is supported by sink |
| 1750 | * it enables scrambling. This should be called before enabling the HDMI |
| 1751 | * 2.0 port, as the sink can choose to disable the scrambling if it doesn't |
| 1752 | * detect a scrambled clock within 100 ms. |
| 1753 | */ |
| 1754 | void intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder, |
| 1755 | struct drm_connector *connector, |
| 1756 | bool high_tmds_clock_ratio, |
| 1757 | bool scrambling) |
| 1758 | { |
| 1759 | struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base); |
| 1760 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
| 1761 | struct drm_scrambling *sink_scrambling = |
| 1762 | &connector->display_info.hdmi.scdc.scrambling; |
| 1763 | struct i2c_adapter *adptr = intel_gmbus_get_adapter(dev_priv, |
| 1764 | intel_hdmi->ddc_bus); |
| 1765 | bool ret; |
| 1766 | |
| 1767 | if (!sink_scrambling->supported) |
| 1768 | return; |
| 1769 | |
| 1770 | DRM_DEBUG_KMS("Setting sink scrambling for enc:%s connector:%s\n", |
| 1771 | encoder->base.name, connector->name); |
| 1772 | |
| 1773 | /* Set TMDS bit clock ratio to 1/40 or 1/10 */ |
| 1774 | ret = drm_scdc_set_high_tmds_clock_ratio(adptr, high_tmds_clock_ratio); |
| 1775 | if (!ret) { |
| 1776 | DRM_ERROR("Set TMDS ratio failed\n"); |
| 1777 | return; |
| 1778 | } |
| 1779 | |
| 1780 | /* Enable/disable sink scrambling */ |
| 1781 | ret = drm_scdc_set_scrambling(adptr, scrambling); |
| 1782 | if (!ret) { |
| 1783 | DRM_ERROR("Set sink scrambling failed\n"); |
| 1784 | return; |
| 1785 | } |
| 1786 | |
| 1787 | DRM_DEBUG_KMS("sink scrambling handled\n"); |
| 1788 | } |
| 1789 | |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 1790 | static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv, |
| 1791 | enum port port) |
| 1792 | { |
| 1793 | const struct ddi_vbt_port_info *info = |
| 1794 | &dev_priv->vbt.ddi_port_info[port]; |
| 1795 | u8 ddc_pin; |
| 1796 | |
| 1797 | if (info->alternate_ddc_pin) { |
| 1798 | DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n", |
| 1799 | info->alternate_ddc_pin, port_name(port)); |
| 1800 | return info->alternate_ddc_pin; |
| 1801 | } |
| 1802 | |
| 1803 | switch (port) { |
| 1804 | case PORT_B: |
Rodrigo Vivi | 3d02352 | 2017-06-02 13:06:43 -0700 | [diff] [blame] | 1805 | if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 1806 | ddc_pin = GMBUS_PIN_1_BXT; |
| 1807 | else |
| 1808 | ddc_pin = GMBUS_PIN_DPB; |
| 1809 | break; |
| 1810 | case PORT_C: |
Rodrigo Vivi | 3d02352 | 2017-06-02 13:06:43 -0700 | [diff] [blame] | 1811 | if (IS_GEN9_LP(dev_priv) || HAS_PCH_CNP(dev_priv)) |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 1812 | ddc_pin = GMBUS_PIN_2_BXT; |
| 1813 | else |
| 1814 | ddc_pin = GMBUS_PIN_DPC; |
| 1815 | break; |
| 1816 | case PORT_D: |
Rodrigo Vivi | 3d02352 | 2017-06-02 13:06:43 -0700 | [diff] [blame] | 1817 | if (HAS_PCH_CNP(dev_priv)) |
| 1818 | ddc_pin = GMBUS_PIN_4_CNP; |
| 1819 | else if (IS_CHERRYVIEW(dev_priv)) |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 1820 | ddc_pin = GMBUS_PIN_DPD_CHV; |
| 1821 | else |
| 1822 | ddc_pin = GMBUS_PIN_DPD; |
| 1823 | break; |
| 1824 | default: |
| 1825 | MISSING_CASE(port); |
| 1826 | ddc_pin = GMBUS_PIN_DPB; |
| 1827 | break; |
| 1828 | } |
| 1829 | |
| 1830 | DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n", |
| 1831 | ddc_pin, port_name(port)); |
| 1832 | |
| 1833 | return ddc_pin; |
| 1834 | } |
| 1835 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1836 | void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port, |
| 1837 | struct intel_connector *intel_connector) |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1838 | { |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1839 | struct drm_connector *connector = &intel_connector->base; |
| 1840 | struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi; |
| 1841 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 1842 | struct drm_device *dev = intel_encoder->base.dev; |
Chris Wilson | fac5e23 | 2016-07-04 11:34:36 +0100 | [diff] [blame] | 1843 | struct drm_i915_private *dev_priv = to_i915(dev); |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1844 | enum port port = intel_dig_port->port; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1845 | |
Ville Syrjälä | 22f35042 | 2016-06-03 12:17:43 +0300 | [diff] [blame] | 1846 | DRM_DEBUG_KMS("Adding HDMI connector on port %c\n", |
| 1847 | port_name(port)); |
| 1848 | |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 1849 | if (WARN(intel_dig_port->max_lanes < 4, |
| 1850 | "Not enough lanes (%d) for HDMI on port %c\n", |
| 1851 | intel_dig_port->max_lanes, port_name(port))) |
| 1852 | return; |
| 1853 | |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1854 | drm_connector_init(dev, connector, &intel_hdmi_connector_funcs, |
Adam Jackson | 8d91104 | 2009-09-23 15:08:29 -0400 | [diff] [blame] | 1855 | DRM_MODE_CONNECTOR_HDMIA); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1856 | drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs); |
| 1857 | |
Peter Ross | c3febcc | 2012-01-28 14:49:26 +0100 | [diff] [blame] | 1858 | connector->interlace_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1859 | connector->doublescan_allowed = 0; |
Damien Lespiau | 573e74a | 2013-09-25 16:45:40 +0100 | [diff] [blame] | 1860 | connector->stereo_allowed = 1; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1861 | |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 1862 | intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port); |
| 1863 | |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1864 | switch (port) { |
| 1865 | case PORT_B: |
Ander Conselvan de Oliveira | ca4c389 | 2017-02-03 16:03:13 +0200 | [diff] [blame] | 1866 | intel_encoder->hpd_pin = HPD_PORT_B; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1867 | break; |
| 1868 | case PORT_C: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1869 | intel_encoder->hpd_pin = HPD_PORT_C; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1870 | break; |
| 1871 | case PORT_D: |
Egbert Eich | 1d843f9 | 2013-02-25 12:06:49 -0500 | [diff] [blame] | 1872 | intel_encoder->hpd_pin = HPD_PORT_D; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1873 | break; |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1874 | case PORT_E: |
Xiong Zhang | 11c1b65 | 2015-08-17 16:04:04 +0800 | [diff] [blame] | 1875 | intel_encoder->hpd_pin = HPD_PORT_E; |
| 1876 | break; |
Daniel Vetter | 08d644a | 2012-07-12 20:19:59 +0200 | [diff] [blame] | 1877 | default: |
Ville Syrjälä | e4ab73a | 2016-10-11 20:52:46 +0300 | [diff] [blame] | 1878 | MISSING_CASE(port); |
| 1879 | return; |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 1880 | } |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1881 | |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1882 | if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) { |
Shobhit Kumar | 90b107c | 2012-03-28 13:39:32 -0700 | [diff] [blame] | 1883 | intel_hdmi->write_infoframe = vlv_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1884 | intel_hdmi->set_infoframes = vlv_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1885 | intel_hdmi->infoframe_enabled = vlv_infoframe_enabled; |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 1886 | } else if (IS_G4X(dev_priv)) { |
Jesse Barnes | 7637bfd | 2013-03-08 10:46:01 -0800 | [diff] [blame] | 1887 | intel_hdmi->write_infoframe = g4x_write_infoframe; |
| 1888 | intel_hdmi->set_infoframes = g4x_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1889 | intel_hdmi->infoframe_enabled = g4x_infoframe_enabled; |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1890 | } else if (HAS_DDI(dev_priv)) { |
Eugeni Dodonov | 8c5f5f7 | 2012-05-10 10:18:02 -0300 | [diff] [blame] | 1891 | intel_hdmi->write_infoframe = hsw_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1892 | intel_hdmi->set_infoframes = hsw_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1893 | intel_hdmi->infoframe_enabled = hsw_infoframe_enabled; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1894 | } else if (HAS_PCH_IBX(dev_priv)) { |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 1895 | intel_hdmi->write_infoframe = ibx_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1896 | intel_hdmi->set_infoframes = ibx_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1897 | intel_hdmi->infoframe_enabled = ibx_infoframe_enabled; |
Paulo Zanoni | fdf1250 | 2012-05-04 17:18:24 -0300 | [diff] [blame] | 1898 | } else { |
| 1899 | intel_hdmi->write_infoframe = cpt_write_infoframe; |
Paulo Zanoni | 687f4d0 | 2012-05-28 16:42:48 -0300 | [diff] [blame] | 1900 | intel_hdmi->set_infoframes = cpt_set_infoframes; |
Jesse Barnes | e43823e | 2014-11-05 14:26:08 -0800 | [diff] [blame] | 1901 | intel_hdmi->infoframe_enabled = cpt_infoframe_enabled; |
Jesse Barnes | 64a8fc0 | 2011-09-22 11:16:00 +0530 | [diff] [blame] | 1902 | } |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 1903 | |
Tvrtko Ursulin | 4f8036a | 2016-10-13 11:02:52 +0100 | [diff] [blame] | 1904 | if (HAS_DDI(dev_priv)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 1905 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 1906 | else |
| 1907 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1908 | |
| 1909 | intel_hdmi_add_properties(intel_hdmi, connector); |
| 1910 | |
| 1911 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Shashank Sharma | d8b4c43 | 2015-09-04 18:56:11 +0530 | [diff] [blame] | 1912 | intel_hdmi->attached_connector = intel_connector; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1913 | |
| 1914 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 1915 | * 0xd. Failure to do so will result in spurious interrupts being |
| 1916 | * generated on the port when a cable is not attached. |
| 1917 | */ |
Tvrtko Ursulin | 50a0bc9 | 2016-10-13 11:02:58 +0100 | [diff] [blame] | 1918 | if (IS_G4X(dev_priv) && !IS_GM45(dev_priv)) { |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1919 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 1920 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 1921 | } |
| 1922 | } |
| 1923 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1924 | void intel_hdmi_init(struct drm_i915_private *dev_priv, |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1925 | i915_reg_t hdmi_reg, enum port port) |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1926 | { |
| 1927 | struct intel_digital_port *intel_dig_port; |
| 1928 | struct intel_encoder *intel_encoder; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1929 | struct intel_connector *intel_connector; |
| 1930 | |
Daniel Vetter | b14c567 | 2013-09-19 12:18:32 +0200 | [diff] [blame] | 1931 | intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1932 | if (!intel_dig_port) |
| 1933 | return; |
| 1934 | |
Ander Conselvan de Oliveira | 08d9bc9 | 2015-04-10 10:59:10 +0300 | [diff] [blame] | 1935 | intel_connector = intel_connector_alloc(); |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1936 | if (!intel_connector) { |
| 1937 | kfree(intel_dig_port); |
| 1938 | return; |
| 1939 | } |
| 1940 | |
| 1941 | intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1942 | |
Ander Conselvan de Oliveira | c39055b | 2016-11-23 16:21:44 +0200 | [diff] [blame] | 1943 | drm_encoder_init(&dev_priv->drm, &intel_encoder->base, |
| 1944 | &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS, |
| 1945 | "HDMI %c", port_name(port)); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1946 | |
Daniel Vetter | 5bfe2ac | 2013-03-27 00:44:55 +0100 | [diff] [blame] | 1947 | intel_encoder->compute_config = intel_hdmi_compute_config; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1948 | if (HAS_PCH_SPLIT(dev_priv)) { |
Ville Syrjälä | a4790ce | 2015-05-05 17:17:35 +0300 | [diff] [blame] | 1949 | intel_encoder->disable = pch_disable_hdmi; |
| 1950 | intel_encoder->post_disable = pch_post_disable_hdmi; |
| 1951 | } else { |
| 1952 | intel_encoder->disable = g4x_disable_hdmi; |
| 1953 | } |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 1954 | intel_encoder->get_hw_state = intel_hdmi_get_hw_state; |
Jesse Barnes | 045ac3b | 2013-05-14 17:08:26 -0700 | [diff] [blame] | 1955 | intel_encoder->get_config = intel_hdmi_get_config; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1956 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 9197c88 | 2014-04-09 13:29:05 +0300 | [diff] [blame] | 1957 | intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable; |
Chon Ming Lee | e4a1d84 | 2014-04-09 13:28:20 +0300 | [diff] [blame] | 1958 | intel_encoder->pre_enable = chv_hdmi_pre_enable; |
| 1959 | intel_encoder->enable = vlv_enable_hdmi; |
Ville Syrjälä | 580d381 | 2014-04-09 13:29:00 +0300 | [diff] [blame] | 1960 | intel_encoder->post_disable = chv_hdmi_post_disable; |
Ville Syrjälä | d6db995 | 2015-07-08 23:45:49 +0300 | [diff] [blame] | 1961 | intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable; |
Tvrtko Ursulin | 11a914c | 2016-10-13 11:03:08 +0100 | [diff] [blame] | 1962 | } else if (IS_VALLEYVIEW(dev_priv)) { |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1963 | intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable; |
| 1964 | intel_encoder->pre_enable = vlv_hdmi_pre_enable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1965 | intel_encoder->enable = vlv_enable_hdmi; |
Chon Ming Lee | 9514ac6 | 2013-10-16 17:07:41 +0800 | [diff] [blame] | 1966 | intel_encoder->post_disable = vlv_hdmi_post_disable; |
Jani Nikula | b76cf76 | 2013-07-30 12:20:31 +0300 | [diff] [blame] | 1967 | } else { |
Jesse Barnes | 13732ba | 2014-04-05 11:51:35 -0700 | [diff] [blame] | 1968 | intel_encoder->pre_enable = intel_hdmi_pre_enable; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1969 | if (HAS_PCH_CPT(dev_priv)) |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1970 | intel_encoder->enable = cpt_enable_hdmi; |
Tvrtko Ursulin | 6e26695 | 2016-10-13 11:02:53 +0100 | [diff] [blame] | 1971 | else if (HAS_PCH_IBX(dev_priv)) |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1972 | intel_encoder->enable = ibx_enable_hdmi; |
Ville Syrjälä | d1b1589 | 2015-05-05 17:06:19 +0300 | [diff] [blame] | 1973 | else |
Ville Syrjälä | bf868c7 | 2015-05-05 17:06:23 +0300 | [diff] [blame] | 1974 | intel_encoder->enable = g4x_enable_hdmi; |
Jesse Barnes | 89b667f | 2013-04-18 14:51:36 -0700 | [diff] [blame] | 1975 | } |
Daniel Vetter | 5ab432e | 2012-06-30 08:59:56 +0200 | [diff] [blame] | 1976 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 1977 | intel_encoder->type = INTEL_OUTPUT_HDMI; |
Ander Conselvan de Oliveira | 79f255a | 2017-02-22 08:34:27 +0200 | [diff] [blame] | 1978 | intel_encoder->power_domain = intel_port_to_power_domain(port); |
Pandiyan, Dhinakaran | 03cdc1d | 2016-09-19 18:24:38 -0700 | [diff] [blame] | 1979 | intel_encoder->port = port; |
Tvrtko Ursulin | 920a14b | 2016-10-14 10:13:44 +0100 | [diff] [blame] | 1980 | if (IS_CHERRYVIEW(dev_priv)) { |
Ville Syrjälä | 882ec38 | 2014-04-28 14:07:43 +0300 | [diff] [blame] | 1981 | if (port == PORT_D) |
| 1982 | intel_encoder->crtc_mask = 1 << 2; |
| 1983 | else |
| 1984 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
| 1985 | } else { |
| 1986 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
| 1987 | } |
Ville Syrjälä | 301ea74 | 2014-03-03 16:15:30 +0200 | [diff] [blame] | 1988 | intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG; |
Ville Syrjälä | c6f1495 | 2014-03-03 16:15:31 +0200 | [diff] [blame] | 1989 | /* |
| 1990 | * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems |
| 1991 | * to work on real hardware. And since g4x can send infoframes to |
| 1992 | * only one port anyway, nothing is lost by allowing it. |
| 1993 | */ |
Tvrtko Ursulin | 9beb5fe | 2016-10-13 11:03:06 +0100 | [diff] [blame] | 1994 | if (IS_G4X(dev_priv)) |
Ville Syrjälä | c6f1495 | 2014-03-03 16:15:31 +0200 | [diff] [blame] | 1995 | intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI; |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 1996 | |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1997 | intel_dig_port->port = port; |
Paulo Zanoni | b242b7f | 2013-02-18 19:00:26 -0300 | [diff] [blame] | 1998 | intel_dig_port->hdmi.hdmi_reg = hdmi_reg; |
Ville Syrjälä | f0f59a0 | 2015-11-18 15:33:26 +0200 | [diff] [blame] | 1999 | intel_dig_port->dp.output_reg = INVALID_MMIO_REG; |
Ville Syrjälä | ccb1a83 | 2015-12-08 19:59:38 +0200 | [diff] [blame] | 2000 | intel_dig_port->max_lanes = 4; |
Chris Wilson | 55b7d6e8 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2001 | |
Paulo Zanoni | b9cb234 | 2012-10-26 19:05:47 -0200 | [diff] [blame] | 2002 | intel_hdmi_init_connector(intel_dig_port, intel_connector); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 2003 | } |