Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2013 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | */ |
| 24 | |
| 25 | #include "i915_drv.h" |
| 26 | #include "intel_drv.h" |
| 27 | |
Jesse Barnes | d8228d0 | 2013-10-11 12:09:30 -0700 | [diff] [blame] | 28 | /* |
| 29 | * IOSF sideband, see VLV2_SidebandMsg_HAS.docx and |
| 30 | * VLV_VLV2_PUNIT_HAS_0.8.docx |
| 31 | */ |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 32 | |
| 33 | /* Standard MMIO read, non-posted */ |
| 34 | #define SB_MRD_NP 0x00 |
| 35 | /* Standard MMIO write, non-posted */ |
| 36 | #define SB_MWR_NP 0x01 |
| 37 | /* Private register read, double-word addressing, non-posted */ |
| 38 | #define SB_CRRDDA_NP 0x06 |
| 39 | /* Private register write, double-word addressing, non-posted */ |
| 40 | #define SB_CRWRDA_NP 0x07 |
| 41 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 42 | static int vlv_sideband_rw(struct drm_i915_private *dev_priv, u32 devfn, |
| 43 | u32 port, u32 opcode, u32 addr, u32 *val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 44 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 45 | u32 cmd, be = 0xf, bar = 0; |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 46 | bool is_read = (opcode == SB_MRD_NP || opcode == SB_CRRDDA_NP); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 47 | |
| 48 | cmd = (devfn << IOSF_DEVFN_SHIFT) | (opcode << IOSF_OPCODE_SHIFT) | |
| 49 | (port << IOSF_PORT_SHIFT) | (be << IOSF_BYTE_ENABLES_SHIFT) | |
| 50 | (bar << IOSF_BAR_SHIFT); |
| 51 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 52 | WARN_ON(!mutex_is_locked(&dev_priv->sb_lock)); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 53 | |
Chris Wilson | 4ce533b | 2016-06-30 15:33:37 +0100 | [diff] [blame] | 54 | if (intel_wait_for_register(dev_priv, |
| 55 | VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0, |
| 56 | 5)) { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 57 | DRM_DEBUG_DRIVER("IOSF sideband idle wait (%s) timed out\n", |
| 58 | is_read ? "read" : "write"); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 59 | return -EAGAIN; |
| 60 | } |
| 61 | |
| 62 | I915_WRITE(VLV_IOSF_ADDR, addr); |
Chris Wilson | ed576a5 | 2017-01-25 13:48:08 +0000 | [diff] [blame] | 63 | I915_WRITE(VLV_IOSF_DATA, is_read ? 0 : *val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 64 | I915_WRITE(VLV_IOSF_DOORBELL_REQ, cmd); |
| 65 | |
Chris Wilson | dfaa200 | 2016-06-30 15:33:38 +0100 | [diff] [blame] | 66 | if (intel_wait_for_register(dev_priv, |
| 67 | VLV_IOSF_DOORBELL_REQ, IOSF_SB_BUSY, 0, |
| 68 | 5)) { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 69 | DRM_DEBUG_DRIVER("IOSF sideband finish wait (%s) timed out\n", |
| 70 | is_read ? "read" : "write"); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 71 | return -ETIMEDOUT; |
| 72 | } |
| 73 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 74 | if (is_read) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 75 | *val = I915_READ(VLV_IOSF_DATA); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 76 | |
| 77 | return 0; |
| 78 | } |
| 79 | |
Deepak S | 707b6e3 | 2015-01-16 20:42:17 +0530 | [diff] [blame] | 80 | u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 81 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 82 | u32 val = 0; |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 83 | |
| 84 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 85 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 86 | mutex_lock(&dev_priv->sb_lock); |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 87 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 88 | SB_CRRDDA_NP, addr, &val); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 89 | mutex_unlock(&dev_priv->sb_lock); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 90 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 91 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 92 | } |
| 93 | |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 94 | int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 95 | { |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 96 | int err; |
| 97 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 98 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 99 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 100 | mutex_lock(&dev_priv->sb_lock); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 101 | err = vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_PUNIT, |
| 102 | SB_CRWRDA_NP, addr, &val); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 103 | mutex_unlock(&dev_priv->sb_lock); |
Chris Wilson | 9fcee2f | 2017-01-26 10:19:19 +0000 | [diff] [blame] | 104 | |
| 105 | return err; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 106 | } |
| 107 | |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 108 | u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg) |
| 109 | { |
| 110 | u32 val = 0; |
| 111 | |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 112 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 113 | SB_CRRDDA_NP, reg, &val); |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 114 | |
| 115 | return val; |
| 116 | } |
| 117 | |
| 118 | void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 119 | { |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 120 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_BUNIT, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 121 | SB_CRWRDA_NP, reg, &val); |
Jesse Barnes | f341915 | 2013-11-04 11:52:44 -0800 | [diff] [blame] | 122 | } |
| 123 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 124 | u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 125 | { |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 126 | u32 val = 0; |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 127 | |
| 128 | WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock)); |
| 129 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 130 | mutex_lock(&dev_priv->sb_lock); |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 131 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_NC, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 132 | SB_CRRDDA_NP, addr, &val); |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 133 | mutex_unlock(&dev_priv->sb_lock); |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 134 | |
Jani Nikula | 6493625 | 2013-05-22 15:36:20 +0300 | [diff] [blame] | 135 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 136 | } |
| 137 | |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 138 | u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg) |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 139 | { |
| 140 | u32 val = 0; |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 141 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 142 | SB_CRRDDA_NP, reg, &val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 143 | return val; |
| 144 | } |
| 145 | |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 146 | void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, |
| 147 | u8 port, u32 reg, u32 val) |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 148 | { |
Deepak M | dfb19ed | 2016-02-04 18:55:15 +0200 | [diff] [blame] | 149 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), port, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 150 | SB_CRWRDA_NP, reg, &val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 151 | } |
| 152 | |
| 153 | u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg) |
| 154 | { |
| 155 | u32 val = 0; |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 156 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 157 | SB_CRRDDA_NP, reg, &val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 158 | return val; |
| 159 | } |
| 160 | |
| 161 | void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 162 | { |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 163 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCK, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 164 | SB_CRWRDA_NP, reg, &val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 165 | } |
| 166 | |
| 167 | u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg) |
| 168 | { |
| 169 | u32 val = 0; |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 170 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 171 | SB_CRRDDA_NP, reg, &val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 172 | return val; |
| 173 | } |
| 174 | |
| 175 | void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 176 | { |
Shobhit Kumar | d180d2b | 2015-02-05 17:10:56 +0530 | [diff] [blame] | 177 | vlv_sideband_rw(dev_priv, PCI_DEVFN(0, 0), IOSF_PORT_CCU, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 178 | SB_CRWRDA_NP, reg, &val); |
Jani Nikula | e9f882a | 2013-08-27 15:12:14 +0300 | [diff] [blame] | 179 | } |
| 180 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 181 | u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 182 | { |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 183 | u32 val = 0; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 184 | |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 185 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)), |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 186 | SB_MRD_NP, reg, &val); |
Ville Syrjälä | 0d95e11 | 2014-03-31 18:21:27 +0300 | [diff] [blame] | 187 | |
| 188 | /* |
| 189 | * FIXME: There might be some registers where all 1's is a valid value, |
| 190 | * so ideally we should check the register offset instead... |
| 191 | */ |
| 192 | WARN(val == 0xffffffff, "DPIO read pipe %c reg 0x%x == 0x%x\n", |
| 193 | pipe_name(pipe), reg, val); |
| 194 | |
Jani Nikula | 5a09ae9f | 2013-05-22 15:36:17 +0300 | [diff] [blame] | 195 | return val; |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 196 | } |
| 197 | |
Chon Ming Lee | 5e69f97 | 2013-09-05 20:41:49 +0800 | [diff] [blame] | 198 | void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val) |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 199 | { |
Chon Ming Lee | e4607fc | 2013-11-06 14:36:35 +0800 | [diff] [blame] | 200 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, DPIO_PHY_IOSF_PORT(DPIO_PHY(pipe)), |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 201 | SB_MWR_NP, reg, &val); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 202 | } |
| 203 | |
| 204 | /* SBI access */ |
| 205 | u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg, |
| 206 | enum intel_sbi_destination destination) |
| 207 | { |
| 208 | u32 value = 0; |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 209 | WARN_ON(!mutex_is_locked(&dev_priv->sb_lock)); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 210 | |
Chris Wilson | 564514fd | 2016-06-30 15:33:39 +0100 | [diff] [blame] | 211 | if (intel_wait_for_register(dev_priv, |
| 212 | SBI_CTL_STAT, SBI_BUSY, 0, |
| 213 | 100)) { |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 214 | DRM_ERROR("timeout waiting for SBI to become ready\n"); |
| 215 | return 0; |
| 216 | } |
| 217 | |
| 218 | I915_WRITE(SBI_ADDR, (reg << 16)); |
Chris Wilson | b0734f77b | 2017-02-23 14:10:20 +0000 | [diff] [blame] | 219 | I915_WRITE(SBI_DATA, 0); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 220 | |
| 221 | if (destination == SBI_ICLK) |
| 222 | value = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRRD; |
| 223 | else |
| 224 | value = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IORD; |
| 225 | I915_WRITE(SBI_CTL_STAT, value | SBI_BUSY); |
| 226 | |
Chris Wilson | 41e8a1e | 2016-06-30 15:33:40 +0100 | [diff] [blame] | 227 | if (intel_wait_for_register(dev_priv, |
| 228 | SBI_CTL_STAT, |
Chris Wilson | b0734f77b | 2017-02-23 14:10:20 +0000 | [diff] [blame] | 229 | SBI_BUSY, |
Chris Wilson | 41e8a1e | 2016-06-30 15:33:40 +0100 | [diff] [blame] | 230 | 0, |
| 231 | 100)) { |
Chris Wilson | b0734f77b | 2017-02-23 14:10:20 +0000 | [diff] [blame] | 232 | DRM_ERROR("timeout waiting for SBI to complete read\n"); |
| 233 | return 0; |
| 234 | } |
| 235 | |
| 236 | if (I915_READ(SBI_CTL_STAT) & SBI_RESPONSE_FAIL) { |
| 237 | DRM_ERROR("error during SBI read of reg %x\n", reg); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 238 | return 0; |
| 239 | } |
| 240 | |
| 241 | return I915_READ(SBI_DATA); |
| 242 | } |
| 243 | |
| 244 | void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value, |
| 245 | enum intel_sbi_destination destination) |
| 246 | { |
| 247 | u32 tmp; |
| 248 | |
Ville Syrjälä | a580516 | 2015-05-26 20:42:30 +0300 | [diff] [blame] | 249 | WARN_ON(!mutex_is_locked(&dev_priv->sb_lock)); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 250 | |
Chris Wilson | 84a6e1d | 2016-06-30 15:33:41 +0100 | [diff] [blame] | 251 | if (intel_wait_for_register(dev_priv, |
| 252 | SBI_CTL_STAT, SBI_BUSY, 0, |
| 253 | 100)) { |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 254 | DRM_ERROR("timeout waiting for SBI to become ready\n"); |
| 255 | return; |
| 256 | } |
| 257 | |
| 258 | I915_WRITE(SBI_ADDR, (reg << 16)); |
| 259 | I915_WRITE(SBI_DATA, value); |
| 260 | |
| 261 | if (destination == SBI_ICLK) |
| 262 | tmp = SBI_CTL_DEST_ICLK | SBI_CTL_OP_CRWR; |
| 263 | else |
| 264 | tmp = SBI_CTL_DEST_MPHY | SBI_CTL_OP_IOWR; |
| 265 | I915_WRITE(SBI_CTL_STAT, SBI_BUSY | tmp); |
| 266 | |
Chris Wilson | aaaffb8 | 2016-06-30 15:33:42 +0100 | [diff] [blame] | 267 | if (intel_wait_for_register(dev_priv, |
| 268 | SBI_CTL_STAT, |
Chris Wilson | b0734f77b | 2017-02-23 14:10:20 +0000 | [diff] [blame] | 269 | SBI_BUSY, |
Chris Wilson | aaaffb8 | 2016-06-30 15:33:42 +0100 | [diff] [blame] | 270 | 0, |
| 271 | 100)) { |
Chris Wilson | b0734f77b | 2017-02-23 14:10:20 +0000 | [diff] [blame] | 272 | DRM_ERROR("timeout waiting for SBI to complete write\n"); |
| 273 | return; |
| 274 | } |
| 275 | |
| 276 | if (I915_READ(SBI_CTL_STAT) & SBI_RESPONSE_FAIL) { |
| 277 | DRM_ERROR("error during SBI write of %x to reg %x\n", |
| 278 | value, reg); |
Jani Nikula | 59de081 | 2013-05-22 15:36:16 +0300 | [diff] [blame] | 279 | return; |
| 280 | } |
| 281 | } |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 282 | |
| 283 | u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg) |
| 284 | { |
| 285 | u32 val = 0; |
Imre Deak | 42a88e9 | 2014-05-19 11:41:18 +0300 | [diff] [blame] | 286 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRRDDA_NP, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 287 | reg, &val); |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 288 | return val; |
| 289 | } |
| 290 | |
| 291 | void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val) |
| 292 | { |
Imre Deak | 42a88e9 | 2014-05-19 11:41:18 +0300 | [diff] [blame] | 293 | vlv_sideband_rw(dev_priv, DPIO_DEVFN, IOSF_PORT_FLISDSI, SB_CRWRDA_NP, |
Imre Deak | cf63e4a | 2014-05-19 11:41:17 +0300 | [diff] [blame] | 294 | reg, &val); |
Shobhit Kumar | e9fe51c | 2013-12-10 12:14:55 +0530 | [diff] [blame] | 295 | } |