blob: 40294a07976f0f8e1ab847222664e826a4a43cd6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
Ben Hutchings70967ab2009-08-29 14:53:51 +010034#include <linux/firmware.h>
35#include <linux/platform_device.h>
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037/* General customization:
38 */
39
40#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
41
42#define DRIVER_NAME "radeon"
43#define DRIVER_DESC "ATI Radeon"
Dave Airliec0beb2a2008-05-28 13:52:28 +100044#define DRIVER_DATE "20080528"
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
46/* Interface history:
47 *
48 * 1.1 - ??
49 * 1.2 - Add vertex2 ioctl (keith)
50 * - Add stencil capability to clear ioctl (gareth, keith)
51 * - Increase MAX_TEXTURE_LEVELS (brian)
52 * 1.3 - Add cmdbuf ioctl (keith)
53 * - Add support for new radeon packets (keith)
54 * - Add getparam ioctl (keith)
55 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
56 * 1.4 - Add scratch registers to get_param ioctl.
57 * 1.5 - Add r200 packets to cmdbuf ioctl
58 * - Add r200 function to init ioctl
59 * - Add 'scalar2' instruction to cmdbuf
60 * 1.6 - Add static GART memory manager
61 * Add irq handler (won't be turned on unless X server knows to)
62 * Add irq ioctls and irq_active getparam.
63 * Add wait command for cmdbuf ioctl
64 * Add GART offset query for getparam
65 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
66 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
67 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
68 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
69 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
70 * Add 'GET' queries for starting additional clients on different VT's.
71 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
72 * Add texture rectangle support for r100.
73 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100074 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 * located in the card's address space
76 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
77 * and GL_EXT_blend_[func|equation]_separate on r200
78 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110079 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070080 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
81 * - Add hyperz support, add hyperz flags to clear ioctl.
82 * 1.14- Add support for color tiling
83 * - Add R100/R200 surface allocation/free support
84 * 1.15- Add support for texture micro tiling
85 * - Add support for r100 cube maps
86 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
87 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100088 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100089 * 1.18- Add support for GL_ATI_fragment_shader, new packets
90 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
91 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
92 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100093 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110094 * 1.20- Add support for r300 texrect
95 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110096 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Dave Airlied5ea7022006-03-19 19:37:55 +110097 * 1.23- Add new radeon memory map work from benh
Dave Airlieee4621f2006-03-19 19:45:26 +110098 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
Dave Airlied6fece02006-06-24 17:04:07 +100099 * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL,
100 * new packet type)
Dave Airlief2b04cd2007-05-08 15:19:23 +1000101 * 1.26- Add support for variable size PCI(E) gart aperture
102 * 1.27- Add support for IGP GART
Dave Airlieddbee332007-07-11 12:16:01 +1000103 * 1.28- Add support for VBL on CRTC2
Dave Airliec0beb2a2008-05-28 13:52:28 +1000104 * 1.29- R500 3D cmd buffer support
Maciej Cencorae8a13442009-04-17 15:55:09 +0200105 * 1.30- Add support for occlusion queries
Alex Deucherf779b3e2009-08-19 19:11:39 -0400106 * 1.31- Add support for num Z pipes from GET_PARAM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 */
108#define DRIVER_MAJOR 1
Alex Deucherf779b3e2009-08-19 19:11:39 -0400109#define DRIVER_MINOR 31
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110#define DRIVER_PATCHLEVEL 0
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112/*
113 * Radeon chip families
114 */
115enum radeon_family {
116 CHIP_R100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 CHIP_RV100,
Dave Airliedfab1152006-03-19 20:01:37 +1100118 CHIP_RS100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 CHIP_RV200,
120 CHIP_RS200,
Dave Airliedfab1152006-03-19 20:01:37 +1100121 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 CHIP_RV250,
Dave Airliedfab1152006-03-19 20:01:37 +1100123 CHIP_RS300,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 CHIP_RV280,
125 CHIP_R300,
Dave Airlie414ed532005-08-16 20:43:16 +1000126 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 CHIP_RV350,
Dave Airliedfab1152006-03-19 20:01:37 +1100128 CHIP_RV380,
Dave Airlie414ed532005-08-16 20:43:16 +1000129 CHIP_R420,
Alex Deucheredc6f382008-10-17 09:21:45 +1000130 CHIP_R423,
Dave Airliedfab1152006-03-19 20:01:37 +1100131 CHIP_RV410,
Alex Deucherb2ceddf2008-10-17 09:19:33 +1000132 CHIP_RS400,
Alex Deucher45e51902008-05-28 13:28:59 +1000133 CHIP_RS480,
Alex Deucherc1556f72009-02-25 16:57:49 -0500134 CHIP_RS600,
Maciej Cencora60f92682008-02-19 21:32:45 +1000135 CHIP_RS690,
Alex Deucherf0738e92008-10-16 17:12:02 +1000136 CHIP_RS740,
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000137 CHIP_RV515,
138 CHIP_R520,
139 CHIP_RV530,
140 CHIP_RV560,
141 CHIP_RV570,
142 CHIP_R580,
Alex Deucherbefb73c2009-02-24 14:02:13 -0500143 CHIP_R600,
144 CHIP_RV610,
145 CHIP_RV630,
146 CHIP_RV620,
147 CHIP_RV635,
148 CHIP_RV670,
149 CHIP_RS780,
Alex Deucher6502fbf2009-08-04 11:24:24 -0400150 CHIP_RS880,
Alex Deucherbefb73c2009-02-24 14:02:13 -0500151 CHIP_RV770,
152 CHIP_RV730,
153 CHIP_RV710,
Alex Deucher2a71ebc2009-06-12 15:53:10 +1000154 CHIP_RV740,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 CHIP_LAST,
156};
157
158enum radeon_cp_microcode_version {
159 UCODE_R100,
160 UCODE_R200,
161 UCODE_R300,
162};
163
164/*
165 * Chip flags
166 */
167enum radeon_chip_flags {
Dave Airlie54a56ac2006-09-22 04:25:09 +1000168 RADEON_FAMILY_MASK = 0x0000ffffUL,
169 RADEON_FLAGS_MASK = 0xffff0000UL,
170 RADEON_IS_MOBILITY = 0x00010000UL,
171 RADEON_IS_IGP = 0x00020000UL,
172 RADEON_SINGLE_CRTC = 0x00040000UL,
173 RADEON_IS_AGP = 0x00080000UL,
174 RADEON_HAS_HIERZ = 0x00100000UL,
175 RADEON_IS_PCIE = 0x00200000UL,
176 RADEON_NEW_MEMMAP = 0x00400000UL,
177 RADEON_IS_PCI = 0x00800000UL,
Dave Airlief2b04cd2007-05-08 15:19:23 +1000178 RADEON_IS_IGPGART = 0x01000000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179};
180
181typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000182 unsigned int age;
Dave Airlie056219e2007-07-11 16:17:42 +1000183 struct drm_buf *buf;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000184 struct drm_radeon_freelist *next;
185 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186} drm_radeon_freelist_t;
187
188typedef struct drm_radeon_ring_buffer {
189 u32 *start;
190 u32 *end;
191 int size;
192 int size_l2qw;
193
Roland Scheidegger576cc452008-02-07 14:59:24 +1000194 int rptr_update; /* Double Words */
195 int rptr_update_l2qw; /* log2 Quad Words */
196
197 int fetch_size; /* Double Words */
198 int fetch_size_l2ow; /* log2 Oct Words */
199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 u32 tail;
201 u32 tail_mask;
202 int space;
203
204 int high_mark;
205} drm_radeon_ring_buffer_t;
206
207typedef struct drm_radeon_depth_clear_t {
208 u32 rb3d_cntl;
209 u32 rb3d_zstencilcntl;
210 u32 se_cntl;
211} drm_radeon_depth_clear_t;
212
213struct drm_radeon_driver_file_fields {
214 int64_t radeon_fb_delta;
215};
216
217struct mem_block {
218 struct mem_block *next;
219 struct mem_block *prev;
220 int start;
221 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000222 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223};
224
225struct radeon_surface {
226 int refcount;
227 u32 lower;
228 u32 upper;
229 u32 flags;
230};
231
232struct radeon_virt_surface {
233 int surface_index;
234 u32 lower;
235 u32 upper;
236 u32 flags;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000237 struct drm_file *file_priv;
David Miller6abf6bb2009-02-14 01:51:07 -0800238#define PCIGART_FILE_PRIV ((void *) -1L)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239};
240
David Millerb2665032009-02-12 02:15:39 -0800241#define RADEON_FLUSH_EMITED (1 << 0)
242#define RADEON_PURGE_EMITED (1 << 1)
Jerome Glisse54f961a2008-08-13 09:46:31 +1000243
Dave Airlie7c1c2872008-11-28 14:22:24 +1000244struct drm_radeon_master_private {
245 drm_local_map_t *sarea;
246 drm_radeon_sarea_t *sarea_priv;
247};
248
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249typedef struct drm_radeon_private {
250 drm_radeon_ring_buffer_t ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252 u32 fb_location;
Dave Airlied5ea7022006-03-19 19:37:55 +1100253 u32 fb_size;
254 int new_memmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
256 int gart_size;
257 u32 gart_vm_start;
258 unsigned long gart_buffers_offset;
259
260 int cp_mode;
261 int cp_running;
262
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000263 drm_radeon_freelist_t *head;
264 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 int last_buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 int writeback_works;
267
268 int usec_timeout;
269
270 int microcode_version;
271
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 struct {
273 u32 boxes;
274 int freelist_timeouts;
275 int freelist_loops;
276 int requested_bufs;
277 int last_frame_reads;
278 int last_clear_reads;
279 int clears;
280 int texture_uploads;
281 } stats;
282
283 int do_boxes;
284 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285
286 u32 color_fmt;
287 unsigned int front_offset;
288 unsigned int front_pitch;
289 unsigned int back_offset;
290 unsigned int back_pitch;
291
292 u32 depth_fmt;
293 unsigned int depth_offset;
294 unsigned int depth_pitch;
295
296 u32 front_pitch_offset;
297 u32 back_pitch_offset;
298 u32 depth_pitch_offset;
299
300 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 unsigned long ring_offset;
303 unsigned long ring_rptr_offset;
304 unsigned long buffers_offset;
305 unsigned long gart_textures_offset;
306
307 drm_local_map_t *sarea;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 drm_local_map_t *cp_ring;
309 drm_local_map_t *ring_rptr;
310 drm_local_map_t *gart_textures;
311
312 struct mem_block *gart_heap;
313 struct mem_block *fb_heap;
314
315 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000316 wait_queue_head_t swi_queue;
317 atomic_t swi_emitted;
Dave Airlieddbee332007-07-11 12:16:01 +1000318 int vblank_crtc;
319 uint32_t irq_enable_reg;
Dave Airliec0beb2a2008-05-28 13:52:28 +1000320 uint32_t r500_disp_irq_reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000323 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000325 unsigned long pcigart_offset;
Dave Airlief2b04cd2007-05-08 15:19:23 +1000326 unsigned int pcigart_offset_set;
Dave Airlie55910512007-07-11 16:53:40 +1000327 struct drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000328
Dave Airlieee4621f2006-03-19 19:45:26 +1100329 u32 scratch_ages[5];
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 /* starting from here on, data is preserved accross an open */
332 uint32_t flags; /* see radeon_chip_flags */
Benjamin Herrenschmidtd883f7f2009-02-02 16:55:45 +1100333 resource_size_t fb_aper_offset;
Alex Deucher5b92c402008-05-28 11:57:40 +1000334
335 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -0400336 int num_z_pipes;
Jerome Glisse54f961a2008-08-13 09:46:31 +1000337 int track_flush;
Dave Airlie78538bf2008-11-11 17:56:16 +1000338 drm_local_map_t *mmio;
Alex Deucherbefb73c2009-02-24 14:02:13 -0500339
340 /* r6xx/r7xx pipe/shader config */
341 int r600_max_pipes;
342 int r600_max_tile_pipes;
343 int r600_max_simds;
344 int r600_max_backends;
345 int r600_max_gprs;
346 int r600_max_threads;
347 int r600_max_stack_entries;
348 int r600_max_hw_contexts;
349 int r600_max_gs_threads;
350 int r600_sx_max_export_size;
351 int r600_sx_max_export_pos_size;
352 int r600_sx_max_export_smx_size;
353 int r600_sq_num_cf_insts;
354 int r700_sx_num_of_sets;
355 int r700_sc_prim_fifo_size;
356 int r700_sc_hiz_tile_fifo_size;
357 int r700_sc_earlyz_tile_fifo_fize;
358
Ben Hutchings70967ab2009-08-29 14:53:51 +0100359 /* firmware */
360 const struct firmware *me_fw, *pfp_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361} drm_radeon_private_t;
362
363typedef struct drm_radeon_buf_priv {
364 u32 age;
365} drm_radeon_buf_priv_t;
366
Dave Airlieb3a83632005-09-30 18:37:36 +1000367typedef struct drm_radeon_kcmd_buffer {
368 int bufsz;
369 char *buf;
370 int nbox;
Dave Airliec60ce622007-07-11 15:27:12 +1000371 struct drm_clip_rect __user *boxes;
Dave Airlieb3a83632005-09-30 18:37:36 +1000372} drm_radeon_kcmd_buffer_t;
373
Dave Airlie689b9d72005-09-30 17:09:07 +1000374extern int radeon_no_wb;
Eric Anholtc153f452007-09-03 12:06:45 +1000375extern struct drm_ioctl_desc radeon_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000376extern int radeon_max_ioctl;
377
David Millerb07fa022009-02-12 02:15:37 -0800378extern u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv);
379extern void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val);
380
381#define GET_RING_HEAD(dev_priv) radeon_get_ring_head(dev_priv)
382#define SET_RING_HEAD(dev_priv, val) radeon_set_ring_head(dev_priv, val)
383
=?utf-8?q?Michel_D=C3=A4nzer?=1d6bb8e2006-12-15 18:54:35 +1100384/* Check whether the given hardware address is inside the framebuffer or the
385 * GART area.
386 */
387static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv,
388 u64 off)
389{
390 u32 fb_start = dev_priv->fb_location;
391 u32 fb_end = fb_start + dev_priv->fb_size - 1;
392 u32 gart_start = dev_priv->gart_vm_start;
393 u32 gart_end = gart_start + dev_priv->gart_size - 1;
394
395 return ((off >= fb_start && off <= fb_end) ||
396 (off >= gart_start && off <= gart_end));
397}
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 /* radeon_cp.c */
Eric Anholtc153f452007-09-03 12:06:45 +1000400extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv);
401extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv);
402extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv);
403extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
404extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv);
405extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv);
406extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv);
407extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv);
408extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv);
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000409extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv);
Alex Deucherc05ce082009-02-24 16:22:29 -0500410extern void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc);
411extern void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base);
Alex Deucherbefb73c2009-02-24 14:02:13 -0500412extern u32 RADEON_READ_MM(drm_radeon_private_t *dev_priv, int addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Dave Airlie84b1fd12007-07-11 15:53:27 +1000414extern void radeon_freelist_reset(struct drm_device * dev);
Dave Airlie056219e2007-07-11 16:17:42 +1000415extern struct drm_buf *radeon_freelist_get(struct drm_device * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000417extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000419extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
421extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000422extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423extern int radeon_driver_postcleanup(struct drm_device *dev);
424
Eric Anholtc153f452007-09-03 12:06:45 +1000425extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv);
426extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv);
427extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000428extern void radeon_mem_takedown(struct mem_block **heap);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000429extern void radeon_mem_release(struct drm_file *file_priv,
430 struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Alex Deucherc05ce082009-02-24 16:22:29 -0500432extern void radeon_enable_bm(struct drm_radeon_private *dev_priv);
433extern u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off);
434extern void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val);
435
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 /* radeon_irq.c */
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700437extern void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state);
Eric Anholtc153f452007-09-03 12:06:45 +1000438extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv);
439extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Dave Airlie84b1fd12007-07-11 15:53:27 +1000441extern void radeon_do_release(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700442extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc);
443extern int radeon_enable_vblank(struct drm_device *dev, int crtc);
444extern void radeon_disable_vblank(struct drm_device *dev, int crtc);
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000445extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000446extern void radeon_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700447extern int radeon_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000448extern void radeon_driver_irq_uninstall(struct drm_device * dev);
Dennis Kasprzyk7ecabc52008-06-19 12:36:55 +1000449extern void radeon_enable_interrupt(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000450extern int radeon_vblank_crtc_get(struct drm_device *dev);
451extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
Dave Airlie22eae942005-11-10 22:16:34 +1100453extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
454extern int radeon_driver_unload(struct drm_device *dev);
455extern int radeon_driver_firstopen(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700456extern void radeon_driver_preclose(struct drm_device *dev,
457 struct drm_file *file_priv);
458extern void radeon_driver_postclose(struct drm_device *dev,
459 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000460extern void radeon_driver_lastclose(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700461extern int radeon_driver_open(struct drm_device *dev,
462 struct drm_file *file_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000463extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
464 unsigned long arg);
465
Dave Airlie7c1c2872008-11-28 14:22:24 +1000466extern int radeon_master_create(struct drm_device *dev, struct drm_master *master);
467extern void radeon_master_destroy(struct drm_device *dev, struct drm_master *master);
468extern void radeon_cp_dispatch_flip(struct drm_device *dev, struct drm_master *master);
Dave Airlie414ed532005-08-16 20:43:16 +1000469/* r300_cmdbuf.c */
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000470extern void r300_init_reg_flags(struct drm_device *dev);
Dave Airlie414ed532005-08-16 20:43:16 +1000471
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700472extern int r300_do_cp_cmdbuf(struct drm_device *dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +1000473 struct drm_file *file_priv,
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700474 drm_radeon_kcmd_buffer_t *cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000475
Alex Deucherc05ce082009-02-24 16:22:29 -0500476/* r600_cp.c */
477extern int r600_do_engine_reset(struct drm_device *dev);
478extern int r600_do_cleanup_cp(struct drm_device *dev);
479extern int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
480 struct drm_file *file_priv);
481extern int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv);
482extern int r600_do_cp_idle(drm_radeon_private_t *dev_priv);
483extern void r600_do_cp_start(drm_radeon_private_t *dev_priv);
484extern void r600_do_cp_reset(drm_radeon_private_t *dev_priv);
485extern void r600_do_cp_stop(drm_radeon_private_t *dev_priv);
486extern int r600_cp_dispatch_indirect(struct drm_device *dev,
487 struct drm_buf *buf, int start, int end);
Alex Deucherc1556f72009-02-25 16:57:49 -0500488extern int r600_page_table_init(struct drm_device *dev);
489extern void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info);
Alex Deucherc05ce082009-02-24 16:22:29 -0500490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491/* Flags for stats.boxes
492 */
493#define RADEON_BOX_DMA_IDLE 0x1
494#define RADEON_BOX_RING_FULL 0x2
495#define RADEON_BOX_FLIP 0x4
496#define RADEON_BOX_WAIT_IDLE 0x8
497#define RADEON_BOX_TEXTURE_LOAD 0x10
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499/* Register definitions, register access macros and drmAddMap constants
500 * for Radeon kernel driver.
501 */
Alex Deucherbefb73c2009-02-24 14:02:13 -0500502#define RADEON_MM_INDEX 0x0000
503#define RADEON_MM_DATA 0x0004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100506#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
507# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508#define RADEON_AUX_SCISSOR_CNTL 0x26f0
509# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
510# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
511# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
512# define RADEON_SCISSOR_0_ENABLE (1 << 28)
513# define RADEON_SCISSOR_1_ENABLE (1 << 29)
514# define RADEON_SCISSOR_2_ENABLE (1 << 30)
515
Alex Deucheredc6f382008-10-17 09:21:45 +1000516/*
517 * PCIE radeons (rv370/rv380, rv410, r423/r430/r480, r5xx)
518 * don't have an explicit bus mastering disable bit. It's handled
519 * by the PCI D-states. PMI_BM_DIS disables D-state bus master
520 * handling, not bus mastering itself.
521 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522#define RADEON_BUS_CNTL 0x0030
Alex Deucher4e270e92008-10-28 07:48:34 +1000523/* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524# define RADEON_BUS_MASTER_DIS (1 << 6)
Alex Deucher4e270e92008-10-28 07:48:34 +1000525/* rs600/rs690/rs740 */
526# define RS600_BUS_MASTER_DIS (1 << 14)
527# define RS600_MSI_REARM (1 << 20)
528/* see RS400_MSI_REARM in AIC_CNTL for rs480 */
Alex Deucheredc6f382008-10-17 09:21:45 +1000529
530#define RADEON_BUS_CNTL1 0x0034
531# define RADEON_PMI_BM_DIS (1 << 2)
532# define RADEON_PMI_INT_DIS (1 << 3)
533
534#define RV370_BUS_CNTL 0x004c
535# define RV370_PMI_BM_DIS (1 << 5)
536# define RV370_PMI_INT_DIS (1 << 6)
537
538#define RADEON_MSI_REARM_EN 0x0160
539/* rv370/rv380, rv410, r423/r430/r480, r5xx */
540# define RV370_MSI_REARM_EN (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
542#define RADEON_CLOCK_CNTL_DATA 0x000c
543# define RADEON_PLL_WR_EN (1 << 7)
544#define RADEON_CLOCK_CNTL_INDEX 0x0008
545#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100546#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547#define RADEON_CRTC_OFFSET 0x0224
548#define RADEON_CRTC_OFFSET_CNTL 0x0228
549# define RADEON_CRTC_TILE_EN (1 << 15)
550# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
551#define RADEON_CRTC2_OFFSET 0x0324
552#define RADEON_CRTC2_OFFSET_CNTL 0x0328
553
Dave Airlieea98a922005-09-11 20:28:11 +1000554#define RADEON_PCIE_INDEX 0x0030
555#define RADEON_PCIE_DATA 0x0034
556#define RADEON_PCIE_TX_GART_CNTL 0x10
Dave Airliebc5f4522007-11-05 12:50:58 +1000557# define RADEON_PCIE_TX_GART_EN (1 << 0)
Alex Deucher27359772008-05-28 12:54:16 +1000558# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1)
559# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1)
560# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1)
561# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3)
562# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3)
563# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5)
564# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8)
Dave Airlieea98a922005-09-11 20:28:11 +1000565#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
566#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
Dave Airliebc5f4522007-11-05 12:50:58 +1000567#define RADEON_PCIE_TX_GART_BASE 0x13
Dave Airlieea98a922005-09-11 20:28:11 +1000568#define RADEON_PCIE_TX_GART_START_LO 0x14
569#define RADEON_PCIE_TX_GART_START_HI 0x15
570#define RADEON_PCIE_TX_GART_END_LO 0x16
571#define RADEON_PCIE_TX_GART_END_HI 0x17
572
Alex Deucher45e51902008-05-28 13:28:59 +1000573#define RS480_NB_MC_INDEX 0x168
574# define RS480_NB_MC_IND_WR_EN (1 << 8)
575#define RS480_NB_MC_DATA 0x16c
Dave Airlief2b04cd2007-05-08 15:19:23 +1000576
Maciej Cencora60f92682008-02-19 21:32:45 +1000577#define RS690_MC_INDEX 0x78
578# define RS690_MC_INDEX_MASK 0x1ff
579# define RS690_MC_INDEX_WR_EN (1 << 9)
580# define RS690_MC_INDEX_WR_ACK 0x7f
581#define RS690_MC_DATA 0x7c
582
Alex Deucher27359772008-05-28 12:54:16 +1000583/* MC indirect registers */
Alex Deucher45e51902008-05-28 13:28:59 +1000584#define RS480_MC_MISC_CNTL 0x18
585# define RS480_DISABLE_GTW (1 << 1)
Alex Deucher27359772008-05-28 12:54:16 +1000586/* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */
Alex Deucher45e51902008-05-28 13:28:59 +1000587# define RS480_GART_INDEX_REG_EN (1 << 12)
Alex Deucher27359772008-05-28 12:54:16 +1000588# define RS690_BLOCK_GFX_D3_EN (1 << 14)
Alex Deucher45e51902008-05-28 13:28:59 +1000589#define RS480_K8_FB_LOCATION 0x1e
590#define RS480_GART_FEATURE_ID 0x2b
591# define RS480_HANG_EN (1 << 11)
592# define RS480_TLB_ENABLE (1 << 18)
593# define RS480_P2P_ENABLE (1 << 19)
594# define RS480_GTW_LAC_EN (1 << 25)
595# define RS480_2LEVEL_GART (0 << 30)
596# define RS480_1LEVEL_GART (1 << 30)
597# define RS480_PDC_EN (1 << 31)
598#define RS480_GART_BASE 0x2c
599#define RS480_GART_CACHE_CNTRL 0x2e
600# define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */
601#define RS480_AGP_ADDRESS_SPACE_SIZE 0x38
602# define RS480_GART_EN (1 << 0)
603# define RS480_VA_SIZE_32MB (0 << 1)
604# define RS480_VA_SIZE_64MB (1 << 1)
605# define RS480_VA_SIZE_128MB (2 << 1)
606# define RS480_VA_SIZE_256MB (3 << 1)
607# define RS480_VA_SIZE_512MB (4 << 1)
608# define RS480_VA_SIZE_1GB (5 << 1)
609# define RS480_VA_SIZE_2GB (6 << 1)
610#define RS480_AGP_MODE_CNTL 0x39
611# define RS480_POST_GART_Q_SIZE (1 << 18)
612# define RS480_NONGART_SNOOP (1 << 19)
613# define RS480_AGP_RD_BUF_SIZE (1 << 20)
614# define RS480_REQ_TYPE_SNOOP_SHIFT 22
615# define RS480_REQ_TYPE_SNOOP_MASK 0x3
616# define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)
617#define RS480_MC_MISC_UMA_CNTL 0x5f
618#define RS480_MC_MCLK_CNTL 0x7a
619#define RS480_MC_UMA_DUALCH_CNTL 0x86
Alex Deucher27359772008-05-28 12:54:16 +1000620
Maciej Cencora60f92682008-02-19 21:32:45 +1000621#define RS690_MC_FB_LOCATION 0x100
622#define RS690_MC_AGP_LOCATION 0x101
623#define RS690_MC_AGP_BASE 0x102
Dave Airlie3722bfc2008-05-28 11:28:27 +1000624#define RS690_MC_AGP_BASE_2 0x103
Maciej Cencora60f92682008-02-19 21:32:45 +1000625
Alex Deucherc1556f72009-02-25 16:57:49 -0500626#define RS600_MC_INDEX 0x70
627# define RS600_MC_ADDR_MASK 0xffff
628# define RS600_MC_IND_SEQ_RBS_0 (1 << 16)
629# define RS600_MC_IND_SEQ_RBS_1 (1 << 17)
630# define RS600_MC_IND_SEQ_RBS_2 (1 << 18)
631# define RS600_MC_IND_SEQ_RBS_3 (1 << 19)
632# define RS600_MC_IND_AIC_RBS (1 << 20)
633# define RS600_MC_IND_CITF_ARB0 (1 << 21)
634# define RS600_MC_IND_CITF_ARB1 (1 << 22)
635# define RS600_MC_IND_WR_EN (1 << 23)
636#define RS600_MC_DATA 0x74
637
638#define RS600_MC_STATUS 0x0
639# define RS600_MC_IDLE (1 << 1)
640#define RS600_MC_FB_LOCATION 0x4
641#define RS600_MC_AGP_LOCATION 0x5
642#define RS600_AGP_BASE 0x6
643#define RS600_AGP_BASE_2 0x7
644#define RS600_MC_CNTL1 0x9
645# define RS600_ENABLE_PAGE_TABLES (1 << 26)
646#define RS600_MC_PT0_CNTL 0x100
647# define RS600_ENABLE_PT (1 << 0)
648# define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15)
649# define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21)
650# define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28)
651# define RS600_INVALIDATE_L2_CACHE (1 << 29)
652#define RS600_MC_PT0_CONTEXT0_CNTL 0x102
653# define RS600_ENABLE_PAGE_TABLE (1 << 0)
654# define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1)
655#define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112
656#define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114
657#define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c
658#define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c
659#define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c
660#define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c
661#define RS600_MC_PT0_CLIENT0_CNTL 0x16c
662# define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0)
663# define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1)
664# define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8)
665# define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8)
666# define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8)
667# define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8)
668# define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8)
669# define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10)
670# define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10)
671# define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11)
672# define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14)
673# define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
674# define RS600_INVALIDATE_L1_TLB (1 << 20)
675
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000676#define R520_MC_IND_INDEX 0x70
Alex Deucher27359772008-05-28 12:54:16 +1000677#define R520_MC_IND_WR_EN (1 << 24)
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000678#define R520_MC_IND_DATA 0x74
679
680#define RV515_MC_FB_LOCATION 0x01
681#define RV515_MC_AGP_LOCATION 0x02
Dave Airlie70b13d52008-06-19 11:40:44 +1000682#define RV515_MC_AGP_BASE 0x03
683#define RV515_MC_AGP_BASE_2 0x04
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000684
685#define R520_MC_FB_LOCATION 0x04
686#define R520_MC_AGP_LOCATION 0x05
Dave Airlie70b13d52008-06-19 11:40:44 +1000687#define R520_MC_AGP_BASE 0x06
688#define R520_MC_AGP_BASE_2 0x07
Dave Airlie3d5e2c12008-02-07 15:01:05 +1000689
Dave Airlie414ed532005-08-16 20:43:16 +1000690#define RADEON_MPP_TB_CONFIG 0x01c0
691#define RADEON_MEM_CNTL 0x0140
692#define RADEON_MEM_SDRAM_MODE_REG 0x0158
Alex Deucher45e51902008-05-28 13:28:59 +1000693#define RADEON_AGP_BASE_2 0x015c /* r200+ only */
694#define RS480_AGP_BASE_2 0x0164
Dave Airlie414ed532005-08-16 20:43:16 +1000695#define RADEON_AGP_BASE 0x0170
696
Alex Deucher5b92c402008-05-28 11:57:40 +1000697/* pipe config regs */
698#define R400_GB_PIPE_SELECT 0x402c
Alex Deucherf779b3e2009-08-19 19:11:39 -0400699#define RV530_GB_PIPE_SELECT2 0x4124
Alex Deucher5b92c402008-05-28 11:57:40 +1000700#define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */
Alex Deucher5b92c402008-05-28 11:57:40 +1000701#define R300_GB_TILE_CONFIG 0x4018
702# define R300_ENABLE_TILING (1 << 0)
703# define R300_PIPE_COUNT_RV350 (0 << 1)
704# define R300_PIPE_COUNT_R300 (3 << 1)
705# define R300_PIPE_COUNT_R420_3P (6 << 1)
706# define R300_PIPE_COUNT_R420 (7 << 1)
707# define R300_TILE_SIZE_8 (0 << 4)
708# define R300_TILE_SIZE_16 (1 << 4)
709# define R300_TILE_SIZE_32 (2 << 4)
710# define R300_SUBPIXEL_1_12 (0 << 16)
711# define R300_SUBPIXEL_1_16 (1 << 16)
712#define R300_DST_PIPE_CONFIG 0x170c
713# define R300_PIPE_AUTO_CONFIG (1 << 31)
714#define R300_RB2D_DSTCACHE_MODE 0x3428
715# define R300_DC_AUTOFLUSH_ENABLE (1 << 8)
716# define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)
717
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718#define RADEON_RB3D_COLOROFFSET 0x1c40
719#define RADEON_RB3D_COLORPITCH 0x1c48
720
Michel Daenzer3e14a282006-09-22 04:26:35 +1000721#define RADEON_SRC_X_Y 0x1590
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723#define RADEON_DP_GUI_MASTER_CNTL 0x146c
724# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
725# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
726# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
727# define RADEON_GMC_BRUSH_NONE (15 << 4)
728# define RADEON_GMC_DST_16BPP (4 << 8)
729# define RADEON_GMC_DST_24BPP (5 << 8)
730# define RADEON_GMC_DST_32BPP (6 << 8)
731# define RADEON_GMC_DST_DATATYPE_SHIFT 8
732# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
733# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
734# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
735# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
736# define RADEON_GMC_WR_MSK_DIS (1 << 30)
737# define RADEON_ROP3_S 0x00cc0000
738# define RADEON_ROP3_P 0x00f00000
739#define RADEON_DP_WRITE_MASK 0x16cc
Michel Daenzer3e14a282006-09-22 04:26:35 +1000740#define RADEON_SRC_PITCH_OFFSET 0x1428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741#define RADEON_DST_PITCH_OFFSET 0x142c
742#define RADEON_DST_PITCH_OFFSET_C 0x1c80
743# define RADEON_DST_TILE_LINEAR (0 << 30)
744# define RADEON_DST_TILE_MACRO (1 << 30)
745# define RADEON_DST_TILE_MICRO (2 << 30)
746# define RADEON_DST_TILE_BOTH (3 << 30)
747
748#define RADEON_SCRATCH_REG0 0x15e0
749#define RADEON_SCRATCH_REG1 0x15e4
750#define RADEON_SCRATCH_REG2 0x15e8
751#define RADEON_SCRATCH_REG3 0x15ec
752#define RADEON_SCRATCH_REG4 0x15f0
753#define RADEON_SCRATCH_REG5 0x15f4
754#define RADEON_SCRATCH_UMSK 0x0770
755#define RADEON_SCRATCH_ADDR 0x0774
756
757#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
758
David Millerb07fa022009-02-12 02:15:37 -0800759extern u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index);
760
761#define GET_SCRATCH(dev_priv, x) radeon_get_scratch(dev_priv, x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762
Alex Deucherbefb73c2009-02-24 14:02:13 -0500763#define R600_SCRATCH_REG0 0x8500
764#define R600_SCRATCH_REG1 0x8504
765#define R600_SCRATCH_REG2 0x8508
766#define R600_SCRATCH_REG3 0x850c
767#define R600_SCRATCH_REG4 0x8510
768#define R600_SCRATCH_REG5 0x8514
769#define R600_SCRATCH_REG6 0x8518
770#define R600_SCRATCH_REG7 0x851c
771#define R600_SCRATCH_UMSK 0x8540
772#define R600_SCRATCH_ADDR 0x8544
773
774#define R600_SCRATCHOFF(x) (R600_SCRATCH_REG_OFFSET + 4*(x))
775
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776#define RADEON_GEN_INT_CNTL 0x0040
777# define RADEON_CRTC_VBLANK_MASK (1 << 0)
Dave Airlieddbee332007-07-11 12:16:01 +1000778# define RADEON_CRTC2_VBLANK_MASK (1 << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
780# define RADEON_SW_INT_ENABLE (1 << 25)
781
782#define RADEON_GEN_INT_STATUS 0x0044
783# define RADEON_CRTC_VBLANK_STAT (1 << 0)
Dave Airliebc5f4522007-11-05 12:50:58 +1000784# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
Dave Airlieddbee332007-07-11 12:16:01 +1000785# define RADEON_CRTC2_VBLANK_STAT (1 << 9)
Dave Airliebc5f4522007-11-05 12:50:58 +1000786# define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
788# define RADEON_SW_INT_TEST (1 << 25)
Dave Airliebc5f4522007-11-05 12:50:58 +1000789# define RADEON_SW_INT_TEST_ACK (1 << 25)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790# define RADEON_SW_INT_FIRE (1 << 26)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700791# define R500_DISPLAY_INT_STATUS (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792
793#define RADEON_HOST_PATH_CNTL 0x0130
794# define RADEON_HDP_SOFT_RESET (1 << 26)
795# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
796# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
797
798#define RADEON_ISYNC_CNTL 0x1724
799# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
800# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
801# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
802# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
803# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
804# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
805
806#define RADEON_RBBM_GUICNTL 0x172c
807# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
808# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
809# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
810# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
811
812#define RADEON_MC_AGP_LOCATION 0x014c
813#define RADEON_MC_FB_LOCATION 0x0148
814#define RADEON_MCLK_CNTL 0x0012
815# define RADEON_FORCEON_MCLKA (1 << 16)
816# define RADEON_FORCEON_MCLKB (1 << 17)
817# define RADEON_FORCEON_YCLKA (1 << 18)
818# define RADEON_FORCEON_YCLKB (1 << 19)
819# define RADEON_FORCEON_MC (1 << 20)
820# define RADEON_FORCEON_AIC (1 << 21)
821
822#define RADEON_PP_BORDER_COLOR_0 0x1d40
823#define RADEON_PP_BORDER_COLOR_1 0x1d44
824#define RADEON_PP_BORDER_COLOR_2 0x1d48
825#define RADEON_PP_CNTL 0x1c38
826# define RADEON_SCISSOR_ENABLE (1 << 1)
827#define RADEON_PP_LUM_MATRIX 0x1d00
828#define RADEON_PP_MISC 0x1c14
829#define RADEON_PP_ROT_MATRIX_0 0x1d58
830#define RADEON_PP_TXFILTER_0 0x1c54
831#define RADEON_PP_TXOFFSET_0 0x1c5c
832#define RADEON_PP_TXFILTER_1 0x1c6c
833#define RADEON_PP_TXFILTER_2 0x1c84
834
Alex Deucher5e35eff2008-06-19 12:39:23 +1000835#define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */
836#define R300_DSTCACHE_CTLSTAT 0x1714
837# define R300_RB2D_DC_FLUSH (3 << 0)
838# define R300_RB2D_DC_FREE (3 << 2)
839# define R300_RB2D_DC_FLUSH_ALL 0xf
840# define R300_RB2D_DC_BUSY (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841#define RADEON_RB3D_CNTL 0x1c3c
842# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
843# define RADEON_PLANE_MASK_ENABLE (1 << 1)
844# define RADEON_DITHER_ENABLE (1 << 2)
845# define RADEON_ROUND_ENABLE (1 << 3)
846# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
847# define RADEON_DITHER_INIT (1 << 5)
848# define RADEON_ROP_ENABLE (1 << 6)
849# define RADEON_STENCIL_ENABLE (1 << 7)
850# define RADEON_Z_ENABLE (1 << 8)
851# define RADEON_ZBLOCK16 (1 << 15)
852#define RADEON_RB3D_DEPTHOFFSET 0x1c24
853#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
854#define RADEON_RB3D_DEPTHPITCH 0x1c28
855#define RADEON_RB3D_PLANEMASK 0x1d84
856#define RADEON_RB3D_STENCILREFMASK 0x1d7c
857#define RADEON_RB3D_ZCACHE_MODE 0x3250
858#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
859# define RADEON_RB3D_ZC_FLUSH (1 << 0)
860# define RADEON_RB3D_ZC_FREE (1 << 2)
861# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
862# define RADEON_RB3D_ZC_BUSY (1 << 31)
Alex Deucher259434a2008-05-28 11:51:12 +1000863#define R300_ZB_ZCACHE_CTLSTAT 0x4f18
864# define R300_ZC_FLUSH (1 << 0)
865# define R300_ZC_FREE (1 << 1)
Alex Deucher259434a2008-05-28 11:51:12 +1000866# define R300_ZC_BUSY (1 << 31)
Michel Dänzerb9b603dd2006-08-07 20:41:53 +1000867#define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c
868# define RADEON_RB3D_DC_FLUSH (3 << 0)
869# define RADEON_RB3D_DC_FREE (3 << 2)
870# define RADEON_RB3D_DC_FLUSH_ALL 0xf
871# define RADEON_RB3D_DC_BUSY (1 << 31)
Alex Deucher259434a2008-05-28 11:51:12 +1000872#define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c
Jerome Glisse54f961a2008-08-13 09:46:31 +1000873# define R300_RB3D_DC_FLUSH (2 << 0)
874# define R300_RB3D_DC_FREE (2 << 2)
Alex Deucher259434a2008-05-28 11:51:12 +1000875# define R300_RB3D_DC_FINISH (1 << 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
877# define RADEON_Z_TEST_MASK (7 << 4)
878# define RADEON_Z_TEST_ALWAYS (7 << 4)
879# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
880# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
881# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
882# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
883# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
884# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
885# define RADEON_FORCE_Z_DIRTY (1 << 29)
886# define RADEON_Z_WRITE_ENABLE (1 << 30)
887# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
888#define RADEON_RBBM_SOFT_RESET 0x00f0
889# define RADEON_SOFT_RESET_CP (1 << 0)
890# define RADEON_SOFT_RESET_HI (1 << 1)
891# define RADEON_SOFT_RESET_SE (1 << 2)
892# define RADEON_SOFT_RESET_RE (1 << 3)
893# define RADEON_SOFT_RESET_PP (1 << 4)
894# define RADEON_SOFT_RESET_E2 (1 << 5)
895# define RADEON_SOFT_RESET_RB (1 << 6)
896# define RADEON_SOFT_RESET_HDP (1 << 7)
Roland Scheidegger576cc452008-02-07 14:59:24 +1000897/*
898 * 6:0 Available slots in the FIFO
899 * 8 Host Interface active
900 * 9 CP request active
901 * 10 FIFO request active
902 * 11 Host Interface retry active
903 * 12 CP retry active
904 * 13 FIFO retry active
905 * 14 FIFO pipeline busy
906 * 15 Event engine busy
907 * 16 CP command stream busy
908 * 17 2D engine busy
909 * 18 2D portion of render backend busy
910 * 20 3D setup engine busy
911 * 26 GA engine busy
912 * 27 CBA 2D engine busy
913 * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or
914 * command stream queue not empty or Ring Buffer not empty
915 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916#define RADEON_RBBM_STATUS 0x0e40
Roland Scheidegger576cc452008-02-07 14:59:24 +1000917/* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */
918/* #define RADEON_RBBM_STATUS 0x1740 */
919/* bits 6:0 are dword slots available in the cmd fifo */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920# define RADEON_RBBM_FIFOCNT_MASK 0x007f
Roland Scheidegger576cc452008-02-07 14:59:24 +1000921# define RADEON_HIRQ_ON_RBB (1 << 8)
922# define RADEON_CPRQ_ON_RBB (1 << 9)
923# define RADEON_CFRQ_ON_RBB (1 << 10)
924# define RADEON_HIRQ_IN_RTBUF (1 << 11)
925# define RADEON_CPRQ_IN_RTBUF (1 << 12)
926# define RADEON_CFRQ_IN_RTBUF (1 << 13)
927# define RADEON_PIPE_BUSY (1 << 14)
928# define RADEON_ENG_EV_BUSY (1 << 15)
929# define RADEON_CP_CMDSTRM_BUSY (1 << 16)
930# define RADEON_E2_BUSY (1 << 17)
931# define RADEON_RB2D_BUSY (1 << 18)
932# define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */
933# define RADEON_VAP_BUSY (1 << 20)
934# define RADEON_RE_BUSY (1 << 21) /* not used on r300 */
935# define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */
936# define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */
937# define RADEON_PB_BUSY (1 << 24) /* not used on r300 */
938# define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */
939# define RADEON_GA_BUSY (1 << 26)
940# define RADEON_CBA2D_BUSY (1 << 27)
941# define RADEON_RBBM_ACTIVE (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942#define RADEON_RE_LINE_PATTERN 0x1cd0
943#define RADEON_RE_MISC 0x26c4
944#define RADEON_RE_TOP_LEFT 0x26c0
945#define RADEON_RE_WIDTH_HEIGHT 0x1c44
946#define RADEON_RE_STIPPLE_ADDR 0x1cc8
947#define RADEON_RE_STIPPLE_DATA 0x1ccc
948
949#define RADEON_SCISSOR_TL_0 0x1cd8
950#define RADEON_SCISSOR_BR_0 0x1cdc
951#define RADEON_SCISSOR_TL_1 0x1ce0
952#define RADEON_SCISSOR_BR_1 0x1ce4
953#define RADEON_SCISSOR_TL_2 0x1ce8
954#define RADEON_SCISSOR_BR_2 0x1cec
955#define RADEON_SE_COORD_FMT 0x1c50
956#define RADEON_SE_CNTL 0x1c4c
957# define RADEON_FFACE_CULL_CW (0 << 0)
958# define RADEON_BFACE_SOLID (3 << 1)
959# define RADEON_FFACE_SOLID (3 << 3)
960# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
961# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
962# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
963# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
964# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
965# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
966# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
967# define RADEON_FOG_SHADE_FLAT (1 << 14)
968# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
969# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
970# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
971# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
972# define RADEON_ROUND_MODE_TRUNC (0 << 28)
973# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
974#define RADEON_SE_CNTL_STATUS 0x2140
975#define RADEON_SE_LINE_WIDTH 0x1db8
976#define RADEON_SE_VPORT_XSCALE 0x1d98
977#define RADEON_SE_ZBIAS_FACTOR 0x1db0
978#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
979#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
980#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
981# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
982# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
983#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
984#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
985# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
986#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
987#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
988#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
989#define RADEON_SURFACE_CNTL 0x0b00
990# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
991# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
992# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
993# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
994# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
995# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
996# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
997# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
998# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
999#define RADEON_SURFACE0_INFO 0x0b0c
1000# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
1001# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
1002# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
1003# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
1004# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
1005# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
1006#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
1007#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
1008# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
1009#define RADEON_SURFACE1_INFO 0x0b1c
1010#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
1011#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
1012#define RADEON_SURFACE2_INFO 0x0b2c
1013#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
1014#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
1015#define RADEON_SURFACE3_INFO 0x0b3c
1016#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
1017#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
1018#define RADEON_SURFACE4_INFO 0x0b4c
1019#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
1020#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
1021#define RADEON_SURFACE5_INFO 0x0b5c
1022#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
1023#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
1024#define RADEON_SURFACE6_INFO 0x0b6c
1025#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
1026#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
1027#define RADEON_SURFACE7_INFO 0x0b7c
1028#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
1029#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
1030#define RADEON_SW_SEMAPHORE 0x013c
1031
1032#define RADEON_WAIT_UNTIL 0x1720
1033# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +11001034# define RADEON_WAIT_2D_IDLE (1 << 14)
1035# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
1037# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
1038# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
1039
1040#define RADEON_RB3D_ZMASKOFFSET 0x3234
1041#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
1042# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
1043# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
1044
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045/* CP registers */
1046#define RADEON_CP_ME_RAM_ADDR 0x07d4
1047#define RADEON_CP_ME_RAM_RADDR 0x07d8
1048#define RADEON_CP_ME_RAM_DATAH 0x07dc
1049#define RADEON_CP_ME_RAM_DATAL 0x07e0
1050
1051#define RADEON_CP_RB_BASE 0x0700
1052#define RADEON_CP_RB_CNTL 0x0704
1053# define RADEON_BUF_SWAP_32BIT (2 << 16)
Michel Dänzerae1b1a482006-08-07 20:37:46 +10001054# define RADEON_RB_NO_UPDATE (1 << 27)
Alex Deucherbefb73c2009-02-24 14:02:13 -05001055# define RADEON_RB_RPTR_WR_ENA (1 << 31)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056#define RADEON_CP_RB_RPTR_ADDR 0x070c
1057#define RADEON_CP_RB_RPTR 0x0710
1058#define RADEON_CP_RB_WPTR 0x0714
1059
1060#define RADEON_CP_RB_WPTR_DELAY 0x0718
1061# define RADEON_PRE_WRITE_TIMER_SHIFT 0
1062# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
1063
1064#define RADEON_CP_IB_BASE 0x0738
1065
1066#define RADEON_CP_CSQ_CNTL 0x0740
1067# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
1068# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
1069# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
1070# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
1071# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
1072# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
1073# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
1074
1075#define RADEON_AIC_CNTL 0x01d0
1076# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
Alex Deucher4e270e92008-10-28 07:48:34 +10001077# define RS400_MSI_REARM (1 << 3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078#define RADEON_AIC_STAT 0x01d4
1079#define RADEON_AIC_PT_BASE 0x01d8
1080#define RADEON_AIC_LO_ADDR 0x01dc
1081#define RADEON_AIC_HI_ADDR 0x01e0
1082#define RADEON_AIC_TLB_ADDR 0x01e4
1083#define RADEON_AIC_TLB_DATA 0x01e8
1084
1085/* CP command packets */
1086#define RADEON_CP_PACKET0 0x00000000
1087# define RADEON_ONE_REG_WR (1 << 15)
1088#define RADEON_CP_PACKET1 0x40000000
1089#define RADEON_CP_PACKET2 0x80000000
1090#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +10001091# define RADEON_CP_NOP 0x00001000
1092# define RADEON_CP_NEXT_CHAR 0x00001900
1093# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
1094# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001095 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
1097# define RADEON_WAIT_FOR_IDLE 0x00002600
1098# define RADEON_3D_DRAW_VBUF 0x00002800
1099# define RADEON_3D_DRAW_IMMD 0x00002900
1100# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +10001101# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102# define RADEON_3D_LOAD_VBPNTR 0x00002F00
1103# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
1104# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
1105# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +10001106# define RADEON_CP_INDX_BUFFER 0x00003300
1107# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
1108# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
1109# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +10001111# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
1113# define RADEON_CNTL_PAINT_MULTI 0x00009A00
1114# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
1115# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
1116
Alex Deucherbefb73c2009-02-24 14:02:13 -05001117# define R600_IT_INDIRECT_BUFFER 0x00003200
1118# define R600_IT_ME_INITIALIZE 0x00004400
1119# define R600_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
1120# define R600_IT_EVENT_WRITE 0x00004600
1121# define R600_IT_SET_CONFIG_REG 0x00006800
1122# define R600_SET_CONFIG_REG_OFFSET 0x00008000
1123# define R600_SET_CONFIG_REG_END 0x0000ac00
1124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125#define RADEON_CP_PACKET_MASK 0xC0000000
1126#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
1127#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
1128#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
1129#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
1130
1131#define RADEON_VTX_Z_PRESENT (1 << 31)
1132#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
1133
1134#define RADEON_PRIM_TYPE_NONE (0 << 0)
1135#define RADEON_PRIM_TYPE_POINT (1 << 0)
1136#define RADEON_PRIM_TYPE_LINE (2 << 0)
1137#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
1138#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
1139#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
1140#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
1141#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
1142#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
1143#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
1144#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
1145#define RADEON_PRIM_TYPE_MASK 0xf
1146#define RADEON_PRIM_WALK_IND (1 << 4)
1147#define RADEON_PRIM_WALK_LIST (2 << 4)
1148#define RADEON_PRIM_WALK_RING (3 << 4)
1149#define RADEON_COLOR_ORDER_BGRA (0 << 6)
1150#define RADEON_COLOR_ORDER_RGBA (1 << 6)
1151#define RADEON_MAOS_ENABLE (1 << 7)
1152#define RADEON_VTX_FMT_R128_MODE (0 << 8)
1153#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
1154#define RADEON_NUM_VERTICES_SHIFT 16
1155
1156#define RADEON_COLOR_FORMAT_CI8 2
1157#define RADEON_COLOR_FORMAT_ARGB1555 3
1158#define RADEON_COLOR_FORMAT_RGB565 4
1159#define RADEON_COLOR_FORMAT_ARGB8888 6
1160#define RADEON_COLOR_FORMAT_RGB332 7
1161#define RADEON_COLOR_FORMAT_RGB8 9
1162#define RADEON_COLOR_FORMAT_ARGB4444 15
1163
1164#define RADEON_TXFORMAT_I8 0
1165#define RADEON_TXFORMAT_AI88 1
1166#define RADEON_TXFORMAT_RGB332 2
1167#define RADEON_TXFORMAT_ARGB1555 3
1168#define RADEON_TXFORMAT_RGB565 4
1169#define RADEON_TXFORMAT_ARGB4444 5
1170#define RADEON_TXFORMAT_ARGB8888 6
1171#define RADEON_TXFORMAT_RGBA8888 7
1172#define RADEON_TXFORMAT_Y8 8
1173#define RADEON_TXFORMAT_VYUY422 10
1174#define RADEON_TXFORMAT_YVYU422 11
1175#define RADEON_TXFORMAT_DXT1 12
1176#define RADEON_TXFORMAT_DXT23 14
1177#define RADEON_TXFORMAT_DXT45 15
1178
1179#define R200_PP_TXCBLEND_0 0x2f00
1180#define R200_PP_TXCBLEND_1 0x2f10
1181#define R200_PP_TXCBLEND_2 0x2f20
1182#define R200_PP_TXCBLEND_3 0x2f30
1183#define R200_PP_TXCBLEND_4 0x2f40
1184#define R200_PP_TXCBLEND_5 0x2f50
1185#define R200_PP_TXCBLEND_6 0x2f60
1186#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001187#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188#define R200_PP_TFACTOR_0 0x2ee0
1189#define R200_SE_VTX_FMT_0 0x2088
1190#define R200_SE_VAP_CNTL 0x2080
1191#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001192#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
1193#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
1194#define R200_PP_TXFILTER_5 0x2ca0
1195#define R200_PP_TXFILTER_4 0x2c80
1196#define R200_PP_TXFILTER_3 0x2c60
1197#define R200_PP_TXFILTER_2 0x2c40
1198#define R200_PP_TXFILTER_1 0x2c20
1199#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200#define R200_PP_TXOFFSET_5 0x2d78
1201#define R200_PP_TXOFFSET_4 0x2d60
1202#define R200_PP_TXOFFSET_3 0x2d48
1203#define R200_PP_TXOFFSET_2 0x2d30
1204#define R200_PP_TXOFFSET_1 0x2d18
1205#define R200_PP_TXOFFSET_0 0x2d00
1206
1207#define R200_PP_CUBIC_FACES_0 0x2c18
1208#define R200_PP_CUBIC_FACES_1 0x2c38
1209#define R200_PP_CUBIC_FACES_2 0x2c58
1210#define R200_PP_CUBIC_FACES_3 0x2c78
1211#define R200_PP_CUBIC_FACES_4 0x2c98
1212#define R200_PP_CUBIC_FACES_5 0x2cb8
1213#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
1214#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
1215#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
1216#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
1217#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
1218#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
1219#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
1220#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
1221#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
1222#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
1223#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
1224#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
1225#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
1226#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
1227#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
1228#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
1229#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
1230#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
1231#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
1232#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
1233#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
1234#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
1235#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
1236#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
1237#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
1238#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
1239#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
1240#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
1241#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
1242#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
1243
1244#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
1245#define R200_SE_VTE_CNTL 0x20b0
1246#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
1247#define R200_PP_TAM_DEBUG3 0x2d9c
1248#define R200_PP_CNTL_X 0x2cc4
1249#define R200_SE_VAP_CNTL_STATUS 0x2140
1250#define R200_RE_SCISSOR_TL_0 0x1cd8
1251#define R200_RE_SCISSOR_TL_1 0x1ce0
1252#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001253#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
1255#define R200_SE_VTX_STATE_CNTL 0x2180
1256#define R200_RE_POINTSIZE 0x2648
1257#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
1258
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001259#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260#define RADEON_PP_TEX_SIZE_1 0x1d0c
1261#define RADEON_PP_TEX_SIZE_2 0x1d14
1262
1263#define RADEON_PP_CUBIC_FACES_0 0x1d24
1264#define RADEON_PP_CUBIC_FACES_1 0x1d28
1265#define RADEON_PP_CUBIC_FACES_2 0x1d2c
1266#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
1267#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
1268#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
1269
Dave Airlief2a22792006-06-24 16:55:34 +10001270#define RADEON_SE_TCL_STATE_FLUSH 0x2284
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
1273#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
1274#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
1275#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
1276#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
1277#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
1278#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
1279#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
1280#define R200_3D_DRAW_IMMD_2 0xC0003500
1281#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001282#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283
1284#define R200_RB3D_BLENDCOLOR 0x3218
1285
1286#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
1287
1288#define R200_PP_TRI_PERF 0x2cf8
1289
Dave Airlie9d176012005-09-11 19:55:53 +10001290#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001291#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +10001292
Dave Airlied6fece02006-06-24 17:04:07 +10001293#define R200_VAP_PVS_CNTL_1 0x22D0
1294
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001295#define RADEON_CRTC_CRNT_FRAME 0x0214
1296#define RADEON_CRTC2_CRNT_FRAME 0x0314
1297
Dave Airliec0beb2a2008-05-28 13:52:28 +10001298#define R500_D1CRTC_STATUS 0x609c
1299#define R500_D2CRTC_STATUS 0x689c
1300#define R500_CRTC_V_BLANK (1<<0)
1301
1302#define R500_D1CRTC_FRAME_COUNT 0x60a4
1303#define R500_D2CRTC_FRAME_COUNT 0x68a4
1304
1305#define R500_D1MODE_V_COUNTER 0x6530
1306#define R500_D2MODE_V_COUNTER 0x6d30
1307
1308#define R500_D1MODE_VBLANK_STATUS 0x6534
1309#define R500_D2MODE_VBLANK_STATUS 0x6d34
1310#define R500_VBLANK_OCCURED (1<<0)
1311#define R500_VBLANK_ACK (1<<4)
1312#define R500_VBLANK_STAT (1<<12)
1313#define R500_VBLANK_INT (1<<16)
1314
1315#define R500_DxMODE_INT_MASK 0x6540
1316#define R500_D1MODE_INT_MASK (1<<0)
1317#define R500_D2MODE_INT_MASK (1<<8)
1318
1319#define R500_DISP_INTERRUPT_STATUS 0x7edc
1320#define R500_D1_VBLANK_INTERRUPT (1 << 4)
1321#define R500_D2_VBLANK_INTERRUPT (1 << 5)
1322
Alex Deucherbefb73c2009-02-24 14:02:13 -05001323/* R6xx/R7xx registers */
1324#define R600_MC_VM_FB_LOCATION 0x2180
1325#define R600_MC_VM_AGP_TOP 0x2184
1326#define R600_MC_VM_AGP_BOT 0x2188
1327#define R600_MC_VM_AGP_BASE 0x218c
1328#define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
1329#define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
1330#define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
1331
1332#define R700_MC_VM_FB_LOCATION 0x2024
1333#define R700_MC_VM_AGP_TOP 0x2028
1334#define R700_MC_VM_AGP_BOT 0x202c
1335#define R700_MC_VM_AGP_BASE 0x2030
1336#define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
1337#define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
1338#define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c
1339
1340#define R600_MCD_RD_A_CNTL 0x219c
1341#define R600_MCD_RD_B_CNTL 0x21a0
1342
1343#define R600_MCD_WR_A_CNTL 0x21a4
1344#define R600_MCD_WR_B_CNTL 0x21a8
1345
1346#define R600_MCD_RD_SYS_CNTL 0x2200
1347#define R600_MCD_WR_SYS_CNTL 0x2214
1348
1349#define R600_MCD_RD_GFX_CNTL 0x21fc
1350#define R600_MCD_RD_HDP_CNTL 0x2204
1351#define R600_MCD_RD_PDMA_CNTL 0x2208
1352#define R600_MCD_RD_SEM_CNTL 0x220c
1353#define R600_MCD_WR_GFX_CNTL 0x2210
1354#define R600_MCD_WR_HDP_CNTL 0x2218
1355#define R600_MCD_WR_PDMA_CNTL 0x221c
1356#define R600_MCD_WR_SEM_CNTL 0x2220
1357
1358# define R600_MCD_L1_TLB (1 << 0)
1359# define R600_MCD_L1_FRAG_PROC (1 << 1)
1360# define R600_MCD_L1_STRICT_ORDERING (1 << 2)
1361
1362# define R600_MCD_SYSTEM_ACCESS_MODE_MASK (3 << 6)
1363# define R600_MCD_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
1364# define R600_MCD_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
1365# define R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
1366# define R600_MCD_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
1367
1368# define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
1369# define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
1370
1371# define R600_MCD_SEMAPHORE_MODE (1 << 10)
1372# define R600_MCD_WAIT_L2_QUERY (1 << 11)
1373# define R600_MCD_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 12)
1374# define R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)
1375
1376#define R700_MC_VM_MD_L1_TLB0_CNTL 0x2654
1377#define R700_MC_VM_MD_L1_TLB1_CNTL 0x2658
1378#define R700_MC_VM_MD_L1_TLB2_CNTL 0x265c
1379
1380#define R700_MC_VM_MB_L1_TLB0_CNTL 0x2234
1381#define R700_MC_VM_MB_L1_TLB1_CNTL 0x2238
1382#define R700_MC_VM_MB_L1_TLB2_CNTL 0x223c
1383#define R700_MC_VM_MB_L1_TLB3_CNTL 0x2240
1384
1385# define R700_ENABLE_L1_TLB (1 << 0)
1386# define R700_ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
1387# define R700_SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
1388# define R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
1389# define R700_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 15)
1390# define R700_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 18)
1391
1392#define R700_MC_ARB_RAMCFG 0x2760
1393# define R700_NOOFBANK_SHIFT 0
1394# define R700_NOOFBANK_MASK 0x3
1395# define R700_NOOFRANK_SHIFT 2
1396# define R700_NOOFRANK_MASK 0x1
1397# define R700_NOOFROWS_SHIFT 3
1398# define R700_NOOFROWS_MASK 0x7
1399# define R700_NOOFCOLS_SHIFT 6
1400# define R700_NOOFCOLS_MASK 0x3
1401# define R700_CHANSIZE_SHIFT 8
1402# define R700_CHANSIZE_MASK 0x1
1403# define R700_BURSTLENGTH_SHIFT 9
1404# define R700_BURSTLENGTH_MASK 0x1
1405#define R600_RAMCFG 0x2408
1406# define R600_NOOFBANK_SHIFT 0
1407# define R600_NOOFBANK_MASK 0x1
1408# define R600_NOOFRANK_SHIFT 1
1409# define R600_NOOFRANK_MASK 0x1
1410# define R600_NOOFROWS_SHIFT 2
1411# define R600_NOOFROWS_MASK 0x7
1412# define R600_NOOFCOLS_SHIFT 5
1413# define R600_NOOFCOLS_MASK 0x3
1414# define R600_CHANSIZE_SHIFT 7
1415# define R600_CHANSIZE_MASK 0x1
1416# define R600_BURSTLENGTH_SHIFT 8
1417# define R600_BURSTLENGTH_MASK 0x1
1418
1419#define R600_VM_L2_CNTL 0x1400
1420# define R600_VM_L2_CACHE_EN (1 << 0)
1421# define R600_VM_L2_FRAG_PROC (1 << 1)
1422# define R600_VM_ENABLE_PTE_CACHE_LRU_W (1 << 9)
1423# define R600_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 13)
1424# define R700_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 14)
1425
1426#define R600_VM_L2_CNTL2 0x1404
1427# define R600_VM_L2_CNTL2_INVALIDATE_ALL_L1_TLBS (1 << 0)
1428# define R600_VM_L2_CNTL2_INVALIDATE_L2_CACHE (1 << 1)
1429#define R600_VM_L2_CNTL3 0x1408
1430# define R600_VM_L2_CNTL3_BANK_SELECT_0(x) ((x) << 0)
1431# define R600_VM_L2_CNTL3_BANK_SELECT_1(x) ((x) << 5)
1432# define R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 10)
1433# define R700_VM_L2_CNTL3_BANK_SELECT(x) ((x) << 0)
1434# define R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 6)
1435
1436#define R600_VM_L2_STATUS 0x140c
1437
1438#define R600_VM_CONTEXT0_CNTL 0x1410
1439# define R600_VM_ENABLE_CONTEXT (1 << 0)
1440# define R600_VM_PAGE_TABLE_DEPTH_FLAT (0 << 1)
1441
1442#define R600_VM_CONTEXT0_CNTL2 0x1430
1443#define R600_VM_CONTEXT0_REQUEST_RESPONSE 0x1470
1444#define R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
1445#define R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14b0
1446#define R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
1447#define R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
1448#define R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15b4
1449
1450#define R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
1451#define R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
1452#define R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157c
1453
1454#define R600_HDP_HOST_PATH_CNTL 0x2c00
1455
1456#define R600_GRBM_CNTL 0x8000
1457# define R600_GRBM_READ_TIMEOUT(x) ((x) << 0)
1458
1459#define R600_GRBM_STATUS 0x8010
1460# define R600_CMDFIFO_AVAIL_MASK 0x1f
1461# define R700_CMDFIFO_AVAIL_MASK 0xf
1462# define R600_GUI_ACTIVE (1 << 31)
1463#define R600_GRBM_STATUS2 0x8014
1464#define R600_GRBM_SOFT_RESET 0x8020
1465# define R600_SOFT_RESET_CP (1 << 0)
1466#define R600_WAIT_UNTIL 0x8040
1467
1468#define R600_CP_SEM_WAIT_TIMER 0x85bc
1469#define R600_CP_ME_CNTL 0x86d8
1470# define R600_CP_ME_HALT (1 << 28)
1471#define R600_CP_QUEUE_THRESHOLDS 0x8760
1472# define R600_ROQ_IB1_START(x) ((x) << 0)
1473# define R600_ROQ_IB2_START(x) ((x) << 8)
1474#define R600_CP_MEQ_THRESHOLDS 0x8764
1475# define R700_STQ_SPLIT(x) ((x) << 0)
1476# define R600_MEQ_END(x) ((x) << 16)
1477# define R600_ROQ_END(x) ((x) << 24)
1478#define R600_CP_PERFMON_CNTL 0x87fc
1479#define R600_CP_RB_BASE 0xc100
1480#define R600_CP_RB_CNTL 0xc104
1481# define R600_RB_BUFSZ(x) ((x) << 0)
1482# define R600_RB_BLKSZ(x) ((x) << 8)
1483# define R600_RB_NO_UPDATE (1 << 27)
1484# define R600_RB_RPTR_WR_ENA (1 << 31)
1485#define R600_CP_RB_RPTR_WR 0xc108
1486#define R600_CP_RB_RPTR_ADDR 0xc10c
1487#define R600_CP_RB_RPTR_ADDR_HI 0xc110
1488#define R600_CP_RB_WPTR 0xc114
1489#define R600_CP_RB_WPTR_ADDR 0xc118
1490#define R600_CP_RB_WPTR_ADDR_HI 0xc11c
1491#define R600_CP_RB_RPTR 0x8700
1492#define R600_CP_RB_WPTR_DELAY 0x8704
1493#define R600_CP_PFP_UCODE_ADDR 0xc150
1494#define R600_CP_PFP_UCODE_DATA 0xc154
1495#define R600_CP_ME_RAM_RADDR 0xc158
1496#define R600_CP_ME_RAM_WADDR 0xc15c
1497#define R600_CP_ME_RAM_DATA 0xc160
1498#define R600_CP_DEBUG 0xc1fc
1499
1500#define R600_PA_CL_ENHANCE 0x8a14
1501# define R600_CLIP_VTX_REORDER_ENA (1 << 0)
1502# define R600_NUM_CLIP_SEQ(x) ((x) << 1)
1503#define R600_PA_SC_LINE_STIPPLE_STATE 0x8b10
1504#define R600_PA_SC_MULTI_CHIP_CNTL 0x8b20
1505#define R700_PA_SC_FORCE_EOV_MAX_CNTS 0x8b24
1506# define R700_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1507# define R700_FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
1508#define R600_PA_SC_AA_SAMPLE_LOCS_2S 0x8b40
1509#define R600_PA_SC_AA_SAMPLE_LOCS_4S 0x8b44
1510#define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8b48
1511#define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8b4c
1512# define R600_S0_X(x) ((x) << 0)
1513# define R600_S0_Y(x) ((x) << 4)
1514# define R600_S1_X(x) ((x) << 8)
1515# define R600_S1_Y(x) ((x) << 12)
1516# define R600_S2_X(x) ((x) << 16)
1517# define R600_S2_Y(x) ((x) << 20)
1518# define R600_S3_X(x) ((x) << 24)
1519# define R600_S3_Y(x) ((x) << 28)
1520# define R600_S4_X(x) ((x) << 0)
1521# define R600_S4_Y(x) ((x) << 4)
1522# define R600_S5_X(x) ((x) << 8)
1523# define R600_S5_Y(x) ((x) << 12)
1524# define R600_S6_X(x) ((x) << 16)
1525# define R600_S6_Y(x) ((x) << 20)
1526# define R600_S7_X(x) ((x) << 24)
1527# define R600_S7_Y(x) ((x) << 28)
1528#define R600_PA_SC_FIFO_SIZE 0x8bd0
1529# define R600_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
1530# define R600_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 8)
1531# define R600_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 16)
1532#define R700_PA_SC_FIFO_SIZE_R7XX 0x8bcc
1533# define R700_SC_PRIM_FIFO_SIZE(x) ((x) << 0)
1534# define R700_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
1535# define R700_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
1536#define R600_PA_SC_ENHANCE 0x8bf0
1537# define R600_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
1538# define R600_FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
1539#define R600_PA_SC_CLIPRECT_RULE 0x2820c
1540#define R700_PA_SC_EDGERULE 0x28230
1541#define R600_PA_SC_LINE_STIPPLE 0x28a0c
1542#define R600_PA_SC_MODE_CNTL 0x28a4c
1543#define R600_PA_SC_AA_CONFIG 0x28c04
1544
1545#define R600_SX_EXPORT_BUFFER_SIZES 0x900c
1546# define R600_COLOR_BUFFER_SIZE(x) ((x) << 0)
1547# define R600_POSITION_BUFFER_SIZE(x) ((x) << 8)
1548# define R600_SMX_BUFFER_SIZE(x) ((x) << 16)
1549#define R600_SX_DEBUG_1 0x9054
1550# define R600_SMX_EVENT_RELEASE (1 << 0)
1551# define R600_ENABLE_NEW_SMX_ADDRESS (1 << 16)
1552#define R700_SX_DEBUG_1 0x9058
1553# define R700_ENABLE_NEW_SMX_ADDRESS (1 << 16)
1554#define R600_SX_MISC 0x28350
1555
1556#define R600_DB_DEBUG 0x9830
1557# define R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
1558#define R600_DB_WATERMARKS 0x9838
1559# define R600_DEPTH_FREE(x) ((x) << 0)
1560# define R600_DEPTH_FLUSH(x) ((x) << 5)
1561# define R600_DEPTH_PENDING_FREE(x) ((x) << 15)
1562# define R600_DEPTH_CACHELINE_FREE(x) ((x) << 20)
1563#define R700_DB_DEBUG3 0x98b0
1564# define R700_DB_CLK_OFF_DELAY(x) ((x) << 11)
1565#define RV700_DB_DEBUG4 0x9b8c
1566# define RV700_DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6)
1567
1568#define R600_VGT_CACHE_INVALIDATION 0x88c4
1569# define R600_CACHE_INVALIDATION(x) ((x) << 0)
1570# define R600_VC_ONLY 0
1571# define R600_TC_ONLY 1
1572# define R600_VC_AND_TC 2
1573# define R700_AUTO_INVLD_EN(x) ((x) << 6)
1574# define R700_NO_AUTO 0
1575# define R700_ES_AUTO 1
1576# define R700_GS_AUTO 2
1577# define R700_ES_AND_GS_AUTO 3
1578#define R600_VGT_GS_PER_ES 0x88c8
1579#define R600_VGT_ES_PER_GS 0x88cc
1580#define R600_VGT_GS_PER_VS 0x88e8
1581#define R600_VGT_GS_VERTEX_REUSE 0x88d4
1582#define R600_VGT_NUM_INSTANCES 0x8974
1583#define R600_VGT_STRMOUT_EN 0x28ab0
1584#define R600_VGT_EVENT_INITIATOR 0x28a90
1585# define R600_CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
1586#define R600_VGT_VERTEX_REUSE_BLOCK_CNTL 0x28c58
1587# define R600_VTX_REUSE_DEPTH_MASK 0xff
1588#define R600_VGT_OUT_DEALLOC_CNTL 0x28c5c
1589# define R600_DEALLOC_DIST_MASK 0x7f
1590
1591#define R600_CB_COLOR0_BASE 0x28040
1592#define R600_CB_COLOR1_BASE 0x28044
1593#define R600_CB_COLOR2_BASE 0x28048
1594#define R600_CB_COLOR3_BASE 0x2804c
1595#define R600_CB_COLOR4_BASE 0x28050
1596#define R600_CB_COLOR5_BASE 0x28054
1597#define R600_CB_COLOR6_BASE 0x28058
1598#define R600_CB_COLOR7_BASE 0x2805c
1599#define R600_CB_COLOR7_FRAG 0x280fc
1600
1601#define R600_TC_CNTL 0x9608
1602# define R600_TC_L2_SIZE(x) ((x) << 5)
1603# define R600_L2_DISABLE_LATE_HIT (1 << 9)
1604
1605#define R600_ARB_POP 0x2418
1606# define R600_ENABLE_TC128 (1 << 30)
1607#define R600_ARB_GDEC_RD_CNTL 0x246c
1608
1609#define R600_TA_CNTL_AUX 0x9508
1610# define R600_DISABLE_CUBE_WRAP (1 << 0)
1611# define R600_DISABLE_CUBE_ANISO (1 << 1)
1612# define R700_GETLOD_SELECT(x) ((x) << 2)
1613# define R600_SYNC_GRADIENT (1 << 24)
1614# define R600_SYNC_WALKER (1 << 25)
1615# define R600_SYNC_ALIGNER (1 << 26)
1616# define R600_BILINEAR_PRECISION_6_BIT (0 << 31)
1617# define R600_BILINEAR_PRECISION_8_BIT (1 << 31)
1618
1619#define R700_TCP_CNTL 0x9610
1620
1621#define R600_SMX_DC_CTL0 0xa020
1622# define R700_USE_HASH_FUNCTION (1 << 0)
1623# define R700_CACHE_DEPTH(x) ((x) << 1)
1624# define R700_FLUSH_ALL_ON_EVENT (1 << 10)
1625# define R700_STALL_ON_EVENT (1 << 11)
1626#define R700_SMX_EVENT_CTL 0xa02c
1627# define R700_ES_FLUSH_CTL(x) ((x) << 0)
1628# define R700_GS_FLUSH_CTL(x) ((x) << 3)
1629# define R700_ACK_FLUSH_CTL(x) ((x) << 6)
1630# define R700_SYNC_FLUSH_CTL (1 << 8)
1631
1632#define R600_SQ_CONFIG 0x8c00
1633# define R600_VC_ENABLE (1 << 0)
1634# define R600_EXPORT_SRC_C (1 << 1)
1635# define R600_DX9_CONSTS (1 << 2)
1636# define R600_ALU_INST_PREFER_VECTOR (1 << 3)
1637# define R600_DX10_CLAMP (1 << 4)
1638# define R600_CLAUSE_SEQ_PRIO(x) ((x) << 8)
1639# define R600_PS_PRIO(x) ((x) << 24)
1640# define R600_VS_PRIO(x) ((x) << 26)
1641# define R600_GS_PRIO(x) ((x) << 28)
1642# define R600_ES_PRIO(x) ((x) << 30)
1643#define R600_SQ_GPR_RESOURCE_MGMT_1 0x8c04
1644# define R600_NUM_PS_GPRS(x) ((x) << 0)
1645# define R600_NUM_VS_GPRS(x) ((x) << 16)
1646# define R700_DYN_GPR_ENABLE (1 << 27)
1647# define R600_NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
1648#define R600_SQ_GPR_RESOURCE_MGMT_2 0x8c08
1649# define R600_NUM_GS_GPRS(x) ((x) << 0)
1650# define R600_NUM_ES_GPRS(x) ((x) << 16)
1651#define R600_SQ_THREAD_RESOURCE_MGMT 0x8c0c
1652# define R600_NUM_PS_THREADS(x) ((x) << 0)
1653# define R600_NUM_VS_THREADS(x) ((x) << 8)
1654# define R600_NUM_GS_THREADS(x) ((x) << 16)
1655# define R600_NUM_ES_THREADS(x) ((x) << 24)
1656#define R600_SQ_STACK_RESOURCE_MGMT_1 0x8c10
1657# define R600_NUM_PS_STACK_ENTRIES(x) ((x) << 0)
1658# define R600_NUM_VS_STACK_ENTRIES(x) ((x) << 16)
1659#define R600_SQ_STACK_RESOURCE_MGMT_2 0x8c14
1660# define R600_NUM_GS_STACK_ENTRIES(x) ((x) << 0)
1661# define R600_NUM_ES_STACK_ENTRIES(x) ((x) << 16)
1662#define R600_SQ_MS_FIFO_SIZES 0x8cf0
1663# define R600_CACHE_FIFO_SIZE(x) ((x) << 0)
1664# define R600_FETCH_FIFO_HIWATER(x) ((x) << 8)
1665# define R600_DONE_FIFO_HIWATER(x) ((x) << 16)
1666# define R600_ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
1667#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8db0
1668# define R700_SIMDA_RING0(x) ((x) << 0)
1669# define R700_SIMDA_RING1(x) ((x) << 8)
1670# define R700_SIMDB_RING0(x) ((x) << 16)
1671# define R700_SIMDB_RING1(x) ((x) << 24)
1672#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8db4
1673#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8db8
1674#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8dbc
1675#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8dc0
1676#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8dc4
1677#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8dc8
1678#define R700_SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8dcc
1679
1680#define R600_SPI_PS_IN_CONTROL_0 0x286cc
1681# define R600_NUM_INTERP(x) ((x) << 0)
1682# define R600_POSITION_ENA (1 << 8)
1683# define R600_POSITION_CENTROID (1 << 9)
1684# define R600_POSITION_ADDR(x) ((x) << 10)
1685# define R600_PARAM_GEN(x) ((x) << 15)
1686# define R600_PARAM_GEN_ADDR(x) ((x) << 19)
1687# define R600_BARYC_SAMPLE_CNTL(x) ((x) << 26)
1688# define R600_PERSP_GRADIENT_ENA (1 << 28)
1689# define R600_LINEAR_GRADIENT_ENA (1 << 29)
1690# define R600_POSITION_SAMPLE (1 << 30)
1691# define R600_BARYC_AT_SAMPLE_ENA (1 << 31)
1692#define R600_SPI_PS_IN_CONTROL_1 0x286d0
1693# define R600_GEN_INDEX_PIX (1 << 0)
1694# define R600_GEN_INDEX_PIX_ADDR(x) ((x) << 1)
1695# define R600_FRONT_FACE_ENA (1 << 8)
1696# define R600_FRONT_FACE_CHAN(x) ((x) << 9)
1697# define R600_FRONT_FACE_ALL_BITS (1 << 11)
1698# define R600_FRONT_FACE_ADDR(x) ((x) << 12)
1699# define R600_FOG_ADDR(x) ((x) << 17)
1700# define R600_FIXED_PT_POSITION_ENA (1 << 24)
1701# define R600_FIXED_PT_POSITION_ADDR(x) ((x) << 25)
1702# define R700_POSITION_ULC (1 << 30)
1703#define R600_SPI_INPUT_Z 0x286d8
1704
1705#define R600_SPI_CONFIG_CNTL 0x9100
1706# define R600_GPR_WRITE_PRIORITY(x) ((x) << 0)
1707# define R600_DISABLE_INTERP_1 (1 << 5)
1708#define R600_SPI_CONFIG_CNTL_1 0x913c
1709# define R600_VTX_DONE_DELAY(x) ((x) << 0)
1710# define R600_INTERP_ONE_PRIM_PER_ROW (1 << 4)
1711
1712#define R600_GB_TILING_CONFIG 0x98f0
1713# define R600_PIPE_TILING(x) ((x) << 1)
1714# define R600_BANK_TILING(x) ((x) << 4)
1715# define R600_GROUP_SIZE(x) ((x) << 6)
1716# define R600_ROW_TILING(x) ((x) << 8)
1717# define R600_BANK_SWAPS(x) ((x) << 11)
1718# define R600_SAMPLE_SPLIT(x) ((x) << 14)
1719# define R600_BACKEND_MAP(x) ((x) << 16)
1720#define R600_DCP_TILING_CONFIG 0x6ca0
1721#define R600_HDP_TILING_CONFIG 0x2f3c
1722
1723#define R600_CC_RB_BACKEND_DISABLE 0x98f4
1724#define R700_CC_SYS_RB_BACKEND_DISABLE 0x3f88
1725# define R600_BACKEND_DISABLE(x) ((x) << 16)
1726
1727#define R600_CC_GC_SHADER_PIPE_CONFIG 0x8950
1728#define R600_GC_USER_SHADER_PIPE_CONFIG 0x8954
1729# define R600_INACTIVE_QD_PIPES(x) ((x) << 8)
1730# define R600_INACTIVE_QD_PIPES_MASK (0xff << 8)
1731# define R600_INACTIVE_SIMDS(x) ((x) << 16)
1732# define R600_INACTIVE_SIMDS_MASK (0xff << 16)
1733
1734#define R700_CGTS_SYS_TCC_DISABLE 0x3f90
1735#define R700_CGTS_USER_SYS_TCC_DISABLE 0x3f94
1736#define R700_CGTS_TCC_DISABLE 0x9148
1737#define R700_CGTS_USER_TCC_DISABLE 0x914c
1738
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739/* Constants */
1740#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
1741
1742#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
1743#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
1744#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
1745#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
1746#define RADEON_LAST_DISPATCH 1
1747
Alex Deucherbefb73c2009-02-24 14:02:13 -05001748#define R600_LAST_FRAME_REG R600_SCRATCH_REG0
1749#define R600_LAST_DISPATCH_REG R600_SCRATCH_REG1
1750#define R600_LAST_CLEAR_REG R600_SCRATCH_REG2
1751#define R600_LAST_SWI_REG R600_SCRATCH_REG3
1752
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753#define RADEON_MAX_VB_AGE 0x7fffffff
1754#define RADEON_MAX_VB_VERTS (0xffff)
1755
1756#define RADEON_RING_HIGH_MARK 128
1757
Dave Airlieea98a922005-09-11 20:28:11 +10001758#define RADEON_PCIGART_TABLE_SIZE (32*1024)
1759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
Alex Deucherbefb73c2009-02-24 14:02:13 -05001761#define RADEON_WRITE(reg, val) \
1762do { \
1763 if (reg < 0x10000) { \
1764 DRM_WRITE32(dev_priv->mmio, (reg), (val)); \
1765 } else { \
1766 DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, (reg)); \
1767 DRM_WRITE32(dev_priv->mmio, RADEON_MM_DATA, (val)); \
1768 } \
1769} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
1771#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
1772
Alex Deucher27359772008-05-28 12:54:16 +10001773#define RADEON_WRITE_PLL(addr, val) \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774do { \
Alex Deucher27359772008-05-28 12:54:16 +10001775 RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
Alex Deucher27359772008-05-28 12:54:16 +10001777 RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778} while (0)
1779
Alex Deucher27359772008-05-28 12:54:16 +10001780#define RADEON_WRITE_PCIE(addr, val) \
Dave Airlieea98a922005-09-11 20:28:11 +10001781do { \
Alex Deucher27359772008-05-28 12:54:16 +10001782 RADEON_WRITE8(RADEON_PCIE_INDEX, \
Dave Airlieea98a922005-09-11 20:28:11 +10001783 ((addr) & 0xff)); \
Alex Deucher27359772008-05-28 12:54:16 +10001784 RADEON_WRITE(RADEON_PCIE_DATA, (val)); \
Dave Airlieea98a922005-09-11 20:28:11 +10001785} while (0)
1786
Alex Deucher45e51902008-05-28 13:28:59 +10001787#define R500_WRITE_MCIND(addr, val) \
1788do { \
1789 RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \
1790 RADEON_WRITE(R520_MC_IND_DATA, (val)); \
1791 RADEON_WRITE(R520_MC_IND_INDEX, 0); \
1792} while (0)
1793
1794#define RS480_WRITE_MCIND(addr, val) \
1795do { \
1796 RADEON_WRITE(RS480_NB_MC_INDEX, \
1797 ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \
1798 RADEON_WRITE(RS480_NB_MC_DATA, (val)); \
1799 RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \
1800} while (0)
Dave Airlie3d5e2c12008-02-07 15:01:05 +10001801
Alex Deucher27359772008-05-28 12:54:16 +10001802#define RS690_WRITE_MCIND(addr, val) \
Maciej Cencora60f92682008-02-19 21:32:45 +10001803do { \
1804 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \
1805 RADEON_WRITE(RS690_MC_DATA, val); \
1806 RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \
1807} while (0)
1808
Alex Deucherc1556f72009-02-25 16:57:49 -05001809#define RS600_WRITE_MCIND(addr, val) \
1810do { \
1811 RADEON_WRITE(RS600_MC_INDEX, RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 | ((addr) & RS600_MC_ADDR_MASK)); \
1812 RADEON_WRITE(RS600_MC_DATA, val); \
1813} while (0)
1814
Alex Deucher45e51902008-05-28 13:28:59 +10001815#define IGP_WRITE_MCIND(addr, val) \
1816do { \
Alex Deucherf0738e92008-10-16 17:12:02 +10001817 if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) || \
1818 ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) \
Alex Deucher45e51902008-05-28 13:28:59 +10001819 RS690_WRITE_MCIND(addr, val); \
Alex Deucherc1556f72009-02-25 16:57:49 -05001820 else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) \
1821 RS600_WRITE_MCIND(addr, val); \
Alex Deucher45e51902008-05-28 13:28:59 +10001822 else \
1823 RS480_WRITE_MCIND(addr, val); \
1824} while (0)
1825
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826#define CP_PACKET0( reg, n ) \
1827 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
1828#define CP_PACKET0_TABLE( reg, n ) \
1829 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
1830#define CP_PACKET1( reg0, reg1 ) \
1831 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
1832#define CP_PACKET2() \
1833 (RADEON_CP_PACKET2)
1834#define CP_PACKET3( pkt, n ) \
1835 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
1836
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837/* ================================================================
1838 * Engine control helper macros
1839 */
1840
1841#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
1842 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1843 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1844 RADEON_WAIT_HOST_IDLECLEAN) ); \
1845} while (0)
1846
1847#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
1848 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1849 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
1850 RADEON_WAIT_HOST_IDLECLEAN) ); \
1851} while (0)
1852
1853#define RADEON_WAIT_UNTIL_IDLE() do { \
1854 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1855 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
1856 RADEON_WAIT_3D_IDLECLEAN | \
1857 RADEON_WAIT_HOST_IDLECLEAN) ); \
1858} while (0)
1859
1860#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
1861 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
1862 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
1863} while (0)
1864
1865#define RADEON_FLUSH_CACHE() do { \
Alex Deucher259434a2008-05-28 11:51:12 +10001866 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1867 OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
1868 OUT_RING(RADEON_RB3D_DC_FLUSH); \
1869 } else { \
1870 OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
Jerome Glisse54f961a2008-08-13 09:46:31 +10001871 OUT_RING(R300_RB3D_DC_FLUSH); \
Alex Deucher259434a2008-05-28 11:51:12 +10001872 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873} while (0)
1874
1875#define RADEON_PURGE_CACHE() do { \
Alex Deucher259434a2008-05-28 11:51:12 +10001876 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1877 OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \
Jerome Glisse54f961a2008-08-13 09:46:31 +10001878 OUT_RING(RADEON_RB3D_DC_FLUSH | RADEON_RB3D_DC_FREE); \
Alex Deucher259434a2008-05-28 11:51:12 +10001879 } else { \
1880 OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \
Jerome Glisse54f961a2008-08-13 09:46:31 +10001881 OUT_RING(R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE); \
Alex Deucher259434a2008-05-28 11:51:12 +10001882 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883} while (0)
1884
1885#define RADEON_FLUSH_ZCACHE() do { \
Alex Deucher259434a2008-05-28 11:51:12 +10001886 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1887 OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
1888 OUT_RING(RADEON_RB3D_ZC_FLUSH); \
1889 } else { \
1890 OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
1891 OUT_RING(R300_ZC_FLUSH); \
1892 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893} while (0)
1894
1895#define RADEON_PURGE_ZCACHE() do { \
Alex Deucher259434a2008-05-28 11:51:12 +10001896 if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \
1897 OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \
Jerome Glisse54f961a2008-08-13 09:46:31 +10001898 OUT_RING(RADEON_RB3D_ZC_FLUSH | RADEON_RB3D_ZC_FREE); \
Alex Deucher259434a2008-05-28 11:51:12 +10001899 } else { \
Jerome Glisse54f961a2008-08-13 09:46:31 +10001900 OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \
1901 OUT_RING(R300_ZC_FLUSH | R300_ZC_FREE); \
Alex Deucher259434a2008-05-28 11:51:12 +10001902 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903} while (0)
1904
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905/* ================================================================
1906 * Misc helper macros
1907 */
1908
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001909/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 */
1911#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1912do { \
1913 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1914 u32 head = GET_RING_HEAD( dev_priv ); \
1915 if (head == dev_priv->ring.tail) \
1916 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1917 } \
1918} while (0)
1919
1920#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
Dave Airlie7c1c2872008-11-28 14:22:24 +10001921do { \
1922 struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv; \
1923 drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
Alex Deucherc05ce082009-02-24 16:22:29 -05001925 int __ret; \
1926 if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) \
1927 __ret = r600_do_cp_idle(dev_priv); \
1928 else \
1929 __ret = radeon_do_cp_idle(dev_priv); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 if ( __ret ) return __ret; \
1931 sarea_priv->last_dispatch = 0; \
1932 radeon_freelist_reset( dev ); \
1933 } \
1934} while (0)
1935
1936#define RADEON_DISPATCH_AGE( age ) do { \
1937 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1938 OUT_RING( age ); \
1939} while (0)
1940
1941#define RADEON_FRAME_AGE( age ) do { \
1942 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1943 OUT_RING( age ); \
1944} while (0)
1945
1946#define RADEON_CLEAR_AGE( age ) do { \
1947 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1948 OUT_RING( age ); \
1949} while (0)
1950
Alex Deucherbefb73c2009-02-24 14:02:13 -05001951#define R600_DISPATCH_AGE(age) do { \
1952 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
1953 OUT_RING((R600_LAST_DISPATCH_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
1954 OUT_RING(age); \
1955} while (0)
1956
1957#define R600_FRAME_AGE(age) do { \
1958 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
1959 OUT_RING((R600_LAST_FRAME_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
1960 OUT_RING(age); \
1961} while (0)
1962
1963#define R600_CLEAR_AGE(age) do { \
1964 OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \
1965 OUT_RING((R600_LAST_CLEAR_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \
1966 OUT_RING(age); \
1967} while (0)
1968
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969/* ================================================================
1970 * Ring control
1971 */
1972
1973#define RADEON_VERBOSE 0
1974
Dave Airlie4247ca92009-02-20 13:28:34 +10001975#define RING_LOCALS int write, _nr, _align_nr; unsigned int mask; u32 *ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976
Dave Airlie98638712009-06-04 07:08:13 +10001977#define RADEON_RING_ALIGN 16
1978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979#define BEGIN_RING( n ) do { \
1980 if ( RADEON_VERBOSE ) { \
Márton Németh3e684ea2008-01-24 15:58:57 +10001981 DRM_INFO( "BEGIN_RING( %d )\n", (n)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 } \
Dave Airlie98638712009-06-04 07:08:13 +10001983 _align_nr = RADEON_RING_ALIGN - ((dev_priv->ring.tail + n) & (RADEON_RING_ALIGN-1)); \
1984 _align_nr += n; \
Dave Airlie4247ca92009-02-20 13:28:34 +10001985 if (dev_priv->ring.space <= (_align_nr * sizeof(u32))) { \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986 COMMIT_RING(); \
Dave Airlie4247ca92009-02-20 13:28:34 +10001987 radeon_wait_ring( dev_priv, _align_nr * sizeof(u32)); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988 } \
1989 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1990 ring = dev_priv->ring.start; \
1991 write = dev_priv->ring.tail; \
1992 mask = dev_priv->ring.tail_mask; \
1993} while (0)
1994
1995#define ADVANCE_RING() do { \
1996 if ( RADEON_VERBOSE ) { \
1997 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1998 write, dev_priv->ring.tail ); \
1999 } \
2000 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
Dave Airliebc5f4522007-11-05 12:50:58 +10002001 DRM_ERROR( \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
2003 ((dev_priv->ring.tail + _nr) & mask), \
Dave Airlie4247ca92009-02-20 13:28:34 +10002004 write, __LINE__); \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 } else \
2006 dev_priv->ring.tail = write; \
2007} while (0)
2008
Dave Airlie4247ca92009-02-20 13:28:34 +10002009extern void radeon_commit_ring(drm_radeon_private_t *dev_priv);
2010
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011#define COMMIT_RING() do { \
Dave Airlie4247ca92009-02-20 13:28:34 +10002012 radeon_commit_ring(dev_priv); \
2013 } while(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002014
2015#define OUT_RING( x ) do { \
2016 if ( RADEON_VERBOSE ) { \
2017 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
2018 (unsigned int)(x), write ); \
2019 } \
2020 ring[write++] = (x); \
2021 write &= mask; \
2022} while (0)
2023
2024#define OUT_RING_REG( reg, val ) do { \
2025 OUT_RING( CP_PACKET0( reg, 0 ) ); \
2026 OUT_RING( val ); \
2027} while (0)
2028
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029#define OUT_RING_TABLE( tab, sz ) do { \
2030 int _size = (sz); \
2031 int *_tab = (int *)(tab); \
2032 \
2033 if (write + _size > mask) { \
2034 int _i = (mask+1) - write; \
2035 _size -= _i; \
2036 while (_i > 0 ) { \
2037 *(int *)(ring + write) = *_tab++; \
2038 write++; \
2039 _i--; \
2040 } \
2041 write = 0; \
2042 _tab += _i; \
2043 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 while (_size > 0) { \
2045 *(ring + write) = *_tab++; \
2046 write++; \
2047 _size--; \
2048 } \
2049 write &= mask; \
2050} while (0)
2051
Dave Airlieb5e89ed2005-09-25 14:28:13 +10002052#endif /* __RADEON_DRV_H__ */