blob: 89dcb07ab2139facba5e1dc1b88575534a4fb315 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Jerome Glisse <glisse@freedesktop.org>
26 */
Stephen Rothwell568d7c72016-03-17 15:30:49 +110027#include <linux/pagemap.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040028#include <drm/drmP.h>
29#include <drm/amdgpu_drm.h>
30#include "amdgpu.h"
31#include "amdgpu_trace.h"
32
Alex Deucherd38ceaf2015-04-20 16:55:21 -040033int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
34 u32 ip_instance, u32 ring,
35 struct amdgpu_ring **out_ring)
36{
37 /* Right now all IPs have only one instance - multiple rings. */
38 if (ip_instance != 0) {
39 DRM_ERROR("invalid ip instance: %d\n", ip_instance);
40 return -EINVAL;
41 }
42
43 switch (ip_type) {
44 default:
45 DRM_ERROR("unknown ip type: %d\n", ip_type);
46 return -EINVAL;
47 case AMDGPU_HW_IP_GFX:
48 if (ring < adev->gfx.num_gfx_rings) {
49 *out_ring = &adev->gfx.gfx_ring[ring];
50 } else {
51 DRM_ERROR("only %d gfx rings are supported now\n",
52 adev->gfx.num_gfx_rings);
53 return -EINVAL;
54 }
55 break;
56 case AMDGPU_HW_IP_COMPUTE:
57 if (ring < adev->gfx.num_compute_rings) {
58 *out_ring = &adev->gfx.compute_ring[ring];
59 } else {
60 DRM_ERROR("only %d compute rings are supported now\n",
61 adev->gfx.num_compute_rings);
62 return -EINVAL;
63 }
64 break;
65 case AMDGPU_HW_IP_DMA:
Alex Deucherc113ea12015-10-08 16:30:37 -040066 if (ring < adev->sdma.num_instances) {
67 *out_ring = &adev->sdma.instance[ring].ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068 } else {
Alex Deucherc113ea12015-10-08 16:30:37 -040069 DRM_ERROR("only %d SDMA rings are supported\n",
70 adev->sdma.num_instances);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040071 return -EINVAL;
72 }
73 break;
74 case AMDGPU_HW_IP_UVD:
75 *out_ring = &adev->uvd.ring;
76 break;
77 case AMDGPU_HW_IP_VCE:
Alex Deucher034041f2017-01-11 16:11:48 -050078 if (ring < adev->vce.num_rings){
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079 *out_ring = &adev->vce.ring[ring];
80 } else {
Alex Deucher034041f2017-01-11 16:11:48 -050081 DRM_ERROR("only %d VCE rings are supported\n", adev->vce.num_rings);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 return -EINVAL;
83 }
84 break;
85 }
Ding Pixelc5f21c92017-01-18 17:26:38 +080086
87 if (!(*out_ring && (*out_ring)->adev)) {
88 DRM_ERROR("Ring %d is not initialized on IP %d\n",
89 ring, ip_type);
90 return -EINVAL;
91 }
92
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 return 0;
94}
95
Christian König91acbeb2015-12-14 16:42:31 +010096static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
Christian König758ac172016-05-06 22:14:00 +020097 struct drm_amdgpu_cs_chunk_fence *data,
98 uint32_t *offset)
Christian König91acbeb2015-12-14 16:42:31 +010099{
100 struct drm_gem_object *gobj;
Christian Königaa290402016-09-09 11:21:43 +0200101 unsigned long size;
Christian König91acbeb2015-12-14 16:42:31 +0100102
Chris Wilsona8ad0bd2016-05-09 11:04:54 +0100103 gobj = drm_gem_object_lookup(p->filp, data->handle);
Christian König91acbeb2015-12-14 16:42:31 +0100104 if (gobj == NULL)
105 return -EINVAL;
106
Christian König758ac172016-05-06 22:14:00 +0200107 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
Christian König91acbeb2015-12-14 16:42:31 +0100108 p->uf_entry.priority = 0;
109 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
110 p->uf_entry.tv.shared = true;
Christian König2f568db2016-02-23 12:36:59 +0100111 p->uf_entry.user_pages = NULL;
Christian Königaa290402016-09-09 11:21:43 +0200112
113 size = amdgpu_bo_size(p->uf_entry.robj);
114 if (size != PAGE_SIZE || (data->offset + 8) > size)
115 return -EINVAL;
116
Christian König758ac172016-05-06 22:14:00 +0200117 *offset = data->offset;
Christian König91acbeb2015-12-14 16:42:31 +0100118
119 drm_gem_object_unreference_unlocked(gobj);
Christian König758ac172016-05-06 22:14:00 +0200120
121 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
122 amdgpu_bo_unref(&p->uf_entry.robj);
123 return -EINVAL;
124 }
125
Christian König91acbeb2015-12-14 16:42:31 +0100126 return 0;
127}
128
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
130{
Christian König4c0b2422016-02-01 11:20:37 +0100131 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Monk Liuc5637832016-04-19 20:11:32 +0800132 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400133 union drm_amdgpu_cs *cs = data;
134 uint64_t *chunk_array_user;
Dan Carpenter1d263472015-09-23 13:59:28 +0300135 uint64_t *chunk_array;
Christian König50838c82016-02-03 13:44:52 +0100136 unsigned size, num_ibs = 0;
Christian König758ac172016-05-06 22:14:00 +0200137 uint32_t uf_offset = 0;
Dan Carpenter54313502015-09-25 14:36:55 +0300138 int i;
Dan Carpenter1d263472015-09-23 13:59:28 +0300139 int ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140
Dan Carpenter1d263472015-09-23 13:59:28 +0300141 if (cs->in.num_chunks == 0)
142 return 0;
143
144 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
145 if (!chunk_array)
146 return -ENOMEM;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400147
Christian König3cb485f2015-05-11 15:34:59 +0200148 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
149 if (!p->ctx) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300150 ret = -EINVAL;
151 goto free_chunk;
Christian König3cb485f2015-05-11 15:34:59 +0200152 }
Dan Carpenter1d263472015-09-23 13:59:28 +0300153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 /* get chunks */
Arnd Bergmann028423b2015-10-07 09:41:27 +0200155 chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400156 if (copy_from_user(chunk_array, chunk_array_user,
157 sizeof(uint64_t)*cs->in.num_chunks)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300158 ret = -EFAULT;
Christian König2a7d9bd2015-12-18 20:33:52 +0100159 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400160 }
161
162 p->nchunks = cs->in.num_chunks;
monk.liue60b3442015-07-17 18:39:25 +0800163 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 GFP_KERNEL);
Dan Carpenter1d263472015-09-23 13:59:28 +0300165 if (!p->chunks) {
166 ret = -ENOMEM;
Christian König2a7d9bd2015-12-18 20:33:52 +0100167 goto put_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400168 }
169
170 for (i = 0; i < p->nchunks; i++) {
171 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
172 struct drm_amdgpu_cs_chunk user_chunk;
173 uint32_t __user *cdata;
174
Arnd Bergmann028423b2015-10-07 09:41:27 +0200175 chunk_ptr = (void __user *)(unsigned long)chunk_array[i];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400176 if (copy_from_user(&user_chunk, chunk_ptr,
177 sizeof(struct drm_amdgpu_cs_chunk))) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300178 ret = -EFAULT;
179 i--;
180 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181 }
182 p->chunks[i].chunk_id = user_chunk.chunk_id;
183 p->chunks[i].length_dw = user_chunk.length_dw;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400184
185 size = p->chunks[i].length_dw;
Arnd Bergmann028423b2015-10-07 09:41:27 +0200186 cdata = (void __user *)(unsigned long)user_chunk.chunk_data;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400187
188 p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
189 if (p->chunks[i].kdata == NULL) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300190 ret = -ENOMEM;
191 i--;
192 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193 }
194 size *= sizeof(uint32_t);
195 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300196 ret = -EFAULT;
197 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400198 }
199
Christian König9a5e8fb2015-06-23 17:07:03 +0200200 switch (p->chunks[i].chunk_id) {
201 case AMDGPU_CHUNK_ID_IB:
Christian König50838c82016-02-03 13:44:52 +0100202 ++num_ibs;
Christian König9a5e8fb2015-06-23 17:07:03 +0200203 break;
204
205 case AMDGPU_CHUNK_ID_FENCE:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
Christian König91acbeb2015-12-14 16:42:31 +0100207 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
Dan Carpenter1d263472015-09-23 13:59:28 +0300208 ret = -EINVAL;
209 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400210 }
Christian König91acbeb2015-12-14 16:42:31 +0100211
Christian König758ac172016-05-06 22:14:00 +0200212 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
213 &uf_offset);
Christian König91acbeb2015-12-14 16:42:31 +0100214 if (ret)
215 goto free_partial_kdata;
216
Christian König9a5e8fb2015-06-23 17:07:03 +0200217 break;
218
Christian König2b48d322015-06-19 17:31:29 +0200219 case AMDGPU_CHUNK_ID_DEPENDENCIES:
220 break;
221
Christian König9a5e8fb2015-06-23 17:07:03 +0200222 default:
Dan Carpenter1d263472015-09-23 13:59:28 +0300223 ret = -EINVAL;
224 goto free_partial_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400225 }
226 }
227
Monk Liuc5637832016-04-19 20:11:32 +0800228 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
Christian König50838c82016-02-03 13:44:52 +0100229 if (ret)
Christian König4acabfe2016-01-31 11:32:04 +0100230 goto free_all_kdata;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400231
Christian Königb5f5acb2016-06-29 13:26:41 +0200232 if (p->uf_entry.robj)
233 p->job->uf_addr = uf_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400234 kfree(chunk_array);
Dan Carpenter1d263472015-09-23 13:59:28 +0300235 return 0;
236
237free_all_kdata:
238 i = p->nchunks - 1;
239free_partial_kdata:
240 for (; i >= 0; i--)
241 drm_free_large(p->chunks[i].kdata);
242 kfree(p->chunks);
Dave Airlie607523d2017-03-10 12:13:04 +1000243 p->chunks = NULL;
244 p->nchunks = 0;
Christian König2a7d9bd2015-12-18 20:33:52 +0100245put_ctx:
Dan Carpenter1d263472015-09-23 13:59:28 +0300246 amdgpu_ctx_put(p->ctx);
247free_chunk:
248 kfree(chunk_array);
249
250 return ret;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251}
252
Marek Olšák95844d22016-08-17 23:49:27 +0200253/* Convert microseconds to bytes. */
254static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
255{
256 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
257 return 0;
258
259 /* Since accum_us is incremented by a million per second, just
260 * multiply it by the number of MB/s to get the number of bytes.
261 */
262 return us << adev->mm_stats.log2_max_MBps;
263}
264
265static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
266{
267 if (!adev->mm_stats.log2_max_MBps)
268 return 0;
269
270 return bytes >> adev->mm_stats.log2_max_MBps;
271}
272
273/* Returns how many bytes TTM can move right now. If no bytes can be moved,
274 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
275 * which means it can go over the threshold once. If that happens, the driver
276 * will be in debt and no other buffer migrations can be done until that debt
277 * is repaid.
278 *
279 * This approach allows moving a buffer of any size (it's important to allow
280 * that).
281 *
282 * The currency is simply time in microseconds and it increases as the clock
283 * ticks. The accumulated microseconds (us) are converted to bytes and
284 * returned.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400285 */
286static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
287{
Marek Olšák95844d22016-08-17 23:49:27 +0200288 s64 time_us, increment_us;
289 u64 max_bytes;
290 u64 free_vram, total_vram, used_vram;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291
Marek Olšák95844d22016-08-17 23:49:27 +0200292 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
293 * throttling.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400294 *
Marek Olšák95844d22016-08-17 23:49:27 +0200295 * It means that in order to get full max MBps, at least 5 IBs per
296 * second must be submitted and not more than 200ms apart from each
297 * other.
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400298 */
Marek Olšák95844d22016-08-17 23:49:27 +0200299 const s64 us_upper_bound = 200000;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400300
Marek Olšák95844d22016-08-17 23:49:27 +0200301 if (!adev->mm_stats.log2_max_MBps)
302 return 0;
303
304 total_vram = adev->mc.real_vram_size - adev->vram_pin_size;
305 used_vram = atomic64_read(&adev->vram_usage);
306 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
307
308 spin_lock(&adev->mm_stats.lock);
309
310 /* Increase the amount of accumulated us. */
311 time_us = ktime_to_us(ktime_get());
312 increment_us = time_us - adev->mm_stats.last_update_us;
313 adev->mm_stats.last_update_us = time_us;
314 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
315 us_upper_bound);
316
317 /* This prevents the short period of low performance when the VRAM
318 * usage is low and the driver is in debt or doesn't have enough
319 * accumulated us to fill VRAM quickly.
320 *
321 * The situation can occur in these cases:
322 * - a lot of VRAM is freed by userspace
323 * - the presence of a big buffer causes a lot of evictions
324 * (solution: split buffers into smaller ones)
325 *
326 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
327 * accum_us to a positive number.
328 */
329 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
330 s64 min_us;
331
332 /* Be more aggresive on dGPUs. Try to fill a portion of free
333 * VRAM now.
334 */
335 if (!(adev->flags & AMD_IS_APU))
336 min_us = bytes_to_us(adev, free_vram / 4);
337 else
338 min_us = 0; /* Reset accum_us on APUs. */
339
340 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
341 }
342
343 /* This returns 0 if the driver is in debt to disallow (optional)
344 * buffer moves.
345 */
346 max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
347
348 spin_unlock(&adev->mm_stats.lock);
349 return max_bytes;
350}
351
352/* Report how many bytes have really been moved for the last command
353 * submission. This can result in a debt that can stop buffer migrations
354 * temporarily.
355 */
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100356void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes)
Marek Olšák95844d22016-08-17 23:49:27 +0200357{
358 spin_lock(&adev->mm_stats.lock);
359 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
360 spin_unlock(&adev->mm_stats.lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400361}
362
Chunming Zhou14fd8332016-08-04 13:05:46 +0800363static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
364 struct amdgpu_bo *bo)
365{
Christian Königa7d64de2016-09-15 14:58:48 +0200366 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800367 u64 initial_bytes_moved;
368 uint32_t domain;
369 int r;
370
371 if (bo->pin_count)
372 return 0;
373
Marek Olšák95844d22016-08-17 23:49:27 +0200374 /* Don't move this buffer if we have depleted our allowance
375 * to move it. Don't move anything if the threshold is zero.
Chunming Zhou14fd8332016-08-04 13:05:46 +0800376 */
Marek Olšák95844d22016-08-17 23:49:27 +0200377 if (p->bytes_moved < p->bytes_moved_threshold)
Chunming Zhou14fd8332016-08-04 13:05:46 +0800378 domain = bo->prefered_domains;
379 else
380 domain = bo->allowed_domains;
381
382retry:
383 amdgpu_ttm_placement_from_domain(bo, domain);
Christian Königa7d64de2016-09-15 14:58:48 +0200384 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800385 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200386 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Chunming Zhou14fd8332016-08-04 13:05:46 +0800387 initial_bytes_moved;
388
Christian König1abdc3d2016-08-31 17:28:11 +0200389 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
390 domain = bo->allowed_domains;
391 goto retry;
Chunming Zhou14fd8332016-08-04 13:05:46 +0800392 }
393
394 return r;
395}
396
Christian König662bfa62016-09-01 12:13:18 +0200397/* Last resort, try to evict something from the current working set */
398static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
Christian Königf7da30d2016-09-28 12:03:04 +0200399 struct amdgpu_bo *validated)
Christian König662bfa62016-09-01 12:13:18 +0200400{
Christian Königf7da30d2016-09-28 12:03:04 +0200401 uint32_t domain = validated->allowed_domains;
Christian König662bfa62016-09-01 12:13:18 +0200402 int r;
403
404 if (!p->evictable)
405 return false;
406
407 for (;&p->evictable->tv.head != &p->validated;
408 p->evictable = list_prev_entry(p->evictable, tv.head)) {
409
410 struct amdgpu_bo_list_entry *candidate = p->evictable;
411 struct amdgpu_bo *bo = candidate->robj;
Christian Königa7d64de2016-09-15 14:58:48 +0200412 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König662bfa62016-09-01 12:13:18 +0200413 u64 initial_bytes_moved;
414 uint32_t other;
415
416 /* If we reached our current BO we can forget it */
Christian Königf7da30d2016-09-28 12:03:04 +0200417 if (candidate->robj == validated)
Christian König662bfa62016-09-01 12:13:18 +0200418 break;
419
420 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
421
422 /* Check if this BO is in one of the domains we need space for */
423 if (!(other & domain))
424 continue;
425
426 /* Check if we can move this BO somewhere else */
427 other = bo->allowed_domains & ~domain;
428 if (!other)
429 continue;
430
431 /* Good we can try to move this BO somewhere else */
432 amdgpu_ttm_placement_from_domain(bo, other);
Christian Königa7d64de2016-09-15 14:58:48 +0200433 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Christian König662bfa62016-09-01 12:13:18 +0200434 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
Christian Königa7d64de2016-09-15 14:58:48 +0200435 p->bytes_moved += atomic64_read(&adev->num_bytes_moved) -
Christian König662bfa62016-09-01 12:13:18 +0200436 initial_bytes_moved;
437
438 if (unlikely(r))
439 break;
440
441 p->evictable = list_prev_entry(p->evictable, tv.head);
442 list_move(&candidate->tv.head, &p->validated);
443
444 return true;
445 }
446
447 return false;
448}
449
Christian Königf7da30d2016-09-28 12:03:04 +0200450static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
451{
452 struct amdgpu_cs_parser *p = param;
453 int r;
454
455 do {
456 r = amdgpu_cs_bo_validate(p, bo);
457 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
458 if (r)
459 return r;
460
461 if (bo->shadow)
Alex Xie1cd99a82016-11-30 17:19:40 -0500462 r = amdgpu_cs_bo_validate(p, bo->shadow);
Christian Königf7da30d2016-09-28 12:03:04 +0200463
464 return r;
465}
466
Baoyou Xie761c2e82016-09-03 13:57:14 +0800467static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
Christian Königa5b75052015-09-03 16:40:39 +0200468 struct list_head *validated)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400470 struct amdgpu_bo_list_entry *lobj;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400471 int r;
472
Christian Königa5b75052015-09-03 16:40:39 +0200473 list_for_each_entry(lobj, validated, tv.head) {
Christian König36409d122015-12-21 20:31:35 +0100474 struct amdgpu_bo *bo = lobj->robj;
Christian König2f568db2016-02-23 12:36:59 +0100475 bool binding_userptr = false;
Christian Königcc325d12016-02-08 11:08:35 +0100476 struct mm_struct *usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400477
Christian Königcc325d12016-02-08 11:08:35 +0100478 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
479 if (usermm && usermm != current->mm)
480 return -EPERM;
481
Christian König2f568db2016-02-23 12:36:59 +0100482 /* Check if we have user pages and nobody bound the BO already */
483 if (lobj->user_pages && bo->tbo.ttm->state != tt_bound) {
484 size_t size = sizeof(struct page *);
485
486 size *= bo->tbo.ttm->num_pages;
487 memcpy(bo->tbo.ttm->pages, lobj->user_pages, size);
488 binding_userptr = true;
489 }
490
Christian König662bfa62016-09-01 12:13:18 +0200491 if (p->evictable == lobj)
492 p->evictable = NULL;
493
Christian Königf7da30d2016-09-28 12:03:04 +0200494 r = amdgpu_cs_validate(p, bo);
Chunming Zhou14fd8332016-08-04 13:05:46 +0800495 if (r)
Christian König36409d122015-12-21 20:31:35 +0100496 return r;
Christian König662bfa62016-09-01 12:13:18 +0200497
Christian König2f568db2016-02-23 12:36:59 +0100498 if (binding_userptr) {
499 drm_free_large(lobj->user_pages);
500 lobj->user_pages = NULL;
501 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502 }
503 return 0;
504}
505
Christian König2a7d9bd2015-12-18 20:33:52 +0100506static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
507 union drm_amdgpu_cs *cs)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400508{
509 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2f568db2016-02-23 12:36:59 +0100510 struct amdgpu_bo_list_entry *e;
Christian Königa5b75052015-09-03 16:40:39 +0200511 struct list_head duplicates;
monk.liu840d5142015-04-27 15:19:20 +0800512 bool need_mmap_lock = false;
Christian König2f568db2016-02-23 12:36:59 +0100513 unsigned i, tries = 10;
Christian König636ce252015-12-18 21:26:47 +0100514 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400515
Christian König2a7d9bd2015-12-18 20:33:52 +0100516 INIT_LIST_HEAD(&p->validated);
517
518 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
monk.liu840d5142015-04-27 15:19:20 +0800519 if (p->bo_list) {
Christian König211dff52016-02-22 15:40:59 +0100520 need_mmap_lock = p->bo_list->first_userptr !=
521 p->bo_list->num_entries;
Christian König636ce252015-12-18 21:26:47 +0100522 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
monk.liu840d5142015-04-27 15:19:20 +0800523 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400524
Christian König3c0eea62015-12-11 14:39:05 +0100525 INIT_LIST_HEAD(&duplicates);
Christian König56467eb2015-12-11 15:16:32 +0100526 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400527
Christian König758ac172016-05-06 22:14:00 +0200528 if (p->uf_entry.robj)
Christian König91acbeb2015-12-14 16:42:31 +0100529 list_add(&p->uf_entry.tv.head, &p->validated);
530
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400531 if (need_mmap_lock)
532 down_read(&current->mm->mmap_sem);
533
Christian König2f568db2016-02-23 12:36:59 +0100534 while (1) {
535 struct list_head need_pages;
536 unsigned i;
537
538 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
539 &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200540 if (unlikely(r != 0)) {
jimqu57d7f9b2016-10-20 14:58:04 +0800541 if (r != -ERESTARTSYS)
542 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100543 goto error_free_pages;
Marek Olšákf1037952016-07-30 00:48:39 +0200544 }
Christian König2f568db2016-02-23 12:36:59 +0100545
546 /* Without a BO list we don't have userptr BOs */
547 if (!p->bo_list)
548 break;
549
550 INIT_LIST_HEAD(&need_pages);
551 for (i = p->bo_list->first_userptr;
552 i < p->bo_list->num_entries; ++i) {
553
554 e = &p->bo_list->array[i];
555
556 if (amdgpu_ttm_tt_userptr_invalidated(e->robj->tbo.ttm,
557 &e->user_invalidated) && e->user_pages) {
558
559 /* We acquired a page array, but somebody
560 * invalidated it. Free it an try again
561 */
562 release_pages(e->user_pages,
563 e->robj->tbo.ttm->num_pages,
564 false);
565 drm_free_large(e->user_pages);
566 e->user_pages = NULL;
567 }
568
569 if (e->robj->tbo.ttm->state != tt_bound &&
570 !e->user_pages) {
571 list_del(&e->tv.head);
572 list_add(&e->tv.head, &need_pages);
573
574 amdgpu_bo_unreserve(e->robj);
575 }
576 }
577
578 if (list_empty(&need_pages))
579 break;
580
581 /* Unreserve everything again. */
582 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
583
Marek Olšákf1037952016-07-30 00:48:39 +0200584 /* We tried too many times, just abort */
Christian König2f568db2016-02-23 12:36:59 +0100585 if (!--tries) {
586 r = -EDEADLK;
Marek Olšákf1037952016-07-30 00:48:39 +0200587 DRM_ERROR("deadlock in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100588 goto error_free_pages;
589 }
590
591 /* Fill the page arrays for all useptrs. */
592 list_for_each_entry(e, &need_pages, tv.head) {
593 struct ttm_tt *ttm = e->robj->tbo.ttm;
594
595 e->user_pages = drm_calloc_large(ttm->num_pages,
596 sizeof(struct page*));
597 if (!e->user_pages) {
598 r = -ENOMEM;
Marek Olšákf1037952016-07-30 00:48:39 +0200599 DRM_ERROR("calloc failure in %s\n", __func__);
Christian König2f568db2016-02-23 12:36:59 +0100600 goto error_free_pages;
601 }
602
603 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
604 if (r) {
Marek Olšákf1037952016-07-30 00:48:39 +0200605 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
Christian König2f568db2016-02-23 12:36:59 +0100606 drm_free_large(e->user_pages);
607 e->user_pages = NULL;
608 goto error_free_pages;
609 }
610 }
611
612 /* And try again. */
613 list_splice(&need_pages, &p->validated);
614 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615
Christian Königf69f90a12015-12-21 19:47:42 +0100616 p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev);
617 p->bytes_moved = 0;
Christian König662bfa62016-09-01 12:13:18 +0200618 p->evictable = list_last_entry(&p->validated,
619 struct amdgpu_bo_list_entry,
620 tv.head);
Christian Königf69f90a12015-12-21 19:47:42 +0100621
Christian Königf7da30d2016-09-28 12:03:04 +0200622 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
623 amdgpu_cs_validate, p);
624 if (r) {
625 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
626 goto error_validate;
627 }
628
Christian Königf69f90a12015-12-21 19:47:42 +0100629 r = amdgpu_cs_list_validate(p, &duplicates);
Marek Olšákf1037952016-07-30 00:48:39 +0200630 if (r) {
631 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
Christian Königa5b75052015-09-03 16:40:39 +0200632 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200633 }
Christian Königa5b75052015-09-03 16:40:39 +0200634
Christian Königf69f90a12015-12-21 19:47:42 +0100635 r = amdgpu_cs_list_validate(p, &p->validated);
Marek Olšákf1037952016-07-30 00:48:39 +0200636 if (r) {
637 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
Christian Königa8480302016-01-05 16:03:39 +0100638 goto error_validate;
Marek Olšákf1037952016-07-30 00:48:39 +0200639 }
Christian Königa8480302016-01-05 16:03:39 +0100640
Marek Olšák95844d22016-08-17 23:49:27 +0200641 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved);
642
Christian König5a712a82016-06-21 16:28:15 +0200643 fpriv->vm.last_eviction_counter =
644 atomic64_read(&p->adev->num_evictions);
645
Christian Königa8480302016-01-05 16:03:39 +0100646 if (p->bo_list) {
Christian Königd88bf582016-05-06 17:50:03 +0200647 struct amdgpu_bo *gds = p->bo_list->gds_obj;
648 struct amdgpu_bo *gws = p->bo_list->gws_obj;
649 struct amdgpu_bo *oa = p->bo_list->oa_obj;
Christian Königa8480302016-01-05 16:03:39 +0100650 struct amdgpu_vm *vm = &fpriv->vm;
651 unsigned i;
652
653 for (i = 0; i < p->bo_list->num_entries; i++) {
654 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
655
656 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
657 }
Christian Königd88bf582016-05-06 17:50:03 +0200658
659 if (gds) {
660 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
661 p->job->gds_size = amdgpu_bo_size(gds);
662 }
663 if (gws) {
664 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
665 p->job->gws_size = amdgpu_bo_size(gws);
666 }
667 if (oa) {
668 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
669 p->job->oa_size = amdgpu_bo_size(oa);
670 }
Christian Königa8480302016-01-05 16:03:39 +0100671 }
Christian Königa5b75052015-09-03 16:40:39 +0200672
Christian Königc855e252016-09-05 17:00:57 +0200673 if (!r && p->uf_entry.robj) {
674 struct amdgpu_bo *uf = p->uf_entry.robj;
675
Christian Königbb990bb2016-09-09 16:32:33 +0200676 r = amdgpu_ttm_bind(&uf->tbo, &uf->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200677 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
678 }
Christian Königb5f5acb2016-06-29 13:26:41 +0200679
Christian Königa5b75052015-09-03 16:40:39 +0200680error_validate:
Christian Königeceb8a12016-01-11 15:35:21 +0100681 if (r) {
682 amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm);
Christian Königa5b75052015-09-03 16:40:39 +0200683 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
Christian Königeceb8a12016-01-11 15:35:21 +0100684 }
Christian Königa5b75052015-09-03 16:40:39 +0200685
Christian König2f568db2016-02-23 12:36:59 +0100686error_free_pages:
687
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400688 if (need_mmap_lock)
689 up_read(&current->mm->mmap_sem);
690
Christian König2f568db2016-02-23 12:36:59 +0100691 if (p->bo_list) {
692 for (i = p->bo_list->first_userptr;
693 i < p->bo_list->num_entries; ++i) {
694 e = &p->bo_list->array[i];
695
696 if (!e->user_pages)
697 continue;
698
699 release_pages(e->user_pages,
700 e->robj->tbo.ttm->num_pages,
701 false);
702 drm_free_large(e->user_pages);
703 }
704 }
705
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400706 return r;
707}
708
709static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
710{
711 struct amdgpu_bo_list_entry *e;
712 int r;
713
714 list_for_each_entry(e, &p->validated, tv.head) {
715 struct reservation_object *resv = e->robj->tbo.resv;
Christian Könige86f9ce2016-02-08 12:13:05 +0100716 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400717
718 if (r)
719 return r;
720 }
721 return 0;
722}
723
Christian König984810f2015-11-14 21:05:35 +0100724/**
725 * cs_parser_fini() - clean parser states
726 * @parser: parser structure holding parsing context.
727 * @error: error number
728 *
729 * If error is set than unvalidate buffer, otherwise just free memory
730 * used by parsing context.
731 **/
732static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
Chunming Zhou049fc522015-07-21 14:36:51 +0800733{
Christian Königeceb8a12016-01-11 15:35:21 +0100734 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
Christian König984810f2015-11-14 21:05:35 +0100735 unsigned i;
736
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 if (!error) {
Nicolai Hähnle28b8d662016-01-27 11:04:19 -0500738 amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm);
739
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740 ttm_eu_fence_buffer_objects(&parser->ticket,
Christian König984810f2015-11-14 21:05:35 +0100741 &parser->validated,
742 parser->fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 } else if (backoff) {
744 ttm_eu_backoff_reservation(&parser->ticket,
745 &parser->validated);
746 }
Chris Wilsonf54d1862016-10-25 13:00:45 +0100747 dma_fence_put(parser->fence);
Christian König7e52a812015-11-04 15:44:39 +0100748
Christian König3cb485f2015-05-11 15:34:59 +0200749 if (parser->ctx)
750 amdgpu_ctx_put(parser->ctx);
Chunming Zhoua3348bb2015-08-18 16:25:46 +0800751 if (parser->bo_list)
752 amdgpu_bo_list_put(parser->bo_list);
753
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400754 for (i = 0; i < parser->nchunks; i++)
755 drm_free_large(parser->chunks[i].kdata);
756 kfree(parser->chunks);
Christian König50838c82016-02-03 13:44:52 +0100757 if (parser->job)
758 amdgpu_job_free(parser->job);
Christian König91acbeb2015-12-14 16:42:31 +0100759 amdgpu_bo_unref(&parser->uf_entry.robj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400760}
761
Junwei Zhangb85891b2017-01-16 13:59:01 +0800762static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400763{
764 struct amdgpu_device *adev = p->adev;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800765 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
766 struct amdgpu_vm *vm = &fpriv->vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 struct amdgpu_bo_va *bo_va;
768 struct amdgpu_bo *bo;
769 int i, r;
770
771 r = amdgpu_vm_update_page_directory(adev, vm);
772 if (r)
773 return r;
774
Christian Könige86f9ce2016-02-08 12:13:05 +0100775 r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence);
Bas Nieuwenhuizen05906de2015-08-14 20:08:40 +0200776 if (r)
777 return r;
778
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400779 r = amdgpu_vm_clear_freed(adev, vm);
780 if (r)
781 return r;
782
Junwei Zhangb85891b2017-01-16 13:59:01 +0800783 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
784 if (r)
785 return r;
786
787 r = amdgpu_sync_fence(adev, &p->job->sync,
788 fpriv->prt_va->last_pt_update);
789 if (r)
790 return r;
791
Monk Liu24936642017-01-09 15:54:32 +0800792 if (amdgpu_sriov_vf(adev)) {
793 struct dma_fence *f;
794 bo_va = vm->csa_bo_va;
795 BUG_ON(!bo_va);
796 r = amdgpu_vm_bo_update(adev, bo_va, false);
797 if (r)
798 return r;
799
800 f = bo_va->last_pt_update;
801 r = amdgpu_sync_fence(adev, &p->job->sync, f);
802 if (r)
803 return r;
804 }
805
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400806 if (p->bo_list) {
807 for (i = 0; i < p->bo_list->num_entries; i++) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100808 struct dma_fence *f;
Christian König91e1a522015-07-06 22:06:40 +0200809
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 /* ignore duplicates */
811 bo = p->bo_list->array[i].robj;
812 if (!bo)
813 continue;
814
815 bo_va = p->bo_list->array[i].bo_va;
816 if (bo_va == NULL)
817 continue;
818
Christian König99e124f2016-08-16 14:43:17 +0200819 r = amdgpu_vm_bo_update(adev, bo_va, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400820 if (r)
821 return r;
822
Chunming Zhoubb1e38a42015-08-03 18:19:38 +0800823 f = bo_va->last_pt_update;
Christian Könige86f9ce2016-02-08 12:13:05 +0100824 r = amdgpu_sync_fence(adev, &p->job->sync, f);
Christian König91e1a522015-07-06 22:06:40 +0200825 if (r)
826 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827 }
Christian Königb495bd32015-09-10 14:00:35 +0200828
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 }
830
Christian Könige86f9ce2016-02-08 12:13:05 +0100831 r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync);
Christian Königb495bd32015-09-10 14:00:35 +0200832
833 if (amdgpu_vm_debug && p->bo_list) {
834 /* Invalidate all BOs to test for userspace bugs */
835 for (i = 0; i < p->bo_list->num_entries; i++) {
836 /* ignore duplicates */
837 bo = p->bo_list->array[i].robj;
838 if (!bo)
839 continue;
840
841 amdgpu_vm_bo_invalidate(adev, bo);
842 }
843 }
844
845 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846}
847
848static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
Christian Königb07c60c2016-01-31 12:29:04 +0100849 struct amdgpu_cs_parser *p)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400850{
Christian Königb07c60c2016-01-31 12:29:04 +0100851 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400852 struct amdgpu_vm *vm = &fpriv->vm;
Christian Königb07c60c2016-01-31 12:29:04 +0100853 struct amdgpu_ring *ring = p->job->ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400854 int i, r;
855
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856 /* Only for UVD/VCE VM emulation */
Christian Königb07c60c2016-01-31 12:29:04 +0100857 if (ring->funcs->parse_cs) {
858 for (i = 0; i < p->job->num_ibs; i++) {
859 r = amdgpu_ring_parse_cs(ring, p, i);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400860 if (r)
861 return r;
862 }
Christian König45088ef2016-10-05 16:49:19 +0200863 }
864
865 if (p->job->vm) {
Christian König9a795882016-06-22 14:25:55 +0200866 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->page_directory);
867
Junwei Zhangb85891b2017-01-16 13:59:01 +0800868 r = amdgpu_bo_vm_update_pte(p);
Christian König9a795882016-06-22 14:25:55 +0200869 if (r)
870 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400871 }
872
Christian König9a795882016-06-22 14:25:55 +0200873 return amdgpu_cs_sync_rings(p);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400874}
875
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
877 struct amdgpu_cs_parser *parser)
878{
879 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
880 struct amdgpu_vm *vm = &fpriv->vm;
881 int i, j;
882 int r;
883
Christian König50838c82016-02-03 13:44:52 +0100884 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400885 struct amdgpu_cs_chunk *chunk;
886 struct amdgpu_ib *ib;
887 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400888 struct amdgpu_ring *ring;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400889
890 chunk = &parser->chunks[i];
Christian König50838c82016-02-03 13:44:52 +0100891 ib = &parser->job->ibs[j];
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400892 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
893
894 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
895 continue;
896
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400897 r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
898 chunk_ib->ip_instance, chunk_ib->ring,
899 &ring);
Marek Olšák3ccec532015-06-02 17:44:49 +0200900 if (r)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400901 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400902
Monk Liu753ad492016-08-26 13:28:28 +0800903 if (ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
904 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
905 if (!parser->ctx->preamble_presented) {
906 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
907 parser->ctx->preamble_presented = true;
908 }
909 }
910
Christian Königb07c60c2016-01-31 12:29:04 +0100911 if (parser->job->ring && parser->job->ring != ring)
912 return -EINVAL;
913
914 parser->job->ring = ring;
915
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400916 if (ring->funcs->parse_cs) {
Christian König4802ce12015-06-10 17:20:11 +0200917 struct amdgpu_bo_va_mapping *m;
Marek Olšák3ccec532015-06-02 17:44:49 +0200918 struct amdgpu_bo *aobj = NULL;
Christian König4802ce12015-06-10 17:20:11 +0200919 uint64_t offset;
920 uint8_t *kptr;
Marek Olšák3ccec532015-06-02 17:44:49 +0200921
Christian König4802ce12015-06-10 17:20:11 +0200922 m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
923 &aobj);
Marek Olšák3ccec532015-06-02 17:44:49 +0200924 if (!aobj) {
925 DRM_ERROR("IB va_start is invalid\n");
926 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927 }
928
Christian König4802ce12015-06-10 17:20:11 +0200929 if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
930 (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
931 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
932 return -EINVAL;
933 }
934
Marek Olšák3ccec532015-06-02 17:44:49 +0200935 /* the IB should be reserved at this point */
Christian König4802ce12015-06-10 17:20:11 +0200936 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400938 return r;
939 }
940
Christian König4802ce12015-06-10 17:20:11 +0200941 offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
942 kptr += chunk_ib->va_start - offset;
943
Christian König45088ef2016-10-05 16:49:19 +0200944 r = amdgpu_ib_get(adev, vm, chunk_ib->ib_bytes, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400945 if (r) {
946 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400947 return r;
948 }
949
950 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
951 amdgpu_bo_kunmap(aobj);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400952 } else {
Christian Königb07c60c2016-01-31 12:29:04 +0100953 r = amdgpu_ib_get(adev, vm, 0, ib);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400954 if (r) {
955 DRM_ERROR("Failed to get ib !\n");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400956 return r;
957 }
958
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400959 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400960
Christian König45088ef2016-10-05 16:49:19 +0200961 ib->gpu_addr = chunk_ib->va_start;
Marek Olšák3ccec532015-06-02 17:44:49 +0200962 ib->length_dw = chunk_ib->ib_bytes / 4;
Jammy Zhoude807f82015-05-11 23:41:41 +0800963 ib->flags = chunk_ib->flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400964 j++;
965 }
966
Christian König758ac172016-05-06 22:14:00 +0200967 /* UVD & VCE fw doesn't support user fences */
Christian Königb5f5acb2016-06-29 13:26:41 +0200968 if (parser->job->uf_addr && (
Christian König21cd9422016-10-05 15:36:39 +0200969 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
970 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
Christian König758ac172016-05-06 22:14:00 +0200971 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400972
973 return 0;
974}
975
Christian König2b48d322015-06-19 17:31:29 +0200976static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
977 struct amdgpu_cs_parser *p)
978{
Christian König76a1ea62015-07-06 19:42:10 +0200979 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
Christian König2b48d322015-06-19 17:31:29 +0200980 int i, j, r;
981
Christian König2b48d322015-06-19 17:31:29 +0200982 for (i = 0; i < p->nchunks; ++i) {
983 struct drm_amdgpu_cs_chunk_dep *deps;
984 struct amdgpu_cs_chunk *chunk;
985 unsigned num_deps;
986
987 chunk = &p->chunks[i];
988
989 if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
990 continue;
991
992 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
993 num_deps = chunk->length_dw * 4 /
994 sizeof(struct drm_amdgpu_cs_chunk_dep);
995
996 for (j = 0; j < num_deps; ++j) {
Christian König2b48d322015-06-19 17:31:29 +0200997 struct amdgpu_ring *ring;
Christian König76a1ea62015-07-06 19:42:10 +0200998 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100999 struct dma_fence *fence;
Christian König2b48d322015-06-19 17:31:29 +02001000
1001 r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
1002 deps[j].ip_instance,
1003 deps[j].ring, &ring);
1004 if (r)
1005 return r;
1006
Christian König76a1ea62015-07-06 19:42:10 +02001007 ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
1008 if (ctx == NULL)
1009 return -EINVAL;
1010
Christian König21c16bf2015-07-07 17:24:49 +02001011 fence = amdgpu_ctx_get_fence(ctx, ring,
1012 deps[j].handle);
1013 if (IS_ERR(fence)) {
1014 r = PTR_ERR(fence);
Christian König76a1ea62015-07-06 19:42:10 +02001015 amdgpu_ctx_put(ctx);
Christian König2b48d322015-06-19 17:31:29 +02001016 return r;
Christian König21c16bf2015-07-07 17:24:49 +02001017
1018 } else if (fence) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001019 r = amdgpu_sync_fence(adev, &p->job->sync,
1020 fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001021 dma_fence_put(fence);
Christian König21c16bf2015-07-07 17:24:49 +02001022 amdgpu_ctx_put(ctx);
1023 if (r)
1024 return r;
Christian König76a1ea62015-07-06 19:42:10 +02001025 }
Christian König2b48d322015-06-19 17:31:29 +02001026 }
1027 }
1028
1029 return 0;
1030}
1031
Christian Königcd75dc62016-01-31 11:30:55 +01001032static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1033 union drm_amdgpu_cs *cs)
1034{
Christian Königb07c60c2016-01-31 12:29:04 +01001035 struct amdgpu_ring *ring = p->job->ring;
Christian König92f25092016-05-06 15:57:42 +02001036 struct amd_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
Christian Königcd75dc62016-01-31 11:30:55 +01001037 struct amdgpu_job *job;
Monk Liue6869412016-03-07 12:49:55 +08001038 int r;
Christian Königcd75dc62016-01-31 11:30:55 +01001039
Christian König50838c82016-02-03 13:44:52 +01001040 job = p->job;
1041 p->job = NULL;
Christian Königcd75dc62016-01-31 11:30:55 +01001042
Christian König595a9cd2016-06-30 10:52:03 +02001043 r = amd_sched_job_init(&job->base, &ring->sched, entity, p->filp);
Monk Liue6869412016-03-07 12:49:55 +08001044 if (r) {
Christian Königd71518b2016-02-01 12:20:25 +01001045 amdgpu_job_free(job);
Monk Liue6869412016-03-07 12:49:55 +08001046 return r;
Christian Königcd75dc62016-01-31 11:30:55 +01001047 }
1048
Monk Liue6869412016-03-07 12:49:55 +08001049 job->owner = p->filp;
Monk Liu3aecd242016-08-25 15:40:48 +08001050 job->fence_ctx = entity->fence_context;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001051 p->fence = dma_fence_get(&job->base.s_fence->finished);
Christian König595a9cd2016-06-30 10:52:03 +02001052 cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, p->fence);
Christian König758ac172016-05-06 22:14:00 +02001053 job->uf_sequence = cs->out.handle;
Christian Königa5fb4ec2016-06-29 15:10:31 +02001054 amdgpu_job_free_resources(job);
Christian Königcd75dc62016-01-31 11:30:55 +01001055
1056 trace_amdgpu_cs_ioctl(job);
1057 amd_sched_entity_push_job(&job->base);
1058
1059 return 0;
1060}
1061
Chunming Zhou049fc522015-07-21 14:36:51 +08001062int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1063{
1064 struct amdgpu_device *adev = dev->dev_private;
1065 union drm_amdgpu_cs *cs = data;
Christian König7e52a812015-11-04 15:44:39 +01001066 struct amdgpu_cs_parser parser = {};
Christian König26a69802015-08-18 21:09:33 +02001067 bool reserved_buffers = false;
1068 int i, r;
Chunming Zhou049fc522015-07-21 14:36:51 +08001069
Christian König0c418f12015-09-01 15:13:53 +02001070 if (!adev->accel_working)
Chunming Zhou049fc522015-07-21 14:36:51 +08001071 return -EBUSY;
Chunming Zhou049fc522015-07-21 14:36:51 +08001072
Christian König7e52a812015-11-04 15:44:39 +01001073 parser.adev = adev;
1074 parser.filp = filp;
1075
1076 r = amdgpu_cs_parser_init(&parser, data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001077 if (r) {
Chunming Zhou049fc522015-07-21 14:36:51 +08001078 DRM_ERROR("Failed to initialize parser !\n");
Huang Ruia414cd72016-10-30 23:05:47 +08001079 goto out;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001080 }
Huang Ruia414cd72016-10-30 23:05:47 +08001081
Christian König2a7d9bd2015-12-18 20:33:52 +01001082 r = amdgpu_cs_parser_bos(&parser, data);
Huang Ruia414cd72016-10-30 23:05:47 +08001083 if (r) {
1084 if (r == -ENOMEM)
1085 DRM_ERROR("Not enough memory for command submission!\n");
1086 else if (r != -ERESTARTSYS)
1087 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1088 goto out;
Christian König26a69802015-08-18 21:09:33 +02001089 }
1090
Huang Ruia414cd72016-10-30 23:05:47 +08001091 reserved_buffers = true;
1092 r = amdgpu_cs_ib_fill(adev, &parser);
Christian König26a69802015-08-18 21:09:33 +02001093 if (r)
1094 goto out;
1095
Huang Ruia414cd72016-10-30 23:05:47 +08001096 r = amdgpu_cs_dependencies(adev, &parser);
1097 if (r) {
1098 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1099 goto out;
1100 }
1101
Christian König50838c82016-02-03 13:44:52 +01001102 for (i = 0; i < parser.job->num_ibs; i++)
Christian König7e52a812015-11-04 15:44:39 +01001103 trace_amdgpu_cs(&parser, i);
Christian König26a69802015-08-18 21:09:33 +02001104
Christian König7e52a812015-11-04 15:44:39 +01001105 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
Chunming Zhou4fe63112015-08-18 16:12:15 +08001106 if (r)
1107 goto out;
1108
Christian König4acabfe2016-01-31 11:32:04 +01001109 r = amdgpu_cs_submit(&parser, cs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001111out:
Christian König7e52a812015-11-04 15:44:39 +01001112 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001113 return r;
1114}
1115
1116/**
1117 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1118 *
1119 * @dev: drm device
1120 * @data: data from userspace
1121 * @filp: file private
1122 *
1123 * Wait for the command submission identified by handle to finish.
1124 */
1125int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1126 struct drm_file *filp)
1127{
1128 union drm_amdgpu_wait_cs *wait = data;
1129 struct amdgpu_device *adev = dev->dev_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001130 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
Christian König03507c42015-06-19 17:00:19 +02001131 struct amdgpu_ring *ring = NULL;
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001132 struct amdgpu_ctx *ctx;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001133 struct dma_fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001134 long r;
1135
Christian König21c16bf2015-07-07 17:24:49 +02001136 r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
1137 wait->in.ring, &ring);
1138 if (r)
1139 return r;
1140
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001141 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1142 if (ctx == NULL)
1143 return -EINVAL;
Chunming Zhou4b559c92015-07-21 15:53:04 +08001144
1145 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1146 if (IS_ERR(fence))
1147 r = PTR_ERR(fence);
1148 else if (fence) {
Chris Wilsonf54d1862016-10-25 13:00:45 +01001149 r = dma_fence_wait_timeout(fence, true, timeout);
1150 dma_fence_put(fence);
Chunming Zhou4b559c92015-07-21 15:53:04 +08001151 } else
Christian König21c16bf2015-07-07 17:24:49 +02001152 r = 1;
1153
Jammy Zhou66b3cf22015-05-08 17:29:40 +08001154 amdgpu_ctx_put(ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001155 if (r < 0)
1156 return r;
1157
1158 memset(wait, 0, sizeof(*wait));
1159 wait->out.status = (r == 0);
1160
1161 return 0;
1162}
1163
1164/**
Junwei Zhangeef18a82016-11-04 16:16:10 -04001165 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1166 *
1167 * @adev: amdgpu device
1168 * @filp: file private
1169 * @user: drm_amdgpu_fence copied from user space
1170 */
1171static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1172 struct drm_file *filp,
1173 struct drm_amdgpu_fence *user)
1174{
1175 struct amdgpu_ring *ring;
1176 struct amdgpu_ctx *ctx;
1177 struct dma_fence *fence;
1178 int r;
1179
1180 r = amdgpu_cs_get_ring(adev, user->ip_type, user->ip_instance,
1181 user->ring, &ring);
1182 if (r)
1183 return ERR_PTR(r);
1184
1185 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1186 if (ctx == NULL)
1187 return ERR_PTR(-EINVAL);
1188
1189 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1190 amdgpu_ctx_put(ctx);
1191
1192 return fence;
1193}
1194
1195/**
1196 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1197 *
1198 * @adev: amdgpu device
1199 * @filp: file private
1200 * @wait: wait parameters
1201 * @fences: array of drm_amdgpu_fence
1202 */
1203static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1204 struct drm_file *filp,
1205 union drm_amdgpu_wait_fences *wait,
1206 struct drm_amdgpu_fence *fences)
1207{
1208 uint32_t fence_count = wait->in.fence_count;
1209 unsigned int i;
1210 long r = 1;
1211
1212 for (i = 0; i < fence_count; i++) {
1213 struct dma_fence *fence;
1214 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1215
1216 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1217 if (IS_ERR(fence))
1218 return PTR_ERR(fence);
1219 else if (!fence)
1220 continue;
1221
1222 r = dma_fence_wait_timeout(fence, true, timeout);
1223 if (r < 0)
1224 return r;
1225
1226 if (r == 0)
1227 break;
1228 }
1229
1230 memset(wait, 0, sizeof(*wait));
1231 wait->out.status = (r > 0);
1232
1233 return 0;
1234}
1235
1236/**
1237 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1238 *
1239 * @adev: amdgpu device
1240 * @filp: file private
1241 * @wait: wait parameters
1242 * @fences: array of drm_amdgpu_fence
1243 */
1244static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1245 struct drm_file *filp,
1246 union drm_amdgpu_wait_fences *wait,
1247 struct drm_amdgpu_fence *fences)
1248{
1249 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1250 uint32_t fence_count = wait->in.fence_count;
1251 uint32_t first = ~0;
1252 struct dma_fence **array;
1253 unsigned int i;
1254 long r;
1255
1256 /* Prepare the fence array */
1257 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1258
1259 if (array == NULL)
1260 return -ENOMEM;
1261
1262 for (i = 0; i < fence_count; i++) {
1263 struct dma_fence *fence;
1264
1265 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1266 if (IS_ERR(fence)) {
1267 r = PTR_ERR(fence);
1268 goto err_free_fence_array;
1269 } else if (fence) {
1270 array[i] = fence;
1271 } else { /* NULL, the fence has been already signaled */
1272 r = 1;
1273 goto out;
1274 }
1275 }
1276
1277 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1278 &first);
1279 if (r < 0)
1280 goto err_free_fence_array;
1281
1282out:
1283 memset(wait, 0, sizeof(*wait));
1284 wait->out.status = (r > 0);
1285 wait->out.first_signaled = first;
1286 /* set return value 0 to indicate success */
1287 r = 0;
1288
1289err_free_fence_array:
1290 for (i = 0; i < fence_count; i++)
1291 dma_fence_put(array[i]);
1292 kfree(array);
1293
1294 return r;
1295}
1296
1297/**
1298 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1299 *
1300 * @dev: drm device
1301 * @data: data from userspace
1302 * @filp: file private
1303 */
1304int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1305 struct drm_file *filp)
1306{
1307 struct amdgpu_device *adev = dev->dev_private;
1308 union drm_amdgpu_wait_fences *wait = data;
1309 uint32_t fence_count = wait->in.fence_count;
1310 struct drm_amdgpu_fence *fences_user;
1311 struct drm_amdgpu_fence *fences;
1312 int r;
1313
1314 /* Get the fences from userspace */
1315 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1316 GFP_KERNEL);
1317 if (fences == NULL)
1318 return -ENOMEM;
1319
1320 fences_user = (void __user *)(unsigned long)(wait->in.fences);
1321 if (copy_from_user(fences, fences_user,
1322 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1323 r = -EFAULT;
1324 goto err_free_fences;
1325 }
1326
1327 if (wait->in.wait_all)
1328 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1329 else
1330 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1331
1332err_free_fences:
1333 kfree(fences);
1334
1335 return r;
1336}
1337
1338/**
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001339 * amdgpu_cs_find_bo_va - find bo_va for VM address
1340 *
1341 * @parser: command submission parser context
1342 * @addr: VM address
1343 * @bo: resulting BO of the mapping found
1344 *
1345 * Search the buffer objects in the command submission context for a certain
1346 * virtual memory address. Returns allocation structure when found, NULL
1347 * otherwise.
1348 */
1349struct amdgpu_bo_va_mapping *
1350amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1351 uint64_t addr, struct amdgpu_bo **bo)
1352{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001353 struct amdgpu_bo_va_mapping *mapping;
Christian König15486fd22015-12-22 16:06:12 +01001354 unsigned i;
1355
1356 if (!parser->bo_list)
1357 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001358
1359 addr /= AMDGPU_GPU_PAGE_SIZE;
1360
Christian König15486fd22015-12-22 16:06:12 +01001361 for (i = 0; i < parser->bo_list->num_entries; i++) {
1362 struct amdgpu_bo_list_entry *lobj;
1363
1364 lobj = &parser->bo_list->array[i];
1365 if (!lobj->bo_va)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001366 continue;
1367
Christian König15486fd22015-12-22 16:06:12 +01001368 list_for_each_entry(mapping, &lobj->bo_va->valids, list) {
Christian König7fc11952015-07-30 11:53:42 +02001369 if (mapping->it.start > addr ||
1370 addr > mapping->it.last)
1371 continue;
1372
Christian König15486fd22015-12-22 16:06:12 +01001373 *bo = lobj->bo_va->bo;
Christian König7fc11952015-07-30 11:53:42 +02001374 return mapping;
1375 }
1376
Christian König15486fd22015-12-22 16:06:12 +01001377 list_for_each_entry(mapping, &lobj->bo_va->invalids, list) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001378 if (mapping->it.start > addr ||
1379 addr > mapping->it.last)
1380 continue;
1381
Christian König15486fd22015-12-22 16:06:12 +01001382 *bo = lobj->bo_va->bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001383 return mapping;
1384 }
1385 }
1386
1387 return NULL;
1388}
Christian Königc855e252016-09-05 17:00:57 +02001389
1390/**
1391 * amdgpu_cs_sysvm_access_required - make BOs accessible by the system VM
1392 *
1393 * @parser: command submission parser context
1394 *
1395 * Helper for UVD/VCE VM emulation, make sure BOs are accessible by the system VM.
1396 */
1397int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser)
1398{
1399 unsigned i;
1400 int r;
1401
1402 if (!parser->bo_list)
1403 return 0;
1404
1405 for (i = 0; i < parser->bo_list->num_entries; i++) {
1406 struct amdgpu_bo *bo = parser->bo_list->array[i].robj;
1407
Christian Königbb990bb2016-09-09 16:32:33 +02001408 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +02001409 if (unlikely(r))
1410 return r;
Christian König03f48dd2016-08-15 17:00:22 +02001411
1412 if (bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
1413 continue;
1414
1415 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1416 amdgpu_ttm_placement_from_domain(bo, bo->allowed_domains);
1417 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
1418 if (unlikely(r))
1419 return r;
Christian Königc855e252016-09-05 17:00:57 +02001420 }
1421
1422 return 0;
1423}