blob: 28596e72df2b9076d6d766e4d56ad29954784edf [file] [log] [blame]
Mark Yao2048e322014-08-22 18:36:26 +08001/*
2 * Copyright (C) Fuzhou Rockchip Electronics Co.Ltd
3 * Author:Mark Yao <mark.yao@rock-chips.com>
4 *
5 * This software is licensed under the terms of the GNU General Public
6 * License version 2, as published by the Free Software Foundation, and
7 * may be copied, distributed, and modified under those terms.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
14
15#include <drm/drm.h>
16#include <drm/drmP.h>
Mark Yao63ebb9f2015-11-30 18:22:42 +080017#include <drm/drm_atomic.h>
Mark Yao2048e322014-08-22 18:36:26 +080018#include <drm/drm_crtc.h>
19#include <drm/drm_crtc_helper.h>
20#include <drm/drm_plane_helper.h>
21
22#include <linux/kernel.h>
Paul Gortmaker00fe6142015-05-01 20:02:30 -040023#include <linux/module.h>
Mark Yao2048e322014-08-22 18:36:26 +080024#include <linux/platform_device.h>
25#include <linux/clk.h>
26#include <linux/of.h>
27#include <linux/of_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/component.h>
30
31#include <linux/reset.h>
32#include <linux/delay.h>
33
34#include "rockchip_drm_drv.h"
35#include "rockchip_drm_gem.h"
36#include "rockchip_drm_fb.h"
37#include "rockchip_drm_vop.h"
38
Mark Yao2048e322014-08-22 18:36:26 +080039#define __REG_SET_RELAXED(x, off, mask, shift, v) \
40 vop_mask_write_relaxed(x, off, (mask) << shift, (v) << shift)
41#define __REG_SET_NORMAL(x, off, mask, shift, v) \
42 vop_mask_write(x, off, (mask) << shift, (v) << shift)
43
44#define REG_SET(x, base, reg, v, mode) \
45 __REG_SET_##mode(x, base + reg.offset, reg.mask, reg.shift, v)
John Keepingc7647f82016-01-12 18:05:18 +000046#define REG_SET_MASK(x, base, reg, mask, v, mode) \
47 __REG_SET_##mode(x, base + reg.offset, mask, reg.shift, v)
Mark Yao2048e322014-08-22 18:36:26 +080048
49#define VOP_WIN_SET(x, win, name, v) \
50 REG_SET(x, win->base, win->phy->name, v, RELAXED)
Mark Yao4c156c22015-06-26 17:14:46 +080051#define VOP_SCL_SET(x, win, name, v) \
52 REG_SET(x, win->base, win->phy->scl->name, v, RELAXED)
Mark Yao1194fff2015-12-15 09:08:43 +080053#define VOP_SCL_SET_EXT(x, win, name, v) \
54 REG_SET(x, win->base, win->phy->scl->ext->name, v, RELAXED)
Mark Yao2048e322014-08-22 18:36:26 +080055#define VOP_CTRL_SET(x, name, v) \
56 REG_SET(x, 0, (x)->data->ctrl->name, v, NORMAL)
57
Mark Yaodbb3d942015-12-15 08:36:55 +080058#define VOP_INTR_GET(vop, name) \
59 vop_read_reg(vop, 0, &vop->data->ctrl->name)
60
John Keepingc7647f82016-01-12 18:05:18 +000061#define VOP_INTR_SET(vop, name, mask, v) \
62 REG_SET_MASK(vop, 0, vop->data->intr->name, mask, v, NORMAL)
Mark Yaodbb3d942015-12-15 08:36:55 +080063#define VOP_INTR_SET_TYPE(vop, name, type, v) \
64 do { \
John Keepingc7647f82016-01-12 18:05:18 +000065 int i, reg = 0, mask = 0; \
Mark Yaodbb3d942015-12-15 08:36:55 +080066 for (i = 0; i < vop->data->intr->nintrs; i++) { \
John Keepingc7647f82016-01-12 18:05:18 +000067 if (vop->data->intr->intrs[i] & type) { \
Mark Yaodbb3d942015-12-15 08:36:55 +080068 reg |= (v) << i; \
John Keepingc7647f82016-01-12 18:05:18 +000069 mask |= 1 << i; \
70 } \
Mark Yaodbb3d942015-12-15 08:36:55 +080071 } \
John Keepingc7647f82016-01-12 18:05:18 +000072 VOP_INTR_SET(vop, name, mask, reg); \
Mark Yaodbb3d942015-12-15 08:36:55 +080073 } while (0)
74#define VOP_INTR_GET_TYPE(vop, name, type) \
75 vop_get_intr_type(vop, &vop->data->intr->name, type)
76
Mark Yao2048e322014-08-22 18:36:26 +080077#define VOP_WIN_GET(x, win, name) \
78 vop_read_reg(x, win->base, &win->phy->name)
79
80#define VOP_WIN_GET_YRGBADDR(vop, win) \
81 vop_readl(vop, win->base + win->phy->yrgb_mst.offset)
82
83#define to_vop(x) container_of(x, struct vop, crtc)
84#define to_vop_win(x) container_of(x, struct vop_win, base)
Mark Yao63ebb9f2015-11-30 18:22:42 +080085#define to_vop_plane_state(x) container_of(x, struct vop_plane_state, base)
Mark Yao2048e322014-08-22 18:36:26 +080086
Mark Yao63ebb9f2015-11-30 18:22:42 +080087struct vop_plane_state {
88 struct drm_plane_state base;
89 int format;
90 struct drm_rect src;
91 struct drm_rect dest;
Mark Yao2048e322014-08-22 18:36:26 +080092 dma_addr_t yrgb_mst;
Mark Yao63ebb9f2015-11-30 18:22:42 +080093 bool enable;
Mark Yao2048e322014-08-22 18:36:26 +080094};
95
96struct vop_win {
97 struct drm_plane base;
98 const struct vop_win_data *data;
99 struct vop *vop;
100
Mark Yao63ebb9f2015-11-30 18:22:42 +0800101 struct vop_plane_state state;
Mark Yao2048e322014-08-22 18:36:26 +0800102};
103
104struct vop {
105 struct drm_crtc crtc;
106 struct device *dev;
107 struct drm_device *drm_dev;
Mark Yao31e980c2015-01-22 14:37:56 +0800108 bool is_enabled;
Mark Yao2048e322014-08-22 18:36:26 +0800109
Mark Yao2048e322014-08-22 18:36:26 +0800110 /* mutex vsync_ work */
111 struct mutex vsync_mutex;
112 bool vsync_work_pending;
Mark Yao10672192015-02-04 13:10:31 +0800113 struct completion dsp_hold_completion;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800114 struct completion wait_update_complete;
115 struct drm_pending_vblank_event *event;
Mark Yao2048e322014-08-22 18:36:26 +0800116
117 const struct vop_data *data;
118
119 uint32_t *regsbak;
120 void __iomem *regs;
121
122 /* physical map length of vop register */
123 uint32_t len;
124
125 /* one time only one process allowed to config the register */
126 spinlock_t reg_lock;
127 /* lock vop irq reg */
128 spinlock_t irq_lock;
129
130 unsigned int irq;
131
132 /* vop AHP clk */
133 struct clk *hclk;
134 /* vop dclk */
135 struct clk *dclk;
136 /* vop share memory frequency */
137 struct clk *aclk;
138
139 /* vop dclk reset */
140 struct reset_control *dclk_rst;
141
Mark Yao2048e322014-08-22 18:36:26 +0800142 struct vop_win win[];
143};
144
Mark Yao2048e322014-08-22 18:36:26 +0800145static inline void vop_writel(struct vop *vop, uint32_t offset, uint32_t v)
146{
147 writel(v, vop->regs + offset);
148 vop->regsbak[offset >> 2] = v;
149}
150
151static inline uint32_t vop_readl(struct vop *vop, uint32_t offset)
152{
153 return readl(vop->regs + offset);
154}
155
156static inline uint32_t vop_read_reg(struct vop *vop, uint32_t base,
157 const struct vop_reg *reg)
158{
159 return (vop_readl(vop, base + reg->offset) >> reg->shift) & reg->mask;
160}
161
Mark Yao2048e322014-08-22 18:36:26 +0800162static inline void vop_mask_write(struct vop *vop, uint32_t offset,
163 uint32_t mask, uint32_t v)
164{
165 if (mask) {
166 uint32_t cached_val = vop->regsbak[offset >> 2];
167
168 cached_val = (cached_val & ~mask) | v;
169 writel(cached_val, vop->regs + offset);
170 vop->regsbak[offset >> 2] = cached_val;
171 }
172}
173
174static inline void vop_mask_write_relaxed(struct vop *vop, uint32_t offset,
175 uint32_t mask, uint32_t v)
176{
177 if (mask) {
178 uint32_t cached_val = vop->regsbak[offset >> 2];
179
180 cached_val = (cached_val & ~mask) | v;
181 writel_relaxed(cached_val, vop->regs + offset);
182 vop->regsbak[offset >> 2] = cached_val;
183 }
184}
185
Mark Yaodbb3d942015-12-15 08:36:55 +0800186static inline uint32_t vop_get_intr_type(struct vop *vop,
187 const struct vop_reg *reg, int type)
188{
189 uint32_t i, ret = 0;
190 uint32_t regs = vop_read_reg(vop, 0, reg);
191
192 for (i = 0; i < vop->data->intr->nintrs; i++) {
193 if ((type & vop->data->intr->intrs[i]) && (regs & 1 << i))
194 ret |= vop->data->intr->intrs[i];
195 }
196
197 return ret;
198}
199
Mark Yao0cf33fe2015-12-14 18:14:36 +0800200static inline void vop_cfg_done(struct vop *vop)
201{
202 VOP_CTRL_SET(vop, cfg_done, 1);
203}
204
Tomasz Figa85a359f2015-05-11 19:55:39 +0900205static bool has_rb_swapped(uint32_t format)
206{
207 switch (format) {
208 case DRM_FORMAT_XBGR8888:
209 case DRM_FORMAT_ABGR8888:
210 case DRM_FORMAT_BGR888:
211 case DRM_FORMAT_BGR565:
212 return true;
213 default:
214 return false;
215 }
216}
217
Mark Yao2048e322014-08-22 18:36:26 +0800218static enum vop_data_format vop_convert_format(uint32_t format)
219{
220 switch (format) {
221 case DRM_FORMAT_XRGB8888:
222 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900223 case DRM_FORMAT_XBGR8888:
224 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800225 return VOP_FMT_ARGB8888;
226 case DRM_FORMAT_RGB888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900227 case DRM_FORMAT_BGR888:
Mark Yao2048e322014-08-22 18:36:26 +0800228 return VOP_FMT_RGB888;
229 case DRM_FORMAT_RGB565:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900230 case DRM_FORMAT_BGR565:
Mark Yao2048e322014-08-22 18:36:26 +0800231 return VOP_FMT_RGB565;
232 case DRM_FORMAT_NV12:
233 return VOP_FMT_YUV420SP;
234 case DRM_FORMAT_NV16:
235 return VOP_FMT_YUV422SP;
236 case DRM_FORMAT_NV24:
237 return VOP_FMT_YUV444SP;
238 default:
239 DRM_ERROR("unsupport format[%08x]\n", format);
240 return -EINVAL;
241 }
242}
243
Mark Yao84c7f8c2015-07-20 16:16:49 +0800244static bool is_yuv_support(uint32_t format)
245{
246 switch (format) {
247 case DRM_FORMAT_NV12:
248 case DRM_FORMAT_NV16:
249 case DRM_FORMAT_NV24:
250 return true;
251 default:
252 return false;
253 }
254}
255
Mark Yao2048e322014-08-22 18:36:26 +0800256static bool is_alpha_support(uint32_t format)
257{
258 switch (format) {
259 case DRM_FORMAT_ARGB8888:
Tomasz Figa85a359f2015-05-11 19:55:39 +0900260 case DRM_FORMAT_ABGR8888:
Mark Yao2048e322014-08-22 18:36:26 +0800261 return true;
262 default:
263 return false;
264 }
265}
266
Mark Yao4c156c22015-06-26 17:14:46 +0800267static uint16_t scl_vop_cal_scale(enum scale_mode mode, uint32_t src,
268 uint32_t dst, bool is_horizontal,
269 int vsu_mode, int *vskiplines)
270{
271 uint16_t val = 1 << SCL_FT_DEFAULT_FIXPOINT_SHIFT;
272
273 if (is_horizontal) {
274 if (mode == SCALE_UP)
275 val = GET_SCL_FT_BIC(src, dst);
276 else if (mode == SCALE_DOWN)
277 val = GET_SCL_FT_BILI_DN(src, dst);
278 } else {
279 if (mode == SCALE_UP) {
280 if (vsu_mode == SCALE_UP_BIL)
281 val = GET_SCL_FT_BILI_UP(src, dst);
282 else
283 val = GET_SCL_FT_BIC(src, dst);
284 } else if (mode == SCALE_DOWN) {
285 if (vskiplines) {
286 *vskiplines = scl_get_vskiplines(src, dst);
287 val = scl_get_bili_dn_vskip(src, dst,
288 *vskiplines);
289 } else {
290 val = GET_SCL_FT_BILI_DN(src, dst);
291 }
292 }
293 }
294
295 return val;
296}
297
298static void scl_vop_cal_scl_fac(struct vop *vop, const struct vop_win_data *win,
299 uint32_t src_w, uint32_t src_h, uint32_t dst_w,
300 uint32_t dst_h, uint32_t pixel_format)
301{
302 uint16_t yrgb_hor_scl_mode, yrgb_ver_scl_mode;
303 uint16_t cbcr_hor_scl_mode = SCALE_NONE;
304 uint16_t cbcr_ver_scl_mode = SCALE_NONE;
305 int hsub = drm_format_horz_chroma_subsampling(pixel_format);
306 int vsub = drm_format_vert_chroma_subsampling(pixel_format);
307 bool is_yuv = is_yuv_support(pixel_format);
308 uint16_t cbcr_src_w = src_w / hsub;
309 uint16_t cbcr_src_h = src_h / vsub;
310 uint16_t vsu_mode;
311 uint16_t lb_mode;
312 uint32_t val;
313 int vskiplines;
314
315 if (dst_w > 3840) {
316 DRM_ERROR("Maximum destination width (3840) exceeded\n");
317 return;
318 }
319
Mark Yao1194fff2015-12-15 09:08:43 +0800320 if (!win->phy->scl->ext) {
321 VOP_SCL_SET(vop, win, scale_yrgb_x,
322 scl_cal_scale2(src_w, dst_w));
323 VOP_SCL_SET(vop, win, scale_yrgb_y,
324 scl_cal_scale2(src_h, dst_h));
325 if (is_yuv) {
326 VOP_SCL_SET(vop, win, scale_cbcr_x,
327 scl_cal_scale2(src_w, dst_w));
328 VOP_SCL_SET(vop, win, scale_cbcr_y,
329 scl_cal_scale2(src_h, dst_h));
330 }
331 return;
332 }
333
Mark Yao4c156c22015-06-26 17:14:46 +0800334 yrgb_hor_scl_mode = scl_get_scl_mode(src_w, dst_w);
335 yrgb_ver_scl_mode = scl_get_scl_mode(src_h, dst_h);
336
337 if (is_yuv) {
338 cbcr_hor_scl_mode = scl_get_scl_mode(cbcr_src_w, dst_w);
339 cbcr_ver_scl_mode = scl_get_scl_mode(cbcr_src_h, dst_h);
340 if (cbcr_hor_scl_mode == SCALE_DOWN)
341 lb_mode = scl_vop_cal_lb_mode(dst_w, true);
342 else
343 lb_mode = scl_vop_cal_lb_mode(cbcr_src_w, true);
344 } else {
345 if (yrgb_hor_scl_mode == SCALE_DOWN)
346 lb_mode = scl_vop_cal_lb_mode(dst_w, false);
347 else
348 lb_mode = scl_vop_cal_lb_mode(src_w, false);
349 }
350
Mark Yao1194fff2015-12-15 09:08:43 +0800351 VOP_SCL_SET_EXT(vop, win, lb_mode, lb_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800352 if (lb_mode == LB_RGB_3840X2) {
353 if (yrgb_ver_scl_mode != SCALE_NONE) {
354 DRM_ERROR("ERROR : not allow yrgb ver scale\n");
355 return;
356 }
357 if (cbcr_ver_scl_mode != SCALE_NONE) {
358 DRM_ERROR("ERROR : not allow cbcr ver scale\n");
359 return;
360 }
361 vsu_mode = SCALE_UP_BIL;
362 } else if (lb_mode == LB_RGB_2560X4) {
363 vsu_mode = SCALE_UP_BIL;
364 } else {
365 vsu_mode = SCALE_UP_BIC;
366 }
367
368 val = scl_vop_cal_scale(yrgb_hor_scl_mode, src_w, dst_w,
369 true, 0, NULL);
370 VOP_SCL_SET(vop, win, scale_yrgb_x, val);
371 val = scl_vop_cal_scale(yrgb_ver_scl_mode, src_h, dst_h,
372 false, vsu_mode, &vskiplines);
373 VOP_SCL_SET(vop, win, scale_yrgb_y, val);
374
Mark Yao1194fff2015-12-15 09:08:43 +0800375 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt4, vskiplines == 4);
376 VOP_SCL_SET_EXT(vop, win, vsd_yrgb_gt2, vskiplines == 2);
Mark Yao4c156c22015-06-26 17:14:46 +0800377
Mark Yao1194fff2015-12-15 09:08:43 +0800378 VOP_SCL_SET_EXT(vop, win, yrgb_hor_scl_mode, yrgb_hor_scl_mode);
379 VOP_SCL_SET_EXT(vop, win, yrgb_ver_scl_mode, yrgb_ver_scl_mode);
380 VOP_SCL_SET_EXT(vop, win, yrgb_hsd_mode, SCALE_DOWN_BIL);
381 VOP_SCL_SET_EXT(vop, win, yrgb_vsd_mode, SCALE_DOWN_BIL);
382 VOP_SCL_SET_EXT(vop, win, yrgb_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800383 if (is_yuv) {
384 val = scl_vop_cal_scale(cbcr_hor_scl_mode, cbcr_src_w,
385 dst_w, true, 0, NULL);
386 VOP_SCL_SET(vop, win, scale_cbcr_x, val);
387 val = scl_vop_cal_scale(cbcr_ver_scl_mode, cbcr_src_h,
388 dst_h, false, vsu_mode, &vskiplines);
389 VOP_SCL_SET(vop, win, scale_cbcr_y, val);
390
Mark Yao1194fff2015-12-15 09:08:43 +0800391 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt4, vskiplines == 4);
392 VOP_SCL_SET_EXT(vop, win, vsd_cbcr_gt2, vskiplines == 2);
393 VOP_SCL_SET_EXT(vop, win, cbcr_hor_scl_mode, cbcr_hor_scl_mode);
394 VOP_SCL_SET_EXT(vop, win, cbcr_ver_scl_mode, cbcr_ver_scl_mode);
395 VOP_SCL_SET_EXT(vop, win, cbcr_hsd_mode, SCALE_DOWN_BIL);
396 VOP_SCL_SET_EXT(vop, win, cbcr_vsd_mode, SCALE_DOWN_BIL);
397 VOP_SCL_SET_EXT(vop, win, cbcr_vsu_mode, vsu_mode);
Mark Yao4c156c22015-06-26 17:14:46 +0800398 }
399}
400
Mark Yao10672192015-02-04 13:10:31 +0800401static void vop_dsp_hold_valid_irq_enable(struct vop *vop)
402{
403 unsigned long flags;
404
405 if (WARN_ON(!vop->is_enabled))
406 return;
407
408 spin_lock_irqsave(&vop->irq_lock, flags);
409
Mark Yaodbb3d942015-12-15 08:36:55 +0800410 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 1);
Mark Yao10672192015-02-04 13:10:31 +0800411
412 spin_unlock_irqrestore(&vop->irq_lock, flags);
413}
414
415static void vop_dsp_hold_valid_irq_disable(struct vop *vop)
416{
417 unsigned long flags;
418
419 if (WARN_ON(!vop->is_enabled))
420 return;
421
422 spin_lock_irqsave(&vop->irq_lock, flags);
423
Mark Yaodbb3d942015-12-15 08:36:55 +0800424 VOP_INTR_SET_TYPE(vop, enable, DSP_HOLD_VALID_INTR, 0);
Mark Yao10672192015-02-04 13:10:31 +0800425
426 spin_unlock_irqrestore(&vop->irq_lock, flags);
427}
428
Mark Yao63ebb9f2015-11-30 18:22:42 +0800429static void vop_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800430{
431 struct vop *vop = to_vop(crtc);
432 int ret;
433
Mark Yao31e980c2015-01-22 14:37:56 +0800434 if (vop->is_enabled)
435 return;
436
Mark Yao5d82d1a2015-04-01 13:48:53 +0800437 ret = pm_runtime_get_sync(vop->dev);
438 if (ret < 0) {
439 dev_err(vop->dev, "failed to get pm runtime: %d\n", ret);
440 return;
441 }
442
Mark Yao2048e322014-08-22 18:36:26 +0800443 ret = clk_enable(vop->hclk);
444 if (ret < 0) {
445 dev_err(vop->dev, "failed to enable hclk - %d\n", ret);
446 return;
447 }
448
449 ret = clk_enable(vop->dclk);
450 if (ret < 0) {
451 dev_err(vop->dev, "failed to enable dclk - %d\n", ret);
452 goto err_disable_hclk;
453 }
454
455 ret = clk_enable(vop->aclk);
456 if (ret < 0) {
457 dev_err(vop->dev, "failed to enable aclk - %d\n", ret);
458 goto err_disable_dclk;
459 }
460
461 /*
462 * Slave iommu shares power, irq and clock with vop. It was associated
463 * automatically with this master device via common driver code.
464 * Now that we have enabled the clock we attach it to the shared drm
465 * mapping.
466 */
467 ret = rockchip_drm_dma_attach_device(vop->drm_dev, vop->dev);
468 if (ret) {
469 dev_err(vop->dev, "failed to attach dma mapping, %d\n", ret);
470 goto err_disable_aclk;
471 }
472
Mark Yao77faa162015-07-20 16:25:20 +0800473 memcpy(vop->regs, vop->regsbak, vop->len);
Mark Yao52ab7892015-01-22 18:29:57 +0800474 /*
475 * At here, vop clock & iommu is enable, R/W vop regs would be safe.
476 */
477 vop->is_enabled = true;
478
Mark Yao2048e322014-08-22 18:36:26 +0800479 spin_lock(&vop->reg_lock);
480
481 VOP_CTRL_SET(vop, standby, 0);
482
483 spin_unlock(&vop->reg_lock);
484
485 enable_irq(vop->irq);
486
Mark Yaob5f7b752015-11-23 15:21:08 +0800487 drm_crtc_vblank_on(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800488
489 return;
490
491err_disable_aclk:
492 clk_disable(vop->aclk);
493err_disable_dclk:
494 clk_disable(vop->dclk);
495err_disable_hclk:
496 clk_disable(vop->hclk);
497}
498
Mark Yao0ad36752015-11-09 11:33:16 +0800499static void vop_crtc_disable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800500{
501 struct vop *vop = to_vop(crtc);
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100502 int i;
Mark Yao2048e322014-08-22 18:36:26 +0800503
Mark Yao31e980c2015-01-22 14:37:56 +0800504 if (!vop->is_enabled)
505 return;
506
Tomeu Vizoso3ed6c642016-03-22 16:08:04 +0100507 /*
508 * We need to make sure that all windows are disabled before we
509 * disable that crtc. Otherwise we might try to scan from a destroyed
510 * buffer later.
511 */
512 for (i = 0; i < vop->data->win_size; i++) {
513 struct vop_win *vop_win = &vop->win[i];
514 const struct vop_win_data *win = vop_win->data;
515
516 spin_lock(&vop->reg_lock);
517 VOP_WIN_SET(vop, win, enable, 0);
518 spin_unlock(&vop->reg_lock);
519 }
520
Mark Yaob5f7b752015-11-23 15:21:08 +0800521 drm_crtc_vblank_off(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800522
Mark Yao2048e322014-08-22 18:36:26 +0800523 /*
Mark Yao10672192015-02-04 13:10:31 +0800524 * Vop standby will take effect at end of current frame,
525 * if dsp hold valid irq happen, it means standby complete.
526 *
527 * we must wait standby complete when we want to disable aclk,
528 * if not, memory bus maybe dead.
Mark Yao2048e322014-08-22 18:36:26 +0800529 */
Mark Yao10672192015-02-04 13:10:31 +0800530 reinit_completion(&vop->dsp_hold_completion);
531 vop_dsp_hold_valid_irq_enable(vop);
532
Mark Yao2048e322014-08-22 18:36:26 +0800533 spin_lock(&vop->reg_lock);
534
535 VOP_CTRL_SET(vop, standby, 1);
536
537 spin_unlock(&vop->reg_lock);
Mark Yao52ab7892015-01-22 18:29:57 +0800538
Mark Yao10672192015-02-04 13:10:31 +0800539 wait_for_completion(&vop->dsp_hold_completion);
Mark Yao2048e322014-08-22 18:36:26 +0800540
Mark Yao10672192015-02-04 13:10:31 +0800541 vop_dsp_hold_valid_irq_disable(vop);
542
543 disable_irq(vop->irq);
544
545 vop->is_enabled = false;
546
547 /*
548 * vop standby complete, so iommu detach is safe.
549 */
Mark Yao2048e322014-08-22 18:36:26 +0800550 rockchip_drm_dma_detach_device(vop->drm_dev, vop->dev);
551
Mark Yao10672192015-02-04 13:10:31 +0800552 clk_disable(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +0800553 clk_disable(vop->aclk);
554 clk_disable(vop->hclk);
Mark Yao5d82d1a2015-04-01 13:48:53 +0800555 pm_runtime_put(vop->dev);
Mark Yao2048e322014-08-22 18:36:26 +0800556}
557
Mark Yao63ebb9f2015-11-30 18:22:42 +0800558static void vop_plane_destroy(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800559{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800560 drm_plane_cleanup(plane);
Mark Yao2048e322014-08-22 18:36:26 +0800561}
562
Mark Yao63ebb9f2015-11-30 18:22:42 +0800563static int vop_plane_atomic_check(struct drm_plane *plane,
564 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800565{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800566 struct drm_crtc *crtc = state->crtc;
John Keeping92915da2016-03-04 11:04:03 +0000567 struct drm_crtc_state *crtc_state;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800568 struct drm_framebuffer *fb = state->fb;
Mark Yao2048e322014-08-22 18:36:26 +0800569 struct vop_win *vop_win = to_vop_win(plane);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800570 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800571 const struct vop_win_data *win = vop_win->data;
Mark Yao2048e322014-08-22 18:36:26 +0800572 bool visible;
573 int ret;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800574 struct drm_rect *dest = &vop_plane_state->dest;
575 struct drm_rect *src = &vop_plane_state->src;
576 struct drm_rect clip;
Mark Yao4c156c22015-06-26 17:14:46 +0800577 int min_scale = win->phy->scl ? FRAC_16_16(1, 8) :
578 DRM_PLANE_HELPER_NO_SCALING;
579 int max_scale = win->phy->scl ? FRAC_16_16(8, 1) :
580 DRM_PLANE_HELPER_NO_SCALING;
Mark Yao2048e322014-08-22 18:36:26 +0800581
Mark Yao63ebb9f2015-11-30 18:22:42 +0800582 if (!crtc || !fb)
583 goto out_disable;
John Keeping92915da2016-03-04 11:04:03 +0000584
585 crtc_state = drm_atomic_get_existing_crtc_state(state->state, crtc);
586 if (WARN_ON(!crtc_state))
587 return -EINVAL;
588
Mark Yao63ebb9f2015-11-30 18:22:42 +0800589 src->x1 = state->src_x;
590 src->y1 = state->src_y;
591 src->x2 = state->src_x + state->src_w;
592 src->y2 = state->src_y + state->src_h;
593 dest->x1 = state->crtc_x;
594 dest->y1 = state->crtc_y;
595 dest->x2 = state->crtc_x + state->crtc_w;
596 dest->y2 = state->crtc_y + state->crtc_h;
597
598 clip.x1 = 0;
599 clip.y1 = 0;
John Keeping92915da2016-03-04 11:04:03 +0000600 clip.x2 = crtc_state->adjusted_mode.hdisplay;
601 clip.y2 = crtc_state->adjusted_mode.vdisplay;
Mark Yao63ebb9f2015-11-30 18:22:42 +0800602
603 ret = drm_plane_helper_check_update(plane, crtc, state->fb,
604 src, dest, &clip,
Mark Yao4c156c22015-06-26 17:14:46 +0800605 min_scale,
606 max_scale,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800607 true, true, &visible);
Mark Yao2048e322014-08-22 18:36:26 +0800608 if (ret)
609 return ret;
610
611 if (!visible)
Mark Yao63ebb9f2015-11-30 18:22:42 +0800612 goto out_disable;
Mark Yao2048e322014-08-22 18:36:26 +0800613
Mark Yao63ebb9f2015-11-30 18:22:42 +0800614 vop_plane_state->format = vop_convert_format(fb->pixel_format);
615 if (vop_plane_state->format < 0)
616 return vop_plane_state->format;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800617
Mark Yao63ebb9f2015-11-30 18:22:42 +0800618 /*
619 * Src.x1 can be odd when do clip, but yuv plane start point
620 * need align with 2 pixel.
621 */
622 if (is_yuv_support(fb->pixel_format) && ((src->x1 >> 16) % 2))
623 return -EINVAL;
624
625 vop_plane_state->enable = true;
626
627 return 0;
628
629out_disable:
630 vop_plane_state->enable = false;
631 return 0;
632}
633
634static void vop_plane_atomic_disable(struct drm_plane *plane,
635 struct drm_plane_state *old_state)
636{
637 struct vop_plane_state *vop_plane_state = to_vop_plane_state(old_state);
638 struct vop_win *vop_win = to_vop_win(plane);
639 const struct vop_win_data *win = vop_win->data;
640 struct vop *vop = to_vop(old_state->crtc);
641
642 if (!old_state->crtc)
643 return;
644
645 spin_lock(&vop->reg_lock);
646
647 VOP_WIN_SET(vop, win, enable, 0);
648
649 spin_unlock(&vop->reg_lock);
650
651 vop_plane_state->enable = false;
652}
653
654static void vop_plane_atomic_update(struct drm_plane *plane,
655 struct drm_plane_state *old_state)
656{
657 struct drm_plane_state *state = plane->state;
658 struct drm_crtc *crtc = state->crtc;
659 struct vop_win *vop_win = to_vop_win(plane);
660 struct vop_plane_state *vop_plane_state = to_vop_plane_state(state);
661 const struct vop_win_data *win = vop_win->data;
662 struct vop *vop = to_vop(state->crtc);
663 struct drm_framebuffer *fb = state->fb;
664 unsigned int actual_w, actual_h;
665 unsigned int dsp_stx, dsp_sty;
666 uint32_t act_info, dsp_info, dsp_st;
667 struct drm_rect *src = &vop_plane_state->src;
668 struct drm_rect *dest = &vop_plane_state->dest;
669 struct drm_gem_object *obj, *uv_obj;
670 struct rockchip_gem_object *rk_obj, *rk_uv_obj;
671 unsigned long offset;
672 dma_addr_t dma_addr;
673 uint32_t val;
674 bool rb_swap;
675
676 /*
677 * can't update plane when vop is disabled.
678 */
679 if (!crtc)
680 return;
681
682 if (WARN_ON(!vop->is_enabled))
683 return;
684
685 if (!vop_plane_state->enable) {
686 vop_plane_atomic_disable(plane, old_state);
687 return;
688 }
Mark Yao2048e322014-08-22 18:36:26 +0800689
690 obj = rockchip_fb_get_gem_obj(fb, 0);
Mark Yao2048e322014-08-22 18:36:26 +0800691 rk_obj = to_rockchip_obj(obj);
692
Mark Yao63ebb9f2015-11-30 18:22:42 +0800693 actual_w = drm_rect_width(src) >> 16;
694 actual_h = drm_rect_height(src) >> 16;
695 act_info = (actual_h - 1) << 16 | ((actual_w - 1) & 0xffff);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800696
Mark Yao63ebb9f2015-11-30 18:22:42 +0800697 dsp_info = (drm_rect_height(dest) - 1) << 16;
698 dsp_info |= (drm_rect_width(dest) - 1) & 0xffff;
Mark Yao2048e322014-08-22 18:36:26 +0800699
Mark Yao63ebb9f2015-11-30 18:22:42 +0800700 dsp_stx = dest->x1 + crtc->mode.htotal - crtc->mode.hsync_start;
701 dsp_sty = dest->y1 + crtc->mode.vtotal - crtc->mode.vsync_start;
702 dsp_st = dsp_sty << 16 | (dsp_stx & 0xffff);
Mark Yao2048e322014-08-22 18:36:26 +0800703
Mark Yao63ebb9f2015-11-30 18:22:42 +0800704 offset = (src->x1 >> 16) * drm_format_plane_cpp(fb->pixel_format, 0);
705 offset += (src->y1 >> 16) * fb->pitches[0];
706 vop_plane_state->yrgb_mst = rk_obj->dma_addr + offset + fb->offsets[0];
Mark Yao2048e322014-08-22 18:36:26 +0800707
Mark Yao63ebb9f2015-11-30 18:22:42 +0800708 spin_lock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800709
Mark Yao63ebb9f2015-11-30 18:22:42 +0800710 VOP_WIN_SET(vop, win, format, vop_plane_state->format);
711 VOP_WIN_SET(vop, win, yrgb_vir, fb->pitches[0] >> 2);
712 VOP_WIN_SET(vop, win, yrgb_mst, vop_plane_state->yrgb_mst);
713 if (is_yuv_support(fb->pixel_format)) {
Mark Yao84c7f8c2015-07-20 16:16:49 +0800714 int hsub = drm_format_horz_chroma_subsampling(fb->pixel_format);
715 int vsub = drm_format_vert_chroma_subsampling(fb->pixel_format);
716 int bpp = drm_format_plane_cpp(fb->pixel_format, 1);
717
718 uv_obj = rockchip_fb_get_gem_obj(fb, 1);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800719 rk_uv_obj = to_rockchip_obj(uv_obj);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800720
Mark Yao63ebb9f2015-11-30 18:22:42 +0800721 offset = (src->x1 >> 16) * bpp / hsub;
722 offset += (src->y1 >> 16) * fb->pitches[1] / vsub;
Mark Yao84c7f8c2015-07-20 16:16:49 +0800723
Mark Yao63ebb9f2015-11-30 18:22:42 +0800724 dma_addr = rk_uv_obj->dma_addr + offset + fb->offsets[1];
725 VOP_WIN_SET(vop, win, uv_vir, fb->pitches[1] >> 2);
726 VOP_WIN_SET(vop, win, uv_mst, dma_addr);
Mark Yao84c7f8c2015-07-20 16:16:49 +0800727 }
Mark Yao4c156c22015-06-26 17:14:46 +0800728
729 if (win->phy->scl)
730 scl_vop_cal_scl_fac(vop, win, actual_w, actual_h,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800731 drm_rect_width(dest), drm_rect_height(dest),
Mark Yao4c156c22015-06-26 17:14:46 +0800732 fb->pixel_format);
733
Mark Yao63ebb9f2015-11-30 18:22:42 +0800734 VOP_WIN_SET(vop, win, act_info, act_info);
735 VOP_WIN_SET(vop, win, dsp_info, dsp_info);
736 VOP_WIN_SET(vop, win, dsp_st, dsp_st);
Mark Yao4c156c22015-06-26 17:14:46 +0800737
Mark Yao63ebb9f2015-11-30 18:22:42 +0800738 rb_swap = has_rb_swapped(fb->pixel_format);
Tomasz Figa85a359f2015-05-11 19:55:39 +0900739 VOP_WIN_SET(vop, win, rb_swap, rb_swap);
Mark Yao2048e322014-08-22 18:36:26 +0800740
Mark Yao63ebb9f2015-11-30 18:22:42 +0800741 if (is_alpha_support(fb->pixel_format)) {
Mark Yao2048e322014-08-22 18:36:26 +0800742 VOP_WIN_SET(vop, win, dst_alpha_ctl,
743 DST_FACTOR_M0(ALPHA_SRC_INVERSE));
744 val = SRC_ALPHA_EN(1) | SRC_COLOR_M0(ALPHA_SRC_PRE_MUL) |
745 SRC_ALPHA_M0(ALPHA_STRAIGHT) |
746 SRC_BLEND_M0(ALPHA_PER_PIX) |
747 SRC_ALPHA_CAL_M0(ALPHA_NO_SATURATION) |
748 SRC_FACTOR_M0(ALPHA_ONE);
749 VOP_WIN_SET(vop, win, src_alpha_ctl, val);
750 } else {
751 VOP_WIN_SET(vop, win, src_alpha_ctl, SRC_ALPHA_EN(0));
752 }
753
754 VOP_WIN_SET(vop, win, enable, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800755 spin_unlock(&vop->reg_lock);
Mark Yao2048e322014-08-22 18:36:26 +0800756}
757
Mark Yao63ebb9f2015-11-30 18:22:42 +0800758static const struct drm_plane_helper_funcs plane_helper_funcs = {
759 .atomic_check = vop_plane_atomic_check,
760 .atomic_update = vop_plane_atomic_update,
761 .atomic_disable = vop_plane_atomic_disable,
762};
763
764void vop_atomic_plane_reset(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800765{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800766 struct vop_plane_state *vop_plane_state =
767 to_vop_plane_state(plane->state);
768
769 if (plane->state && plane->state->fb)
770 drm_framebuffer_unreference(plane->state->fb);
771
772 kfree(vop_plane_state);
773 vop_plane_state = kzalloc(sizeof(*vop_plane_state), GFP_KERNEL);
774 if (!vop_plane_state)
775 return;
776
777 plane->state = &vop_plane_state->base;
778 plane->state->plane = plane;
Mark Yao2048e322014-08-22 18:36:26 +0800779}
780
Mark Yao63ebb9f2015-11-30 18:22:42 +0800781struct drm_plane_state *
782vop_atomic_plane_duplicate_state(struct drm_plane *plane)
Mark Yao2048e322014-08-22 18:36:26 +0800783{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800784 struct vop_plane_state *old_vop_plane_state;
785 struct vop_plane_state *vop_plane_state;
Mark Yao2048e322014-08-22 18:36:26 +0800786
Mark Yao63ebb9f2015-11-30 18:22:42 +0800787 if (WARN_ON(!plane->state))
788 return NULL;
Mark Yao2048e322014-08-22 18:36:26 +0800789
Mark Yao63ebb9f2015-11-30 18:22:42 +0800790 old_vop_plane_state = to_vop_plane_state(plane->state);
791 vop_plane_state = kmemdup(old_vop_plane_state,
792 sizeof(*vop_plane_state), GFP_KERNEL);
793 if (!vop_plane_state)
794 return NULL;
795
796 __drm_atomic_helper_plane_duplicate_state(plane,
797 &vop_plane_state->base);
798
799 return &vop_plane_state->base;
Mark Yao2048e322014-08-22 18:36:26 +0800800}
801
Mark Yao63ebb9f2015-11-30 18:22:42 +0800802static void vop_atomic_plane_destroy_state(struct drm_plane *plane,
803 struct drm_plane_state *state)
Mark Yao2048e322014-08-22 18:36:26 +0800804{
Mark Yao63ebb9f2015-11-30 18:22:42 +0800805 struct vop_plane_state *vop_state = to_vop_plane_state(state);
Mark Yao2048e322014-08-22 18:36:26 +0800806
Mark Yao63ebb9f2015-11-30 18:22:42 +0800807 __drm_atomic_helper_plane_destroy_state(plane, state);
Mark Yao2048e322014-08-22 18:36:26 +0800808
Mark Yao63ebb9f2015-11-30 18:22:42 +0800809 kfree(vop_state);
Mark Yao2048e322014-08-22 18:36:26 +0800810}
811
812static const struct drm_plane_funcs vop_plane_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +0800813 .update_plane = drm_atomic_helper_update_plane,
814 .disable_plane = drm_atomic_helper_disable_plane,
Mark Yao2048e322014-08-22 18:36:26 +0800815 .destroy = vop_plane_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800816 .reset = vop_atomic_plane_reset,
817 .atomic_duplicate_state = vop_atomic_plane_duplicate_state,
818 .atomic_destroy_state = vop_atomic_plane_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +0800819};
820
Mark Yao2048e322014-08-22 18:36:26 +0800821static int vop_crtc_enable_vblank(struct drm_crtc *crtc)
822{
823 struct vop *vop = to_vop(crtc);
824 unsigned long flags;
825
Mark Yao63ebb9f2015-11-30 18:22:42 +0800826 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800827 return -EPERM;
828
829 spin_lock_irqsave(&vop->irq_lock, flags);
830
Mark Yaodbb3d942015-12-15 08:36:55 +0800831 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 1);
Mark Yao2048e322014-08-22 18:36:26 +0800832
833 spin_unlock_irqrestore(&vop->irq_lock, flags);
834
835 return 0;
836}
837
838static void vop_crtc_disable_vblank(struct drm_crtc *crtc)
839{
840 struct vop *vop = to_vop(crtc);
841 unsigned long flags;
842
Mark Yao63ebb9f2015-11-30 18:22:42 +0800843 if (WARN_ON(!vop->is_enabled))
Mark Yao2048e322014-08-22 18:36:26 +0800844 return;
Mark Yao31e980c2015-01-22 14:37:56 +0800845
Mark Yao2048e322014-08-22 18:36:26 +0800846 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +0800847
848 VOP_INTR_SET_TYPE(vop, enable, FS_INTR, 0);
849
Mark Yao2048e322014-08-22 18:36:26 +0800850 spin_unlock_irqrestore(&vop->irq_lock, flags);
851}
852
Mark Yao63ebb9f2015-11-30 18:22:42 +0800853static void vop_crtc_wait_for_update(struct drm_crtc *crtc)
854{
855 struct vop *vop = to_vop(crtc);
856
857 reinit_completion(&vop->wait_update_complete);
858 WARN_ON(!wait_for_completion_timeout(&vop->wait_update_complete, 100));
859}
860
John Keepingf1350462016-03-11 17:21:17 +0000861static void vop_crtc_cancel_pending_vblank(struct drm_crtc *crtc,
862 struct drm_file *file_priv)
863{
864 struct drm_device *drm = crtc->dev;
865 struct vop *vop = to_vop(crtc);
866 struct drm_pending_vblank_event *e;
867 unsigned long flags;
868
869 spin_lock_irqsave(&drm->event_lock, flags);
870 e = vop->event;
871 if (e && e->base.file_priv == file_priv) {
872 vop->event = NULL;
873
874 e->base.destroy(&e->base);
875 file_priv->event_space += sizeof(e->event);
876 }
877 spin_unlock_irqrestore(&drm->event_lock, flags);
878}
879
Mark Yao2048e322014-08-22 18:36:26 +0800880static const struct rockchip_crtc_funcs private_crtc_funcs = {
881 .enable_vblank = vop_crtc_enable_vblank,
882 .disable_vblank = vop_crtc_disable_vblank,
Mark Yao63ebb9f2015-11-30 18:22:42 +0800883 .wait_for_update = vop_crtc_wait_for_update,
John Keepingf1350462016-03-11 17:21:17 +0000884 .cancel_pending_vblank = vop_crtc_cancel_pending_vblank,
Mark Yao2048e322014-08-22 18:36:26 +0800885};
886
Mark Yao2048e322014-08-22 18:36:26 +0800887static bool vop_crtc_mode_fixup(struct drm_crtc *crtc,
888 const struct drm_display_mode *mode,
889 struct drm_display_mode *adjusted_mode)
890{
Chris Zhongb59b8de2016-01-06 12:03:53 +0800891 struct vop *vop = to_vop(crtc);
892
Chris Zhongb59b8de2016-01-06 12:03:53 +0800893 adjusted_mode->clock =
894 clk_round_rate(vop->dclk, mode->clock * 1000) / 1000;
895
Mark Yao2048e322014-08-22 18:36:26 +0800896 return true;
897}
898
Mark Yao63ebb9f2015-11-30 18:22:42 +0800899static void vop_crtc_enable(struct drm_crtc *crtc)
Mark Yao2048e322014-08-22 18:36:26 +0800900{
901 struct vop *vop = to_vop(crtc);
Mark Yao4e257d92016-04-20 10:41:42 +0800902 struct rockchip_crtc_state *s = to_rockchip_crtc_state(crtc->state);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800903 struct drm_display_mode *adjusted_mode = &crtc->state->adjusted_mode;
Mark Yao2048e322014-08-22 18:36:26 +0800904 u16 hsync_len = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
905 u16 hdisplay = adjusted_mode->hdisplay;
906 u16 htotal = adjusted_mode->htotal;
907 u16 hact_st = adjusted_mode->htotal - adjusted_mode->hsync_start;
908 u16 hact_end = hact_st + hdisplay;
909 u16 vdisplay = adjusted_mode->vdisplay;
910 u16 vtotal = adjusted_mode->vtotal;
911 u16 vsync_len = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
912 u16 vact_st = adjusted_mode->vtotal - adjusted_mode->vsync_start;
913 u16 vact_end = vact_st + vdisplay;
Mark Yao2048e322014-08-22 18:36:26 +0800914 uint32_t val;
915
Mark Yao63ebb9f2015-11-30 18:22:42 +0800916 vop_enable(crtc);
Mark Yao2048e322014-08-22 18:36:26 +0800917 /*
Mark Yaoce3887e2015-12-16 18:08:17 +0800918 * If dclk rate is zero, mean that scanout is stop,
919 * we don't need wait any more.
Mark Yao2048e322014-08-22 18:36:26 +0800920 */
Mark Yaoce3887e2015-12-16 18:08:17 +0800921 if (clk_get_rate(vop->dclk)) {
922 /*
923 * Rk3288 vop timing register is immediately, when configure
924 * display timing on display time, may cause tearing.
925 *
926 * Vop standby will take effect at end of current frame,
927 * if dsp hold valid irq happen, it means standby complete.
928 *
929 * mode set:
930 * standby and wait complete --> |----
931 * | display time
932 * |----
933 * |---> dsp hold irq
934 * configure display timing --> |
935 * standby exit |
936 * | new frame start.
937 */
938
939 reinit_completion(&vop->dsp_hold_completion);
940 vop_dsp_hold_valid_irq_enable(vop);
941
942 spin_lock(&vop->reg_lock);
943
944 VOP_CTRL_SET(vop, standby, 1);
945
946 spin_unlock(&vop->reg_lock);
947
948 wait_for_completion(&vop->dsp_hold_completion);
949
950 vop_dsp_hold_valid_irq_disable(vop);
951 }
Mark Yao2048e322014-08-22 18:36:26 +0800952
Mark Yao2048e322014-08-22 18:36:26 +0800953 val = 0x8;
Mark Yao44ddb7e2015-01-22 11:15:02 +0800954 val |= (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC) ? 0 : 1;
955 val |= (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC) ? 0 : (1 << 1);
Mark Yao2048e322014-08-22 18:36:26 +0800956 VOP_CTRL_SET(vop, pin_pol, val);
Mark Yao4e257d92016-04-20 10:41:42 +0800957 switch (s->output_type) {
958 case DRM_MODE_CONNECTOR_LVDS:
959 VOP_CTRL_SET(vop, rgb_en, 1);
960 break;
961 case DRM_MODE_CONNECTOR_eDP:
962 VOP_CTRL_SET(vop, edp_en, 1);
963 break;
964 case DRM_MODE_CONNECTOR_HDMIA:
965 VOP_CTRL_SET(vop, hdmi_en, 1);
966 break;
967 case DRM_MODE_CONNECTOR_DSI:
968 VOP_CTRL_SET(vop, mipi_en, 1);
969 break;
970 default:
971 DRM_ERROR("unsupport connector_type[%d]\n", s->output_type);
972 }
973 VOP_CTRL_SET(vop, out_mode, s->output_mode);
Mark Yao2048e322014-08-22 18:36:26 +0800974
975 VOP_CTRL_SET(vop, htotal_pw, (htotal << 16) | hsync_len);
976 val = hact_st << 16;
977 val |= hact_end;
978 VOP_CTRL_SET(vop, hact_st_end, val);
979 VOP_CTRL_SET(vop, hpost_st_end, val);
980
981 VOP_CTRL_SET(vop, vtotal_pw, (vtotal << 16) | vsync_len);
982 val = vact_st << 16;
983 val |= vact_end;
984 VOP_CTRL_SET(vop, vact_st_end, val);
985 VOP_CTRL_SET(vop, vpost_st_end, val);
986
Mark Yao2048e322014-08-22 18:36:26 +0800987 clk_set_rate(vop->dclk, adjusted_mode->clock * 1000);
Mark Yaoce3887e2015-12-16 18:08:17 +0800988
989 VOP_CTRL_SET(vop, standby, 0);
Mark Yao63ebb9f2015-11-30 18:22:42 +0800990}
Mark Yao2048e322014-08-22 18:36:26 +0800991
Mark Yao63ebb9f2015-11-30 18:22:42 +0800992static void vop_crtc_atomic_flush(struct drm_crtc *crtc,
993 struct drm_crtc_state *old_crtc_state)
994{
995 struct vop *vop = to_vop(crtc);
996
997 if (WARN_ON(!vop->is_enabled))
998 return;
999
1000 spin_lock(&vop->reg_lock);
1001
1002 vop_cfg_done(vop);
1003
1004 spin_unlock(&vop->reg_lock);
1005}
1006
1007static void vop_crtc_atomic_begin(struct drm_crtc *crtc,
1008 struct drm_crtc_state *old_crtc_state)
1009{
1010 struct vop *vop = to_vop(crtc);
1011
1012 if (crtc->state->event) {
1013 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1014
1015 vop->event = crtc->state->event;
1016 crtc->state->event = NULL;
1017 }
Mark Yao2048e322014-08-22 18:36:26 +08001018}
1019
Mark Yao2048e322014-08-22 18:36:26 +08001020static const struct drm_crtc_helper_funcs vop_crtc_helper_funcs = {
Mark Yao0ad36752015-11-09 11:33:16 +08001021 .enable = vop_crtc_enable,
1022 .disable = vop_crtc_disable,
Mark Yao2048e322014-08-22 18:36:26 +08001023 .mode_fixup = vop_crtc_mode_fixup,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001024 .atomic_flush = vop_crtc_atomic_flush,
1025 .atomic_begin = vop_crtc_atomic_begin,
Mark Yao2048e322014-08-22 18:36:26 +08001026};
1027
Mark Yao2048e322014-08-22 18:36:26 +08001028static void vop_crtc_destroy(struct drm_crtc *crtc)
1029{
1030 drm_crtc_cleanup(crtc);
1031}
1032
Mark Yao4e257d92016-04-20 10:41:42 +08001033static struct drm_crtc_state *vop_crtc_duplicate_state(struct drm_crtc *crtc)
1034{
1035 struct rockchip_crtc_state *rockchip_state;
1036
1037 rockchip_state = kzalloc(sizeof(*rockchip_state), GFP_KERNEL);
1038 if (!rockchip_state)
1039 return NULL;
1040
1041 __drm_atomic_helper_crtc_duplicate_state(crtc, &rockchip_state->base);
1042 return &rockchip_state->base;
1043}
1044
1045static void vop_crtc_destroy_state(struct drm_crtc *crtc,
1046 struct drm_crtc_state *state)
1047{
1048 struct rockchip_crtc_state *s = to_rockchip_crtc_state(state);
1049
1050 __drm_atomic_helper_crtc_destroy_state(crtc, &s->base);
1051 kfree(s);
1052}
1053
Mark Yao2048e322014-08-22 18:36:26 +08001054static const struct drm_crtc_funcs vop_crtc_funcs = {
Mark Yao63ebb9f2015-11-30 18:22:42 +08001055 .set_config = drm_atomic_helper_set_config,
1056 .page_flip = drm_atomic_helper_page_flip,
Mark Yao2048e322014-08-22 18:36:26 +08001057 .destroy = vop_crtc_destroy,
Mark Yao63ebb9f2015-11-30 18:22:42 +08001058 .reset = drm_atomic_helper_crtc_reset,
Mark Yao4e257d92016-04-20 10:41:42 +08001059 .atomic_duplicate_state = vop_crtc_duplicate_state,
1060 .atomic_destroy_state = vop_crtc_destroy_state,
Mark Yao2048e322014-08-22 18:36:26 +08001061};
1062
Mark Yao63ebb9f2015-11-30 18:22:42 +08001063static bool vop_win_pending_is_complete(struct vop_win *vop_win)
Mark Yao2048e322014-08-22 18:36:26 +08001064{
Mark Yao63ebb9f2015-11-30 18:22:42 +08001065 struct drm_plane *plane = &vop_win->base;
1066 struct vop_plane_state *state = to_vop_plane_state(plane->state);
1067 dma_addr_t yrgb_mst;
Mark Yao2048e322014-08-22 18:36:26 +08001068
Mark Yao63ebb9f2015-11-30 18:22:42 +08001069 if (!state->enable)
1070 return VOP_WIN_GET(vop_win->vop, vop_win->data, enable) == 0;
Mark Yao2048e322014-08-22 18:36:26 +08001071
Mark Yao63ebb9f2015-11-30 18:22:42 +08001072 yrgb_mst = VOP_WIN_GET_YRGBADDR(vop_win->vop, vop_win->data);
Mark Yao2048e322014-08-22 18:36:26 +08001073
Mark Yao63ebb9f2015-11-30 18:22:42 +08001074 return yrgb_mst == state->yrgb_mst;
1075}
Mark Yao2048e322014-08-22 18:36:26 +08001076
Mark Yao63ebb9f2015-11-30 18:22:42 +08001077static void vop_handle_vblank(struct vop *vop)
1078{
1079 struct drm_device *drm = vop->drm_dev;
1080 struct drm_crtc *crtc = &vop->crtc;
1081 unsigned long flags;
1082 int i;
Mark Yao2048e322014-08-22 18:36:26 +08001083
Mark Yao63ebb9f2015-11-30 18:22:42 +08001084 for (i = 0; i < vop->data->win_size; i++) {
1085 if (!vop_win_pending_is_complete(&vop->win[i]))
1086 return;
Mark Yao2048e322014-08-22 18:36:26 +08001087 }
1088
Mark Yao63ebb9f2015-11-30 18:22:42 +08001089 if (vop->event) {
1090 spin_lock_irqsave(&drm->event_lock, flags);
Mark Yao2048e322014-08-22 18:36:26 +08001091
Mark Yao63ebb9f2015-11-30 18:22:42 +08001092 drm_crtc_send_vblank_event(crtc, vop->event);
1093 drm_crtc_vblank_put(crtc);
1094 vop->event = NULL;
Mark Yao2048e322014-08-22 18:36:26 +08001095
Mark Yao63ebb9f2015-11-30 18:22:42 +08001096 spin_unlock_irqrestore(&drm->event_lock, flags);
Mark Yao2048e322014-08-22 18:36:26 +08001097 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001098 if (!completion_done(&vop->wait_update_complete))
1099 complete(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001100}
1101
1102static irqreturn_t vop_isr(int irq, void *data)
1103{
1104 struct vop *vop = data;
Mark Yaob5f7b752015-11-23 15:21:08 +08001105 struct drm_crtc *crtc = &vop->crtc;
Mark Yaodbb3d942015-12-15 08:36:55 +08001106 uint32_t active_irqs;
Mark Yao2048e322014-08-22 18:36:26 +08001107 unsigned long flags;
Mark Yao10672192015-02-04 13:10:31 +08001108 int ret = IRQ_NONE;
Mark Yao2048e322014-08-22 18:36:26 +08001109
1110 /*
Mark Yaodbb3d942015-12-15 08:36:55 +08001111 * interrupt register has interrupt status, enable and clear bits, we
Mark Yao2048e322014-08-22 18:36:26 +08001112 * must hold irq_lock to avoid a race with enable/disable_vblank().
1113 */
1114 spin_lock_irqsave(&vop->irq_lock, flags);
Mark Yaodbb3d942015-12-15 08:36:55 +08001115
1116 active_irqs = VOP_INTR_GET_TYPE(vop, status, INTR_MASK);
Mark Yao2048e322014-08-22 18:36:26 +08001117 /* Clear all active interrupt sources */
1118 if (active_irqs)
Mark Yaodbb3d942015-12-15 08:36:55 +08001119 VOP_INTR_SET_TYPE(vop, clear, active_irqs, 1);
1120
Mark Yao2048e322014-08-22 18:36:26 +08001121 spin_unlock_irqrestore(&vop->irq_lock, flags);
1122
1123 /* This is expected for vop iommu irqs, since the irq is shared */
1124 if (!active_irqs)
1125 return IRQ_NONE;
1126
Mark Yao10672192015-02-04 13:10:31 +08001127 if (active_irqs & DSP_HOLD_VALID_INTR) {
1128 complete(&vop->dsp_hold_completion);
1129 active_irqs &= ~DSP_HOLD_VALID_INTR;
1130 ret = IRQ_HANDLED;
Mark Yao2048e322014-08-22 18:36:26 +08001131 }
1132
Mark Yao10672192015-02-04 13:10:31 +08001133 if (active_irqs & FS_INTR) {
Mark Yaob5f7b752015-11-23 15:21:08 +08001134 drm_crtc_handle_vblank(crtc);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001135 vop_handle_vblank(vop);
Mark Yao10672192015-02-04 13:10:31 +08001136 active_irqs &= ~FS_INTR;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001137 ret = IRQ_HANDLED;
Mark Yao10672192015-02-04 13:10:31 +08001138 }
Mark Yao2048e322014-08-22 18:36:26 +08001139
Mark Yao10672192015-02-04 13:10:31 +08001140 /* Unhandled irqs are spurious. */
1141 if (active_irqs)
1142 DRM_ERROR("Unknown VOP IRQs: %#02x\n", active_irqs);
1143
1144 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001145}
1146
1147static int vop_create_crtc(struct vop *vop)
1148{
1149 const struct vop_data *vop_data = vop->data;
1150 struct device *dev = vop->dev;
1151 struct drm_device *drm_dev = vop->drm_dev;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001152 struct drm_plane *primary = NULL, *cursor = NULL, *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001153 struct drm_crtc *crtc = &vop->crtc;
1154 struct device_node *port;
1155 int ret;
1156 int i;
1157
1158 /*
1159 * Create drm_plane for primary and cursor planes first, since we need
1160 * to pass them to drm_crtc_init_with_planes, which sets the
1161 * "possible_crtcs" to the newly initialized crtc.
1162 */
1163 for (i = 0; i < vop_data->win_size; i++) {
1164 struct vop_win *vop_win = &vop->win[i];
1165 const struct vop_win_data *win_data = vop_win->data;
1166
1167 if (win_data->type != DRM_PLANE_TYPE_PRIMARY &&
1168 win_data->type != DRM_PLANE_TYPE_CURSOR)
1169 continue;
1170
1171 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1172 0, &vop_plane_funcs,
1173 win_data->phy->data_formats,
1174 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001175 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001176 if (ret) {
1177 DRM_ERROR("failed to initialize plane\n");
1178 goto err_cleanup_planes;
1179 }
1180
1181 plane = &vop_win->base;
Mark Yao63ebb9f2015-11-30 18:22:42 +08001182 drm_plane_helper_add(plane, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001183 if (plane->type == DRM_PLANE_TYPE_PRIMARY)
1184 primary = plane;
1185 else if (plane->type == DRM_PLANE_TYPE_CURSOR)
1186 cursor = plane;
1187 }
1188
1189 ret = drm_crtc_init_with_planes(drm_dev, crtc, primary, cursor,
Ville Syrjäläf9882872015-12-09 16:19:31 +02001190 &vop_crtc_funcs, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001191 if (ret)
Douglas Anderson328b51c2016-03-07 14:00:52 -08001192 goto err_cleanup_planes;
Mark Yao2048e322014-08-22 18:36:26 +08001193
1194 drm_crtc_helper_add(crtc, &vop_crtc_helper_funcs);
1195
1196 /*
1197 * Create drm_planes for overlay windows with possible_crtcs restricted
1198 * to the newly created crtc.
1199 */
1200 for (i = 0; i < vop_data->win_size; i++) {
1201 struct vop_win *vop_win = &vop->win[i];
1202 const struct vop_win_data *win_data = vop_win->data;
1203 unsigned long possible_crtcs = 1 << drm_crtc_index(crtc);
1204
1205 if (win_data->type != DRM_PLANE_TYPE_OVERLAY)
1206 continue;
1207
1208 ret = drm_universal_plane_init(vop->drm_dev, &vop_win->base,
1209 possible_crtcs,
1210 &vop_plane_funcs,
1211 win_data->phy->data_formats,
1212 win_data->phy->nformats,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +02001213 win_data->type, NULL);
Mark Yao2048e322014-08-22 18:36:26 +08001214 if (ret) {
1215 DRM_ERROR("failed to initialize overlay plane\n");
1216 goto err_cleanup_crtc;
1217 }
Mark Yao63ebb9f2015-11-30 18:22:42 +08001218 drm_plane_helper_add(&vop_win->base, &plane_helper_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001219 }
1220
1221 port = of_get_child_by_name(dev->of_node, "port");
1222 if (!port) {
1223 DRM_ERROR("no port node found in %s\n",
1224 dev->of_node->full_name);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001225 ret = -ENOENT;
Mark Yao2048e322014-08-22 18:36:26 +08001226 goto err_cleanup_crtc;
1227 }
1228
Mark Yao10672192015-02-04 13:10:31 +08001229 init_completion(&vop->dsp_hold_completion);
Mark Yao63ebb9f2015-11-30 18:22:42 +08001230 init_completion(&vop->wait_update_complete);
Mark Yao2048e322014-08-22 18:36:26 +08001231 crtc->port = port;
Mark Yaob5f7b752015-11-23 15:21:08 +08001232 rockchip_register_crtc_funcs(crtc, &private_crtc_funcs);
Mark Yao2048e322014-08-22 18:36:26 +08001233
1234 return 0;
1235
1236err_cleanup_crtc:
1237 drm_crtc_cleanup(crtc);
1238err_cleanup_planes:
Douglas Anderson328b51c2016-03-07 14:00:52 -08001239 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1240 head)
Mark Yao2048e322014-08-22 18:36:26 +08001241 drm_plane_cleanup(plane);
1242 return ret;
1243}
1244
1245static void vop_destroy_crtc(struct vop *vop)
1246{
1247 struct drm_crtc *crtc = &vop->crtc;
Douglas Anderson328b51c2016-03-07 14:00:52 -08001248 struct drm_device *drm_dev = vop->drm_dev;
1249 struct drm_plane *plane, *tmp;
Mark Yao2048e322014-08-22 18:36:26 +08001250
Mark Yaob5f7b752015-11-23 15:21:08 +08001251 rockchip_unregister_crtc_funcs(crtc);
Mark Yao2048e322014-08-22 18:36:26 +08001252 of_node_put(crtc->port);
Douglas Anderson328b51c2016-03-07 14:00:52 -08001253
1254 /*
1255 * We need to cleanup the planes now. Why?
1256 *
1257 * The planes are "&vop->win[i].base". That means the memory is
1258 * all part of the big "struct vop" chunk of memory. That memory
1259 * was devm allocated and associated with this component. We need to
1260 * free it ourselves before vop_unbind() finishes.
1261 */
1262 list_for_each_entry_safe(plane, tmp, &drm_dev->mode_config.plane_list,
1263 head)
1264 vop_plane_destroy(plane);
1265
1266 /*
1267 * Destroy CRTC after vop_plane_destroy() since vop_disable_plane()
1268 * references the CRTC.
1269 */
Mark Yao2048e322014-08-22 18:36:26 +08001270 drm_crtc_cleanup(crtc);
1271}
1272
1273static int vop_initial(struct vop *vop)
1274{
1275 const struct vop_data *vop_data = vop->data;
1276 const struct vop_reg_data *init_table = vop_data->init_table;
1277 struct reset_control *ahb_rst;
1278 int i, ret;
1279
1280 vop->hclk = devm_clk_get(vop->dev, "hclk_vop");
1281 if (IS_ERR(vop->hclk)) {
1282 dev_err(vop->dev, "failed to get hclk source\n");
1283 return PTR_ERR(vop->hclk);
1284 }
1285 vop->aclk = devm_clk_get(vop->dev, "aclk_vop");
1286 if (IS_ERR(vop->aclk)) {
1287 dev_err(vop->dev, "failed to get aclk source\n");
1288 return PTR_ERR(vop->aclk);
1289 }
1290 vop->dclk = devm_clk_get(vop->dev, "dclk_vop");
1291 if (IS_ERR(vop->dclk)) {
1292 dev_err(vop->dev, "failed to get dclk source\n");
1293 return PTR_ERR(vop->dclk);
1294 }
1295
Mark Yao2048e322014-08-22 18:36:26 +08001296 ret = clk_prepare(vop->dclk);
1297 if (ret < 0) {
1298 dev_err(vop->dev, "failed to prepare dclk\n");
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001299 return ret;
Mark Yao2048e322014-08-22 18:36:26 +08001300 }
1301
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001302 /* Enable both the hclk and aclk to setup the vop */
1303 ret = clk_prepare_enable(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001304 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001305 dev_err(vop->dev, "failed to prepare/enable hclk\n");
Mark Yao2048e322014-08-22 18:36:26 +08001306 goto err_unprepare_dclk;
1307 }
1308
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001309 ret = clk_prepare_enable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001310 if (ret < 0) {
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001311 dev_err(vop->dev, "failed to prepare/enable aclk\n");
1312 goto err_disable_hclk;
Mark Yao2048e322014-08-22 18:36:26 +08001313 }
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001314
Mark Yao2048e322014-08-22 18:36:26 +08001315 /*
1316 * do hclk_reset, reset all vop registers.
1317 */
1318 ahb_rst = devm_reset_control_get(vop->dev, "ahb");
1319 if (IS_ERR(ahb_rst)) {
1320 dev_err(vop->dev, "failed to get ahb reset\n");
1321 ret = PTR_ERR(ahb_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001322 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001323 }
1324 reset_control_assert(ahb_rst);
1325 usleep_range(10, 20);
1326 reset_control_deassert(ahb_rst);
1327
1328 memcpy(vop->regsbak, vop->regs, vop->len);
1329
1330 for (i = 0; i < vop_data->table_size; i++)
1331 vop_writel(vop, init_table[i].offset, init_table[i].value);
1332
1333 for (i = 0; i < vop_data->win_size; i++) {
1334 const struct vop_win_data *win = &vop_data->win[i];
1335
1336 VOP_WIN_SET(vop, win, enable, 0);
1337 }
1338
1339 vop_cfg_done(vop);
1340
1341 /*
1342 * do dclk_reset, let all config take affect.
1343 */
1344 vop->dclk_rst = devm_reset_control_get(vop->dev, "dclk");
1345 if (IS_ERR(vop->dclk_rst)) {
1346 dev_err(vop->dev, "failed to get dclk reset\n");
1347 ret = PTR_ERR(vop->dclk_rst);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001348 goto err_disable_aclk;
Mark Yao2048e322014-08-22 18:36:26 +08001349 }
1350 reset_control_assert(vop->dclk_rst);
1351 usleep_range(10, 20);
1352 reset_control_deassert(vop->dclk_rst);
1353
1354 clk_disable(vop->hclk);
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001355 clk_disable(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001356
Mark Yao31e980c2015-01-22 14:37:56 +08001357 vop->is_enabled = false;
Mark Yao2048e322014-08-22 18:36:26 +08001358
1359 return 0;
1360
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001361err_disable_aclk:
1362 clk_disable_unprepare(vop->aclk);
Mark Yao2048e322014-08-22 18:36:26 +08001363err_disable_hclk:
Sjoerd Simonsd7b53fd2015-11-06 13:22:24 +01001364 clk_disable_unprepare(vop->hclk);
Mark Yao2048e322014-08-22 18:36:26 +08001365err_unprepare_dclk:
1366 clk_unprepare(vop->dclk);
Mark Yao2048e322014-08-22 18:36:26 +08001367 return ret;
1368}
1369
1370/*
1371 * Initialize the vop->win array elements.
1372 */
1373static void vop_win_init(struct vop *vop)
1374{
1375 const struct vop_data *vop_data = vop->data;
1376 unsigned int i;
1377
1378 for (i = 0; i < vop_data->win_size; i++) {
1379 struct vop_win *vop_win = &vop->win[i];
1380 const struct vop_win_data *win_data = &vop_data->win[i];
1381
1382 vop_win->data = win_data;
1383 vop_win->vop = vop;
Mark Yao2048e322014-08-22 18:36:26 +08001384 }
1385}
1386
1387static int vop_bind(struct device *dev, struct device *master, void *data)
1388{
1389 struct platform_device *pdev = to_platform_device(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001390 const struct vop_data *vop_data;
1391 struct drm_device *drm_dev = data;
1392 struct vop *vop;
1393 struct resource *res;
1394 size_t alloc_size;
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001395 int ret, irq;
Mark Yao2048e322014-08-22 18:36:26 +08001396
Mark Yaoa67719d2015-12-15 08:58:26 +08001397 vop_data = of_device_get_match_data(dev);
Mark Yao2048e322014-08-22 18:36:26 +08001398 if (!vop_data)
1399 return -ENODEV;
1400
1401 /* Allocate vop struct and its vop_win array */
1402 alloc_size = sizeof(*vop) + sizeof(*vop->win) * vop_data->win_size;
1403 vop = devm_kzalloc(dev, alloc_size, GFP_KERNEL);
1404 if (!vop)
1405 return -ENOMEM;
1406
1407 vop->dev = dev;
1408 vop->data = vop_data;
1409 vop->drm_dev = drm_dev;
1410 dev_set_drvdata(dev, vop);
1411
1412 vop_win_init(vop);
1413
1414 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1415 vop->len = resource_size(res);
1416 vop->regs = devm_ioremap_resource(dev, res);
1417 if (IS_ERR(vop->regs))
1418 return PTR_ERR(vop->regs);
1419
1420 vop->regsbak = devm_kzalloc(dev, vop->len, GFP_KERNEL);
1421 if (!vop->regsbak)
1422 return -ENOMEM;
1423
1424 ret = vop_initial(vop);
1425 if (ret < 0) {
1426 dev_err(&pdev->dev, "cannot initial vop dev - err %d\n", ret);
1427 return ret;
1428 }
1429
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001430 irq = platform_get_irq(pdev, 0);
1431 if (irq < 0) {
Mark Yao2048e322014-08-22 18:36:26 +08001432 dev_err(dev, "cannot find irq for vop\n");
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001433 return irq;
Mark Yao2048e322014-08-22 18:36:26 +08001434 }
Heiko Stuebner3ea68922015-04-20 01:00:53 +02001435 vop->irq = (unsigned int)irq;
Mark Yao2048e322014-08-22 18:36:26 +08001436
1437 spin_lock_init(&vop->reg_lock);
1438 spin_lock_init(&vop->irq_lock);
1439
1440 mutex_init(&vop->vsync_mutex);
1441
Mark Yao63ebb9f2015-11-30 18:22:42 +08001442 ret = devm_request_irq(dev, vop->irq, vop_isr,
1443 IRQF_SHARED, dev_name(dev), vop);
Mark Yao2048e322014-08-22 18:36:26 +08001444 if (ret)
1445 return ret;
1446
1447 /* IRQ is initially disabled; it gets enabled in power_on */
1448 disable_irq(vop->irq);
1449
1450 ret = vop_create_crtc(vop);
1451 if (ret)
1452 return ret;
1453
1454 pm_runtime_enable(&pdev->dev);
1455 return 0;
1456}
1457
1458static void vop_unbind(struct device *dev, struct device *master, void *data)
1459{
1460 struct vop *vop = dev_get_drvdata(dev);
1461
1462 pm_runtime_disable(dev);
1463 vop_destroy_crtc(vop);
1464}
1465
Mark Yaoa67719d2015-12-15 08:58:26 +08001466const struct component_ops vop_component_ops = {
Mark Yao2048e322014-08-22 18:36:26 +08001467 .bind = vop_bind,
1468 .unbind = vop_unbind,
1469};
Stephen Rothwell54255e82015-12-31 13:40:11 +11001470EXPORT_SYMBOL_GPL(vop_component_ops);