blob: 6eb2927c8aecc549c1a89e84623238c975482590 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053067static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
68 int txok);
69static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053070 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053071
72/*********************/
73/* Aggregation logic */
74/*********************/
75
Sujithe8324352009-01-16 21:38:42 +053076static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
77{
78 struct ath_atx_ac *ac = tid->ac;
79
80 if (tid->paused)
81 return;
82
83 if (tid->sched)
84 return;
85
86 tid->sched = true;
87 list_add_tail(&tid->list, &ac->tid_q);
88
89 if (ac->sched)
90 return;
91
92 ac->sched = true;
93 list_add_tail(&ac->list, &txq->axq_acq);
94}
95
96static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
97{
98 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
99
100 spin_lock_bh(&txq->axq_lock);
101 tid->paused++;
102 spin_unlock_bh(&txq->axq_lock);
103}
104
105static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
106{
107 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
108
109 ASSERT(tid->paused > 0);
110 spin_lock_bh(&txq->axq_lock);
111
112 tid->paused--;
113
114 if (tid->paused > 0)
115 goto unlock;
116
117 if (list_empty(&tid->buf_q))
118 goto unlock;
119
120 ath_tx_queue_tid(txq, tid);
121 ath_txq_schedule(sc, txq);
122unlock:
123 spin_unlock_bh(&txq->axq_lock);
124}
125
126static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
127{
128 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
129 struct ath_buf *bf;
130 struct list_head bf_head;
131 INIT_LIST_HEAD(&bf_head);
132
133 ASSERT(tid->paused > 0);
134 spin_lock_bh(&txq->axq_lock);
135
136 tid->paused--;
137
138 if (tid->paused > 0) {
139 spin_unlock_bh(&txq->axq_lock);
140 return;
141 }
142
143 while (!list_empty(&tid->buf_q)) {
144 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
145 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530146 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530147 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530148 }
149
150 spin_unlock_bh(&txq->axq_lock);
151}
152
153static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
154 int seqno)
155{
156 int index, cindex;
157
158 index = ATH_BA_INDEX(tid->seq_start, seqno);
159 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
160
161 tid->tx_buf[cindex] = NULL;
162
163 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
164 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
165 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
166 }
167}
168
169static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
170 struct ath_buf *bf)
171{
172 int index, cindex;
173
174 if (bf_isretried(bf))
175 return;
176
177 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
178 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
179
180 ASSERT(tid->tx_buf[cindex] == NULL);
181 tid->tx_buf[cindex] = bf;
182
183 if (index >= ((tid->baw_tail - tid->baw_head) &
184 (ATH_TID_MAX_BUFS - 1))) {
185 tid->baw_tail = cindex;
186 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
187 }
188}
189
190/*
191 * TODO: For frame(s) that are in the retry state, we will reuse the
192 * sequence number(s) without setting the retry bit. The
193 * alternative is to give up on these and BAR the receiver's window
194 * forward.
195 */
196static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
197 struct ath_atx_tid *tid)
198
199{
200 struct ath_buf *bf;
201 struct list_head bf_head;
202 INIT_LIST_HEAD(&bf_head);
203
204 for (;;) {
205 if (list_empty(&tid->buf_q))
206 break;
Sujithe8324352009-01-16 21:38:42 +0530207
Sujithd43f30152009-01-16 21:38:53 +0530208 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
209 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530210
211 if (bf_isretried(bf))
212 ath_tx_update_baw(sc, tid, bf->bf_seqno);
213
214 spin_unlock(&txq->axq_lock);
215 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
216 spin_lock(&txq->axq_lock);
217 }
218
219 tid->seq_next = tid->seq_start;
220 tid->baw_tail = tid->baw_head;
221}
222
223static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
224{
225 struct sk_buff *skb;
226 struct ieee80211_hdr *hdr;
227
228 bf->bf_state.bf_type |= BUF_RETRY;
229 bf->bf_retries++;
230
231 skb = bf->bf_mpdu;
232 hdr = (struct ieee80211_hdr *)skb->data;
233 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
234}
235
Sujithd43f30152009-01-16 21:38:53 +0530236static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
237{
238 struct ath_buf *tbf;
239
240 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530241 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
242 spin_unlock_bh(&sc->tx.txbuflock);
243 return NULL;
244 }
Sujithd43f30152009-01-16 21:38:53 +0530245 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
246 list_del(&tbf->list);
247 spin_unlock_bh(&sc->tx.txbuflock);
248
249 ATH_TXBUF_RESET(tbf);
250
251 tbf->bf_mpdu = bf->bf_mpdu;
252 tbf->bf_buf_addr = bf->bf_buf_addr;
253 *(tbf->bf_desc) = *(bf->bf_desc);
254 tbf->bf_state = bf->bf_state;
255 tbf->bf_dmacontext = bf->bf_dmacontext;
256
257 return tbf;
258}
259
260static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
261 struct ath_buf *bf, struct list_head *bf_q,
262 int txok)
Sujithe8324352009-01-16 21:38:42 +0530263{
264 struct ath_node *an = NULL;
265 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530266 struct ieee80211_sta *sta;
267 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530268 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530269 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530270 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530271 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530272 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530273 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530274 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
275 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530276
Sujitha22be222009-03-30 15:28:36 +0530277 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530278 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530279
Sujith1286ec62009-01-27 13:30:37 +0530280 rcu_read_lock();
281
282 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
283 if (!sta) {
284 rcu_read_unlock();
285 return;
Sujithe8324352009-01-16 21:38:42 +0530286 }
287
Sujith1286ec62009-01-27 13:30:37 +0530288 an = (struct ath_node *)sta->drv_priv;
289 tid = ATH_AN_2_TID(an, bf->bf_tidno);
290
Sujithe8324352009-01-16 21:38:42 +0530291 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530292 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530293
Sujithd43f30152009-01-16 21:38:53 +0530294 if (isaggr && txok) {
295 if (ATH_DS_TX_BA(ds)) {
296 seq_st = ATH_DS_BA_SEQ(ds);
297 memcpy(ba, ATH_DS_BA_BITMAP(ds),
298 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530299 } else {
Sujithd43f30152009-01-16 21:38:53 +0530300 /*
301 * AR5416 can become deaf/mute when BA
302 * issue happens. Chip needs to be reset.
303 * But AP code may have sychronization issues
304 * when perform internal reset in this routine.
305 * Only enable reset in STA mode for now.
306 */
Sujith2660b812009-02-09 13:27:26 +0530307 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530308 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530309 }
310 }
311
312 INIT_LIST_HEAD(&bf_pending);
313 INIT_LIST_HEAD(&bf_head);
314
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530315 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530316 while (bf) {
317 txfail = txpending = 0;
318 bf_next = bf->bf_next;
319
320 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
321 /* transmit completion, subframe is
322 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530323 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530324 } else if (!isaggr && txok) {
325 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530326 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530327 } else {
Sujithe8324352009-01-16 21:38:42 +0530328 if (!(tid->state & AGGR_CLEANUP) &&
329 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
330 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
331 ath_tx_set_retry(sc, bf);
332 txpending = 1;
333 } else {
334 bf->bf_state.bf_type |= BUF_XRETRY;
335 txfail = 1;
336 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530337 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530338 }
339 } else {
340 /*
341 * cleanup in progress, just fail
342 * the un-acked sub-frames
343 */
344 txfail = 1;
345 }
346 }
347
348 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530349 /*
350 * Make sure the last desc is reclaimed if it
351 * not a holding desc.
352 */
353 if (!bf_last->bf_stale)
354 list_move_tail(&bf->list, &bf_head);
355 else
356 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530357 } else {
358 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530359 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530360 }
361
362 if (!txpending) {
363 /*
364 * complete the acked-ones/xretried ones; update
365 * block-ack window
366 */
367 spin_lock_bh(&txq->axq_lock);
368 ath_tx_update_baw(sc, tid, bf->bf_seqno);
369 spin_unlock_bh(&txq->axq_lock);
370
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530371 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
372 ath_tx_rc_status(bf, ds, nbad, txok, true);
373 rc_update = false;
374 } else {
375 ath_tx_rc_status(bf, ds, nbad, txok, false);
376 }
377
Sujithe8324352009-01-16 21:38:42 +0530378 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
379 } else {
Sujithd43f30152009-01-16 21:38:53 +0530380 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530381 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530382 struct ath_buf *tbf;
383
Sujithd43f30152009-01-16 21:38:53 +0530384 tbf = ath_clone_txbuf(sc, bf_last);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400385 /*
386 * Update tx baw and complete the frame with
387 * failed status if we run out of tx buf
388 */
389 if (!tbf) {
390 spin_lock_bh(&txq->axq_lock);
391 ath_tx_update_baw(sc, tid,
392 bf->bf_seqno);
393 spin_unlock_bh(&txq->axq_lock);
394
395 bf->bf_state.bf_type |= BUF_XRETRY;
396 ath_tx_rc_status(bf, ds, nbad,
397 0, false);
398 ath_tx_complete_buf(sc, bf, &bf_head,
399 0, 0);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530400 break;
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400401 }
402
Sujithd43f30152009-01-16 21:38:53 +0530403 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530404 list_add_tail(&tbf->list, &bf_head);
405 } else {
406 /*
407 * Clear descriptor status words for
408 * software retry
409 */
Sujithd43f30152009-01-16 21:38:53 +0530410 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530411 }
412
413 /*
414 * Put this buffer to the temporary pending
415 * queue to retain ordering
416 */
417 list_splice_tail_init(&bf_head, &bf_pending);
418 }
419
420 bf = bf_next;
421 }
422
423 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530424 if (tid->baw_head == tid->baw_tail) {
425 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530426 tid->state &= ~AGGR_CLEANUP;
427
428 /* send buffered frames as singles */
429 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530430 }
Sujith1286ec62009-01-27 13:30:37 +0530431 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530432 return;
433 }
434
Sujithd43f30152009-01-16 21:38:53 +0530435 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530436 if (!list_empty(&bf_pending)) {
437 spin_lock_bh(&txq->axq_lock);
438 list_splice(&bf_pending, &tid->buf_q);
439 ath_tx_queue_tid(txq, tid);
440 spin_unlock_bh(&txq->axq_lock);
441 }
442
Sujith1286ec62009-01-27 13:30:37 +0530443 rcu_read_unlock();
444
Sujithe8324352009-01-16 21:38:42 +0530445 if (needreset)
446 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530447}
448
449static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
450 struct ath_atx_tid *tid)
451{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400452 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530453 struct sk_buff *skb;
454 struct ieee80211_tx_info *tx_info;
455 struct ieee80211_tx_rate *rates;
456 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530457 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530458 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530459 int i;
460
Sujitha22be222009-03-30 15:28:36 +0530461 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530462 tx_info = IEEE80211_SKB_CB(skb);
463 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530464 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530465
466 /*
467 * Find the lowest frame length among the rate series that will have a
468 * 4ms transmit duration.
469 * TODO - TXOP limit needs to be considered.
470 */
471 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
472
473 for (i = 0; i < 4; i++) {
474 if (rates[i].count) {
475 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
476 legacy = 1;
477 break;
478 }
479
Sujithd43f30152009-01-16 21:38:53 +0530480 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
481 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530482 }
483 }
484
485 /*
486 * limit aggregate size by the minimum rate if rate selected is
487 * not a probe rate, if rate selected is a probe rate then
488 * avoid aggregation of this packet.
489 */
490 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
491 return 0;
492
Sujith4ef70842009-07-23 15:32:41 +0530493 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530494
495 /*
496 * h/w can accept aggregates upto 16 bit lengths (65535).
497 * The IE, however can hold upto 65536, which shows up here
498 * as zero. Ignore 65536 since we are constrained by hw.
499 */
Sujith4ef70842009-07-23 15:32:41 +0530500 if (tid->an->maxampdu)
501 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530502
503 return aggr_limit;
504}
505
506/*
Sujithd43f30152009-01-16 21:38:53 +0530507 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530508 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530509 */
510static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
511 struct ath_buf *bf, u16 frmlen)
512{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400513 const struct ath_rate_table *rt = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530514 struct sk_buff *skb = bf->bf_mpdu;
515 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530516 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530517 u16 minlen;
518 u8 rc, flags, rix;
519 int width, half_gi, ndelim, mindelim;
520
521 /* Select standard number of delimiters based on frame length alone */
522 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
523
524 /*
525 * If encryption enabled, hardware requires some more padding between
526 * subframes.
527 * TODO - this could be improved to be dependent on the rate.
528 * The hardware can keep up at lower rates, but not higher rates
529 */
530 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
531 ndelim += ATH_AGGR_ENCRYPTDELIM;
532
533 /*
534 * Convert desired mpdu density from microeconds to bytes based
535 * on highest rate in rate series (i.e. first rate) to determine
536 * required minimum length for subframe. Take into account
537 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530538 *
Sujithe8324352009-01-16 21:38:42 +0530539 * If there is no mpdu density restriction, no further calculation
540 * is needed.
541 */
Sujith4ef70842009-07-23 15:32:41 +0530542
543 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530544 return ndelim;
545
546 rix = tx_info->control.rates[0].idx;
547 flags = tx_info->control.rates[0].flags;
548 rc = rt->info[rix].ratecode;
549 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
550 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
551
552 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530553 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530554 else
Sujith4ef70842009-07-23 15:32:41 +0530555 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530556
557 if (nsymbols == 0)
558 nsymbols = 1;
559
560 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
561 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
562
Sujithe8324352009-01-16 21:38:42 +0530563 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530564 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
565 ndelim = max(mindelim, ndelim);
566 }
567
568 return ndelim;
569}
570
571static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530572 struct ath_atx_tid *tid,
573 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530574{
575#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530576 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
577 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530578 u16 aggr_limit = 0, al = 0, bpad = 0,
579 al_delta, h_baw = tid->baw_size / 2;
580 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530581
582 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
583
584 do {
585 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
586
Sujithd43f30152009-01-16 21:38:53 +0530587 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530588 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
589 status = ATH_AGGR_BAW_CLOSED;
590 break;
591 }
592
593 if (!rl) {
594 aggr_limit = ath_lookup_rate(sc, bf, tid);
595 rl = 1;
596 }
597
Sujithd43f30152009-01-16 21:38:53 +0530598 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530599 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
600
Sujithd43f30152009-01-16 21:38:53 +0530601 if (nframes &&
602 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530603 status = ATH_AGGR_LIMITED;
604 break;
605 }
606
Sujithd43f30152009-01-16 21:38:53 +0530607 /* do not exceed subframe limit */
608 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530609 status = ATH_AGGR_LIMITED;
610 break;
611 }
Sujithd43f30152009-01-16 21:38:53 +0530612 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530613
Sujithd43f30152009-01-16 21:38:53 +0530614 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530615 al += bpad + al_delta;
616
617 /*
618 * Get the delimiters needed to meet the MPDU
619 * density for this node.
620 */
621 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530622 bpad = PADBYTES(al_delta) + (ndelim << 2);
623
624 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530625 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530626
Sujithd43f30152009-01-16 21:38:53 +0530627 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530628 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530629 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
630 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530631 if (bf_prev) {
632 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530633 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530634 }
635 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530636 } while (!list_empty(&tid->buf_q));
637
638 bf_first->bf_al = al;
639 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530640
Sujithe8324352009-01-16 21:38:42 +0530641 return status;
642#undef PADBYTES
643}
644
645static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
646 struct ath_atx_tid *tid)
647{
Sujithd43f30152009-01-16 21:38:53 +0530648 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530649 enum ATH_AGGR_STATUS status;
650 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530651
652 do {
653 if (list_empty(&tid->buf_q))
654 return;
655
656 INIT_LIST_HEAD(&bf_q);
657
Sujithd43f30152009-01-16 21:38:53 +0530658 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530659
660 /*
Sujithd43f30152009-01-16 21:38:53 +0530661 * no frames picked up to be aggregated;
662 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530663 */
664 if (list_empty(&bf_q))
665 break;
666
667 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530668 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530669
Sujithd43f30152009-01-16 21:38:53 +0530670 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530671 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530672 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530673 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530674 ath_buf_set_rate(sc, bf);
675 ath_tx_txqaddbuf(sc, txq, &bf_q);
676 continue;
677 }
678
Sujithd43f30152009-01-16 21:38:53 +0530679 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530680 bf->bf_state.bf_type |= BUF_AGGR;
681 ath_buf_set_rate(sc, bf);
682 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
683
Sujithd43f30152009-01-16 21:38:53 +0530684 /* anchor last desc of aggregate */
685 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530686
687 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530688 ath_tx_txqaddbuf(sc, txq, &bf_q);
689
690 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
691 status != ATH_AGGR_BAW_CLOSED);
692}
693
Sujithf83da962009-07-23 15:32:37 +0530694void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
695 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530696{
697 struct ath_atx_tid *txtid;
698 struct ath_node *an;
699
700 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530701 txtid = ATH_AN_2_TID(an, tid);
702 txtid->state |= AGGR_ADDBA_PROGRESS;
703 ath_tx_pause_tid(sc, txtid);
704 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530705}
706
Sujithf83da962009-07-23 15:32:37 +0530707void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530708{
709 struct ath_node *an = (struct ath_node *)sta->drv_priv;
710 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
711 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
712 struct ath_buf *bf;
713 struct list_head bf_head;
714 INIT_LIST_HEAD(&bf_head);
715
716 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530717 return;
Sujithe8324352009-01-16 21:38:42 +0530718
719 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530720 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530721 return;
Sujithe8324352009-01-16 21:38:42 +0530722 }
723
724 ath_tx_pause_tid(sc, txtid);
725
726 /* drop all software retried frames and mark this TID */
727 spin_lock_bh(&txq->axq_lock);
728 while (!list_empty(&txtid->buf_q)) {
729 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
730 if (!bf_isretried(bf)) {
731 /*
732 * NB: it's based on the assumption that
733 * software retried frame will always stay
734 * at the head of software queue.
735 */
736 break;
737 }
Sujithd43f30152009-01-16 21:38:53 +0530738 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530739 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
740 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
741 }
Sujithd43f30152009-01-16 21:38:53 +0530742 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530743
744 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530745 txtid->state |= AGGR_CLEANUP;
746 } else {
747 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530748 ath_tx_flush_tid(sc, txtid);
749 }
Sujithe8324352009-01-16 21:38:42 +0530750}
751
752void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
753{
754 struct ath_atx_tid *txtid;
755 struct ath_node *an;
756
757 an = (struct ath_node *)sta->drv_priv;
758
759 if (sc->sc_flags & SC_OP_TXAGGR) {
760 txtid = ATH_AN_2_TID(an, tid);
761 txtid->baw_size =
762 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
763 txtid->state |= AGGR_ADDBA_COMPLETE;
764 txtid->state &= ~AGGR_ADDBA_PROGRESS;
765 ath_tx_resume_tid(sc, txtid);
766 }
767}
768
769bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
770{
771 struct ath_atx_tid *txtid;
772
773 if (!(sc->sc_flags & SC_OP_TXAGGR))
774 return false;
775
776 txtid = ATH_AN_2_TID(an, tidno);
777
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530778 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530779 return true;
Sujithe8324352009-01-16 21:38:42 +0530780 return false;
781}
782
783/********************/
784/* Queue Management */
785/********************/
786
Sujithe8324352009-01-16 21:38:42 +0530787static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
788 struct ath_txq *txq)
789{
790 struct ath_atx_ac *ac, *ac_tmp;
791 struct ath_atx_tid *tid, *tid_tmp;
792
793 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
794 list_del(&ac->list);
795 ac->sched = false;
796 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
797 list_del(&tid->list);
798 tid->sched = false;
799 ath_tid_drain(sc, txq, tid);
800 }
801 }
802}
803
804struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
805{
Sujithcbe61d82009-02-09 13:27:12 +0530806 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530807 struct ath9k_tx_queue_info qi;
808 int qnum;
809
810 memset(&qi, 0, sizeof(qi));
811 qi.tqi_subtype = subtype;
812 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
813 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
814 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
815 qi.tqi_physCompBuf = 0;
816
817 /*
818 * Enable interrupts only for EOL and DESC conditions.
819 * We mark tx descriptors to receive a DESC interrupt
820 * when a tx queue gets deep; otherwise waiting for the
821 * EOL to reap descriptors. Note that this is done to
822 * reduce interrupt load and this only defers reaping
823 * descriptors, never transmitting frames. Aside from
824 * reducing interrupts this also permits more concurrency.
825 * The only potential downside is if the tx queue backs
826 * up in which case the top half of the kernel may backup
827 * due to a lack of tx descriptors.
828 *
829 * The UAPSD queue is an exception, since we take a desc-
830 * based intr on the EOSP frames.
831 */
832 if (qtype == ATH9K_TX_QUEUE_UAPSD)
833 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
834 else
835 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
836 TXQ_FLAG_TXDESCINT_ENABLE;
837 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
838 if (qnum == -1) {
839 /*
840 * NB: don't print a message, this happens
841 * normally on parts with too few tx queues
842 */
843 return NULL;
844 }
845 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
846 DPRINTF(sc, ATH_DBG_FATAL,
847 "qnum %u out of range, max %u!\n",
848 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
849 ath9k_hw_releasetxqueue(ah, qnum);
850 return NULL;
851 }
852 if (!ATH_TXQ_SETUP(sc, qnum)) {
853 struct ath_txq *txq = &sc->tx.txq[qnum];
854
855 txq->axq_qnum = qnum;
856 txq->axq_link = NULL;
857 INIT_LIST_HEAD(&txq->axq_q);
858 INIT_LIST_HEAD(&txq->axq_acq);
859 spin_lock_init(&txq->axq_lock);
860 txq->axq_depth = 0;
861 txq->axq_aggr_depth = 0;
862 txq->axq_totalqueued = 0;
863 txq->axq_linkbuf = NULL;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400864 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530865 sc->tx.txqsetup |= 1<<qnum;
866 }
867 return &sc->tx.txq[qnum];
868}
869
870static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
871{
872 int qnum;
873
874 switch (qtype) {
875 case ATH9K_TX_QUEUE_DATA:
876 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
877 DPRINTF(sc, ATH_DBG_FATAL,
878 "HAL AC %u out of range, max %zu!\n",
879 haltype, ARRAY_SIZE(sc->tx.hwq_map));
880 return -1;
881 }
882 qnum = sc->tx.hwq_map[haltype];
883 break;
884 case ATH9K_TX_QUEUE_BEACON:
885 qnum = sc->beacon.beaconq;
886 break;
887 case ATH9K_TX_QUEUE_CAB:
888 qnum = sc->beacon.cabq->axq_qnum;
889 break;
890 default:
891 qnum = -1;
892 }
893 return qnum;
894}
895
896struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
897{
898 struct ath_txq *txq = NULL;
899 int qnum;
900
901 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
902 txq = &sc->tx.txq[qnum];
903
904 spin_lock_bh(&txq->axq_lock);
905
906 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400907 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530908 "TX queue: %d is full, depth: %d\n",
909 qnum, txq->axq_depth);
910 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
911 txq->stopped = 1;
912 spin_unlock_bh(&txq->axq_lock);
913 return NULL;
914 }
915
916 spin_unlock_bh(&txq->axq_lock);
917
918 return txq;
919}
920
921int ath_txq_update(struct ath_softc *sc, int qnum,
922 struct ath9k_tx_queue_info *qinfo)
923{
Sujithcbe61d82009-02-09 13:27:12 +0530924 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530925 int error = 0;
926 struct ath9k_tx_queue_info qi;
927
928 if (qnum == sc->beacon.beaconq) {
929 /*
930 * XXX: for beacon queue, we just save the parameter.
931 * It will be picked up by ath_beaconq_config when
932 * it's necessary.
933 */
934 sc->beacon.beacon_qi = *qinfo;
935 return 0;
936 }
937
938 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
939
940 ath9k_hw_get_txq_props(ah, qnum, &qi);
941 qi.tqi_aifs = qinfo->tqi_aifs;
942 qi.tqi_cwmin = qinfo->tqi_cwmin;
943 qi.tqi_cwmax = qinfo->tqi_cwmax;
944 qi.tqi_burstTime = qinfo->tqi_burstTime;
945 qi.tqi_readyTime = qinfo->tqi_readyTime;
946
947 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
948 DPRINTF(sc, ATH_DBG_FATAL,
949 "Unable to update hardware queue %u!\n", qnum);
950 error = -EIO;
951 } else {
952 ath9k_hw_resettxqueue(ah, qnum);
953 }
954
955 return error;
956}
957
958int ath_cabq_update(struct ath_softc *sc)
959{
960 struct ath9k_tx_queue_info qi;
961 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530962
963 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
964 /*
965 * Ensure the readytime % is within the bounds.
966 */
Sujith17d79042009-02-09 13:27:03 +0530967 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
968 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
969 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
970 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530971
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200972 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +0530973 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530974 ath_txq_update(sc, qnum, &qi);
975
976 return 0;
977}
978
Sujith043a0402009-01-16 21:38:47 +0530979/*
980 * Drain a given TX queue (could be Beacon or Data)
981 *
982 * This assumes output has been stopped and
983 * we do not need to block ath_tx_tasklet.
984 */
985void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530986{
987 struct ath_buf *bf, *lastbf;
988 struct list_head bf_head;
989
990 INIT_LIST_HEAD(&bf_head);
991
Sujithe8324352009-01-16 21:38:42 +0530992 for (;;) {
993 spin_lock_bh(&txq->axq_lock);
994
995 if (list_empty(&txq->axq_q)) {
996 txq->axq_link = NULL;
997 txq->axq_linkbuf = NULL;
998 spin_unlock_bh(&txq->axq_lock);
999 break;
1000 }
1001
1002 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1003
Sujitha119cc42009-03-30 15:28:38 +05301004 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301005 list_del(&bf->list);
1006 spin_unlock_bh(&txq->axq_lock);
1007
1008 spin_lock_bh(&sc->tx.txbuflock);
1009 list_add_tail(&bf->list, &sc->tx.txbuf);
1010 spin_unlock_bh(&sc->tx.txbuflock);
1011 continue;
1012 }
1013
1014 lastbf = bf->bf_lastbf;
1015 if (!retry_tx)
1016 lastbf->bf_desc->ds_txstat.ts_flags =
1017 ATH9K_TX_SW_ABORTED;
1018
1019 /* remove ath_buf's of the same mpdu from txq */
1020 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1021 txq->axq_depth--;
1022
1023 spin_unlock_bh(&txq->axq_lock);
1024
1025 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301026 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301027 else
1028 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1029 }
1030
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001031 spin_lock_bh(&txq->axq_lock);
1032 txq->axq_tx_inprogress = false;
1033 spin_unlock_bh(&txq->axq_lock);
1034
Sujithe8324352009-01-16 21:38:42 +05301035 /* flush any pending frames if aggregation is enabled */
1036 if (sc->sc_flags & SC_OP_TXAGGR) {
1037 if (!retry_tx) {
1038 spin_lock_bh(&txq->axq_lock);
1039 ath_txq_drain_pending_buffers(sc, txq);
1040 spin_unlock_bh(&txq->axq_lock);
1041 }
1042 }
1043}
1044
Sujith043a0402009-01-16 21:38:47 +05301045void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1046{
Sujithcbe61d82009-02-09 13:27:12 +05301047 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301048 struct ath_txq *txq;
1049 int i, npend = 0;
1050
1051 if (sc->sc_flags & SC_OP_INVALID)
1052 return;
1053
1054 /* Stop beacon queue */
1055 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1056
1057 /* Stop data queues */
1058 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1059 if (ATH_TXQ_SETUP(sc, i)) {
1060 txq = &sc->tx.txq[i];
1061 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1062 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1063 }
1064 }
1065
1066 if (npend) {
1067 int r;
1068
1069 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1070
1071 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301072 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301073 if (r)
1074 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301075 "Unable to reset hardware; reset status %d\n",
Sujith043a0402009-01-16 21:38:47 +05301076 r);
1077 spin_unlock_bh(&sc->sc_resetlock);
1078 }
1079
1080 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1081 if (ATH_TXQ_SETUP(sc, i))
1082 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1083 }
1084}
1085
Sujithe8324352009-01-16 21:38:42 +05301086void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1087{
1088 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1089 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1090}
1091
Sujithe8324352009-01-16 21:38:42 +05301092void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1093{
1094 struct ath_atx_ac *ac;
1095 struct ath_atx_tid *tid;
1096
1097 if (list_empty(&txq->axq_acq))
1098 return;
1099
1100 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1101 list_del(&ac->list);
1102 ac->sched = false;
1103
1104 do {
1105 if (list_empty(&ac->tid_q))
1106 return;
1107
1108 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1109 list_del(&tid->list);
1110 tid->sched = false;
1111
1112 if (tid->paused)
1113 continue;
1114
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001115 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301116
1117 /*
1118 * add tid to round-robin queue if more frames
1119 * are pending for the tid
1120 */
1121 if (!list_empty(&tid->buf_q))
1122 ath_tx_queue_tid(txq, tid);
1123
1124 break;
1125 } while (!list_empty(&ac->tid_q));
1126
1127 if (!list_empty(&ac->tid_q)) {
1128 if (!ac->sched) {
1129 ac->sched = true;
1130 list_add_tail(&ac->list, &txq->axq_acq);
1131 }
1132 }
1133}
1134
1135int ath_tx_setup(struct ath_softc *sc, int haltype)
1136{
1137 struct ath_txq *txq;
1138
1139 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1140 DPRINTF(sc, ATH_DBG_FATAL,
1141 "HAL AC %u out of range, max %zu!\n",
1142 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1143 return 0;
1144 }
1145 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1146 if (txq != NULL) {
1147 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1148 return 1;
1149 } else
1150 return 0;
1151}
1152
1153/***********/
1154/* TX, DMA */
1155/***********/
1156
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001157/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001158 * Insert a chain of ath_buf (descriptors) on a txq and
1159 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001160 */
Sujith102e0572008-10-29 10:15:16 +05301161static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1162 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001163{
Sujithcbe61d82009-02-09 13:27:12 +05301164 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001165 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301166
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001167 /*
1168 * Insert the frame on the outbound list and
1169 * pass it on to the hardware.
1170 */
1171
1172 if (list_empty(head))
1173 return;
1174
1175 bf = list_first_entry(head, struct ath_buf, list);
1176
1177 list_splice_tail_init(head, &txq->axq_q);
1178 txq->axq_depth++;
1179 txq->axq_totalqueued++;
1180 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1181
1182 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd46382008-11-28 22:18:05 +05301183 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001184
1185 if (txq->axq_link == NULL) {
1186 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1187 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd46382008-11-28 22:18:05 +05301188 "TXDP[%u] = %llx (%p)\n",
1189 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001190 } else {
1191 *txq->axq_link = bf->bf_daddr;
Sujith04bd46382008-11-28 22:18:05 +05301192 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001193 txq->axq_qnum, txq->axq_link,
1194 ito64(bf->bf_daddr), bf->bf_desc);
1195 }
1196 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1197 ath9k_hw_txstart(ah, txq->axq_qnum);
1198}
1199
Sujithe8324352009-01-16 21:38:42 +05301200static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301201{
Sujithe8324352009-01-16 21:38:42 +05301202 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301203
Sujithe8324352009-01-16 21:38:42 +05301204 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301205
Sujithe8324352009-01-16 21:38:42 +05301206 if (unlikely(list_empty(&sc->tx.txbuf))) {
1207 spin_unlock_bh(&sc->tx.txbuflock);
1208 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301209 }
1210
Sujithe8324352009-01-16 21:38:42 +05301211 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1212 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301213
Sujithe8324352009-01-16 21:38:42 +05301214 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301215
Sujithe8324352009-01-16 21:38:42 +05301216 return bf;
1217}
Sujithc4288392008-11-18 09:09:30 +05301218
Sujithe8324352009-01-16 21:38:42 +05301219static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1220 struct list_head *bf_head,
1221 struct ath_tx_control *txctl)
1222{
1223 struct ath_buf *bf;
1224
Sujithe8324352009-01-16 21:38:42 +05301225 bf = list_first_entry(bf_head, struct ath_buf, list);
1226 bf->bf_state.bf_type |= BUF_AMPDU;
1227
1228 /*
1229 * Do not queue to h/w when any of the following conditions is true:
1230 * - there are pending frames in software queue
1231 * - the TID is currently paused for ADDBA/BAR request
1232 * - seqno is not within block-ack window
1233 * - h/w queue depth exceeds low water mark
1234 */
1235 if (!list_empty(&tid->buf_q) || tid->paused ||
1236 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1237 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001238 /*
Sujithe8324352009-01-16 21:38:42 +05301239 * Add this frame to software queue for scheduling later
1240 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001241 */
Sujithd43f30152009-01-16 21:38:53 +05301242 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301243 ath_tx_queue_tid(txctl->txq, tid);
1244 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001245 }
1246
Sujithe8324352009-01-16 21:38:42 +05301247 /* Add sub-frame to BAW */
1248 ath_tx_addto_baw(sc, tid, bf);
1249
1250 /* Queue to h/w without aggregation */
1251 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301252 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301253 ath_buf_set_rate(sc, bf);
1254 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301255}
1256
Sujithc37452b2009-03-09 09:31:57 +05301257static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1258 struct ath_atx_tid *tid,
1259 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001260{
Sujithe8324352009-01-16 21:38:42 +05301261 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001262
Sujithe8324352009-01-16 21:38:42 +05301263 bf = list_first_entry(bf_head, struct ath_buf, list);
1264 bf->bf_state.bf_type &= ~BUF_AMPDU;
1265
1266 /* update starting sequence number for subsequent ADDBA request */
1267 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1268
1269 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301270 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301271 ath_buf_set_rate(sc, bf);
1272 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001273}
1274
Sujithc37452b2009-03-09 09:31:57 +05301275static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1276 struct list_head *bf_head)
1277{
1278 struct ath_buf *bf;
1279
1280 bf = list_first_entry(bf_head, struct ath_buf, list);
1281
1282 bf->bf_lastbf = bf;
1283 bf->bf_nframes = 1;
1284 ath_buf_set_rate(sc, bf);
1285 ath_tx_txqaddbuf(sc, txq, bf_head);
1286}
1287
Sujith528f0c62008-10-29 10:14:26 +05301288static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001289{
Sujith528f0c62008-10-29 10:14:26 +05301290 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001291 enum ath9k_pkt_type htype;
1292 __le16 fc;
1293
Sujith528f0c62008-10-29 10:14:26 +05301294 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001295 fc = hdr->frame_control;
1296
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001297 if (ieee80211_is_beacon(fc))
1298 htype = ATH9K_PKT_TYPE_BEACON;
1299 else if (ieee80211_is_probe_resp(fc))
1300 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1301 else if (ieee80211_is_atim(fc))
1302 htype = ATH9K_PKT_TYPE_ATIM;
1303 else if (ieee80211_is_pspoll(fc))
1304 htype = ATH9K_PKT_TYPE_PSPOLL;
1305 else
1306 htype = ATH9K_PKT_TYPE_NORMAL;
1307
1308 return htype;
1309}
1310
Sujitha8efee42008-11-18 09:07:30 +05301311static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001312{
1313 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001314 __le16 fc;
1315
1316 hdr = (struct ieee80211_hdr *)skb->data;
1317 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001318
Sujitha8efee42008-11-18 09:07:30 +05301319 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001320 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301321 /* Port Access Entity (IEEE 802.1X) */
1322 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301323 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001325 }
1326
Sujitha8efee42008-11-18 09:07:30 +05301327 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001328}
1329
Sujith528f0c62008-10-29 10:14:26 +05301330static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001331{
Sujith528f0c62008-10-29 10:14:26 +05301332 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1333
1334 if (tx_info->control.hw_key) {
1335 if (tx_info->control.hw_key->alg == ALG_WEP)
1336 return ATH9K_KEY_TYPE_WEP;
1337 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1338 return ATH9K_KEY_TYPE_TKIP;
1339 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1340 return ATH9K_KEY_TYPE_AES;
1341 }
1342
1343 return ATH9K_KEY_TYPE_CLEAR;
1344}
1345
Sujith528f0c62008-10-29 10:14:26 +05301346static void assign_aggr_tid_seqno(struct sk_buff *skb,
1347 struct ath_buf *bf)
1348{
1349 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1350 struct ieee80211_hdr *hdr;
1351 struct ath_node *an;
1352 struct ath_atx_tid *tid;
1353 __le16 fc;
1354 u8 *qc;
1355
1356 if (!tx_info->control.sta)
1357 return;
1358
1359 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1360 hdr = (struct ieee80211_hdr *)skb->data;
1361 fc = hdr->frame_control;
1362
Sujith528f0c62008-10-29 10:14:26 +05301363 if (ieee80211_is_data_qos(fc)) {
1364 qc = ieee80211_get_qos_ctl(hdr);
1365 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301366 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001367
Sujithe8324352009-01-16 21:38:42 +05301368 /*
1369 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301370 * We also override seqno set by upper layer with the one
1371 * in tx aggregation state.
1372 *
1373 * If fragmentation is on, the sequence number is
1374 * not overridden, since it has been
1375 * incremented by the fragmentation routine.
1376 *
1377 * FIXME: check if the fragmentation threshold exceeds
1378 * IEEE80211 max.
1379 */
1380 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1381 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1382 IEEE80211_SEQ_SEQ_SHIFT);
1383 bf->bf_seqno = tid->seq_next;
1384 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301385}
1386
1387static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1388 struct ath_txq *txq)
1389{
1390 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1391 int flags = 0;
1392
1393 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1394 flags |= ATH9K_TXDESC_INTREQ;
1395
1396 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1397 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301398
1399 return flags;
1400}
1401
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001402/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001403 * rix - rate index
1404 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1405 * width - 0 for 20 MHz, 1 for 40 MHz
1406 * half_gi - to use 4us v/s 3.6 us for symbol time
1407 */
Sujith102e0572008-10-29 10:15:16 +05301408static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1409 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001411 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001412 u32 nbits, nsymbits, duration, nsymbols;
1413 u8 rc;
1414 int streams, pktlen;
1415
Sujithcd3d39a2008-08-11 14:03:34 +05301416 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301417 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001418
Sujithe63835b2008-11-18 09:07:53 +05301419 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001420 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301421 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1422 rix, shortPreamble);
1423
1424 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001425 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1426 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1427 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1428
1429 if (!half_gi)
1430 duration = SYMBOL_TIME(nsymbols);
1431 else
1432 duration = SYMBOL_TIME_HALFGI(nsymbols);
1433
Sujithe63835b2008-11-18 09:07:53 +05301434 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001435 streams = HT_RC_2_STREAMS(rc);
1436 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301437
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001438 return duration;
1439}
1440
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001441static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1442{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001443 const struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001444 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301445 struct sk_buff *skb;
1446 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301447 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301448 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301449 int i, flags = 0;
1450 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301451 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301452
1453 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301454
Sujitha22be222009-03-30 15:28:36 +05301455 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301456 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301457 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301458 hdr = (struct ieee80211_hdr *)skb->data;
1459 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301460
Sujithc89424d2009-01-30 14:29:28 +05301461 /*
1462 * We check if Short Preamble is needed for the CTS rate by
1463 * checking the BSS's global flag.
1464 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1465 */
1466 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1467 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1468 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1469 else
1470 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001471
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001472 /*
Sujithc89424d2009-01-30 14:29:28 +05301473 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1474 * Check the first rate in the series to decide whether RTS/CTS
1475 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001476 */
Sujithc89424d2009-01-30 14:29:28 +05301477 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1478 flags = ATH9K_TXDESC_CTSENA;
1479 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1480 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001481
Sujithc89424d2009-01-30 14:29:28 +05301482 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301483 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301484 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001485 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001486 }
1487
Sujithe63835b2008-11-18 09:07:53 +05301488 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301489 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001491
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301493 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001494 continue;
1495
Sujitha8efee42008-11-18 09:07:30 +05301496 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301497 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301498 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001499
Sujithc89424d2009-01-30 14:29:28 +05301500 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1501 series[i].Rate = rt->info[rix].ratecode |
1502 rt->info[rix].short_preamble;
1503 else
1504 series[i].Rate = rt->info[rix].ratecode;
1505
1506 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1507 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1508 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1509 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1510 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1511 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001512
Sujith102e0572008-10-29 10:15:16 +05301513 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301514 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1515 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301516 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001517 }
1518
Sujithe63835b2008-11-18 09:07:53 +05301519 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301520 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1521 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301522 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301523 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301524
Sujith17d79042009-02-09 13:27:03 +05301525 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301526 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001527}
1528
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001529static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301530 struct sk_buff *skb,
1531 struct ath_tx_control *txctl)
1532{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001533 struct ath_wiphy *aphy = hw->priv;
1534 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301535 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1536 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1537 struct ath_tx_info_priv *tx_info_priv;
1538 int hdrlen;
1539 __le16 fc;
1540
1541 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1542 if (unlikely(!tx_info_priv))
1543 return -ENOMEM;
1544 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001545 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001546 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301547 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1548 fc = hdr->frame_control;
1549
1550 ATH_TXBUF_RESET(bf);
1551
1552 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1553
Sujithc37452b2009-03-09 09:31:57 +05301554 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301555 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301556
1557 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1558
1559 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301560 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1561 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1562 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1563 } else {
1564 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1565 }
1566
1567 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1568 assign_aggr_tid_seqno(skb, bf);
1569
1570 bf->bf_mpdu = skb;
1571
1572 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1573 skb->len, DMA_TO_DEVICE);
1574 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1575 bf->bf_mpdu = NULL;
Sujith675902e2009-04-13 21:56:34 +05301576 kfree(tx_info_priv);
1577 tx_info->rate_driver_data[0] = NULL;
1578 DPRINTF(sc, ATH_DBG_FATAL, "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301579 return -ENOMEM;
1580 }
1581
1582 bf->bf_buf_addr = bf->bf_dmacontext;
1583 return 0;
1584}
1585
1586/* FIXME: tx power */
1587static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1588 struct ath_tx_control *txctl)
1589{
Sujitha22be222009-03-30 15:28:36 +05301590 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301591 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301592 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301593 struct ath_node *an = NULL;
1594 struct list_head bf_head;
1595 struct ath_desc *ds;
1596 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301597 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301598 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301599 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301600
1601 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301602 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301603
1604 INIT_LIST_HEAD(&bf_head);
1605 list_add_tail(&bf->list, &bf_head);
1606
1607 ds = bf->bf_desc;
1608 ds->ds_link = 0;
1609 ds->ds_data = bf->bf_buf_addr;
1610
1611 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1612 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1613
1614 ath9k_hw_filltxdesc(ah, ds,
1615 skb->len, /* segment length */
1616 true, /* first segment */
1617 true, /* last segment */
1618 ds); /* first descriptor */
1619
Sujithe8324352009-01-16 21:38:42 +05301620 spin_lock_bh(&txctl->txq->axq_lock);
1621
1622 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1623 tx_info->control.sta) {
1624 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1625 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1626
Sujithc37452b2009-03-09 09:31:57 +05301627 if (!ieee80211_is_data_qos(fc)) {
1628 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1629 goto tx_done;
1630 }
1631
Vasanthakumar Thiagarajan089e6982009-06-10 17:50:07 +05301632 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301633 /*
1634 * Try aggregation if it's a unicast data frame
1635 * and the destination is HT capable.
1636 */
1637 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1638 } else {
1639 /*
1640 * Send this frame as regular when ADDBA
1641 * exchange is neither complete nor pending.
1642 */
Sujithc37452b2009-03-09 09:31:57 +05301643 ath_tx_send_ht_normal(sc, txctl->txq,
1644 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301645 }
1646 } else {
Sujithc37452b2009-03-09 09:31:57 +05301647 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301648 }
1649
Sujithc37452b2009-03-09 09:31:57 +05301650tx_done:
Sujithe8324352009-01-16 21:38:42 +05301651 spin_unlock_bh(&txctl->txq->axq_lock);
1652}
1653
1654/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001655int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301656 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001657{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001658 struct ath_wiphy *aphy = hw->priv;
1659 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001660 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301661 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001662
Sujithe8324352009-01-16 21:38:42 +05301663 bf = ath_tx_get_buffer(sc);
1664 if (!bf) {
1665 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1666 return -1;
1667 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001668
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001669 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301670 if (unlikely(r)) {
1671 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001672
Sujithe8324352009-01-16 21:38:42 +05301673 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001674
Sujithe8324352009-01-16 21:38:42 +05301675 /* upon ath_tx_processq() this TX queue will be resumed, we
1676 * guarantee this will happen by knowing beforehand that
1677 * we will at least have to run TX completionon one buffer
1678 * on the queue */
1679 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301680 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301681 ieee80211_stop_queue(sc->hw,
1682 skb_get_queue_mapping(skb));
1683 txq->stopped = 1;
1684 }
1685 spin_unlock_bh(&txq->axq_lock);
1686
1687 spin_lock_bh(&sc->tx.txbuflock);
1688 list_add_tail(&bf->list, &sc->tx.txbuf);
1689 spin_unlock_bh(&sc->tx.txbuflock);
1690
1691 return r;
1692 }
1693
1694 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001695
1696 return 0;
1697}
1698
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001699void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001700{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001701 struct ath_wiphy *aphy = hw->priv;
1702 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301703 int hdrlen, padsize;
1704 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1705 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001706
Sujithe8324352009-01-16 21:38:42 +05301707 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001708
Sujithe8324352009-01-16 21:38:42 +05301709 /*
1710 * As a temporary workaround, assign seq# here; this will likely need
1711 * to be cleaned up to work better with Beacon transmission and virtual
1712 * BSSes.
1713 */
1714 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1715 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1716 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1717 sc->tx.seq_no += 0x10;
1718 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1719 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001720 }
1721
Sujithe8324352009-01-16 21:38:42 +05301722 /* Add the padding after the header if this is not already done */
1723 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1724 if (hdrlen & 3) {
1725 padsize = hdrlen % 4;
1726 if (skb_headroom(skb) < padsize) {
1727 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1728 dev_kfree_skb_any(skb);
1729 return;
1730 }
1731 skb_push(skb, padsize);
1732 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001733 }
1734
Sujithe8324352009-01-16 21:38:42 +05301735 txctl.txq = sc->beacon.cabq;
1736
1737 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1738
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001739 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301740 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1741 goto exit;
1742 }
1743
1744 return;
1745exit:
1746 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001747}
1748
Sujithe8324352009-01-16 21:38:42 +05301749/*****************/
1750/* TX Completion */
1751/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752
Sujithe8324352009-01-16 21:38:42 +05301753static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301754 int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001755{
Sujithe8324352009-01-16 21:38:42 +05301756 struct ieee80211_hw *hw = sc->hw;
1757 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1758 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1759 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001760 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301761
1762 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1763
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001764 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001765 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001766 frame_type = tx_info_priv->frame_type;
1767 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001768
Sujithe8324352009-01-16 21:38:42 +05301769 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1770 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1771 kfree(tx_info_priv);
1772 tx_info->rate_driver_data[0] = NULL;
1773 }
1774
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301775 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301776 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301777
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301778 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301779 /* Frame was ACKed */
1780 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1781 }
1782
Sujithe8324352009-01-16 21:38:42 +05301783 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1784 padsize = hdrlen & 3;
1785 if (padsize && hdrlen >= 24) {
1786 /*
1787 * Remove MAC header padding before giving the frame back to
1788 * mac80211.
1789 */
1790 memmove(skb->data + padsize, skb->data, hdrlen);
1791 skb_pull(skb, padsize);
1792 }
1793
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001794 if (sc->sc_flags & SC_OP_WAIT_FOR_TX_ACK) {
1795 sc->sc_flags &= ~SC_OP_WAIT_FOR_TX_ACK;
1796 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
1797 "received TX status (0x%x)\n",
1798 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
1799 SC_OP_WAIT_FOR_CAB |
1800 SC_OP_WAIT_FOR_PSPOLL_DATA |
1801 SC_OP_WAIT_FOR_TX_ACK));
1802 }
1803
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001804 if (frame_type == ATH9K_NOT_INTERNAL)
1805 ieee80211_tx_status(hw, skb);
1806 else
1807 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301808}
1809
1810static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1811 struct list_head *bf_q,
1812 int txok, int sendbar)
1813{
1814 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301815 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301816 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301817
Sujithe8324352009-01-16 21:38:42 +05301818
1819 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301820 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301821
1822 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301823 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301824
1825 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301826 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301827 }
1828
1829 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301830 ath_tx_complete(sc, skb, tx_flags);
Sujithe8324352009-01-16 21:38:42 +05301831
1832 /*
1833 * Return the list of ath_buf of this mpdu to free queue
1834 */
1835 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1836 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1837 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1838}
1839
1840static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1841 int txok)
1842{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001843 struct ath_buf *bf_last = bf->bf_lastbf;
1844 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001845 u16 seq_st = 0;
1846 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301847 int ba_index;
1848 int nbad = 0;
1849 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001850
Sujithe8324352009-01-16 21:38:42 +05301851 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1852 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301853
Sujithcd3d39a2008-08-11 14:03:34 +05301854 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301856 seq_st = ATH_DS_BA_SEQ(ds);
1857 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001858 }
1859
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301861 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1862 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1863 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001864
Sujithe8324352009-01-16 21:38:42 +05301865 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001866 }
1867
Sujithe8324352009-01-16 21:38:42 +05301868 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001869}
1870
Sujith95e4acb2009-03-13 08:56:09 +05301871static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301872 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301873{
Sujitha22be222009-03-30 15:28:36 +05301874 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301875 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301876 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1877 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301878 struct ieee80211_hw *hw = tx_info_priv->aphy->hw;
1879 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301880
Sujith95e4acb2009-03-13 08:56:09 +05301881 if (txok)
1882 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1883
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301884 tx_rateindex = ds->ds_txstat.ts_rateindex;
1885 WARN_ON(tx_rateindex >= hw->max_rates);
1886
1887 tx_info_priv->update_rc = update_rc;
Sujithc4288392008-11-18 09:09:30 +05301888 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1889 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1890
1891 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301892 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301893 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301894 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1895 sizeof(tx_info_priv->tx));
1896 tx_info_priv->n_frames = bf->bf_nframes;
1897 tx_info_priv->n_bad_frames = nbad;
1898 }
1899 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301900
1901 for (i = tx_rateindex + 1; i < hw->max_rates; i++)
1902 tx_info->status.rates[i].count = 0;
1903
1904 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301905}
1906
Sujith059d8062009-01-16 21:38:49 +05301907static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1908{
1909 int qnum;
1910
1911 spin_lock_bh(&txq->axq_lock);
1912 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301913 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301914 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1915 if (qnum != -1) {
1916 ieee80211_wake_queue(sc->hw, qnum);
1917 txq->stopped = 0;
1918 }
1919 }
1920 spin_unlock_bh(&txq->axq_lock);
1921}
1922
Sujithc4288392008-11-18 09:09:30 +05301923static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001924{
Sujithcbe61d82009-02-09 13:27:12 +05301925 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1927 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301928 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301929 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001930 int status;
1931
Sujith04bd46382008-11-28 22:18:05 +05301932 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1934 txq->axq_link);
1935
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001936 for (;;) {
1937 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938 if (list_empty(&txq->axq_q)) {
1939 txq->axq_link = NULL;
1940 txq->axq_linkbuf = NULL;
1941 spin_unlock_bh(&txq->axq_lock);
1942 break;
1943 }
1944 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1945
1946 /*
1947 * There is a race condition that a BH gets scheduled
1948 * after sw writes TxE and before hw re-load the last
1949 * descriptor to get the newly chained one.
1950 * Software must keep the last DONE descriptor as a
1951 * holding descriptor - software does so by marking
1952 * it with the STALE flag.
1953 */
1954 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05301955 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001956 bf_held = bf;
1957 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301958 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959 break;
1960 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001961 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301962 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963 }
1964 }
1965
1966 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301967 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001968
1969 status = ath9k_hw_txprocdesc(ah, ds);
1970 if (status == -EINPROGRESS) {
1971 spin_unlock_bh(&txq->axq_lock);
1972 break;
1973 }
1974 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1975 txq->axq_lastdsWithCTS = NULL;
1976 if (ds == txq->axq_gatingds)
1977 txq->axq_gatingds = NULL;
1978
1979 /*
1980 * Remove ath_buf's of the same transmit unit from txq,
1981 * however leave the last descriptor back as the holding
1982 * descriptor for hw.
1983 */
Sujitha119cc42009-03-30 15:28:38 +05301984 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001985 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001986 if (!list_is_singular(&lastbf->list))
1987 list_cut_position(&bf_head,
1988 &txq->axq_q, lastbf->list.prev);
1989
1990 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05301991 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992 txq->axq_aggr_depth--;
1993
1994 txok = (ds->ds_txstat.ts_status == 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001995 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 spin_unlock_bh(&txq->axq_lock);
1997
1998 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05301999 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302000 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302001 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002 }
2003
Sujithcd3d39a2008-08-11 14:03:34 +05302004 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002005 /*
2006 * This frame is sent out as a single frame.
2007 * Use hardware retry status for this frame.
2008 */
2009 bf->bf_retries = ds->ds_txstat.ts_longretry;
2010 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302011 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302012 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 }
Johannes Berge6a98542008-10-21 12:40:02 +02002014
Sujithcd3d39a2008-08-11 14:03:34 +05302015 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302016 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002017 else
2018 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
2019
Sujith059d8062009-01-16 21:38:49 +05302020 ath_wake_mac80211_queue(sc, txq);
2021
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302023 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024 ath_txq_schedule(sc, txq);
2025 spin_unlock_bh(&txq->axq_lock);
2026 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002027}
2028
Sujith305fe472009-07-23 15:32:29 +05302029static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002030{
2031 struct ath_softc *sc = container_of(work, struct ath_softc,
2032 tx_complete_work.work);
2033 struct ath_txq *txq;
2034 int i;
2035 bool needreset = false;
2036
2037 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2038 if (ATH_TXQ_SETUP(sc, i)) {
2039 txq = &sc->tx.txq[i];
2040 spin_lock_bh(&txq->axq_lock);
2041 if (txq->axq_depth) {
2042 if (txq->axq_tx_inprogress) {
2043 needreset = true;
2044 spin_unlock_bh(&txq->axq_lock);
2045 break;
2046 } else {
2047 txq->axq_tx_inprogress = true;
2048 }
2049 }
2050 spin_unlock_bh(&txq->axq_lock);
2051 }
2052
2053 if (needreset) {
2054 DPRINTF(sc, ATH_DBG_RESET, "tx hung, resetting the chip\n");
2055 ath_reset(sc, false);
2056 }
2057
2058 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work,
2059 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2060}
2061
2062
Sujithe8324352009-01-16 21:38:42 +05302063
2064void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002065{
Sujithe8324352009-01-16 21:38:42 +05302066 int i;
2067 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002068
Sujithe8324352009-01-16 21:38:42 +05302069 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070
2071 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302072 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2073 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002074 }
2075}
2076
Sujithe8324352009-01-16 21:38:42 +05302077/*****************/
2078/* Init, Cleanup */
2079/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080
2081int ath_tx_init(struct ath_softc *sc, int nbufs)
2082{
2083 int error = 0;
2084
Sujith797fe5cb2009-03-30 15:28:45 +05302085 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002086
Sujith797fe5cb2009-03-30 15:28:45 +05302087 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2088 "tx", nbufs, 1);
2089 if (error != 0) {
2090 DPRINTF(sc, ATH_DBG_FATAL,
2091 "Failed to allocate tx descriptors: %d\n", error);
2092 goto err;
2093 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002094
Sujith797fe5cb2009-03-30 15:28:45 +05302095 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2096 "beacon", ATH_BCBUF, 1);
2097 if (error != 0) {
2098 DPRINTF(sc, ATH_DBG_FATAL,
2099 "Failed to allocate beacon descriptors: %d\n", error);
2100 goto err;
2101 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002102
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002103 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2104
Sujith797fe5cb2009-03-30 15:28:45 +05302105err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002106 if (error != 0)
2107 ath_tx_cleanup(sc);
2108
2109 return error;
2110}
2111
Sujith797fe5cb2009-03-30 15:28:45 +05302112void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002113{
Sujithb77f4832008-12-07 21:44:03 +05302114 if (sc->beacon.bdma.dd_desc_len != 0)
2115 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116
Sujithb77f4832008-12-07 21:44:03 +05302117 if (sc->tx.txdma.dd_desc_len != 0)
2118 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002119}
2120
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002121void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2122{
Sujithc5170162008-10-29 10:13:59 +05302123 struct ath_atx_tid *tid;
2124 struct ath_atx_ac *ac;
2125 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002126
Sujith8ee5afb2008-12-07 21:43:36 +05302127 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302128 tidno < WME_NUM_TID;
2129 tidno++, tid++) {
2130 tid->an = an;
2131 tid->tidno = tidno;
2132 tid->seq_start = tid->seq_next = 0;
2133 tid->baw_size = WME_MAX_BA;
2134 tid->baw_head = tid->baw_tail = 0;
2135 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302136 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302137 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302138 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302139 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302140 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302141 tid->state &= ~AGGR_ADDBA_COMPLETE;
2142 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302143 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002144
Sujith8ee5afb2008-12-07 21:43:36 +05302145 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302146 acno < WME_NUM_AC; acno++, ac++) {
2147 ac->sched = false;
2148 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149
Sujithc5170162008-10-29 10:13:59 +05302150 switch (acno) {
2151 case WME_AC_BE:
2152 ac->qnum = ath_tx_get_qnum(sc,
2153 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2154 break;
2155 case WME_AC_BK:
2156 ac->qnum = ath_tx_get_qnum(sc,
2157 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2158 break;
2159 case WME_AC_VI:
2160 ac->qnum = ath_tx_get_qnum(sc,
2161 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2162 break;
2163 case WME_AC_VO:
2164 ac->qnum = ath_tx_get_qnum(sc,
2165 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2166 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002167 }
2168 }
2169}
2170
Sujithb5aa9bf2008-10-29 10:13:31 +05302171void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002172{
2173 int i;
2174 struct ath_atx_ac *ac, *ac_tmp;
2175 struct ath_atx_tid *tid, *tid_tmp;
2176 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302177
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002178 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2179 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302180 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002181
Sujithb5aa9bf2008-10-29 10:13:31 +05302182 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002183
2184 list_for_each_entry_safe(ac,
2185 ac_tmp, &txq->axq_acq, list) {
2186 tid = list_first_entry(&ac->tid_q,
2187 struct ath_atx_tid, list);
2188 if (tid && tid->an != an)
2189 continue;
2190 list_del(&ac->list);
2191 ac->sched = false;
2192
2193 list_for_each_entry_safe(tid,
2194 tid_tmp, &ac->tid_q, list) {
2195 list_del(&tid->list);
2196 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302197 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302198 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302199 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002200 }
2201 }
2202
Sujithb5aa9bf2008-10-29 10:13:31 +05302203 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204 }
2205 }
2206}