blob: 34daed9cd56f3077faa5522e26032ac3eb859319 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002 * linux/arch/arm/mach-omap2/clock2430_data.c
Tony Lindgren046d6b22005-11-10 14:26:52 +00003 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsleya1d55622011-02-25 15:39:30 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Tony Lindgren046d6b22005-11-10 14:26:52 +00008 * Richard Woodruff <r-woodruff2@ti.com>
Tony Lindgrena16e9702008-03-18 11:56:39 +02009 * Paul Walmsley
Tony Lindgren046d6b22005-11-10 14:26:52 +000010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
Paul Walmsleyd8a94452009-12-08 16:21:29 -070016#include <linux/kernel.h>
17#include <linux/clk.h>
Paul Walmsley93340a22010-02-22 22:09:12 -070018#include <linux/list.h>
Paul Walmsleyd8a94452009-12-08 16:21:29 -070019
20#include <plat/clkdev_omap.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000021
Paul Walmsley6b8858a2008-03-18 10:35:15 +020022#include "clock.h"
Paul Walmsleyd8a94452009-12-08 16:21:29 -070023#include "clock2xxx.h"
24#include "opp2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070025#include "cm2xxx_3xxx.h"
26#include "prm2xxx_3xxx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020027#include "prm-regbits-24xx.h"
28#include "cm-regbits-24xx.h"
29#include "sdrc.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060030#include "control.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020031
Paul Walmsley81b34fb2010-02-22 22:09:22 -070032#define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
33
34/*
35 * 2430 clock tree.
Tony Lindgren046d6b22005-11-10 14:26:52 +000036 *
37 * NOTE:In many cases here we are assigning a 'default' parent. In many
38 * cases the parent is selectable. The get/set parent calls will also
39 * switch sources.
40 *
41 * Many some clocks say always_enabled, but they can be auto idled for
42 * power savings. They will always be available upon clock request.
43 *
44 * Several sources are given initial rates which may be wrong, this will
45 * be fixed up in the init func.
46 *
47 * Things are broadly separated below by clock domains. It is
48 * noteworthy that most periferals have dependencies on multiple clock
49 * domains. Many get their interface clocks from the L4 domain, but get
50 * functional clocks from fixed sources or other core domain derived
51 * clocks.
Paul Walmsley81b34fb2010-02-22 22:09:22 -070052 */
Tony Lindgren046d6b22005-11-10 14:26:52 +000053
54/* Base external input clocks */
55static struct clk func_32k_ck = {
56 .name = "func_32k_ck",
Russell King897dcde2008-11-04 16:35:03 +000057 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000058 .rate = 32000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030059 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000060};
Paul Walmsleye32744b2008-03-18 15:47:55 +020061
Paul Walmsleyf2480762009-04-23 21:11:10 -060062static struct clk secure_32k_ck = {
63 .name = "secure_32k_ck",
64 .ops = &clkops_null,
65 .rate = 32768,
Paul Walmsleyf2480762009-04-23 21:11:10 -060066 .clkdm_name = "wkup_clkdm",
67};
68
Tony Lindgren046d6b22005-11-10 14:26:52 +000069/* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
70static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
71 .name = "osc_ck",
Russell King548d8492008-11-04 14:02:46 +000072 .ops = &clkops_oscck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030073 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +020074 .recalc = &omap2_osc_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000075};
76
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030077/* Without modem likely 12MHz, with modem likely 13MHz */
Tony Lindgren046d6b22005-11-10 14:26:52 +000078static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
79 .name = "sys_ck", /* ~ ref_clk also */
Russell King897dcde2008-11-04 16:35:03 +000080 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000081 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030082 .clkdm_name = "wkup_clkdm",
Paul Walmsley44da0a52010-01-26 20:13:08 -070083 .recalc = &omap2xxx_sys_clk_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +000084};
Paul Walmsleye32744b2008-03-18 15:47:55 +020085
Tony Lindgren046d6b22005-11-10 14:26:52 +000086static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
87 .name = "alt_ck",
Russell King897dcde2008-11-04 16:35:03 +000088 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +000089 .rate = 54000000,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +030090 .clkdm_name = "wkup_clkdm",
Tony Lindgren046d6b22005-11-10 14:26:52 +000091};
Paul Walmsleye32744b2008-03-18 15:47:55 +020092
Paul Walmsleyb115b742010-10-08 11:40:18 -060093/* Optional external clock input for McBSP CLKS */
94static struct clk mcbsp_clks = {
95 .name = "mcbsp_clks",
96 .ops = &clkops_null,
97};
98
Tony Lindgren046d6b22005-11-10 14:26:52 +000099/*
100 * Analog domain root source clocks
101 */
102
103/* dpll_ck, is broken out in to special cases through clksel */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200104/* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
105 * deal with this
106 */
107
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300108static struct dpll_data dpll_dd = {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200109 .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
110 .mult_mask = OMAP24XX_DPLL_MULT_MASK,
111 .div1_mask = OMAP24XX_DPLL_DIV_MASK,
Russell Kingc0bf3132009-02-19 13:29:22 +0000112 .clk_bypass = &sys_ck,
113 .clk_ref = &sys_ck,
114 .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
115 .enable_mask = OMAP24XX_EN_DPLL_MASK,
Paul Walmsley93340a22010-02-22 22:09:12 -0700116 .max_multiplier = 1023,
Paul Walmsley95f538a2009-01-28 12:08:44 -0700117 .min_divider = 1,
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300118 .max_divider = 16,
119 .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200120};
121
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300122/*
123 * XXX Cannot add round_rate here yet, as this is still a composite clock,
124 * not just a DPLL
125 */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000126static struct clk dpll_ck = {
127 .name = "dpll_ck",
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700128 .ops = &clkops_omap2xxx_dpll_ops,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000129 .parent = &sys_ck, /* Can be func_32k also */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200130 .dpll_data = &dpll_dd,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300131 .clkdm_name = "wkup_clkdm",
Paul Walmsley88b8ba92008-07-03 12:24:46 +0300132 .recalc = &omap2_dpllcore_recalc,
133 .set_rate = &omap2_reprogram_dpllcore,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000134};
135
136static struct clk apll96_ck = {
137 .name = "apll96_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700138 .ops = &clkops_apll96,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000139 .parent = &sys_ck,
140 .rate = 96000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700141 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300142 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200143 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
144 .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000145};
146
147static struct clk apll54_ck = {
148 .name = "apll54_ck",
Paul Walmsley06b16932009-12-08 16:18:46 -0700149 .ops = &clkops_apll54,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000150 .parent = &sys_ck,
151 .rate = 54000000,
Paul Walmsley51c19542010-02-22 22:09:26 -0700152 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300153 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200154 .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
155 .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000156};
157
158/*
159 * PRCM digital base sources
160 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200161
162/* func_54m_ck */
163
164static const struct clksel_rate func_54m_apll54_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600165 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200166 { .div = 0 },
167};
168
169static const struct clksel_rate func_54m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600170 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200171 { .div = 0 },
172};
173
174static const struct clksel func_54m_clksel[] = {
175 { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
176 { .parent = &alt_ck, .rates = func_54m_alt_rates, },
177 { .parent = NULL },
178};
179
Tony Lindgren046d6b22005-11-10 14:26:52 +0000180static struct clk func_54m_ck = {
181 .name = "func_54m_ck",
Russell King57137182008-11-04 16:48:35 +0000182 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000183 .parent = &apll54_ck, /* can also be alt_clk */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300184 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200185 .init = &omap2_init_clksel_parent,
186 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600187 .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200188 .clksel = func_54m_clksel,
189 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000190};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200191
Tony Lindgren046d6b22005-11-10 14:26:52 +0000192static struct clk core_ck = {
193 .name = "core_ck",
Russell King897dcde2008-11-04 16:35:03 +0000194 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000195 .parent = &dpll_ck, /* can also be 32k */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300196 .clkdm_name = "wkup_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200197 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000198};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200199
200/* func_96m_ck */
201static const struct clksel_rate func_96m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600202 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200203 { .div = 0 },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000204};
205
Paul Walmsleye32744b2008-03-18 15:47:55 +0200206static const struct clksel_rate func_96m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600207 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200208 { .div = 0 },
209};
210
211static const struct clksel func_96m_clksel[] = {
212 { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
213 { .parent = &alt_ck, .rates = func_96m_alt_rates },
214 { .parent = NULL }
215};
216
Tony Lindgren046d6b22005-11-10 14:26:52 +0000217static struct clk func_96m_ck = {
218 .name = "func_96m_ck",
Russell King57137182008-11-04 16:48:35 +0000219 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000220 .parent = &apll96_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300221 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200222 .init = &omap2_init_clksel_parent,
223 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600224 .clksel_mask = OMAP2430_96M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200225 .clksel = func_96m_clksel,
226 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200227};
228
229/* func_48m_ck */
230
231static const struct clksel_rate func_48m_apll96_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600232 { .div = 2, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200233 { .div = 0 },
234};
235
236static const struct clksel_rate func_48m_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600237 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200238 { .div = 0 },
239};
240
241static const struct clksel func_48m_clksel[] = {
242 { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
243 { .parent = &alt_ck, .rates = func_48m_alt_rates },
244 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000245};
246
247static struct clk func_48m_ck = {
248 .name = "func_48m_ck",
Russell King57137182008-11-04 16:48:35 +0000249 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000250 .parent = &apll96_ck, /* 96M or Alt */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300251 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200252 .init = &omap2_init_clksel_parent,
253 .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
Paul Walmsleyf38ca102010-05-20 12:31:04 -0600254 .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200255 .clksel = func_48m_clksel,
256 .recalc = &omap2_clksel_recalc,
257 .round_rate = &omap2_clksel_round_rate,
258 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000259};
260
261static struct clk func_12m_ck = {
262 .name = "func_12m_ck",
Russell King57137182008-11-04 16:48:35 +0000263 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000264 .parent = &func_48m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200265 .fixed_div = 4,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300266 .clkdm_name = "wkup_clkdm",
Paul Walmsleye9b98f62010-01-26 20:12:57 -0700267 .recalc = &omap_fixed_divisor_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000268};
269
270/* Secure timer, only available in secure mode */
271static struct clk wdt1_osc_ck = {
272 .name = "ck_wdt1_osc",
Russell King897dcde2008-11-04 16:35:03 +0000273 .ops = &clkops_null, /* RMK: missing? */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000274 .parent = &osc_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200275 .recalc = &followparent_recalc,
276};
277
278/*
279 * The common_clkout* clksel_rate structs are common to
280 * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
281 * sys_clkout2_* are 2420-only, so the
282 * clksel_rate flags fields are inaccurate for those clocks. This is
283 * harmless since access to those clocks are gated by the struct clk
284 * flags fields, which mark them as 2420-only.
285 */
286static const struct clksel_rate common_clkout_src_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600287 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200288 { .div = 0 }
289};
290
291static const struct clksel_rate common_clkout_src_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600292 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200293 { .div = 0 }
294};
295
296static const struct clksel_rate common_clkout_src_96m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600297 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200298 { .div = 0 }
299};
300
301static const struct clksel_rate common_clkout_src_54m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600302 { .div = 1, .val = 3, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200303 { .div = 0 }
304};
305
306static const struct clksel common_clkout_src_clksel[] = {
307 { .parent = &core_ck, .rates = common_clkout_src_core_rates },
308 { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
309 { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
310 { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
311 { .parent = NULL }
312};
313
314static struct clk sys_clkout_src = {
315 .name = "sys_clkout_src",
Russell Kingc1168dc2008-11-04 21:24:00 +0000316 .ops = &clkops_omap2_dflt,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200317 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300318 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700319 .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200320 .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
321 .init = &omap2_init_clksel_parent,
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700322 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200323 .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
324 .clksel = common_clkout_src_clksel,
325 .recalc = &omap2_clksel_recalc,
326 .round_rate = &omap2_clksel_round_rate,
327 .set_rate = &omap2_clksel_set_rate
328};
329
330static const struct clksel_rate common_clkout_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600331 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200332 { .div = 2, .val = 1, .flags = RATE_IN_24XX },
333 { .div = 4, .val = 2, .flags = RATE_IN_24XX },
334 { .div = 8, .val = 3, .flags = RATE_IN_24XX },
335 { .div = 16, .val = 4, .flags = RATE_IN_24XX },
336 { .div = 0 },
337};
338
339static const struct clksel sys_clkout_clksel[] = {
340 { .parent = &sys_clkout_src, .rates = common_clkout_rates },
341 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000342};
343
344static struct clk sys_clkout = {
345 .name = "sys_clkout",
Russell King57137182008-11-04 16:48:35 +0000346 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200347 .parent = &sys_clkout_src,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300348 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700349 .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200350 .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
351 .clksel = sys_clkout_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000352 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200353 .round_rate = &omap2_clksel_round_rate,
354 .set_rate = &omap2_clksel_set_rate
355};
356
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100357static struct clk emul_ck = {
358 .name = "emul_ck",
Russell Kingc1168dc2008-11-04 21:24:00 +0000359 .ops = &clkops_omap2_dflt,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100360 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300361 .clkdm_name = "wkup_clkdm",
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700362 .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200363 .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
364 .recalc = &followparent_recalc,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100365
366};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200367
Tony Lindgren046d6b22005-11-10 14:26:52 +0000368/*
369 * MPU clock domain
370 * Clocks:
371 * MPU_FCLK, MPU_ICLK
372 * INT_M_FCLK, INT_M_I_CLK
373 *
374 * - Individual clocks are hardware managed.
375 * - Base divider comes from: CM_CLKSEL_MPU
376 *
377 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200378static const struct clksel_rate mpu_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600379 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200380 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200381 { .div = 0 },
382};
383
384static const struct clksel mpu_clksel[] = {
385 { .parent = &core_ck, .rates = mpu_core_rates },
386 { .parent = NULL }
387};
388
Tony Lindgren046d6b22005-11-10 14:26:52 +0000389static struct clk mpu_ck = { /* Control cpu */
390 .name = "mpu_ck",
Russell King897dcde2008-11-04 16:35:03 +0000391 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000392 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300393 .clkdm_name = "mpu_clkdm",
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200394 .init = &omap2_init_clksel_parent,
395 .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
396 .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200397 .clksel = mpu_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000398 .recalc = &omap2_clksel_recalc,
399};
Paul Walmsleye32744b2008-03-18 15:47:55 +0200400
Tony Lindgren046d6b22005-11-10 14:26:52 +0000401/*
Paul Walmsley81b34fb2010-02-22 22:09:22 -0700402 * DSP (2430-IVA2.1) clock domain
Tony Lindgren046d6b22005-11-10 14:26:52 +0000403 * Clocks:
Paul Walmsleye32744b2008-03-18 15:47:55 +0200404 * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200405 *
Tony Lindgren046d6b22005-11-10 14:26:52 +0000406 * Won't be too specific here. The core clock comes into this block
407 * it is divided then tee'ed. One branch goes directly to xyz enable
408 * controls. The other branch gets further divided by 2 then possibly
409 * routed into a synchronizer and out of clocks abc.
410 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200411static const struct clksel_rate dsp_fck_core_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600412 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200413 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
414 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
415 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200416 { .div = 0 },
417};
418
419static const struct clksel dsp_fck_clksel[] = {
420 { .parent = &core_ck, .rates = dsp_fck_core_rates },
421 { .parent = NULL }
422};
423
Tony Lindgren046d6b22005-11-10 14:26:52 +0000424static struct clk dsp_fck = {
425 .name = "dsp_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000426 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000427 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300428 .clkdm_name = "dsp_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200429 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
430 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
431 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
432 .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
433 .clksel = dsp_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000434 .recalc = &omap2_clksel_recalc,
435};
436
Paul Walmsleye32744b2008-03-18 15:47:55 +0200437/* DSP interface clock */
438static const struct clksel_rate dsp_irate_ick_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600439 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200440 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
441 { .div = 3, .val = 3, .flags = RATE_IN_243X },
442 { .div = 0 },
443};
444
445static const struct clksel dsp_irate_ick_clksel[] = {
446 { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
447 { .parent = NULL }
448};
449
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300450/* This clock does not exist as such in the TRM. */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200451static struct clk dsp_irate_ick = {
452 .name = "dsp_irate_ick",
Russell King57137182008-11-04 16:48:35 +0000453 .ops = &clkops_null,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200454 .parent = &dsp_fck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200455 .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
456 .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
457 .clksel = dsp_irate_ick_clksel,
458 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200459};
460
Paul Walmsleye32744b2008-03-18 15:47:55 +0200461/* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
462static struct clk iva2_1_ick = {
463 .name = "iva2_1_ick",
Russell Kingb36ee722008-11-04 17:59:52 +0000464 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200465 .parent = &dsp_irate_ick,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200466 .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
467 .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000468};
469
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300470/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000471 * L3 clock domain
472 * L3 clocks are used for both interface and functional clocks to
473 * multiple entities. Some of these clocks are completely managed
474 * by hardware, and some others allow software control. Hardware
475 * managed ones general are based on directly CLK_REQ signals and
476 * various auto idle settings. The functional spec sets many of these
477 * as 'tie-high' for their enables.
478 *
479 * I-CLOCKS:
480 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
481 * CAM, HS-USB.
482 * F-CLOCK
483 * SSI.
484 *
485 * GPMC memories and SDRC have timing and clock sensitive registers which
486 * may very well need notification when the clock changes. Currently for low
487 * operating points, these are taken care of in sleep.S.
488 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200489static const struct clksel_rate core_l3_core_rates[] = {
490 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600491 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200492 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200493 { .div = 0 }
494};
495
496static const struct clksel core_l3_clksel[] = {
497 { .parent = &core_ck, .rates = core_l3_core_rates },
498 { .parent = NULL }
499};
500
Tony Lindgren046d6b22005-11-10 14:26:52 +0000501static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
502 .name = "core_l3_ck",
Russell King897dcde2008-11-04 16:35:03 +0000503 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000504 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300505 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200506 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
507 .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
508 .clksel = core_l3_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000509 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200510};
511
512/* usb_l4_ick */
513static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
514 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600515 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200516 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
517 { .div = 0 }
518};
519
520static const struct clksel usb_l4_ick_clksel[] = {
521 { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
522 { .parent = NULL },
Tony Lindgren046d6b22005-11-10 14:26:52 +0000523};
524
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300525/* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000526static struct clk usb_l4_ick = { /* FS-USB interface clock */
527 .name = "usb_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700528 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800529 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300530 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200531 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
532 .enable_bit = OMAP24XX_EN_USB_SHIFT,
533 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
534 .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
535 .clksel = usb_l4_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000536 .recalc = &omap2_clksel_recalc,
537};
538
539/*
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300540 * L4 clock management domain
541 *
542 * This domain contains lots of interface clocks from the L4 interface, some
543 * functional clocks. Fixed APLL functional source clocks are managed in
544 * this domain.
545 */
546static const struct clksel_rate l4_core_l3_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600547 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300548 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
549 { .div = 0 }
550};
551
552static const struct clksel l4_clksel[] = {
553 { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
554 { .parent = NULL }
555};
556
557static struct clk l4_ck = { /* used both as an ick and fck */
558 .name = "l4_ck",
Russell King897dcde2008-11-04 16:35:03 +0000559 .ops = &clkops_null,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300560 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300561 .clkdm_name = "core_l4_clkdm",
562 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
563 .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
564 .clksel = l4_clksel,
565 .recalc = &omap2_clksel_recalc,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300566};
567
568/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000569 * SSI is in L3 management domain, its direct parent is core not l3,
570 * many core power domain entities are grouped into the L3 clock
571 * domain.
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300572 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000573 *
574 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
575 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200576static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
577 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600578 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200579 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
580 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
581 { .div = 5, .val = 5, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200582 { .div = 0 }
583};
584
585static const struct clksel ssi_ssr_sst_fck_clksel[] = {
586 { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
587 { .parent = NULL }
588};
589
Tony Lindgren046d6b22005-11-10 14:26:52 +0000590static struct clk ssi_ssr_sst_fck = {
591 .name = "ssi_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000592 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000593 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300594 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200595 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
596 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
597 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
598 .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
599 .clksel = ssi_ssr_sst_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000600 .recalc = &omap2_clksel_recalc,
601};
602
Paul Walmsley9299fd82009-01-27 19:12:54 -0700603/*
604 * Presumably this is the same as SSI_ICLK.
605 * TRM contradicts itself on what clockdomain SSI_ICLK is in
606 */
607static struct clk ssi_l4_ick = {
608 .name = "ssi_l4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700609 .ops = &clkops_omap2_iclk_dflt_wait,
Paul Walmsley9299fd82009-01-27 19:12:54 -0700610 .parent = &l4_ck,
611 .clkdm_name = "core_l4_clkdm",
612 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
613 .enable_bit = OMAP24XX_EN_SSI_SHIFT,
614 .recalc = &followparent_recalc,
615};
616
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300617
Tony Lindgren046d6b22005-11-10 14:26:52 +0000618/*
619 * GFX clock domain
620 * Clocks:
621 * GFX_FCLK, GFX_ICLK
622 * GFX_CG1(2d), GFX_CG2(3d)
623 *
624 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
625 * The 2d and 3d clocks run at a hardware determined
626 * divided value of fclk.
627 *
628 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200629
630/* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
631static const struct clksel gfx_fck_clksel[] = {
632 { .parent = &core_l3_ck, .rates = gfx_l3_rates },
633 { .parent = NULL },
634};
635
Tony Lindgren046d6b22005-11-10 14:26:52 +0000636static struct clk gfx_3d_fck = {
637 .name = "gfx_3d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000638 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000639 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300640 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200641 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
642 .enable_bit = OMAP24XX_EN_3D_SHIFT,
643 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
644 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
645 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000646 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200647 .round_rate = &omap2_clksel_round_rate,
648 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000649};
650
651static struct clk gfx_2d_fck = {
652 .name = "gfx_2d_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000653 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000654 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300655 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200656 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
657 .enable_bit = OMAP24XX_EN_2D_SHIFT,
658 .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
659 .clksel_mask = OMAP_CLKSEL_GFX_MASK,
660 .clksel = gfx_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000661 .recalc = &omap2_clksel_recalc,
662};
663
Paul Walmsleya1d55622011-02-25 15:39:30 -0700664/* This interface clock does not have a CM_AUTOIDLE bit */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000665static struct clk gfx_ick = {
666 .name = "gfx_ick", /* From l3 */
Russell Kingb36ee722008-11-04 17:59:52 +0000667 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000668 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300669 .clkdm_name = "gfx_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200670 .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
671 .enable_bit = OMAP_EN_GFX_SHIFT,
672 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000673};
674
675/*
676 * Modem clock domain (2430)
677 * CLOCKS:
678 * MDM_OSC_CLK
679 * MDM_ICLK
Paul Walmsleye32744b2008-03-18 15:47:55 +0200680 * These clocks are usable in chassis mode only.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000681 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200682static const struct clksel_rate mdm_ick_core_rates[] = {
683 { .div = 1, .val = 1, .flags = RATE_IN_243X },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600684 { .div = 4, .val = 4, .flags = RATE_IN_243X },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200685 { .div = 6, .val = 6, .flags = RATE_IN_243X },
686 { .div = 9, .val = 9, .flags = RATE_IN_243X },
687 { .div = 0 }
688};
689
690static const struct clksel mdm_ick_clksel[] = {
691 { .parent = &core_ck, .rates = mdm_ick_core_rates },
692 { .parent = NULL }
693};
694
Tony Lindgren046d6b22005-11-10 14:26:52 +0000695static struct clk mdm_ick = { /* used both as a ick and fck */
696 .name = "mdm_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700697 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000698 .parent = &core_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300699 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200700 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
701 .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
702 .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
703 .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
704 .clksel = mdm_ick_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000705 .recalc = &omap2_clksel_recalc,
706};
707
708static struct clk mdm_osc_ck = {
709 .name = "mdm_osc_ck",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700710 .ops = &clkops_omap2_mdmclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000711 .parent = &osc_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300712 .clkdm_name = "mdm_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200713 .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
714 .enable_bit = OMAP2430_EN_OSC_SHIFT,
715 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000716};
717
718/*
Tony Lindgren046d6b22005-11-10 14:26:52 +0000719 * DSS clock domain
720 * CLOCKs:
721 * DSS_L4_ICLK, DSS_L3_ICLK,
722 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
723 *
724 * DSS is both initiator and target.
725 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200726/* XXX Add RATE_NOT_VALIDATED */
727
728static const struct clksel_rate dss1_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600729 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200730 { .div = 0 }
731};
732
733static const struct clksel_rate dss1_fck_core_rates[] = {
734 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
735 { .div = 2, .val = 2, .flags = RATE_IN_24XX },
736 { .div = 3, .val = 3, .flags = RATE_IN_24XX },
737 { .div = 4, .val = 4, .flags = RATE_IN_24XX },
738 { .div = 5, .val = 5, .flags = RATE_IN_24XX },
739 { .div = 6, .val = 6, .flags = RATE_IN_24XX },
740 { .div = 8, .val = 8, .flags = RATE_IN_24XX },
741 { .div = 9, .val = 9, .flags = RATE_IN_24XX },
742 { .div = 12, .val = 12, .flags = RATE_IN_24XX },
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600743 { .div = 16, .val = 16, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200744 { .div = 0 }
745};
746
747static const struct clksel dss1_fck_clksel[] = {
748 { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
749 { .parent = &core_ck, .rates = dss1_fck_core_rates },
750 { .parent = NULL },
751};
752
Tony Lindgren046d6b22005-11-10 14:26:52 +0000753static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
754 .name = "dss_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700755 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000756 .parent = &l4_ck, /* really both l3 and l4 */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300757 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200758 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
759 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
760 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000761};
762
763static struct clk dss1_fck = {
764 .name = "dss1_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000765 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000766 .parent = &core_ck, /* Core or sys */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300767 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200768 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
769 .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
770 .init = &omap2_init_clksel_parent,
771 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
772 .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
773 .clksel = dss1_fck_clksel,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000774 .recalc = &omap2_clksel_recalc,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200775};
776
777static const struct clksel_rate dss2_fck_sys_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600778 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200779 { .div = 0 }
780};
781
782static const struct clksel_rate dss2_fck_48m_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600783 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200784 { .div = 0 }
785};
786
787static const struct clksel dss2_fck_clksel[] = {
788 { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
789 { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
790 { .parent = NULL }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000791};
792
793static struct clk dss2_fck = { /* Alt clk used in power management */
794 .name = "dss2_fck",
Russell Kingbc51da42008-11-04 18:59:32 +0000795 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000796 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300797 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200798 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
799 .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
800 .init = &omap2_init_clksel_parent,
801 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
802 .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
803 .clksel = dss2_fck_clksel,
Paul Walmsleyd4521f62010-12-21 21:08:14 -0700804 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000805};
806
807static struct clk dss_54m_fck = { /* Alt clk used in power management */
808 .name = "dss_54m_fck", /* 54m tv clk */
Russell Kingb36ee722008-11-04 17:59:52 +0000809 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000810 .parent = &func_54m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300811 .clkdm_name = "dss_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200812 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
813 .enable_bit = OMAP24XX_EN_TV_SHIFT,
814 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000815};
816
817/*
818 * CORE power domain ICLK & FCLK defines.
819 * Many of the these can have more than one possible parent. Entries
820 * here will likely have an L4 interface parent, and may have multiple
821 * functional clock parents.
822 */
Paul Walmsleye32744b2008-03-18 15:47:55 +0200823static const struct clksel_rate gpt_alt_rates[] = {
Paul Walmsleyd74b4942010-05-18 18:40:24 -0600824 { .div = 1, .val = 2, .flags = RATE_IN_24XX },
Paul Walmsleye32744b2008-03-18 15:47:55 +0200825 { .div = 0 }
826};
827
828static const struct clksel omap24xx_gpt_clksel[] = {
829 { .parent = &func_32k_ck, .rates = gpt_32k_rates },
830 { .parent = &sys_ck, .rates = gpt_sys_rates },
831 { .parent = &alt_ck, .rates = gpt_alt_rates },
832 { .parent = NULL },
833};
834
Tony Lindgren046d6b22005-11-10 14:26:52 +0000835static struct clk gpt1_ick = {
836 .name = "gpt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700837 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000838 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300839 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200840 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
841 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
842 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000843};
844
845static struct clk gpt1_fck = {
846 .name = "gpt1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000847 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000848 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300849 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200850 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
851 .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
852 .init = &omap2_init_clksel_parent,
853 .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
854 .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
855 .clksel = omap24xx_gpt_clksel,
856 .recalc = &omap2_clksel_recalc,
857 .round_rate = &omap2_clksel_round_rate,
858 .set_rate = &omap2_clksel_set_rate
Tony Lindgren046d6b22005-11-10 14:26:52 +0000859};
860
861static struct clk gpt2_ick = {
862 .name = "gpt2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700863 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000864 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300865 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200866 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
867 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
868 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000869};
870
871static struct clk gpt2_fck = {
872 .name = "gpt2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000873 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000874 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300875 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200876 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
877 .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
878 .init = &omap2_init_clksel_parent,
879 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
880 .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
881 .clksel = omap24xx_gpt_clksel,
882 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000883};
884
885static struct clk gpt3_ick = {
886 .name = "gpt3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700887 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000888 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300889 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200890 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
891 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
892 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000893};
894
895static struct clk gpt3_fck = {
896 .name = "gpt3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000897 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000898 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300899 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200900 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
901 .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
902 .init = &omap2_init_clksel_parent,
903 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
904 .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
905 .clksel = omap24xx_gpt_clksel,
906 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000907};
908
909static struct clk gpt4_ick = {
910 .name = "gpt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700911 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000912 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300913 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200914 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
915 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
916 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000917};
918
919static struct clk gpt4_fck = {
920 .name = "gpt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000921 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000922 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300923 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200924 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
925 .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
926 .init = &omap2_init_clksel_parent,
927 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
928 .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
929 .clksel = omap24xx_gpt_clksel,
930 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000931};
932
933static struct clk gpt5_ick = {
934 .name = "gpt5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700935 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000936 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300937 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200938 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
939 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
940 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000941};
942
943static struct clk gpt5_fck = {
944 .name = "gpt5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000945 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000946 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300947 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200948 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
949 .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
950 .init = &omap2_init_clksel_parent,
951 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
952 .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
953 .clksel = omap24xx_gpt_clksel,
954 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000955};
956
957static struct clk gpt6_ick = {
958 .name = "gpt6_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700959 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000960 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300961 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200962 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
963 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
964 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000965};
966
967static struct clk gpt6_fck = {
968 .name = "gpt6_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000969 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000970 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300971 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200972 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
973 .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
974 .init = &omap2_init_clksel_parent,
975 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
976 .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
977 .clksel = omap24xx_gpt_clksel,
978 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000979};
980
981static struct clk gpt7_ick = {
982 .name = "gpt7_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -0700983 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000984 .parent = &l4_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +0200985 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
986 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
987 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000988};
989
990static struct clk gpt7_fck = {
991 .name = "gpt7_fck",
Russell Kingb36ee722008-11-04 17:59:52 +0000992 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +0000993 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +0300994 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +0200995 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
996 .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
997 .init = &omap2_init_clksel_parent,
998 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
999 .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
1000 .clksel = omap24xx_gpt_clksel,
1001 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001002};
1003
1004static struct clk gpt8_ick = {
1005 .name = "gpt8_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001006 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001007 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001008 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001009 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1010 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1011 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001012};
1013
1014static struct clk gpt8_fck = {
1015 .name = "gpt8_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001016 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001017 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001018 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001019 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1020 .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
1021 .init = &omap2_init_clksel_parent,
1022 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1023 .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
1024 .clksel = omap24xx_gpt_clksel,
1025 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001026};
1027
1028static struct clk gpt9_ick = {
1029 .name = "gpt9_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001030 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001031 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001032 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001033 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1034 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1035 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001036};
1037
1038static struct clk gpt9_fck = {
1039 .name = "gpt9_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001040 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001041 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001042 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001043 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1044 .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
1045 .init = &omap2_init_clksel_parent,
1046 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1047 .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
1048 .clksel = omap24xx_gpt_clksel,
1049 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001050};
1051
1052static struct clk gpt10_ick = {
1053 .name = "gpt10_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001054 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001055 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001056 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001057 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1058 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1059 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001060};
1061
1062static struct clk gpt10_fck = {
1063 .name = "gpt10_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001064 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001065 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001066 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001067 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1068 .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
1069 .init = &omap2_init_clksel_parent,
1070 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1071 .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
1072 .clksel = omap24xx_gpt_clksel,
1073 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001074};
1075
1076static struct clk gpt11_ick = {
1077 .name = "gpt11_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001078 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001079 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001080 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001081 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1082 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1083 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001084};
1085
1086static struct clk gpt11_fck = {
1087 .name = "gpt11_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001088 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001089 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001090 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001091 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1092 .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
1093 .init = &omap2_init_clksel_parent,
1094 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1095 .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
1096 .clksel = omap24xx_gpt_clksel,
1097 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001098};
1099
1100static struct clk gpt12_ick = {
1101 .name = "gpt12_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001102 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001103 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001104 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001105 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1106 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1107 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001108};
1109
1110static struct clk gpt12_fck = {
1111 .name = "gpt12_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001112 .ops = &clkops_omap2_dflt_wait,
Paul Walmsleyf2480762009-04-23 21:11:10 -06001113 .parent = &secure_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001114 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001115 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1116 .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
1117 .init = &omap2_init_clksel_parent,
1118 .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
1119 .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
1120 .clksel = omap24xx_gpt_clksel,
1121 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001122};
1123
1124static struct clk mcbsp1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001125 .name = "mcbsp1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001126 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001127 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001128 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001129 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1130 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
1131 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001132};
1133
Paul Walmsleyb115b742010-10-08 11:40:18 -06001134static const struct clksel_rate common_mcbsp_96m_rates[] = {
1135 { .div = 1, .val = 0, .flags = RATE_IN_24XX },
1136 { .div = 0 }
1137};
1138
1139static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
1140 { .div = 1, .val = 1, .flags = RATE_IN_24XX },
1141 { .div = 0 }
1142};
1143
1144static const struct clksel mcbsp_fck_clksel[] = {
1145 { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
1146 { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
1147 { .parent = NULL }
1148};
1149
Tony Lindgren046d6b22005-11-10 14:26:52 +00001150static struct clk mcbsp1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001151 .name = "mcbsp1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001152 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001153 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001154 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001155 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001156 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1157 .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001158 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1159 .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
1160 .clksel = mcbsp_fck_clksel,
1161 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001162};
1163
1164static struct clk mcbsp2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001165 .name = "mcbsp2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001166 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001167 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001168 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001169 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1170 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
1171 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001172};
1173
1174static struct clk mcbsp2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001175 .name = "mcbsp2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001176 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001177 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001178 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001179 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001180 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1181 .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001182 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
1183 .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
1184 .clksel = mcbsp_fck_clksel,
1185 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001186};
1187
1188static struct clk mcbsp3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001189 .name = "mcbsp3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001190 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001191 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001192 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001193 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1194 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
1195 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001196};
1197
1198static struct clk mcbsp3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001199 .name = "mcbsp3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001200 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001201 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001202 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001203 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001204 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1205 .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001206 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1207 .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
1208 .clksel = mcbsp_fck_clksel,
1209 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001210};
1211
1212static struct clk mcbsp4_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001213 .name = "mcbsp4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001214 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001215 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001216 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001217 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1218 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
1219 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001220};
1221
1222static struct clk mcbsp4_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001223 .name = "mcbsp4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001224 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001225 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001226 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001227 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001228 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1229 .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001230 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1231 .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
1232 .clksel = mcbsp_fck_clksel,
1233 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001234};
1235
1236static struct clk mcbsp5_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001237 .name = "mcbsp5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001238 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001239 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001240 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001241 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1242 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
1243 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001244};
1245
1246static struct clk mcbsp5_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001247 .name = "mcbsp5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001248 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001249 .parent = &func_96m_ck,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001250 .init = &omap2_init_clksel_parent,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001251 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001252 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1253 .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
Paul Walmsleyb115b742010-10-08 11:40:18 -06001254 .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
1255 .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
1256 .clksel = mcbsp_fck_clksel,
1257 .recalc = &omap2_clksel_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001258};
1259
1260static struct clk mcspi1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001261 .name = "mcspi1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001262 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001263 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001264 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001265 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1266 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1267 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001268};
1269
1270static struct clk mcspi1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001271 .name = "mcspi1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001272 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001273 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001274 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001275 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1276 .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
1277 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001278};
1279
1280static struct clk mcspi2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001281 .name = "mcspi2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001282 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001283 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001284 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001285 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1286 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1287 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001288};
1289
1290static struct clk mcspi2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001291 .name = "mcspi2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001292 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001293 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001294 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001295 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1296 .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
1297 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001298};
1299
1300static struct clk mcspi3_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001301 .name = "mcspi3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001302 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001303 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001304 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001305 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1306 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1307 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001308};
1309
1310static struct clk mcspi3_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001311 .name = "mcspi3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001312 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001313 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001314 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001315 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1316 .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
1317 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001318};
1319
1320static struct clk uart1_ick = {
1321 .name = "uart1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001322 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001323 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001324 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001325 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1326 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1327 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001328};
1329
1330static struct clk uart1_fck = {
1331 .name = "uart1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001332 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001333 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001334 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001335 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1336 .enable_bit = OMAP24XX_EN_UART1_SHIFT,
1337 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001338};
1339
1340static struct clk uart2_ick = {
1341 .name = "uart2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001342 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001343 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001344 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001345 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1346 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1347 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001348};
1349
1350static struct clk uart2_fck = {
1351 .name = "uart2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001352 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001353 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001354 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001355 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1356 .enable_bit = OMAP24XX_EN_UART2_SHIFT,
1357 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001358};
1359
1360static struct clk uart3_ick = {
1361 .name = "uart3_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001362 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001363 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001364 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001365 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1366 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1367 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001368};
1369
1370static struct clk uart3_fck = {
1371 .name = "uart3_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001372 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001373 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001374 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001375 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1376 .enable_bit = OMAP24XX_EN_UART3_SHIFT,
1377 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001378};
1379
1380static struct clk gpios_ick = {
1381 .name = "gpios_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001382 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001383 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001384 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001385 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1386 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1387 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001388};
1389
1390static struct clk gpios_fck = {
1391 .name = "gpios_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001392 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001393 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001394 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001395 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1396 .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
1397 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001398};
1399
1400static struct clk mpu_wdt_ick = {
1401 .name = "mpu_wdt_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001402 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001403 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001404 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001405 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1406 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1407 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001408};
1409
1410static struct clk mpu_wdt_fck = {
1411 .name = "mpu_wdt_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001412 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001413 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001414 .clkdm_name = "wkup_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001415 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
1416 .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
1417 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001418};
1419
1420static struct clk sync_32k_ick = {
1421 .name = "sync_32k_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001422 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001423 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001424 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001425 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001426 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1427 .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
1428 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001429};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001430
Tony Lindgren046d6b22005-11-10 14:26:52 +00001431static struct clk wdt1_ick = {
1432 .name = "wdt1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001433 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001434 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001435 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001436 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1437 .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
1438 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001439};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001440
Tony Lindgren046d6b22005-11-10 14:26:52 +00001441static struct clk omapctrl_ick = {
1442 .name = "omapctrl_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001443 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001444 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001445 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001446 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001447 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1448 .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
1449 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001450};
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001451
Tony Lindgren046d6b22005-11-10 14:26:52 +00001452static struct clk icr_ick = {
1453 .name = "icr_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001454 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001455 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001456 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001457 .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
1458 .enable_bit = OMAP2430_EN_ICR_SHIFT,
1459 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001460};
1461
1462static struct clk cam_ick = {
1463 .name = "cam_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001464 .ops = &clkops_omap2_iclk_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001465 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001466 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001467 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1468 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1469 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001470};
1471
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001472/*
1473 * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
1474 * split into two separate clocks, since the parent clocks are different
1475 * and the clockdomains are also different.
1476 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001477static struct clk cam_fck = {
1478 .name = "cam_fck",
Russell Kingbc51da42008-11-04 18:59:32 +00001479 .ops = &clkops_omap2_dflt,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001480 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001481 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001482 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1483 .enable_bit = OMAP24XX_EN_CAM_SHIFT,
1484 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001485};
1486
1487static struct clk mailboxes_ick = {
1488 .name = "mailboxes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001489 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001490 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001491 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001492 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1493 .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
1494 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001495};
1496
1497static struct clk wdt4_ick = {
1498 .name = "wdt4_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001499 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001500 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001501 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001502 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1503 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1504 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001505};
1506
1507static struct clk wdt4_fck = {
1508 .name = "wdt4_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001509 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001510 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001511 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001512 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1513 .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
1514 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001515};
1516
Tony Lindgren046d6b22005-11-10 14:26:52 +00001517static struct clk mspro_ick = {
1518 .name = "mspro_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001519 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001520 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001521 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001522 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1523 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1524 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001525};
1526
1527static struct clk mspro_fck = {
1528 .name = "mspro_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001529 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001530 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001531 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001532 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1533 .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
1534 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001535};
1536
Tony Lindgren046d6b22005-11-10 14:26:52 +00001537static struct clk fac_ick = {
1538 .name = "fac_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001539 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001540 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001541 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001542 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1543 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1544 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001545};
1546
1547static struct clk fac_fck = {
1548 .name = "fac_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001549 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001550 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001551 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001552 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1553 .enable_bit = OMAP24XX_EN_FAC_SHIFT,
1554 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001555};
1556
Tony Lindgren046d6b22005-11-10 14:26:52 +00001557static struct clk hdq_ick = {
1558 .name = "hdq_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001559 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001560 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001561 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001562 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1563 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1564 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001565};
1566
1567static struct clk hdq_fck = {
1568 .name = "hdq_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001569 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001570 .parent = &func_12m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001571 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001572 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
1573 .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
1574 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001575};
1576
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001577/*
1578 * XXX This is marked as a 2420-only define, but it claims to be present
1579 * on 2430 also. Double-check.
1580 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001581static struct clk i2c2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001582 .name = "i2c2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001583 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001584 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001585 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001586 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1587 .enable_bit = OMAP2420_EN_I2C2_SHIFT,
1588 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001589};
1590
Tony Lindgren046d6b22005-11-10 14:26:52 +00001591static struct clk i2chs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001592 .name = "i2chs2_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001593 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001594 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001595 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001596 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1597 .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
1598 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001599};
1600
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001601/*
1602 * XXX This is marked as a 2420-only define, but it claims to be present
1603 * on 2430 also. Double-check.
1604 */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001605static struct clk i2c1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001606 .name = "i2c1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001607 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001608 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001609 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001610 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
1611 .enable_bit = OMAP2420_EN_I2C1_SHIFT,
1612 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001613};
1614
Tony Lindgren046d6b22005-11-10 14:26:52 +00001615static struct clk i2chs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001616 .name = "i2chs1_fck",
Paul Walmsley3dc21972009-07-24 19:44:04 -06001617 .ops = &clkops_omap2430_i2chs_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001618 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001619 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001620 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1621 .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
1622 .recalc = &followparent_recalc,
1623};
1624
Paul Walmsleya1d55622011-02-25 15:39:30 -07001625/*
1626 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1627 * accesses derived from this data.
1628 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001629static struct clk gpmc_fck = {
1630 .name = "gpmc_fck",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001631 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001632 .parent = &core_l3_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001633 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001634 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001635 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1636 .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001637 .recalc = &followparent_recalc,
1638};
1639
1640static struct clk sdma_fck = {
1641 .name = "sdma_fck",
Russell King897dcde2008-11-04 16:35:03 +00001642 .ops = &clkops_null, /* RMK: missing? */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001643 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001644 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001645 .recalc = &followparent_recalc,
1646};
1647
Paul Walmsleya1d55622011-02-25 15:39:30 -07001648/*
1649 * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
1650 * accesses derived from this data.
1651 */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001652static struct clk sdma_ick = {
1653 .name = "sdma_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001654 .ops = &clkops_omap2_iclk_idle_only,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001655 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001656 .clkdm_name = "core_l3_clkdm",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001657 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1658 .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001659 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001660};
1661
Tony Lindgren046d6b22005-11-10 14:26:52 +00001662static struct clk sdrc_ick = {
1663 .name = "sdrc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001664 .ops = &clkops_omap2_iclk_idle_only,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001665 .parent = &l4_ck,
Russell King8ad8ff62009-01-19 15:27:29 +00001666 .flags = ENABLE_ON_INIT,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001667 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001668 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
1669 .enable_bit = OMAP2430_EN_SDRC_SHIFT,
1670 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001671};
1672
1673static struct clk des_ick = {
1674 .name = "des_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001675 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001676 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001677 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001678 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1679 .enable_bit = OMAP24XX_EN_DES_SHIFT,
1680 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001681};
1682
1683static struct clk sha_ick = {
1684 .name = "sha_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001685 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001686 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001687 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001688 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1689 .enable_bit = OMAP24XX_EN_SHA_SHIFT,
1690 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001691};
1692
1693static struct clk rng_ick = {
1694 .name = "rng_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001695 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001696 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001697 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001698 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1699 .enable_bit = OMAP24XX_EN_RNG_SHIFT,
1700 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001701};
1702
1703static struct clk aes_ick = {
1704 .name = "aes_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001705 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001706 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001707 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001708 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1709 .enable_bit = OMAP24XX_EN_AES_SHIFT,
1710 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001711};
1712
1713static struct clk pka_ick = {
1714 .name = "pka_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001715 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001716 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001717 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001718 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
1719 .enable_bit = OMAP24XX_EN_PKA_SHIFT,
1720 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001721};
1722
1723static struct clk usb_fck = {
1724 .name = "usb_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001725 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001726 .parent = &func_48m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001727 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001728 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1729 .enable_bit = OMAP24XX_EN_USB_SHIFT,
1730 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001731};
1732
1733static struct clk usbhs_ick = {
1734 .name = "usbhs_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001735 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgrenfde0fd42006-01-17 15:31:18 -08001736 .parent = &core_l3_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001737 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001738 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1739 .enable_bit = OMAP2430_EN_USBHS_SHIFT,
1740 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001741};
1742
1743static struct clk mmchs1_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001744 .name = "mmchs1_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001745 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001746 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001747 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001748 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1749 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1750 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001751};
1752
1753static struct clk mmchs1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001754 .name = "mmchs1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001755 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001756 .parent = &func_96m_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001757 .clkdm_name = "core_l3_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001758 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1759 .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
1760 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001761};
1762
1763static struct clk mmchs2_ick = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001764 .name = "mmchs2_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001765 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001766 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001767 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001768 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1769 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1770 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001771};
1772
1773static struct clk mmchs2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001774 .name = "mmchs2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001775 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001776 .parent = &func_96m_ck,
Paul Walmsleye32744b2008-03-18 15:47:55 +02001777 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1778 .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
1779 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001780};
1781
1782static struct clk gpio5_ick = {
1783 .name = "gpio5_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001784 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001785 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001786 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001787 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1788 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1789 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001790};
1791
1792static struct clk gpio5_fck = {
1793 .name = "gpio5_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001794 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001795 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001796 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001797 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1798 .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
1799 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001800};
1801
1802static struct clk mdm_intc_ick = {
1803 .name = "mdm_intc_ick",
Paul Walmsleya1d55622011-02-25 15:39:30 -07001804 .ops = &clkops_omap2_iclk_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001805 .parent = &l4_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001806 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001807 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
1808 .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
1809 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001810};
1811
1812static struct clk mmchsdb1_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001813 .name = "mmchsdb1_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001814 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001815 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001816 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001817 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1818 .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
1819 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001820};
1821
1822static struct clk mmchsdb2_fck = {
Paul Walmsleyb92c1702010-02-22 22:09:19 -07001823 .name = "mmchsdb2_fck",
Russell Kingb36ee722008-11-04 17:59:52 +00001824 .ops = &clkops_omap2_dflt_wait,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001825 .parent = &func_32k_ck,
Paul Walmsleyd1b03f62008-08-19 11:08:44 +03001826 .clkdm_name = "core_l4_clkdm",
Paul Walmsleye32744b2008-03-18 15:47:55 +02001827 .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
1828 .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
1829 .recalc = &followparent_recalc,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001830};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001831
Tony Lindgren046d6b22005-11-10 14:26:52 +00001832/*
1833 * This clock is a composite clock which does entire set changes then
1834 * forces a rebalance. It keys on the MPU speed, but it really could
1835 * be any key speed part of a set in the rate table.
1836 *
1837 * to really change a set, you need memory table sets which get changed
1838 * in sram, pre-notifiers & post notifiers, changing the top set, without
1839 * having low level display recalc's won't work... this is why dpm notifiers
1840 * work, isr's off, walk a list of clocks already _off_ and not messing with
1841 * the bus.
1842 *
1843 * This clock should have no parent. It embodies the entire upper level
1844 * active set. A parent will mess up some of the init also.
1845 */
1846static struct clk virt_prcm_set = {
1847 .name = "virt_prcm_set",
Russell King897dcde2008-11-04 16:35:03 +00001848 .ops = &clkops_null,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001849 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
Paul Walmsleye32744b2008-03-18 15:47:55 +02001850 .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001851 .set_rate = &omap2_select_table_rate,
1852 .round_rate = &omap2_round_to_table_rate,
1853};
Paul Walmsleye32744b2008-03-18 15:47:55 +02001854
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001855
1856/*
1857 * clkdev integration
1858 */
1859
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001860static struct omap_clk omap2430_clks[] = {
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001861 /* external root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001862 CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
1863 CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
1864 CLK(NULL, "osc_ck", &osc_ck, CK_243X),
1865 CLK(NULL, "sys_ck", &sys_ck, CK_243X),
1866 CLK(NULL, "alt_ck", &alt_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001867 CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X),
1868 CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X),
1869 CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X),
1870 CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X),
1871 CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X),
1872 CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001873 /* internal analog sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001874 CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
1875 CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
1876 CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001877 /* internal prcm root sources */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001878 CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
1879 CLK(NULL, "core_ck", &core_ck, CK_243X),
Paul Walmsleyb115b742010-10-08 11:40:18 -06001880 CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X),
1881 CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X),
1882 CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X),
1883 CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X),
1884 CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001885 CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
1886 CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
1887 CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
1888 CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
1889 CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
1890 CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
1891 CLK(NULL, "emul_ck", &emul_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001892 /* mpu domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001893 CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001894 /* dsp domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001895 CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
1896 CLK(NULL, "dsp_irate_ick", &dsp_irate_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001897 CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001898 /* GFX domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001899 CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
1900 CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
1901 CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001902 /* Modem domain clocks */
1903 CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
1904 CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
1905 /* DSS domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001906 CLK("omapdss", "ick", &dss_ick, CK_243X),
1907 CLK("omapdss", "dss1_fck", &dss1_fck, CK_243X),
1908 CLK("omapdss", "dss2_fck", &dss2_fck, CK_243X),
1909 CLK("omapdss", "tv_fck", &dss_54m_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001910 /* L3 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001911 CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
1912 CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
1913 CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001914 /* L4 domain clocks */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001915 CLK(NULL, "l4_ck", &l4_ck, CK_243X),
1916 CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001917 /* virtual meta-group clock */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001918 CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001919 /* general l4 interface ck, multi-parent functional clk */
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001920 CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
1921 CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
1922 CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
1923 CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
1924 CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
1925 CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
1926 CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
1927 CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
1928 CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
1929 CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
1930 CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
1931 CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
1932 CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
1933 CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
1934 CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
1935 CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
1936 CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
1937 CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
1938 CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
1939 CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
1940 CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
1941 CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
1942 CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
1943 CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
1944 CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
1945 CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_243X),
1946 CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
1947 CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001948 CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
1949 CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_243X),
1950 CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
1951 CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_243X),
1952 CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
1953 CLK("omap-mcbsp.5", "fck", &mcbsp5_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001954 CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
1955 CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_243X),
1956 CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
1957 CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001958 CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
1959 CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001960 CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
1961 CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
1962 CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
1963 CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
1964 CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
1965 CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
1966 CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
1967 CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
1968 CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
1969 CLK("omap_wdt", "fck", &mpu_wdt_fck, CK_243X),
1970 CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
1971 CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
1972 CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001973 CLK(NULL, "icr_ick", &icr_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001974 CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
1975 CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
1976 CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
1977 CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
1978 CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
1979 CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
1980 CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
1981 CLK(NULL, "fac_ick", &fac_ick, CK_243X),
1982 CLK(NULL, "fac_fck", &fac_fck, CK_243X),
1983 CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
1984 CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
Benoit Coussonf7bb0d92010-12-09 14:24:16 +00001985 CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
1986 CLK("omap_i2c.1", "fck", &i2chs1_fck, CK_243X),
1987 CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
1988 CLK("omap_i2c.2", "fck", &i2chs2_fck, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001989 CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
1990 CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
1991 CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07001992 CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001993 CLK(NULL, "des_ick", &des_ick, CK_243X),
Dmitry Kasatkinee5500c2010-05-03 11:10:03 +08001994 CLK("omap-sham", "ick", &sha_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001995 CLK("omap_rng", "ick", &rng_ick, CK_243X),
Dmitry Kasatkin82a0c142010-08-20 13:44:46 +00001996 CLK("omap-aes", "ick", &aes_ick, CK_243X),
Paul Walmsley81b34fb2010-02-22 22:09:22 -07001997 CLK(NULL, "pka_ick", &pka_ick, CK_243X),
1998 CLK(NULL, "usb_fck", &usb_fck, CK_243X),
Felipe Balbi03491762010-12-02 09:57:08 +02001999 CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002000 CLK("mmci-omap-hs.0", "ick", &mmchs1_ick, CK_243X),
2001 CLK("mmci-omap-hs.0", "fck", &mmchs1_fck, CK_243X),
2002 CLK("mmci-omap-hs.1", "ick", &mmchs2_ick, CK_243X),
2003 CLK("mmci-omap-hs.1", "fck", &mmchs2_fck, CK_243X),
2004 CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
2005 CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
2006 CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
2007 CLK("mmci-omap-hs.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
2008 CLK("mmci-omap-hs.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
2009};
2010
2011/*
2012 * init code
2013 */
2014
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002015int __init omap2430_clk_init(void)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002016{
2017 const struct prcm_config *prcm;
2018 struct omap_clk *c;
2019 u32 clkrate;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002020
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002021 prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
2022 cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
2023 cpu_mask = RATE_IN_243X;
2024 rate_table = omap2430_rate_table;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002025
2026 clk_init(&omap2_clk_functions);
2027
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002028 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2029 c++)
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002030 clk_preinit(c->lk.clk);
2031
2032 osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
2033 propagate_rate(&osc_ck);
Paul Walmsley44da0a52010-01-26 20:13:08 -07002034 sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002035 propagate_rate(&sys_ck);
2036
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002037 for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
2038 c++) {
2039 clkdev_add(&c->lk);
2040 clk_register(c->lk.clk);
2041 omap2_init_clk_clkdm(c->lk.clk);
2042 }
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002043
Paul Walmsleyc6461f52011-02-25 15:49:53 -07002044 /* Disable autoidle on all clocks; let the PM code enable it later */
2045 omap_clk_disable_autoidle_all();
2046
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002047 /* Check the MPU rate set by bootloader */
2048 clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
2049 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
2050 if (!(prcm->flags & cpu_mask))
2051 continue;
2052 if (prcm->xtal_speed != sys_ck.rate)
2053 continue;
2054 if (prcm->dpll_speed <= clkrate)
2055 break;
2056 }
2057 curr_prcm_set = prcm;
2058
2059 recalculate_root_clocks();
2060
Paul Walmsley81b34fb2010-02-22 22:09:22 -07002061 pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
2062 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
2063 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
Paul Walmsleyd8a94452009-12-08 16:21:29 -07002064
2065 /*
2066 * Only enable those clocks we will need, let the drivers
2067 * enable other clocks as necessary
2068 */
2069 clk_enable_init_clocks();
2070
2071 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
2072 vclk = clk_get(NULL, "virt_prcm_set");
2073 sclk = clk_get(NULL, "sys_ck");
2074 dclk = clk_get(NULL, "dpll_ck");
2075
2076 return 0;
2077}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02002078