blob: 0351b540837283a05358668348e0177cd2221e4c [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 STMMAC Common Header File
3
4 Copyright (C) 2007-2009 STMicroelectronics Ltd
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070015 The full GNU General Public License is included in this distribution in
16 the file called "COPYING".
17
18 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
19*******************************************************************************/
20
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +000021#ifndef __COMMON_H__
22#define __COMMON_H__
23
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000024#include <linux/etherdevice.h>
Giuseppe CAVALLARO5e33c792010-01-06 23:07:21 +000025#include <linux/netdevice.h>
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +010026#include <linux/stmmac.h>
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +000027#include <linux/phy.h>
28#include <linux/module.h>
Javier Martinez Canillas12c70f32016-09-12 10:03:44 -040029#if IS_ENABLED(CONFIG_VLAN_8021Q)
Giuseppe CAVALLARO8f617542010-04-13 20:21:16 +000030#define STMMAC_VLAN_TAG_USED
31#include <linux/if_vlan.h>
32#endif
33
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000034#include "descs.h"
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +000035#include "mmc.h"
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000036
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000037/* Synopsys Core versions */
38#define DWMAC_CORE_3_40 0x34
39#define DWMAC_CORE_3_50 0x35
Alexandre TORGUE48863ce2016-04-01 11:37:30 +020040#define DWMAC_CORE_4_00 0x40
41#define STMMAC_CHAN0 0 /* Always supported and default for all chips */
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000042
Pavel Machek22d3efe2016-11-28 12:55:59 +010043/* These need to be power of two, and >= 4 */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010044#define DMA_TX_SIZE 512
45#define DMA_RX_SIZE 512
46#define STMMAC_GET_ENTRY(x, size) ((x + 1) & (size - 1))
47
Giuseppe CAVALLARO56b106a2010-04-13 20:21:12 +000048#undef FRAME_FILTER_DEBUG
49/* #define FRAME_FILTER_DEBUG */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070050
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +010051/* Extra statistic and debug information exposed by ethtool */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070052struct stmmac_extra_stats {
53 /* Transmit errors */
54 unsigned long tx_underflow ____cacheline_aligned;
55 unsigned long tx_carrier;
56 unsigned long tx_losscarrier;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000057 unsigned long vlan_tag;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058 unsigned long tx_deferred;
59 unsigned long tx_vlan;
60 unsigned long tx_jabber;
61 unsigned long tx_frame_flushed;
62 unsigned long tx_payload_error;
63 unsigned long tx_ip_header_error;
64 /* Receive errors */
65 unsigned long rx_desc;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +000066 unsigned long sa_filter_fail;
67 unsigned long overflow_error;
68 unsigned long ipc_csum_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069 unsigned long rx_collision;
LABBE Corentine0a76602017-02-08 09:31:17 +010070 unsigned long rx_crc_errors;
Giuseppe CAVALLARO1cc5a732012-02-15 00:10:37 +000071 unsigned long dribbling_bit;
Giuseppe Cavallaro1b924032010-02-04 09:33:21 -080072 unsigned long rx_length;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070073 unsigned long rx_mii;
74 unsigned long rx_multicast;
75 unsigned long rx_gmac_overflow;
76 unsigned long rx_watchdog;
77 unsigned long da_rx_filter_fail;
78 unsigned long sa_rx_filter_fail;
79 unsigned long rx_missed_cntr;
80 unsigned long rx_overflow_cntr;
81 unsigned long rx_vlan;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000082 /* Tx/Rx IRQ error info */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070083 unsigned long tx_undeflow_irq;
84 unsigned long tx_process_stopped_irq;
85 unsigned long tx_jabber_irq;
86 unsigned long rx_overflow_irq;
87 unsigned long rx_buf_unav_irq;
88 unsigned long rx_process_stopped_irq;
89 unsigned long rx_watchdog_irq;
90 unsigned long tx_early_irq;
91 unsigned long fatal_bus_error_irq;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +000092 /* Tx/Rx IRQ Events */
93 unsigned long rx_early_irq;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070094 unsigned long threshold;
95 unsigned long tx_pkt_n;
96 unsigned long rx_pkt_n;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070097 unsigned long normal_irq_n;
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +000098 unsigned long rx_normal_irq_n;
99 unsigned long napi_poll;
100 unsigned long tx_normal_irq_n;
101 unsigned long tx_clean;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +0100102 unsigned long tx_set_ic_bit;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000103 unsigned long irq_receive_pmt_irq_n;
104 /* MMC info */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000105 unsigned long mmc_tx_irq_n;
106 unsigned long mmc_rx_irq_n;
107 unsigned long mmc_rx_csum_offload_irq_n;
108 /* EEE */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000109 unsigned long irq_tx_path_in_lpi_mode_n;
110 unsigned long irq_tx_path_exit_lpi_mode_n;
111 unsigned long irq_rx_path_in_lpi_mode_n;
112 unsigned long irq_rx_path_exit_lpi_mode_n;
113 unsigned long phy_eee_wakeup_error_n;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000114 /* Extended RDES status */
115 unsigned long ip_hdr_err;
116 unsigned long ip_payload_err;
117 unsigned long ip_csum_bypassed;
118 unsigned long ipv4_pkt_rcvd;
119 unsigned long ipv6_pkt_rcvd;
Giuseppe CAVALLAROee112c12016-11-14 09:27:30 +0100120 unsigned long no_ptp_rx_msg_type_ext;
121 unsigned long ptp_rx_msg_type_sync;
122 unsigned long ptp_rx_msg_type_follow_up;
123 unsigned long ptp_rx_msg_type_delay_req;
124 unsigned long ptp_rx_msg_type_delay_resp;
125 unsigned long ptp_rx_msg_type_pdelay_req;
126 unsigned long ptp_rx_msg_type_pdelay_resp;
127 unsigned long ptp_rx_msg_type_pdelay_follow_up;
128 unsigned long ptp_rx_msg_type_announce;
129 unsigned long ptp_rx_msg_type_management;
130 unsigned long ptp_rx_msg_pkt_reserved_type;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000131 unsigned long ptp_frame_type;
132 unsigned long ptp_ver;
133 unsigned long timestamp_dropped;
134 unsigned long av_pkt_rcvd;
135 unsigned long av_tagged_pkt_rcvd;
136 unsigned long vlan_tag_priority_val;
137 unsigned long l3_filter_match;
138 unsigned long l4_filter_match;
139 unsigned long l3_l4_filter_no_match;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000140 /* PCS */
141 unsigned long irq_pcs_ane_n;
142 unsigned long irq_pcs_link_n;
143 unsigned long irq_rgmii_n;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000144 unsigned long pcs_link;
145 unsigned long pcs_duplex;
146 unsigned long pcs_speed;
Giuseppe CAVALLARO2f7a7912015-11-30 11:33:10 +0100147 /* debug register */
148 unsigned long mtl_tx_status_fifo_full;
149 unsigned long mtl_tx_fifo_not_empty;
150 unsigned long mmtl_fifo_ctrl;
151 unsigned long mtl_tx_fifo_read_ctrl_write;
152 unsigned long mtl_tx_fifo_read_ctrl_wait;
153 unsigned long mtl_tx_fifo_read_ctrl_read;
154 unsigned long mtl_tx_fifo_read_ctrl_idle;
155 unsigned long mac_tx_in_pause;
156 unsigned long mac_tx_frame_ctrl_xfer;
157 unsigned long mac_tx_frame_ctrl_idle;
158 unsigned long mac_tx_frame_ctrl_wait;
159 unsigned long mac_tx_frame_ctrl_pause;
160 unsigned long mac_gmii_tx_proto_engine;
161 unsigned long mtl_rx_fifo_fill_level_full;
162 unsigned long mtl_rx_fifo_fill_above_thresh;
163 unsigned long mtl_rx_fifo_fill_below_thresh;
164 unsigned long mtl_rx_fifo_fill_level_empty;
165 unsigned long mtl_rx_fifo_read_ctrl_flush;
166 unsigned long mtl_rx_fifo_read_ctrl_read_data;
167 unsigned long mtl_rx_fifo_read_ctrl_status;
168 unsigned long mtl_rx_fifo_read_ctrl_idle;
169 unsigned long mtl_rx_fifo_ctrl_active;
170 unsigned long mac_rx_frame_ctrl_fifo;
171 unsigned long mac_gmii_rx_proto_engine;
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200172 /* TSO */
173 unsigned long tx_tso_frames;
174 unsigned long tx_tso_nfrags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700175};
176
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000177/* CSR Frequency Access Defines*/
178#define CSR_F_35M 35000000
179#define CSR_F_60M 60000000
180#define CSR_F_100M 100000000
181#define CSR_F_150M 150000000
182#define CSR_F_250M 250000000
183#define CSR_F_300M 300000000
184
185#define MAC_CSR_H_FRQ_MASK 0x20
186
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000187#define HASH_TABLE_SIZE 64
Vince Bridgersf88203a2015-04-15 11:17:42 -0500188#define PAUSE_TIME 0xffff
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000189
190/* Flow Control defines */
191#define FLOW_OFF 0
192#define FLOW_RX 1
193#define FLOW_TX 2
194#define FLOW_AUTO (FLOW_TX | FLOW_RX)
195
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000196/* PCS defines */
197#define STMMAC_PCS_RGMII (1 << 0)
198#define STMMAC_PCS_SGMII (1 << 1)
199#define STMMAC_PCS_TBI (1 << 2)
200#define STMMAC_PCS_RTBI (1 << 3)
201
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000202#define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000203
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000204/* DAM HW feature register fields */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000205#define DMA_HW_FEAT_MIISEL 0x00000001 /* 10/100 Mbps Support */
206#define DMA_HW_FEAT_GMIISEL 0x00000002 /* 1000 Mbps Support */
207#define DMA_HW_FEAT_HDSEL 0x00000004 /* Half-Duplex Support */
208#define DMA_HW_FEAT_EXTHASHEN 0x00000008 /* Expanded DA Hash Filter */
209#define DMA_HW_FEAT_HASHSEL 0x00000010 /* HASH Filter */
210#define DMA_HW_FEAT_ADDMAC 0x00000020 /* Multiple MAC Addr Reg */
211#define DMA_HW_FEAT_PCSSEL 0x00000040 /* PCS registers */
212#define DMA_HW_FEAT_L3L4FLTREN 0x00000080 /* Layer 3 & Layer 4 Feature */
213#define DMA_HW_FEAT_SMASEL 0x00000100 /* SMA(MDIO) Interface */
214#define DMA_HW_FEAT_RWKSEL 0x00000200 /* PMT Remote Wakeup */
215#define DMA_HW_FEAT_MGKSEL 0x00000400 /* PMT Magic Packet */
216#define DMA_HW_FEAT_MMCSEL 0x00000800 /* RMON Module */
217#define DMA_HW_FEAT_TSVER1SEL 0x00001000 /* Only IEEE 1588-2002 */
218#define DMA_HW_FEAT_TSVER2SEL 0x00002000 /* IEEE 1588-2008 PTPv2 */
219#define DMA_HW_FEAT_EEESEL 0x00004000 /* Energy Efficient Ethernet */
220#define DMA_HW_FEAT_AVSEL 0x00008000 /* AV Feature */
221#define DMA_HW_FEAT_TXCOESEL 0x00010000 /* Checksum Offload in Tx */
222#define DMA_HW_FEAT_RXTYP1COE 0x00020000 /* IP COE (Type 1) in Rx */
223#define DMA_HW_FEAT_RXTYP2COE 0x00040000 /* IP COE (Type 2) in Rx */
224#define DMA_HW_FEAT_RXFIFOSIZE 0x00080000 /* Rx FIFO > 2048 Bytes */
225#define DMA_HW_FEAT_RXCHCNT 0x00300000 /* No. additional Rx Channels */
226#define DMA_HW_FEAT_TXCHCNT 0x00c00000 /* No. additional Tx Channels */
227#define DMA_HW_FEAT_ENHDESSEL 0x01000000 /* Alternate Descriptor */
228/* Timestamping with Internal System Time */
229#define DMA_HW_FEAT_INTTSEN 0x02000000
230#define DMA_HW_FEAT_FLEXIPPSEN 0x04000000 /* Flexible PPS Output */
231#define DMA_HW_FEAT_SAVLANINS 0x08000000 /* Source Addr or VLAN */
232#define DMA_HW_FEAT_ACTPHYIF 0x70000000 /* Active/selected PHY iface */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +0000233#define DEFAULT_DMA_PBL 8
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +0000234
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +0200235/* PCS status and mask defines */
236#define PCS_ANE_IRQ BIT(2) /* PCS Auto-Negotiation */
237#define PCS_LINK_IRQ BIT(1) /* PCS Link */
238#define PCS_RGSMIIIS_IRQ BIT(0) /* RGMII or SMII Interrupt */
239
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000240/* Max/Min RI Watchdog Timer count value */
241#define MAX_DMA_RIWT 0xff
242#define MIN_DMA_RIWT 0x20
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000243/* Tx coalesce parameters */
244#define STMMAC_COAL_TX_TIMER 40000
245#define STMMAC_MAX_COAL_TX_TICK 100000
246#define STMMAC_TX_MAX_FRAMES 256
247#define STMMAC_TX_FRAMES 64
248
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000249/* Rx IPC status */
250enum rx_frame_status {
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +0100251 good_frame = 0x0,
252 discard_frame = 0x1,
253 csum_none = 0x2,
254 llc_snap = 0x4,
255 dma_own = 0x8,
Alexandre TORGUE753a7102016-04-01 11:37:28 +0200256 rx_not_ls = 0x10,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700257};
258
Fabrice Gasnierc363b652016-02-29 14:27:36 +0100259/* Tx status */
260enum tx_frame_status {
261 tx_done = 0x0,
262 tx_not_ls = 0x1,
263 tx_err = 0x2,
264 tx_dma_own = 0x4,
265};
266
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000267enum dma_irq_status {
268 tx_hard_error = 0x1,
269 tx_hard_error_bump_tc = 0x2,
270 handle_rx = 0x4,
271 handle_tx = 0x8,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000272};
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700273
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100274/* EEE and LPI defines */
nandini sharma162fb1d2014-08-28 08:11:41 +0200275#define CORE_IRQ_TX_PATH_IN_LPI_MODE (1 << 0)
276#define CORE_IRQ_TX_PATH_EXIT_LPI_MODE (1 << 1)
277#define CORE_IRQ_RX_PATH_IN_LPI_MODE (1 << 2)
278#define CORE_IRQ_RX_PATH_EXIT_LPI_MODE (1 << 3)
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +0000279
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200280#define CORE_IRQ_MTL_RX_OVERFLOW BIT(8)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000281
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100282/* Physical Coding Sublayer */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000283struct rgmii_adv {
284 unsigned int pause;
285 unsigned int duplex;
286 unsigned int lp_pause;
287 unsigned int lp_duplex;
288};
289
290#define STMMAC_PCS_PAUSE 1
291#define STMMAC_PCS_ASYM_PAUSE 2
292
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000293/* DMA HW capabilities */
294struct dma_features {
295 unsigned int mbps_10_100;
296 unsigned int mbps_1000;
297 unsigned int half_duplex;
298 unsigned int hash_filter;
299 unsigned int multi_addr;
300 unsigned int pcs;
301 unsigned int sma_mdio;
302 unsigned int pmt_remote_wake_up;
303 unsigned int pmt_magic_frame;
304 unsigned int rmon;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000305 /* IEEE 1588-2002 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000306 unsigned int time_stamp;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000307 /* IEEE 1588-2008 */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000308 unsigned int atime_stamp;
309 /* 802.3az - Energy-Efficient Ethernet (EEE) */
310 unsigned int eee;
311 unsigned int av;
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200312 unsigned int tsoen;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000313 /* TX and RX csum */
314 unsigned int tx_coe;
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200315 unsigned int rx_coe;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000316 unsigned int rx_coe_type1;
317 unsigned int rx_coe_type2;
318 unsigned int rxfifo_over_2048;
319 /* TX and RX number of channels */
320 unsigned int number_rx_channel;
321 unsigned int number_tx_channel;
jpinto9eb12472016-12-28 12:57:48 +0000322 /* TX and RX number of queues */
323 unsigned int number_rx_queues;
324 unsigned int number_tx_queues;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000325 /* Alternate (enhanced) DESC mode */
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000326 unsigned int enh_desc;
Thierry Reding11fbf812017-03-10 17:34:58 +0100327 /* TX and RX FIFO sizes */
328 unsigned int tx_fifo_size;
329 unsigned int rx_fifo_size;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000330};
331
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000332/* GMAC TX FIFO is 8K, Rx FIFO is 16K */
333#define BUF_SIZE_16KiB 16384
334#define BUF_SIZE_8KiB 8192
335#define BUF_SIZE_4KiB 4096
336#define BUF_SIZE_2KiB 2048
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700337
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000338/* Power Down and WOL */
339#define PMT_NOT_SUPPORTED 0
340#define PMT_SUPPORTED 1
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700341
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000342/* Common MAC defines */
343#define MAC_CTRL_REG 0x00000000 /* MAC Control */
344#define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
LABBE Corentin28089222017-02-08 09:31:06 +0100345#define MAC_ENABLE_RX 0x00000004 /* Receiver Enable */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700346
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000347/* Default LPI timers */
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200348#define STMMAC_DEFAULT_LIT_LS 0x3E8
nandini sharma438a62b2014-08-28 08:11:42 +0200349#define STMMAC_DEFAULT_TWT_LS 0x1E
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000350
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000351#define STMMAC_CHAIN_MODE 0x1
352#define STMMAC_RING_MODE 0x2
353
Vince Bridgers2618abb2014-01-20 05:39:01 -0600354#define JUMBO_LEN 9000
355
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100356/* Descriptors helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000357struct stmmac_desc_ops {
358 /* DMA RX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000359 void (*init_rx_desc) (struct dma_desc *p, int disable_rx_ic, int mode,
360 int end);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000361 /* DMA TX descriptor ring initialization */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000362 void (*init_tx_desc) (struct dma_desc *p, int mode, int end);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700363
364 /* Invoked by the xmit function to prepare the tx descriptor */
365 void (*prepare_tx_desc) (struct dma_desc *p, int is_fs, int len,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +0100366 bool csum_flag, int mode, bool tx_own,
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +0100367 bool ls);
Alexandre TORGUE753a7102016-04-01 11:37:28 +0200368 void (*prepare_tso_tx_desc)(struct dma_desc *p, int is_fs, int len1,
369 int len2, bool tx_own, bool ls,
370 unsigned int tcphdrlen,
371 unsigned int tcppayloadlen);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700372 /* Set/get the owner of the descriptor */
373 void (*set_tx_owner) (struct dma_desc *p);
374 int (*get_tx_owner) (struct dma_desc *p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700375 /* Clean the tx descriptor as soon as the tx irq is received */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000376 void (*release_tx_desc) (struct dma_desc *p, int mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700377 /* Clear interrupt on tx frame completion. When this bit is
378 * set an interrupt happens as soon as the frame is transmitted */
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +0100379 void (*set_tx_ic)(struct dma_desc *p);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700380 /* Last tx segment reports the transmit status */
381 int (*get_tx_ls) (struct dma_desc *p);
382 /* Return the transmit status looking at the TDES1 */
383 int (*tx_status) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000384 struct dma_desc *p, void __iomem *ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700385 /* Get the buffer size from the descriptor */
386 int (*get_tx_len) (struct dma_desc *p);
387 /* Handle extra events on specific interrupts hw dependent */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700388 void (*set_rx_owner) (struct dma_desc *p);
389 /* Get the receive frame size */
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000390 int (*get_rx_frame_len) (struct dma_desc *p, int rx_coe_type);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700391 /* Return the reception status looking at the RDES1 */
392 int (*rx_status) (void *data, struct stmmac_extra_stats *x,
393 struct dma_desc *p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000394 void (*rx_extended_status) (void *data, struct stmmac_extra_stats *x,
395 struct dma_extended_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000396 /* Set tx timestamp enable bit */
397 void (*enable_tx_timestamp) (struct dma_desc *p);
398 /* get tx timestamp status */
399 int (*get_tx_timestamp_status) (struct dma_desc *p);
400 /* get timestamp value */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000401 u64(*get_timestamp) (void *desc, u32 ats);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000402 /* get rx timestamp status */
403 int (*get_rx_timestamp_status) (void *desc, u32 ats);
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200404 /* Display ring */
405 void (*display_ring)(void *head, unsigned int size, bool rx);
Alexandre TORGUE753a7102016-04-01 11:37:28 +0200406 /* set MSS via context descriptor */
407 void (*set_mss)(struct dma_desc *p, unsigned int mss);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000408};
409
Andy Shevchenko915af652014-11-05 11:45:32 +0200410extern const struct stmmac_desc_ops enh_desc_ops;
411extern const struct stmmac_desc_ops ndesc_ops;
412
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100413/* Specific DMA helpers */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000414struct stmmac_dma_ops {
415 /* DMA core initialization */
Giuseppe Cavallaro495db272016-02-29 14:27:27 +0100416 int (*reset)(void __iomem *ioaddr);
Niklas Cassel50ca9032016-12-07 15:20:04 +0100417 void (*init)(void __iomem *ioaddr, struct stmmac_dma_cfg *dma_cfg,
418 u32 dma_tx, u32 dma_rx, int atds);
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +0100419 /* Configure the AXI Bus Mode Register */
420 void (*axi)(void __iomem *ioaddr, struct stmmac_axi *axi);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000421 /* Dump DMA registers */
LABBE Corentinfbf68222017-02-23 14:12:25 +0100422 void (*dump_regs)(void __iomem *ioaddr, u32 *reg_space);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000423 /* Set tx/rx threshold in the csr6 register
424 * An invalid value enables the store-and-forward mode */
Vince Bridgersf88203a2015-04-15 11:17:42 -0500425 void (*dma_mode)(void __iomem *ioaddr, int txmode, int rxmode,
426 int rxfifosz);
Joao Pinto6deee222017-03-15 11:04:45 +0000427 void (*dma_rx_mode)(void __iomem *ioaddr, int mode, u32 channel,
428 int fifosz);
429 void (*dma_tx_mode)(void __iomem *ioaddr, int mode, u32 channel);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000430 /* To track extra statistic (if supported) */
431 void (*dma_diagnostic_fr) (void *data, struct stmmac_extra_stats *x,
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000432 void __iomem *ioaddr);
433 void (*enable_dma_transmission) (void __iomem *ioaddr);
Joao Pinto4f513ec2017-03-15 11:04:46 +0000434 void (*enable_dma_irq)(void __iomem *ioaddr, u32 chan);
435 void (*disable_dma_irq)(void __iomem *ioaddr, u32 chan);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000436 void (*start_tx) (void __iomem *ioaddr);
437 void (*stop_tx) (void __iomem *ioaddr);
438 void (*start_rx) (void __iomem *ioaddr);
439 void (*stop_rx) (void __iomem *ioaddr);
440 int (*dma_interrupt) (void __iomem *ioaddr,
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000441 struct stmmac_extra_stats *x);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +0000442 /* If supported then get the optional core features */
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +0200443 void (*get_hw_feature)(void __iomem *ioaddr,
444 struct dma_features *dma_cap);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +0000445 /* Program the HW RX Watchdog */
446 void (*rx_watchdog) (void __iomem *ioaddr, u32 riwt);
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200447 void (*set_tx_ring_len)(void __iomem *ioaddr, u32 len);
448 void (*set_rx_ring_len)(void __iomem *ioaddr, u32 len);
449 void (*set_rx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
450 void (*set_tx_tail_ptr)(void __iomem *ioaddr, u32 tail_ptr, u32 chan);
451 void (*enable_tso)(void __iomem *ioaddr, bool en, u32 chan);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000452};
453
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500454struct mac_device_info;
455
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100456/* Helpers to program the MAC core */
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000457struct stmmac_ops {
458 /* MAC core initialization */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500459 void (*core_init)(struct mac_device_info *hw, int mtu);
Deepak SIKRI38912bd2012-04-04 04:33:21 +0000460 /* Enable and verify that the IPC module is supported */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500461 int (*rx_ipc)(struct mac_device_info *hw);
jpinto9eb12472016-12-28 12:57:48 +0000462 /* Enable RX Queues */
Joao Pinto4f6046f2017-03-10 18:24:54 +0000463 void (*rx_queue_enable)(struct mac_device_info *hw, u8 mode, u32 queue);
Joao Pintod0a9c9f2017-03-10 18:24:52 +0000464 /* Program RX Algorithms */
465 void (*prog_mtl_rx_algorithms)(struct mac_device_info *hw, u32 rx_alg);
466 /* Program TX Algorithms */
467 void (*prog_mtl_tx_algorithms)(struct mac_device_info *hw, u32 tx_alg);
Joao Pinto6a3a7192017-03-10 18:24:53 +0000468 /* Set MTL TX queues weight */
469 void (*set_mtl_tx_queue_weight)(struct mac_device_info *hw,
470 u32 weight, u32 queue);
Joao Pintod43042f2017-03-10 18:24:55 +0000471 /* RX MTL queue to RX dma mapping */
472 void (*map_mtl_to_dma)(struct mac_device_info *hw, u32 queue, u32 chan);
Joao Pinto19d91872017-03-10 18:24:59 +0000473 /* Configure AV Algorithm */
474 void (*config_cbs)(struct mac_device_info *hw, u32 send_slope,
475 u32 idle_slope, u32 high_credit, u32 low_credit,
476 u32 queue);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000477 /* Dump MAC registers */
LABBE Corentinfbf68222017-02-23 14:12:25 +0100478 void (*dump_regs)(struct mac_device_info *hw, u32 *reg_space);
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000479 /* Handle extra events on specific interrupts hw dependent */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500480 int (*host_irq_status)(struct mac_device_info *hw,
481 struct stmmac_extra_stats *x);
Joao Pinto8f71a882017-03-10 18:24:57 +0000482 /* Handle MTL interrupts */
483 int (*host_mtl_irq_status)(struct mac_device_info *hw, u32 chan);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700484 /* Multicast filter setting */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500485 void (*set_filter)(struct mac_device_info *hw, struct net_device *dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700486 /* Flow control setting */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500487 void (*flow_ctrl)(struct mac_device_info *hw, unsigned int duplex,
Joao Pinto29feff32017-03-10 18:24:56 +0000488 unsigned int fc, unsigned int pause_time, u32 tx_cnt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700489 /* Set power management mode (e.g. magic frame) */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500490 void (*pmt)(struct mac_device_info *hw, unsigned long mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700491 /* Set/Get Unicast MAC addresses */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500492 void (*set_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
493 unsigned int reg_n);
494 void (*get_umac_addr)(struct mac_device_info *hw, unsigned char *addr,
495 unsigned int reg_n);
jpintob4b7b772017-01-09 12:35:08 +0000496 void (*set_eee_mode)(struct mac_device_info *hw,
497 bool en_tx_lpi_clockgating);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500498 void (*reset_eee_mode)(struct mac_device_info *hw);
499 void (*set_eee_timer)(struct mac_device_info *hw, int ls, int tw);
500 void (*set_eee_pls)(struct mac_device_info *hw, int link);
Joao Pintoad5a87d2017-03-10 18:24:58 +0000501 void (*debug)(void __iomem *ioaddr, struct stmmac_extra_stats *x,
502 u32 rx_queues, u32 tx_queues);
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +0200503 /* PCS calls */
504 void (*pcs_ctrl_ane)(void __iomem *ioaddr, bool ane, bool srgmi_ral,
505 bool loopback);
506 void (*pcs_rane)(void __iomem *ioaddr, bool restart);
507 void (*pcs_get_adv_lp)(void __iomem *ioaddr, struct rgmii_adv *adv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700508};
509
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100510/* PTP and HW Timer helpers */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000511struct stmmac_hwtimestamp {
512 void (*config_hw_tstamping) (void __iomem *ioaddr, u32 data);
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100513 u32 (*config_sub_second_increment)(void __iomem *ioaddr, u32 ptp_clock,
514 int gmac4);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000515 int (*init_systime) (void __iomem *ioaddr, u32 sec, u32 nsec);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000516 int (*config_addend) (void __iomem *ioaddr, u32 addend);
517 int (*adjust_systime) (void __iomem *ioaddr, u32 sec, u32 nsec,
Giuseppe CAVALLAROba1ffd72016-11-14 09:27:29 +0100518 int add_sub, int gmac4);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000519 u64(*get_systime) (void __iomem *ioaddr);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520};
521
Andy Shevchenko915af652014-11-05 11:45:32 +0200522extern const struct stmmac_hwtimestamp stmmac_ptp;
Alexandre TORGUE48863ce2016-04-01 11:37:30 +0200523extern const struct stmmac_mode_ops dwmac4_ring_mode_ops;
Andy Shevchenko915af652014-11-05 11:45:32 +0200524
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700525struct mac_link {
526 int port;
527 int duplex;
528 int speed;
529};
530
531struct mii_regs {
532 unsigned int addr; /* MII Address */
533 unsigned int data; /* MII Data */
LABBE Corentinb91dce42016-12-01 16:19:41 +0100534 unsigned int addr_shift; /* MII address shift */
535 unsigned int reg_shift; /* MII reg shift */
536 unsigned int addr_mask; /* MII address mask */
537 unsigned int reg_mask; /* MII reg mask */
538 unsigned int clk_csr_shift;
539 unsigned int clk_csr_mask;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700540};
541
Giuseppe CAVALLARO915c1992014-11-18 09:47:00 +0100542/* Helpers to manage the descriptors for chain and ring modes */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100543struct stmmac_mode_ops {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000544 void (*init) (void *des, dma_addr_t phy_addr, unsigned int size,
545 unsigned int extend_desc);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000546 unsigned int (*is_jumbo_frm) (int len, int ehn_desc);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +0200547 int (*jumbo_frm)(void *priv, struct sk_buff *skb, int csum);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100548 int (*set_16kib_bfsize)(int mtu);
549 void (*init_desc3)(struct dma_desc *p);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000550 void (*refill_desc3) (void *priv, struct dma_desc *p);
551 void (*clean_desc3) (void *priv, struct dma_desc *p);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000552};
553
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700554struct mac_device_info {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 const struct stmmac_ops *mac;
556 const struct stmmac_desc_ops *desc;
557 const struct stmmac_dma_ops *dma;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100558 const struct stmmac_mode_ops *mode;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000559 const struct stmmac_hwtimestamp *ptp;
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000560 struct mii_regs mii; /* MII register Addresses */
561 struct mac_link link;
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500562 void __iomem *pcsr; /* vpointer to device CSRs */
Vince Bridgers3b57de92014-07-31 15:49:17 -0500563 int multicast_filter_bins;
564 int unicast_filter_entries;
565 int mcast_bits_log2;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +0200566 unsigned int rx_csum;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200567 unsigned int pcs;
568 unsigned int pmt;
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +0200569 unsigned int ps;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700570};
571
Vince Bridgers3b57de92014-07-31 15:49:17 -0500572struct mac_device_info *dwmac1000_setup(void __iomem *ioaddr, int mcbins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +0200573 int perfect_uc_entries,
574 int *synopsys_id);
575struct mac_device_info *dwmac100_setup(void __iomem *ioaddr, int *synopsys_id);
Alexandre TORGUE477286b2016-04-01 11:37:31 +0200576struct mac_device_info *dwmac4_setup(void __iomem *ioaddr, int mcbins,
577 int perfect_uc_entries, int *synopsys_id);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +0000578
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700579void stmmac_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
580 unsigned int high, unsigned int low);
581void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
582 unsigned int high, unsigned int low);
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700583void stmmac_set_mac(void __iomem *ioaddr, bool enable);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000584
Alexandre TORGUE477286b2016-04-01 11:37:31 +0200585void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, u8 addr[6],
586 unsigned int high, unsigned int low);
587void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
588 unsigned int high, unsigned int low);
589void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable);
590
Joe Perchesd6cc64e2013-09-23 11:37:59 -0700591void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +0200592
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100593extern const struct stmmac_mode_ops ring_mode_ops;
594extern const struct stmmac_mode_ops chain_mode_ops;
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200595extern const struct stmmac_desc_ops dwmac4_desc_ops;
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000596
Alexandre TORGUEc623d142016-04-01 11:37:27 +0200597/**
598 * stmmac_get_synopsys_id - return the SYINID.
599 * @priv: driver private structure
600 * Description: this simple function is to decode and return the SYINID
601 * starting from the HW core register.
602 */
603static inline u32 stmmac_get_synopsys_id(u32 hwid)
604{
605 /* Check Synopsys Id (not available on old chips) */
606 if (likely(hwid)) {
607 u32 uid = ((hwid & 0x0000ff00) >> 8);
608 u32 synid = (hwid & 0x000000ff);
609
610 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
611 uid, synid);
612
613 return synid;
614 }
615 return 0;
616}
Rayagond Kokatanurbd4242d2012-08-22 21:28:18 +0000617#endif /* __COMMON_H__ */