blob: 867238f9d1391cf77fcda04907f82a2a17d74e77 [file] [log] [blame]
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301/*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/export.h>
18#include "hw.h"
Sujith Manoharan528e5d32012-02-22 12:41:12 +053019#include "hw-ops.h"
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053020#include "ar9003_phy.h"
21#include "ar9003_mci.h"
22
23static void ar9003_mci_reset_req_wakeup(struct ath_hw *ah)
24{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053025 REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
26 AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1);
27 udelay(1);
28 REG_RMW_FIELD(ah, AR_MCI_COMMAND2,
29 AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0);
30}
31
32static int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address,
33 u32 bit_position, int time_out)
34{
35 struct ath_common *common = ath9k_hw_common(ah);
36
37 while (time_out) {
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053038 if (!(REG_READ(ah, address) & bit_position)) {
39 udelay(10);
40 time_out -= 10;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053041
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053042 if (time_out < 0)
43 break;
44 else
45 continue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053046 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053047 REG_WRITE(ah, address, bit_position);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053048
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053049 if (address != AR_MCI_INTERRUPT_RX_MSG_RAW)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053050 break;
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +053051
52 if (bit_position & AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)
53 ar9003_mci_reset_req_wakeup(ah);
54
55 if (bit_position & (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING |
56 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING))
57 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
58 AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
59
60 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_RX_MSG);
61 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053062 }
63
64 if (time_out <= 0) {
Joe Perchesd2182b62011-12-15 14:55:53 -080065 ath_dbg(common, MCI,
66 "MCI Wait for Reg 0x%08x = 0x%08x timeout\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053067 address, bit_position);
Joe Perchesd2182b62011-12-15 14:55:53 -080068 ath_dbg(common, MCI,
69 "MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053070 REG_READ(ah, AR_MCI_INTERRUPT_RAW),
71 REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
72 time_out = 0;
73 }
74
75 return time_out;
76}
77
Sujith Manoharana3f846f2012-02-22 12:41:24 +053078static void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053079{
80 u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00};
81
82 ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16,
83 wait_done, false);
84 udelay(5);
85}
86
Sujith Manoharana3f846f2012-02-22 12:41:24 +053087static void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +053088{
89 u32 payload = 0x00000000;
90
91 ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1,
92 wait_done, false);
93}
94
95static void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done)
96{
97 ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP,
98 NULL, 0, wait_done, false);
99 udelay(5);
100}
101
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530102static void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530103{
104 ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP,
105 NULL, 0, wait_done, false);
106}
107
108static void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done)
109{
110 u32 payload = 0x70000000;
111
112 ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1,
113 wait_done, false);
114}
115
116static void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done)
117{
118 ar9003_mci_send_message(ah, MCI_SYS_SLEEPING,
119 MCI_FLAG_DISABLE_TIMESTAMP,
120 NULL, 0, wait_done, false);
121}
122
123static void ar9003_mci_send_coex_version_query(struct ath_hw *ah,
124 bool wait_done)
125{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530126 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
127 u32 payload[4] = {0, 0, 0, 0};
128
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530129 if (mci->bt_version_known ||
130 (mci->bt_state == MCI_BT_SLEEP))
131 return;
132
133 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
134 MCI_GPM_COEX_VERSION_QUERY);
135 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530136}
137
138static void ar9003_mci_send_coex_version_response(struct ath_hw *ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530139 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530140{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530141 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
142 u32 payload[4] = {0, 0, 0, 0};
143
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530144 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530145 MCI_GPM_COEX_VERSION_RESPONSE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530146 *(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) =
147 mci->wlan_ver_major;
148 *(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) =
149 mci->wlan_ver_minor;
150 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
151}
152
153static void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530154 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530155{
156 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
157 u32 *payload = &mci->wlan_channels[0];
158
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530159 if (!mci->wlan_channels_update ||
160 (mci->bt_state == MCI_BT_SLEEP))
161 return;
162
163 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
164 MCI_GPM_COEX_WLAN_CHANNELS);
165 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
166 MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530167}
168
169static void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah,
170 bool wait_done, u8 query_type)
171{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530172 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
173 u32 payload[4] = {0, 0, 0, 0};
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530174 bool query_btinfo;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530175
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530176 if (mci->bt_state == MCI_BT_SLEEP)
177 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530178
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530179 query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO |
180 MCI_GPM_COEX_QUERY_BT_TOPOLOGY));
181 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
182 MCI_GPM_COEX_STATUS_QUERY);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530183
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530184 *(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530185
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530186 /*
187 * If bt_status_query message is not sent successfully,
188 * then need_flush_btinfo should be set again.
189 */
190 if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
191 wait_done, true)) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530192 if (query_btinfo)
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530193 mci->need_flush_btinfo = true;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530194 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530195
196 if (query_btinfo)
197 mci->query_bt = false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530198}
199
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530200static void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt,
201 bool wait_done)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530202{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530203 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
204 u32 payload[4] = {0, 0, 0, 0};
205
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530206 MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT,
207 MCI_GPM_COEX_HALT_BT_GPM);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530208
209 if (halt) {
210 mci->query_bt = true;
211 /* Send next unhalt no matter halt sent or not */
212 mci->unhalt_bt_gpm = true;
213 mci->need_flush_btinfo = true;
214 *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
215 MCI_GPM_COEX_BT_GPM_HALT;
216 } else
217 *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) =
218 MCI_GPM_COEX_BT_GPM_UNHALT;
219
220 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true);
221}
222
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530223static void ar9003_mci_prep_interface(struct ath_hw *ah)
224{
225 struct ath_common *common = ath9k_hw_common(ah);
226 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
227 u32 saved_mci_int_en;
228 u32 mci_timeout = 150;
229
230 mci->bt_state = MCI_BT_SLEEP;
231 saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
232
233 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
234 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
235 REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW));
236 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
237 REG_READ(ah, AR_MCI_INTERRUPT_RAW));
238
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530239 ar9003_mci_remote_reset(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530240 ar9003_mci_send_req_wake(ah, true);
241
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530242 if (!ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
243 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500))
244 goto clear_redunt;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530245
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530246 mci->bt_state = MCI_BT_AWAKE;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530247
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530248 /*
249 * we don't need to send more remote_reset at this moment.
250 * If BT receive first remote_reset, then BT HW will
251 * be cleaned up and will be able to receive req_wake
252 * and BT HW will respond sys_waking.
253 * In this case, WLAN will receive BT's HW sys_waking.
254 * Otherwise, if BT SW missed initial remote_reset,
255 * that remote_reset will still clean up BT MCI RX,
256 * and the req_wake will wake BT up,
257 * and BT SW will respond this req_wake with a remote_reset and
258 * sys_waking. In this case, WLAN will receive BT's SW
259 * sys_waking. In either case, BT's RX is cleaned up. So we
260 * don't need to reply BT's remote_reset now, if any.
261 * Similarly, if in any case, WLAN can receive BT's sys_waking,
262 * that means WLAN's RX is also fine.
263 */
264 ar9003_mci_send_sys_waking(ah, true);
265 udelay(10);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530266
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530267 /*
268 * Set BT priority interrupt value to be 0xff to
269 * avoid having too many BT PRIORITY interrupts.
270 */
271 REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF);
272 REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF);
273 REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF);
274 REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF);
275 REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530276
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530277 /*
278 * A contention reset will be received after send out
279 * sys_waking. Also BT priority interrupt bits will be set.
280 * Clear those bits before the next step.
281 */
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530282
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530283 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
284 AR_MCI_INTERRUPT_RX_MSG_CONT_RST);
285 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_BT_PRI);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530286
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530287 if (mci->is_2g) {
288 ar9003_mci_send_lna_transfer(ah, true);
289 udelay(5);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530290 }
291
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530292 if ((mci->is_2g && !mci->update_2g5g)) {
293 if (ar9003_mci_wait_for_interrupt(ah,
294 AR_MCI_INTERRUPT_RX_MSG_RAW,
295 AR_MCI_INTERRUPT_RX_MSG_LNA_INFO,
296 mci_timeout))
297 ath_dbg(common, MCI,
298 "MCI WLAN has control over the LNA & BT obeys it\n");
299 else
300 ath_dbg(common, MCI,
301 "MCI BT didn't respond to LNA_TRANS\n");
302 }
303
304clear_redunt:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530305 /* Clear the extra redundant SYS_WAKING from BT */
306 if ((mci->bt_state == MCI_BT_AWAKE) &&
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530307 (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
308 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) &&
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530309 (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
310 AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) {
311 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
312 AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING);
313 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
314 AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530315 }
316
317 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
318}
319
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530320void ar9003_mci_set_full_sleep(struct ath_hw *ah)
321{
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530322 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
323
Rajkumar Manoharanb98ccec2012-06-12 20:18:20 +0530324 if (ar9003_mci_state(ah, MCI_STATE_ENABLE) &&
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530325 (mci->bt_state != MCI_BT_SLEEP) &&
326 !mci->halted_bt_gpm) {
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530327 ar9003_mci_send_coex_halt_bt_gpm(ah, true, true);
328 }
329
330 mci->ready = false;
Sujith Manoharand1ca8b82012-02-22 12:41:01 +0530331}
332
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530333static void ar9003_mci_disable_interrupt(struct ath_hw *ah)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530334{
335 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
336 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
337}
338
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530339static void ar9003_mci_enable_interrupt(struct ath_hw *ah)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530340{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530341 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT);
342 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
343 AR_MCI_INTERRUPT_RX_MSG_DEFAULT);
344}
345
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530346static bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530347{
348 u32 intr;
349
350 intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
351 return ((intr & ints) == ints);
352}
353
354void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
355 u32 *rx_msg_intr)
356{
357 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Felix Fietkau8a309302011-12-17 16:47:56 +0100358
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530359 *raw_intr = mci->raw_intr;
360 *rx_msg_intr = mci->rx_msg_intr;
361
362 /* Clean int bits after the values are read. */
363 mci->raw_intr = 0;
364 mci->rx_msg_intr = 0;
365}
366EXPORT_SYMBOL(ar9003_mci_get_interrupt);
367
Sujith Manoharan5a1e2732012-02-22 12:40:55 +0530368void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
369{
370 struct ath_common *common = ath9k_hw_common(ah);
371 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
372 u32 raw_intr, rx_msg_intr;
373
374 rx_msg_intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW);
375 raw_intr = REG_READ(ah, AR_MCI_INTERRUPT_RAW);
376
377 if ((raw_intr == 0xdeadbeef) || (rx_msg_intr == 0xdeadbeef)) {
378 ath_dbg(common, MCI,
379 "MCI gets 0xdeadbeef during int processing\n");
380 } else {
381 mci->rx_msg_intr |= rx_msg_intr;
382 mci->raw_intr |= raw_intr;
383 *masked |= ATH9K_INT_MCI;
384
385 if (rx_msg_intr & AR_MCI_INTERRUPT_RX_MSG_CONT_INFO)
386 mci->cont_status = REG_READ(ah, AR_MCI_CONT_STATUS);
387
388 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, rx_msg_intr);
389 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, raw_intr);
390 }
391}
392
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530393static void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530394{
395 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
396
397 if (!mci->update_2g5g &&
398 (mci->is_2g != is_2g))
399 mci->update_2g5g = true;
400
401 mci->is_2g = is_2g;
402}
403
404static bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index)
405{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530406 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
407 u32 *payload;
408 u32 recv_type, offset;
409
410 if (msg_index == MCI_GPM_INVALID)
411 return false;
412
413 offset = msg_index << 4;
414
415 payload = (u32 *)(mci->gpm_buf + offset);
416 recv_type = MCI_GPM_TYPE(payload);
417
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530418 if (recv_type == MCI_GPM_RSVD_PATTERN)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530419 return false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530420
421 return true;
422}
423
424static void ar9003_mci_observation_set_up(struct ath_hw *ah)
425{
426 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530427
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530428 if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) {
429 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530430 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK);
431 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
432 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530433 } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530434 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX);
435 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX);
436 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
437 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
438 ath9k_hw_cfg_output(ah, 5, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530439 } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530440 ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX);
441 ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX);
442 ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA);
443 ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530444 } else
445 return;
446
447 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
448
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +0530449 REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_DS_JTAG_DISABLE, 1);
450 REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_WLAN_UART_INTF_EN, 0);
451 REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL, ATH_MCI_CONFIG_MCI_OBS_GPIO);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530452
453 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0);
454 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1);
455 REG_WRITE(ah, AR_OBS, 0x4b);
456 REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03);
457 REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01);
458 REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02);
459 REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03);
460 REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS,
461 AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07);
462}
463
464static bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530465 u8 opcode, u32 bt_flags)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530466{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530467 u32 pld[4] = {0, 0, 0, 0};
468
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530469 MCI_GPM_SET_TYPE_OPCODE(pld, MCI_GPM_COEX_AGENT,
470 MCI_GPM_COEX_BT_UPDATE_FLAGS);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530471
472 *(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP) = opcode;
473 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF;
474 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF;
475 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF;
476 *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF;
477
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530478 return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530479 wait_done, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530480}
481
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530482static void ar9003_mci_sync_bt_state(struct ath_hw *ah)
483{
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530484 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
485 u32 cur_bt_state;
486
Rajkumar Manoharanb98ccec2012-06-12 20:18:20 +0530487 cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530488
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530489 if (mci->bt_state != cur_bt_state)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530490 mci->bt_state = cur_bt_state;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530491
492 if (mci->bt_state != MCI_BT_SLEEP) {
493
494 ar9003_mci_send_coex_version_query(ah, true);
495 ar9003_mci_send_coex_wlan_channels(ah, true);
496
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530497 if (mci->unhalt_bt_gpm == true)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530498 ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530499 }
500}
501
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530502void ar9003_mci_check_bt(struct ath_hw *ah)
503{
504 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
505
506 if (!mci_hw->ready)
507 return;
508
509 /*
510 * check BT state again to make
511 * sure it's not changed.
512 */
513 ar9003_mci_sync_bt_state(ah);
514 ar9003_mci_2g5g_switch(ah, true);
515
516 if ((mci_hw->bt_state == MCI_BT_AWAKE) &&
517 (mci_hw->query_bt == true)) {
518 mci_hw->need_flush_btinfo = true;
519 }
520}
521
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530522static void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type,
523 u8 gpm_opcode, u32 *p_gpm)
524{
525 struct ath_common *common = ath9k_hw_common(ah);
526 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
527 u8 *p_data = (u8 *) p_gpm;
528
529 if (gpm_type != MCI_GPM_COEX_AGENT)
530 return;
531
532 switch (gpm_opcode) {
533 case MCI_GPM_COEX_VERSION_QUERY:
534 ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n");
535 ar9003_mci_send_coex_version_response(ah, true);
536 break;
537 case MCI_GPM_COEX_VERSION_RESPONSE:
538 ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n");
539 mci->bt_ver_major =
540 *(p_data + MCI_GPM_COEX_B_MAJOR_VERSION);
541 mci->bt_ver_minor =
542 *(p_data + MCI_GPM_COEX_B_MINOR_VERSION);
543 mci->bt_version_known = true;
544 ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n",
545 mci->bt_ver_major, mci->bt_ver_minor);
546 break;
547 case MCI_GPM_COEX_STATUS_QUERY:
548 ath_dbg(common, MCI,
549 "MCI Recv GPM COEX Status Query = 0x%02X\n",
550 *(p_data + MCI_GPM_COEX_B_WLAN_BITMAP));
551 mci->wlan_channels_update = true;
552 ar9003_mci_send_coex_wlan_channels(ah, true);
553 break;
554 case MCI_GPM_COEX_BT_PROFILE_INFO:
555 mci->query_bt = true;
556 ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n");
557 break;
558 case MCI_GPM_COEX_BT_STATUS_UPDATE:
559 mci->query_bt = true;
560 ath_dbg(common, MCI,
561 "MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n",
562 *(p_gpm + 3));
563 break;
564 default:
565 break;
566 }
567}
568
569static u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type,
570 u8 gpm_opcode, int time_out)
571{
572 struct ath_common *common = ath9k_hw_common(ah);
573 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
574 u32 *p_gpm = NULL, mismatch = 0, more_data;
575 u32 offset;
576 u8 recv_type = 0, recv_opcode = 0;
577 bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE);
578
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530579 more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE;
580
581 while (time_out > 0) {
582 if (p_gpm) {
583 MCI_GPM_RECYCLE(p_gpm);
584 p_gpm = NULL;
585 }
586
587 if (more_data != MCI_GPM_MORE)
588 time_out = ar9003_mci_wait_for_interrupt(ah,
589 AR_MCI_INTERRUPT_RX_MSG_RAW,
590 AR_MCI_INTERRUPT_RX_MSG_GPM,
591 time_out);
592
593 if (!time_out)
594 break;
595
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530596 offset = ar9003_mci_get_next_gpm_offset(ah, false, &more_data);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530597
598 if (offset == MCI_GPM_INVALID)
599 continue;
600
601 p_gpm = (u32 *) (mci->gpm_buf + offset);
602 recv_type = MCI_GPM_TYPE(p_gpm);
603 recv_opcode = MCI_GPM_OPCODE(p_gpm);
604
605 if (MCI_GPM_IS_CAL_TYPE(recv_type)) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530606 if (recv_type == gpm_type) {
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530607 if ((gpm_type == MCI_GPM_BT_CAL_DONE) &&
608 !b_is_bt_cal_done) {
609 gpm_type = MCI_GPM_BT_CAL_GRANT;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530610 continue;
611 }
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530612 break;
613 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530614 } else if ((recv_type == gpm_type) &&
615 (recv_opcode == gpm_opcode))
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530616 break;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530617
618 /*
619 * check if it's cal_grant
620 *
621 * When we're waiting for cal_grant in reset routine,
622 * it's possible that BT sends out cal_request at the
623 * same time. Since BT's calibration doesn't happen
624 * that often, we'll let BT completes calibration then
625 * we continue to wait for cal_grant from BT.
626 * Orginal: Wait BT_CAL_GRANT.
627 * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait
628 * BT_CAL_DONE -> Wait BT_CAL_GRANT.
629 */
630
631 if ((gpm_type == MCI_GPM_BT_CAL_GRANT) &&
632 (recv_type == MCI_GPM_BT_CAL_REQ)) {
633
634 u32 payload[4] = {0, 0, 0, 0};
635
636 gpm_type = MCI_GPM_BT_CAL_DONE;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530637 MCI_GPM_SET_CAL_TYPE(payload,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530638 MCI_GPM_WLAN_CAL_GRANT);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530639 ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16,
640 false, false);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530641 continue;
642 } else {
643 ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n",
644 *(p_gpm + 1));
645 mismatch++;
646 ar9003_mci_process_gpm_extra(ah, recv_type,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530647 recv_opcode, p_gpm);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530648 }
649 }
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530650
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530651 if (p_gpm) {
652 MCI_GPM_RECYCLE(p_gpm);
653 p_gpm = NULL;
654 }
655
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530656 if (time_out <= 0)
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530657 time_out = 0;
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530658
659 while (more_data == MCI_GPM_MORE) {
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530660 offset = ar9003_mci_get_next_gpm_offset(ah, false, &more_data);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530661 if (offset == MCI_GPM_INVALID)
662 break;
663
664 p_gpm = (u32 *) (mci->gpm_buf + offset);
665 recv_type = MCI_GPM_TYPE(p_gpm);
666 recv_opcode = MCI_GPM_OPCODE(p_gpm);
667
668 if (!MCI_GPM_IS_CAL_TYPE(recv_type))
669 ar9003_mci_process_gpm_extra(ah, recv_type,
670 recv_opcode, p_gpm);
671
672 MCI_GPM_RECYCLE(p_gpm);
673 }
674
675 return time_out;
676}
677
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530678bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan)
679{
680 struct ath_common *common = ath9k_hw_common(ah);
681 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
682 u32 payload[4] = {0, 0, 0, 0};
683
684 ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan));
685
686 if (mci_hw->bt_state != MCI_BT_CAL_START)
687 return false;
688
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530689 mci_hw->bt_state = MCI_BT_CAL;
690
691 /*
692 * MCI FIX: disable mci interrupt here. This is to avoid
693 * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and
694 * lead to mci_intr reentry.
695 */
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530696 ar9003_mci_disable_interrupt(ah);
697
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530698 MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT);
699 ar9003_mci_send_message(ah, MCI_GPM, 0, payload,
700 16, true, false);
701
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530702 /* Wait BT calibration to be completed for 25ms */
703
704 if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE,
705 0, 25000))
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530706 ath_dbg(common, MCI, "MCI BT_CAL_DONE received\n");
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530707 else
708 ath_dbg(common, MCI,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530709 "MCI BT_CAL_DONE not received\n");
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530710
711 mci_hw->bt_state = MCI_BT_AWAKE;
712 /* MCI FIX: enable mci interrupt here */
713 ar9003_mci_enable_interrupt(ah);
714
715 return true;
716}
717
718int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
719 struct ath9k_hw_cal_data *caldata)
720{
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530721 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
722
723 if (!mci_hw->ready)
724 return 0;
725
726 if (!IS_CHAN_2GHZ(chan) || (mci_hw->bt_state != MCI_BT_SLEEP))
727 goto exit;
728
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530729 if (!ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) &&
730 !ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE))
731 goto exit;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530732
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530733 /*
734 * BT is sleeping. Check if BT wakes up during
735 * WLAN calibration. If BT wakes up during
736 * WLAN calibration, need to go through all
737 * message exchanges again and recal.
738 */
739 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
740 (AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET |
741 AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE));
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530742
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530743 ar9003_mci_remote_reset(ah, true);
744 ar9003_mci_send_sys_waking(ah, true);
745 udelay(1);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530746
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530747 if (IS_CHAN_2GHZ(chan))
748 ar9003_mci_send_lna_transfer(ah, true);
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530749
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530750 mci_hw->bt_state = MCI_BT_AWAKE;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530751
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530752 if (caldata) {
753 caldata->done_txiqcal_once = false;
754 caldata->done_txclcal_once = false;
755 caldata->rtt_done = false;
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530756 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530757
758 if (!ath9k_hw_init_cal(ah, chan))
759 return -EIO;
760
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530761exit:
762 ar9003_mci_enable_interrupt(ah);
763 return 0;
764}
765
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530766static void ar9003_mci_mute_bt(struct ath_hw *ah)
767{
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530768 /* disable all MCI messages */
769 REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000);
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530770 REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
771
772 /* wait pending HW messages to flush out */
773 udelay(10);
774
775 /*
776 * Send LNA_TAKE and SYS_SLEEPING when
777 * 1. reset not after resuming from full sleep
778 * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment
779 */
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530780 ar9003_mci_send_lna_take(ah, true);
781
782 udelay(5);
783
Sujith Manoharana3f846f2012-02-22 12:41:24 +0530784 ar9003_mci_send_sys_sleeping(ah, true);
785}
786
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530787static void ar9003_mci_osla_setup(struct ath_hw *ah, bool enable)
788{
789 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
790 u32 thresh;
791
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530792 if (!enable) {
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530793 REG_CLR_BIT(ah, AR_BTCOEX_CTRL,
794 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530795 return;
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530796 }
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530797 REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, AR_MCI_SCHD_TABLE_2_HW_BASED, 1);
798 REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2,
799 AR_MCI_SCHD_TABLE_2_MEM_BASED, 1);
800
801 if (!(mci->config & ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) {
802 thresh = MS(mci->config, ATH_MCI_CONFIG_AGGR_THRESH);
803 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
804 AR_BTCOEX_CTRL_AGGR_THRESH, thresh);
805 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
806 AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 1);
807 } else
808 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
809 AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 0);
810
811 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL,
812 AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN, 1);
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530813}
814
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530815void ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
816 bool is_full_sleep)
817{
818 struct ath_common *common = ath9k_hw_common(ah);
819 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530820 u32 regval;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530821
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530822 ath_dbg(common, MCI, "MCI Reset (full_sleep = %d, is_2g = %d)\n",
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530823 is_full_sleep, is_2g);
824
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530825 if (!mci->gpm_addr && !mci->sched_addr) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800826 ath_dbg(common, MCI,
827 "MCI GPM and schedule buffers are not allocated\n");
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530828 return;
829 }
830
831 if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) {
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530832 ath_dbg(common, MCI, "BTCOEX control register is dead\n");
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530833 return;
834 }
835
836 /* Program MCI DMA related registers */
837 REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr);
838 REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len);
839 REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr);
840
841 /*
842 * To avoid MCI state machine be affected by incoming remote MCI msgs,
843 * MCI mode will be enabled later, right before reset the MCI TX and RX.
844 */
845
846 regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) |
847 SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) |
848 SM(1, AR_BTCOEX_CTRL_PA_SHARED) |
849 SM(1, AR_BTCOEX_CTRL_LNA_SHARED) |
850 SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) |
851 SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK) |
852 SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) |
853 SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) |
854 SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN);
855
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530856 REG_WRITE(ah, AR_BTCOEX_CTRL, regval);
857
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530858 if (is_2g && !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
859 ar9003_mci_osla_setup(ah, true);
860 else
861 ar9003_mci_osla_setup(ah, false);
862
863 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
864 AR_BTCOEX_CTRL_SPDT_ENABLE);
865 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3,
866 AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530867
868 REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 1);
869 REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0);
870
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530871 regval = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV);
872 REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, regval);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530873 REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN);
874
875 /* Resetting the Rx and Tx paths of MCI */
876 regval = REG_READ(ah, AR_MCI_COMMAND2);
877 regval |= SM(1, AR_MCI_COMMAND2_RESET_TX);
878 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
879
880 udelay(1);
881
882 regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX);
883 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
884
885 if (is_full_sleep) {
886 ar9003_mci_mute_bt(ah);
887 udelay(100);
888 }
889
Rajkumar Manoharan38634952012-06-11 12:19:32 +0530890 /* Check pending GPM msg before MCI Reset Rx */
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530891 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +0530892
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530893 regval |= SM(1, AR_MCI_COMMAND2_RESET_RX);
894 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
895 udelay(1);
896 regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX);
897 REG_WRITE(ah, AR_MCI_COMMAND2, regval);
898
Rajkumar Manoharan506847a2012-06-12 20:18:16 +0530899 ar9003_mci_get_next_gpm_offset(ah, true, NULL);
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530900
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530901 REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE,
902 (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) |
903 SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM)));
904
905 REG_CLR_BIT(ah, AR_MCI_TX_CTRL,
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530906 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530907
Sujith Manoharan4f851df2012-02-22 12:42:10 +0530908 ar9003_mci_observation_set_up(ah);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530909
910 mci->ready = true;
911 ar9003_mci_prep_interface(ah);
912
913 if (en_int)
914 ar9003_mci_enable_interrupt(ah);
915}
916
Sujith Manoharan528e5d32012-02-22 12:41:12 +0530917void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep)
918{
919 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
920
921 ar9003_mci_disable_interrupt(ah);
922
923 if (mci_hw->ready && !save_fullsleep) {
924 ar9003_mci_mute_bt(ah);
925 udelay(20);
926 REG_WRITE(ah, AR_BTCOEX_CTRL, 0);
927 }
928
929 mci_hw->bt_state = MCI_BT_SLEEP;
930 mci_hw->ready = false;
931}
932
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530933static void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done)
934{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530935 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
936 u32 new_flags, to_set, to_clear;
937
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530938 if (!mci->update_2g5g || (mci->bt_state == MCI_BT_SLEEP))
939 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530940
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530941 if (mci->is_2g) {
942 new_flags = MCI_2G_FLAGS;
943 to_clear = MCI_2G_FLAGS_CLEAR_MASK;
944 to_set = MCI_2G_FLAGS_SET_MASK;
945 } else {
946 new_flags = MCI_5G_FLAGS;
947 to_clear = MCI_5G_FLAGS_CLEAR_MASK;
948 to_set = MCI_5G_FLAGS_SET_MASK;
949 }
950
951 if (to_clear)
952 ar9003_mci_send_coex_bt_flags(ah, wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530953 MCI_GPM_COEX_BT_FLAGS_CLEAR,
954 to_clear);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +0530955 if (to_set)
956 ar9003_mci_send_coex_bt_flags(ah, wait_done,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530957 MCI_GPM_COEX_BT_FLAGS_SET,
958 to_set);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530959}
960
961static void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header,
962 u32 *payload, bool queue)
963{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530964 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
965 u8 type, opcode;
966
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530967 /* check if the message is to be queued */
968 if (header != MCI_GPM)
969 return;
970
971 type = MCI_GPM_TYPE(payload);
972 opcode = MCI_GPM_OPCODE(payload);
973
974 if (type != MCI_GPM_COEX_AGENT)
975 return;
976
977 switch (opcode) {
978 case MCI_GPM_COEX_BT_UPDATE_FLAGS:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530979 if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) ==
Sujith Manoharanc91ec462012-02-22 12:40:03 +0530980 MCI_GPM_COEX_BT_FLAGS_READ)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530981 break;
982
983 mci->update_2g5g = queue;
984
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530985 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530986 case MCI_GPM_COEX_WLAN_CHANNELS:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530987 mci->wlan_channels_update = queue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530988 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530989 case MCI_GPM_COEX_HALT_BT_GPM:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530990 if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530991 MCI_GPM_COEX_BT_GPM_UNHALT) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530992 mci->unhalt_bt_gpm = queue;
993
Sujith Manoharan37cd9d72012-02-22 12:42:21 +0530994 if (!queue)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530995 mci->halted_bt_gpm = false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +0530996 }
997
998 if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) ==
999 MCI_GPM_COEX_BT_GPM_HALT) {
1000
1001 mci->halted_bt_gpm = !queue;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301002 }
1003
1004 break;
1005 default:
1006 break;
1007 }
1008}
1009
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301010void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301011{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301012 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1013
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301014 if (!mci->update_2g5g && !force)
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301015 return;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301016
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301017 if (mci->is_2g) {
1018 ar9003_mci_send_2g5g_status(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301019
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301020 REG_SET_BIT(ah, AR_MCI_TX_CTRL,
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301021 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1022 REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL,
1023 AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301024
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301025 if (!(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301026 ar9003_mci_osla_setup(ah, true);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301027 } else {
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301028 REG_SET_BIT(ah, AR_MCI_TX_CTRL,
1029 AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE);
1030 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL,
1031 AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
Rajkumar Manoharan4f6bd1a2012-06-04 16:28:08 +05301032
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301033 ar9003_mci_osla_setup(ah, false);
1034 if (!force)
1035 ar9003_mci_send_2g5g_status(ah, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301036 }
1037}
1038
1039bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
1040 u32 *payload, u8 len, bool wait_done,
1041 bool check_bt)
1042{
1043 struct ath_common *common = ath9k_hw_common(ah);
1044 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1045 bool msg_sent = false;
1046 u32 regval;
1047 u32 saved_mci_int_en;
1048 int i;
1049
1050 saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN);
1051 regval = REG_READ(ah, AR_BTCOEX_CTRL);
1052
1053 if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001054 ath_dbg(common, MCI,
1055 "MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n",
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301056 header, (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301057 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1058 return false;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301059 } else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001060 ath_dbg(common, MCI,
1061 "MCI Don't send message 0x%x. BT is in sleep state\n",
1062 header);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301063 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1064 return false;
1065 }
1066
1067 if (wait_done)
1068 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0);
1069
1070 /* Need to clear SW_MSG_DONE raw bit before wait */
1071
1072 REG_WRITE(ah, AR_MCI_INTERRUPT_RAW,
1073 (AR_MCI_INTERRUPT_SW_MSG_DONE |
1074 AR_MCI_INTERRUPT_MSG_FAIL_MASK));
1075
1076 if (payload) {
1077 for (i = 0; (i * 4) < len; i++)
1078 REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4),
1079 *(payload + i));
1080 }
1081
1082 REG_WRITE(ah, AR_MCI_COMMAND0,
1083 (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP),
1084 AR_MCI_COMMAND0_DISABLE_TIMESTAMP) |
1085 SM(len, AR_MCI_COMMAND0_LEN) |
1086 SM(header, AR_MCI_COMMAND0_HEADER)));
1087
1088 if (wait_done &&
1089 !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW,
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301090 AR_MCI_INTERRUPT_SW_MSG_DONE, 500)))
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301091 ar9003_mci_queue_unsent_gpm(ah, header, payload, true);
1092 else {
1093 ar9003_mci_queue_unsent_gpm(ah, header, payload, false);
1094 msg_sent = true;
1095 }
1096
1097 if (wait_done)
1098 REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en);
1099
1100 return msg_sent;
1101}
1102EXPORT_SYMBOL(ar9003_mci_send_message);
1103
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301104void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable)
1105{
1106 struct ath_common *common = ath9k_hw_common(ah);
1107 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1108 u32 pld[4] = {0, 0, 0, 0};
1109
1110 if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1111 (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1112 return;
1113
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301114 MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_REQ);
1115 pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_seq++;
1116
1117 ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1118
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301119 if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_GRANT, 0, 50000)) {
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301120 ath_dbg(common, MCI, "MCI BT_CAL_GRANT received\n");
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301121 } else {
Sujith Manoharan2fd5d352012-06-04 16:27:47 +05301122 *is_reusable = false;
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301123 ath_dbg(common, MCI, "MCI BT_CAL_GRANT not received\n");
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301124 }
1125}
1126
1127void ar9003_mci_init_cal_done(struct ath_hw *ah)
1128{
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301129 struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1130 u32 pld[4] = {0, 0, 0, 0};
1131
1132 if ((mci_hw->bt_state != MCI_BT_AWAKE) ||
1133 (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL))
1134 return;
1135
Sujith Manoharanf2f408e2012-02-22 12:41:06 +05301136 MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_DONE);
1137 pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_done++;
1138 ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false);
1139}
1140
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301141void ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
1142 u16 len, u32 sched_addr)
1143{
1144 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301145
1146 mci->gpm_addr = gpm_addr;
1147 mci->gpm_buf = gpm_buf;
1148 mci->gpm_len = len;
1149 mci->sched_addr = sched_addr;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301150
1151 ar9003_mci_reset(ah, true, true, true);
1152}
1153EXPORT_SYMBOL(ar9003_mci_setup);
1154
1155void ar9003_mci_cleanup(struct ath_hw *ah)
1156{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301157 /* Turn off MCI and Jupiter mode. */
1158 REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301159 ar9003_mci_disable_interrupt(ah);
1160}
1161EXPORT_SYMBOL(ar9003_mci_cleanup);
1162
Rajkumar Manoharanb98ccec2012-06-12 20:18:20 +05301163u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301164{
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301165 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301166 u32 value = 0;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301167 u8 query_type;
1168
1169 switch (state_type) {
1170 case MCI_STATE_ENABLE:
1171 if (mci->ready) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301172 value = REG_READ(ah, AR_BTCOEX_CTRL);
1173
1174 if ((value == 0xdeadbeef) || (value == 0xffffffff))
1175 value = 0;
1176 }
1177 value &= AR_BTCOEX_CTRL_MCI_MODE_EN;
1178 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301179 case MCI_STATE_LAST_SCHD_MSG_OFFSET:
1180 value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1181 AR_MCI_RX_LAST_SCHD_MSG_INDEX);
1182 /* Make it in bytes */
1183 value <<= 4;
1184 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301185 case MCI_STATE_REMOTE_SLEEP:
1186 value = MS(REG_READ(ah, AR_MCI_RX_STATUS),
1187 AR_MCI_RX_REMOTE_SLEEP) ?
1188 MCI_BT_SLEEP : MCI_BT_AWAKE;
1189 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301190 case MCI_STATE_SET_BT_AWAKE:
1191 mci->bt_state = MCI_BT_AWAKE;
1192 ar9003_mci_send_coex_version_query(ah, true);
1193 ar9003_mci_send_coex_wlan_channels(ah, true);
1194
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301195 if (mci->unhalt_bt_gpm)
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301196 ar9003_mci_send_coex_halt_bt_gpm(ah, false, true);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301197
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301198 ar9003_mci_2g5g_switch(ah, false);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301199 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301200 case MCI_STATE_SET_BT_CAL_START:
1201 mci->bt_state = MCI_BT_CAL_START;
1202 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301203 case MCI_STATE_SET_BT_CAL:
1204 mci->bt_state = MCI_BT_CAL;
1205 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301206 case MCI_STATE_RESET_REQ_WAKE:
1207 ar9003_mci_reset_req_wakeup(ah);
1208 mci->update_2g5g = true;
1209
Sujith Manoharan0cc4cde2012-02-22 12:42:15 +05301210 if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301211 /* Check if we still have control of the GPIOs */
1212 if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) &
Sujith Manoharan37cd9d72012-02-22 12:42:21 +05301213 ATH_MCI_CONFIG_MCI_OBS_GPIO) !=
1214 ATH_MCI_CONFIG_MCI_OBS_GPIO) {
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301215 ar9003_mci_observation_set_up(ah);
1216 }
1217 }
1218 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301219 case MCI_STATE_SEND_WLAN_COEX_VERSION:
1220 ar9003_mci_send_coex_version_response(ah, true);
1221 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301222 case MCI_STATE_SEND_VERSION_QUERY:
1223 ar9003_mci_send_coex_version_query(ah, true);
1224 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301225 case MCI_STATE_SEND_STATUS_QUERY:
Sujith Manoharanc91ec462012-02-22 12:40:03 +05301226 query_type = MCI_GPM_COEX_QUERY_BT_TOPOLOGY;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301227 ar9003_mci_send_coex_bt_status_query(ah, true, query_type);
1228 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301229 case MCI_STATE_RECOVER_RX:
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301230 ar9003_mci_prep_interface(ah);
1231 mci->query_bt = true;
1232 mci->need_flush_btinfo = true;
1233 ar9003_mci_send_coex_wlan_channels(ah, true);
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301234 ar9003_mci_2g5g_switch(ah, false);
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301235 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301236 case MCI_STATE_NEED_FTP_STOMP:
1237 value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP);
1238 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301239 default:
1240 break;
Mohammed Shafi Shajakhanbbefb872011-11-30 10:41:17 +05301241 }
1242
1243 return value;
1244}
1245EXPORT_SYMBOL(ar9003_mci_state);
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05301246
1247void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah)
1248{
1249 struct ath_common *common = ath9k_hw_common(ah);
1250 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1251
1252 ath_dbg(common, MCI, "Give LNA and SPDT control to BT\n");
1253
1254 REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL);
1255 mci->is_2g = false;
1256 mci->update_2g5g = true;
1257 ar9003_mci_send_2g5g_status(ah, true);
1258
1259 /* Force another 2g5g update at next scanning */
1260 mci->update_2g5g = true;
1261}
Rajkumar Manoharan9dd9b0d2012-06-11 12:19:31 +05301262
1263void ar9003_mci_set_power_awake(struct ath_hw *ah)
1264{
1265 u32 btcoex_ctrl2, diag_sw;
1266 int i;
1267 u8 lna_ctrl, bt_sleep;
1268
1269 for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1270 btcoex_ctrl2 = REG_READ(ah, AR_BTCOEX_CTRL2);
1271 if (btcoex_ctrl2 != 0xdeadbeef)
1272 break;
1273 udelay(AH_TIME_QUANTUM);
1274 }
1275 REG_WRITE(ah, AR_BTCOEX_CTRL2, (btcoex_ctrl2 | BIT(23)));
1276
1277 for (i = 0; i < AH_WAIT_TIMEOUT; i++) {
1278 diag_sw = REG_READ(ah, AR_DIAG_SW);
1279 if (diag_sw != 0xdeadbeef)
1280 break;
1281 udelay(AH_TIME_QUANTUM);
1282 }
1283 REG_WRITE(ah, AR_DIAG_SW, (diag_sw | BIT(27) | BIT(19) | BIT(18)));
1284 lna_ctrl = REG_READ(ah, AR_OBS_BUS_CTRL) & 0x3;
1285 bt_sleep = REG_READ(ah, AR_MCI_RX_STATUS) & AR_MCI_RX_REMOTE_SLEEP;
1286
1287 REG_WRITE(ah, AR_BTCOEX_CTRL2, btcoex_ctrl2);
1288 REG_WRITE(ah, AR_DIAG_SW, diag_sw);
1289
1290 if (bt_sleep && (lna_ctrl == 2)) {
1291 REG_SET_BIT(ah, AR_BTCOEX_RC, 0x1);
1292 REG_CLR_BIT(ah, AR_BTCOEX_RC, 0x1);
1293 udelay(50);
1294 }
1295}
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301296
1297void ar9003_mci_check_gpm_offset(struct ath_hw *ah)
1298{
1299 struct ath_common *common = ath9k_hw_common(ah);
1300 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1301 u32 offset;
1302
1303 /*
1304 * This should only be called before "MAC Warm Reset" or "MCI Reset Rx".
1305 */
1306 offset = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1307 if (mci->gpm_idx == offset)
1308 return;
1309 ath_dbg(common, MCI, "GPM cached write pointer mismatch %d %d\n",
1310 mci->gpm_idx, offset);
1311 mci->query_bt = true;
1312 mci->need_flush_btinfo = true;
1313 mci->gpm_idx = 0;
1314}
1315
1316u32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, bool first, u32 *more)
1317{
1318 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1319 u32 offset, more_gpm = 0, gpm_ptr;
1320
1321 if (first) {
1322 gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1323 mci->gpm_idx = gpm_ptr;
1324 return gpm_ptr;
1325 }
1326
1327 /*
1328 * This could be useful to avoid new GPM message interrupt which
1329 * may lead to spurious interrupt after power sleep, or multiple
1330 * entry of ath_mci_intr().
1331 * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can
1332 * alleviate this effect, but clearing GPM RX interrupt bit is
1333 * safe, because whether this is called from hw or driver code
1334 * there must be an interrupt bit set/triggered initially
1335 */
1336 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
1337 AR_MCI_INTERRUPT_RX_MSG_GPM);
1338
1339 gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR);
1340 offset = gpm_ptr;
1341
1342 if (!offset)
1343 offset = mci->gpm_len - 1;
1344 else if (offset >= mci->gpm_len) {
1345 if (offset != 0xFFFF)
1346 offset = 0;
1347 } else {
1348 offset--;
1349 }
1350
1351 if ((offset == 0xFFFF) || (gpm_ptr == mci->gpm_idx)) {
1352 offset = MCI_GPM_INVALID;
1353 more_gpm = MCI_GPM_NOMORE;
1354 goto out;
1355 }
1356 for (;;) {
1357 u32 temp_index;
1358
1359 /* skip reserved GPM if any */
1360
1361 if (offset != mci->gpm_idx)
1362 more_gpm = MCI_GPM_MORE;
1363 else
1364 more_gpm = MCI_GPM_NOMORE;
1365
1366 temp_index = mci->gpm_idx;
1367 mci->gpm_idx++;
1368
1369 if (mci->gpm_idx >= mci->gpm_len)
1370 mci->gpm_idx = 0;
1371
1372 if (ar9003_mci_is_gpm_valid(ah, temp_index)) {
1373 offset = temp_index;
1374 break;
1375 }
1376
1377 if (more_gpm == MCI_GPM_NOMORE) {
1378 offset = MCI_GPM_INVALID;
1379 break;
1380 }
1381 }
1382
1383 if (offset != MCI_GPM_INVALID)
1384 offset <<= 4;
1385out:
1386 if (more)
1387 *more = more_gpm;
1388
1389 return offset;
1390}
1391EXPORT_SYMBOL(ar9003_mci_get_next_gpm_offset);
Rajkumar Manoharane1763d32012-06-12 20:18:17 +05301392
1393void ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor)
1394{
1395 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1396
1397 mci->bt_ver_major = major;
1398 mci->bt_ver_minor = minor;
1399 mci->bt_version_known = true;
1400 ath_dbg(ath9k_hw_common(ah), MCI, "MCI BT version set: %d.%d\n",
1401 mci->bt_ver_major, mci->bt_ver_minor);
1402}
1403EXPORT_SYMBOL(ar9003_mci_set_bt_version);
Rajkumar Manoharan2d340ac2012-06-12 20:18:18 +05301404
1405void ar9003_mci_send_wlan_channels(struct ath_hw *ah)
1406{
1407 struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
1408
1409 mci->wlan_channels_update = true;
1410 ar9003_mci_send_coex_wlan_channels(ah, true);
1411}
1412EXPORT_SYMBOL(ar9003_mci_send_wlan_channels);