Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2008-2011 Atheros Communications Inc. |
| 3 | * |
| 4 | * Permission to use, copy, modify, and/or distribute this software for any |
| 5 | * purpose with or without fee is hereby granted, provided that the above |
| 6 | * copyright notice and this permission notice appear in all copies. |
| 7 | * |
| 8 | * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES |
| 9 | * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF |
| 10 | * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR |
| 11 | * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES |
| 12 | * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN |
| 13 | * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF |
| 14 | * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. |
| 15 | */ |
| 16 | |
| 17 | #include <linux/export.h> |
| 18 | #include "hw.h" |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 19 | #include "hw-ops.h" |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 20 | #include "ar9003_phy.h" |
| 21 | #include "ar9003_mci.h" |
| 22 | |
| 23 | static void ar9003_mci_reset_req_wakeup(struct ath_hw *ah) |
| 24 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 25 | REG_RMW_FIELD(ah, AR_MCI_COMMAND2, |
| 26 | AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 1); |
| 27 | udelay(1); |
| 28 | REG_RMW_FIELD(ah, AR_MCI_COMMAND2, |
| 29 | AR_MCI_COMMAND2_RESET_REQ_WAKEUP, 0); |
| 30 | } |
| 31 | |
| 32 | static int ar9003_mci_wait_for_interrupt(struct ath_hw *ah, u32 address, |
| 33 | u32 bit_position, int time_out) |
| 34 | { |
| 35 | struct ath_common *common = ath9k_hw_common(ah); |
| 36 | |
| 37 | while (time_out) { |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 38 | if (!(REG_READ(ah, address) & bit_position)) { |
| 39 | udelay(10); |
| 40 | time_out -= 10; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 41 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 42 | if (time_out < 0) |
| 43 | break; |
| 44 | else |
| 45 | continue; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 46 | } |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 47 | REG_WRITE(ah, address, bit_position); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 48 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 49 | if (address != AR_MCI_INTERRUPT_RX_MSG_RAW) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 50 | break; |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 51 | |
| 52 | if (bit_position & AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE) |
| 53 | ar9003_mci_reset_req_wakeup(ah); |
| 54 | |
| 55 | if (bit_position & (AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING | |
| 56 | AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) |
| 57 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, |
| 58 | AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE); |
| 59 | |
| 60 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_RX_MSG); |
| 61 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 62 | } |
| 63 | |
| 64 | if (time_out <= 0) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 65 | ath_dbg(common, MCI, |
| 66 | "MCI Wait for Reg 0x%08x = 0x%08x timeout\n", |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 67 | address, bit_position); |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 68 | ath_dbg(common, MCI, |
| 69 | "MCI INT_RAW = 0x%08x, RX_MSG_RAW = 0x%08x\n", |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 70 | REG_READ(ah, AR_MCI_INTERRUPT_RAW), |
| 71 | REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW)); |
| 72 | time_out = 0; |
| 73 | } |
| 74 | |
| 75 | return time_out; |
| 76 | } |
| 77 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 78 | static void ar9003_mci_remote_reset(struct ath_hw *ah, bool wait_done) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 79 | { |
| 80 | u32 payload[4] = { 0xffffffff, 0xffffffff, 0xffffffff, 0xffffff00}; |
| 81 | |
| 82 | ar9003_mci_send_message(ah, MCI_REMOTE_RESET, 0, payload, 16, |
| 83 | wait_done, false); |
| 84 | udelay(5); |
| 85 | } |
| 86 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 87 | static void ar9003_mci_send_lna_transfer(struct ath_hw *ah, bool wait_done) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 88 | { |
| 89 | u32 payload = 0x00000000; |
| 90 | |
| 91 | ar9003_mci_send_message(ah, MCI_LNA_TRANS, 0, &payload, 1, |
| 92 | wait_done, false); |
| 93 | } |
| 94 | |
| 95 | static void ar9003_mci_send_req_wake(struct ath_hw *ah, bool wait_done) |
| 96 | { |
| 97 | ar9003_mci_send_message(ah, MCI_REQ_WAKE, MCI_FLAG_DISABLE_TIMESTAMP, |
| 98 | NULL, 0, wait_done, false); |
| 99 | udelay(5); |
| 100 | } |
| 101 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 102 | static void ar9003_mci_send_sys_waking(struct ath_hw *ah, bool wait_done) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 103 | { |
| 104 | ar9003_mci_send_message(ah, MCI_SYS_WAKING, MCI_FLAG_DISABLE_TIMESTAMP, |
| 105 | NULL, 0, wait_done, false); |
| 106 | } |
| 107 | |
| 108 | static void ar9003_mci_send_lna_take(struct ath_hw *ah, bool wait_done) |
| 109 | { |
| 110 | u32 payload = 0x70000000; |
| 111 | |
| 112 | ar9003_mci_send_message(ah, MCI_LNA_TAKE, 0, &payload, 1, |
| 113 | wait_done, false); |
| 114 | } |
| 115 | |
| 116 | static void ar9003_mci_send_sys_sleeping(struct ath_hw *ah, bool wait_done) |
| 117 | { |
| 118 | ar9003_mci_send_message(ah, MCI_SYS_SLEEPING, |
| 119 | MCI_FLAG_DISABLE_TIMESTAMP, |
| 120 | NULL, 0, wait_done, false); |
| 121 | } |
| 122 | |
| 123 | static void ar9003_mci_send_coex_version_query(struct ath_hw *ah, |
| 124 | bool wait_done) |
| 125 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 126 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 127 | u32 payload[4] = {0, 0, 0, 0}; |
| 128 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 129 | if (mci->bt_version_known || |
| 130 | (mci->bt_state == MCI_BT_SLEEP)) |
| 131 | return; |
| 132 | |
| 133 | MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, |
| 134 | MCI_GPM_COEX_VERSION_QUERY); |
| 135 | ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 136 | } |
| 137 | |
| 138 | static void ar9003_mci_send_coex_version_response(struct ath_hw *ah, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 139 | bool wait_done) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 140 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 141 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 142 | u32 payload[4] = {0, 0, 0, 0}; |
| 143 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 144 | MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 145 | MCI_GPM_COEX_VERSION_RESPONSE); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 146 | *(((u8 *)payload) + MCI_GPM_COEX_B_MAJOR_VERSION) = |
| 147 | mci->wlan_ver_major; |
| 148 | *(((u8 *)payload) + MCI_GPM_COEX_B_MINOR_VERSION) = |
| 149 | mci->wlan_ver_minor; |
| 150 | ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); |
| 151 | } |
| 152 | |
| 153 | static void ar9003_mci_send_coex_wlan_channels(struct ath_hw *ah, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 154 | bool wait_done) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 155 | { |
| 156 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 157 | u32 *payload = &mci->wlan_channels[0]; |
| 158 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 159 | if (!mci->wlan_channels_update || |
| 160 | (mci->bt_state == MCI_BT_SLEEP)) |
| 161 | return; |
| 162 | |
| 163 | MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, |
| 164 | MCI_GPM_COEX_WLAN_CHANNELS); |
| 165 | ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); |
| 166 | MCI_GPM_SET_TYPE_OPCODE(payload, 0xff, 0xff); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | static void ar9003_mci_send_coex_bt_status_query(struct ath_hw *ah, |
| 170 | bool wait_done, u8 query_type) |
| 171 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 172 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 173 | u32 payload[4] = {0, 0, 0, 0}; |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 174 | bool query_btinfo; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 175 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 176 | if (mci->bt_state == MCI_BT_SLEEP) |
| 177 | return; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 178 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 179 | query_btinfo = !!(query_type & (MCI_GPM_COEX_QUERY_BT_ALL_INFO | |
| 180 | MCI_GPM_COEX_QUERY_BT_TOPOLOGY)); |
| 181 | MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, |
| 182 | MCI_GPM_COEX_STATUS_QUERY); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 183 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 184 | *(((u8 *)payload) + MCI_GPM_COEX_B_BT_BITMAP) = query_type; |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 185 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 186 | /* |
| 187 | * If bt_status_query message is not sent successfully, |
| 188 | * then need_flush_btinfo should be set again. |
| 189 | */ |
| 190 | if (!ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, |
| 191 | wait_done, true)) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 192 | if (query_btinfo) |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 193 | mci->need_flush_btinfo = true; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 194 | } |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 195 | |
| 196 | if (query_btinfo) |
| 197 | mci->query_bt = false; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 198 | } |
| 199 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 200 | static void ar9003_mci_send_coex_halt_bt_gpm(struct ath_hw *ah, bool halt, |
| 201 | bool wait_done) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 202 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 203 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 204 | u32 payload[4] = {0, 0, 0, 0}; |
| 205 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 206 | MCI_GPM_SET_TYPE_OPCODE(payload, MCI_GPM_COEX_AGENT, |
| 207 | MCI_GPM_COEX_HALT_BT_GPM); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 208 | |
| 209 | if (halt) { |
| 210 | mci->query_bt = true; |
| 211 | /* Send next unhalt no matter halt sent or not */ |
| 212 | mci->unhalt_bt_gpm = true; |
| 213 | mci->need_flush_btinfo = true; |
| 214 | *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) = |
| 215 | MCI_GPM_COEX_BT_GPM_HALT; |
| 216 | } else |
| 217 | *(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) = |
| 218 | MCI_GPM_COEX_BT_GPM_UNHALT; |
| 219 | |
| 220 | ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, wait_done, true); |
| 221 | } |
| 222 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 223 | static void ar9003_mci_prep_interface(struct ath_hw *ah) |
| 224 | { |
| 225 | struct ath_common *common = ath9k_hw_common(ah); |
| 226 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 227 | u32 saved_mci_int_en; |
| 228 | u32 mci_timeout = 150; |
| 229 | |
| 230 | mci->bt_state = MCI_BT_SLEEP; |
| 231 | saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN); |
| 232 | |
| 233 | REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0); |
| 234 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 235 | REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW)); |
| 236 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, |
| 237 | REG_READ(ah, AR_MCI_INTERRUPT_RAW)); |
| 238 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 239 | ar9003_mci_remote_reset(ah, true); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 240 | ar9003_mci_send_req_wake(ah, true); |
| 241 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 242 | if (!ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 243 | AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING, 500)) |
| 244 | goto clear_redunt; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 245 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 246 | mci->bt_state = MCI_BT_AWAKE; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 247 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 248 | /* |
| 249 | * we don't need to send more remote_reset at this moment. |
| 250 | * If BT receive first remote_reset, then BT HW will |
| 251 | * be cleaned up and will be able to receive req_wake |
| 252 | * and BT HW will respond sys_waking. |
| 253 | * In this case, WLAN will receive BT's HW sys_waking. |
| 254 | * Otherwise, if BT SW missed initial remote_reset, |
| 255 | * that remote_reset will still clean up BT MCI RX, |
| 256 | * and the req_wake will wake BT up, |
| 257 | * and BT SW will respond this req_wake with a remote_reset and |
| 258 | * sys_waking. In this case, WLAN will receive BT's SW |
| 259 | * sys_waking. In either case, BT's RX is cleaned up. So we |
| 260 | * don't need to reply BT's remote_reset now, if any. |
| 261 | * Similarly, if in any case, WLAN can receive BT's sys_waking, |
| 262 | * that means WLAN's RX is also fine. |
| 263 | */ |
| 264 | ar9003_mci_send_sys_waking(ah, true); |
| 265 | udelay(10); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 266 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 267 | /* |
| 268 | * Set BT priority interrupt value to be 0xff to |
| 269 | * avoid having too many BT PRIORITY interrupts. |
| 270 | */ |
| 271 | REG_WRITE(ah, AR_MCI_BT_PRI0, 0xFFFFFFFF); |
| 272 | REG_WRITE(ah, AR_MCI_BT_PRI1, 0xFFFFFFFF); |
| 273 | REG_WRITE(ah, AR_MCI_BT_PRI2, 0xFFFFFFFF); |
| 274 | REG_WRITE(ah, AR_MCI_BT_PRI3, 0xFFFFFFFF); |
| 275 | REG_WRITE(ah, AR_MCI_BT_PRI, 0X000000FF); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 276 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 277 | /* |
| 278 | * A contention reset will be received after send out |
| 279 | * sys_waking. Also BT priority interrupt bits will be set. |
| 280 | * Clear those bits before the next step. |
| 281 | */ |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 282 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 283 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 284 | AR_MCI_INTERRUPT_RX_MSG_CONT_RST); |
| 285 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, AR_MCI_INTERRUPT_BT_PRI); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 286 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 287 | if (mci->is_2g) { |
| 288 | ar9003_mci_send_lna_transfer(ah, true); |
| 289 | udelay(5); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 290 | } |
| 291 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 292 | if ((mci->is_2g && !mci->update_2g5g)) { |
| 293 | if (ar9003_mci_wait_for_interrupt(ah, |
| 294 | AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 295 | AR_MCI_INTERRUPT_RX_MSG_LNA_INFO, |
| 296 | mci_timeout)) |
| 297 | ath_dbg(common, MCI, |
| 298 | "MCI WLAN has control over the LNA & BT obeys it\n"); |
| 299 | else |
| 300 | ath_dbg(common, MCI, |
| 301 | "MCI BT didn't respond to LNA_TRANS\n"); |
| 302 | } |
| 303 | |
| 304 | clear_redunt: |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 305 | /* Clear the extra redundant SYS_WAKING from BT */ |
| 306 | if ((mci->bt_state == MCI_BT_AWAKE) && |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 307 | (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 308 | AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING)) && |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 309 | (REG_READ_FIELD(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 310 | AR_MCI_INTERRUPT_RX_MSG_SYS_SLEEPING) == 0)) { |
| 311 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 312 | AR_MCI_INTERRUPT_RX_MSG_SYS_WAKING); |
| 313 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, |
| 314 | AR_MCI_INTERRUPT_REMOTE_SLEEP_UPDATE); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 315 | } |
| 316 | |
| 317 | REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en); |
| 318 | } |
| 319 | |
Sujith Manoharan | d1ca8b8 | 2012-02-22 12:41:01 +0530 | [diff] [blame] | 320 | void ar9003_mci_set_full_sleep(struct ath_hw *ah) |
| 321 | { |
Sujith Manoharan | d1ca8b8 | 2012-02-22 12:41:01 +0530 | [diff] [blame] | 322 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 323 | |
Rajkumar Manoharan | b98ccec | 2012-06-12 20:18:20 +0530 | [diff] [blame^] | 324 | if (ar9003_mci_state(ah, MCI_STATE_ENABLE) && |
Sujith Manoharan | d1ca8b8 | 2012-02-22 12:41:01 +0530 | [diff] [blame] | 325 | (mci->bt_state != MCI_BT_SLEEP) && |
| 326 | !mci->halted_bt_gpm) { |
Sujith Manoharan | d1ca8b8 | 2012-02-22 12:41:01 +0530 | [diff] [blame] | 327 | ar9003_mci_send_coex_halt_bt_gpm(ah, true, true); |
| 328 | } |
| 329 | |
| 330 | mci->ready = false; |
Sujith Manoharan | d1ca8b8 | 2012-02-22 12:41:01 +0530 | [diff] [blame] | 331 | } |
| 332 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 333 | static void ar9003_mci_disable_interrupt(struct ath_hw *ah) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 334 | { |
| 335 | REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0); |
| 336 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0); |
| 337 | } |
| 338 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 339 | static void ar9003_mci_enable_interrupt(struct ath_hw *ah) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 340 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 341 | REG_WRITE(ah, AR_MCI_INTERRUPT_EN, AR_MCI_INTERRUPT_DEFAULT); |
| 342 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, |
| 343 | AR_MCI_INTERRUPT_RX_MSG_DEFAULT); |
| 344 | } |
| 345 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 346 | static bool ar9003_mci_check_int(struct ath_hw *ah, u32 ints) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 347 | { |
| 348 | u32 intr; |
| 349 | |
| 350 | intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW); |
| 351 | return ((intr & ints) == ints); |
| 352 | } |
| 353 | |
| 354 | void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr, |
| 355 | u32 *rx_msg_intr) |
| 356 | { |
| 357 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
Felix Fietkau | 8a30930 | 2011-12-17 16:47:56 +0100 | [diff] [blame] | 358 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 359 | *raw_intr = mci->raw_intr; |
| 360 | *rx_msg_intr = mci->rx_msg_intr; |
| 361 | |
| 362 | /* Clean int bits after the values are read. */ |
| 363 | mci->raw_intr = 0; |
| 364 | mci->rx_msg_intr = 0; |
| 365 | } |
| 366 | EXPORT_SYMBOL(ar9003_mci_get_interrupt); |
| 367 | |
Sujith Manoharan | 5a1e273 | 2012-02-22 12:40:55 +0530 | [diff] [blame] | 368 | void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked) |
| 369 | { |
| 370 | struct ath_common *common = ath9k_hw_common(ah); |
| 371 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 372 | u32 raw_intr, rx_msg_intr; |
| 373 | |
| 374 | rx_msg_intr = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_RAW); |
| 375 | raw_intr = REG_READ(ah, AR_MCI_INTERRUPT_RAW); |
| 376 | |
| 377 | if ((raw_intr == 0xdeadbeef) || (rx_msg_intr == 0xdeadbeef)) { |
| 378 | ath_dbg(common, MCI, |
| 379 | "MCI gets 0xdeadbeef during int processing\n"); |
| 380 | } else { |
| 381 | mci->rx_msg_intr |= rx_msg_intr; |
| 382 | mci->raw_intr |= raw_intr; |
| 383 | *masked |= ATH9K_INT_MCI; |
| 384 | |
| 385 | if (rx_msg_intr & AR_MCI_INTERRUPT_RX_MSG_CONT_INFO) |
| 386 | mci->cont_status = REG_READ(ah, AR_MCI_CONT_STATUS); |
| 387 | |
| 388 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, rx_msg_intr); |
| 389 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, raw_intr); |
| 390 | } |
| 391 | } |
| 392 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 393 | static void ar9003_mci_2g5g_changed(struct ath_hw *ah, bool is_2g) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 394 | { |
| 395 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 396 | |
| 397 | if (!mci->update_2g5g && |
| 398 | (mci->is_2g != is_2g)) |
| 399 | mci->update_2g5g = true; |
| 400 | |
| 401 | mci->is_2g = is_2g; |
| 402 | } |
| 403 | |
| 404 | static bool ar9003_mci_is_gpm_valid(struct ath_hw *ah, u32 msg_index) |
| 405 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 406 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 407 | u32 *payload; |
| 408 | u32 recv_type, offset; |
| 409 | |
| 410 | if (msg_index == MCI_GPM_INVALID) |
| 411 | return false; |
| 412 | |
| 413 | offset = msg_index << 4; |
| 414 | |
| 415 | payload = (u32 *)(mci->gpm_buf + offset); |
| 416 | recv_type = MCI_GPM_TYPE(payload); |
| 417 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 418 | if (recv_type == MCI_GPM_RSVD_PATTERN) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 419 | return false; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 420 | |
| 421 | return true; |
| 422 | } |
| 423 | |
| 424 | static void ar9003_mci_observation_set_up(struct ath_hw *ah) |
| 425 | { |
| 426 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 427 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 428 | if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MCI) { |
| 429 | ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 430 | ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK); |
| 431 | ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA); |
| 432 | ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 433 | } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_TXRX) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 434 | ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX); |
| 435 | ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX); |
| 436 | ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX); |
| 437 | ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX); |
| 438 | ath9k_hw_cfg_output(ah, 5, AR_GPIO_OUTPUT_MUX_AS_OUTPUT); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 439 | } else if (mci->config & ATH_MCI_CONFIG_MCI_OBS_BT) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 440 | ath9k_hw_cfg_output(ah, 3, AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX); |
| 441 | ath9k_hw_cfg_output(ah, 2, AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX); |
| 442 | ath9k_hw_cfg_output(ah, 1, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA); |
| 443 | ath9k_hw_cfg_output(ah, 0, AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 444 | } else |
| 445 | return; |
| 446 | |
| 447 | REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE); |
| 448 | |
Sujith Manoharan | 0cc4cde | 2012-02-22 12:42:15 +0530 | [diff] [blame] | 449 | REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_DS_JTAG_DISABLE, 1); |
| 450 | REG_RMW_FIELD(ah, AR_PHY_GLB_CONTROL, AR_GLB_WLAN_UART_INTF_EN, 0); |
| 451 | REG_SET_BIT(ah, AR_GLB_GPIO_CONTROL, ATH_MCI_CONFIG_MCI_OBS_GPIO); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 452 | |
| 453 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_GPIO_OBS_SEL, 0); |
| 454 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_MAC_BB_OBS_SEL, 1); |
| 455 | REG_WRITE(ah, AR_OBS, 0x4b); |
| 456 | REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL1, 0x03); |
| 457 | REG_RMW_FIELD(ah, AR_DIAG_SW, AR_DIAG_OBS_PT_SEL2, 0x01); |
| 458 | REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_LSB, 0x02); |
| 459 | REG_RMW_FIELD(ah, AR_MACMISC, AR_MACMISC_MISC_OBS_BUS_MSB, 0x03); |
| 460 | REG_RMW_FIELD(ah, AR_PHY_TEST_CTL_STATUS, |
| 461 | AR_PHY_TEST_CTL_DEBUGPORT_SEL, 0x07); |
| 462 | } |
| 463 | |
| 464 | static bool ar9003_mci_send_coex_bt_flags(struct ath_hw *ah, bool wait_done, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 465 | u8 opcode, u32 bt_flags) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 466 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 467 | u32 pld[4] = {0, 0, 0, 0}; |
| 468 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 469 | MCI_GPM_SET_TYPE_OPCODE(pld, MCI_GPM_COEX_AGENT, |
| 470 | MCI_GPM_COEX_BT_UPDATE_FLAGS); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 471 | |
| 472 | *(((u8 *)pld) + MCI_GPM_COEX_B_BT_FLAGS_OP) = opcode; |
| 473 | *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 0) = bt_flags & 0xFF; |
| 474 | *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 1) = (bt_flags >> 8) & 0xFF; |
| 475 | *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 2) = (bt_flags >> 16) & 0xFF; |
| 476 | *(((u8 *)pld) + MCI_GPM_COEX_W_BT_FLAGS + 3) = (bt_flags >> 24) & 0xFF; |
| 477 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 478 | return ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 479 | wait_done, true); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 480 | } |
| 481 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 482 | static void ar9003_mci_sync_bt_state(struct ath_hw *ah) |
| 483 | { |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 484 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 485 | u32 cur_bt_state; |
| 486 | |
Rajkumar Manoharan | b98ccec | 2012-06-12 20:18:20 +0530 | [diff] [blame^] | 487 | cur_bt_state = ar9003_mci_state(ah, MCI_STATE_REMOTE_SLEEP); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 488 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 489 | if (mci->bt_state != cur_bt_state) |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 490 | mci->bt_state = cur_bt_state; |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 491 | |
| 492 | if (mci->bt_state != MCI_BT_SLEEP) { |
| 493 | |
| 494 | ar9003_mci_send_coex_version_query(ah, true); |
| 495 | ar9003_mci_send_coex_wlan_channels(ah, true); |
| 496 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 497 | if (mci->unhalt_bt_gpm == true) |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 498 | ar9003_mci_send_coex_halt_bt_gpm(ah, false, true); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 499 | } |
| 500 | } |
| 501 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 502 | void ar9003_mci_check_bt(struct ath_hw *ah) |
| 503 | { |
| 504 | struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; |
| 505 | |
| 506 | if (!mci_hw->ready) |
| 507 | return; |
| 508 | |
| 509 | /* |
| 510 | * check BT state again to make |
| 511 | * sure it's not changed. |
| 512 | */ |
| 513 | ar9003_mci_sync_bt_state(ah); |
| 514 | ar9003_mci_2g5g_switch(ah, true); |
| 515 | |
| 516 | if ((mci_hw->bt_state == MCI_BT_AWAKE) && |
| 517 | (mci_hw->query_bt == true)) { |
| 518 | mci_hw->need_flush_btinfo = true; |
| 519 | } |
| 520 | } |
| 521 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 522 | static void ar9003_mci_process_gpm_extra(struct ath_hw *ah, u8 gpm_type, |
| 523 | u8 gpm_opcode, u32 *p_gpm) |
| 524 | { |
| 525 | struct ath_common *common = ath9k_hw_common(ah); |
| 526 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 527 | u8 *p_data = (u8 *) p_gpm; |
| 528 | |
| 529 | if (gpm_type != MCI_GPM_COEX_AGENT) |
| 530 | return; |
| 531 | |
| 532 | switch (gpm_opcode) { |
| 533 | case MCI_GPM_COEX_VERSION_QUERY: |
| 534 | ath_dbg(common, MCI, "MCI Recv GPM COEX Version Query\n"); |
| 535 | ar9003_mci_send_coex_version_response(ah, true); |
| 536 | break; |
| 537 | case MCI_GPM_COEX_VERSION_RESPONSE: |
| 538 | ath_dbg(common, MCI, "MCI Recv GPM COEX Version Response\n"); |
| 539 | mci->bt_ver_major = |
| 540 | *(p_data + MCI_GPM_COEX_B_MAJOR_VERSION); |
| 541 | mci->bt_ver_minor = |
| 542 | *(p_data + MCI_GPM_COEX_B_MINOR_VERSION); |
| 543 | mci->bt_version_known = true; |
| 544 | ath_dbg(common, MCI, "MCI BT Coex version: %d.%d\n", |
| 545 | mci->bt_ver_major, mci->bt_ver_minor); |
| 546 | break; |
| 547 | case MCI_GPM_COEX_STATUS_QUERY: |
| 548 | ath_dbg(common, MCI, |
| 549 | "MCI Recv GPM COEX Status Query = 0x%02X\n", |
| 550 | *(p_data + MCI_GPM_COEX_B_WLAN_BITMAP)); |
| 551 | mci->wlan_channels_update = true; |
| 552 | ar9003_mci_send_coex_wlan_channels(ah, true); |
| 553 | break; |
| 554 | case MCI_GPM_COEX_BT_PROFILE_INFO: |
| 555 | mci->query_bt = true; |
| 556 | ath_dbg(common, MCI, "MCI Recv GPM COEX BT_Profile_Info\n"); |
| 557 | break; |
| 558 | case MCI_GPM_COEX_BT_STATUS_UPDATE: |
| 559 | mci->query_bt = true; |
| 560 | ath_dbg(common, MCI, |
| 561 | "MCI Recv GPM COEX BT_Status_Update SEQ=%d (drop&query)\n", |
| 562 | *(p_gpm + 3)); |
| 563 | break; |
| 564 | default: |
| 565 | break; |
| 566 | } |
| 567 | } |
| 568 | |
| 569 | static u32 ar9003_mci_wait_for_gpm(struct ath_hw *ah, u8 gpm_type, |
| 570 | u8 gpm_opcode, int time_out) |
| 571 | { |
| 572 | struct ath_common *common = ath9k_hw_common(ah); |
| 573 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 574 | u32 *p_gpm = NULL, mismatch = 0, more_data; |
| 575 | u32 offset; |
| 576 | u8 recv_type = 0, recv_opcode = 0; |
| 577 | bool b_is_bt_cal_done = (gpm_type == MCI_GPM_BT_CAL_DONE); |
| 578 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 579 | more_data = time_out ? MCI_GPM_NOMORE : MCI_GPM_MORE; |
| 580 | |
| 581 | while (time_out > 0) { |
| 582 | if (p_gpm) { |
| 583 | MCI_GPM_RECYCLE(p_gpm); |
| 584 | p_gpm = NULL; |
| 585 | } |
| 586 | |
| 587 | if (more_data != MCI_GPM_MORE) |
| 588 | time_out = ar9003_mci_wait_for_interrupt(ah, |
| 589 | AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 590 | AR_MCI_INTERRUPT_RX_MSG_GPM, |
| 591 | time_out); |
| 592 | |
| 593 | if (!time_out) |
| 594 | break; |
| 595 | |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 596 | offset = ar9003_mci_get_next_gpm_offset(ah, false, &more_data); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 597 | |
| 598 | if (offset == MCI_GPM_INVALID) |
| 599 | continue; |
| 600 | |
| 601 | p_gpm = (u32 *) (mci->gpm_buf + offset); |
| 602 | recv_type = MCI_GPM_TYPE(p_gpm); |
| 603 | recv_opcode = MCI_GPM_OPCODE(p_gpm); |
| 604 | |
| 605 | if (MCI_GPM_IS_CAL_TYPE(recv_type)) { |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 606 | if (recv_type == gpm_type) { |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 607 | if ((gpm_type == MCI_GPM_BT_CAL_DONE) && |
| 608 | !b_is_bt_cal_done) { |
| 609 | gpm_type = MCI_GPM_BT_CAL_GRANT; |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 610 | continue; |
| 611 | } |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 612 | break; |
| 613 | } |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 614 | } else if ((recv_type == gpm_type) && |
| 615 | (recv_opcode == gpm_opcode)) |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 616 | break; |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 617 | |
| 618 | /* |
| 619 | * check if it's cal_grant |
| 620 | * |
| 621 | * When we're waiting for cal_grant in reset routine, |
| 622 | * it's possible that BT sends out cal_request at the |
| 623 | * same time. Since BT's calibration doesn't happen |
| 624 | * that often, we'll let BT completes calibration then |
| 625 | * we continue to wait for cal_grant from BT. |
| 626 | * Orginal: Wait BT_CAL_GRANT. |
| 627 | * New: Receive BT_CAL_REQ -> send WLAN_CAL_GRANT->wait |
| 628 | * BT_CAL_DONE -> Wait BT_CAL_GRANT. |
| 629 | */ |
| 630 | |
| 631 | if ((gpm_type == MCI_GPM_BT_CAL_GRANT) && |
| 632 | (recv_type == MCI_GPM_BT_CAL_REQ)) { |
| 633 | |
| 634 | u32 payload[4] = {0, 0, 0, 0}; |
| 635 | |
| 636 | gpm_type = MCI_GPM_BT_CAL_DONE; |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 637 | MCI_GPM_SET_CAL_TYPE(payload, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 638 | MCI_GPM_WLAN_CAL_GRANT); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 639 | ar9003_mci_send_message(ah, MCI_GPM, 0, payload, 16, |
| 640 | false, false); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 641 | continue; |
| 642 | } else { |
| 643 | ath_dbg(common, MCI, "MCI GPM subtype not match 0x%x\n", |
| 644 | *(p_gpm + 1)); |
| 645 | mismatch++; |
| 646 | ar9003_mci_process_gpm_extra(ah, recv_type, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 647 | recv_opcode, p_gpm); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 648 | } |
| 649 | } |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 650 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 651 | if (p_gpm) { |
| 652 | MCI_GPM_RECYCLE(p_gpm); |
| 653 | p_gpm = NULL; |
| 654 | } |
| 655 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 656 | if (time_out <= 0) |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 657 | time_out = 0; |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 658 | |
| 659 | while (more_data == MCI_GPM_MORE) { |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 660 | offset = ar9003_mci_get_next_gpm_offset(ah, false, &more_data); |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 661 | if (offset == MCI_GPM_INVALID) |
| 662 | break; |
| 663 | |
| 664 | p_gpm = (u32 *) (mci->gpm_buf + offset); |
| 665 | recv_type = MCI_GPM_TYPE(p_gpm); |
| 666 | recv_opcode = MCI_GPM_OPCODE(p_gpm); |
| 667 | |
| 668 | if (!MCI_GPM_IS_CAL_TYPE(recv_type)) |
| 669 | ar9003_mci_process_gpm_extra(ah, recv_type, |
| 670 | recv_opcode, p_gpm); |
| 671 | |
| 672 | MCI_GPM_RECYCLE(p_gpm); |
| 673 | } |
| 674 | |
| 675 | return time_out; |
| 676 | } |
| 677 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 678 | bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan) |
| 679 | { |
| 680 | struct ath_common *common = ath9k_hw_common(ah); |
| 681 | struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; |
| 682 | u32 payload[4] = {0, 0, 0, 0}; |
| 683 | |
| 684 | ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan)); |
| 685 | |
| 686 | if (mci_hw->bt_state != MCI_BT_CAL_START) |
| 687 | return false; |
| 688 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 689 | mci_hw->bt_state = MCI_BT_CAL; |
| 690 | |
| 691 | /* |
| 692 | * MCI FIX: disable mci interrupt here. This is to avoid |
| 693 | * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and |
| 694 | * lead to mci_intr reentry. |
| 695 | */ |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 696 | ar9003_mci_disable_interrupt(ah); |
| 697 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 698 | MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT); |
| 699 | ar9003_mci_send_message(ah, MCI_GPM, 0, payload, |
| 700 | 16, true, false); |
| 701 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 702 | /* Wait BT calibration to be completed for 25ms */ |
| 703 | |
| 704 | if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE, |
| 705 | 0, 25000)) |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 706 | ath_dbg(common, MCI, "MCI BT_CAL_DONE received\n"); |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 707 | else |
| 708 | ath_dbg(common, MCI, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 709 | "MCI BT_CAL_DONE not received\n"); |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 710 | |
| 711 | mci_hw->bt_state = MCI_BT_AWAKE; |
| 712 | /* MCI FIX: enable mci interrupt here */ |
| 713 | ar9003_mci_enable_interrupt(ah); |
| 714 | |
| 715 | return true; |
| 716 | } |
| 717 | |
| 718 | int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan, |
| 719 | struct ath9k_hw_cal_data *caldata) |
| 720 | { |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 721 | struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; |
| 722 | |
| 723 | if (!mci_hw->ready) |
| 724 | return 0; |
| 725 | |
| 726 | if (!IS_CHAN_2GHZ(chan) || (mci_hw->bt_state != MCI_BT_SLEEP)) |
| 727 | goto exit; |
| 728 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 729 | if (!ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) && |
| 730 | !ar9003_mci_check_int(ah, AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)) |
| 731 | goto exit; |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 732 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 733 | /* |
| 734 | * BT is sleeping. Check if BT wakes up during |
| 735 | * WLAN calibration. If BT wakes up during |
| 736 | * WLAN calibration, need to go through all |
| 737 | * message exchanges again and recal. |
| 738 | */ |
| 739 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 740 | (AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET | |
| 741 | AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)); |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 742 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 743 | ar9003_mci_remote_reset(ah, true); |
| 744 | ar9003_mci_send_sys_waking(ah, true); |
| 745 | udelay(1); |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 746 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 747 | if (IS_CHAN_2GHZ(chan)) |
| 748 | ar9003_mci_send_lna_transfer(ah, true); |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 749 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 750 | mci_hw->bt_state = MCI_BT_AWAKE; |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 751 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 752 | if (caldata) { |
| 753 | caldata->done_txiqcal_once = false; |
| 754 | caldata->done_txclcal_once = false; |
| 755 | caldata->rtt_done = false; |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 756 | } |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 757 | |
| 758 | if (!ath9k_hw_init_cal(ah, chan)) |
| 759 | return -EIO; |
| 760 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 761 | exit: |
| 762 | ar9003_mci_enable_interrupt(ah); |
| 763 | return 0; |
| 764 | } |
| 765 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 766 | static void ar9003_mci_mute_bt(struct ath_hw *ah) |
| 767 | { |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 768 | /* disable all MCI messages */ |
| 769 | REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, 0xffff0000); |
| 770 | REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS0, 0xffffffff); |
| 771 | REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS1, 0xffffffff); |
| 772 | REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS2, 0xffffffff); |
| 773 | REG_WRITE(ah, AR_BTCOEX_WL_WEIGHTS3, 0xffffffff); |
| 774 | REG_SET_BIT(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); |
| 775 | |
| 776 | /* wait pending HW messages to flush out */ |
| 777 | udelay(10); |
| 778 | |
| 779 | /* |
| 780 | * Send LNA_TAKE and SYS_SLEEPING when |
| 781 | * 1. reset not after resuming from full sleep |
| 782 | * 2. before reset MCI RX, to quiet BT and avoid MCI RX misalignment |
| 783 | */ |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 784 | ar9003_mci_send_lna_take(ah, true); |
| 785 | |
| 786 | udelay(5); |
| 787 | |
Sujith Manoharan | a3f846f | 2012-02-22 12:41:24 +0530 | [diff] [blame] | 788 | ar9003_mci_send_sys_sleeping(ah, true); |
| 789 | } |
| 790 | |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 791 | static void ar9003_mci_osla_setup(struct ath_hw *ah, bool enable) |
| 792 | { |
| 793 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 794 | u32 thresh; |
| 795 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 796 | if (!enable) { |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 797 | REG_CLR_BIT(ah, AR_BTCOEX_CTRL, |
| 798 | AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN); |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 799 | return; |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 800 | } |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 801 | REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, AR_MCI_SCHD_TABLE_2_HW_BASED, 1); |
| 802 | REG_RMW_FIELD(ah, AR_MCI_SCHD_TABLE_2, |
| 803 | AR_MCI_SCHD_TABLE_2_MEM_BASED, 1); |
| 804 | |
| 805 | if (!(mci->config & ATH_MCI_CONFIG_DISABLE_AGGR_THRESH)) { |
| 806 | thresh = MS(mci->config, ATH_MCI_CONFIG_AGGR_THRESH); |
| 807 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, |
| 808 | AR_BTCOEX_CTRL_AGGR_THRESH, thresh); |
| 809 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, |
| 810 | AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 1); |
| 811 | } else |
| 812 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, |
| 813 | AR_BTCOEX_CTRL_TIME_TO_NEXT_BT_THRESH_EN, 0); |
| 814 | |
| 815 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL, |
| 816 | AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN, 1); |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 817 | } |
| 818 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 819 | void ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g, |
| 820 | bool is_full_sleep) |
| 821 | { |
| 822 | struct ath_common *common = ath9k_hw_common(ah); |
| 823 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 824 | u32 regval; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 825 | |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 826 | ath_dbg(common, MCI, "MCI Reset (full_sleep = %d, is_2g = %d)\n", |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 827 | is_full_sleep, is_2g); |
| 828 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 829 | if (!mci->gpm_addr && !mci->sched_addr) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 830 | ath_dbg(common, MCI, |
| 831 | "MCI GPM and schedule buffers are not allocated\n"); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 832 | return; |
| 833 | } |
| 834 | |
| 835 | if (REG_READ(ah, AR_BTCOEX_CTRL) == 0xdeadbeef) { |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 836 | ath_dbg(common, MCI, "BTCOEX control register is dead\n"); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 837 | return; |
| 838 | } |
| 839 | |
| 840 | /* Program MCI DMA related registers */ |
| 841 | REG_WRITE(ah, AR_MCI_GPM_0, mci->gpm_addr); |
| 842 | REG_WRITE(ah, AR_MCI_GPM_1, mci->gpm_len); |
| 843 | REG_WRITE(ah, AR_MCI_SCHD_TABLE_0, mci->sched_addr); |
| 844 | |
| 845 | /* |
| 846 | * To avoid MCI state machine be affected by incoming remote MCI msgs, |
| 847 | * MCI mode will be enabled later, right before reset the MCI TX and RX. |
| 848 | */ |
| 849 | |
| 850 | regval = SM(1, AR_BTCOEX_CTRL_AR9462_MODE) | |
| 851 | SM(1, AR_BTCOEX_CTRL_WBTIMER_EN) | |
| 852 | SM(1, AR_BTCOEX_CTRL_PA_SHARED) | |
| 853 | SM(1, AR_BTCOEX_CTRL_LNA_SHARED) | |
| 854 | SM(2, AR_BTCOEX_CTRL_NUM_ANTENNAS) | |
| 855 | SM(3, AR_BTCOEX_CTRL_RX_CHAIN_MASK) | |
| 856 | SM(0, AR_BTCOEX_CTRL_1_CHAIN_ACK) | |
| 857 | SM(0, AR_BTCOEX_CTRL_1_CHAIN_BCN) | |
| 858 | SM(0, AR_BTCOEX_CTRL_ONE_STEP_LOOK_AHEAD_EN); |
| 859 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 860 | REG_WRITE(ah, AR_BTCOEX_CTRL, regval); |
| 861 | |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 862 | if (is_2g && !(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA)) |
| 863 | ar9003_mci_osla_setup(ah, true); |
| 864 | else |
| 865 | ar9003_mci_osla_setup(ah, false); |
| 866 | |
| 867 | REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, |
| 868 | AR_BTCOEX_CTRL_SPDT_ENABLE); |
| 869 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL3, |
| 870 | AR_BTCOEX_CTRL3_CONT_INFO_TIMEOUT, 20); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 871 | |
| 872 | REG_RMW_FIELD(ah, AR_BTCOEX_CTRL2, AR_BTCOEX_CTRL2_RX_DEWEIGHT, 1); |
| 873 | REG_RMW_FIELD(ah, AR_PCU_MISC, AR_PCU_BT_ANT_PREVENT_RX, 0); |
| 874 | |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 875 | regval = MS(mci->config, ATH_MCI_CONFIG_CLK_DIV); |
| 876 | REG_RMW_FIELD(ah, AR_MCI_TX_CTRL, AR_MCI_TX_CTRL_CLK_DIV, regval); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 877 | REG_SET_BIT(ah, AR_BTCOEX_CTRL, AR_BTCOEX_CTRL_MCI_MODE_EN); |
| 878 | |
| 879 | /* Resetting the Rx and Tx paths of MCI */ |
| 880 | regval = REG_READ(ah, AR_MCI_COMMAND2); |
| 881 | regval |= SM(1, AR_MCI_COMMAND2_RESET_TX); |
| 882 | REG_WRITE(ah, AR_MCI_COMMAND2, regval); |
| 883 | |
| 884 | udelay(1); |
| 885 | |
| 886 | regval &= ~SM(1, AR_MCI_COMMAND2_RESET_TX); |
| 887 | REG_WRITE(ah, AR_MCI_COMMAND2, regval); |
| 888 | |
| 889 | if (is_full_sleep) { |
| 890 | ar9003_mci_mute_bt(ah); |
| 891 | udelay(100); |
| 892 | } |
| 893 | |
Rajkumar Manoharan | 3863495 | 2012-06-11 12:19:32 +0530 | [diff] [blame] | 894 | /* Check pending GPM msg before MCI Reset Rx */ |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 895 | ar9003_mci_check_gpm_offset(ah); |
Rajkumar Manoharan | 3863495 | 2012-06-11 12:19:32 +0530 | [diff] [blame] | 896 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 897 | regval |= SM(1, AR_MCI_COMMAND2_RESET_RX); |
| 898 | REG_WRITE(ah, AR_MCI_COMMAND2, regval); |
| 899 | udelay(1); |
| 900 | regval &= ~SM(1, AR_MCI_COMMAND2_RESET_RX); |
| 901 | REG_WRITE(ah, AR_MCI_COMMAND2, regval); |
| 902 | |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 903 | ar9003_mci_get_next_gpm_offset(ah, true, NULL); |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 904 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 905 | REG_WRITE(ah, AR_MCI_MSG_ATTRIBUTES_TABLE, |
| 906 | (SM(0xe801, AR_MCI_MSG_ATTRIBUTES_TABLE_INVALID_HDR) | |
| 907 | SM(0x0000, AR_MCI_MSG_ATTRIBUTES_TABLE_CHECKSUM))); |
| 908 | |
| 909 | REG_CLR_BIT(ah, AR_MCI_TX_CTRL, |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 910 | AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 911 | |
Sujith Manoharan | 4f851df | 2012-02-22 12:42:10 +0530 | [diff] [blame] | 912 | ar9003_mci_observation_set_up(ah); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 913 | |
| 914 | mci->ready = true; |
| 915 | ar9003_mci_prep_interface(ah); |
| 916 | |
| 917 | if (en_int) |
| 918 | ar9003_mci_enable_interrupt(ah); |
| 919 | } |
| 920 | |
Sujith Manoharan | 528e5d3 | 2012-02-22 12:41:12 +0530 | [diff] [blame] | 921 | void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep) |
| 922 | { |
| 923 | struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; |
| 924 | |
| 925 | ar9003_mci_disable_interrupt(ah); |
| 926 | |
| 927 | if (mci_hw->ready && !save_fullsleep) { |
| 928 | ar9003_mci_mute_bt(ah); |
| 929 | udelay(20); |
| 930 | REG_WRITE(ah, AR_BTCOEX_CTRL, 0); |
| 931 | } |
| 932 | |
| 933 | mci_hw->bt_state = MCI_BT_SLEEP; |
| 934 | mci_hw->ready = false; |
| 935 | } |
| 936 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 937 | static void ar9003_mci_send_2g5g_status(struct ath_hw *ah, bool wait_done) |
| 938 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 939 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 940 | u32 new_flags, to_set, to_clear; |
| 941 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 942 | if (!mci->update_2g5g || (mci->bt_state == MCI_BT_SLEEP)) |
| 943 | return; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 944 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 945 | if (mci->is_2g) { |
| 946 | new_flags = MCI_2G_FLAGS; |
| 947 | to_clear = MCI_2G_FLAGS_CLEAR_MASK; |
| 948 | to_set = MCI_2G_FLAGS_SET_MASK; |
| 949 | } else { |
| 950 | new_flags = MCI_5G_FLAGS; |
| 951 | to_clear = MCI_5G_FLAGS_CLEAR_MASK; |
| 952 | to_set = MCI_5G_FLAGS_SET_MASK; |
| 953 | } |
| 954 | |
| 955 | if (to_clear) |
| 956 | ar9003_mci_send_coex_bt_flags(ah, wait_done, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 957 | MCI_GPM_COEX_BT_FLAGS_CLEAR, |
| 958 | to_clear); |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 959 | if (to_set) |
| 960 | ar9003_mci_send_coex_bt_flags(ah, wait_done, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 961 | MCI_GPM_COEX_BT_FLAGS_SET, |
| 962 | to_set); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 963 | } |
| 964 | |
| 965 | static void ar9003_mci_queue_unsent_gpm(struct ath_hw *ah, u8 header, |
| 966 | u32 *payload, bool queue) |
| 967 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 968 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 969 | u8 type, opcode; |
| 970 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 971 | /* check if the message is to be queued */ |
| 972 | if (header != MCI_GPM) |
| 973 | return; |
| 974 | |
| 975 | type = MCI_GPM_TYPE(payload); |
| 976 | opcode = MCI_GPM_OPCODE(payload); |
| 977 | |
| 978 | if (type != MCI_GPM_COEX_AGENT) |
| 979 | return; |
| 980 | |
| 981 | switch (opcode) { |
| 982 | case MCI_GPM_COEX_BT_UPDATE_FLAGS: |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 983 | if (*(((u8 *)payload) + MCI_GPM_COEX_B_BT_FLAGS_OP) == |
Sujith Manoharan | c91ec46 | 2012-02-22 12:40:03 +0530 | [diff] [blame] | 984 | MCI_GPM_COEX_BT_FLAGS_READ) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 985 | break; |
| 986 | |
| 987 | mci->update_2g5g = queue; |
| 988 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 989 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 990 | case MCI_GPM_COEX_WLAN_CHANNELS: |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 991 | mci->wlan_channels_update = queue; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 992 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 993 | case MCI_GPM_COEX_HALT_BT_GPM: |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 994 | if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) == |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 995 | MCI_GPM_COEX_BT_GPM_UNHALT) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 996 | mci->unhalt_bt_gpm = queue; |
| 997 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 998 | if (!queue) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 999 | mci->halted_bt_gpm = false; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1000 | } |
| 1001 | |
| 1002 | if (*(((u8 *)payload) + MCI_GPM_COEX_B_HALT_STATE) == |
| 1003 | MCI_GPM_COEX_BT_GPM_HALT) { |
| 1004 | |
| 1005 | mci->halted_bt_gpm = !queue; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1006 | } |
| 1007 | |
| 1008 | break; |
| 1009 | default: |
| 1010 | break; |
| 1011 | } |
| 1012 | } |
| 1013 | |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1014 | void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1015 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1016 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1017 | |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1018 | if (!mci->update_2g5g && !force) |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1019 | return; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1020 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1021 | if (mci->is_2g) { |
| 1022 | ar9003_mci_send_2g5g_status(ah, true); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1023 | |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1024 | REG_SET_BIT(ah, AR_MCI_TX_CTRL, |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1025 | AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); |
| 1026 | REG_CLR_BIT(ah, AR_PHY_GLB_CONTROL, |
| 1027 | AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1028 | |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1029 | if (!(mci->config & ATH_MCI_CONFIG_DISABLE_OSLA)) |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1030 | ar9003_mci_osla_setup(ah, true); |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1031 | } else { |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1032 | REG_SET_BIT(ah, AR_MCI_TX_CTRL, |
| 1033 | AR_MCI_TX_CTRL_DISABLE_LNA_UPDATE); |
| 1034 | REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, |
| 1035 | AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL); |
Rajkumar Manoharan | 4f6bd1a | 2012-06-04 16:28:08 +0530 | [diff] [blame] | 1036 | |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1037 | ar9003_mci_osla_setup(ah, false); |
| 1038 | if (!force) |
| 1039 | ar9003_mci_send_2g5g_status(ah, true); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1040 | } |
| 1041 | } |
| 1042 | |
| 1043 | bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag, |
| 1044 | u32 *payload, u8 len, bool wait_done, |
| 1045 | bool check_bt) |
| 1046 | { |
| 1047 | struct ath_common *common = ath9k_hw_common(ah); |
| 1048 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1049 | bool msg_sent = false; |
| 1050 | u32 regval; |
| 1051 | u32 saved_mci_int_en; |
| 1052 | int i; |
| 1053 | |
| 1054 | saved_mci_int_en = REG_READ(ah, AR_MCI_INTERRUPT_EN); |
| 1055 | regval = REG_READ(ah, AR_BTCOEX_CTRL); |
| 1056 | |
| 1057 | if ((regval == 0xdeadbeef) || !(regval & AR_BTCOEX_CTRL_MCI_MODE_EN)) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1058 | ath_dbg(common, MCI, |
| 1059 | "MCI Not sending 0x%x. MCI is not enabled. full_sleep = %d\n", |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1060 | header, (ah->power_mode == ATH9K_PM_FULL_SLEEP) ? 1 : 0); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1061 | ar9003_mci_queue_unsent_gpm(ah, header, payload, true); |
| 1062 | return false; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1063 | } else if (check_bt && (mci->bt_state == MCI_BT_SLEEP)) { |
Joe Perches | d2182b6 | 2011-12-15 14:55:53 -0800 | [diff] [blame] | 1064 | ath_dbg(common, MCI, |
| 1065 | "MCI Don't send message 0x%x. BT is in sleep state\n", |
| 1066 | header); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1067 | ar9003_mci_queue_unsent_gpm(ah, header, payload, true); |
| 1068 | return false; |
| 1069 | } |
| 1070 | |
| 1071 | if (wait_done) |
| 1072 | REG_WRITE(ah, AR_MCI_INTERRUPT_EN, 0); |
| 1073 | |
| 1074 | /* Need to clear SW_MSG_DONE raw bit before wait */ |
| 1075 | |
| 1076 | REG_WRITE(ah, AR_MCI_INTERRUPT_RAW, |
| 1077 | (AR_MCI_INTERRUPT_SW_MSG_DONE | |
| 1078 | AR_MCI_INTERRUPT_MSG_FAIL_MASK)); |
| 1079 | |
| 1080 | if (payload) { |
| 1081 | for (i = 0; (i * 4) < len; i++) |
| 1082 | REG_WRITE(ah, (AR_MCI_TX_PAYLOAD0 + i * 4), |
| 1083 | *(payload + i)); |
| 1084 | } |
| 1085 | |
| 1086 | REG_WRITE(ah, AR_MCI_COMMAND0, |
| 1087 | (SM((flag & MCI_FLAG_DISABLE_TIMESTAMP), |
| 1088 | AR_MCI_COMMAND0_DISABLE_TIMESTAMP) | |
| 1089 | SM(len, AR_MCI_COMMAND0_LEN) | |
| 1090 | SM(header, AR_MCI_COMMAND0_HEADER))); |
| 1091 | |
| 1092 | if (wait_done && |
| 1093 | !(ar9003_mci_wait_for_interrupt(ah, AR_MCI_INTERRUPT_RAW, |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1094 | AR_MCI_INTERRUPT_SW_MSG_DONE, 500))) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1095 | ar9003_mci_queue_unsent_gpm(ah, header, payload, true); |
| 1096 | else { |
| 1097 | ar9003_mci_queue_unsent_gpm(ah, header, payload, false); |
| 1098 | msg_sent = true; |
| 1099 | } |
| 1100 | |
| 1101 | if (wait_done) |
| 1102 | REG_WRITE(ah, AR_MCI_INTERRUPT_EN, saved_mci_int_en); |
| 1103 | |
| 1104 | return msg_sent; |
| 1105 | } |
| 1106 | EXPORT_SYMBOL(ar9003_mci_send_message); |
| 1107 | |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1108 | void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable) |
| 1109 | { |
| 1110 | struct ath_common *common = ath9k_hw_common(ah); |
| 1111 | struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; |
| 1112 | u32 pld[4] = {0, 0, 0, 0}; |
| 1113 | |
| 1114 | if ((mci_hw->bt_state != MCI_BT_AWAKE) || |
| 1115 | (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL)) |
| 1116 | return; |
| 1117 | |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1118 | MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_REQ); |
| 1119 | pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_seq++; |
| 1120 | |
| 1121 | ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false); |
| 1122 | |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1123 | if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_GRANT, 0, 50000)) { |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1124 | ath_dbg(common, MCI, "MCI BT_CAL_GRANT received\n"); |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1125 | } else { |
Sujith Manoharan | 2fd5d35 | 2012-06-04 16:27:47 +0530 | [diff] [blame] | 1126 | *is_reusable = false; |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1127 | ath_dbg(common, MCI, "MCI BT_CAL_GRANT not received\n"); |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1128 | } |
| 1129 | } |
| 1130 | |
| 1131 | void ar9003_mci_init_cal_done(struct ath_hw *ah) |
| 1132 | { |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1133 | struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci; |
| 1134 | u32 pld[4] = {0, 0, 0, 0}; |
| 1135 | |
| 1136 | if ((mci_hw->bt_state != MCI_BT_AWAKE) || |
| 1137 | (mci_hw->config & ATH_MCI_CONFIG_DISABLE_MCI_CAL)) |
| 1138 | return; |
| 1139 | |
Sujith Manoharan | f2f408e | 2012-02-22 12:41:06 +0530 | [diff] [blame] | 1140 | MCI_GPM_SET_CAL_TYPE(pld, MCI_GPM_WLAN_CAL_DONE); |
| 1141 | pld[MCI_GPM_WLAN_CAL_W_SEQUENCE] = mci_hw->wlan_cal_done++; |
| 1142 | ar9003_mci_send_message(ah, MCI_GPM, 0, pld, 16, true, false); |
| 1143 | } |
| 1144 | |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1145 | void ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf, |
| 1146 | u16 len, u32 sched_addr) |
| 1147 | { |
| 1148 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1149 | |
| 1150 | mci->gpm_addr = gpm_addr; |
| 1151 | mci->gpm_buf = gpm_buf; |
| 1152 | mci->gpm_len = len; |
| 1153 | mci->sched_addr = sched_addr; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1154 | |
| 1155 | ar9003_mci_reset(ah, true, true, true); |
| 1156 | } |
| 1157 | EXPORT_SYMBOL(ar9003_mci_setup); |
| 1158 | |
| 1159 | void ar9003_mci_cleanup(struct ath_hw *ah) |
| 1160 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1161 | /* Turn off MCI and Jupiter mode. */ |
| 1162 | REG_WRITE(ah, AR_BTCOEX_CTRL, 0x00); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1163 | ar9003_mci_disable_interrupt(ah); |
| 1164 | } |
| 1165 | EXPORT_SYMBOL(ar9003_mci_cleanup); |
| 1166 | |
Rajkumar Manoharan | b98ccec | 2012-06-12 20:18:20 +0530 | [diff] [blame^] | 1167 | u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1168 | { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1169 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 1170 | u32 value = 0; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1171 | u8 query_type; |
| 1172 | |
| 1173 | switch (state_type) { |
| 1174 | case MCI_STATE_ENABLE: |
| 1175 | if (mci->ready) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1176 | value = REG_READ(ah, AR_BTCOEX_CTRL); |
| 1177 | |
| 1178 | if ((value == 0xdeadbeef) || (value == 0xffffffff)) |
| 1179 | value = 0; |
| 1180 | } |
| 1181 | value &= AR_BTCOEX_CTRL_MCI_MODE_EN; |
| 1182 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1183 | case MCI_STATE_LAST_SCHD_MSG_OFFSET: |
| 1184 | value = MS(REG_READ(ah, AR_MCI_RX_STATUS), |
| 1185 | AR_MCI_RX_LAST_SCHD_MSG_INDEX); |
| 1186 | /* Make it in bytes */ |
| 1187 | value <<= 4; |
| 1188 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1189 | case MCI_STATE_REMOTE_SLEEP: |
| 1190 | value = MS(REG_READ(ah, AR_MCI_RX_STATUS), |
| 1191 | AR_MCI_RX_REMOTE_SLEEP) ? |
| 1192 | MCI_BT_SLEEP : MCI_BT_AWAKE; |
| 1193 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1194 | case MCI_STATE_CONT_RSSI_POWER: |
| 1195 | value = MS(mci->cont_status, AR_MCI_CONT_RSSI_POWER); |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1196 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1197 | case MCI_STATE_CONT_PRIORITY: |
| 1198 | value = MS(mci->cont_status, AR_MCI_CONT_RRIORITY); |
| 1199 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1200 | case MCI_STATE_CONT_TXRX: |
| 1201 | value = MS(mci->cont_status, AR_MCI_CONT_TXRX); |
| 1202 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1203 | case MCI_STATE_BT: |
| 1204 | value = mci->bt_state; |
| 1205 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1206 | case MCI_STATE_SET_BT_SLEEP: |
| 1207 | mci->bt_state = MCI_BT_SLEEP; |
| 1208 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1209 | case MCI_STATE_SET_BT_AWAKE: |
| 1210 | mci->bt_state = MCI_BT_AWAKE; |
| 1211 | ar9003_mci_send_coex_version_query(ah, true); |
| 1212 | ar9003_mci_send_coex_wlan_channels(ah, true); |
| 1213 | |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1214 | if (mci->unhalt_bt_gpm) |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1215 | ar9003_mci_send_coex_halt_bt_gpm(ah, false, true); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1216 | |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1217 | ar9003_mci_2g5g_switch(ah, false); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1218 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1219 | case MCI_STATE_SET_BT_CAL_START: |
| 1220 | mci->bt_state = MCI_BT_CAL_START; |
| 1221 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1222 | case MCI_STATE_SET_BT_CAL: |
| 1223 | mci->bt_state = MCI_BT_CAL; |
| 1224 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1225 | case MCI_STATE_RESET_REQ_WAKE: |
| 1226 | ar9003_mci_reset_req_wakeup(ah); |
| 1227 | mci->update_2g5g = true; |
| 1228 | |
Sujith Manoharan | 0cc4cde | 2012-02-22 12:42:15 +0530 | [diff] [blame] | 1229 | if (mci->config & ATH_MCI_CONFIG_MCI_OBS_MASK) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1230 | /* Check if we still have control of the GPIOs */ |
| 1231 | if ((REG_READ(ah, AR_GLB_GPIO_CONTROL) & |
Sujith Manoharan | 37cd9d7 | 2012-02-22 12:42:21 +0530 | [diff] [blame] | 1232 | ATH_MCI_CONFIG_MCI_OBS_GPIO) != |
| 1233 | ATH_MCI_CONFIG_MCI_OBS_GPIO) { |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1234 | ar9003_mci_observation_set_up(ah); |
| 1235 | } |
| 1236 | } |
| 1237 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1238 | case MCI_STATE_SEND_WLAN_COEX_VERSION: |
| 1239 | ar9003_mci_send_coex_version_response(ah, true); |
| 1240 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1241 | case MCI_STATE_SEND_VERSION_QUERY: |
| 1242 | ar9003_mci_send_coex_version_query(ah, true); |
| 1243 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1244 | case MCI_STATE_SEND_STATUS_QUERY: |
Sujith Manoharan | c91ec46 | 2012-02-22 12:40:03 +0530 | [diff] [blame] | 1245 | query_type = MCI_GPM_COEX_QUERY_BT_TOPOLOGY; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1246 | ar9003_mci_send_coex_bt_status_query(ah, true, query_type); |
| 1247 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1248 | case MCI_STATE_RECOVER_RX: |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1249 | ar9003_mci_prep_interface(ah); |
| 1250 | mci->query_bt = true; |
| 1251 | mci->need_flush_btinfo = true; |
| 1252 | ar9003_mci_send_coex_wlan_channels(ah, true); |
Rajkumar Manoharan | 1bde95fa | 2012-06-11 12:19:33 +0530 | [diff] [blame] | 1253 | ar9003_mci_2g5g_switch(ah, false); |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1254 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1255 | case MCI_STATE_NEED_FTP_STOMP: |
| 1256 | value = !(mci->config & ATH_MCI_CONFIG_DISABLE_FTP_STOMP); |
| 1257 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1258 | default: |
| 1259 | break; |
Mohammed Shafi Shajakhan | bbefb87 | 2011-11-30 10:41:17 +0530 | [diff] [blame] | 1260 | } |
| 1261 | |
| 1262 | return value; |
| 1263 | } |
| 1264 | EXPORT_SYMBOL(ar9003_mci_state); |
Rajkumar Manoharan | 99922a4 | 2012-06-04 16:28:31 +0530 | [diff] [blame] | 1265 | |
| 1266 | void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah) |
| 1267 | { |
| 1268 | struct ath_common *common = ath9k_hw_common(ah); |
| 1269 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1270 | |
| 1271 | ath_dbg(common, MCI, "Give LNA and SPDT control to BT\n"); |
| 1272 | |
| 1273 | REG_SET_BIT(ah, AR_PHY_GLB_CONTROL, AR_BTCOEX_CTRL_BT_OWN_SPDT_CTRL); |
| 1274 | mci->is_2g = false; |
| 1275 | mci->update_2g5g = true; |
| 1276 | ar9003_mci_send_2g5g_status(ah, true); |
| 1277 | |
| 1278 | /* Force another 2g5g update at next scanning */ |
| 1279 | mci->update_2g5g = true; |
| 1280 | } |
Rajkumar Manoharan | 9dd9b0d | 2012-06-11 12:19:31 +0530 | [diff] [blame] | 1281 | |
| 1282 | void ar9003_mci_set_power_awake(struct ath_hw *ah) |
| 1283 | { |
| 1284 | u32 btcoex_ctrl2, diag_sw; |
| 1285 | int i; |
| 1286 | u8 lna_ctrl, bt_sleep; |
| 1287 | |
| 1288 | for (i = 0; i < AH_WAIT_TIMEOUT; i++) { |
| 1289 | btcoex_ctrl2 = REG_READ(ah, AR_BTCOEX_CTRL2); |
| 1290 | if (btcoex_ctrl2 != 0xdeadbeef) |
| 1291 | break; |
| 1292 | udelay(AH_TIME_QUANTUM); |
| 1293 | } |
| 1294 | REG_WRITE(ah, AR_BTCOEX_CTRL2, (btcoex_ctrl2 | BIT(23))); |
| 1295 | |
| 1296 | for (i = 0; i < AH_WAIT_TIMEOUT; i++) { |
| 1297 | diag_sw = REG_READ(ah, AR_DIAG_SW); |
| 1298 | if (diag_sw != 0xdeadbeef) |
| 1299 | break; |
| 1300 | udelay(AH_TIME_QUANTUM); |
| 1301 | } |
| 1302 | REG_WRITE(ah, AR_DIAG_SW, (diag_sw | BIT(27) | BIT(19) | BIT(18))); |
| 1303 | lna_ctrl = REG_READ(ah, AR_OBS_BUS_CTRL) & 0x3; |
| 1304 | bt_sleep = REG_READ(ah, AR_MCI_RX_STATUS) & AR_MCI_RX_REMOTE_SLEEP; |
| 1305 | |
| 1306 | REG_WRITE(ah, AR_BTCOEX_CTRL2, btcoex_ctrl2); |
| 1307 | REG_WRITE(ah, AR_DIAG_SW, diag_sw); |
| 1308 | |
| 1309 | if (bt_sleep && (lna_ctrl == 2)) { |
| 1310 | REG_SET_BIT(ah, AR_BTCOEX_RC, 0x1); |
| 1311 | REG_CLR_BIT(ah, AR_BTCOEX_RC, 0x1); |
| 1312 | udelay(50); |
| 1313 | } |
| 1314 | } |
Rajkumar Manoharan | 506847a | 2012-06-12 20:18:16 +0530 | [diff] [blame] | 1315 | |
| 1316 | void ar9003_mci_check_gpm_offset(struct ath_hw *ah) |
| 1317 | { |
| 1318 | struct ath_common *common = ath9k_hw_common(ah); |
| 1319 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1320 | u32 offset; |
| 1321 | |
| 1322 | /* |
| 1323 | * This should only be called before "MAC Warm Reset" or "MCI Reset Rx". |
| 1324 | */ |
| 1325 | offset = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR); |
| 1326 | if (mci->gpm_idx == offset) |
| 1327 | return; |
| 1328 | ath_dbg(common, MCI, "GPM cached write pointer mismatch %d %d\n", |
| 1329 | mci->gpm_idx, offset); |
| 1330 | mci->query_bt = true; |
| 1331 | mci->need_flush_btinfo = true; |
| 1332 | mci->gpm_idx = 0; |
| 1333 | } |
| 1334 | |
| 1335 | u32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, bool first, u32 *more) |
| 1336 | { |
| 1337 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1338 | u32 offset, more_gpm = 0, gpm_ptr; |
| 1339 | |
| 1340 | if (first) { |
| 1341 | gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR); |
| 1342 | mci->gpm_idx = gpm_ptr; |
| 1343 | return gpm_ptr; |
| 1344 | } |
| 1345 | |
| 1346 | /* |
| 1347 | * This could be useful to avoid new GPM message interrupt which |
| 1348 | * may lead to spurious interrupt after power sleep, or multiple |
| 1349 | * entry of ath_mci_intr(). |
| 1350 | * Adding empty GPM check by returning HAL_MCI_GPM_INVALID can |
| 1351 | * alleviate this effect, but clearing GPM RX interrupt bit is |
| 1352 | * safe, because whether this is called from hw or driver code |
| 1353 | * there must be an interrupt bit set/triggered initially |
| 1354 | */ |
| 1355 | REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW, |
| 1356 | AR_MCI_INTERRUPT_RX_MSG_GPM); |
| 1357 | |
| 1358 | gpm_ptr = MS(REG_READ(ah, AR_MCI_GPM_1), AR_MCI_GPM_WRITE_PTR); |
| 1359 | offset = gpm_ptr; |
| 1360 | |
| 1361 | if (!offset) |
| 1362 | offset = mci->gpm_len - 1; |
| 1363 | else if (offset >= mci->gpm_len) { |
| 1364 | if (offset != 0xFFFF) |
| 1365 | offset = 0; |
| 1366 | } else { |
| 1367 | offset--; |
| 1368 | } |
| 1369 | |
| 1370 | if ((offset == 0xFFFF) || (gpm_ptr == mci->gpm_idx)) { |
| 1371 | offset = MCI_GPM_INVALID; |
| 1372 | more_gpm = MCI_GPM_NOMORE; |
| 1373 | goto out; |
| 1374 | } |
| 1375 | for (;;) { |
| 1376 | u32 temp_index; |
| 1377 | |
| 1378 | /* skip reserved GPM if any */ |
| 1379 | |
| 1380 | if (offset != mci->gpm_idx) |
| 1381 | more_gpm = MCI_GPM_MORE; |
| 1382 | else |
| 1383 | more_gpm = MCI_GPM_NOMORE; |
| 1384 | |
| 1385 | temp_index = mci->gpm_idx; |
| 1386 | mci->gpm_idx++; |
| 1387 | |
| 1388 | if (mci->gpm_idx >= mci->gpm_len) |
| 1389 | mci->gpm_idx = 0; |
| 1390 | |
| 1391 | if (ar9003_mci_is_gpm_valid(ah, temp_index)) { |
| 1392 | offset = temp_index; |
| 1393 | break; |
| 1394 | } |
| 1395 | |
| 1396 | if (more_gpm == MCI_GPM_NOMORE) { |
| 1397 | offset = MCI_GPM_INVALID; |
| 1398 | break; |
| 1399 | } |
| 1400 | } |
| 1401 | |
| 1402 | if (offset != MCI_GPM_INVALID) |
| 1403 | offset <<= 4; |
| 1404 | out: |
| 1405 | if (more) |
| 1406 | *more = more_gpm; |
| 1407 | |
| 1408 | return offset; |
| 1409 | } |
| 1410 | EXPORT_SYMBOL(ar9003_mci_get_next_gpm_offset); |
Rajkumar Manoharan | e1763d3 | 2012-06-12 20:18:17 +0530 | [diff] [blame] | 1411 | |
| 1412 | void ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor) |
| 1413 | { |
| 1414 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1415 | |
| 1416 | mci->bt_ver_major = major; |
| 1417 | mci->bt_ver_minor = minor; |
| 1418 | mci->bt_version_known = true; |
| 1419 | ath_dbg(ath9k_hw_common(ah), MCI, "MCI BT version set: %d.%d\n", |
| 1420 | mci->bt_ver_major, mci->bt_ver_minor); |
| 1421 | } |
| 1422 | EXPORT_SYMBOL(ar9003_mci_set_bt_version); |
Rajkumar Manoharan | 2d340ac | 2012-06-12 20:18:18 +0530 | [diff] [blame] | 1423 | |
| 1424 | void ar9003_mci_send_wlan_channels(struct ath_hw *ah) |
| 1425 | { |
| 1426 | struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci; |
| 1427 | |
| 1428 | mci->wlan_channels_update = true; |
| 1429 | ar9003_mci_send_coex_wlan_channels(ah, true); |
| 1430 | } |
| 1431 | EXPORT_SYMBOL(ar9003_mci_send_wlan_channels); |