blob: bbf7f72058d7b1a1afb0834f5c83c3482b6f93cd [file] [log] [blame]
Hai Lia6895542015-03-31 14:36:33 -04001/*
2 * Copyright (c) 2015, The Linux Foundation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/err.h>
17#include <linux/gpio.h>
Brian Norris964a0752015-05-20 15:59:31 -070018#include <linux/gpio/consumer.h>
Hai Lia6895542015-03-31 14:36:33 -040019#include <linux/interrupt.h>
20#include <linux/of_device.h>
21#include <linux/of_gpio.h>
22#include <linux/of_irq.h>
Hai Liab8909b2015-06-11 10:56:46 -040023#include <linux/pinctrl/consumer.h>
Archit Tanejaf7009d22015-06-25 11:43:40 +053024#include <linux/of_graph.h>
Hai Lia6895542015-03-31 14:36:33 -040025#include <linux/regulator/consumer.h>
26#include <linux/spinlock.h>
27#include <video/mipi_display.h>
28
29#include "dsi.h"
30#include "dsi.xml.h"
Hai Lid248b612015-08-13 17:49:29 -040031#include "dsi_cfg.h"
Hai Lia6895542015-03-31 14:36:33 -040032
33static int dsi_get_version(const void __iomem *base, u32 *major, u32 *minor)
34{
35 u32 ver;
Hai Lia6895542015-03-31 14:36:33 -040036
37 if (!major || !minor)
38 return -EINVAL;
39
Archit Taneja648d5062015-10-09 11:10:59 +053040 /*
41 * From DSI6G(v3), addition of a 6G_HW_VERSION register at offset 0
Hai Lia6895542015-03-31 14:36:33 -040042 * makes all other registers 4-byte shifted down.
Archit Taneja648d5062015-10-09 11:10:59 +053043 *
44 * In order to identify between DSI6G(v3) and beyond, and DSIv2 and
45 * older, we read the DSI_VERSION register without any shift(offset
46 * 0x1f0). In the case of DSIv2, this hast to be a non-zero value. In
47 * the case of DSI6G, this has to be zero (the offset points to a
48 * scratch register which we never touch)
Hai Lia6895542015-03-31 14:36:33 -040049 */
Archit Taneja648d5062015-10-09 11:10:59 +053050
51 ver = msm_readl(base + REG_DSI_VERSION);
52 if (ver) {
53 /* older dsi host, there is no register shift */
Hai Lia6895542015-03-31 14:36:33 -040054 ver = FIELD(ver, DSI_VERSION_MAJOR);
55 if (ver <= MSM_DSI_VER_MAJOR_V2) {
56 /* old versions */
57 *major = ver;
58 *minor = 0;
59 return 0;
60 } else {
61 return -EINVAL;
62 }
63 } else {
Archit Taneja648d5062015-10-09 11:10:59 +053064 /*
65 * newer host, offset 0 has 6G_HW_VERSION, the rest of the
66 * registers are shifted down, read DSI_VERSION again with
67 * the shifted offset
68 */
Hai Lia6895542015-03-31 14:36:33 -040069 ver = msm_readl(base + DSI_6G_REG_SHIFT + REG_DSI_VERSION);
70 ver = FIELD(ver, DSI_VERSION_MAJOR);
71 if (ver == MSM_DSI_VER_MAJOR_6G) {
72 /* 6G version */
73 *major = ver;
Archit Taneja648d5062015-10-09 11:10:59 +053074 *minor = msm_readl(base + REG_DSI_6G_HW_VERSION);
Hai Lia6895542015-03-31 14:36:33 -040075 return 0;
76 } else {
77 return -EINVAL;
78 }
79 }
80}
81
82#define DSI_ERR_STATE_ACK 0x0000
83#define DSI_ERR_STATE_TIMEOUT 0x0001
84#define DSI_ERR_STATE_DLN0_PHY 0x0002
85#define DSI_ERR_STATE_FIFO 0x0004
86#define DSI_ERR_STATE_MDP_FIFO_UNDERFLOW 0x0008
87#define DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION 0x0010
88#define DSI_ERR_STATE_PLL_UNLOCKED 0x0020
89
90#define DSI_CLK_CTRL_ENABLE_CLKS \
91 (DSI_CLK_CTRL_AHBS_HCLK_ON | DSI_CLK_CTRL_AHBM_SCLK_ON | \
92 DSI_CLK_CTRL_PCLK_ON | DSI_CLK_CTRL_DSICLK_ON | \
93 DSI_CLK_CTRL_BYTECLK_ON | DSI_CLK_CTRL_ESCCLK_ON | \
94 DSI_CLK_CTRL_FORCE_ON_DYN_AHBM_HCLK)
95
96struct msm_dsi_host {
97 struct mipi_dsi_host base;
98
99 struct platform_device *pdev;
100 struct drm_device *dev;
101
102 int id;
103
104 void __iomem *ctrl_base;
Hai Liec31abf2015-05-15 13:04:06 -0400105 struct regulator_bulk_data supplies[DSI_DEV_REGULATOR_MAX];
Archit Taneja6e0eb522015-10-09 15:21:12 +0530106
107 struct clk *bus_clks[DSI_BUS_CLK_MAX];
108
Hai Lia6895542015-03-31 14:36:33 -0400109 struct clk *byte_clk;
110 struct clk *esc_clk;
111 struct clk *pixel_clk;
Hai Li9d32c4982015-05-15 13:04:05 -0400112 struct clk *byte_clk_src;
113 struct clk *pixel_clk_src;
114
Hai Lia6895542015-03-31 14:36:33 -0400115 u32 byte_clk_rate;
Archit Taneja4bfa9742015-10-09 16:32:38 +0530116 u32 esc_clk_rate;
117
118 /* DSI v2 specific clocks */
119 struct clk *src_clk;
120 struct clk *esc_clk_src;
121 struct clk *dsi_clk_src;
122
123 u32 src_clk_rate;
Hai Lia6895542015-03-31 14:36:33 -0400124
125 struct gpio_desc *disp_en_gpio;
126 struct gpio_desc *te_gpio;
127
Hai Lid248b612015-08-13 17:49:29 -0400128 const struct msm_dsi_cfg_handler *cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400129
130 struct completion dma_comp;
131 struct completion video_comp;
132 struct mutex dev_mutex;
133 struct mutex cmd_mutex;
134 struct mutex clk_mutex;
135 spinlock_t intr_lock; /* Protect interrupt ctrl register */
136
137 u32 err_work_state;
138 struct work_struct err_work;
139 struct workqueue_struct *workqueue;
140
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530141 /* DSI 6G TX buffer*/
Hai Lia6895542015-03-31 14:36:33 -0400142 struct drm_gem_object *tx_gem_obj;
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530143
144 /* DSI v2 TX buffer */
145 void *tx_buf;
146 dma_addr_t tx_buf_paddr;
147
148 int tx_size;
149
Hai Lia6895542015-03-31 14:36:33 -0400150 u8 *rx_buf;
151
152 struct drm_display_mode *mode;
153
Archit Tanejaa9ddac92015-08-03 14:05:45 +0530154 /* connected device info */
155 struct device_node *device_node;
Hai Lia6895542015-03-31 14:36:33 -0400156 unsigned int channel;
157 unsigned int lanes;
158 enum mipi_dsi_pixel_format format;
159 unsigned long mode_flags;
160
161 u32 dma_cmd_ctrl_restore;
162
163 bool registered;
164 bool power_on;
165 int irq;
166};
167
168static u32 dsi_get_bpp(const enum mipi_dsi_pixel_format fmt)
169{
170 switch (fmt) {
171 case MIPI_DSI_FMT_RGB565: return 16;
172 case MIPI_DSI_FMT_RGB666_PACKED: return 18;
173 case MIPI_DSI_FMT_RGB666:
174 case MIPI_DSI_FMT_RGB888:
175 default: return 24;
176 }
177}
178
179static inline u32 dsi_read(struct msm_dsi_host *msm_host, u32 reg)
180{
Hai Lid248b612015-08-13 17:49:29 -0400181 return msm_readl(msm_host->ctrl_base + reg);
Hai Lia6895542015-03-31 14:36:33 -0400182}
183static inline void dsi_write(struct msm_dsi_host *msm_host, u32 reg, u32 data)
184{
Hai Lid248b612015-08-13 17:49:29 -0400185 msm_writel(data, msm_host->ctrl_base + reg);
Hai Lia6895542015-03-31 14:36:33 -0400186}
187
188static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host);
189static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host);
190
Hai Lid248b612015-08-13 17:49:29 -0400191static const struct msm_dsi_cfg_handler *dsi_get_config(
192 struct msm_dsi_host *msm_host)
Hai Lia6895542015-03-31 14:36:33 -0400193{
Hai Lid248b612015-08-13 17:49:29 -0400194 const struct msm_dsi_cfg_handler *cfg_hnd = NULL;
Archit Taneja31c92762015-10-09 12:40:39 +0530195 struct device *dev = &msm_host->pdev->dev;
Hai Lia6895542015-03-31 14:36:33 -0400196 struct regulator *gdsc_reg;
Archit Taneja31c92762015-10-09 12:40:39 +0530197 struct clk *ahb_clk;
Hai Lid248b612015-08-13 17:49:29 -0400198 int ret;
Hai Lia6895542015-03-31 14:36:33 -0400199 u32 major = 0, minor = 0;
200
Archit Taneja31c92762015-10-09 12:40:39 +0530201 gdsc_reg = regulator_get(dev, "gdsc");
Fabian Frederickbdc80de2015-05-04 19:03:55 +0200202 if (IS_ERR(gdsc_reg)) {
Hai Lia6895542015-03-31 14:36:33 -0400203 pr_err("%s: cannot get gdsc\n", __func__);
Hai Lid248b612015-08-13 17:49:29 -0400204 goto exit;
Hai Lia6895542015-03-31 14:36:33 -0400205 }
Archit Taneja31c92762015-10-09 12:40:39 +0530206
207 ahb_clk = clk_get(dev, "iface_clk");
208 if (IS_ERR(ahb_clk)) {
209 pr_err("%s: cannot get interface clock\n", __func__);
210 goto put_gdsc;
211 }
212
Hai Lia6895542015-03-31 14:36:33 -0400213 ret = regulator_enable(gdsc_reg);
214 if (ret) {
215 pr_err("%s: unable to enable gdsc\n", __func__);
Archit Taneja31c92762015-10-09 12:40:39 +0530216 goto put_clk;
Hai Lia6895542015-03-31 14:36:33 -0400217 }
Archit Taneja31c92762015-10-09 12:40:39 +0530218
219 ret = clk_prepare_enable(ahb_clk);
Hai Lia6895542015-03-31 14:36:33 -0400220 if (ret) {
221 pr_err("%s: unable to enable ahb_clk\n", __func__);
Hai Lid248b612015-08-13 17:49:29 -0400222 goto disable_gdsc;
Hai Lia6895542015-03-31 14:36:33 -0400223 }
224
225 ret = dsi_get_version(msm_host->ctrl_base, &major, &minor);
Hai Lia6895542015-03-31 14:36:33 -0400226 if (ret) {
227 pr_err("%s: Invalid version\n", __func__);
Hai Lid248b612015-08-13 17:49:29 -0400228 goto disable_clks;
Hai Lia6895542015-03-31 14:36:33 -0400229 }
230
Hai Lid248b612015-08-13 17:49:29 -0400231 cfg_hnd = msm_dsi_cfg_get(major, minor);
Hai Lia6895542015-03-31 14:36:33 -0400232
Hai Lid248b612015-08-13 17:49:29 -0400233 DBG("%s: Version %x:%x\n", __func__, major, minor);
234
235disable_clks:
Archit Taneja31c92762015-10-09 12:40:39 +0530236 clk_disable_unprepare(ahb_clk);
Hai Lid248b612015-08-13 17:49:29 -0400237disable_gdsc:
238 regulator_disable(gdsc_reg);
Archit Taneja31c92762015-10-09 12:40:39 +0530239put_clk:
240 clk_put(ahb_clk);
Hai Lid248b612015-08-13 17:49:29 -0400241put_gdsc:
242 regulator_put(gdsc_reg);
243exit:
244 return cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400245}
246
247static inline struct msm_dsi_host *to_msm_dsi_host(struct mipi_dsi_host *host)
248{
249 return container_of(host, struct msm_dsi_host, base);
250}
251
252static void dsi_host_regulator_disable(struct msm_dsi_host *msm_host)
253{
254 struct regulator_bulk_data *s = msm_host->supplies;
Hai Lid248b612015-08-13 17:49:29 -0400255 const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
256 int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
Hai Lia6895542015-03-31 14:36:33 -0400257 int i;
258
259 DBG("");
260 for (i = num - 1; i >= 0; i--)
261 if (regs[i].disable_load >= 0)
Dave Airlie2c33ce02015-04-20 11:32:26 +1000262 regulator_set_load(s[i].consumer,
263 regs[i].disable_load);
Hai Lia6895542015-03-31 14:36:33 -0400264
265 regulator_bulk_disable(num, s);
266}
267
268static int dsi_host_regulator_enable(struct msm_dsi_host *msm_host)
269{
270 struct regulator_bulk_data *s = msm_host->supplies;
Hai Lid248b612015-08-13 17:49:29 -0400271 const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
272 int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
Hai Lia6895542015-03-31 14:36:33 -0400273 int ret, i;
274
275 DBG("");
276 for (i = 0; i < num; i++) {
277 if (regs[i].enable_load >= 0) {
Dave Airlie2c33ce02015-04-20 11:32:26 +1000278 ret = regulator_set_load(s[i].consumer,
279 regs[i].enable_load);
Hai Lia6895542015-03-31 14:36:33 -0400280 if (ret < 0) {
281 pr_err("regulator %d set op mode failed, %d\n",
282 i, ret);
283 goto fail;
284 }
285 }
286 }
287
288 ret = regulator_bulk_enable(num, s);
289 if (ret < 0) {
290 pr_err("regulator enable failed, %d\n", ret);
291 goto fail;
292 }
293
294 return 0;
295
296fail:
297 for (i--; i >= 0; i--)
Dave Airlie2c33ce02015-04-20 11:32:26 +1000298 regulator_set_load(s[i].consumer, regs[i].disable_load);
Hai Lia6895542015-03-31 14:36:33 -0400299 return ret;
300}
301
302static int dsi_regulator_init(struct msm_dsi_host *msm_host)
303{
304 struct regulator_bulk_data *s = msm_host->supplies;
Hai Lid248b612015-08-13 17:49:29 -0400305 const struct dsi_reg_entry *regs = msm_host->cfg_hnd->cfg->reg_cfg.regs;
306 int num = msm_host->cfg_hnd->cfg->reg_cfg.num;
Hai Lia6895542015-03-31 14:36:33 -0400307 int i, ret;
308
309 for (i = 0; i < num; i++)
310 s[i].supply = regs[i].name;
311
312 ret = devm_regulator_bulk_get(&msm_host->pdev->dev, num, s);
313 if (ret < 0) {
314 pr_err("%s: failed to init regulator, ret=%d\n",
315 __func__, ret);
316 return ret;
317 }
318
319 for (i = 0; i < num; i++) {
Bjorn Andersson556a76e2015-08-18 10:34:32 -0700320 if (regulator_can_change_voltage(s[i].consumer)) {
Hai Lia6895542015-03-31 14:36:33 -0400321 ret = regulator_set_voltage(s[i].consumer,
322 regs[i].min_voltage, regs[i].max_voltage);
323 if (ret < 0) {
324 pr_err("regulator %d set voltage failed, %d\n",
325 i, ret);
326 return ret;
327 }
328 }
329 }
330
331 return 0;
332}
333
334static int dsi_clk_init(struct msm_dsi_host *msm_host)
335{
336 struct device *dev = &msm_host->pdev->dev;
Archit Taneja4bfa9742015-10-09 16:32:38 +0530337 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
338 const struct msm_dsi_config *cfg = cfg_hnd->cfg;
Archit Taneja6e0eb522015-10-09 15:21:12 +0530339 int i, ret = 0;
Hai Lia6895542015-03-31 14:36:33 -0400340
Archit Taneja6e0eb522015-10-09 15:21:12 +0530341 /* get bus clocks */
342 for (i = 0; i < cfg->num_bus_clks; i++) {
343 msm_host->bus_clks[i] = devm_clk_get(dev,
344 cfg->bus_clk_names[i]);
345 if (IS_ERR(msm_host->bus_clks[i])) {
346 ret = PTR_ERR(msm_host->bus_clks[i]);
347 pr_err("%s: Unable to get %s, ret = %d\n",
348 __func__, cfg->bus_clk_names[i], ret);
349 goto exit;
350 }
Hai Lia6895542015-03-31 14:36:33 -0400351 }
352
Archit Taneja6e0eb522015-10-09 15:21:12 +0530353 /* get link and source clocks */
Hai Lia6895542015-03-31 14:36:33 -0400354 msm_host->byte_clk = devm_clk_get(dev, "byte_clk");
355 if (IS_ERR(msm_host->byte_clk)) {
356 ret = PTR_ERR(msm_host->byte_clk);
357 pr_err("%s: can't find dsi_byte_clk. ret=%d\n",
358 __func__, ret);
359 msm_host->byte_clk = NULL;
360 goto exit;
361 }
362
363 msm_host->pixel_clk = devm_clk_get(dev, "pixel_clk");
364 if (IS_ERR(msm_host->pixel_clk)) {
365 ret = PTR_ERR(msm_host->pixel_clk);
366 pr_err("%s: can't find dsi_pixel_clk. ret=%d\n",
367 __func__, ret);
368 msm_host->pixel_clk = NULL;
369 goto exit;
370 }
371
372 msm_host->esc_clk = devm_clk_get(dev, "core_clk");
373 if (IS_ERR(msm_host->esc_clk)) {
374 ret = PTR_ERR(msm_host->esc_clk);
375 pr_err("%s: can't find dsi_esc_clk. ret=%d\n",
376 __func__, ret);
377 msm_host->esc_clk = NULL;
378 goto exit;
379 }
380
Archit Tanejae6c4c782015-11-30 17:47:17 +0530381 msm_host->byte_clk_src = clk_get_parent(msm_host->byte_clk);
382 if (!msm_host->byte_clk_src) {
383 ret = -ENODEV;
Hai Li9d32c4982015-05-15 13:04:05 -0400384 pr_err("%s: can't find byte_clk_src. ret=%d\n", __func__, ret);
Hai Li9d32c4982015-05-15 13:04:05 -0400385 goto exit;
386 }
387
Archit Tanejae6c4c782015-11-30 17:47:17 +0530388 msm_host->pixel_clk_src = clk_get_parent(msm_host->pixel_clk);
389 if (!msm_host->pixel_clk_src) {
390 ret = -ENODEV;
Hai Li9d32c4982015-05-15 13:04:05 -0400391 pr_err("%s: can't find pixel_clk_src. ret=%d\n", __func__, ret);
Archit Taneja4bfa9742015-10-09 16:32:38 +0530392 goto exit;
Hai Li9d32c4982015-05-15 13:04:05 -0400393 }
394
Archit Taneja4bfa9742015-10-09 16:32:38 +0530395 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
396 msm_host->src_clk = devm_clk_get(dev, "src_clk");
397 if (IS_ERR(msm_host->src_clk)) {
398 ret = PTR_ERR(msm_host->src_clk);
399 pr_err("%s: can't find dsi_src_clk. ret=%d\n",
400 __func__, ret);
401 msm_host->src_clk = NULL;
402 goto exit;
403 }
404
405 msm_host->esc_clk_src = clk_get_parent(msm_host->esc_clk);
406 if (!msm_host->esc_clk_src) {
407 ret = -ENODEV;
408 pr_err("%s: can't get esc_clk_src. ret=%d\n",
409 __func__, ret);
410 goto exit;
411 }
412
413 msm_host->dsi_clk_src = clk_get_parent(msm_host->src_clk);
414 if (!msm_host->dsi_clk_src) {
415 ret = -ENODEV;
416 pr_err("%s: can't get dsi_clk_src. ret=%d\n",
417 __func__, ret);
418 }
419 }
Hai Lia6895542015-03-31 14:36:33 -0400420exit:
421 return ret;
422}
423
424static int dsi_bus_clk_enable(struct msm_dsi_host *msm_host)
425{
Archit Taneja6e0eb522015-10-09 15:21:12 +0530426 const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
427 int i, ret;
Hai Lia6895542015-03-31 14:36:33 -0400428
429 DBG("id=%d", msm_host->id);
430
Archit Taneja6e0eb522015-10-09 15:21:12 +0530431 for (i = 0; i < cfg->num_bus_clks; i++) {
432 ret = clk_prepare_enable(msm_host->bus_clks[i]);
433 if (ret) {
434 pr_err("%s: failed to enable bus clock %d ret %d\n",
435 __func__, i, ret);
436 goto err;
437 }
Hai Lia6895542015-03-31 14:36:33 -0400438 }
439
440 return 0;
Archit Taneja6e0eb522015-10-09 15:21:12 +0530441err:
442 for (; i > 0; i--)
443 clk_disable_unprepare(msm_host->bus_clks[i]);
Hai Lia6895542015-03-31 14:36:33 -0400444
Hai Lia6895542015-03-31 14:36:33 -0400445 return ret;
446}
447
448static void dsi_bus_clk_disable(struct msm_dsi_host *msm_host)
449{
Archit Taneja6e0eb522015-10-09 15:21:12 +0530450 const struct msm_dsi_config *cfg = msm_host->cfg_hnd->cfg;
451 int i;
452
Hai Lia6895542015-03-31 14:36:33 -0400453 DBG("");
Archit Taneja6e0eb522015-10-09 15:21:12 +0530454
455 for (i = cfg->num_bus_clks - 1; i >= 0; i--)
456 clk_disable_unprepare(msm_host->bus_clks[i]);
Hai Lia6895542015-03-31 14:36:33 -0400457}
458
Archit Taneja4bfa9742015-10-09 16:32:38 +0530459static int dsi_link_clk_enable_6g(struct msm_dsi_host *msm_host)
Hai Lia6895542015-03-31 14:36:33 -0400460{
461 int ret;
462
463 DBG("Set clk rates: pclk=%d, byteclk=%d",
464 msm_host->mode->clock, msm_host->byte_clk_rate);
465
466 ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
467 if (ret) {
468 pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
469 goto error;
470 }
471
472 ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
473 if (ret) {
474 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
475 goto error;
476 }
477
478 ret = clk_prepare_enable(msm_host->esc_clk);
479 if (ret) {
480 pr_err("%s: Failed to enable dsi esc clk\n", __func__);
481 goto error;
482 }
483
484 ret = clk_prepare_enable(msm_host->byte_clk);
485 if (ret) {
486 pr_err("%s: Failed to enable dsi byte clk\n", __func__);
487 goto byte_clk_err;
488 }
489
490 ret = clk_prepare_enable(msm_host->pixel_clk);
491 if (ret) {
492 pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
493 goto pixel_clk_err;
494 }
495
496 return 0;
497
498pixel_clk_err:
499 clk_disable_unprepare(msm_host->byte_clk);
500byte_clk_err:
501 clk_disable_unprepare(msm_host->esc_clk);
502error:
503 return ret;
504}
505
Archit Taneja4bfa9742015-10-09 16:32:38 +0530506static int dsi_link_clk_enable_v2(struct msm_dsi_host *msm_host)
507{
508 int ret;
509
510 DBG("Set clk rates: pclk=%d, byteclk=%d, esc_clk=%d, dsi_src_clk=%d",
511 msm_host->mode->clock, msm_host->byte_clk_rate,
512 msm_host->esc_clk_rate, msm_host->src_clk_rate);
513
514 ret = clk_set_rate(msm_host->byte_clk, msm_host->byte_clk_rate);
515 if (ret) {
516 pr_err("%s: Failed to set rate byte clk, %d\n", __func__, ret);
517 goto error;
518 }
519
520 ret = clk_set_rate(msm_host->esc_clk, msm_host->esc_clk_rate);
521 if (ret) {
522 pr_err("%s: Failed to set rate esc clk, %d\n", __func__, ret);
523 goto error;
524 }
525
526 ret = clk_set_rate(msm_host->src_clk, msm_host->src_clk_rate);
527 if (ret) {
528 pr_err("%s: Failed to set rate src clk, %d\n", __func__, ret);
529 goto error;
530 }
531
532 ret = clk_set_rate(msm_host->pixel_clk, msm_host->mode->clock * 1000);
533 if (ret) {
534 pr_err("%s: Failed to set rate pixel clk, %d\n", __func__, ret);
535 goto error;
536 }
537
538 ret = clk_prepare_enable(msm_host->byte_clk);
539 if (ret) {
540 pr_err("%s: Failed to enable dsi byte clk\n", __func__);
541 goto error;
542 }
543
544 ret = clk_prepare_enable(msm_host->esc_clk);
545 if (ret) {
546 pr_err("%s: Failed to enable dsi esc clk\n", __func__);
547 goto esc_clk_err;
548 }
549
550 ret = clk_prepare_enable(msm_host->src_clk);
551 if (ret) {
552 pr_err("%s: Failed to enable dsi src clk\n", __func__);
553 goto src_clk_err;
554 }
555
556 ret = clk_prepare_enable(msm_host->pixel_clk);
557 if (ret) {
558 pr_err("%s: Failed to enable dsi pixel clk\n", __func__);
559 goto pixel_clk_err;
560 }
561
562 return 0;
563
564pixel_clk_err:
565 clk_disable_unprepare(msm_host->src_clk);
566src_clk_err:
567 clk_disable_unprepare(msm_host->esc_clk);
568esc_clk_err:
569 clk_disable_unprepare(msm_host->byte_clk);
570error:
571 return ret;
572}
573
574static int dsi_link_clk_enable(struct msm_dsi_host *msm_host)
575{
576 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
577
578 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G)
579 return dsi_link_clk_enable_6g(msm_host);
580 else
581 return dsi_link_clk_enable_v2(msm_host);
582}
583
Hai Lia6895542015-03-31 14:36:33 -0400584static void dsi_link_clk_disable(struct msm_dsi_host *msm_host)
585{
Archit Taneja4bfa9742015-10-09 16:32:38 +0530586 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
587
588 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
589 clk_disable_unprepare(msm_host->esc_clk);
590 clk_disable_unprepare(msm_host->pixel_clk);
591 clk_disable_unprepare(msm_host->byte_clk);
592 } else {
593 clk_disable_unprepare(msm_host->pixel_clk);
594 clk_disable_unprepare(msm_host->src_clk);
595 clk_disable_unprepare(msm_host->esc_clk);
596 clk_disable_unprepare(msm_host->byte_clk);
597 }
Hai Lia6895542015-03-31 14:36:33 -0400598}
599
600static int dsi_clk_ctrl(struct msm_dsi_host *msm_host, bool enable)
601{
602 int ret = 0;
603
604 mutex_lock(&msm_host->clk_mutex);
605 if (enable) {
606 ret = dsi_bus_clk_enable(msm_host);
607 if (ret) {
608 pr_err("%s: Can not enable bus clk, %d\n",
609 __func__, ret);
610 goto unlock_ret;
611 }
612 ret = dsi_link_clk_enable(msm_host);
613 if (ret) {
614 pr_err("%s: Can not enable link clk, %d\n",
615 __func__, ret);
616 dsi_bus_clk_disable(msm_host);
617 goto unlock_ret;
618 }
619 } else {
620 dsi_link_clk_disable(msm_host);
621 dsi_bus_clk_disable(msm_host);
622 }
623
624unlock_ret:
625 mutex_unlock(&msm_host->clk_mutex);
626 return ret;
627}
628
629static int dsi_calc_clk_rate(struct msm_dsi_host *msm_host)
630{
631 struct drm_display_mode *mode = msm_host->mode;
Archit Taneja4bfa9742015-10-09 16:32:38 +0530632 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400633 u8 lanes = msm_host->lanes;
634 u32 bpp = dsi_get_bpp(msm_host->format);
635 u32 pclk_rate;
636
637 if (!mode) {
638 pr_err("%s: mode not set\n", __func__);
639 return -EINVAL;
640 }
641
642 pclk_rate = mode->clock * 1000;
643 if (lanes > 0) {
644 msm_host->byte_clk_rate = (pclk_rate * bpp) / (8 * lanes);
645 } else {
646 pr_err("%s: forcing mdss_dsi lanes to 1\n", __func__);
647 msm_host->byte_clk_rate = (pclk_rate * bpp) / 8;
648 }
649
650 DBG("pclk=%d, bclk=%d", pclk_rate, msm_host->byte_clk_rate);
651
Archit Taneja4bfa9742015-10-09 16:32:38 +0530652 msm_host->esc_clk_rate = clk_get_rate(msm_host->esc_clk);
653
654 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
655 unsigned int esc_mhz, esc_div;
656 unsigned long byte_mhz;
657
658 msm_host->src_clk_rate = (pclk_rate * bpp) / 8;
659
660 /*
661 * esc clock is byte clock followed by a 4 bit divider,
662 * we need to find an escape clock frequency within the
663 * mipi DSI spec range within the maximum divider limit
664 * We iterate here between an escape clock frequencey
665 * between 20 Mhz to 5 Mhz and pick up the first one
666 * that can be supported by our divider
667 */
668
669 byte_mhz = msm_host->byte_clk_rate / 1000000;
670
671 for (esc_mhz = 20; esc_mhz >= 5; esc_mhz--) {
672 esc_div = DIV_ROUND_UP(byte_mhz, esc_mhz);
673
674 /*
675 * TODO: Ideally, we shouldn't know what sort of divider
676 * is available in mmss_cc, we're just assuming that
677 * it'll always be a 4 bit divider. Need to come up with
678 * a better way here.
679 */
680 if (esc_div >= 1 && esc_div <= 16)
681 break;
682 }
683
684 if (esc_mhz < 5)
685 return -EINVAL;
686
687 msm_host->esc_clk_rate = msm_host->byte_clk_rate / esc_div;
688
689 DBG("esc=%d, src=%d", msm_host->esc_clk_rate,
690 msm_host->src_clk_rate);
691 }
692
Hai Lia6895542015-03-31 14:36:33 -0400693 return 0;
694}
695
696static void dsi_phy_sw_reset(struct msm_dsi_host *msm_host)
697{
698 DBG("");
699 dsi_write(msm_host, REG_DSI_PHY_RESET, DSI_PHY_RESET_RESET);
700 /* Make sure fully reset */
701 wmb();
702 udelay(1000);
703 dsi_write(msm_host, REG_DSI_PHY_RESET, 0);
704 udelay(100);
705}
706
707static void dsi_intr_ctrl(struct msm_dsi_host *msm_host, u32 mask, int enable)
708{
709 u32 intr;
710 unsigned long flags;
711
712 spin_lock_irqsave(&msm_host->intr_lock, flags);
713 intr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
714
715 if (enable)
716 intr |= mask;
717 else
718 intr &= ~mask;
719
720 DBG("intr=%x enable=%d", intr, enable);
721
722 dsi_write(msm_host, REG_DSI_INTR_CTRL, intr);
723 spin_unlock_irqrestore(&msm_host->intr_lock, flags);
724}
725
726static inline enum dsi_traffic_mode dsi_get_traffic_mode(const u32 mode_flags)
727{
728 if (mode_flags & MIPI_DSI_MODE_VIDEO_BURST)
729 return BURST_MODE;
730 else if (mode_flags & MIPI_DSI_MODE_VIDEO_SYNC_PULSE)
731 return NON_BURST_SYNCH_PULSE;
732
733 return NON_BURST_SYNCH_EVENT;
734}
735
736static inline enum dsi_vid_dst_format dsi_get_vid_fmt(
737 const enum mipi_dsi_pixel_format mipi_fmt)
738{
739 switch (mipi_fmt) {
740 case MIPI_DSI_FMT_RGB888: return VID_DST_FORMAT_RGB888;
741 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666_LOOSE;
742 case MIPI_DSI_FMT_RGB666_PACKED: return VID_DST_FORMAT_RGB666;
743 case MIPI_DSI_FMT_RGB565: return VID_DST_FORMAT_RGB565;
744 default: return VID_DST_FORMAT_RGB888;
745 }
746}
747
748static inline enum dsi_cmd_dst_format dsi_get_cmd_fmt(
749 const enum mipi_dsi_pixel_format mipi_fmt)
750{
751 switch (mipi_fmt) {
752 case MIPI_DSI_FMT_RGB888: return CMD_DST_FORMAT_RGB888;
753 case MIPI_DSI_FMT_RGB666_PACKED:
754 case MIPI_DSI_FMT_RGB666: return VID_DST_FORMAT_RGB666;
755 case MIPI_DSI_FMT_RGB565: return CMD_DST_FORMAT_RGB565;
756 default: return CMD_DST_FORMAT_RGB888;
757 }
758}
759
760static void dsi_ctrl_config(struct msm_dsi_host *msm_host, bool enable,
761 u32 clk_pre, u32 clk_post)
762{
763 u32 flags = msm_host->mode_flags;
764 enum mipi_dsi_pixel_format mipi_fmt = msm_host->format;
Hai Lid248b612015-08-13 17:49:29 -0400765 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400766 u32 data = 0;
767
768 if (!enable) {
769 dsi_write(msm_host, REG_DSI_CTRL, 0);
770 return;
771 }
772
773 if (flags & MIPI_DSI_MODE_VIDEO) {
774 if (flags & MIPI_DSI_MODE_VIDEO_HSE)
775 data |= DSI_VID_CFG0_PULSE_MODE_HSA_HE;
776 if (flags & MIPI_DSI_MODE_VIDEO_HFP)
777 data |= DSI_VID_CFG0_HFP_POWER_STOP;
778 if (flags & MIPI_DSI_MODE_VIDEO_HBP)
779 data |= DSI_VID_CFG0_HBP_POWER_STOP;
780 if (flags & MIPI_DSI_MODE_VIDEO_HSA)
781 data |= DSI_VID_CFG0_HSA_POWER_STOP;
782 /* Always set low power stop mode for BLLP
783 * to let command engine send packets
784 */
785 data |= DSI_VID_CFG0_EOF_BLLP_POWER_STOP |
786 DSI_VID_CFG0_BLLP_POWER_STOP;
787 data |= DSI_VID_CFG0_TRAFFIC_MODE(dsi_get_traffic_mode(flags));
788 data |= DSI_VID_CFG0_DST_FORMAT(dsi_get_vid_fmt(mipi_fmt));
789 data |= DSI_VID_CFG0_VIRT_CHANNEL(msm_host->channel);
790 dsi_write(msm_host, REG_DSI_VID_CFG0, data);
791
792 /* Do not swap RGB colors */
793 data = DSI_VID_CFG1_RGB_SWAP(SWAP_RGB);
794 dsi_write(msm_host, REG_DSI_VID_CFG1, 0);
795 } else {
796 /* Do not swap RGB colors */
797 data = DSI_CMD_CFG0_RGB_SWAP(SWAP_RGB);
798 data |= DSI_CMD_CFG0_DST_FORMAT(dsi_get_cmd_fmt(mipi_fmt));
799 dsi_write(msm_host, REG_DSI_CMD_CFG0, data);
800
801 data = DSI_CMD_CFG1_WR_MEM_START(MIPI_DCS_WRITE_MEMORY_START) |
802 DSI_CMD_CFG1_WR_MEM_CONTINUE(
803 MIPI_DCS_WRITE_MEMORY_CONTINUE);
804 /* Always insert DCS command */
805 data |= DSI_CMD_CFG1_INSERT_DCS_COMMAND;
806 dsi_write(msm_host, REG_DSI_CMD_CFG1, data);
807 }
808
809 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL,
810 DSI_CMD_DMA_CTRL_FROM_FRAME_BUFFER |
811 DSI_CMD_DMA_CTRL_LOW_POWER);
812
813 data = 0;
814 /* Always assume dedicated TE pin */
815 data |= DSI_TRIG_CTRL_TE;
816 data |= DSI_TRIG_CTRL_MDP_TRIGGER(TRIGGER_NONE);
817 data |= DSI_TRIG_CTRL_DMA_TRIGGER(TRIGGER_SW);
818 data |= DSI_TRIG_CTRL_STREAM(msm_host->channel);
Hai Lid248b612015-08-13 17:49:29 -0400819 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
820 (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_2))
Hai Lia6895542015-03-31 14:36:33 -0400821 data |= DSI_TRIG_CTRL_BLOCK_DMA_WITHIN_FRAME;
822 dsi_write(msm_host, REG_DSI_TRIG_CTRL, data);
823
824 data = DSI_CLKOUT_TIMING_CTRL_T_CLK_POST(clk_post) |
825 DSI_CLKOUT_TIMING_CTRL_T_CLK_PRE(clk_pre);
826 dsi_write(msm_host, REG_DSI_CLKOUT_TIMING_CTRL, data);
827
828 data = 0;
829 if (!(flags & MIPI_DSI_MODE_EOT_PACKET))
830 data |= DSI_EOT_PACKET_CTRL_TX_EOT_APPEND;
831 dsi_write(msm_host, REG_DSI_EOT_PACKET_CTRL, data);
832
833 /* allow only ack-err-status to generate interrupt */
834 dsi_write(msm_host, REG_DSI_ERR_INT_MASK0, 0x13ff3fe0);
835
836 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
837
838 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
839
840 data = DSI_CTRL_CLK_EN;
841
842 DBG("lane number=%d", msm_host->lanes);
843 if (msm_host->lanes == 2) {
844 data |= DSI_CTRL_LANE1 | DSI_CTRL_LANE2;
845 /* swap lanes for 2-lane panel for better performance */
846 dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
847 DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(LANE_SWAP_1230));
848 } else {
849 /* Take 4 lanes as default */
850 data |= DSI_CTRL_LANE0 | DSI_CTRL_LANE1 | DSI_CTRL_LANE2 |
851 DSI_CTRL_LANE3;
852 /* Do not swap lanes for 4-lane panel */
853 dsi_write(msm_host, REG_DSI_LANE_SWAP_CTRL,
854 DSI_LANE_SWAP_CTRL_DLN_SWAP_SEL(LANE_SWAP_0123));
855 }
Archit Taneja65c5e542015-04-08 11:37:40 +0530856
857 if (!(flags & MIPI_DSI_CLOCK_NON_CONTINUOUS))
858 dsi_write(msm_host, REG_DSI_LANE_CTRL,
859 DSI_LANE_CTRL_CLKLN_HS_FORCE_REQUEST);
860
Hai Lia6895542015-03-31 14:36:33 -0400861 data |= DSI_CTRL_ENABLE;
862
863 dsi_write(msm_host, REG_DSI_CTRL, data);
864}
865
866static void dsi_timing_setup(struct msm_dsi_host *msm_host)
867{
868 struct drm_display_mode *mode = msm_host->mode;
869 u32 hs_start = 0, vs_start = 0; /* take sync start as 0 */
870 u32 h_total = mode->htotal;
871 u32 v_total = mode->vtotal;
872 u32 hs_end = mode->hsync_end - mode->hsync_start;
873 u32 vs_end = mode->vsync_end - mode->vsync_start;
874 u32 ha_start = h_total - mode->hsync_start;
875 u32 ha_end = ha_start + mode->hdisplay;
876 u32 va_start = v_total - mode->vsync_start;
877 u32 va_end = va_start + mode->vdisplay;
878 u32 wc;
879
880 DBG("");
881
882 if (msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) {
883 dsi_write(msm_host, REG_DSI_ACTIVE_H,
884 DSI_ACTIVE_H_START(ha_start) |
885 DSI_ACTIVE_H_END(ha_end));
886 dsi_write(msm_host, REG_DSI_ACTIVE_V,
887 DSI_ACTIVE_V_START(va_start) |
888 DSI_ACTIVE_V_END(va_end));
889 dsi_write(msm_host, REG_DSI_TOTAL,
890 DSI_TOTAL_H_TOTAL(h_total - 1) |
891 DSI_TOTAL_V_TOTAL(v_total - 1));
892
893 dsi_write(msm_host, REG_DSI_ACTIVE_HSYNC,
894 DSI_ACTIVE_HSYNC_START(hs_start) |
895 DSI_ACTIVE_HSYNC_END(hs_end));
896 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_HPOS, 0);
897 dsi_write(msm_host, REG_DSI_ACTIVE_VSYNC_VPOS,
898 DSI_ACTIVE_VSYNC_VPOS_START(vs_start) |
899 DSI_ACTIVE_VSYNC_VPOS_END(vs_end));
900 } else { /* command mode */
901 /* image data and 1 byte write_memory_start cmd */
902 wc = mode->hdisplay * dsi_get_bpp(msm_host->format) / 8 + 1;
903
904 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_CTRL,
905 DSI_CMD_MDP_STREAM_CTRL_WORD_COUNT(wc) |
906 DSI_CMD_MDP_STREAM_CTRL_VIRTUAL_CHANNEL(
907 msm_host->channel) |
908 DSI_CMD_MDP_STREAM_CTRL_DATA_TYPE(
909 MIPI_DSI_DCS_LONG_WRITE));
910
911 dsi_write(msm_host, REG_DSI_CMD_MDP_STREAM_TOTAL,
912 DSI_CMD_MDP_STREAM_TOTAL_H_TOTAL(mode->hdisplay) |
913 DSI_CMD_MDP_STREAM_TOTAL_V_TOTAL(mode->vdisplay));
914 }
915}
916
917static void dsi_sw_reset(struct msm_dsi_host *msm_host)
918{
919 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
920 wmb(); /* clocks need to be enabled before reset */
921
922 dsi_write(msm_host, REG_DSI_RESET, 1);
923 wmb(); /* make sure reset happen */
924 dsi_write(msm_host, REG_DSI_RESET, 0);
925}
926
927static void dsi_op_mode_config(struct msm_dsi_host *msm_host,
928 bool video_mode, bool enable)
929{
930 u32 dsi_ctrl;
931
932 dsi_ctrl = dsi_read(msm_host, REG_DSI_CTRL);
933
934 if (!enable) {
935 dsi_ctrl &= ~(DSI_CTRL_ENABLE | DSI_CTRL_VID_MODE_EN |
936 DSI_CTRL_CMD_MODE_EN);
937 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE |
938 DSI_IRQ_MASK_VIDEO_DONE, 0);
939 } else {
940 if (video_mode) {
941 dsi_ctrl |= DSI_CTRL_VID_MODE_EN;
942 } else { /* command mode */
943 dsi_ctrl |= DSI_CTRL_CMD_MODE_EN;
944 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_MDP_DONE, 1);
945 }
946 dsi_ctrl |= DSI_CTRL_ENABLE;
947 }
948
949 dsi_write(msm_host, REG_DSI_CTRL, dsi_ctrl);
950}
951
952static void dsi_set_tx_power_mode(int mode, struct msm_dsi_host *msm_host)
953{
954 u32 data;
955
956 data = dsi_read(msm_host, REG_DSI_CMD_DMA_CTRL);
957
958 if (mode == 0)
959 data &= ~DSI_CMD_DMA_CTRL_LOW_POWER;
960 else
961 data |= DSI_CMD_DMA_CTRL_LOW_POWER;
962
963 dsi_write(msm_host, REG_DSI_CMD_DMA_CTRL, data);
964}
965
966static void dsi_wait4video_done(struct msm_dsi_host *msm_host)
967{
968 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 1);
969
970 reinit_completion(&msm_host->video_comp);
971
972 wait_for_completion_timeout(&msm_host->video_comp,
973 msecs_to_jiffies(70));
974
975 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_VIDEO_DONE, 0);
976}
977
978static void dsi_wait4video_eng_busy(struct msm_dsi_host *msm_host)
979{
980 if (!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO))
981 return;
982
983 if (msm_host->power_on) {
984 dsi_wait4video_done(msm_host);
985 /* delay 4 ms to skip BLLP */
986 usleep_range(2000, 4000);
987 }
988}
989
990/* dsi_cmd */
991static int dsi_tx_buf_alloc(struct msm_dsi_host *msm_host, int size)
992{
993 struct drm_device *dev = msm_host->dev;
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530994 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -0400995 int ret;
996 u32 iova;
997
Archit Taneja4ff9d4c2015-10-13 12:20:47 +0530998 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
999 mutex_lock(&dev->struct_mutex);
1000 msm_host->tx_gem_obj = msm_gem_new(dev, size, MSM_BO_UNCACHED);
1001 if (IS_ERR(msm_host->tx_gem_obj)) {
1002 ret = PTR_ERR(msm_host->tx_gem_obj);
1003 pr_err("%s: failed to allocate gem, %d\n",
1004 __func__, ret);
1005 msm_host->tx_gem_obj = NULL;
1006 mutex_unlock(&dev->struct_mutex);
1007 return ret;
1008 }
1009
1010 ret = msm_gem_get_iova_locked(msm_host->tx_gem_obj, 0, &iova);
1011 if (ret) {
1012 pr_err("%s: failed to get iova, %d\n", __func__, ret);
1013 return ret;
1014 }
Hai Lia6895542015-03-31 14:36:33 -04001015 mutex_unlock(&dev->struct_mutex);
Hai Lia6895542015-03-31 14:36:33 -04001016
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301017 if (iova & 0x07) {
1018 pr_err("%s: buf NOT 8 bytes aligned\n", __func__);
1019 return -EINVAL;
1020 }
Hai Lia6895542015-03-31 14:36:33 -04001021
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301022 msm_host->tx_size = msm_host->tx_gem_obj->size;
1023 } else {
1024 msm_host->tx_buf = dma_alloc_coherent(dev->dev, size,
1025 &msm_host->tx_buf_paddr, GFP_KERNEL);
1026 if (!msm_host->tx_buf) {
1027 ret = -ENOMEM;
1028 pr_err("%s: failed to allocate tx buf, %d\n",
1029 __func__, ret);
1030 return ret;
1031 }
1032
1033 msm_host->tx_size = size;
Hai Lia6895542015-03-31 14:36:33 -04001034 }
1035
1036 return 0;
1037}
1038
1039static void dsi_tx_buf_free(struct msm_dsi_host *msm_host)
1040{
1041 struct drm_device *dev = msm_host->dev;
1042
1043 if (msm_host->tx_gem_obj) {
1044 msm_gem_put_iova(msm_host->tx_gem_obj, 0);
1045 mutex_lock(&dev->struct_mutex);
1046 msm_gem_free_object(msm_host->tx_gem_obj);
1047 msm_host->tx_gem_obj = NULL;
1048 mutex_unlock(&dev->struct_mutex);
1049 }
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301050
1051 if (msm_host->tx_buf)
1052 dma_free_coherent(dev->dev, msm_host->tx_size, msm_host->tx_buf,
1053 msm_host->tx_buf_paddr);
Hai Lia6895542015-03-31 14:36:33 -04001054}
1055
1056/*
1057 * prepare cmd buffer to be txed
1058 */
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301059static int dsi_cmd_dma_add(struct msm_dsi_host *msm_host,
1060 const struct mipi_dsi_msg *msg)
Hai Lia6895542015-03-31 14:36:33 -04001061{
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301062 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -04001063 struct mipi_dsi_packet packet;
1064 int len;
1065 int ret;
1066 u8 *data;
1067
1068 ret = mipi_dsi_create_packet(&packet, msg);
1069 if (ret) {
1070 pr_err("%s: create packet failed, %d\n", __func__, ret);
1071 return ret;
1072 }
1073 len = (packet.size + 3) & (~0x3);
1074
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301075 if (len > msm_host->tx_size) {
Hai Lia6895542015-03-31 14:36:33 -04001076 pr_err("%s: packet size is too big\n", __func__);
1077 return -EINVAL;
1078 }
1079
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301080 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
1081 data = msm_gem_vaddr(msm_host->tx_gem_obj);
1082 if (IS_ERR(data)) {
1083 ret = PTR_ERR(data);
1084 pr_err("%s: get vaddr failed, %d\n", __func__, ret);
1085 return ret;
1086 }
1087 } else {
1088 data = msm_host->tx_buf;
Hai Lia6895542015-03-31 14:36:33 -04001089 }
1090
1091 /* MSM specific command format in memory */
1092 data[0] = packet.header[1];
1093 data[1] = packet.header[2];
1094 data[2] = packet.header[0];
1095 data[3] = BIT(7); /* Last packet */
1096 if (mipi_dsi_packet_format_is_long(msg->type))
1097 data[3] |= BIT(6);
1098 if (msg->rx_buf && msg->rx_len)
1099 data[3] |= BIT(5);
1100
1101 /* Long packet */
1102 if (packet.payload && packet.payload_length)
1103 memcpy(data + 4, packet.payload, packet.payload_length);
1104
1105 /* Append 0xff to the end */
1106 if (packet.size < len)
1107 memset(data + packet.size, 0xff, len - packet.size);
1108
1109 return len;
1110}
1111
1112/*
1113 * dsi_short_read1_resp: 1 parameter
1114 */
1115static int dsi_short_read1_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1116{
1117 u8 *data = msg->rx_buf;
1118 if (data && (msg->rx_len >= 1)) {
1119 *data = buf[1]; /* strip out dcs type */
1120 return 1;
1121 } else {
Stephane Viau981371f2015-04-30 10:39:26 -04001122 pr_err("%s: read data does not match with rx_buf len %zu\n",
Hai Lia6895542015-03-31 14:36:33 -04001123 __func__, msg->rx_len);
1124 return -EINVAL;
1125 }
1126}
1127
1128/*
1129 * dsi_short_read2_resp: 2 parameter
1130 */
1131static int dsi_short_read2_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1132{
1133 u8 *data = msg->rx_buf;
1134 if (data && (msg->rx_len >= 2)) {
1135 data[0] = buf[1]; /* strip out dcs type */
1136 data[1] = buf[2];
1137 return 2;
1138 } else {
Stephane Viau981371f2015-04-30 10:39:26 -04001139 pr_err("%s: read data does not match with rx_buf len %zu\n",
Hai Lia6895542015-03-31 14:36:33 -04001140 __func__, msg->rx_len);
1141 return -EINVAL;
1142 }
1143}
1144
1145static int dsi_long_read_resp(u8 *buf, const struct mipi_dsi_msg *msg)
1146{
1147 /* strip out 4 byte dcs header */
1148 if (msg->rx_buf && msg->rx_len)
1149 memcpy(msg->rx_buf, buf + 4, msg->rx_len);
1150
1151 return msg->rx_len;
1152}
1153
Hai Lia6895542015-03-31 14:36:33 -04001154static int dsi_cmd_dma_tx(struct msm_dsi_host *msm_host, int len)
1155{
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301156 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -04001157 int ret;
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301158 u32 dma_base;
Hai Lia6895542015-03-31 14:36:33 -04001159 bool triggered;
1160
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301161 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) {
1162 ret = msm_gem_get_iova(msm_host->tx_gem_obj, 0, &dma_base);
1163 if (ret) {
1164 pr_err("%s: failed to get iova: %d\n", __func__, ret);
1165 return ret;
1166 }
1167 } else {
1168 dma_base = msm_host->tx_buf_paddr;
Hai Lia6895542015-03-31 14:36:33 -04001169 }
1170
1171 reinit_completion(&msm_host->dma_comp);
1172
1173 dsi_wait4video_eng_busy(msm_host);
1174
1175 triggered = msm_dsi_manager_cmd_xfer_trigger(
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301176 msm_host->id, dma_base, len);
Hai Lia6895542015-03-31 14:36:33 -04001177 if (triggered) {
1178 ret = wait_for_completion_timeout(&msm_host->dma_comp,
1179 msecs_to_jiffies(200));
1180 DBG("ret=%d", ret);
1181 if (ret == 0)
1182 ret = -ETIMEDOUT;
1183 else
1184 ret = len;
1185 } else
1186 ret = len;
1187
1188 return ret;
1189}
1190
1191static int dsi_cmd_dma_rx(struct msm_dsi_host *msm_host,
1192 u8 *buf, int rx_byte, int pkt_size)
1193{
1194 u32 *lp, *temp, data;
1195 int i, j = 0, cnt;
Hai Lia6895542015-03-31 14:36:33 -04001196 u32 read_cnt;
1197 u8 reg[16];
1198 int repeated_bytes = 0;
1199 int buf_offset = buf - msm_host->rx_buf;
1200
1201 lp = (u32 *)buf;
1202 temp = (u32 *)reg;
1203 cnt = (rx_byte + 3) >> 2;
1204 if (cnt > 4)
1205 cnt = 4; /* 4 x 32 bits registers only */
1206
Hai Liec1936e2015-04-29 11:39:00 -04001207 if (rx_byte == 4)
1208 read_cnt = 4;
1209 else
1210 read_cnt = pkt_size + 6;
Hai Lia6895542015-03-31 14:36:33 -04001211
1212 /*
1213 * In case of multiple reads from the panel, after the first read, there
1214 * is possibility that there are some bytes in the payload repeating in
1215 * the RDBK_DATA registers. Since we read all the parameters from the
1216 * panel right from the first byte for every pass. We need to skip the
1217 * repeating bytes and then append the new parameters to the rx buffer.
1218 */
1219 if (read_cnt > 16) {
1220 int bytes_shifted;
1221 /* Any data more than 16 bytes will be shifted out.
1222 * The temp read buffer should already contain these bytes.
1223 * The remaining bytes in read buffer are the repeated bytes.
1224 */
1225 bytes_shifted = read_cnt - 16;
1226 repeated_bytes = buf_offset - bytes_shifted;
1227 }
1228
1229 for (i = cnt - 1; i >= 0; i--) {
1230 data = dsi_read(msm_host, REG_DSI_RDBK_DATA(i));
1231 *temp++ = ntohl(data); /* to host byte order */
1232 DBG("data = 0x%x and ntohl(data) = 0x%x", data, ntohl(data));
1233 }
1234
1235 for (i = repeated_bytes; i < 16; i++)
1236 buf[j++] = reg[i];
1237
1238 return j;
1239}
1240
1241static int dsi_cmds2buf_tx(struct msm_dsi_host *msm_host,
1242 const struct mipi_dsi_msg *msg)
1243{
1244 int len, ret;
1245 int bllp_len = msm_host->mode->hdisplay *
1246 dsi_get_bpp(msm_host->format) / 8;
1247
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301248 len = dsi_cmd_dma_add(msm_host, msg);
Hai Lia6895542015-03-31 14:36:33 -04001249 if (!len) {
1250 pr_err("%s: failed to add cmd type = 0x%x\n",
1251 __func__, msg->type);
1252 return -EINVAL;
1253 }
1254
1255 /* for video mode, do not send cmds more than
1256 * one pixel line, since it only transmit it
1257 * during BLLP.
1258 */
1259 /* TODO: if the command is sent in LP mode, the bit rate is only
1260 * half of esc clk rate. In this case, if the video is already
1261 * actively streaming, we need to check more carefully if the
1262 * command can be fit into one BLLP.
1263 */
1264 if ((msm_host->mode_flags & MIPI_DSI_MODE_VIDEO) && (len > bllp_len)) {
1265 pr_err("%s: cmd cannot fit into BLLP period, len=%d\n",
1266 __func__, len);
1267 return -EINVAL;
1268 }
1269
1270 ret = dsi_cmd_dma_tx(msm_host, len);
1271 if (ret < len) {
1272 pr_err("%s: cmd dma tx failed, type=0x%x, data0=0x%x, len=%d\n",
1273 __func__, msg->type, (*(u8 *)(msg->tx_buf)), len);
1274 return -ECOMM;
1275 }
1276
1277 return len;
1278}
1279
1280static void dsi_sw_reset_restore(struct msm_dsi_host *msm_host)
1281{
1282 u32 data0, data1;
1283
1284 data0 = dsi_read(msm_host, REG_DSI_CTRL);
1285 data1 = data0;
1286 data1 &= ~DSI_CTRL_ENABLE;
1287 dsi_write(msm_host, REG_DSI_CTRL, data1);
1288 /*
1289 * dsi controller need to be disabled before
1290 * clocks turned on
1291 */
1292 wmb();
1293
1294 dsi_write(msm_host, REG_DSI_CLK_CTRL, DSI_CLK_CTRL_ENABLE_CLKS);
1295 wmb(); /* make sure clocks enabled */
1296
1297 /* dsi controller can only be reset while clocks are running */
1298 dsi_write(msm_host, REG_DSI_RESET, 1);
1299 wmb(); /* make sure reset happen */
1300 dsi_write(msm_host, REG_DSI_RESET, 0);
1301 wmb(); /* controller out of reset */
1302 dsi_write(msm_host, REG_DSI_CTRL, data0);
1303 wmb(); /* make sure dsi controller enabled again */
1304}
1305
1306static void dsi_err_worker(struct work_struct *work)
1307{
1308 struct msm_dsi_host *msm_host =
1309 container_of(work, struct msm_dsi_host, err_work);
1310 u32 status = msm_host->err_work_state;
1311
Rob Clarkff431fa2015-05-07 15:19:02 -04001312 pr_err_ratelimited("%s: status=%x\n", __func__, status);
Hai Lia6895542015-03-31 14:36:33 -04001313 if (status & DSI_ERR_STATE_MDP_FIFO_UNDERFLOW)
1314 dsi_sw_reset_restore(msm_host);
1315
1316 /* It is safe to clear here because error irq is disabled. */
1317 msm_host->err_work_state = 0;
1318
1319 /* enable dsi error interrupt */
1320 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 1);
1321}
1322
1323static void dsi_ack_err_status(struct msm_dsi_host *msm_host)
1324{
1325 u32 status;
1326
1327 status = dsi_read(msm_host, REG_DSI_ACK_ERR_STATUS);
1328
1329 if (status) {
1330 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, status);
1331 /* Writing of an extra 0 needed to clear error bits */
1332 dsi_write(msm_host, REG_DSI_ACK_ERR_STATUS, 0);
1333 msm_host->err_work_state |= DSI_ERR_STATE_ACK;
1334 }
1335}
1336
1337static void dsi_timeout_status(struct msm_dsi_host *msm_host)
1338{
1339 u32 status;
1340
1341 status = dsi_read(msm_host, REG_DSI_TIMEOUT_STATUS);
1342
1343 if (status) {
1344 dsi_write(msm_host, REG_DSI_TIMEOUT_STATUS, status);
1345 msm_host->err_work_state |= DSI_ERR_STATE_TIMEOUT;
1346 }
1347}
1348
1349static void dsi_dln0_phy_err(struct msm_dsi_host *msm_host)
1350{
1351 u32 status;
1352
1353 status = dsi_read(msm_host, REG_DSI_DLN0_PHY_ERR);
1354
Archit Taneja01199362015-06-25 11:29:24 +05301355 if (status & (DSI_DLN0_PHY_ERR_DLN0_ERR_ESC |
1356 DSI_DLN0_PHY_ERR_DLN0_ERR_SYNC_ESC |
1357 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTROL |
1358 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP0 |
1359 DSI_DLN0_PHY_ERR_DLN0_ERR_CONTENTION_LP1)) {
Hai Lia6895542015-03-31 14:36:33 -04001360 dsi_write(msm_host, REG_DSI_DLN0_PHY_ERR, status);
1361 msm_host->err_work_state |= DSI_ERR_STATE_DLN0_PHY;
1362 }
1363}
1364
1365static void dsi_fifo_status(struct msm_dsi_host *msm_host)
1366{
1367 u32 status;
1368
1369 status = dsi_read(msm_host, REG_DSI_FIFO_STATUS);
1370
1371 /* fifo underflow, overflow */
1372 if (status) {
1373 dsi_write(msm_host, REG_DSI_FIFO_STATUS, status);
1374 msm_host->err_work_state |= DSI_ERR_STATE_FIFO;
1375 if (status & DSI_FIFO_STATUS_CMD_MDP_FIFO_UNDERFLOW)
1376 msm_host->err_work_state |=
1377 DSI_ERR_STATE_MDP_FIFO_UNDERFLOW;
1378 }
1379}
1380
1381static void dsi_status(struct msm_dsi_host *msm_host)
1382{
1383 u32 status;
1384
1385 status = dsi_read(msm_host, REG_DSI_STATUS0);
1386
1387 if (status & DSI_STATUS0_INTERLEAVE_OP_CONTENTION) {
1388 dsi_write(msm_host, REG_DSI_STATUS0, status);
1389 msm_host->err_work_state |=
1390 DSI_ERR_STATE_INTERLEAVE_OP_CONTENTION;
1391 }
1392}
1393
1394static void dsi_clk_status(struct msm_dsi_host *msm_host)
1395{
1396 u32 status;
1397
1398 status = dsi_read(msm_host, REG_DSI_CLK_STATUS);
1399
1400 if (status & DSI_CLK_STATUS_PLL_UNLOCKED) {
1401 dsi_write(msm_host, REG_DSI_CLK_STATUS, status);
1402 msm_host->err_work_state |= DSI_ERR_STATE_PLL_UNLOCKED;
1403 }
1404}
1405
1406static void dsi_error(struct msm_dsi_host *msm_host)
1407{
1408 /* disable dsi error interrupt */
1409 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_ERROR, 0);
1410
1411 dsi_clk_status(msm_host);
1412 dsi_fifo_status(msm_host);
1413 dsi_ack_err_status(msm_host);
1414 dsi_timeout_status(msm_host);
1415 dsi_status(msm_host);
1416 dsi_dln0_phy_err(msm_host);
1417
1418 queue_work(msm_host->workqueue, &msm_host->err_work);
1419}
1420
1421static irqreturn_t dsi_host_irq(int irq, void *ptr)
1422{
1423 struct msm_dsi_host *msm_host = ptr;
1424 u32 isr;
1425 unsigned long flags;
1426
1427 if (!msm_host->ctrl_base)
1428 return IRQ_HANDLED;
1429
1430 spin_lock_irqsave(&msm_host->intr_lock, flags);
1431 isr = dsi_read(msm_host, REG_DSI_INTR_CTRL);
1432 dsi_write(msm_host, REG_DSI_INTR_CTRL, isr);
1433 spin_unlock_irqrestore(&msm_host->intr_lock, flags);
1434
1435 DBG("isr=0x%x, id=%d", isr, msm_host->id);
1436
1437 if (isr & DSI_IRQ_ERROR)
1438 dsi_error(msm_host);
1439
1440 if (isr & DSI_IRQ_VIDEO_DONE)
1441 complete(&msm_host->video_comp);
1442
1443 if (isr & DSI_IRQ_CMD_DMA_DONE)
1444 complete(&msm_host->dma_comp);
1445
1446 return IRQ_HANDLED;
1447}
1448
1449static int dsi_host_init_panel_gpios(struct msm_dsi_host *msm_host,
1450 struct device *panel_device)
1451{
Uwe Kleine-König9590e692015-05-20 09:21:41 +02001452 msm_host->disp_en_gpio = devm_gpiod_get_optional(panel_device,
1453 "disp-enable",
1454 GPIOD_OUT_LOW);
Hai Lia6895542015-03-31 14:36:33 -04001455 if (IS_ERR(msm_host->disp_en_gpio)) {
1456 DBG("cannot get disp-enable-gpios %ld",
1457 PTR_ERR(msm_host->disp_en_gpio));
Uwe Kleine-König9590e692015-05-20 09:21:41 +02001458 return PTR_ERR(msm_host->disp_en_gpio);
Hai Lia6895542015-03-31 14:36:33 -04001459 }
1460
Archit Taneja60d05cb2015-06-25 14:36:35 +05301461 msm_host->te_gpio = devm_gpiod_get_optional(panel_device, "disp-te",
1462 GPIOD_IN);
Hai Lia6895542015-03-31 14:36:33 -04001463 if (IS_ERR(msm_host->te_gpio)) {
1464 DBG("cannot get disp-te-gpios %ld", PTR_ERR(msm_host->te_gpio));
Uwe Kleine-König9590e692015-05-20 09:21:41 +02001465 return PTR_ERR(msm_host->te_gpio);
Hai Lia6895542015-03-31 14:36:33 -04001466 }
1467
1468 return 0;
1469}
1470
1471static int dsi_host_attach(struct mipi_dsi_host *host,
1472 struct mipi_dsi_device *dsi)
1473{
1474 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1475 int ret;
1476
1477 msm_host->channel = dsi->channel;
1478 msm_host->lanes = dsi->lanes;
1479 msm_host->format = dsi->format;
1480 msm_host->mode_flags = dsi->mode_flags;
1481
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301482 WARN_ON(dsi->dev.of_node != msm_host->device_node);
Hai Lia6895542015-03-31 14:36:33 -04001483
1484 /* Some gpios defined in panel DT need to be controlled by host */
1485 ret = dsi_host_init_panel_gpios(msm_host, &dsi->dev);
1486 if (ret)
1487 return ret;
1488
1489 DBG("id=%d", msm_host->id);
1490 if (msm_host->dev)
1491 drm_helper_hpd_irq_event(msm_host->dev);
1492
1493 return 0;
1494}
1495
1496static int dsi_host_detach(struct mipi_dsi_host *host,
1497 struct mipi_dsi_device *dsi)
1498{
1499 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1500
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301501 msm_host->device_node = NULL;
Hai Lia6895542015-03-31 14:36:33 -04001502
1503 DBG("id=%d", msm_host->id);
1504 if (msm_host->dev)
1505 drm_helper_hpd_irq_event(msm_host->dev);
1506
1507 return 0;
1508}
1509
1510static ssize_t dsi_host_transfer(struct mipi_dsi_host *host,
1511 const struct mipi_dsi_msg *msg)
1512{
1513 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1514 int ret;
1515
1516 if (!msg || !msm_host->power_on)
1517 return -EINVAL;
1518
1519 mutex_lock(&msm_host->cmd_mutex);
1520 ret = msm_dsi_manager_cmd_xfer(msm_host->id, msg);
1521 mutex_unlock(&msm_host->cmd_mutex);
1522
1523 return ret;
1524}
1525
1526static struct mipi_dsi_host_ops dsi_host_ops = {
1527 .attach = dsi_host_attach,
1528 .detach = dsi_host_detach,
1529 .transfer = dsi_host_transfer,
1530};
1531
Archit Tanejaf7009d22015-06-25 11:43:40 +05301532static int dsi_host_parse_dt(struct msm_dsi_host *msm_host)
1533{
1534 struct device *dev = &msm_host->pdev->dev;
1535 struct device_node *np = dev->of_node;
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301536 struct device_node *endpoint, *device_node;
Archit Tanejaf7009d22015-06-25 11:43:40 +05301537 int ret;
1538
1539 ret = of_property_read_u32(np, "qcom,dsi-host-index", &msm_host->id);
1540 if (ret) {
1541 dev_err(dev, "%s: host index not specified, ret=%d\n",
1542 __func__, ret);
1543 return ret;
1544 }
1545
1546 /*
1547 * Get the first endpoint node. In our case, dsi has one output port
1548 * to which the panel is connected. Don't return an error if a port
1549 * isn't defined. It's possible that there is nothing connected to
1550 * the dsi output.
1551 */
1552 endpoint = of_graph_get_next_endpoint(np, NULL);
1553 if (!endpoint) {
1554 dev_dbg(dev, "%s: no endpoint\n", __func__);
1555 return 0;
1556 }
1557
1558 /* Get panel node from the output port's endpoint data */
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301559 device_node = of_graph_get_remote_port_parent(endpoint);
1560 if (!device_node) {
Archit Tanejaf7009d22015-06-25 11:43:40 +05301561 dev_err(dev, "%s: no valid device\n", __func__);
1562 of_node_put(endpoint);
1563 return -ENODEV;
1564 }
1565
1566 of_node_put(endpoint);
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301567 of_node_put(device_node);
Archit Tanejaf7009d22015-06-25 11:43:40 +05301568
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301569 msm_host->device_node = device_node;
Archit Tanejaf7009d22015-06-25 11:43:40 +05301570
1571 return 0;
1572}
1573
Hai Lia6895542015-03-31 14:36:33 -04001574int msm_dsi_host_init(struct msm_dsi *msm_dsi)
1575{
1576 struct msm_dsi_host *msm_host = NULL;
1577 struct platform_device *pdev = msm_dsi->pdev;
1578 int ret;
1579
1580 msm_host = devm_kzalloc(&pdev->dev, sizeof(*msm_host), GFP_KERNEL);
1581 if (!msm_host) {
1582 pr_err("%s: FAILED: cannot alloc dsi host\n",
1583 __func__);
1584 ret = -ENOMEM;
1585 goto fail;
1586 }
1587
Archit Tanejaf7009d22015-06-25 11:43:40 +05301588 msm_host->pdev = pdev;
1589
1590 ret = dsi_host_parse_dt(msm_host);
Hai Lia6895542015-03-31 14:36:33 -04001591 if (ret) {
Archit Tanejaf7009d22015-06-25 11:43:40 +05301592 pr_err("%s: failed to parse dt\n", __func__);
Hai Lia6895542015-03-31 14:36:33 -04001593 goto fail;
1594 }
Hai Lia6895542015-03-31 14:36:33 -04001595
Hai Lia6895542015-03-31 14:36:33 -04001596 msm_host->ctrl_base = msm_ioremap(pdev, "dsi_ctrl", "DSI CTRL");
1597 if (IS_ERR(msm_host->ctrl_base)) {
1598 pr_err("%s: unable to map Dsi ctrl base\n", __func__);
1599 ret = PTR_ERR(msm_host->ctrl_base);
1600 goto fail;
1601 }
1602
Hai Lid248b612015-08-13 17:49:29 -04001603 msm_host->cfg_hnd = dsi_get_config(msm_host);
1604 if (!msm_host->cfg_hnd) {
Hai Lia6895542015-03-31 14:36:33 -04001605 ret = -EINVAL;
1606 pr_err("%s: get config failed\n", __func__);
1607 goto fail;
1608 }
1609
Hai Lid248b612015-08-13 17:49:29 -04001610 /* fixup base address by io offset */
1611 msm_host->ctrl_base += msm_host->cfg_hnd->cfg->io_offset;
1612
Hai Lia6895542015-03-31 14:36:33 -04001613 ret = dsi_regulator_init(msm_host);
1614 if (ret) {
1615 pr_err("%s: regulator init failed\n", __func__);
1616 goto fail;
1617 }
1618
Archit Taneja31c92762015-10-09 12:40:39 +05301619 ret = dsi_clk_init(msm_host);
1620 if (ret) {
1621 pr_err("%s: unable to initialize dsi clks\n", __func__);
1622 goto fail;
1623 }
1624
Hai Lia6895542015-03-31 14:36:33 -04001625 msm_host->rx_buf = devm_kzalloc(&pdev->dev, SZ_4K, GFP_KERNEL);
1626 if (!msm_host->rx_buf) {
1627 pr_err("%s: alloc rx temp buf failed\n", __func__);
1628 goto fail;
1629 }
1630
1631 init_completion(&msm_host->dma_comp);
1632 init_completion(&msm_host->video_comp);
1633 mutex_init(&msm_host->dev_mutex);
1634 mutex_init(&msm_host->cmd_mutex);
1635 mutex_init(&msm_host->clk_mutex);
1636 spin_lock_init(&msm_host->intr_lock);
1637
1638 /* setup workqueue */
1639 msm_host->workqueue = alloc_ordered_workqueue("dsi_drm_work", 0);
1640 INIT_WORK(&msm_host->err_work, dsi_err_worker);
1641
Hai Lia6895542015-03-31 14:36:33 -04001642 msm_dsi->host = &msm_host->base;
1643 msm_dsi->id = msm_host->id;
1644
1645 DBG("Dsi Host %d initialized", msm_host->id);
1646 return 0;
1647
1648fail:
1649 return ret;
1650}
1651
1652void msm_dsi_host_destroy(struct mipi_dsi_host *host)
1653{
1654 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1655
1656 DBG("");
1657 dsi_tx_buf_free(msm_host);
1658 if (msm_host->workqueue) {
1659 flush_workqueue(msm_host->workqueue);
1660 destroy_workqueue(msm_host->workqueue);
1661 msm_host->workqueue = NULL;
1662 }
1663
1664 mutex_destroy(&msm_host->clk_mutex);
1665 mutex_destroy(&msm_host->cmd_mutex);
1666 mutex_destroy(&msm_host->dev_mutex);
1667}
1668
1669int msm_dsi_host_modeset_init(struct mipi_dsi_host *host,
1670 struct drm_device *dev)
1671{
1672 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1673 struct platform_device *pdev = msm_host->pdev;
1674 int ret;
1675
1676 msm_host->irq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1677 if (msm_host->irq < 0) {
1678 ret = msm_host->irq;
1679 dev_err(dev->dev, "failed to get irq: %d\n", ret);
1680 return ret;
1681 }
1682
1683 ret = devm_request_irq(&pdev->dev, msm_host->irq,
1684 dsi_host_irq, IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
1685 "dsi_isr", msm_host);
1686 if (ret < 0) {
1687 dev_err(&pdev->dev, "failed to request IRQ%u: %d\n",
1688 msm_host->irq, ret);
1689 return ret;
1690 }
1691
1692 msm_host->dev = dev;
1693 ret = dsi_tx_buf_alloc(msm_host, SZ_4K);
1694 if (ret) {
1695 pr_err("%s: alloc tx gem obj failed, %d\n", __func__, ret);
1696 return ret;
1697 }
1698
1699 return 0;
1700}
1701
1702int msm_dsi_host_register(struct mipi_dsi_host *host, bool check_defer)
1703{
1704 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
Hai Lia6895542015-03-31 14:36:33 -04001705 int ret;
1706
1707 /* Register mipi dsi host */
1708 if (!msm_host->registered) {
1709 host->dev = &msm_host->pdev->dev;
1710 host->ops = &dsi_host_ops;
1711 ret = mipi_dsi_host_register(host);
1712 if (ret)
1713 return ret;
1714
1715 msm_host->registered = true;
1716
1717 /* If the panel driver has not been probed after host register,
1718 * we should defer the host's probe.
1719 * It makes sure panel is connected when fbcon detects
1720 * connector status and gets the proper display mode to
1721 * create framebuffer.
Archit Tanejaf7009d22015-06-25 11:43:40 +05301722 * Don't try to defer if there is nothing connected to the dsi
1723 * output
Hai Lia6895542015-03-31 14:36:33 -04001724 */
Archit Tanejaa9ddac92015-08-03 14:05:45 +05301725 if (check_defer && msm_host->device_node) {
1726 if (!of_drm_find_panel(msm_host->device_node))
Archit Tanejac118e292015-07-31 14:06:10 +05301727 if (!of_drm_find_bridge(msm_host->device_node))
1728 return -EPROBE_DEFER;
Hai Lia6895542015-03-31 14:36:33 -04001729 }
1730 }
1731
1732 return 0;
1733}
1734
1735void msm_dsi_host_unregister(struct mipi_dsi_host *host)
1736{
1737 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1738
1739 if (msm_host->registered) {
1740 mipi_dsi_host_unregister(host);
1741 host->dev = NULL;
1742 host->ops = NULL;
1743 msm_host->registered = false;
1744 }
1745}
1746
1747int msm_dsi_host_xfer_prepare(struct mipi_dsi_host *host,
1748 const struct mipi_dsi_msg *msg)
1749{
1750 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1751
1752 /* TODO: make sure dsi_cmd_mdp is idle.
1753 * Since DSI6G v1.2.0, we can set DSI_TRIG_CTRL.BLOCK_DMA_WITHIN_FRAME
1754 * to ask H/W to wait until cmd mdp is idle. S/W wait is not needed.
1755 * How to handle the old versions? Wait for mdp cmd done?
1756 */
1757
1758 /*
1759 * mdss interrupt is generated in mdp core clock domain
1760 * mdp clock need to be enabled to receive dsi interrupt
1761 */
1762 dsi_clk_ctrl(msm_host, 1);
1763
1764 /* TODO: vote for bus bandwidth */
1765
1766 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
1767 dsi_set_tx_power_mode(0, msm_host);
1768
1769 msm_host->dma_cmd_ctrl_restore = dsi_read(msm_host, REG_DSI_CTRL);
1770 dsi_write(msm_host, REG_DSI_CTRL,
1771 msm_host->dma_cmd_ctrl_restore |
1772 DSI_CTRL_CMD_MODE_EN |
1773 DSI_CTRL_ENABLE);
1774 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 1);
1775
1776 return 0;
1777}
1778
1779void msm_dsi_host_xfer_restore(struct mipi_dsi_host *host,
1780 const struct mipi_dsi_msg *msg)
1781{
1782 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1783
1784 dsi_intr_ctrl(msm_host, DSI_IRQ_MASK_CMD_DMA_DONE, 0);
1785 dsi_write(msm_host, REG_DSI_CTRL, msm_host->dma_cmd_ctrl_restore);
1786
1787 if (!(msg->flags & MIPI_DSI_MSG_USE_LPM))
1788 dsi_set_tx_power_mode(1, msm_host);
1789
1790 /* TODO: unvote for bus bandwidth */
1791
1792 dsi_clk_ctrl(msm_host, 0);
1793}
1794
1795int msm_dsi_host_cmd_tx(struct mipi_dsi_host *host,
1796 const struct mipi_dsi_msg *msg)
1797{
1798 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1799
1800 return dsi_cmds2buf_tx(msm_host, msg);
1801}
1802
1803int msm_dsi_host_cmd_rx(struct mipi_dsi_host *host,
1804 const struct mipi_dsi_msg *msg)
1805{
1806 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
Hai Lid248b612015-08-13 17:49:29 -04001807 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Lia6895542015-03-31 14:36:33 -04001808 int data_byte, rx_byte, dlen, end;
1809 int short_response, diff, pkt_size, ret = 0;
1810 char cmd;
1811 int rlen = msg->rx_len;
1812 u8 *buf;
1813
1814 if (rlen <= 2) {
1815 short_response = 1;
1816 pkt_size = rlen;
1817 rx_byte = 4;
1818 } else {
1819 short_response = 0;
1820 data_byte = 10; /* first read */
1821 if (rlen < data_byte)
1822 pkt_size = rlen;
1823 else
1824 pkt_size = data_byte;
1825 rx_byte = data_byte + 6; /* 4 header + 2 crc */
1826 }
1827
1828 buf = msm_host->rx_buf;
1829 end = 0;
1830 while (!end) {
1831 u8 tx[2] = {pkt_size & 0xff, pkt_size >> 8};
1832 struct mipi_dsi_msg max_pkt_size_msg = {
1833 .channel = msg->channel,
1834 .type = MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE,
1835 .tx_len = 2,
1836 .tx_buf = tx,
1837 };
1838
1839 DBG("rlen=%d pkt_size=%d rx_byte=%d",
1840 rlen, pkt_size, rx_byte);
1841
1842 ret = dsi_cmds2buf_tx(msm_host, &max_pkt_size_msg);
1843 if (ret < 2) {
1844 pr_err("%s: Set max pkt size failed, %d\n",
1845 __func__, ret);
1846 return -EINVAL;
1847 }
1848
Hai Lid248b612015-08-13 17:49:29 -04001849 if ((cfg_hnd->major == MSM_DSI_VER_MAJOR_6G) &&
1850 (cfg_hnd->minor >= MSM_DSI_6G_VER_MINOR_V1_1)) {
Hai Lia6895542015-03-31 14:36:33 -04001851 /* Clear the RDBK_DATA registers */
1852 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL,
1853 DSI_RDBK_DATA_CTRL_CLR);
1854 wmb(); /* make sure the RDBK registers are cleared */
1855 dsi_write(msm_host, REG_DSI_RDBK_DATA_CTRL, 0);
1856 wmb(); /* release cleared status before transfer */
1857 }
1858
1859 ret = dsi_cmds2buf_tx(msm_host, msg);
1860 if (ret < msg->tx_len) {
1861 pr_err("%s: Read cmd Tx failed, %d\n", __func__, ret);
1862 return ret;
1863 }
1864
1865 /*
1866 * once cmd_dma_done interrupt received,
1867 * return data from client is ready and stored
1868 * at RDBK_DATA register already
1869 * since rx fifo is 16 bytes, dcs header is kept at first loop,
1870 * after that dcs header lost during shift into registers
1871 */
1872 dlen = dsi_cmd_dma_rx(msm_host, buf, rx_byte, pkt_size);
1873
1874 if (dlen <= 0)
1875 return 0;
1876
1877 if (short_response)
1878 break;
1879
1880 if (rlen <= data_byte) {
1881 diff = data_byte - rlen;
1882 end = 1;
1883 } else {
1884 diff = 0;
1885 rlen -= data_byte;
1886 }
1887
1888 if (!end) {
1889 dlen -= 2; /* 2 crc */
1890 dlen -= diff;
1891 buf += dlen; /* next start position */
1892 data_byte = 14; /* NOT first read */
1893 if (rlen < data_byte)
1894 pkt_size += rlen;
1895 else
1896 pkt_size += data_byte;
1897 DBG("buf=%p dlen=%d diff=%d", buf, dlen, diff);
1898 }
1899 }
1900
1901 /*
1902 * For single Long read, if the requested rlen < 10,
1903 * we need to shift the start position of rx
1904 * data buffer to skip the bytes which are not
1905 * updated.
1906 */
1907 if (pkt_size < 10 && !short_response)
1908 buf = msm_host->rx_buf + (10 - rlen);
1909 else
1910 buf = msm_host->rx_buf;
1911
1912 cmd = buf[0];
1913 switch (cmd) {
1914 case MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT:
1915 pr_err("%s: rx ACK_ERR_PACLAGE\n", __func__);
1916 ret = 0;
Hai Li651ad3f2015-04-29 11:38:59 -04001917 break;
Hai Lia6895542015-03-31 14:36:33 -04001918 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE:
1919 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE:
1920 ret = dsi_short_read1_resp(buf, msg);
1921 break;
1922 case MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE:
1923 case MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE:
1924 ret = dsi_short_read2_resp(buf, msg);
1925 break;
1926 case MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE:
1927 case MIPI_DSI_RX_DCS_LONG_READ_RESPONSE:
1928 ret = dsi_long_read_resp(buf, msg);
1929 break;
1930 default:
1931 pr_warn("%s:Invalid response cmd\n", __func__);
1932 ret = 0;
1933 }
1934
1935 return ret;
1936}
1937
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301938void msm_dsi_host_cmd_xfer_commit(struct mipi_dsi_host *host, u32 dma_base,
1939 u32 len)
Hai Lia6895542015-03-31 14:36:33 -04001940{
1941 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
1942
Archit Taneja4ff9d4c2015-10-13 12:20:47 +05301943 dsi_write(msm_host, REG_DSI_DMA_BASE, dma_base);
Hai Lia6895542015-03-31 14:36:33 -04001944 dsi_write(msm_host, REG_DSI_DMA_LEN, len);
1945 dsi_write(msm_host, REG_DSI_TRIG_DMA, 1);
1946
1947 /* Make sure trigger happens */
1948 wmb();
1949}
1950
Hai Li9d32c4982015-05-15 13:04:05 -04001951int msm_dsi_host_set_src_pll(struct mipi_dsi_host *host,
1952 struct msm_dsi_pll *src_pll)
1953{
1954 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
Archit Taneja4bfa9742015-10-09 16:32:38 +05301955 const struct msm_dsi_cfg_handler *cfg_hnd = msm_host->cfg_hnd;
Hai Li9d32c4982015-05-15 13:04:05 -04001956 struct clk *byte_clk_provider, *pixel_clk_provider;
1957 int ret;
1958
1959 ret = msm_dsi_pll_get_clk_provider(src_pll,
1960 &byte_clk_provider, &pixel_clk_provider);
1961 if (ret) {
1962 pr_info("%s: can't get provider from pll, don't set parent\n",
1963 __func__);
1964 return 0;
1965 }
1966
1967 ret = clk_set_parent(msm_host->byte_clk_src, byte_clk_provider);
1968 if (ret) {
1969 pr_err("%s: can't set parent to byte_clk_src. ret=%d\n",
1970 __func__, ret);
1971 goto exit;
1972 }
1973
1974 ret = clk_set_parent(msm_host->pixel_clk_src, pixel_clk_provider);
1975 if (ret) {
1976 pr_err("%s: can't set parent to pixel_clk_src. ret=%d\n",
1977 __func__, ret);
1978 goto exit;
1979 }
1980
Archit Taneja4bfa9742015-10-09 16:32:38 +05301981 if (cfg_hnd->major == MSM_DSI_VER_MAJOR_V2) {
1982 ret = clk_set_parent(msm_host->dsi_clk_src, pixel_clk_provider);
1983 if (ret) {
1984 pr_err("%s: can't set parent to dsi_clk_src. ret=%d\n",
1985 __func__, ret);
1986 goto exit;
1987 }
1988
1989 ret = clk_set_parent(msm_host->esc_clk_src, byte_clk_provider);
1990 if (ret) {
1991 pr_err("%s: can't set parent to esc_clk_src. ret=%d\n",
1992 __func__, ret);
1993 goto exit;
1994 }
1995 }
1996
Hai Li9d32c4982015-05-15 13:04:05 -04001997exit:
1998 return ret;
1999}
2000
Hai Lia6895542015-03-31 14:36:33 -04002001int msm_dsi_host_enable(struct mipi_dsi_host *host)
2002{
2003 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2004
2005 dsi_op_mode_config(msm_host,
2006 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), true);
2007
2008 /* TODO: clock should be turned off for command mode,
2009 * and only turned on before MDP START.
2010 * This part of code should be enabled once mdp driver support it.
2011 */
2012 /* if (msm_panel->mode == MSM_DSI_CMD_MODE)
2013 dsi_clk_ctrl(msm_host, 0); */
2014
2015 return 0;
2016}
2017
2018int msm_dsi_host_disable(struct mipi_dsi_host *host)
2019{
2020 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2021
2022 dsi_op_mode_config(msm_host,
2023 !!(msm_host->mode_flags & MIPI_DSI_MODE_VIDEO), false);
2024
2025 /* Since we have disabled INTF, the video engine won't stop so that
2026 * the cmd engine will be blocked.
2027 * Reset to disable video engine so that we can send off cmd.
2028 */
2029 dsi_sw_reset(msm_host);
2030
2031 return 0;
2032}
2033
2034int msm_dsi_host_power_on(struct mipi_dsi_host *host)
2035{
2036 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2037 u32 clk_pre = 0, clk_post = 0;
2038 int ret = 0;
2039
2040 mutex_lock(&msm_host->dev_mutex);
2041 if (msm_host->power_on) {
2042 DBG("dsi host already on");
2043 goto unlock_ret;
2044 }
2045
2046 ret = dsi_calc_clk_rate(msm_host);
2047 if (ret) {
2048 pr_err("%s: unable to calc clk rate, %d\n", __func__, ret);
2049 goto unlock_ret;
2050 }
2051
2052 ret = dsi_host_regulator_enable(msm_host);
2053 if (ret) {
2054 pr_err("%s:Failed to enable vregs.ret=%d\n",
2055 __func__, ret);
2056 goto unlock_ret;
2057 }
2058
2059 ret = dsi_bus_clk_enable(msm_host);
2060 if (ret) {
2061 pr_err("%s: failed to enable bus clocks, %d\n", __func__, ret);
2062 goto fail_disable_reg;
2063 }
2064
2065 dsi_phy_sw_reset(msm_host);
2066 ret = msm_dsi_manager_phy_enable(msm_host->id,
2067 msm_host->byte_clk_rate * 8,
Archit Taneja4bfa9742015-10-09 16:32:38 +05302068 msm_host->esc_clk_rate,
Hai Lia6895542015-03-31 14:36:33 -04002069 &clk_pre, &clk_post);
2070 dsi_bus_clk_disable(msm_host);
2071 if (ret) {
2072 pr_err("%s: failed to enable phy, %d\n", __func__, ret);
2073 goto fail_disable_reg;
2074 }
2075
2076 ret = dsi_clk_ctrl(msm_host, 1);
2077 if (ret) {
2078 pr_err("%s: failed to enable clocks. ret=%d\n", __func__, ret);
2079 goto fail_disable_reg;
2080 }
2081
Hai Liab8909b2015-06-11 10:56:46 -04002082 ret = pinctrl_pm_select_default_state(&msm_host->pdev->dev);
2083 if (ret) {
2084 pr_err("%s: failed to set pinctrl default state, %d\n",
2085 __func__, ret);
2086 goto fail_disable_clk;
2087 }
2088
Hai Lia6895542015-03-31 14:36:33 -04002089 dsi_timing_setup(msm_host);
2090 dsi_sw_reset(msm_host);
2091 dsi_ctrl_config(msm_host, true, clk_pre, clk_post);
2092
2093 if (msm_host->disp_en_gpio)
2094 gpiod_set_value(msm_host->disp_en_gpio, 1);
2095
2096 msm_host->power_on = true;
2097 mutex_unlock(&msm_host->dev_mutex);
2098
2099 return 0;
2100
Hai Liab8909b2015-06-11 10:56:46 -04002101fail_disable_clk:
2102 dsi_clk_ctrl(msm_host, 0);
Hai Lia6895542015-03-31 14:36:33 -04002103fail_disable_reg:
2104 dsi_host_regulator_disable(msm_host);
2105unlock_ret:
2106 mutex_unlock(&msm_host->dev_mutex);
2107 return ret;
2108}
2109
2110int msm_dsi_host_power_off(struct mipi_dsi_host *host)
2111{
2112 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2113
2114 mutex_lock(&msm_host->dev_mutex);
2115 if (!msm_host->power_on) {
2116 DBG("dsi host already off");
2117 goto unlock_ret;
2118 }
2119
2120 dsi_ctrl_config(msm_host, false, 0, 0);
2121
2122 if (msm_host->disp_en_gpio)
2123 gpiod_set_value(msm_host->disp_en_gpio, 0);
2124
Hai Liab8909b2015-06-11 10:56:46 -04002125 pinctrl_pm_select_sleep_state(&msm_host->pdev->dev);
2126
Hai Lia6895542015-03-31 14:36:33 -04002127 msm_dsi_manager_phy_disable(msm_host->id);
2128
2129 dsi_clk_ctrl(msm_host, 0);
2130
2131 dsi_host_regulator_disable(msm_host);
2132
2133 DBG("-");
2134
2135 msm_host->power_on = false;
2136
2137unlock_ret:
2138 mutex_unlock(&msm_host->dev_mutex);
2139 return 0;
2140}
2141
2142int msm_dsi_host_set_display_mode(struct mipi_dsi_host *host,
2143 struct drm_display_mode *mode)
2144{
2145 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2146
2147 if (msm_host->mode) {
2148 drm_mode_destroy(msm_host->dev, msm_host->mode);
2149 msm_host->mode = NULL;
2150 }
2151
2152 msm_host->mode = drm_mode_duplicate(msm_host->dev, mode);
2153 if (IS_ERR(msm_host->mode)) {
2154 pr_err("%s: cannot duplicate mode\n", __func__);
2155 return PTR_ERR(msm_host->mode);
2156 }
2157
2158 return 0;
2159}
2160
2161struct drm_panel *msm_dsi_host_get_panel(struct mipi_dsi_host *host,
2162 unsigned long *panel_flags)
2163{
2164 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2165 struct drm_panel *panel;
2166
Archit Tanejaa9ddac92015-08-03 14:05:45 +05302167 panel = of_drm_find_panel(msm_host->device_node);
Hai Lia6895542015-03-31 14:36:33 -04002168 if (panel_flags)
2169 *panel_flags = msm_host->mode_flags;
2170
2171 return panel;
2172}
2173
Archit Tanejac118e292015-07-31 14:06:10 +05302174struct drm_bridge *msm_dsi_host_get_bridge(struct mipi_dsi_host *host)
2175{
2176 struct msm_dsi_host *msm_host = to_msm_dsi_host(host);
2177
2178 return of_drm_find_bridge(msm_host->device_node);
2179}