blob: 6e8faa25379240cab60f57631adf42612f28df33 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020096static const int chv_rates[] = { 162000, 202500, 210000, 216000,
97 243000, 270000, 324000, 405000,
98 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300100
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101/**
102 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
103 * @intel_dp: DP struct
104 *
105 * If a CPU or PCH DP output is attached to an eDP panel, this function
106 * will return true, and false otherwise.
107 */
108static bool is_edp(struct intel_dp *intel_dp)
109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111
112 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113}
114
Imre Deak68b4d822013-05-08 13:14:06 +0300115static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116{
Imre Deak68b4d822013-05-08 13:14:06 +0300117 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118
119 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700120}
121
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200124 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100125}
126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300128static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100129static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300130static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300131static void vlv_steal_power_sequencer(struct drm_device *dev,
132 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706
707 if (index)
708 return 0;
709
710 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712 } else {
713 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
714 }
715}
716
717static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300718{
719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 struct drm_device *dev = intel_dig_port->base.base.dev;
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100724 if (index)
725 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300726 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300727 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
728 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 switch (index) {
730 case 0: return 63;
731 case 1: return 72;
732 default: return 0;
733 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100735 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300736 }
737}
738
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000739static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740{
741 return index ? 0 : 100;
742}
743
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000744static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
745{
746 /*
747 * SKL doesn't need us to program the AUX clock divider (Hardware will
748 * derive the clock from CDCLK automatically). We still implement the
749 * get_aux_clock_divider vfunc to plug-in into the existing code.
750 */
751 return index ? 0 : 1;
752}
753
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
755 bool has_aux_irq,
756 int send_bytes,
757 uint32_t aux_clock_divider)
758{
759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760 struct drm_device *dev = intel_dig_port->base.base.dev;
761 uint32_t precharge, timeout;
762
763 if (IS_GEN6(dev))
764 precharge = 3;
765 else
766 precharge = 5;
767
768 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
769 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
770 else
771 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
772
773 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782}
783
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000784static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
785 bool has_aux_irq,
786 int send_bytes,
787 uint32_t unused)
788{
789 return DP_AUX_CH_CTL_SEND_BUSY |
790 DP_AUX_CH_CTL_DONE |
791 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
792 DP_AUX_CH_CTL_TIME_OUT_ERROR |
793 DP_AUX_CH_CTL_TIME_OUT_1600us |
794 DP_AUX_CH_CTL_RECEIVE_ERROR |
795 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
796 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
797}
798
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200801 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint8_t *recv, int recv_size)
803{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
805 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300807 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100809 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000812 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100813 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200814 bool vdd;
815
Ville Syrjälä773538e82014-09-04 14:54:56 +0300816 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300817
Ville Syrjälä72c35002014-08-18 22:16:00 +0300818 /*
819 * We will be called with VDD already enabled for dpcd/edid/oui reads.
820 * In such cases we want to leave VDD enabled and it's up to upper layers
821 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
822 * ourselves.
823 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300824 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825
826 /* dp aux is extremely sensitive to irq latency, hence request the
827 * lowest possible wakeup latency and so prevent the cpu from going into
828 * deep sleep states.
829 */
830 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Keith Packard9b984da2011-09-19 13:54:47 -0700832 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800833
Paulo Zanonic67a4702013-08-19 13:18:09 -0300834 intel_aux_display_runtime_get(dev_priv);
835
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 /* Try to wait for any previous AUX channel activity */
837 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100838 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
840 break;
841 msleep(1);
842 }
843
844 if (try == 3) {
845 WARN(1, "dp_aux_ch not started status 0x%08x\n",
846 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847 ret = -EBUSY;
848 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100849 }
850
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300851 /* Only 5 data registers! */
852 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
853 ret = -E2BIG;
854 goto out;
855 }
856
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000857 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000858 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
859 has_aux_irq,
860 send_bytes,
861 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Must try at least 3 times according to DP spec */
864 for (try = 0; try < 5; try++) {
865 /* Load the send data into the aux channel data registers */
866 for (i = 0; i < send_bytes; i += 4)
867 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800868 intel_dp_pack_aux(send + i,
869 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000872 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 /* Clear done status and any errors */
877 I915_WRITE(ch_ctl,
878 status |
879 DP_AUX_CH_CTL_DONE |
880 DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400882
Todd Previte74ebf292015-04-15 08:38:41 -0700883 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700885
886 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
887 * 400us delay required for errors and timeouts
888 * Timeout errors from the HW already meet this
889 * requirement so skip to next iteration
890 */
891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
892 usleep_range(400, 500);
893 continue;
894 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700896 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100897 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700898 }
899
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700901 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100902 ret = -EBUSY;
903 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904 }
905
Jim Bridee058c942015-05-27 10:21:48 -0700906done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 /* Check for timeout or receive error.
908 * Timeouts occur when the sink is not connected
909 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700910 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700911 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100912 ret = -EIO;
913 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700914 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700915
916 /* Timeouts occur when the device isn't connected, so they're
917 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700918 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800919 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100920 ret = -ETIMEDOUT;
921 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922 }
923
924 /* Unload any bytes sent back from the other side */
925 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
926 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927 if (recv_bytes > recv_size)
928 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400929
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100930 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800931 intel_dp_unpack_aux(I915_READ(ch_data + i),
932 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100934 ret = recv_bytes;
935out:
936 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300937 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100938
Jani Nikula884f19e2014-03-14 16:51:14 +0200939 if (vdd)
940 edp_panel_vdd_off(intel_dp, false);
941
Ville Syrjälä773538e82014-09-04 14:54:56 +0300942 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300943
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100944 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700945}
946
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300947#define BARE_ADDRESS_SIZE 3
948#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200949static ssize_t
950intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200952 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
953 uint8_t txbuf[20], rxbuf[20];
954 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200957 txbuf[0] = (msg->request << 4) |
958 ((msg->address >> 16) & 0xf);
959 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200960 txbuf[2] = msg->address & 0xff;
961 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300962
Jani Nikula9d1a1032014-03-14 16:51:15 +0200963 switch (msg->request & ~DP_AUX_I2C_MOT) {
964 case DP_AUX_NATIVE_WRITE:
965 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300966 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200967 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200968
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 if (WARN_ON(txsize > 20))
970 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700971
Jani Nikula9d1a1032014-03-14 16:51:15 +0200972 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700973
Jani Nikula9d1a1032014-03-14 16:51:15 +0200974 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
975 if (ret > 0) {
976 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700977
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200978 if (ret > 1) {
979 /* Number of bytes written in a short write. */
980 ret = clamp_t(int, rxbuf[1], 0, msg->size);
981 } else {
982 /* Return payload size. */
983 ret = msg->size;
984 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200986 break;
987
988 case DP_AUX_NATIVE_READ:
989 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300990 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200991 rxsize = msg->size + 1;
992
993 if (WARN_ON(rxsize > 20))
994 return -E2BIG;
995
996 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
997 if (ret > 0) {
998 msg->reply = rxbuf[0] >> 4;
999 /*
1000 * Assume happy day, and copy the data. The caller is
1001 * expected to check msg->reply before touching it.
1002 *
1003 * Return payload size.
1004 */
1005 ret--;
1006 memcpy(msg->buffer, rxbuf + 1, ret);
1007 }
1008 break;
1009
1010 default:
1011 ret = -EINVAL;
1012 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001014
Jani Nikula9d1a1032014-03-14 16:51:15 +02001015 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001016}
1017
Jani Nikula9d1a1032014-03-14 16:51:15 +02001018static void
1019intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001021 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001022 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1023 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001026
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 switch (port) {
1028 case PORT_A:
1029 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001030 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001031 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001032 case PORT_B:
1033 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001034 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001035 break;
1036 case PORT_C:
1037 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001038 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001039 break;
1040 case PORT_D:
1041 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001042 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001043 break;
1044 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001045 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001046 }
1047
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001048 /*
1049 * The AUX_CTL register is usually DP_CTL + 0x10.
1050 *
1051 * On Haswell and Broadwell though:
1052 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1053 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1054 *
1055 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1056 */
1057 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001058 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001059
Jani Nikula0b998362014-03-14 16:51:17 +02001060 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001061 intel_dp->aux.dev = dev->dev;
1062 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001063
Jani Nikula0b998362014-03-14 16:51:17 +02001064 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1065 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001066
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001067 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001068 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001069 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001070 name, ret);
1071 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001072 }
David Flynn8316f332010-12-08 16:10:21 +00001073
Jani Nikula0b998362014-03-14 16:51:17 +02001074 ret = sysfs_create_link(&connector->base.kdev->kobj,
1075 &intel_dp->aux.ddc.dev.kobj,
1076 intel_dp->aux.ddc.dev.kobj.name);
1077 if (ret < 0) {
1078 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001079 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001080 }
1081}
1082
Imre Deak80f65de2014-02-11 17:12:49 +02001083static void
1084intel_dp_connector_unregister(struct intel_connector *intel_connector)
1085{
1086 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1087
Dave Airlie0e32b392014-05-02 14:02:48 +10001088 if (!intel_connector->mst_port)
1089 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1090 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001091 intel_connector_unregister(intel_connector);
1092}
1093
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001094static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301095skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001096{
1097 u32 ctrl1;
1098
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001099 memset(&pipe_config->dpll_hw_state, 0,
1100 sizeof(pipe_config->dpll_hw_state));
1101
Damien Lespiau5416d872014-11-14 17:24:33 +00001102 pipe_config->ddi_pll_sel = SKL_DPLL0;
1103 pipe_config->dpll_hw_state.cfgcr1 = 0;
1104 pipe_config->dpll_hw_state.cfgcr2 = 0;
1105
1106 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301107 switch (link_clock / 2) {
1108 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001109 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001110 SKL_DPLL0);
1111 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301112 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001113 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001114 SKL_DPLL0);
1115 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301116 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001117 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001118 SKL_DPLL0);
1119 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301120 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001121 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301122 SKL_DPLL0);
1123 break;
1124 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1125 results in CDCLK change. Need to handle the change of CDCLK by
1126 disabling pipes and re-enabling them */
1127 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001128 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301129 SKL_DPLL0);
1130 break;
1131 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001132 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301133 SKL_DPLL0);
1134 break;
1135
Damien Lespiau5416d872014-11-14 17:24:33 +00001136 }
1137 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1138}
1139
1140static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001141hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001142{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001143 memset(&pipe_config->dpll_hw_state, 0,
1144 sizeof(pipe_config->dpll_hw_state));
1145
Daniel Vetter0e503382014-07-04 11:26:04 -03001146 switch (link_bw) {
1147 case DP_LINK_BW_1_62:
1148 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1149 break;
1150 case DP_LINK_BW_2_7:
1151 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1152 break;
1153 case DP_LINK_BW_5_4:
1154 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1155 break;
1156 }
1157}
1158
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301159static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001160intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301161{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001162 if (intel_dp->num_sink_rates) {
1163 *sink_rates = intel_dp->sink_rates;
1164 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301165 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001166
1167 *sink_rates = default_rates;
1168
1169 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301170}
1171
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301172static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001173intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301174{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301175 if (IS_SKYLAKE(dev)) {
1176 *source_rates = skl_rates;
1177 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001178 } else if (IS_CHERRYVIEW(dev)) {
1179 *source_rates = chv_rates;
1180 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301181 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001182
1183 *source_rates = default_rates;
1184
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001185 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1186 /* WaDisableHBR2:skl */
1187 return (DP_LINK_BW_2_7 >> 3) + 1;
1188 else if (INTEL_INFO(dev)->gen >= 8 ||
1189 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1190 return (DP_LINK_BW_5_4 >> 3) + 1;
1191 else
1192 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301193}
1194
Daniel Vetter0e503382014-07-04 11:26:04 -03001195static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001196intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001197 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001198{
1199 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001200 const struct dp_link_dpll *divisor = NULL;
1201 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001202
1203 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001204 divisor = gen4_dpll;
1205 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001206 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001207 divisor = pch_dpll;
1208 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001209 } else if (IS_CHERRYVIEW(dev)) {
1210 divisor = chv_dpll;
1211 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001212 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001213 divisor = vlv_dpll;
1214 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001215 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001216
1217 if (divisor && count) {
1218 for (i = 0; i < count; i++) {
1219 if (link_bw == divisor[i].link_bw) {
1220 pipe_config->dpll = divisor[i].dpll;
1221 pipe_config->clock_set = true;
1222 break;
1223 }
1224 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001225 }
1226}
1227
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001228static int intersect_rates(const int *source_rates, int source_len,
1229 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001230 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301231{
1232 int i = 0, j = 0, k = 0;
1233
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301234 while (i < source_len && j < sink_len) {
1235 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001236 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1237 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001238 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301239 ++k;
1240 ++i;
1241 ++j;
1242 } else if (source_rates[i] < sink_rates[j]) {
1243 ++i;
1244 } else {
1245 ++j;
1246 }
1247 }
1248 return k;
1249}
1250
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001251static int intel_dp_common_rates(struct intel_dp *intel_dp,
1252 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001253{
1254 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1255 const int *source_rates, *sink_rates;
1256 int source_len, sink_len;
1257
1258 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1259 source_len = intel_dp_source_rates(dev, &source_rates);
1260
1261 return intersect_rates(source_rates, source_len,
1262 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001263 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001264}
1265
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001266static void snprintf_int_array(char *str, size_t len,
1267 const int *array, int nelem)
1268{
1269 int i;
1270
1271 str[0] = '\0';
1272
1273 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001274 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001275 if (r >= len)
1276 return;
1277 str += r;
1278 len -= r;
1279 }
1280}
1281
1282static void intel_dp_print_rates(struct intel_dp *intel_dp)
1283{
1284 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1285 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001286 int source_len, sink_len, common_len;
1287 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001288 char str[128]; /* FIXME: too big for stack? */
1289
1290 if ((drm_debug & DRM_UT_KMS) == 0)
1291 return;
1292
1293 source_len = intel_dp_source_rates(dev, &source_rates);
1294 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1295 DRM_DEBUG_KMS("source rates: %s\n", str);
1296
1297 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1298 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1299 DRM_DEBUG_KMS("sink rates: %s\n", str);
1300
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001301 common_len = intel_dp_common_rates(intel_dp, common_rates);
1302 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1303 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001304}
1305
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001306static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301307{
1308 int i = 0;
1309
1310 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1311 if (find == rates[i])
1312 break;
1313
1314 return i;
1315}
1316
Ville Syrjälä50fec212015-03-12 17:10:34 +02001317int
1318intel_dp_max_link_rate(struct intel_dp *intel_dp)
1319{
1320 int rates[DP_MAX_SUPPORTED_RATES] = {};
1321 int len;
1322
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001323 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001324 if (WARN_ON(len <= 0))
1325 return 162000;
1326
1327 return rates[rate_to_index(0, rates) - 1];
1328}
1329
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001330int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1331{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001332 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001333}
1334
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001335bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001336intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001337 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001338{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001339 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001340 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001341 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001342 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001343 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001344 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001345 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001346 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001347 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001348 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001349 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001350 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301351 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001352 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001353 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001354 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1355 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301356
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001357 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301358
1359 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001360 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301361
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001362 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001363
Imre Deakbc7d38a2013-05-16 14:40:36 +03001364 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001365 pipe_config->has_pch_encoder = true;
1366
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001367 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001368 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001369 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001370
Jani Nikuladd06f902012-10-19 14:51:50 +03001371 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1372 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1373 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001374
1375 if (INTEL_INFO(dev)->gen >= 9) {
1376 int ret;
1377 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1378 if (ret)
1379 return ret;
1380 }
1381
Jesse Barnes2dd24552013-04-25 12:55:01 -07001382 if (!HAS_PCH_SPLIT(dev))
1383 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1384 intel_connector->panel.fitting_mode);
1385 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001386 intel_pch_panel_fitting(intel_crtc, pipe_config,
1387 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001388 }
1389
Daniel Vettercb1793c2012-06-04 18:39:21 +02001390 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001391 return false;
1392
Daniel Vetter083f9562012-04-20 20:23:49 +02001393 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301394 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001395 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001396 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001397
Daniel Vetter36008362013-03-27 00:44:59 +01001398 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1399 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001400 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001401 if (is_edp(intel_dp)) {
1402 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1403 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1404 dev_priv->vbt.edp_bpp);
1405 bpp = dev_priv->vbt.edp_bpp;
1406 }
1407
Jani Nikula344c5bb2014-09-09 11:25:13 +03001408 /*
1409 * Use the maximum clock and number of lanes the eDP panel
1410 * advertizes being capable of. The panels are generally
1411 * designed to support only a single clock and lane
1412 * configuration, and typically these values correspond to the
1413 * native resolution of the panel.
1414 */
1415 min_lane_count = max_lane_count;
1416 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001417 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001418
Daniel Vetter36008362013-03-27 00:44:59 +01001419 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001420 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1421 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001422
Dave Airliec6930992014-07-14 11:04:39 +10001423 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301424 for (lane_count = min_lane_count;
1425 lane_count <= max_lane_count;
1426 lane_count <<= 1) {
1427
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001428 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001429 link_avail = intel_dp_max_data_rate(link_clock,
1430 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001431
Daniel Vetter36008362013-03-27 00:44:59 +01001432 if (mode_rate <= link_avail) {
1433 goto found;
1434 }
1435 }
1436 }
1437 }
1438
1439 return false;
1440
1441found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001442 if (intel_dp->color_range_auto) {
1443 /*
1444 * See:
1445 * CEA-861-E - 5.1 Default Encoding Parameters
1446 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1447 */
Thierry Reding18316c82012-12-20 15:41:44 +01001448 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001449 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1450 else
1451 intel_dp->color_range = 0;
1452 }
1453
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001454 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001455 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001456
Daniel Vetter36008362013-03-27 00:44:59 +01001457 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301458
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001459 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001460 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301461 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001462 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001463 } else {
1464 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001465 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001466 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301467 }
1468
Daniel Vetter657445f2013-05-04 10:09:18 +02001469 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001470 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001471
Daniel Vetter36008362013-03-27 00:44:59 +01001472 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1473 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001474 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001475 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1476 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001477
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001478 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001479 adjusted_mode->crtc_clock,
1480 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001481 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001482
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301483 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301484 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001485 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301486 intel_link_compute_m_n(bpp, lane_count,
1487 intel_connector->panel.downclock_mode->clock,
1488 pipe_config->port_clock,
1489 &pipe_config->dp_m2_n2);
1490 }
1491
Damien Lespiau5416d872014-11-14 17:24:33 +00001492 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001493 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301494 else if (IS_BROXTON(dev))
1495 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001496 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001497 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1498 else
1499 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001500
Daniel Vetter36008362013-03-27 00:44:59 +01001501 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001502}
1503
Daniel Vetter7c62a162013-06-01 17:16:20 +02001504static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001505{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001506 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1507 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1508 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001509 struct drm_i915_private *dev_priv = dev->dev_private;
1510 u32 dpa_ctl;
1511
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001512 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1513 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001514 dpa_ctl = I915_READ(DP_A);
1515 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1516
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001517 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001518 /* For a long time we've carried around a ILK-DevA w/a for the
1519 * 160MHz clock. If we're really unlucky, it's still required.
1520 */
1521 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001522 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001523 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001524 } else {
1525 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001526 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001527 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001528
Daniel Vetterea9b6002012-11-29 15:59:31 +01001529 I915_WRITE(DP_A, dpa_ctl);
1530
1531 POSTING_READ(DP_A);
1532 udelay(500);
1533}
1534
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001535static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001537 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001538 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001539 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001540 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001541 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001542 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543
Keith Packard417e8222011-11-01 19:54:11 -07001544 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001545 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001546 *
1547 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001548 * SNB CPU
1549 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001550 * CPT PCH
1551 *
1552 * IBX PCH and CPU are the same for almost everything,
1553 * except that the CPU DP PLL is configured in this
1554 * register
1555 *
1556 * CPT PCH is quite different, having many bits moved
1557 * to the TRANS_DP_CTL register instead. That
1558 * configuration happens (oddly) in ironlake_pch_enable
1559 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001560
Keith Packard417e8222011-11-01 19:54:11 -07001561 /* Preserve the BIOS-computed detected bit. This is
1562 * supposed to be read-only.
1563 */
1564 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565
Keith Packard417e8222011-11-01 19:54:11 -07001566 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001567 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001568 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001569
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001570 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001571 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001572
Keith Packard417e8222011-11-01 19:54:11 -07001573 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001574
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001575 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001576 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1577 intel_dp->DP |= DP_SYNC_HS_HIGH;
1578 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1579 intel_dp->DP |= DP_SYNC_VS_HIGH;
1580 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1581
Jani Nikula6aba5b62013-10-04 15:08:10 +03001582 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001583 intel_dp->DP |= DP_ENHANCED_FRAMING;
1584
Daniel Vetter7c62a162013-06-01 17:16:20 +02001585 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001586 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001587 u32 trans_dp;
1588
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001589 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001590
1591 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1592 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1593 trans_dp |= TRANS_DP_ENH_FRAMING;
1594 else
1595 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1596 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001597 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001598 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001599 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001600
1601 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1602 intel_dp->DP |= DP_SYNC_HS_HIGH;
1603 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1604 intel_dp->DP |= DP_SYNC_VS_HIGH;
1605 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1606
Jani Nikula6aba5b62013-10-04 15:08:10 +03001607 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001608 intel_dp->DP |= DP_ENHANCED_FRAMING;
1609
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001610 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001611 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001612 else if (crtc->pipe == PIPE_B)
1613 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001614 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001615}
1616
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001617#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1618#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001619
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001620#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1621#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001622
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001623#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1624#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001625
Daniel Vetter4be73782014-01-17 14:39:48 +01001626static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001627 u32 mask,
1628 u32 value)
1629{
Paulo Zanoni30add222012-10-26 19:05:45 -02001630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001631 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001632 u32 pp_stat_reg, pp_ctrl_reg;
1633
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001634 lockdep_assert_held(&dev_priv->pps_mutex);
1635
Jani Nikulabf13e812013-09-06 07:40:05 +03001636 pp_stat_reg = _pp_stat_reg(intel_dp);
1637 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001638
1639 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001640 mask, value,
1641 I915_READ(pp_stat_reg),
1642 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001643
Jesse Barnes453c5422013-03-28 09:55:41 -07001644 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001645 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001646 I915_READ(pp_stat_reg),
1647 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001648 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001649
1650 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001651}
1652
Daniel Vetter4be73782014-01-17 14:39:48 +01001653static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001654{
1655 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001656 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001657}
1658
Daniel Vetter4be73782014-01-17 14:39:48 +01001659static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001660{
Keith Packardbd943152011-09-18 23:09:52 -07001661 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001662 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001663}
Keith Packardbd943152011-09-18 23:09:52 -07001664
Daniel Vetter4be73782014-01-17 14:39:48 +01001665static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001666{
1667 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001668
1669 /* When we disable the VDD override bit last we have to do the manual
1670 * wait. */
1671 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1672 intel_dp->panel_power_cycle_delay);
1673
Daniel Vetter4be73782014-01-17 14:39:48 +01001674 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001675}
Keith Packardbd943152011-09-18 23:09:52 -07001676
Daniel Vetter4be73782014-01-17 14:39:48 +01001677static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001678{
1679 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1680 intel_dp->backlight_on_delay);
1681}
1682
Daniel Vetter4be73782014-01-17 14:39:48 +01001683static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001684{
1685 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1686 intel_dp->backlight_off_delay);
1687}
Keith Packard99ea7122011-11-01 19:57:50 -07001688
Keith Packard832dd3c2011-11-01 19:34:06 -07001689/* Read the current pp_control value, unlocking the register if it
1690 * is locked
1691 */
1692
Jesse Barnes453c5422013-03-28 09:55:41 -07001693static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001694{
Jesse Barnes453c5422013-03-28 09:55:41 -07001695 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001698
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001699 lockdep_assert_held(&dev_priv->pps_mutex);
1700
Jani Nikulabf13e812013-09-06 07:40:05 +03001701 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001702 control &= ~PANEL_UNLOCK_MASK;
1703 control |= PANEL_UNLOCK_REGS;
1704 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001705}
1706
Ville Syrjälä951468f2014-09-04 14:55:31 +03001707/*
1708 * Must be paired with edp_panel_vdd_off().
1709 * Must hold pps_mutex around the whole on/off sequence.
1710 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1711 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001712static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001713{
Paulo Zanoni30add222012-10-26 19:05:45 -02001714 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1716 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001717 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001718 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001719 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001720 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001721 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001722
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001723 lockdep_assert_held(&dev_priv->pps_mutex);
1724
Keith Packard97af61f572011-09-28 16:23:51 -07001725 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001726 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001727
Egbert Eich2c623c12014-11-25 12:54:57 +01001728 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001729 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001730
Daniel Vetter4be73782014-01-17 14:39:48 +01001731 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001732 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001733
Imre Deak4e6e1a52014-03-27 17:45:11 +02001734 power_domain = intel_display_port_power_domain(intel_encoder);
1735 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001736
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001737 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1738 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001739
Daniel Vetter4be73782014-01-17 14:39:48 +01001740 if (!edp_have_panel_power(intel_dp))
1741 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001742
Jesse Barnes453c5422013-03-28 09:55:41 -07001743 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001744 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001745
Jani Nikulabf13e812013-09-06 07:40:05 +03001746 pp_stat_reg = _pp_stat_reg(intel_dp);
1747 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001748
1749 I915_WRITE(pp_ctrl_reg, pp);
1750 POSTING_READ(pp_ctrl_reg);
1751 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1752 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001753 /*
1754 * If the panel wasn't on, delay before accessing aux channel
1755 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001756 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001757 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1758 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001759 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001760 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001761
1762 return need_to_disable;
1763}
1764
Ville Syrjälä951468f2014-09-04 14:55:31 +03001765/*
1766 * Must be paired with intel_edp_panel_vdd_off() or
1767 * intel_edp_panel_off().
1768 * Nested calls to these functions are not allowed since
1769 * we drop the lock. Caller must use some higher level
1770 * locking to prevent nested calls from other threads.
1771 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001772void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001773{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001774 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001775
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001776 if (!is_edp(intel_dp))
1777 return;
1778
Ville Syrjälä773538e82014-09-04 14:54:56 +03001779 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001780 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001781 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001782
Rob Clarke2c719b2014-12-15 13:56:32 -05001783 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001784 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001785}
1786
Daniel Vetter4be73782014-01-17 14:39:48 +01001787static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001788{
Paulo Zanoni30add222012-10-26 19:05:45 -02001789 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001790 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001791 struct intel_digital_port *intel_dig_port =
1792 dp_to_dig_port(intel_dp);
1793 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1794 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001795 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001796 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001797
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001798 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001799
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001800 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001801
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001802 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001803 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001804
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001805 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1806 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001807
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001808 pp = ironlake_get_pp_control(intel_dp);
1809 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001810
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001811 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1812 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001813
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001814 I915_WRITE(pp_ctrl_reg, pp);
1815 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001816
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001817 /* Make sure sequencer is idle before allowing subsequent activity */
1818 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1819 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001820
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001821 if ((pp & POWER_TARGET_ON) == 0)
1822 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001823
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001824 power_domain = intel_display_port_power_domain(intel_encoder);
1825 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001826}
1827
Daniel Vetter4be73782014-01-17 14:39:48 +01001828static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001829{
1830 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1831 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001832
Ville Syrjälä773538e82014-09-04 14:54:56 +03001833 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001834 if (!intel_dp->want_panel_vdd)
1835 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001836 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001837}
1838
Imre Deakaba86892014-07-30 15:57:31 +03001839static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1840{
1841 unsigned long delay;
1842
1843 /*
1844 * Queue the timer to fire a long time from now (relative to the power
1845 * down delay) to keep the panel power up across a sequence of
1846 * operations.
1847 */
1848 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1849 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1850}
1851
Ville Syrjälä951468f2014-09-04 14:55:31 +03001852/*
1853 * Must be paired with edp_panel_vdd_on().
1854 * Must hold pps_mutex around the whole on/off sequence.
1855 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1856 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001857static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001858{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001859 struct drm_i915_private *dev_priv =
1860 intel_dp_to_dev(intel_dp)->dev_private;
1861
1862 lockdep_assert_held(&dev_priv->pps_mutex);
1863
Keith Packard97af61f572011-09-28 16:23:51 -07001864 if (!is_edp(intel_dp))
1865 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001866
Rob Clarke2c719b2014-12-15 13:56:32 -05001867 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001868 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001869
Keith Packardbd943152011-09-18 23:09:52 -07001870 intel_dp->want_panel_vdd = false;
1871
Imre Deakaba86892014-07-30 15:57:31 +03001872 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001873 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001874 else
1875 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001876}
1877
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001878static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001879{
Paulo Zanoni30add222012-10-26 19:05:45 -02001880 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001881 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001882 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001883 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001884
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001885 lockdep_assert_held(&dev_priv->pps_mutex);
1886
Keith Packard97af61f572011-09-28 16:23:51 -07001887 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001888 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001889
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001890 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1891 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001892
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001893 if (WARN(edp_have_panel_power(intel_dp),
1894 "eDP port %c panel power already on\n",
1895 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001896 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001897
Daniel Vetter4be73782014-01-17 14:39:48 +01001898 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001899
Jani Nikulabf13e812013-09-06 07:40:05 +03001900 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001901 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001902 if (IS_GEN5(dev)) {
1903 /* ILK workaround: disable reset around power sequence */
1904 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001905 I915_WRITE(pp_ctrl_reg, pp);
1906 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001907 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001908
Keith Packard1c0ae802011-09-19 13:59:29 -07001909 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001910 if (!IS_GEN5(dev))
1911 pp |= PANEL_POWER_RESET;
1912
Jesse Barnes453c5422013-03-28 09:55:41 -07001913 I915_WRITE(pp_ctrl_reg, pp);
1914 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001915
Daniel Vetter4be73782014-01-17 14:39:48 +01001916 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001917 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001918
Keith Packard05ce1a42011-09-29 16:33:01 -07001919 if (IS_GEN5(dev)) {
1920 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001921 I915_WRITE(pp_ctrl_reg, pp);
1922 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001923 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001924}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001925
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001926void intel_edp_panel_on(struct intel_dp *intel_dp)
1927{
1928 if (!is_edp(intel_dp))
1929 return;
1930
1931 pps_lock(intel_dp);
1932 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001933 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001934}
1935
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001936
1937static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001938{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001939 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1940 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001941 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001942 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001943 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001944 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001945 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001946
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001947 lockdep_assert_held(&dev_priv->pps_mutex);
1948
Keith Packard97af61f572011-09-28 16:23:51 -07001949 if (!is_edp(intel_dp))
1950 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001951
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001952 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1953 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001954
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001955 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1956 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001957
Jesse Barnes453c5422013-03-28 09:55:41 -07001958 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001959 /* We need to switch off panel power _and_ force vdd, for otherwise some
1960 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001961 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1962 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001963
Jani Nikulabf13e812013-09-06 07:40:05 +03001964 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001965
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001966 intel_dp->want_panel_vdd = false;
1967
Jesse Barnes453c5422013-03-28 09:55:41 -07001968 I915_WRITE(pp_ctrl_reg, pp);
1969 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001970
Paulo Zanonidce56b32013-12-19 14:29:40 -02001971 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001972 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001973
1974 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001975 power_domain = intel_display_port_power_domain(intel_encoder);
1976 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001977}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001978
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001979void intel_edp_panel_off(struct intel_dp *intel_dp)
1980{
1981 if (!is_edp(intel_dp))
1982 return;
1983
1984 pps_lock(intel_dp);
1985 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001986 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001987}
1988
Jani Nikula1250d102014-08-12 17:11:39 +03001989/* Enable backlight in the panel power control. */
1990static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001991{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001992 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1993 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001994 struct drm_i915_private *dev_priv = dev->dev_private;
1995 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001996 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001997
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001998 /*
1999 * If we enable the backlight right away following a panel power
2000 * on, we may see slight flicker as the panel syncs with the eDP
2001 * link. So delay a bit to make sure the image is solid before
2002 * allowing it to appear.
2003 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002004 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002005
Ville Syrjälä773538e82014-09-04 14:54:56 +03002006 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002007
Jesse Barnes453c5422013-03-28 09:55:41 -07002008 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002009 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002010
Jani Nikulabf13e812013-09-06 07:40:05 +03002011 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002012
2013 I915_WRITE(pp_ctrl_reg, pp);
2014 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002015
Ville Syrjälä773538e82014-09-04 14:54:56 +03002016 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002017}
2018
Jani Nikula1250d102014-08-12 17:11:39 +03002019/* Enable backlight PWM and backlight PP control. */
2020void intel_edp_backlight_on(struct intel_dp *intel_dp)
2021{
2022 if (!is_edp(intel_dp))
2023 return;
2024
2025 DRM_DEBUG_KMS("\n");
2026
2027 intel_panel_enable_backlight(intel_dp->attached_connector);
2028 _intel_edp_backlight_on(intel_dp);
2029}
2030
2031/* Disable backlight in the panel power control. */
2032static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002033{
Paulo Zanoni30add222012-10-26 19:05:45 -02002034 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002035 struct drm_i915_private *dev_priv = dev->dev_private;
2036 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002037 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002038
Keith Packardf01eca22011-09-28 16:48:10 -07002039 if (!is_edp(intel_dp))
2040 return;
2041
Ville Syrjälä773538e82014-09-04 14:54:56 +03002042 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002043
Jesse Barnes453c5422013-03-28 09:55:41 -07002044 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002045 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002046
Jani Nikulabf13e812013-09-06 07:40:05 +03002047 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002048
2049 I915_WRITE(pp_ctrl_reg, pp);
2050 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002051
Ville Syrjälä773538e82014-09-04 14:54:56 +03002052 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002053
Paulo Zanonidce56b32013-12-19 14:29:40 -02002054 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002055 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002056}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002057
Jani Nikula1250d102014-08-12 17:11:39 +03002058/* Disable backlight PP control and backlight PWM. */
2059void intel_edp_backlight_off(struct intel_dp *intel_dp)
2060{
2061 if (!is_edp(intel_dp))
2062 return;
2063
2064 DRM_DEBUG_KMS("\n");
2065
2066 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002067 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002068}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002069
Jani Nikula73580fb72014-08-12 17:11:41 +03002070/*
2071 * Hook for controlling the panel power control backlight through the bl_power
2072 * sysfs attribute. Take care to handle multiple calls.
2073 */
2074static void intel_edp_backlight_power(struct intel_connector *connector,
2075 bool enable)
2076{
2077 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002078 bool is_enabled;
2079
Ville Syrjälä773538e82014-09-04 14:54:56 +03002080 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002081 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002082 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002083
2084 if (is_enabled == enable)
2085 return;
2086
Jani Nikula23ba9372014-08-27 14:08:43 +03002087 DRM_DEBUG_KMS("panel power control backlight %s\n",
2088 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002089
2090 if (enable)
2091 _intel_edp_backlight_on(intel_dp);
2092 else
2093 _intel_edp_backlight_off(intel_dp);
2094}
2095
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002096static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002097{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002098 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2099 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2100 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002101 struct drm_i915_private *dev_priv = dev->dev_private;
2102 u32 dpa_ctl;
2103
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002104 assert_pipe_disabled(dev_priv,
2105 to_intel_crtc(crtc)->pipe);
2106
Jesse Barnesd240f202010-08-13 15:43:26 -07002107 DRM_DEBUG_KMS("\n");
2108 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002109 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2110 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2111
2112 /* We don't adjust intel_dp->DP while tearing down the link, to
2113 * facilitate link retraining (e.g. after hotplug). Hence clear all
2114 * enable bits here to ensure that we don't enable too much. */
2115 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2116 intel_dp->DP |= DP_PLL_ENABLE;
2117 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002118 POSTING_READ(DP_A);
2119 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002120}
2121
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002122static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002123{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002124 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2125 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2126 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002127 struct drm_i915_private *dev_priv = dev->dev_private;
2128 u32 dpa_ctl;
2129
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002130 assert_pipe_disabled(dev_priv,
2131 to_intel_crtc(crtc)->pipe);
2132
Jesse Barnesd240f202010-08-13 15:43:26 -07002133 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002134 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2135 "dp pll off, should be on\n");
2136 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2137
2138 /* We can't rely on the value tracked for the DP register in
2139 * intel_dp->DP because link_down must not change that (otherwise link
2140 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002141 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002142 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002143 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002144 udelay(200);
2145}
2146
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002147/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002148void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002149{
2150 int ret, i;
2151
2152 /* Should have a valid DPCD by this point */
2153 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2154 return;
2155
2156 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002157 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2158 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002159 } else {
2160 /*
2161 * When turning on, we need to retry for 1ms to give the sink
2162 * time to wake up.
2163 */
2164 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002165 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2166 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002167 if (ret == 1)
2168 break;
2169 msleep(1);
2170 }
2171 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002172
2173 if (ret != 1)
2174 DRM_DEBUG_KMS("failed to %s sink power state\n",
2175 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002176}
2177
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002178static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2179 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002180{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002181 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002182 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002183 struct drm_device *dev = encoder->base.dev;
2184 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002185 enum intel_display_power_domain power_domain;
2186 u32 tmp;
2187
2188 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002189 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002190 return false;
2191
2192 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002193
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002194 if (!(tmp & DP_PORT_EN))
2195 return false;
2196
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002197 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002198 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002199 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002200 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002201
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002202 for_each_pipe(dev_priv, p) {
2203 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2204 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2205 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002206 return true;
2207 }
2208 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002209
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002210 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2211 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002212 } else if (IS_CHERRYVIEW(dev)) {
2213 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2214 } else {
2215 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002216 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002217
2218 return true;
2219}
2220
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002221static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002222 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002223{
2224 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002225 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002226 struct drm_device *dev = encoder->base.dev;
2227 struct drm_i915_private *dev_priv = dev->dev_private;
2228 enum port port = dp_to_dig_port(intel_dp)->port;
2229 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002230 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002231
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002232 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002233
2234 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002235
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002236 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002237 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2238 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2239 flags |= DRM_MODE_FLAG_PHSYNC;
2240 else
2241 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002242
Xiong Zhang63000ef2013-06-28 12:59:06 +08002243 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2244 flags |= DRM_MODE_FLAG_PVSYNC;
2245 else
2246 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002247 } else {
2248 if (tmp & DP_SYNC_HS_HIGH)
2249 flags |= DRM_MODE_FLAG_PHSYNC;
2250 else
2251 flags |= DRM_MODE_FLAG_NHSYNC;
2252
2253 if (tmp & DP_SYNC_VS_HIGH)
2254 flags |= DRM_MODE_FLAG_PVSYNC;
2255 else
2256 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002257 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002258
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002259 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002260
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002261 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2262 tmp & DP_COLOR_RANGE_16_235)
2263 pipe_config->limited_color_range = true;
2264
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002265 pipe_config->has_dp_encoder = true;
2266
2267 intel_dp_get_m_n(crtc, pipe_config);
2268
Ville Syrjälä18442d02013-09-13 16:00:08 +03002269 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002270 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2271 pipe_config->port_clock = 162000;
2272 else
2273 pipe_config->port_clock = 270000;
2274 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002275
2276 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2277 &pipe_config->dp_m_n);
2278
2279 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2280 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2281
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002282 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002283
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002284 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2285 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2286 /*
2287 * This is a big fat ugly hack.
2288 *
2289 * Some machines in UEFI boot mode provide us a VBT that has 18
2290 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2291 * unknown we fail to light up. Yet the same BIOS boots up with
2292 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2293 * max, not what it tells us to use.
2294 *
2295 * Note: This will still be broken if the eDP panel is not lit
2296 * up by the BIOS, and thus we can't get the mode at module
2297 * load.
2298 */
2299 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2300 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2301 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2302 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002303}
2304
Daniel Vettere8cb4552012-07-01 13:05:48 +02002305static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002306{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002307 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002308 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002309 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2310
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002311 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002312 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002313
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002314 if (HAS_PSR(dev) && !HAS_DDI(dev))
2315 intel_psr_disable(intel_dp);
2316
Daniel Vetter6cb49832012-05-20 17:14:50 +02002317 /* Make sure the panel is off before trying to change the mode. But also
2318 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002319 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002320 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002321 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002322 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002323
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002324 /* disable the port before the pipe on g4x */
2325 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002326 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002327}
2328
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002329static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002330{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002331 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002332 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002333
Ville Syrjälä49277c32014-03-31 18:21:26 +03002334 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002335 if (port == PORT_A)
2336 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002337}
2338
2339static void vlv_post_disable_dp(struct intel_encoder *encoder)
2340{
2341 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2342
2343 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002344}
2345
Ville Syrjälä580d3812014-04-09 13:29:00 +03002346static void chv_post_disable_dp(struct intel_encoder *encoder)
2347{
2348 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2349 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2350 struct drm_device *dev = encoder->base.dev;
2351 struct drm_i915_private *dev_priv = dev->dev_private;
2352 struct intel_crtc *intel_crtc =
2353 to_intel_crtc(encoder->base.crtc);
2354 enum dpio_channel ch = vlv_dport_to_channel(dport);
2355 enum pipe pipe = intel_crtc->pipe;
2356 u32 val;
2357
2358 intel_dp_link_down(intel_dp);
2359
Ville Syrjäläa5805162015-05-26 20:42:30 +03002360 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002361
2362 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002363 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002364 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002365 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002366
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002367 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2368 val |= CHV_PCS_REQ_SOFTRESET_EN;
2369 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2370
2371 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002372 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002373 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2374
2375 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2376 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2377 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002378
Ville Syrjäläa5805162015-05-26 20:42:30 +03002379 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002380}
2381
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002382static void
2383_intel_dp_set_link_train(struct intel_dp *intel_dp,
2384 uint32_t *DP,
2385 uint8_t dp_train_pat)
2386{
2387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2388 struct drm_device *dev = intel_dig_port->base.base.dev;
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 enum port port = intel_dig_port->port;
2391
2392 if (HAS_DDI(dev)) {
2393 uint32_t temp = I915_READ(DP_TP_CTL(port));
2394
2395 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2396 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2397 else
2398 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2399
2400 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2401 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2402 case DP_TRAINING_PATTERN_DISABLE:
2403 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2404
2405 break;
2406 case DP_TRAINING_PATTERN_1:
2407 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2408 break;
2409 case DP_TRAINING_PATTERN_2:
2410 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2411 break;
2412 case DP_TRAINING_PATTERN_3:
2413 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2414 break;
2415 }
2416 I915_WRITE(DP_TP_CTL(port), temp);
2417
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002418 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2419 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002420 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2421
2422 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2423 case DP_TRAINING_PATTERN_DISABLE:
2424 *DP |= DP_LINK_TRAIN_OFF_CPT;
2425 break;
2426 case DP_TRAINING_PATTERN_1:
2427 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2428 break;
2429 case DP_TRAINING_PATTERN_2:
2430 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2431 break;
2432 case DP_TRAINING_PATTERN_3:
2433 DRM_ERROR("DP training pattern 3 not supported\n");
2434 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2435 break;
2436 }
2437
2438 } else {
2439 if (IS_CHERRYVIEW(dev))
2440 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2441 else
2442 *DP &= ~DP_LINK_TRAIN_MASK;
2443
2444 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2445 case DP_TRAINING_PATTERN_DISABLE:
2446 *DP |= DP_LINK_TRAIN_OFF;
2447 break;
2448 case DP_TRAINING_PATTERN_1:
2449 *DP |= DP_LINK_TRAIN_PAT_1;
2450 break;
2451 case DP_TRAINING_PATTERN_2:
2452 *DP |= DP_LINK_TRAIN_PAT_2;
2453 break;
2454 case DP_TRAINING_PATTERN_3:
2455 if (IS_CHERRYVIEW(dev)) {
2456 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2457 } else {
2458 DRM_ERROR("DP training pattern 3 not supported\n");
2459 *DP |= DP_LINK_TRAIN_PAT_2;
2460 }
2461 break;
2462 }
2463 }
2464}
2465
2466static void intel_dp_enable_port(struct intel_dp *intel_dp)
2467{
2468 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2469 struct drm_i915_private *dev_priv = dev->dev_private;
2470
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002471 /* enable with pattern 1 (as per spec) */
2472 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2473 DP_TRAINING_PATTERN_1);
2474
2475 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2476 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002477
2478 /*
2479 * Magic for VLV/CHV. We _must_ first set up the register
2480 * without actually enabling the port, and then do another
2481 * write to enable the port. Otherwise link training will
2482 * fail when the power sequencer is freshly used for this port.
2483 */
2484 intel_dp->DP |= DP_PORT_EN;
2485
2486 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2487 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002488}
2489
Daniel Vettere8cb4552012-07-01 13:05:48 +02002490static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002491{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002492 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2493 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002494 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002495 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002496 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002497 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002498
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002499 if (WARN_ON(dp_reg & DP_PORT_EN))
2500 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002501
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002502 pps_lock(intel_dp);
2503
2504 if (IS_VALLEYVIEW(dev))
2505 vlv_init_panel_power_sequencer(intel_dp);
2506
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002507 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002508
2509 edp_panel_vdd_on(intel_dp);
2510 edp_panel_on(intel_dp);
2511 edp_panel_vdd_off(intel_dp, true);
2512
2513 pps_unlock(intel_dp);
2514
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002515 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002516 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2517 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002518
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002519 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2520 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002521 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002522 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002523
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002524 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002525 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2526 pipe_name(crtc->pipe));
2527 intel_audio_codec_enable(encoder);
2528 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002529}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002530
Jani Nikulaecff4f32013-09-06 07:38:29 +03002531static void g4x_enable_dp(struct intel_encoder *encoder)
2532{
Jani Nikula828f5c62013-09-05 16:44:45 +03002533 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2534
Jani Nikulaecff4f32013-09-06 07:38:29 +03002535 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002536 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002537}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002538
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002539static void vlv_enable_dp(struct intel_encoder *encoder)
2540{
Jani Nikula828f5c62013-09-05 16:44:45 +03002541 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2542
Daniel Vetter4be73782014-01-17 14:39:48 +01002543 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002544 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002545}
2546
Jani Nikulaecff4f32013-09-06 07:38:29 +03002547static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002548{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002549 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002550 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002551
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002552 intel_dp_prepare(encoder);
2553
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002554 /* Only ilk+ has port A */
2555 if (dport->port == PORT_A) {
2556 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002557 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002558 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002559}
2560
Ville Syrjälä83b84592014-10-16 21:29:51 +03002561static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2562{
2563 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2564 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2565 enum pipe pipe = intel_dp->pps_pipe;
2566 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2567
2568 edp_panel_vdd_off_sync(intel_dp);
2569
2570 /*
2571 * VLV seems to get confused when multiple power seqeuencers
2572 * have the same port selected (even if only one has power/vdd
2573 * enabled). The failure manifests as vlv_wait_port_ready() failing
2574 * CHV on the other hand doesn't seem to mind having the same port
2575 * selected in multiple power seqeuencers, but let's clear the
2576 * port select always when logically disconnecting a power sequencer
2577 * from a port.
2578 */
2579 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2580 pipe_name(pipe), port_name(intel_dig_port->port));
2581 I915_WRITE(pp_on_reg, 0);
2582 POSTING_READ(pp_on_reg);
2583
2584 intel_dp->pps_pipe = INVALID_PIPE;
2585}
2586
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002587static void vlv_steal_power_sequencer(struct drm_device *dev,
2588 enum pipe pipe)
2589{
2590 struct drm_i915_private *dev_priv = dev->dev_private;
2591 struct intel_encoder *encoder;
2592
2593 lockdep_assert_held(&dev_priv->pps_mutex);
2594
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002595 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2596 return;
2597
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002598 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2599 base.head) {
2600 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002601 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002602
2603 if (encoder->type != INTEL_OUTPUT_EDP)
2604 continue;
2605
2606 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002607 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002608
2609 if (intel_dp->pps_pipe != pipe)
2610 continue;
2611
2612 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002613 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002614
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002615 WARN(encoder->connectors_active,
2616 "stealing pipe %c power sequencer from active eDP port %c\n",
2617 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002618
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002619 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002620 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002621 }
2622}
2623
2624static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2625{
2626 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2627 struct intel_encoder *encoder = &intel_dig_port->base;
2628 struct drm_device *dev = encoder->base.dev;
2629 struct drm_i915_private *dev_priv = dev->dev_private;
2630 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002631
2632 lockdep_assert_held(&dev_priv->pps_mutex);
2633
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002634 if (!is_edp(intel_dp))
2635 return;
2636
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002637 if (intel_dp->pps_pipe == crtc->pipe)
2638 return;
2639
2640 /*
2641 * If another power sequencer was being used on this
2642 * port previously make sure to turn off vdd there while
2643 * we still have control of it.
2644 */
2645 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002646 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002647
2648 /*
2649 * We may be stealing the power
2650 * sequencer from another port.
2651 */
2652 vlv_steal_power_sequencer(dev, crtc->pipe);
2653
2654 /* now it's all ours */
2655 intel_dp->pps_pipe = crtc->pipe;
2656
2657 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2658 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2659
2660 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002661 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2662 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002663}
2664
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002665static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2666{
2667 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2668 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002669 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002670 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002671 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002672 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002673 int pipe = intel_crtc->pipe;
2674 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002675
Ville Syrjäläa5805162015-05-26 20:42:30 +03002676 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002677
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002678 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002679 val = 0;
2680 if (pipe)
2681 val |= (1<<21);
2682 else
2683 val &= ~(1<<21);
2684 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002685 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2686 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2687 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002688
Ville Syrjäläa5805162015-05-26 20:42:30 +03002689 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002690
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002691 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002692}
2693
Jani Nikulaecff4f32013-09-06 07:38:29 +03002694static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002695{
2696 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2697 struct drm_device *dev = encoder->base.dev;
2698 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002699 struct intel_crtc *intel_crtc =
2700 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002701 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002702 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002703
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002704 intel_dp_prepare(encoder);
2705
Jesse Barnes89b667f2013-04-18 14:51:36 -07002706 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002707 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002708 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002709 DPIO_PCS_TX_LANE2_RESET |
2710 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002711 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002712 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2713 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2714 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2715 DPIO_PCS_CLK_SOFT_RESET);
2716
2717 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002718 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2719 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2720 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002721 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002722}
2723
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002724static void chv_pre_enable_dp(struct intel_encoder *encoder)
2725{
2726 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2727 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2728 struct drm_device *dev = encoder->base.dev;
2729 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002730 struct intel_crtc *intel_crtc =
2731 to_intel_crtc(encoder->base.crtc);
2732 enum dpio_channel ch = vlv_dport_to_channel(dport);
2733 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002734 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002735 u32 val;
2736
Ville Syrjäläa5805162015-05-26 20:42:30 +03002737 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002738
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002739 /* allow hardware to manage TX FIFO reset source */
2740 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2741 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2742 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2743
2744 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2745 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2746 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2747
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002748 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002749 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002750 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002751 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002752
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002753 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2754 val |= CHV_PCS_REQ_SOFTRESET_EN;
2755 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2756
2757 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002758 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002759 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2760
2761 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2762 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2763 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002764
2765 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002766 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002767 /* Set the upar bit */
2768 data = (i == 1) ? 0x0 : 0x1;
2769 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2770 data << DPIO_UPAR_SHIFT);
2771 }
2772
2773 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002774 if (intel_crtc->config->port_clock > 270000)
2775 stagger = 0x18;
2776 else if (intel_crtc->config->port_clock > 135000)
2777 stagger = 0xd;
2778 else if (intel_crtc->config->port_clock > 67500)
2779 stagger = 0x7;
2780 else if (intel_crtc->config->port_clock > 33750)
2781 stagger = 0x4;
2782 else
2783 stagger = 0x2;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002784
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002785 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2786 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2787 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2788
2789 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2790 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2791 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2792
2793 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2794 DPIO_LANESTAGGER_STRAP(stagger) |
2795 DPIO_LANESTAGGER_STRAP_OVRD |
2796 DPIO_TX1_STAGGER_MASK(0x1f) |
2797 DPIO_TX1_STAGGER_MULT(6) |
2798 DPIO_TX2_STAGGER_MULT(0));
2799
2800 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2801 DPIO_LANESTAGGER_STRAP(stagger) |
2802 DPIO_LANESTAGGER_STRAP_OVRD |
2803 DPIO_TX1_STAGGER_MASK(0x1f) |
2804 DPIO_TX1_STAGGER_MULT(7) |
2805 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002806
Ville Syrjäläa5805162015-05-26 20:42:30 +03002807 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002808
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002809 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002810}
2811
Ville Syrjälä9197c882014-04-09 13:29:05 +03002812static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2813{
2814 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2815 struct drm_device *dev = encoder->base.dev;
2816 struct drm_i915_private *dev_priv = dev->dev_private;
2817 struct intel_crtc *intel_crtc =
2818 to_intel_crtc(encoder->base.crtc);
2819 enum dpio_channel ch = vlv_dport_to_channel(dport);
2820 enum pipe pipe = intel_crtc->pipe;
2821 u32 val;
2822
Ville Syrjälä625695f2014-06-28 02:04:02 +03002823 intel_dp_prepare(encoder);
2824
Ville Syrjäläa5805162015-05-26 20:42:30 +03002825 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002826
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002827 /* program left/right clock distribution */
2828 if (pipe != PIPE_B) {
2829 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2830 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2831 if (ch == DPIO_CH0)
2832 val |= CHV_BUFLEFTENA1_FORCE;
2833 if (ch == DPIO_CH1)
2834 val |= CHV_BUFRIGHTENA1_FORCE;
2835 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2836 } else {
2837 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2838 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2839 if (ch == DPIO_CH0)
2840 val |= CHV_BUFLEFTENA2_FORCE;
2841 if (ch == DPIO_CH1)
2842 val |= CHV_BUFRIGHTENA2_FORCE;
2843 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2844 }
2845
Ville Syrjälä9197c882014-04-09 13:29:05 +03002846 /* program clock channel usage */
2847 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2848 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2849 if (pipe != PIPE_B)
2850 val &= ~CHV_PCS_USEDCLKCHANNEL;
2851 else
2852 val |= CHV_PCS_USEDCLKCHANNEL;
2853 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2854
2855 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2856 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2857 if (pipe != PIPE_B)
2858 val &= ~CHV_PCS_USEDCLKCHANNEL;
2859 else
2860 val |= CHV_PCS_USEDCLKCHANNEL;
2861 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2862
2863 /*
2864 * This a a bit weird since generally CL
2865 * matches the pipe, but here we need to
2866 * pick the CL based on the port.
2867 */
2868 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2869 if (pipe != PIPE_B)
2870 val &= ~CHV_CMN_USEDCLKCHANNEL;
2871 else
2872 val |= CHV_CMN_USEDCLKCHANNEL;
2873 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2874
Ville Syrjäläa5805162015-05-26 20:42:30 +03002875 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002876}
2877
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002878/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002879 * Native read with retry for link status and receiver capability reads for
2880 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002881 *
2882 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2883 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002884 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002885static ssize_t
2886intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2887 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002888{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002889 ssize_t ret;
2890 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002891
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002892 /*
2893 * Sometime we just get the same incorrect byte repeated
2894 * over the entire buffer. Doing just one throw away read
2895 * initially seems to "solve" it.
2896 */
2897 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2898
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002899 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002900 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2901 if (ret == size)
2902 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002903 msleep(1);
2904 }
2905
Jani Nikula9d1a1032014-03-14 16:51:15 +02002906 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002907}
2908
2909/*
2910 * Fetch AUX CH registers 0x202 - 0x207 which contain
2911 * link status information
2912 */
2913static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002914intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002915{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002916 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2917 DP_LANE0_1_STATUS,
2918 link_status,
2919 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002920}
2921
Paulo Zanoni11002442014-06-13 18:45:41 -03002922/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002924intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002925{
Paulo Zanoni30add222012-10-26 19:05:45 -02002926 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302927 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002928 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002929
Vandana Kannan93147262014-11-18 15:45:29 +05302930 if (IS_BROXTON(dev))
2931 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2932 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302933 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302934 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002935 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302936 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302937 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002938 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302939 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002940 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002942 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002944}
2945
2946static uint8_t
2947intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2948{
Paulo Zanoni30add222012-10-26 19:05:45 -02002949 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002950 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002951
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002952 if (INTEL_INFO(dev)->gen >= 9) {
2953 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2954 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2955 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2956 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2957 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302960 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2961 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002962 default:
2963 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2964 }
2965 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002966 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302967 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2968 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2970 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2972 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002974 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302975 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002976 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002977 } else if (IS_VALLEYVIEW(dev)) {
2978 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2980 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2982 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2984 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002986 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002989 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002990 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302991 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2992 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2993 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2995 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002996 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302997 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002998 }
2999 } else {
3000 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303001 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3002 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3004 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3005 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3006 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003008 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303009 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003010 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003011 }
3012}
3013
Daniel Vetter5829975c2015-04-16 11:36:52 +02003014static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003015{
3016 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3017 struct drm_i915_private *dev_priv = dev->dev_private;
3018 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003019 struct intel_crtc *intel_crtc =
3020 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003021 unsigned long demph_reg_value, preemph_reg_value,
3022 uniqtranscale_reg_value;
3023 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003024 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003025 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003026
3027 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303028 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003029 preemph_reg_value = 0x0004000;
3030 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003032 demph_reg_value = 0x2B405555;
3033 uniqtranscale_reg_value = 0x552AB83A;
3034 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303035 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003036 demph_reg_value = 0x2B404040;
3037 uniqtranscale_reg_value = 0x5548B83A;
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003040 demph_reg_value = 0x2B245555;
3041 uniqtranscale_reg_value = 0x5560B83A;
3042 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303043 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044 demph_reg_value = 0x2B405555;
3045 uniqtranscale_reg_value = 0x5598DA3A;
3046 break;
3047 default:
3048 return 0;
3049 }
3050 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303051 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003052 preemph_reg_value = 0x0002000;
3053 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303054 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003055 demph_reg_value = 0x2B404040;
3056 uniqtranscale_reg_value = 0x5552B83A;
3057 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003059 demph_reg_value = 0x2B404848;
3060 uniqtranscale_reg_value = 0x5580B83A;
3061 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303062 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003063 demph_reg_value = 0x2B404040;
3064 uniqtranscale_reg_value = 0x55ADDA3A;
3065 break;
3066 default:
3067 return 0;
3068 }
3069 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303070 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003071 preemph_reg_value = 0x0000000;
3072 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074 demph_reg_value = 0x2B305555;
3075 uniqtranscale_reg_value = 0x5570B83A;
3076 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003078 demph_reg_value = 0x2B2B4040;
3079 uniqtranscale_reg_value = 0x55ADDA3A;
3080 break;
3081 default:
3082 return 0;
3083 }
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003086 preemph_reg_value = 0x0006000;
3087 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003089 demph_reg_value = 0x1B405555;
3090 uniqtranscale_reg_value = 0x55ADDA3A;
3091 break;
3092 default:
3093 return 0;
3094 }
3095 break;
3096 default:
3097 return 0;
3098 }
3099
Ville Syrjäläa5805162015-05-26 20:42:30 +03003100 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003101 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3102 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3103 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003104 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003105 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3106 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3107 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3108 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003109 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003110
3111 return 0;
3112}
3113
Daniel Vetter5829975c2015-04-16 11:36:52 +02003114static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115{
3116 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3117 struct drm_i915_private *dev_priv = dev->dev_private;
3118 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3119 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003120 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121 uint8_t train_set = intel_dp->train_set[0];
3122 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003123 enum pipe pipe = intel_crtc->pipe;
3124 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125
3126 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303127 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003128 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003130 deemph_reg_value = 128;
3131 margin_reg_value = 52;
3132 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303133 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134 deemph_reg_value = 128;
3135 margin_reg_value = 77;
3136 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003138 deemph_reg_value = 128;
3139 margin_reg_value = 102;
3140 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003142 deemph_reg_value = 128;
3143 margin_reg_value = 154;
3144 /* FIXME extra to set for 1200 */
3145 break;
3146 default:
3147 return 0;
3148 }
3149 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303150 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003151 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003153 deemph_reg_value = 85;
3154 margin_reg_value = 78;
3155 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003157 deemph_reg_value = 85;
3158 margin_reg_value = 116;
3159 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003161 deemph_reg_value = 85;
3162 margin_reg_value = 154;
3163 break;
3164 default:
3165 return 0;
3166 }
3167 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303168 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003169 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303170 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003171 deemph_reg_value = 64;
3172 margin_reg_value = 104;
3173 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303174 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003175 deemph_reg_value = 64;
3176 margin_reg_value = 154;
3177 break;
3178 default:
3179 return 0;
3180 }
3181 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003183 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003185 deemph_reg_value = 43;
3186 margin_reg_value = 154;
3187 break;
3188 default:
3189 return 0;
3190 }
3191 break;
3192 default:
3193 return 0;
3194 }
3195
Ville Syrjäläa5805162015-05-26 20:42:30 +03003196 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003197
3198 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003199 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3200 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003201 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3202 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003203 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3204
3205 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3206 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003207 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3208 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003209 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003210
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003211 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3212 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3213 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3214 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3215
3216 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3217 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3218 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3219 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3220
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003221 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003222 for (i = 0; i < 4; i++) {
3223 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3224 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3225 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3226 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3227 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003228
3229 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003230 for (i = 0; i < 4; i++) {
3231 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003232 val &= ~DPIO_SWING_MARGIN000_MASK;
3233 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003234 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3235 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003236
3237 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003238 for (i = 0; i < 4; i++) {
3239 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3240 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3241 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3242 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003243
3244 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303245 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003246 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303247 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003248
3249 /*
3250 * The document said it needs to set bit 27 for ch0 and bit 26
3251 * for ch1. Might be a typo in the doc.
3252 * For now, for this unique transition scale selection, set bit
3253 * 27 for ch0 and ch1.
3254 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003255 for (i = 0; i < 4; i++) {
3256 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3257 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3258 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3259 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003260
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003261 for (i = 0; i < 4; i++) {
3262 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3263 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3264 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3265 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3266 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003267 }
3268
3269 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003270 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3271 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3272 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3273
3274 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3275 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3276 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003277
3278 /* LRC Bypass */
3279 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3280 val |= DPIO_LRC_BYPASS;
3281 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3282
Ville Syrjäläa5805162015-05-26 20:42:30 +03003283 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003284
3285 return 0;
3286}
3287
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003288static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003289intel_get_adjust_train(struct intel_dp *intel_dp,
3290 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291{
3292 uint8_t v = 0;
3293 uint8_t p = 0;
3294 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003295 uint8_t voltage_max;
3296 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003297
Jesse Barnes33a34e42010-09-08 12:42:02 -07003298 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003299 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3300 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301
3302 if (this_v > v)
3303 v = this_v;
3304 if (this_p > p)
3305 p = this_p;
3306 }
3307
Keith Packard1a2eb462011-11-16 16:26:07 -08003308 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003309 if (v >= voltage_max)
3310 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003311
Keith Packard1a2eb462011-11-16 16:26:07 -08003312 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3313 if (p >= preemph_max)
3314 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003315
3316 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003317 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003318}
3319
3320static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003321gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003323 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003324
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003325 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303326 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003327 default:
3328 signal_levels |= DP_VOLTAGE_0_4;
3329 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003331 signal_levels |= DP_VOLTAGE_0_6;
3332 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303333 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003334 signal_levels |= DP_VOLTAGE_0_8;
3335 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303336 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337 signal_levels |= DP_VOLTAGE_1_2;
3338 break;
3339 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003340 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003342 default:
3343 signal_levels |= DP_PRE_EMPHASIS_0;
3344 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303345 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003346 signal_levels |= DP_PRE_EMPHASIS_3_5;
3347 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303348 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349 signal_levels |= DP_PRE_EMPHASIS_6;
3350 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003352 signal_levels |= DP_PRE_EMPHASIS_9_5;
3353 break;
3354 }
3355 return signal_levels;
3356}
3357
Zhenyu Wange3421a12010-04-08 09:43:27 +08003358/* Gen6's DP voltage swing and pre-emphasis control */
3359static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003360gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003361{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003362 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3363 DP_TRAIN_PRE_EMPHASIS_MASK);
3364 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303365 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003367 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003369 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003372 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303373 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003375 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303376 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003378 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003379 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003380 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3381 "0x%x\n", signal_levels);
3382 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003383 }
3384}
3385
Keith Packard1a2eb462011-11-16 16:26:07 -08003386/* Gen7's DP voltage swing and pre-emphasis control */
3387static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003388gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003389{
3390 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3391 DP_TRAIN_PRE_EMPHASIS_MASK);
3392 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303393 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003394 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303395 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003396 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003398 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3399
Sonika Jindalbd600182014-08-08 16:23:41 +05303400 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003401 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303402 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003403 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3404
Sonika Jindalbd600182014-08-08 16:23:41 +05303405 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003406 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303407 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003408 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3409
3410 default:
3411 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3412 "0x%x\n", signal_levels);
3413 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3414 }
3415}
3416
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003417/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3418static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003419hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003420{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003421 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3422 DP_TRAIN_PRE_EMPHASIS_MASK);
3423 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303424 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303425 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303426 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303427 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303428 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303429 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303430 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303431 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003432
Sonika Jindalbd600182014-08-08 16:23:41 +05303433 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303434 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303436 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303437 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303438 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003439
Sonika Jindalbd600182014-08-08 16:23:41 +05303440 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303441 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303442 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303443 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303444
3445 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3446 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003447 default:
3448 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3449 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303450 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452}
3453
Daniel Vetter5829975c2015-04-16 11:36:52 +02003454static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303455{
3456 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3457 enum port port = dport->port;
3458 struct drm_device *dev = dport->base.base.dev;
3459 struct intel_encoder *encoder = &dport->base;
3460 uint8_t train_set = intel_dp->train_set[0];
3461 uint32_t level = 0;
3462
3463 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3464 DP_TRAIN_PRE_EMPHASIS_MASK);
3465 switch (signal_levels) {
3466 default:
3467 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3468 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3469 level = 0;
3470 break;
3471 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3472 level = 1;
3473 break;
3474 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3475 level = 2;
3476 break;
3477 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3478 level = 3;
3479 break;
3480 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3481 level = 4;
3482 break;
3483 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3484 level = 5;
3485 break;
3486 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3487 level = 6;
3488 break;
3489 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3490 level = 7;
3491 break;
3492 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3493 level = 8;
3494 break;
3495 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3496 level = 9;
3497 break;
3498 }
3499
3500 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3501}
3502
Paulo Zanonif0a34242012-12-06 16:51:50 -02003503/* Properly updates "DP" with the correct signal levels. */
3504static void
3505intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3506{
3507 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003508 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003509 struct drm_device *dev = intel_dig_port->base.base.dev;
3510 uint32_t signal_levels, mask;
3511 uint8_t train_set = intel_dp->train_set[0];
3512
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303513 if (IS_BROXTON(dev)) {
3514 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003515 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303516 mask = 0;
3517 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003518 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003519 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003520 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003521 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003522 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003523 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003524 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003525 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003526 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003527 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003528 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003529 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003530 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003531 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3532 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003533 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003534 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3535 }
3536
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303537 if (mask)
3538 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3539
3540 DRM_DEBUG_KMS("Using vswing level %d\n",
3541 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3542 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3543 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3544 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003545
3546 *DP = (*DP & ~mask) | signal_levels;
3547}
3548
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003549static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003550intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003551 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003552 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003553{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003554 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3555 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003556 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003557 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3558 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003559
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003560 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003561
Jani Nikula70aff662013-09-27 15:10:44 +03003562 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003563 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003564
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003565 buf[0] = dp_train_pat;
3566 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003567 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003568 /* don't write DP_TRAINING_LANEx_SET on disable */
3569 len = 1;
3570 } else {
3571 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3572 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3573 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003574 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575
Jani Nikula9d1a1032014-03-14 16:51:15 +02003576 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3577 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003578
3579 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003580}
3581
Jani Nikula70aff662013-09-27 15:10:44 +03003582static bool
3583intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3584 uint8_t dp_train_pat)
3585{
Mika Kahola4e96c972015-04-29 09:17:39 +03003586 if (!intel_dp->train_set_valid)
3587 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003588 intel_dp_set_signal_levels(intel_dp, DP);
3589 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3590}
3591
3592static bool
3593intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003594 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003595{
3596 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3597 struct drm_device *dev = intel_dig_port->base.base.dev;
3598 struct drm_i915_private *dev_priv = dev->dev_private;
3599 int ret;
3600
3601 intel_get_adjust_train(intel_dp, link_status);
3602 intel_dp_set_signal_levels(intel_dp, DP);
3603
3604 I915_WRITE(intel_dp->output_reg, *DP);
3605 POSTING_READ(intel_dp->output_reg);
3606
Jani Nikula9d1a1032014-03-14 16:51:15 +02003607 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3608 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003609
3610 return ret == intel_dp->lane_count;
3611}
3612
Imre Deak3ab9c632013-05-03 12:57:41 +03003613static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3614{
3615 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3616 struct drm_device *dev = intel_dig_port->base.base.dev;
3617 struct drm_i915_private *dev_priv = dev->dev_private;
3618 enum port port = intel_dig_port->port;
3619 uint32_t val;
3620
3621 if (!HAS_DDI(dev))
3622 return;
3623
3624 val = I915_READ(DP_TP_CTL(port));
3625 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3626 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3627 I915_WRITE(DP_TP_CTL(port), val);
3628
3629 /*
3630 * On PORT_A we can have only eDP in SST mode. There the only reason
3631 * we need to set idle transmission mode is to work around a HW issue
3632 * where we enable the pipe while not in idle link-training mode.
3633 * In this case there is requirement to wait for a minimum number of
3634 * idle patterns to be sent.
3635 */
3636 if (port == PORT_A)
3637 return;
3638
3639 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3640 1))
3641 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3642}
3643
Jesse Barnes33a34e42010-09-08 12:42:02 -07003644/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003645void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003646intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003647{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003648 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003649 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003650 int i;
3651 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003652 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003653 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003654 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003656 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003657 intel_ddi_prepare_link_retrain(encoder);
3658
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003659 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003660 link_config[0] = intel_dp->link_bw;
3661 link_config[1] = intel_dp->lane_count;
3662 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3663 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003664 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003665 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303666 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3667 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003668
3669 link_config[0] = 0;
3670 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003671 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003672
3673 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003674
Jani Nikula70aff662013-09-27 15:10:44 +03003675 /* clock recovery */
3676 if (!intel_dp_reset_link_train(intel_dp, &DP,
3677 DP_TRAINING_PATTERN_1 |
3678 DP_LINK_SCRAMBLING_DISABLE)) {
3679 DRM_ERROR("failed to enable link training\n");
3680 return;
3681 }
3682
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003683 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003684 voltage_tries = 0;
3685 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003686 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003687 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003688
Daniel Vettera7c96552012-10-18 10:15:30 +02003689 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003690 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3691 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003692 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003693 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003694
Daniel Vetter01916272012-10-18 10:15:25 +02003695 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003696 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003697 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003698 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003699
Mika Kahola4e96c972015-04-29 09:17:39 +03003700 /*
3701 * if we used previously trained voltage and pre-emphasis values
3702 * and we don't get clock recovery, reset link training values
3703 */
3704 if (intel_dp->train_set_valid) {
3705 DRM_DEBUG_KMS("clock recovery not ok, reset");
3706 /* clear the flag as we are not reusing train set */
3707 intel_dp->train_set_valid = false;
3708 if (!intel_dp_reset_link_train(intel_dp, &DP,
3709 DP_TRAINING_PATTERN_1 |
3710 DP_LINK_SCRAMBLING_DISABLE)) {
3711 DRM_ERROR("failed to enable link training\n");
3712 return;
3713 }
3714 continue;
3715 }
3716
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003717 /* Check to see if we've tried the max voltage */
3718 for (i = 0; i < intel_dp->lane_count; i++)
3719 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3720 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003721 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003722 ++loop_tries;
3723 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003724 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003725 break;
3726 }
Jani Nikula70aff662013-09-27 15:10:44 +03003727 intel_dp_reset_link_train(intel_dp, &DP,
3728 DP_TRAINING_PATTERN_1 |
3729 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003730 voltage_tries = 0;
3731 continue;
3732 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003733
3734 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003735 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003736 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003737 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003738 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003739 break;
3740 }
3741 } else
3742 voltage_tries = 0;
3743 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003744
Jani Nikula70aff662013-09-27 15:10:44 +03003745 /* Update training set as requested by target */
3746 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3747 DRM_ERROR("failed to update link training\n");
3748 break;
3749 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003750 }
3751
Jesse Barnes33a34e42010-09-08 12:42:02 -07003752 intel_dp->DP = DP;
3753}
3754
Paulo Zanonic19b0662012-10-15 15:51:41 -03003755void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003756intel_dp_complete_link_train(struct intel_dp *intel_dp)
3757{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003758 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003759 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003760 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003761 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3762
3763 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3764 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3765 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003766
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003767 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003768 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003769 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003770 DP_LINK_SCRAMBLING_DISABLE)) {
3771 DRM_ERROR("failed to start channel equalization\n");
3772 return;
3773 }
3774
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003775 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003776 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003777 channel_eq = false;
3778 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003779 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003780
Jesse Barnes37f80972011-01-05 14:45:24 -08003781 if (cr_tries > 5) {
3782 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003783 break;
3784 }
3785
Daniel Vettera7c96552012-10-18 10:15:30 +02003786 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003787 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3788 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003789 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003790 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003791
Jesse Barnes37f80972011-01-05 14:45:24 -08003792 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003793 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003794 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003795 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003796 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003797 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003798 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003799 cr_tries++;
3800 continue;
3801 }
3802
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003803 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003804 channel_eq = true;
3805 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003806 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003807
Jesse Barnes37f80972011-01-05 14:45:24 -08003808 /* Try 5 times, then try clock recovery if that fails */
3809 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003810 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003811 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003812 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003813 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003814 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003815 tries = 0;
3816 cr_tries++;
3817 continue;
3818 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003819
Jani Nikula70aff662013-09-27 15:10:44 +03003820 /* Update training set as requested by target */
3821 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3822 DRM_ERROR("failed to update link training\n");
3823 break;
3824 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003825 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003826 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003827
Imre Deak3ab9c632013-05-03 12:57:41 +03003828 intel_dp_set_idle_link_train(intel_dp);
3829
3830 intel_dp->DP = DP;
3831
Mika Kahola4e96c972015-04-29 09:17:39 +03003832 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003833 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003834 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003835 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003836}
3837
3838void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3839{
Jani Nikula70aff662013-09-27 15:10:44 +03003840 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003841 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003842}
3843
3844static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003845intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003846{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003847 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003848 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003849 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003850 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003851 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003852 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003853
Daniel Vetterbc76e322014-05-20 22:46:50 +02003854 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003855 return;
3856
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003857 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003858 return;
3859
Zhao Yakui28c97732009-10-09 11:39:41 +08003860 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003861
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003862 if ((IS_GEN7(dev) && port == PORT_A) ||
3863 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003864 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003865 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003866 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003867 if (IS_CHERRYVIEW(dev))
3868 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3869 else
3870 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003871 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003872 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003873 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003874 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003875
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003876 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3877 I915_WRITE(intel_dp->output_reg, DP);
3878 POSTING_READ(intel_dp->output_reg);
3879
3880 /*
3881 * HW workaround for IBX, we need to move the port
3882 * to transcoder A after disabling it to allow the
3883 * matching HDMI port to be enabled on transcoder A.
3884 */
3885 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3886 /* always enable with pattern 1 (as per spec) */
3887 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3888 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3889 I915_WRITE(intel_dp->output_reg, DP);
3890 POSTING_READ(intel_dp->output_reg);
3891
3892 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003893 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003894 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003895 }
3896
Keith Packardf01eca22011-09-28 16:48:10 -07003897 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003898}
3899
Keith Packard26d61aa2011-07-25 20:01:09 -07003900static bool
3901intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003902{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003903 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3904 struct drm_device *dev = dig_port->base.base.dev;
3905 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303906 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003907
Jani Nikula9d1a1032014-03-14 16:51:15 +02003908 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3909 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003910 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003911
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003912 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003913
Adam Jacksonedb39242012-09-18 10:58:49 -04003914 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3915 return false; /* DPCD not present */
3916
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003917 /* Check if the panel supports PSR */
3918 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003919 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003920 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3921 intel_dp->psr_dpcd,
3922 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003923 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3924 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003925 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003926 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303927
3928 if (INTEL_INFO(dev)->gen >= 9 &&
3929 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3930 uint8_t frame_sync_cap;
3931
3932 dev_priv->psr.sink_support = true;
3933 intel_dp_dpcd_read_wake(&intel_dp->aux,
3934 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3935 &frame_sync_cap, 1);
3936 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3937 /* PSR2 needs frame sync as well */
3938 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3939 DRM_DEBUG_KMS("PSR2 %s on sink",
3940 dev_priv->psr.psr2_support ? "supported" : "not supported");
3941 }
Jani Nikula50003932013-09-20 16:42:17 +03003942 }
3943
Jani Nikula7809a612014-10-29 11:03:26 +02003944 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003945 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003946 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3947 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003948 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003949 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003950 } else
3951 intel_dp->use_tps3 = false;
3952
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303953 /* Intermediate frequency support */
3954 if (is_edp(intel_dp) &&
3955 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3956 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3957 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003958 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003959 int i;
3960
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303961 intel_dp_dpcd_read_wake(&intel_dp->aux,
3962 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003963 sink_rates,
3964 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003965
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003966 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3967 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003968
3969 if (val == 0)
3970 break;
3971
Sonika Jindalaf77b972015-05-07 13:59:28 +05303972 /* Value read is in kHz while drm clock is saved in deca-kHz */
3973 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003974 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003975 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303976 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003977
3978 intel_dp_print_rates(intel_dp);
3979
Adam Jacksonedb39242012-09-18 10:58:49 -04003980 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3981 DP_DWN_STRM_PORT_PRESENT))
3982 return true; /* native DP sink */
3983
3984 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3985 return true; /* no per-port downstream info */
3986
Jani Nikula9d1a1032014-03-14 16:51:15 +02003987 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3988 intel_dp->downstream_ports,
3989 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003990 return false; /* downstream port status fetch failed */
3991
3992 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003993}
3994
Adam Jackson0d198322012-05-14 16:05:47 -04003995static void
3996intel_dp_probe_oui(struct intel_dp *intel_dp)
3997{
3998 u8 buf[3];
3999
4000 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4001 return;
4002
Jani Nikula9d1a1032014-03-14 16:51:15 +02004003 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004004 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4005 buf[0], buf[1], buf[2]);
4006
Jani Nikula9d1a1032014-03-14 16:51:15 +02004007 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004008 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4009 buf[0], buf[1], buf[2]);
4010}
4011
Dave Airlie0e32b392014-05-02 14:02:48 +10004012static bool
4013intel_dp_probe_mst(struct intel_dp *intel_dp)
4014{
4015 u8 buf[1];
4016
4017 if (!intel_dp->can_mst)
4018 return false;
4019
4020 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4021 return false;
4022
Dave Airlie0e32b392014-05-02 14:02:48 +10004023 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4024 if (buf[0] & DP_MST_CAP) {
4025 DRM_DEBUG_KMS("Sink is MST capable\n");
4026 intel_dp->is_mst = true;
4027 } else {
4028 DRM_DEBUG_KMS("Sink is not MST capable\n");
4029 intel_dp->is_mst = false;
4030 }
4031 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004032
4033 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4034 return intel_dp->is_mst;
4035}
4036
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004037int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4038{
4039 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4040 struct drm_device *dev = intel_dig_port->base.base.dev;
4041 struct intel_crtc *intel_crtc =
4042 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004043 u8 buf;
4044 int test_crc_count;
4045 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004046 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004047
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004048 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004049
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004050 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4051 ret = -EIO;
4052 goto out;
4053 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004054
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004055 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
4056 ret = -ENOTTY;
4057 goto out;
4058 }
4059
4060 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4061 ret = -EIO;
4062 goto out;
4063 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004064
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004065 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004066 buf | DP_TEST_SINK_START) < 0) {
4067 ret = -EIO;
4068 goto out;
4069 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004070
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004071 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4072 ret = -EIO;
4073 goto out;
4074 }
4075
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004076 test_crc_count = buf & DP_TEST_COUNT_MASK;
4077
4078 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004079 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004080 DP_TEST_SINK_MISC, &buf) < 0) {
4081 ret = -EIO;
4082 goto out;
4083 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004084 intel_wait_for_vblank(dev, intel_crtc->pipe);
4085 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4086
4087 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004088 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004089 ret = -ETIMEDOUT;
4090 goto out;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004091 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004092
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004093 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4094 ret = -EIO;
4095 goto out;
4096 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004097
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004098 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4099 ret = -EIO;
4100 goto out;
4101 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004102 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004103 buf & ~DP_TEST_SINK_START) < 0) {
4104 ret = -EIO;
4105 goto out;
4106 }
4107out:
4108 hsw_enable_ips(intel_crtc);
4109 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004110}
4111
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004112static bool
4113intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4114{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004115 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4116 DP_DEVICE_SERVICE_IRQ_VECTOR,
4117 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004118}
4119
Dave Airlie0e32b392014-05-02 14:02:48 +10004120static bool
4121intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4122{
4123 int ret;
4124
4125 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4126 DP_SINK_COUNT_ESI,
4127 sink_irq_vector, 14);
4128 if (ret != 14)
4129 return false;
4130
4131 return true;
4132}
4133
Todd Previtec5d5ab72015-04-15 08:38:38 -07004134static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004135{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004136 uint8_t test_result = DP_TEST_ACK;
4137 return test_result;
4138}
4139
4140static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4141{
4142 uint8_t test_result = DP_TEST_NAK;
4143 return test_result;
4144}
4145
4146static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4147{
4148 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004149 struct intel_connector *intel_connector = intel_dp->attached_connector;
4150 struct drm_connector *connector = &intel_connector->base;
4151
4152 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004153 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004154 intel_dp->aux.i2c_defer_count > 6) {
4155 /* Check EDID read for NACKs, DEFERs and corruption
4156 * (DP CTS 1.2 Core r1.1)
4157 * 4.2.2.4 : Failed EDID read, I2C_NAK
4158 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4159 * 4.2.2.6 : EDID corruption detected
4160 * Use failsafe mode for all cases
4161 */
4162 if (intel_dp->aux.i2c_nack_count > 0 ||
4163 intel_dp->aux.i2c_defer_count > 0)
4164 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4165 intel_dp->aux.i2c_nack_count,
4166 intel_dp->aux.i2c_defer_count);
4167 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4168 } else {
4169 if (!drm_dp_dpcd_write(&intel_dp->aux,
4170 DP_TEST_EDID_CHECKSUM,
4171 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004172 1))
Todd Previte559be302015-05-04 07:48:20 -07004173 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4174
4175 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4176 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4177 }
4178
4179 /* Set test active flag here so userspace doesn't interrupt things */
4180 intel_dp->compliance_test_active = 1;
4181
Todd Previtec5d5ab72015-04-15 08:38:38 -07004182 return test_result;
4183}
4184
4185static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4186{
4187 uint8_t test_result = DP_TEST_NAK;
4188 return test_result;
4189}
4190
4191static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4192{
4193 uint8_t response = DP_TEST_NAK;
4194 uint8_t rxdata = 0;
4195 int status = 0;
4196
Todd Previte559be302015-05-04 07:48:20 -07004197 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004198 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004199 intel_dp->compliance_test_data = 0;
4200
Todd Previtec5d5ab72015-04-15 08:38:38 -07004201 intel_dp->aux.i2c_nack_count = 0;
4202 intel_dp->aux.i2c_defer_count = 0;
4203
4204 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4205 if (status <= 0) {
4206 DRM_DEBUG_KMS("Could not read test request from sink\n");
4207 goto update_status;
4208 }
4209
4210 switch (rxdata) {
4211 case DP_TEST_LINK_TRAINING:
4212 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4213 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4214 response = intel_dp_autotest_link_training(intel_dp);
4215 break;
4216 case DP_TEST_LINK_VIDEO_PATTERN:
4217 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4218 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4219 response = intel_dp_autotest_video_pattern(intel_dp);
4220 break;
4221 case DP_TEST_LINK_EDID_READ:
4222 DRM_DEBUG_KMS("EDID test requested\n");
4223 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4224 response = intel_dp_autotest_edid(intel_dp);
4225 break;
4226 case DP_TEST_LINK_PHY_TEST_PATTERN:
4227 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4228 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4229 response = intel_dp_autotest_phy_pattern(intel_dp);
4230 break;
4231 default:
4232 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4233 break;
4234 }
4235
4236update_status:
4237 status = drm_dp_dpcd_write(&intel_dp->aux,
4238 DP_TEST_RESPONSE,
4239 &response, 1);
4240 if (status <= 0)
4241 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004242}
4243
Dave Airlie0e32b392014-05-02 14:02:48 +10004244static int
4245intel_dp_check_mst_status(struct intel_dp *intel_dp)
4246{
4247 bool bret;
4248
4249 if (intel_dp->is_mst) {
4250 u8 esi[16] = { 0 };
4251 int ret = 0;
4252 int retry;
4253 bool handled;
4254 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4255go_again:
4256 if (bret == true) {
4257
4258 /* check link status - esi[10] = 0x200c */
4259 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4260 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4261 intel_dp_start_link_train(intel_dp);
4262 intel_dp_complete_link_train(intel_dp);
4263 intel_dp_stop_link_train(intel_dp);
4264 }
4265
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004266 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004267 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4268
4269 if (handled) {
4270 for (retry = 0; retry < 3; retry++) {
4271 int wret;
4272 wret = drm_dp_dpcd_write(&intel_dp->aux,
4273 DP_SINK_COUNT_ESI+1,
4274 &esi[1], 3);
4275 if (wret == 3) {
4276 break;
4277 }
4278 }
4279
4280 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4281 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004282 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004283 goto go_again;
4284 }
4285 } else
4286 ret = 0;
4287
4288 return ret;
4289 } else {
4290 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4291 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4292 intel_dp->is_mst = false;
4293 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4294 /* send a hotplug event */
4295 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4296 }
4297 }
4298 return -EINVAL;
4299}
4300
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004301/*
4302 * According to DP spec
4303 * 5.1.2:
4304 * 1. Read DPCD
4305 * 2. Configure link according to Receiver Capabilities
4306 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4307 * 4. Check link status on receipt of hot-plug interrupt
4308 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004309static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004310intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004311{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004313 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004314 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004315 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004316
Dave Airlie5b215bc2014-08-05 10:40:20 +10004317 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4318
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004319 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004320 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004321
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004322 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004323 return;
4324
Imre Deak1a125d82014-08-18 14:42:46 +03004325 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4326 return;
4327
Keith Packard92fd8fd2011-07-25 19:50:10 -07004328 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004329 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004330 return;
4331 }
4332
Keith Packard92fd8fd2011-07-25 19:50:10 -07004333 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004334 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004335 return;
4336 }
4337
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004338 /* Try to read the source of the interrupt */
4339 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4340 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4341 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004342 drm_dp_dpcd_writeb(&intel_dp->aux,
4343 DP_DEVICE_SERVICE_IRQ_VECTOR,
4344 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004345
4346 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004347 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004348 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4349 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4350 }
4351
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004352 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004353 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03004354 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004355 intel_dp_start_link_train(intel_dp);
4356 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004357 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004358 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004359}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004360
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004361/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004362static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004363intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004364{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004365 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004366 uint8_t type;
4367
4368 if (!intel_dp_get_dpcd(intel_dp))
4369 return connector_status_disconnected;
4370
4371 /* if there's no downstream port, we're done */
4372 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004373 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004374
4375 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004376 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4377 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004378 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004379
4380 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4381 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004382 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004383
Adam Jackson23235172012-09-20 16:42:45 -04004384 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4385 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004386 }
4387
4388 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004389 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004390 return connector_status_connected;
4391
4392 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004393 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4394 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4395 if (type == DP_DS_PORT_TYPE_VGA ||
4396 type == DP_DS_PORT_TYPE_NON_EDID)
4397 return connector_status_unknown;
4398 } else {
4399 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4400 DP_DWN_STRM_PORT_TYPE_MASK;
4401 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4402 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4403 return connector_status_unknown;
4404 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004405
4406 /* Anything else is out of spec, warn and ignore */
4407 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004408 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004409}
4410
4411static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004412edp_detect(struct intel_dp *intel_dp)
4413{
4414 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4415 enum drm_connector_status status;
4416
4417 status = intel_panel_detect(dev);
4418 if (status == connector_status_unknown)
4419 status = connector_status_connected;
4420
4421 return status;
4422}
4423
4424static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004425ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004426{
Paulo Zanoni30add222012-10-26 19:05:45 -02004427 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004428 struct drm_i915_private *dev_priv = dev->dev_private;
4429 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004430
Damien Lespiau1b469632012-12-13 16:09:01 +00004431 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4432 return connector_status_disconnected;
4433
Keith Packard26d61aa2011-07-25 20:01:09 -07004434 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004435}
4436
Dave Airlie2a592be2014-09-01 16:58:12 +10004437static int g4x_digital_port_connected(struct drm_device *dev,
4438 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004439{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004440 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004441 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004442
Todd Previte232a6ee2014-01-23 00:13:41 -07004443 if (IS_VALLEYVIEW(dev)) {
4444 switch (intel_dig_port->port) {
4445 case PORT_B:
4446 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4447 break;
4448 case PORT_C:
4449 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4450 break;
4451 case PORT_D:
4452 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4453 break;
4454 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004455 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004456 }
4457 } else {
4458 switch (intel_dig_port->port) {
4459 case PORT_B:
4460 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4461 break;
4462 case PORT_C:
4463 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4464 break;
4465 case PORT_D:
4466 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4467 break;
4468 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004469 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004470 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004471 }
4472
Chris Wilson10f76a32012-05-11 18:01:32 +01004473 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004474 return 0;
4475 return 1;
4476}
4477
4478static enum drm_connector_status
4479g4x_dp_detect(struct intel_dp *intel_dp)
4480{
4481 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4482 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4483 int ret;
4484
4485 /* Can't disconnect eDP, but you can close the lid... */
4486 if (is_edp(intel_dp)) {
4487 enum drm_connector_status status;
4488
4489 status = intel_panel_detect(dev);
4490 if (status == connector_status_unknown)
4491 status = connector_status_connected;
4492 return status;
4493 }
4494
4495 ret = g4x_digital_port_connected(dev, intel_dig_port);
4496 if (ret == -EINVAL)
4497 return connector_status_unknown;
4498 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004499 return connector_status_disconnected;
4500
Keith Packard26d61aa2011-07-25 20:01:09 -07004501 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004502}
4503
Keith Packard8c241fe2011-09-28 16:38:44 -07004504static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004505intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004506{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004507 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004508
Jani Nikula9cd300e2012-10-19 14:51:52 +03004509 /* use cached edid if we have one */
4510 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004511 /* invalid edid */
4512 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004513 return NULL;
4514
Jani Nikula55e9ede2013-10-01 10:38:54 +03004515 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004516 } else
4517 return drm_get_edid(&intel_connector->base,
4518 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004519}
4520
Chris Wilsonbeb60602014-09-02 20:04:00 +01004521static void
4522intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004523{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004524 struct intel_connector *intel_connector = intel_dp->attached_connector;
4525 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004526
Chris Wilsonbeb60602014-09-02 20:04:00 +01004527 edid = intel_dp_get_edid(intel_dp);
4528 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004529
Chris Wilsonbeb60602014-09-02 20:04:00 +01004530 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4531 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4532 else
4533 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4534}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004535
Chris Wilsonbeb60602014-09-02 20:04:00 +01004536static void
4537intel_dp_unset_edid(struct intel_dp *intel_dp)
4538{
4539 struct intel_connector *intel_connector = intel_dp->attached_connector;
4540
4541 kfree(intel_connector->detect_edid);
4542 intel_connector->detect_edid = NULL;
4543
4544 intel_dp->has_audio = false;
4545}
4546
4547static enum intel_display_power_domain
4548intel_dp_power_get(struct intel_dp *dp)
4549{
4550 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4551 enum intel_display_power_domain power_domain;
4552
4553 power_domain = intel_display_port_power_domain(encoder);
4554 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4555
4556 return power_domain;
4557}
4558
4559static void
4560intel_dp_power_put(struct intel_dp *dp,
4561 enum intel_display_power_domain power_domain)
4562{
4563 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4564 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004565}
4566
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004567static enum drm_connector_status
4568intel_dp_detect(struct drm_connector *connector, bool force)
4569{
4570 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004571 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4572 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004573 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004574 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004575 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004576 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004577 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004578
Chris Wilson164c8592013-07-20 20:27:08 +01004579 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004580 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004581 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004582
Dave Airlie0e32b392014-05-02 14:02:48 +10004583 if (intel_dp->is_mst) {
4584 /* MST devices are disconnected from a monitor POV */
4585 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4586 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004587 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004588 }
4589
Chris Wilsonbeb60602014-09-02 20:04:00 +01004590 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004591
Chris Wilsond410b562014-09-02 20:03:59 +01004592 /* Can't disconnect eDP, but you can close the lid... */
4593 if (is_edp(intel_dp))
4594 status = edp_detect(intel_dp);
4595 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004596 status = ironlake_dp_detect(intel_dp);
4597 else
4598 status = g4x_dp_detect(intel_dp);
4599 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004600 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004601
Adam Jackson0d198322012-05-14 16:05:47 -04004602 intel_dp_probe_oui(intel_dp);
4603
Dave Airlie0e32b392014-05-02 14:02:48 +10004604 ret = intel_dp_probe_mst(intel_dp);
4605 if (ret) {
4606 /* if we are in MST mode then this connector
4607 won't appear connected or have anything with EDID on it */
4608 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4609 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4610 status = connector_status_disconnected;
4611 goto out;
4612 }
4613
Chris Wilsonbeb60602014-09-02 20:04:00 +01004614 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004615
Paulo Zanonid63885d2012-10-26 19:05:49 -02004616 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4617 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004618 status = connector_status_connected;
4619
Todd Previte09b1eb12015-04-20 15:27:34 -07004620 /* Try to read the source of the interrupt */
4621 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4622 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4623 /* Clear interrupt source */
4624 drm_dp_dpcd_writeb(&intel_dp->aux,
4625 DP_DEVICE_SERVICE_IRQ_VECTOR,
4626 sink_irq_vector);
4627
4628 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4629 intel_dp_handle_test_request(intel_dp);
4630 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4631 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4632 }
4633
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004634out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004635 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004636 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004637}
4638
Chris Wilsonbeb60602014-09-02 20:04:00 +01004639static void
4640intel_dp_force(struct drm_connector *connector)
4641{
4642 struct intel_dp *intel_dp = intel_attached_dp(connector);
4643 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4644 enum intel_display_power_domain power_domain;
4645
4646 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4647 connector->base.id, connector->name);
4648 intel_dp_unset_edid(intel_dp);
4649
4650 if (connector->status != connector_status_connected)
4651 return;
4652
4653 power_domain = intel_dp_power_get(intel_dp);
4654
4655 intel_dp_set_edid(intel_dp);
4656
4657 intel_dp_power_put(intel_dp, power_domain);
4658
4659 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4660 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4661}
4662
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004663static int intel_dp_get_modes(struct drm_connector *connector)
4664{
Jani Nikuladd06f902012-10-19 14:51:50 +03004665 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004666 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004667
Chris Wilsonbeb60602014-09-02 20:04:00 +01004668 edid = intel_connector->detect_edid;
4669 if (edid) {
4670 int ret = intel_connector_update_modes(connector, edid);
4671 if (ret)
4672 return ret;
4673 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004674
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004675 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004676 if (is_edp(intel_attached_dp(connector)) &&
4677 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004678 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004679
4680 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004681 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004682 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004683 drm_mode_probed_add(connector, mode);
4684 return 1;
4685 }
4686 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004687
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004688 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004689}
4690
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004691static bool
4692intel_dp_detect_audio(struct drm_connector *connector)
4693{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004694 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004695 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004696
Chris Wilsonbeb60602014-09-02 20:04:00 +01004697 edid = to_intel_connector(connector)->detect_edid;
4698 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004699 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004700
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004701 return has_audio;
4702}
4703
Chris Wilsonf6849602010-09-19 09:29:33 +01004704static int
4705intel_dp_set_property(struct drm_connector *connector,
4706 struct drm_property *property,
4707 uint64_t val)
4708{
Chris Wilsone953fd72011-02-21 22:23:52 +00004709 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004710 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004711 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4712 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004713 int ret;
4714
Rob Clark662595d2012-10-11 20:36:04 -05004715 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004716 if (ret)
4717 return ret;
4718
Chris Wilson3f43c482011-05-12 22:17:24 +01004719 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004720 int i = val;
4721 bool has_audio;
4722
4723 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004724 return 0;
4725
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004726 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004727
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004728 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004729 has_audio = intel_dp_detect_audio(connector);
4730 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004731 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004732
4733 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004734 return 0;
4735
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004736 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004737 goto done;
4738 }
4739
Chris Wilsone953fd72011-02-21 22:23:52 +00004740 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004741 bool old_auto = intel_dp->color_range_auto;
4742 uint32_t old_range = intel_dp->color_range;
4743
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004744 switch (val) {
4745 case INTEL_BROADCAST_RGB_AUTO:
4746 intel_dp->color_range_auto = true;
4747 break;
4748 case INTEL_BROADCAST_RGB_FULL:
4749 intel_dp->color_range_auto = false;
4750 intel_dp->color_range = 0;
4751 break;
4752 case INTEL_BROADCAST_RGB_LIMITED:
4753 intel_dp->color_range_auto = false;
4754 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4755 break;
4756 default:
4757 return -EINVAL;
4758 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004759
4760 if (old_auto == intel_dp->color_range_auto &&
4761 old_range == intel_dp->color_range)
4762 return 0;
4763
Chris Wilsone953fd72011-02-21 22:23:52 +00004764 goto done;
4765 }
4766
Yuly Novikov53b41832012-10-26 12:04:00 +03004767 if (is_edp(intel_dp) &&
4768 property == connector->dev->mode_config.scaling_mode_property) {
4769 if (val == DRM_MODE_SCALE_NONE) {
4770 DRM_DEBUG_KMS("no scaling not supported\n");
4771 return -EINVAL;
4772 }
4773
4774 if (intel_connector->panel.fitting_mode == val) {
4775 /* the eDP scaling property is not changed */
4776 return 0;
4777 }
4778 intel_connector->panel.fitting_mode = val;
4779
4780 goto done;
4781 }
4782
Chris Wilsonf6849602010-09-19 09:29:33 +01004783 return -EINVAL;
4784
4785done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004786 if (intel_encoder->base.crtc)
4787 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004788
4789 return 0;
4790}
4791
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004792static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004793intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004794{
Jani Nikula1d508702012-10-19 14:51:49 +03004795 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004796
Chris Wilson10e972d2014-09-04 21:43:45 +01004797 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004798
Jani Nikula9cd300e2012-10-19 14:51:52 +03004799 if (!IS_ERR_OR_NULL(intel_connector->edid))
4800 kfree(intel_connector->edid);
4801
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004802 /* Can't call is_edp() since the encoder may have been destroyed
4803 * already. */
4804 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004805 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004806
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004807 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004808 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004809}
4810
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004811void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004812{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004813 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4814 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004815
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004816 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004817 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004818 if (is_edp(intel_dp)) {
4819 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004820 /*
4821 * vdd might still be enabled do to the delayed vdd off.
4822 * Make sure vdd is actually turned off here.
4823 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004824 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004825 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004826 pps_unlock(intel_dp);
4827
Clint Taylor01527b32014-07-07 13:01:46 -07004828 if (intel_dp->edp_notifier.notifier_call) {
4829 unregister_reboot_notifier(&intel_dp->edp_notifier);
4830 intel_dp->edp_notifier.notifier_call = NULL;
4831 }
Keith Packardbd943152011-09-18 23:09:52 -07004832 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004833 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004834 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004835}
4836
Imre Deak07f9cd02014-08-18 14:42:45 +03004837static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4838{
4839 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4840
4841 if (!is_edp(intel_dp))
4842 return;
4843
Ville Syrjälä951468f2014-09-04 14:55:31 +03004844 /*
4845 * vdd might still be enabled do to the delayed vdd off.
4846 * Make sure vdd is actually turned off here.
4847 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004848 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004849 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004850 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004851 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004852}
4853
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004854static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4855{
4856 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4857 struct drm_device *dev = intel_dig_port->base.base.dev;
4858 struct drm_i915_private *dev_priv = dev->dev_private;
4859 enum intel_display_power_domain power_domain;
4860
4861 lockdep_assert_held(&dev_priv->pps_mutex);
4862
4863 if (!edp_have_panel_vdd(intel_dp))
4864 return;
4865
4866 /*
4867 * The VDD bit needs a power domain reference, so if the bit is
4868 * already enabled when we boot or resume, grab this reference and
4869 * schedule a vdd off, so we don't hold on to the reference
4870 * indefinitely.
4871 */
4872 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4873 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4874 intel_display_power_get(dev_priv, power_domain);
4875
4876 edp_panel_vdd_schedule_off(intel_dp);
4877}
4878
Imre Deak6d93c0c2014-07-31 14:03:36 +03004879static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4880{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004881 struct intel_dp *intel_dp;
4882
4883 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4884 return;
4885
4886 intel_dp = enc_to_intel_dp(encoder);
4887
4888 pps_lock(intel_dp);
4889
4890 /*
4891 * Read out the current power sequencer assignment,
4892 * in case the BIOS did something with it.
4893 */
4894 if (IS_VALLEYVIEW(encoder->dev))
4895 vlv_initial_power_sequencer_setup(intel_dp);
4896
4897 intel_edp_panel_vdd_sanitize(intel_dp);
4898
4899 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004900}
4901
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004902static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004903 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004904 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004905 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004906 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004907 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004908 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004909 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004910 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004911 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004912};
4913
4914static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4915 .get_modes = intel_dp_get_modes,
4916 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004917 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004918};
4919
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004920static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004921 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004922 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004923};
4924
Dave Airlie0e32b392014-05-02 14:02:48 +10004925void
Eric Anholt21d40d32010-03-25 11:11:14 -07004926intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004927{
Dave Airlie0e32b392014-05-02 14:02:48 +10004928 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004929}
4930
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004931enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004932intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4933{
4934 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004935 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004936 struct drm_device *dev = intel_dig_port->base.base.dev;
4937 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004938 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004939 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004940
Dave Airlie0e32b392014-05-02 14:02:48 +10004941 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4942 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004943
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004944 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4945 /*
4946 * vdd off can generate a long pulse on eDP which
4947 * would require vdd on to handle it, and thus we
4948 * would end up in an endless cycle of
4949 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4950 */
4951 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4952 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004953 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004954 }
4955
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004956 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4957 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004958 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004959
Imre Deak1c767b32014-08-18 14:42:42 +03004960 power_domain = intel_display_port_power_domain(intel_encoder);
4961 intel_display_power_get(dev_priv, power_domain);
4962
Dave Airlie0e32b392014-05-02 14:02:48 +10004963 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004964 /* indicate that we need to restart link training */
4965 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004966
4967 if (HAS_PCH_SPLIT(dev)) {
4968 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4969 goto mst_fail;
4970 } else {
4971 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4972 goto mst_fail;
4973 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004974
4975 if (!intel_dp_get_dpcd(intel_dp)) {
4976 goto mst_fail;
4977 }
4978
4979 intel_dp_probe_oui(intel_dp);
4980
4981 if (!intel_dp_probe_mst(intel_dp))
4982 goto mst_fail;
4983
4984 } else {
4985 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004986 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004987 goto mst_fail;
4988 }
4989
4990 if (!intel_dp->is_mst) {
4991 /*
4992 * we'll check the link status via the normal hot plug path later -
4993 * but for short hpds we should check it now
4994 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004995 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004996 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004997 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004998 }
4999 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005000
5001 ret = IRQ_HANDLED;
5002
Imre Deak1c767b32014-08-18 14:42:42 +03005003 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005004mst_fail:
5005 /* if we were in MST mode, and device is not there get out of MST mode */
5006 if (intel_dp->is_mst) {
5007 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5008 intel_dp->is_mst = false;
5009 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5010 }
Imre Deak1c767b32014-08-18 14:42:42 +03005011put_power:
5012 intel_display_power_put(dev_priv, power_domain);
5013
5014 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005015}
5016
Zhenyu Wange3421a12010-04-08 09:43:27 +08005017/* Return which DP Port should be selected for Transcoder DP control */
5018int
Akshay Joshi0206e352011-08-16 15:34:10 -04005019intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005020{
5021 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005022 struct intel_encoder *intel_encoder;
5023 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005024
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005025 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5026 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005027
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005028 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5029 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005030 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005031 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005032
Zhenyu Wange3421a12010-04-08 09:43:27 +08005033 return -1;
5034}
5035
Zhao Yakui36e83a12010-06-12 14:32:21 +08005036/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005037bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005038{
5039 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005040 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005041 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005042 static const short port_mapping[] = {
5043 [PORT_B] = PORT_IDPB,
5044 [PORT_C] = PORT_IDPC,
5045 [PORT_D] = PORT_IDPD,
5046 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005047
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005048 if (port == PORT_A)
5049 return true;
5050
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005051 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005052 return false;
5053
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005054 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5055 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005056
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005057 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005058 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5059 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005060 return true;
5061 }
5062 return false;
5063}
5064
Dave Airlie0e32b392014-05-02 14:02:48 +10005065void
Chris Wilsonf6849602010-09-19 09:29:33 +01005066intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5067{
Yuly Novikov53b41832012-10-26 12:04:00 +03005068 struct intel_connector *intel_connector = to_intel_connector(connector);
5069
Chris Wilson3f43c482011-05-12 22:17:24 +01005070 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005071 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005072 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005073
5074 if (is_edp(intel_dp)) {
5075 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005076 drm_object_attach_property(
5077 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005078 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005079 DRM_MODE_SCALE_ASPECT);
5080 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005081 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005082}
5083
Imre Deakdada1a92014-01-29 13:25:41 +02005084static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5085{
5086 intel_dp->last_power_cycle = jiffies;
5087 intel_dp->last_power_on = jiffies;
5088 intel_dp->last_backlight_off = jiffies;
5089}
5090
Daniel Vetter67a54562012-10-20 20:57:45 +02005091static void
5092intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005093 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005094{
5095 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005096 struct edp_power_seq cur, vbt, spec,
5097 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005098 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005099 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005100
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005101 lockdep_assert_held(&dev_priv->pps_mutex);
5102
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005103 /* already initialized? */
5104 if (final->t11_t12 != 0)
5105 return;
5106
Jesse Barnes453c5422013-03-28 09:55:41 -07005107 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005108 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005109 pp_on_reg = PCH_PP_ON_DELAYS;
5110 pp_off_reg = PCH_PP_OFF_DELAYS;
5111 pp_div_reg = PCH_PP_DIVISOR;
5112 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005113 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5114
5115 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5116 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5117 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5118 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005119 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005120
5121 /* Workaround: Need to write PP_CONTROL with the unlock key as
5122 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005123 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005124 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005125
Jesse Barnes453c5422013-03-28 09:55:41 -07005126 pp_on = I915_READ(pp_on_reg);
5127 pp_off = I915_READ(pp_off_reg);
5128 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005129
5130 /* Pull timing values out of registers */
5131 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5132 PANEL_POWER_UP_DELAY_SHIFT;
5133
5134 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5135 PANEL_LIGHT_ON_DELAY_SHIFT;
5136
5137 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5138 PANEL_LIGHT_OFF_DELAY_SHIFT;
5139
5140 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5141 PANEL_POWER_DOWN_DELAY_SHIFT;
5142
5143 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5144 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5145
5146 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5147 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5148
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005149 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005150
5151 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5152 * our hw here, which are all in 100usec. */
5153 spec.t1_t3 = 210 * 10;
5154 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5155 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5156 spec.t10 = 500 * 10;
5157 /* This one is special and actually in units of 100ms, but zero
5158 * based in the hw (so we need to add 100 ms). But the sw vbt
5159 * table multiplies it with 1000 to make it in units of 100usec,
5160 * too. */
5161 spec.t11_t12 = (510 + 100) * 10;
5162
5163 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5164 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5165
5166 /* Use the max of the register settings and vbt. If both are
5167 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005168#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005169 spec.field : \
5170 max(cur.field, vbt.field))
5171 assign_final(t1_t3);
5172 assign_final(t8);
5173 assign_final(t9);
5174 assign_final(t10);
5175 assign_final(t11_t12);
5176#undef assign_final
5177
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005178#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005179 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5180 intel_dp->backlight_on_delay = get_delay(t8);
5181 intel_dp->backlight_off_delay = get_delay(t9);
5182 intel_dp->panel_power_down_delay = get_delay(t10);
5183 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5184#undef get_delay
5185
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005186 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5187 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5188 intel_dp->panel_power_cycle_delay);
5189
5190 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5191 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005192}
5193
5194static void
5195intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005196 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005197{
5198 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005199 u32 pp_on, pp_off, pp_div, port_sel = 0;
5200 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5201 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005202 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005203 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005204
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005205 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005206
5207 if (HAS_PCH_SPLIT(dev)) {
5208 pp_on_reg = PCH_PP_ON_DELAYS;
5209 pp_off_reg = PCH_PP_OFF_DELAYS;
5210 pp_div_reg = PCH_PP_DIVISOR;
5211 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005212 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5213
5214 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5215 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5216 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005217 }
5218
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005219 /*
5220 * And finally store the new values in the power sequencer. The
5221 * backlight delays are set to 1 because we do manual waits on them. For
5222 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5223 * we'll end up waiting for the backlight off delay twice: once when we
5224 * do the manual sleep, and once when we disable the panel and wait for
5225 * the PP_STATUS bit to become zero.
5226 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005227 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005228 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5229 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005230 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005231 /* Compute the divisor for the pp clock, simply match the Bspec
5232 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005233 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005234 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005235 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5236
5237 /* Haswell doesn't have any port selection bits for the panel
5238 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005239 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005240 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005241 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005242 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005243 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005244 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005245 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005246 }
5247
Jesse Barnes453c5422013-03-28 09:55:41 -07005248 pp_on |= port_sel;
5249
5250 I915_WRITE(pp_on_reg, pp_on);
5251 I915_WRITE(pp_off_reg, pp_off);
5252 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005253
Daniel Vetter67a54562012-10-20 20:57:45 +02005254 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005255 I915_READ(pp_on_reg),
5256 I915_READ(pp_off_reg),
5257 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005258}
5259
Vandana Kannanb33a2812015-02-13 15:33:03 +05305260/**
5261 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5262 * @dev: DRM device
5263 * @refresh_rate: RR to be programmed
5264 *
5265 * This function gets called when refresh rate (RR) has to be changed from
5266 * one frequency to another. Switches can be between high and low RR
5267 * supported by the panel or to any other RR based on media playback (in
5268 * this case, RR value needs to be passed from user space).
5269 *
5270 * The caller of this function needs to take a lock on dev_priv->drrs.
5271 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305272static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305273{
5274 struct drm_i915_private *dev_priv = dev->dev_private;
5275 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305276 struct intel_digital_port *dig_port = NULL;
5277 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005278 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305279 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305280 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305281 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305282
5283 if (refresh_rate <= 0) {
5284 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5285 return;
5286 }
5287
Vandana Kannan96178ee2015-01-10 02:25:56 +05305288 if (intel_dp == NULL) {
5289 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305290 return;
5291 }
5292
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005293 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005294 * FIXME: This needs proper synchronization with psr state for some
5295 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005296 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305297
Vandana Kannan96178ee2015-01-10 02:25:56 +05305298 dig_port = dp_to_dig_port(intel_dp);
5299 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005300 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305301
5302 if (!intel_crtc) {
5303 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5304 return;
5305 }
5306
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005307 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305308
Vandana Kannan96178ee2015-01-10 02:25:56 +05305309 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305310 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5311 return;
5312 }
5313
Vandana Kannan96178ee2015-01-10 02:25:56 +05305314 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5315 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305316 index = DRRS_LOW_RR;
5317
Vandana Kannan96178ee2015-01-10 02:25:56 +05305318 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305319 DRM_DEBUG_KMS(
5320 "DRRS requested for previously set RR...ignoring\n");
5321 return;
5322 }
5323
5324 if (!intel_crtc->active) {
5325 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5326 return;
5327 }
5328
Durgadoss R44395bf2015-02-13 15:33:02 +05305329 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305330 switch (index) {
5331 case DRRS_HIGH_RR:
5332 intel_dp_set_m_n(intel_crtc, M1_N1);
5333 break;
5334 case DRRS_LOW_RR:
5335 intel_dp_set_m_n(intel_crtc, M2_N2);
5336 break;
5337 case DRRS_MAX_RR:
5338 default:
5339 DRM_ERROR("Unsupported refreshrate type\n");
5340 }
5341 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005342 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305343 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305344
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305345 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305346 if (IS_VALLEYVIEW(dev))
5347 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5348 else
5349 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305350 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305351 if (IS_VALLEYVIEW(dev))
5352 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5353 else
5354 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305355 }
5356 I915_WRITE(reg, val);
5357 }
5358
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305359 dev_priv->drrs.refresh_rate_type = index;
5360
5361 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5362}
5363
Vandana Kannanb33a2812015-02-13 15:33:03 +05305364/**
5365 * intel_edp_drrs_enable - init drrs struct if supported
5366 * @intel_dp: DP struct
5367 *
5368 * Initializes frontbuffer_bits and drrs.dp
5369 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305370void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5371{
5372 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5373 struct drm_i915_private *dev_priv = dev->dev_private;
5374 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5375 struct drm_crtc *crtc = dig_port->base.base.crtc;
5376 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5377
5378 if (!intel_crtc->config->has_drrs) {
5379 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5380 return;
5381 }
5382
5383 mutex_lock(&dev_priv->drrs.mutex);
5384 if (WARN_ON(dev_priv->drrs.dp)) {
5385 DRM_ERROR("DRRS already enabled\n");
5386 goto unlock;
5387 }
5388
5389 dev_priv->drrs.busy_frontbuffer_bits = 0;
5390
5391 dev_priv->drrs.dp = intel_dp;
5392
5393unlock:
5394 mutex_unlock(&dev_priv->drrs.mutex);
5395}
5396
Vandana Kannanb33a2812015-02-13 15:33:03 +05305397/**
5398 * intel_edp_drrs_disable - Disable DRRS
5399 * @intel_dp: DP struct
5400 *
5401 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305402void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5403{
5404 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5405 struct drm_i915_private *dev_priv = dev->dev_private;
5406 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5407 struct drm_crtc *crtc = dig_port->base.base.crtc;
5408 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5409
5410 if (!intel_crtc->config->has_drrs)
5411 return;
5412
5413 mutex_lock(&dev_priv->drrs.mutex);
5414 if (!dev_priv->drrs.dp) {
5415 mutex_unlock(&dev_priv->drrs.mutex);
5416 return;
5417 }
5418
5419 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5420 intel_dp_set_drrs_state(dev_priv->dev,
5421 intel_dp->attached_connector->panel.
5422 fixed_mode->vrefresh);
5423
5424 dev_priv->drrs.dp = NULL;
5425 mutex_unlock(&dev_priv->drrs.mutex);
5426
5427 cancel_delayed_work_sync(&dev_priv->drrs.work);
5428}
5429
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305430static void intel_edp_drrs_downclock_work(struct work_struct *work)
5431{
5432 struct drm_i915_private *dev_priv =
5433 container_of(work, typeof(*dev_priv), drrs.work.work);
5434 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305435
Vandana Kannan96178ee2015-01-10 02:25:56 +05305436 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305437
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305438 intel_dp = dev_priv->drrs.dp;
5439
5440 if (!intel_dp)
5441 goto unlock;
5442
5443 /*
5444 * The delayed work can race with an invalidate hence we need to
5445 * recheck.
5446 */
5447
5448 if (dev_priv->drrs.busy_frontbuffer_bits)
5449 goto unlock;
5450
5451 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5452 intel_dp_set_drrs_state(dev_priv->dev,
5453 intel_dp->attached_connector->panel.
5454 downclock_mode->vrefresh);
5455
5456unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305457 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305458}
5459
Vandana Kannanb33a2812015-02-13 15:33:03 +05305460/**
5461 * intel_edp_drrs_invalidate - Invalidate DRRS
5462 * @dev: DRM device
5463 * @frontbuffer_bits: frontbuffer plane tracking bits
5464 *
5465 * When there is a disturbance on screen (due to cursor movement/time
5466 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5467 * high RR.
5468 *
5469 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5470 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305471void intel_edp_drrs_invalidate(struct drm_device *dev,
5472 unsigned frontbuffer_bits)
5473{
5474 struct drm_i915_private *dev_priv = dev->dev_private;
5475 struct drm_crtc *crtc;
5476 enum pipe pipe;
5477
Daniel Vetter9da7d692015-04-09 16:44:15 +02005478 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305479 return;
5480
Daniel Vetter88f933a2015-04-09 16:44:16 +02005481 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305482
Vandana Kannana93fad02015-01-10 02:25:59 +05305483 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005484 if (!dev_priv->drrs.dp) {
5485 mutex_unlock(&dev_priv->drrs.mutex);
5486 return;
5487 }
5488
Vandana Kannana93fad02015-01-10 02:25:59 +05305489 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5490 pipe = to_intel_crtc(crtc)->pipe;
5491
5492 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305493 intel_dp_set_drrs_state(dev_priv->dev,
5494 dev_priv->drrs.dp->attached_connector->panel.
5495 fixed_mode->vrefresh);
5496 }
5497
5498 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5499
5500 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5501 mutex_unlock(&dev_priv->drrs.mutex);
5502}
5503
Vandana Kannanb33a2812015-02-13 15:33:03 +05305504/**
5505 * intel_edp_drrs_flush - Flush DRRS
5506 * @dev: DRM device
5507 * @frontbuffer_bits: frontbuffer plane tracking bits
5508 *
5509 * When there is no movement on screen, DRRS work can be scheduled.
5510 * This DRRS work is responsible for setting relevant registers after a
5511 * timeout of 1 second.
5512 *
5513 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5514 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305515void intel_edp_drrs_flush(struct drm_device *dev,
5516 unsigned frontbuffer_bits)
5517{
5518 struct drm_i915_private *dev_priv = dev->dev_private;
5519 struct drm_crtc *crtc;
5520 enum pipe pipe;
5521
Daniel Vetter9da7d692015-04-09 16:44:15 +02005522 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305523 return;
5524
Daniel Vetter88f933a2015-04-09 16:44:16 +02005525 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305526
Vandana Kannana93fad02015-01-10 02:25:59 +05305527 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005528 if (!dev_priv->drrs.dp) {
5529 mutex_unlock(&dev_priv->drrs.mutex);
5530 return;
5531 }
5532
Vandana Kannana93fad02015-01-10 02:25:59 +05305533 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5534 pipe = to_intel_crtc(crtc)->pipe;
5535 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5536
Vandana Kannana93fad02015-01-10 02:25:59 +05305537 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5538 !dev_priv->drrs.busy_frontbuffer_bits)
5539 schedule_delayed_work(&dev_priv->drrs.work,
5540 msecs_to_jiffies(1000));
5541 mutex_unlock(&dev_priv->drrs.mutex);
5542}
5543
Vandana Kannanb33a2812015-02-13 15:33:03 +05305544/**
5545 * DOC: Display Refresh Rate Switching (DRRS)
5546 *
5547 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5548 * which enables swtching between low and high refresh rates,
5549 * dynamically, based on the usage scenario. This feature is applicable
5550 * for internal panels.
5551 *
5552 * Indication that the panel supports DRRS is given by the panel EDID, which
5553 * would list multiple refresh rates for one resolution.
5554 *
5555 * DRRS is of 2 types - static and seamless.
5556 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5557 * (may appear as a blink on screen) and is used in dock-undock scenario.
5558 * Seamless DRRS involves changing RR without any visual effect to the user
5559 * and can be used during normal system usage. This is done by programming
5560 * certain registers.
5561 *
5562 * Support for static/seamless DRRS may be indicated in the VBT based on
5563 * inputs from the panel spec.
5564 *
5565 * DRRS saves power by switching to low RR based on usage scenarios.
5566 *
5567 * eDP DRRS:-
5568 * The implementation is based on frontbuffer tracking implementation.
5569 * When there is a disturbance on the screen triggered by user activity or a
5570 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5571 * When there is no movement on screen, after a timeout of 1 second, a switch
5572 * to low RR is made.
5573 * For integration with frontbuffer tracking code,
5574 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5575 *
5576 * DRRS can be further extended to support other internal panels and also
5577 * the scenario of video playback wherein RR is set based on the rate
5578 * requested by userspace.
5579 */
5580
5581/**
5582 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5583 * @intel_connector: eDP connector
5584 * @fixed_mode: preferred mode of panel
5585 *
5586 * This function is called only once at driver load to initialize basic
5587 * DRRS stuff.
5588 *
5589 * Returns:
5590 * Downclock mode if panel supports it, else return NULL.
5591 * DRRS support is determined by the presence of downclock mode (apart
5592 * from VBT setting).
5593 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305594static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305595intel_dp_drrs_init(struct intel_connector *intel_connector,
5596 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305597{
5598 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305599 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305600 struct drm_i915_private *dev_priv = dev->dev_private;
5601 struct drm_display_mode *downclock_mode = NULL;
5602
Daniel Vetter9da7d692015-04-09 16:44:15 +02005603 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5604 mutex_init(&dev_priv->drrs.mutex);
5605
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305606 if (INTEL_INFO(dev)->gen <= 6) {
5607 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5608 return NULL;
5609 }
5610
5611 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005612 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305613 return NULL;
5614 }
5615
5616 downclock_mode = intel_find_panel_downclock
5617 (dev, fixed_mode, connector);
5618
5619 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305620 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305621 return NULL;
5622 }
5623
Vandana Kannan96178ee2015-01-10 02:25:56 +05305624 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305625
Vandana Kannan96178ee2015-01-10 02:25:56 +05305626 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005627 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305628 return downclock_mode;
5629}
5630
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005631static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005632 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005633{
5634 struct drm_connector *connector = &intel_connector->base;
5635 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005636 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5637 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005638 struct drm_i915_private *dev_priv = dev->dev_private;
5639 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305640 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005641 bool has_dpcd;
5642 struct drm_display_mode *scan;
5643 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005644 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005645
5646 if (!is_edp(intel_dp))
5647 return true;
5648
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005649 pps_lock(intel_dp);
5650 intel_edp_panel_vdd_sanitize(intel_dp);
5651 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005652
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005653 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005654 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005655
5656 if (has_dpcd) {
5657 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5658 dev_priv->no_aux_handshake =
5659 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5660 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5661 } else {
5662 /* if this fails, presume the device is a ghost */
5663 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005664 return false;
5665 }
5666
5667 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005668 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005669 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005670 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005671
Daniel Vetter060c8772014-03-21 23:22:35 +01005672 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005673 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005674 if (edid) {
5675 if (drm_add_edid_modes(connector, edid)) {
5676 drm_mode_connector_update_edid_property(connector,
5677 edid);
5678 drm_edid_to_eld(connector, edid);
5679 } else {
5680 kfree(edid);
5681 edid = ERR_PTR(-EINVAL);
5682 }
5683 } else {
5684 edid = ERR_PTR(-ENOENT);
5685 }
5686 intel_connector->edid = edid;
5687
5688 /* prefer fixed mode from EDID if available */
5689 list_for_each_entry(scan, &connector->probed_modes, head) {
5690 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5691 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305692 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305693 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005694 break;
5695 }
5696 }
5697
5698 /* fallback to VBT if available for eDP */
5699 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5700 fixed_mode = drm_mode_duplicate(dev,
5701 dev_priv->vbt.lfp_lvds_vbt_mode);
5702 if (fixed_mode)
5703 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5704 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005705 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005706
Clint Taylor01527b32014-07-07 13:01:46 -07005707 if (IS_VALLEYVIEW(dev)) {
5708 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5709 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005710
5711 /*
5712 * Figure out the current pipe for the initial backlight setup.
5713 * If the current pipe isn't valid, try the PPS pipe, and if that
5714 * fails just assume pipe A.
5715 */
5716 if (IS_CHERRYVIEW(dev))
5717 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5718 else
5719 pipe = PORT_TO_PIPE(intel_dp->DP);
5720
5721 if (pipe != PIPE_A && pipe != PIPE_B)
5722 pipe = intel_dp->pps_pipe;
5723
5724 if (pipe != PIPE_A && pipe != PIPE_B)
5725 pipe = PIPE_A;
5726
5727 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5728 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005729 }
5730
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305731 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005732 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005733 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005734
5735 return true;
5736}
5737
Paulo Zanoni16c25532013-06-12 17:27:25 -03005738bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005739intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5740 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005741{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005742 struct drm_connector *connector = &intel_connector->base;
5743 struct intel_dp *intel_dp = &intel_dig_port->dp;
5744 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5745 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005746 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005747 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005748 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005749
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005750 intel_dp->pps_pipe = INVALID_PIPE;
5751
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005752 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005753 if (INTEL_INFO(dev)->gen >= 9)
5754 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5755 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005756 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5757 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5758 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5759 else if (HAS_PCH_SPLIT(dev))
5760 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5761 else
5762 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5763
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005764 if (INTEL_INFO(dev)->gen >= 9)
5765 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5766 else
5767 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005768
Daniel Vetter07679352012-09-06 22:15:42 +02005769 /* Preserve the current hw state. */
5770 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005771 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005772
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005773 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305774 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005775 else
5776 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005777
Imre Deakf7d24902013-05-08 13:14:05 +03005778 /*
5779 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5780 * for DP the encoder type can be set by the caller to
5781 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5782 */
5783 if (type == DRM_MODE_CONNECTOR_eDP)
5784 intel_encoder->type = INTEL_OUTPUT_EDP;
5785
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005786 /* eDP only on port B and/or C on vlv/chv */
5787 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5788 port != PORT_B && port != PORT_C))
5789 return false;
5790
Imre Deake7281ea2013-05-08 13:14:08 +03005791 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5792 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5793 port_name(port));
5794
Adam Jacksonb3295302010-07-16 14:46:28 -04005795 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005796 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5797
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005798 connector->interlace_allowed = true;
5799 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005800
Daniel Vetter66a92782012-07-12 20:08:18 +02005801 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005802 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005803
Chris Wilsondf0e9242010-09-09 16:20:55 +01005804 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005805 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005806
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005807 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005808 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5809 else
5810 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005811 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005812
Jani Nikula0b998362014-03-14 16:51:17 +02005813 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005814 switch (port) {
5815 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005816 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005817 break;
5818 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005819 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005820 break;
5821 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005822 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005823 break;
5824 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005825 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005826 break;
5827 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005828 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005829 }
5830
Imre Deakdada1a92014-01-29 13:25:41 +02005831 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005832 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005833 intel_dp_init_panel_power_timestamps(intel_dp);
5834 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005835 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005836 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005837 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005838 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005839 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005840
Jani Nikula9d1a1032014-03-14 16:51:15 +02005841 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005842
Dave Airlie0e32b392014-05-02 14:02:48 +10005843 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005844 if (HAS_DP_MST(dev) &&
5845 (port == PORT_B || port == PORT_C || port == PORT_D))
5846 intel_dp_mst_encoder_init(intel_dig_port,
5847 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005848
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005849 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005850 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005851 if (is_edp(intel_dp)) {
5852 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005853 /*
5854 * vdd might still be enabled do to the delayed vdd off.
5855 * Make sure vdd is actually turned off here.
5856 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005857 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005858 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005859 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005860 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005861 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005862 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005863 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005864 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005865
Chris Wilsonf6849602010-09-19 09:29:33 +01005866 intel_dp_add_properties(intel_dp, connector);
5867
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005868 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5869 * 0xd. Failure to do so will result in spurious interrupts being
5870 * generated on the port when a cable is not attached.
5871 */
5872 if (IS_G4X(dev) && !IS_GM45(dev)) {
5873 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5874 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5875 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005876
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005877 i915_debugfs_connector_add(connector);
5878
Paulo Zanoni16c25532013-06-12 17:27:25 -03005879 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005880}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005881
5882void
5883intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5884{
Dave Airlie13cf5502014-06-18 11:29:35 +10005885 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005886 struct intel_digital_port *intel_dig_port;
5887 struct intel_encoder *intel_encoder;
5888 struct drm_encoder *encoder;
5889 struct intel_connector *intel_connector;
5890
Daniel Vetterb14c5672013-09-19 12:18:32 +02005891 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005892 if (!intel_dig_port)
5893 return;
5894
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005895 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005896 if (!intel_connector) {
5897 kfree(intel_dig_port);
5898 return;
5899 }
5900
5901 intel_encoder = &intel_dig_port->base;
5902 encoder = &intel_encoder->base;
5903
5904 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5905 DRM_MODE_ENCODER_TMDS);
5906
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005907 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005908 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005909 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005910 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005911 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005912 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005913 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005914 intel_encoder->pre_enable = chv_pre_enable_dp;
5915 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005916 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005917 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005918 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005919 intel_encoder->pre_enable = vlv_pre_enable_dp;
5920 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005921 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005922 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005923 intel_encoder->pre_enable = g4x_pre_enable_dp;
5924 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005925 if (INTEL_INFO(dev)->gen >= 5)
5926 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005927 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005928
Paulo Zanoni174edf12012-10-26 19:05:50 -02005929 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005930 intel_dig_port->dp.output_reg = output_reg;
5931
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005932 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005933 if (IS_CHERRYVIEW(dev)) {
5934 if (port == PORT_D)
5935 intel_encoder->crtc_mask = 1 << 2;
5936 else
5937 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5938 } else {
5939 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5940 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005941 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005942 intel_encoder->hot_plug = intel_dp_hot_plug;
5943
Dave Airlie13cf5502014-06-18 11:29:35 +10005944 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5945 dev_priv->hpd_irq_port[port] = intel_dig_port;
5946
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005947 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5948 drm_encoder_cleanup(encoder);
5949 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005950 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005951 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005952}
Dave Airlie0e32b392014-05-02 14:02:48 +10005953
5954void intel_dp_mst_suspend(struct drm_device *dev)
5955{
5956 struct drm_i915_private *dev_priv = dev->dev_private;
5957 int i;
5958
5959 /* disable MST */
5960 for (i = 0; i < I915_MAX_PORTS; i++) {
5961 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5962 if (!intel_dig_port)
5963 continue;
5964
5965 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5966 if (!intel_dig_port->dp.can_mst)
5967 continue;
5968 if (intel_dig_port->dp.is_mst)
5969 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5970 }
5971 }
5972}
5973
5974void intel_dp_mst_resume(struct drm_device *dev)
5975{
5976 struct drm_i915_private *dev_priv = dev->dev_private;
5977 int i;
5978
5979 for (i = 0; i < I915_MAX_PORTS; i++) {
5980 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5981 if (!intel_dig_port)
5982 continue;
5983 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5984 int ret;
5985
5986 if (!intel_dig_port->dp.can_mst)
5987 continue;
5988
5989 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5990 if (ret != 0) {
5991 intel_dp_check_mst_status(&intel_dig_port->dp);
5992 }
5993 }
5994 }
5995}