blob: 1f5d45eff45e25be4ec0ff027c044b1526a5d65e [file] [log] [blame]
Shawn Guo9daaf312011-10-17 08:42:17 +08001/*
2 * Copyright 2011 Freescale Semiconductor, Inc.
3 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
13/include/ "skeleton.dtsi"
14
15/ {
16 aliases {
Richard Zhao8f9ffec2011-12-14 09:26:45 +080017 serial0 = &uart1;
18 serial1 = &uart2;
19 serial2 = &uart3;
Shawn Guo5230f8f2012-08-05 14:01:28 +080020 gpio0 = &gpio1;
21 gpio1 = &gpio2;
22 gpio2 = &gpio3;
23 gpio3 = &gpio4;
Shawn Guo9daaf312011-10-17 08:42:17 +080024 };
25
26 tzic: tz-interrupt-controller@e0000000 {
27 compatible = "fsl,imx51-tzic", "fsl,tzic";
28 interrupt-controller;
29 #interrupt-cells = <1>;
30 reg = <0xe0000000 0x4000>;
31 };
32
33 clocks {
34 #address-cells = <1>;
35 #size-cells = <0>;
36
37 ckil {
38 compatible = "fsl,imx-ckil", "fixed-clock";
39 clock-frequency = <32768>;
40 };
41
42 ckih1 {
43 compatible = "fsl,imx-ckih1", "fixed-clock";
44 clock-frequency = <22579200>;
45 };
46
47 ckih2 {
48 compatible = "fsl,imx-ckih2", "fixed-clock";
49 clock-frequency = <0>;
50 };
51
52 osc {
53 compatible = "fsl,imx-osc", "fixed-clock";
54 clock-frequency = <24000000>;
55 };
56 };
57
58 soc {
59 #address-cells = <1>;
60 #size-cells = <1>;
61 compatible = "simple-bus";
62 interrupt-parent = <&tzic>;
63 ranges;
64
Sascha Hauerb5af6b12012-11-12 12:56:00 +010065 ipu: ipu@40000000 {
66 #crtc-cells = <1>;
67 compatible = "fsl,imx51-ipu";
68 reg = <0x40000000 0x20000000>;
69 interrupts = <11 10>;
70 };
71
Shawn Guo9daaf312011-10-17 08:42:17 +080072 aips@70000000 { /* AIPS1 */
73 compatible = "fsl,aips-bus", "simple-bus";
74 #address-cells = <1>;
75 #size-cells = <1>;
76 reg = <0x70000000 0x10000000>;
77 ranges;
78
79 spba@70000000 {
80 compatible = "fsl,spba-bus", "simple-bus";
81 #address-cells = <1>;
82 #size-cells = <1>;
83 reg = <0x70000000 0x40000>;
84 ranges;
85
Sascha Hauer7b7d6722012-11-15 09:31:52 +010086 esdhc1: esdhc@70004000 {
Shawn Guo9daaf312011-10-17 08:42:17 +080087 compatible = "fsl,imx51-esdhc";
88 reg = <0x70004000 0x4000>;
89 interrupts = <1>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -020090 clocks = <&clks 44>, <&clks 0>, <&clks 71>;
91 clock-names = "ipg", "ahb", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +080092 status = "disabled";
93 };
94
Sascha Hauer7b7d6722012-11-15 09:31:52 +010095 esdhc2: esdhc@70008000 {
Shawn Guo9daaf312011-10-17 08:42:17 +080096 compatible = "fsl,imx51-esdhc";
97 reg = <0x70008000 0x4000>;
98 interrupts = <2>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -020099 clocks = <&clks 45>, <&clks 0>, <&clks 72>;
100 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200101 bus-width = <4>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800102 status = "disabled";
103 };
104
Shawn Guo0c456cf2012-04-02 14:39:26 +0800105 uart3: serial@7000c000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800106 compatible = "fsl,imx51-uart", "fsl,imx21-uart";
107 reg = <0x7000c000 0x4000>;
108 interrupts = <33>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200109 clocks = <&clks 32>, <&clks 33>;
110 clock-names = "ipg", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +0800111 status = "disabled";
112 };
113
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100114 ecspi1: ecspi@70010000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800115 #address-cells = <1>;
116 #size-cells = <0>;
117 compatible = "fsl,imx51-ecspi";
118 reg = <0x70010000 0x4000>;
119 interrupts = <36>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200120 clocks = <&clks 51>, <&clks 52>;
121 clock-names = "ipg", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +0800122 status = "disabled";
123 };
124
Shawn Guoa15d9f82012-05-11 13:08:46 +0800125 ssi2: ssi@70014000 {
126 compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
127 reg = <0x70014000 0x4000>;
128 interrupts = <30>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200129 clocks = <&clks 49>;
Shawn Guoa15d9f82012-05-11 13:08:46 +0800130 fsl,fifo-depth = <15>;
131 fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
132 status = "disabled";
133 };
134
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100135 esdhc3: esdhc@70020000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800136 compatible = "fsl,imx51-esdhc";
137 reg = <0x70020000 0x4000>;
138 interrupts = <3>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200139 clocks = <&clks 46>, <&clks 0>, <&clks 73>;
140 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200141 bus-width = <4>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800142 status = "disabled";
143 };
144
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100145 esdhc4: esdhc@70024000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800146 compatible = "fsl,imx51-esdhc";
147 reg = <0x70024000 0x4000>;
148 interrupts = <4>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200149 clocks = <&clks 47>, <&clks 0>, <&clks 74>;
150 clock-names = "ipg", "ahb", "per";
Sascha Hauerc104b6a2012-09-25 11:49:33 +0200151 bus-width = <4>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800152 status = "disabled";
153 };
154 };
155
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100156 usbotg: usb@73f80000 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200157 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
158 reg = <0x73f80000 0x0200>;
159 interrupts = <18>;
160 status = "disabled";
161 };
162
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100163 usbh1: usb@73f80200 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200164 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
165 reg = <0x73f80200 0x0200>;
166 interrupts = <14>;
167 status = "disabled";
168 };
169
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100170 usbh2: usb@73f80400 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200171 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
172 reg = <0x73f80400 0x0200>;
173 interrupts = <16>;
174 status = "disabled";
175 };
176
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100177 usbh3: usb@73f80600 {
Michael Grzeschik212d0b82012-08-23 12:35:57 +0200178 compatible = "fsl,imx51-usb", "fsl,imx27-usb";
179 reg = <0x73f80600 0x0200>;
180 interrupts = <17>;
181 status = "disabled";
182 };
183
Richard Zhao4d191862011-12-14 09:26:44 +0800184 gpio1: gpio@73f84000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200185 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
Shawn Guo9daaf312011-10-17 08:42:17 +0800186 reg = <0x73f84000 0x4000>;
187 interrupts = <50 51>;
188 gpio-controller;
189 #gpio-cells = <2>;
190 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800191 #interrupt-cells = <2>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800192 };
193
Richard Zhao4d191862011-12-14 09:26:44 +0800194 gpio2: gpio@73f88000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200195 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
Shawn Guo9daaf312011-10-17 08:42:17 +0800196 reg = <0x73f88000 0x4000>;
197 interrupts = <52 53>;
198 gpio-controller;
199 #gpio-cells = <2>;
200 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800201 #interrupt-cells = <2>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800202 };
203
Richard Zhao4d191862011-12-14 09:26:44 +0800204 gpio3: gpio@73f8c000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200205 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
Shawn Guo9daaf312011-10-17 08:42:17 +0800206 reg = <0x73f8c000 0x4000>;
207 interrupts = <54 55>;
208 gpio-controller;
209 #gpio-cells = <2>;
210 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800211 #interrupt-cells = <2>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800212 };
213
Richard Zhao4d191862011-12-14 09:26:44 +0800214 gpio4: gpio@73f90000 {
Benoît Thébaudeauaeb27742012-06-22 21:04:06 +0200215 compatible = "fsl,imx51-gpio", "fsl,imx35-gpio";
Shawn Guo9daaf312011-10-17 08:42:17 +0800216 reg = <0x73f90000 0x4000>;
217 interrupts = <56 57>;
218 gpio-controller;
219 #gpio-cells = <2>;
220 interrupt-controller;
Shawn Guo88cde8b2012-07-06 20:03:37 +0800221 #interrupt-cells = <2>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800222 };
223
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100224 wdog1: wdog@73f98000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800225 compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
226 reg = <0x73f98000 0x4000>;
227 interrupts = <58>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200228 clocks = <&clks 0>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800229 };
230
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100231 wdog2: wdog@73f9c000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800232 compatible = "fsl,imx51-wdt", "fsl,imx21-wdt";
233 reg = <0x73f9c000 0x4000>;
234 interrupts = <59>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200235 clocks = <&clks 0>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800236 status = "disabled";
237 };
238
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100239 iomuxc: iomuxc@73fa8000 {
Shawn Guob72cf102012-08-13 19:45:19 +0800240 compatible = "fsl,imx51-iomuxc";
241 reg = <0x73fa8000 0x4000>;
242
243 audmux {
244 pinctrl_audmux_1: audmuxgrp-1 {
245 fsl,pins = <
246 384 0x80000000 /* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */
247 386 0x80000000 /* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */
248 389 0x80000000 /* MX51_PAD_AUD3_BB_CK__AUD3_TXC */
249 391 0x80000000 /* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */
250 >;
251 };
252 };
253
254 fec {
255 pinctrl_fec_1: fecgrp-1 {
256 fsl,pins = <
257 128 0x80000000 /* MX51_PAD_EIM_EB2__FEC_MDIO */
258 134 0x80000000 /* MX51_PAD_EIM_EB3__FEC_RDATA1 */
259 146 0x80000000 /* MX51_PAD_EIM_CS2__FEC_RDATA2 */
260 152 0x80000000 /* MX51_PAD_EIM_CS3__FEC_RDATA3 */
261 158 0x80000000 /* MX51_PAD_EIM_CS4__FEC_RX_ER */
262 165 0x80000000 /* MX51_PAD_EIM_CS5__FEC_CRS */
263 206 0x80000000 /* MX51_PAD_NANDF_RB2__FEC_COL */
264 213 0x80000000 /* MX51_PAD_NANDF_RB3__FEC_RX_CLK */
265 293 0x80000000 /* MX51_PAD_NANDF_D9__FEC_RDATA0 */
266 298 0x80000000 /* MX51_PAD_NANDF_D8__FEC_TDATA0 */
267 225 0x80000000 /* MX51_PAD_NANDF_CS2__FEC_TX_ER */
268 231 0x80000000 /* MX51_PAD_NANDF_CS3__FEC_MDC */
269 237 0x80000000 /* MX51_PAD_NANDF_CS4__FEC_TDATA1 */
270 243 0x80000000 /* MX51_PAD_NANDF_CS5__FEC_TDATA2 */
271 250 0x80000000 /* MX51_PAD_NANDF_CS6__FEC_TDATA3 */
272 255 0x80000000 /* MX51_PAD_NANDF_CS7__FEC_TX_EN */
273 260 0x80000000 /* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */
274 >;
275 };
276 };
277
278 ecspi1 {
279 pinctrl_ecspi1_1: ecspi1grp-1 {
280 fsl,pins = <
281 398 0x185 /* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */
282 394 0x185 /* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */
283 409 0x185 /* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */
284 >;
285 };
286 };
287
288 esdhc1 {
289 pinctrl_esdhc1_1: esdhc1grp-1 {
290 fsl,pins = <
291 666 0x400020d5 /* MX51_PAD_SD1_CMD__SD1_CMD */
292 669 0x20d5 /* MX51_PAD_SD1_CLK__SD1_CLK */
293 672 0x20d5 /* MX51_PAD_SD1_DATA0__SD1_DATA0 */
294 678 0x20d5 /* MX51_PAD_SD1_DATA1__SD1_DATA1 */
295 684 0x20d5 /* MX51_PAD_SD1_DATA2__SD1_DATA2 */
296 691 0x20d5 /* MX51_PAD_SD1_DATA3__SD1_DATA3 */
297 >;
298 };
299 };
300
301 esdhc2 {
302 pinctrl_esdhc2_1: esdhc2grp-1 {
303 fsl,pins = <
304 704 0x400020d5 /* MX51_PAD_SD2_CMD__SD2_CMD */
305 707 0x20d5 /* MX51_PAD_SD2_CLK__SD2_CLK */
306 710 0x20d5 /* MX51_PAD_SD2_DATA0__SD2_DATA0 */
307 712 0x20d5 /* MX51_PAD_SD2_DATA1__SD2_DATA1 */
308 715 0x20d5 /* MX51_PAD_SD2_DATA2__SD2_DATA2 */
309 719 0x20d5 /* MX51_PAD_SD2_DATA3__SD2_DATA3 */
310 >;
311 };
312 };
313
314 i2c2 {
315 pinctrl_i2c2_1: i2c2grp-1 {
316 fsl,pins = <
317 449 0x400001ed /* MX51_PAD_KEY_COL4__I2C2_SCL */
318 454 0x400001ed /* MX51_PAD_KEY_COL5__I2C2_SDA */
319 >;
320 };
321 };
322
Sascha Hauerb5af6b12012-11-12 12:56:00 +0100323 ipu_disp1 {
324 pinctrl_ipu_disp1_1: ipudisp1grp-1 {
325 fsl,pins = <
326 528 0x5 /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */
327 529 0x5 /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */
328 530 0x5 /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */
329 531 0x5 /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */
330 532 0x5 /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */
331 533 0x5 /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */
332 535 0x5 /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */
333 537 0x5 /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */
334 539 0x5 /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */
335 541 0x5 /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */
336 543 0x5 /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */
337 545 0x5 /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */
338 547 0x5 /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */
339 549 0x5 /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */
340 551 0x5 /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */
341 553 0x5 /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */
342 555 0x5 /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */
343 557 0x5 /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */
344 559 0x5 /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */
345 563 0x5 /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */
346 567 0x5 /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */
347 571 0x5 /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */
348 575 0x5 /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */
349 579 0x5 /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */
350 584 0x5 /* MX51_PAD_DI1_PIN2__DI1_PIN2 (hsync) */
351 583 0x5 /* MX51_PAD_DI1_PIN3__DI1_PIN3 (vsync) */
352 >;
353 };
354 };
355
356 ipu_disp2 {
357 pinctrl_ipu_disp2_1: ipudisp2grp-1 {
358 fsl,pins = <
359 603 0x5 /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */
360 608 0x5 /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */
361 613 0x5 /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */
362 614 0x5 /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */
363 615 0x5 /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */
364 616 0x5 /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */
365 617 0x5 /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */
366 622 0x5 /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */
367 627 0x5 /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */
368 633 0x5 /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */
369 637 0x5 /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */
370 643 0x5 /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */
371 648 0x5 /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */
372 652 0x5 /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */
373 656 0x5 /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */
374 661 0x5 /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */
375 593 0x5 /* MX51_PAD_DI2_PIN2__DI2_PIN2 (hsync) */
376 595 0x5 /* MX51_PAD_DI2_PIN3__DI2_PIN3 (vsync) */
377 597 0x5 /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */
378 599 0x5 /* MX51_PAD_DI_GP4__DI2_PIN15 */
379 >;
380 };
381 };
382
Shawn Guob72cf102012-08-13 19:45:19 +0800383 uart1 {
384 pinctrl_uart1_1: uart1grp-1 {
385 fsl,pins = <
386 413 0x1c5 /* MX51_PAD_UART1_RXD__UART1_RXD */
387 416 0x1c5 /* MX51_PAD_UART1_TXD__UART1_TXD */
388 418 0x1c5 /* MX51_PAD_UART1_RTS__UART1_RTS */
389 420 0x1c5 /* MX51_PAD_UART1_CTS__UART1_CTS */
390 >;
391 };
392 };
393
394 uart2 {
395 pinctrl_uart2_1: uart2grp-1 {
396 fsl,pins = <
397 423 0x1c5 /* MX51_PAD_UART2_RXD__UART2_RXD */
398 426 0x1c5 /* MX51_PAD_UART2_TXD__UART2_TXD */
399 >;
400 };
401 };
402
403 uart3 {
404 pinctrl_uart3_1: uart3grp-1 {
405 fsl,pins = <
406 54 0x1c5 /* MX51_PAD_EIM_D25__UART3_RXD */
407 59 0x1c5 /* MX51_PAD_EIM_D26__UART3_TXD */
408 65 0x1c5 /* MX51_PAD_EIM_D27__UART3_RTS */
409 49 0x1c5 /* MX51_PAD_EIM_D24__UART3_CTS */
410 >;
411 };
412 };
413 };
414
Sascha Hauer82a618d2012-11-19 00:57:08 +0100415 pwm1: pwm@73fb4000 {
416 #pwm-cells = <2>;
417 compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
418 reg = <0x73fb4000 0x4000>;
419 clocks = <&clks 37>, <&clks 38>;
420 clock-names = "ipg", "per";
421 interrupts = <61>;
422 };
423
424 pwm2: pwm@73fb8000 {
425 #pwm-cells = <2>;
426 compatible = "fsl,imx51-pwm", "fsl,imx27-pwm";
427 reg = <0x73fb8000 0x4000>;
428 clocks = <&clks 39>, <&clks 40>;
429 clock-names = "ipg", "per";
430 interrupts = <94>;
431 };
432
Shawn Guo0c456cf2012-04-02 14:39:26 +0800433 uart1: serial@73fbc000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800434 compatible = "fsl,imx51-uart", "fsl,imx21-uart";
435 reg = <0x73fbc000 0x4000>;
436 interrupts = <31>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200437 clocks = <&clks 28>, <&clks 29>;
438 clock-names = "ipg", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +0800439 status = "disabled";
440 };
441
Shawn Guo0c456cf2012-04-02 14:39:26 +0800442 uart2: serial@73fc0000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800443 compatible = "fsl,imx51-uart", "fsl,imx21-uart";
444 reg = <0x73fc0000 0x4000>;
445 interrupts = <32>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200446 clocks = <&clks 30>, <&clks 31>;
447 clock-names = "ipg", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +0800448 status = "disabled";
449 };
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200450
451 clks: ccm@73fd4000{
452 compatible = "fsl,imx51-ccm";
453 reg = <0x73fd4000 0x4000>;
454 interrupts = <0 71 0x04 0 72 0x04>;
455 #clock-cells = <1>;
456 };
Shawn Guo9daaf312011-10-17 08:42:17 +0800457 };
458
459 aips@80000000 { /* AIPS2 */
460 compatible = "fsl,aips-bus", "simple-bus";
461 #address-cells = <1>;
462 #size-cells = <1>;
463 reg = <0x80000000 0x10000000>;
464 ranges;
465
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100466 ecspi2: ecspi@83fac000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800467 #address-cells = <1>;
468 #size-cells = <0>;
469 compatible = "fsl,imx51-ecspi";
470 reg = <0x83fac000 0x4000>;
471 interrupts = <37>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200472 clocks = <&clks 53>, <&clks 54>;
473 clock-names = "ipg", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +0800474 status = "disabled";
475 };
476
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100477 sdma: sdma@83fb0000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800478 compatible = "fsl,imx51-sdma", "fsl,imx35-sdma";
479 reg = <0x83fb0000 0x4000>;
480 interrupts = <6>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200481 clocks = <&clks 56>, <&clks 56>;
482 clock-names = "ipg", "ahb";
Fabio Estevam7e4f0362012-08-08 11:28:07 -0300483 fsl,sdma-ram-script-name = "imx/sdma/sdma-imx51.bin";
Shawn Guo9daaf312011-10-17 08:42:17 +0800484 };
485
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100486 cspi: cspi@83fc0000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800487 #address-cells = <1>;
488 #size-cells = <0>;
489 compatible = "fsl,imx51-cspi", "fsl,imx35-cspi";
490 reg = <0x83fc0000 0x4000>;
491 interrupts = <38>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200492 clocks = <&clks 55>, <&clks 0>;
493 clock-names = "ipg", "per";
Shawn Guo9daaf312011-10-17 08:42:17 +0800494 status = "disabled";
495 };
496
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100497 i2c2: i2c@83fc4000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800498 #address-cells = <1>;
499 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800500 compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
Shawn Guo9daaf312011-10-17 08:42:17 +0800501 reg = <0x83fc4000 0x4000>;
502 interrupts = <63>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200503 clocks = <&clks 35>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800504 status = "disabled";
505 };
506
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100507 i2c1: i2c@83fc8000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800508 #address-cells = <1>;
509 #size-cells = <0>;
Shawn Guo5bdfba22012-09-14 15:19:00 +0800510 compatible = "fsl,imx51-i2c", "fsl,imx21-i2c";
Shawn Guo9daaf312011-10-17 08:42:17 +0800511 reg = <0x83fc8000 0x4000>;
512 interrupts = <62>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200513 clocks = <&clks 34>;
Shawn Guo9daaf312011-10-17 08:42:17 +0800514 status = "disabled";
515 };
516
Shawn Guoa15d9f82012-05-11 13:08:46 +0800517 ssi1: ssi@83fcc000 {
518 compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
519 reg = <0x83fcc000 0x4000>;
520 interrupts = <29>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200521 clocks = <&clks 48>;
Shawn Guoa15d9f82012-05-11 13:08:46 +0800522 fsl,fifo-depth = <15>;
523 fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
524 status = "disabled";
525 };
526
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100527 audmux: audmux@83fd0000 {
Shawn Guoa15d9f82012-05-11 13:08:46 +0800528 compatible = "fsl,imx51-audmux", "fsl,imx31-audmux";
529 reg = <0x83fd0000 0x4000>;
530 status = "disabled";
531 };
532
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100533 nfc: nand@83fdb000 {
Sascha Hauer75453a02012-06-06 12:33:16 +0200534 compatible = "fsl,imx51-nand";
535 reg = <0x83fdb000 0x1000 0xcfff0000 0x10000>;
536 interrupts = <8>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200537 clocks = <&clks 60>;
Sascha Hauer75453a02012-06-06 12:33:16 +0200538 status = "disabled";
539 };
540
Shawn Guoa15d9f82012-05-11 13:08:46 +0800541 ssi3: ssi@83fe8000 {
542 compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";
543 reg = <0x83fe8000 0x4000>;
544 interrupts = <96>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200545 clocks = <&clks 50>;
Shawn Guoa15d9f82012-05-11 13:08:46 +0800546 fsl,fifo-depth = <15>;
547 fsl,ssi-dma-events = <47 46 37 35>; /* TX0 RX0 TX1 RX1 */
548 status = "disabled";
549 };
550
Sascha Hauer7b7d6722012-11-15 09:31:52 +0100551 fec: ethernet@83fec000 {
Shawn Guo9daaf312011-10-17 08:42:17 +0800552 compatible = "fsl,imx51-fec", "fsl,imx27-fec";
553 reg = <0x83fec000 0x4000>;
554 interrupts = <87>;
Fabio Estevamf40f38d2012-11-21 13:43:05 -0200555 clocks = <&clks 42>, <&clks 42>, <&clks 42>;
556 clock-names = "ipg", "ahb", "ptp";
Shawn Guo9daaf312011-10-17 08:42:17 +0800557 status = "disabled";
558 };
559 };
560 };
561};