blob: bb14e9521c5e3d1bf3ad1903bcd8efcd5326c413 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
David Howells760285e2012-10-02 18:01:07 +010046#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030049#include "i915_trace.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010050#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070051#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Kristian Høgsberg112b7152009-01-04 16:55:33 -050053static struct drm_driver driver;
54
Chris Wilson0673ad42016-06-24 14:00:22 +010055static unsigned int i915_load_fail_count;
56
57bool __i915_inject_load_failure(const char *func, int line)
58{
59 if (i915_load_fail_count >= i915.inject_load_failure)
60 return false;
61
62 if (++i915_load_fail_count == i915.inject_load_failure) {
63 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
64 i915.inject_load_failure, func, line);
65 return true;
66 }
67
68 return false;
69}
70
71#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
72#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
73 "providing the dmesg log by booting with drm.debug=0xf"
74
75void
76__i915_printk(struct drm_i915_private *dev_priv, const char *level,
77 const char *fmt, ...)
78{
79 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030080 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010081 bool is_error = level[1] <= KERN_ERR[1];
82 bool is_debug = level[1] == KERN_DEBUG[1];
83 struct va_format vaf;
84 va_list args;
85
86 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
87 return;
88
89 va_start(args, fmt);
90
91 vaf.fmt = fmt;
92 vaf.va = &args;
93
David Weinehallc49d13e2016-08-22 13:32:42 +030094 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +010095 __builtin_return_address(0), &vaf);
96
97 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +030098 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +010099 shown_bug_once = true;
100 }
101
102 va_end(args);
103}
104
105static bool i915_error_injected(struct drm_i915_private *dev_priv)
106{
107 return i915.inject_load_failure &&
108 i915_load_fail_count == i915.inject_load_failure;
109}
110
111#define i915_load_error(dev_priv, fmt, ...) \
112 __i915_printk(dev_priv, \
113 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
114 fmt, ##__VA_ARGS__)
115
116
Robert Beckett30c964a2015-08-28 13:10:22 +0100117static enum intel_pch intel_virt_detect_pch(struct drm_device *dev)
118{
119 enum intel_pch ret = PCH_NOP;
120
121 /*
122 * In a virtualized passthrough environment we can be in a
123 * setup where the ISA bridge is not able to be passed through.
124 * In this case, a south bridge can be emulated and we have to
125 * make an educated guess as to which PCH is really there.
126 */
127
128 if (IS_GEN5(dev)) {
129 ret = PCH_IBX;
130 DRM_DEBUG_KMS("Assuming Ibex Peak PCH\n");
131 } else if (IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
132 ret = PCH_CPT;
133 DRM_DEBUG_KMS("Assuming CouarPoint PCH\n");
134 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
135 ret = PCH_LPT;
136 DRM_DEBUG_KMS("Assuming LynxPoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700137 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100138 ret = PCH_SPT;
139 DRM_DEBUG_KMS("Assuming SunrisePoint PCH\n");
140 }
141
142 return ret;
143}
144
Chris Wilson0673ad42016-06-24 14:00:22 +0100145static void intel_detect_pch(struct drm_device *dev)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800146{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100147 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200148 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800149
Ben Widawskyce1bb322013-04-05 13:12:44 -0700150 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
151 * (which really amounts to a PCH but no South Display).
152 */
153 if (INTEL_INFO(dev)->num_pipes == 0) {
154 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700155 return;
156 }
157
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800158 /*
159 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
160 * make graphics device passthrough work easy for VMM, that only
161 * need to expose ISA bridge to let driver know the real hardware
162 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800163 *
164 * In some virtualized environments (e.g. XEN), there is irrelevant
165 * ISA bridge in the system. To work reliably, we should scan trhough
166 * all the ISA bridge devices and check for the first match, instead
167 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800168 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200169 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800170 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
Imre Deakbcdb72a2014-02-14 20:23:54 +0200171 unsigned short id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200172 dev_priv->pch_id = id;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800173
Jesse Barnes90711d52011-04-28 14:48:02 -0700174 if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
175 dev_priv->pch_type = PCH_IBX;
176 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100177 WARN_ON(!IS_GEN5(dev));
Jesse Barnes90711d52011-04-28 14:48:02 -0700178 } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800179 dev_priv->pch_type = PCH_CPT;
180 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100181 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Jesse Barnesc7925132011-04-07 12:33:56 -0700182 } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
183 /* PantherPoint is CPT compatible */
184 dev_priv->pch_type = PCH_CPT;
Jani Nikula492ab662013-10-01 12:12:33 +0300185 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
Daniel Vetter7fcb83c2012-10-31 22:52:27 +0100186 WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300187 } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
188 dev_priv->pch_type = PCH_LPT;
189 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800190 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100191 WARN_ON(IS_HSW_ULT(dev_priv) ||
192 IS_BDW_ULT(dev_priv));
Ben Widawskye76e0632013-11-07 21:40:41 -0800193 } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
194 dev_priv->pch_type = PCH_LPT;
195 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
Rodrigo Vivia35cc9d02015-01-21 10:33:53 -0800196 WARN_ON(!IS_HASWELL(dev) && !IS_BROADWELL(dev));
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100197 WARN_ON(!IS_HSW_ULT(dev_priv) &&
198 !IS_BDW_ULT(dev_priv));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530199 } else if (id == INTEL_PCH_SPT_DEVICE_ID_TYPE) {
200 dev_priv->pch_type = PCH_SPT;
201 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700202 WARN_ON(!IS_SKYLAKE(dev) &&
203 !IS_KABYLAKE(dev));
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530204 } else if (id == INTEL_PCH_SPT_LP_DEVICE_ID_TYPE) {
205 dev_priv->pch_type = PCH_SPT;
206 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700207 WARN_ON(!IS_SKYLAKE(dev) &&
208 !IS_KABYLAKE(dev));
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -0700209 } else if (id == INTEL_PCH_KBP_DEVICE_ID_TYPE) {
210 dev_priv->pch_type = PCH_KBP;
211 DRM_DEBUG_KMS("Found KabyPoint PCH\n");
212 WARN_ON(!IS_KABYLAKE(dev));
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +0100213 } else if ((id == INTEL_PCH_P2X_DEVICE_ID_TYPE) ||
Jesse Barnes1844a662016-03-16 13:31:30 -0700214 (id == INTEL_PCH_P3X_DEVICE_ID_TYPE) ||
Gerd Hoffmannf2e30512016-01-25 12:02:28 +0100215 ((id == INTEL_PCH_QEMU_DEVICE_ID_TYPE) &&
Gerd Hoffmann94bb4892016-06-13 14:38:56 +0200216 pch->subsystem_vendor ==
217 PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
218 pch->subsystem_device ==
219 PCI_SUBDEVICE_ID_QEMU)) {
Robert Beckett30c964a2015-08-28 13:10:22 +0100220 dev_priv->pch_type = intel_virt_detect_pch(dev);
Imre Deakbcdb72a2014-02-14 20:23:54 +0200221 } else
222 continue;
223
Rui Guo6a9c4b32013-06-19 21:10:23 +0800224 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800225 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800226 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800227 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200228 DRM_DEBUG_KMS("No PCH found.\n");
229
230 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800231}
232
Chris Wilson0673ad42016-06-24 14:00:22 +0100233static int i915_getparam(struct drm_device *dev, void *data,
234 struct drm_file *file_priv)
235{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100236 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300237 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100238 drm_i915_getparam_t *param = data;
239 int value;
240
241 switch (param->param) {
242 case I915_PARAM_IRQ_ACTIVE:
243 case I915_PARAM_ALLOW_BATCHBUFFER:
244 case I915_PARAM_LAST_DISPATCH:
245 /* Reject all old ums/dri params. */
246 return -ENODEV;
247 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300248 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100249 break;
250 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300251 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100252 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100253 case I915_PARAM_NUM_FENCES_AVAIL:
254 value = dev_priv->num_fence_regs;
255 break;
256 case I915_PARAM_HAS_OVERLAY:
257 value = dev_priv->overlay ? 1 : 0;
258 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100259 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530260 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100261 break;
262 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530263 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100264 break;
265 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530266 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100267 break;
268 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530269 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100270 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100271 case I915_PARAM_HAS_EXEC_CONSTANTS:
David Weinehall16162472016-09-02 13:46:17 +0300272 value = INTEL_GEN(dev_priv) >= 4;
Chris Wilson0673ad42016-06-24 14:00:22 +0100273 break;
274 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300275 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100276 break;
277 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300278 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100279 break;
280 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300281 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100282 break;
283 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson39df9192016-07-20 13:31:57 +0100284 value = i915.semaphores;
Chris Wilson0673ad42016-06-24 14:00:22 +0100285 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100286 case I915_PARAM_HAS_SECURE_BATCHES:
287 value = capable(CAP_SYS_ADMIN);
288 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100289 case I915_PARAM_CMD_PARSER_VERSION:
290 value = i915_cmd_parser_get_version(dev_priv);
291 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100292 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300293 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100294 if (!value)
295 return -ENODEV;
296 break;
297 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300298 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100299 if (!value)
300 return -ENODEV;
301 break;
302 case I915_PARAM_HAS_GPU_RESET:
303 value = i915.enable_hangcheck && intel_has_gpu_reset(dev_priv);
304 break;
305 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300306 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100307 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100308 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300309 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100310 break;
311 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300312 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100313 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100314 case I915_PARAM_MMAP_GTT_VERSION:
315 /* Though we've started our numbering from 1, and so class all
316 * earlier versions as 0, in effect their value is undefined as
317 * the ioctl will report EINVAL for the unknown param!
318 */
319 value = i915_gem_mmap_gtt_version();
320 break;
David Weinehall16162472016-09-02 13:46:17 +0300321 case I915_PARAM_MMAP_VERSION:
322 /* Remember to bump this if the version changes! */
323 case I915_PARAM_HAS_GEM:
324 case I915_PARAM_HAS_PAGEFLIPPING:
325 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
326 case I915_PARAM_HAS_RELAXED_FENCING:
327 case I915_PARAM_HAS_COHERENT_RINGS:
328 case I915_PARAM_HAS_RELAXED_DELTA:
329 case I915_PARAM_HAS_GEN7_SOL_RESET:
330 case I915_PARAM_HAS_WAIT_TIMEOUT:
331 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
332 case I915_PARAM_HAS_PINNED_BATCHES:
333 case I915_PARAM_HAS_EXEC_NO_RELOC:
334 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
335 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
336 case I915_PARAM_HAS_EXEC_SOFTPIN:
337 /* For the time being all of these are always true;
338 * if some supported hardware does not have one of these
339 * features this value needs to be provided from
340 * INTEL_INFO(), a feature macro, or similar.
341 */
342 value = 1;
343 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 default:
345 DRM_DEBUG("Unknown parameter %d\n", param->param);
346 return -EINVAL;
347 }
348
Chris Wilsondda33002016-06-24 14:00:23 +0100349 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100351
352 return 0;
353}
354
355static int i915_get_bridge_dev(struct drm_device *dev)
356{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100357 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100358
359 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
360 if (!dev_priv->bridge_dev) {
361 DRM_ERROR("bridge device not found\n");
362 return -1;
363 }
364 return 0;
365}
366
367/* Allocate space for the MCH regs if needed, return nonzero on error */
368static int
369intel_alloc_mchbar_resource(struct drm_device *dev)
370{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100371 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100372 int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
373 u32 temp_lo, temp_hi = 0;
374 u64 mchbar_addr;
375 int ret;
376
377 if (INTEL_INFO(dev)->gen >= 4)
378 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
379 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
380 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
381
382 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
383#ifdef CONFIG_PNP
384 if (mchbar_addr &&
385 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
386 return 0;
387#endif
388
389 /* Get some space for it */
390 dev_priv->mch_res.name = "i915 MCHBAR";
391 dev_priv->mch_res.flags = IORESOURCE_MEM;
392 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
393 &dev_priv->mch_res,
394 MCHBAR_SIZE, MCHBAR_SIZE,
395 PCIBIOS_MIN_MEM,
396 0, pcibios_align_resource,
397 dev_priv->bridge_dev);
398 if (ret) {
399 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
400 dev_priv->mch_res.start = 0;
401 return ret;
402 }
403
404 if (INTEL_INFO(dev)->gen >= 4)
405 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
406 upper_32_bits(dev_priv->mch_res.start));
407
408 pci_write_config_dword(dev_priv->bridge_dev, reg,
409 lower_32_bits(dev_priv->mch_res.start));
410 return 0;
411}
412
413/* Setup MCHBAR if possible, return true if we should disable it again */
414static void
415intel_setup_mchbar(struct drm_device *dev)
416{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100417 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100418 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
419 u32 temp;
420 bool enabled;
421
422 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
423 return;
424
425 dev_priv->mchbar_need_disable = false;
426
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100427 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100428 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
429 enabled = !!(temp & DEVEN_MCHBAR_EN);
430 } else {
431 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
432 enabled = temp & 1;
433 }
434
435 /* If it's already enabled, don't have to do anything */
436 if (enabled)
437 return;
438
439 if (intel_alloc_mchbar_resource(dev))
440 return;
441
442 dev_priv->mchbar_need_disable = true;
443
444 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100445 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100446 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
447 temp | DEVEN_MCHBAR_EN);
448 } else {
449 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
450 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
451 }
452}
453
454static void
455intel_teardown_mchbar(struct drm_device *dev)
456{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100457 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100458 int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
459
460 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100461 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100462 u32 deven_val;
463
464 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
465 &deven_val);
466 deven_val &= ~DEVEN_MCHBAR_EN;
467 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
468 deven_val);
469 } else {
470 u32 mchbar_val;
471
472 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
473 &mchbar_val);
474 mchbar_val &= ~1;
475 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
476 mchbar_val);
477 }
478 }
479
480 if (dev_priv->mch_res.start)
481 release_resource(&dev_priv->mch_res);
482}
483
484/* true = enable decode, false = disable decoder */
485static unsigned int i915_vga_set_decode(void *cookie, bool state)
486{
487 struct drm_device *dev = cookie;
488
489 intel_modeset_vga_set_state(dev, state);
490 if (state)
491 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
492 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
493 else
494 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
495}
496
497static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
498{
499 struct drm_device *dev = pci_get_drvdata(pdev);
500 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
501
502 if (state == VGA_SWITCHEROO_ON) {
503 pr_info("switched on\n");
504 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
505 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300506 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100507 i915_resume_switcheroo(dev);
508 dev->switch_power_state = DRM_SWITCH_POWER_ON;
509 } else {
510 pr_info("switched off\n");
511 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
512 i915_suspend_switcheroo(dev, pmm);
513 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
514 }
515}
516
517static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
518{
519 struct drm_device *dev = pci_get_drvdata(pdev);
520
521 /*
522 * FIXME: open_count is protected by drm_global_mutex but that would lead to
523 * locking inversion with the driver load path. And the access here is
524 * completely racy anyway. So don't bother with locking for now.
525 */
526 return dev->open_count == 0;
527}
528
529static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
530 .set_gpu_state = i915_switcheroo_set_state,
531 .reprobe = NULL,
532 .can_switch = i915_switcheroo_can_switch,
533};
534
535static void i915_gem_fini(struct drm_device *dev)
536{
Chris Wilson0673ad42016-06-24 14:00:22 +0100537 mutex_lock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100538 i915_gem_cleanup_engines(dev);
539 i915_gem_context_fini(dev);
540 mutex_unlock(&dev->struct_mutex);
541
542 WARN_ON(!list_empty(&to_i915(dev)->context_list));
543}
544
545static int i915_load_modeset_init(struct drm_device *dev)
546{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100547 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300548 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100549 int ret;
550
551 if (i915_inject_load_failure())
552 return -ENODEV;
553
554 ret = intel_bios_init(dev_priv);
555 if (ret)
556 DRM_INFO("failed to find VBIOS tables\n");
557
558 /* If we have > 1 VGA cards, then we need to arbitrate access
559 * to the common VGA resources.
560 *
561 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
562 * then we do not take part in VGA arbitration and the
563 * vga_client_register() fails with -ENODEV.
564 */
David Weinehall52a05c32016-08-22 13:32:44 +0300565 ret = vga_client_register(pdev, dev, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100566 if (ret && ret != -ENODEV)
567 goto out;
568
569 intel_register_dsm_handler();
570
David Weinehall52a05c32016-08-22 13:32:44 +0300571 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100572 if (ret)
573 goto cleanup_vga_client;
574
575 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
576 intel_update_rawclk(dev_priv);
577
578 intel_power_domains_init_hw(dev_priv, false);
579
580 intel_csr_ucode_init(dev_priv);
581
582 ret = intel_irq_install(dev_priv);
583 if (ret)
584 goto cleanup_csr;
585
586 intel_setup_gmbus(dev);
587
588 /* Important: The output setup functions called by modeset_init need
589 * working irqs for e.g. gmbus and dp aux transfers. */
590 intel_modeset_init(dev);
591
592 intel_guc_init(dev);
593
594 ret = i915_gem_init(dev);
595 if (ret)
596 goto cleanup_irq;
597
598 intel_modeset_gem_init(dev);
599
600 if (INTEL_INFO(dev)->num_pipes == 0)
601 return 0;
602
603 ret = intel_fbdev_init(dev);
604 if (ret)
605 goto cleanup_gem;
606
607 /* Only enable hotplug handling once the fbdev is fully set up. */
608 intel_hpd_init(dev_priv);
609
610 drm_kms_helper_poll_init(dev);
611
612 return 0;
613
614cleanup_gem:
Imre Deak1c777c52016-10-12 17:46:37 +0300615 if (i915_gem_suspend(dev))
616 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +0100617 i915_gem_fini(dev);
618cleanup_irq:
619 intel_guc_fini(dev);
620 drm_irq_uninstall(dev);
621 intel_teardown_gmbus(dev);
622cleanup_csr:
623 intel_csr_ucode_fini(dev_priv);
624 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300625 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100626cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300627 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100628out:
629 return ret;
630}
631
632#if IS_ENABLED(CONFIG_FB)
633static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
634{
635 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100636 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100637 struct i915_ggtt *ggtt = &dev_priv->ggtt;
638 bool primary;
639 int ret;
640
641 ap = alloc_apertures(1);
642 if (!ap)
643 return -ENOMEM;
644
645 ap->ranges[0].base = ggtt->mappable_base;
646 ap->ranges[0].size = ggtt->mappable_end;
647
648 primary =
649 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
650
Daniel Vetter44adece2016-08-10 18:52:34 +0200651 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100652
653 kfree(ap);
654
655 return ret;
656}
657#else
658static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
659{
660 return 0;
661}
662#endif
663
664#if !defined(CONFIG_VGA_CONSOLE)
665static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
666{
667 return 0;
668}
669#elif !defined(CONFIG_DUMMY_CONSOLE)
670static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
671{
672 return -ENODEV;
673}
674#else
675static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
676{
677 int ret = 0;
678
679 DRM_INFO("Replacing VGA console driver\n");
680
681 console_lock();
682 if (con_is_bound(&vga_con))
683 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
684 if (ret == 0) {
685 ret = do_unregister_con_driver(&vga_con);
686
687 /* Ignore "already unregistered". */
688 if (ret == -ENODEV)
689 ret = 0;
690 }
691 console_unlock();
692
693 return ret;
694}
695#endif
696
Chris Wilson0673ad42016-06-24 14:00:22 +0100697static void intel_init_dpio(struct drm_i915_private *dev_priv)
698{
699 /*
700 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
701 * CHV x1 PHY (DP/HDMI D)
702 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
703 */
704 if (IS_CHERRYVIEW(dev_priv)) {
705 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
706 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
707 } else if (IS_VALLEYVIEW(dev_priv)) {
708 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
709 }
710}
711
712static int i915_workqueues_init(struct drm_i915_private *dev_priv)
713{
714 /*
715 * The i915 workqueue is primarily used for batched retirement of
716 * requests (and thus managing bo) once the task has been completed
717 * by the GPU. i915_gem_retire_requests() is called directly when we
718 * need high-priority retirement, such as waiting for an explicit
719 * bo.
720 *
721 * It is also used for periodic low-priority events, such as
722 * idle-timers and recording error state.
723 *
724 * All tasks on the workqueue are expected to acquire the dev mutex
725 * so there is no point in running more than one instance of the
726 * workqueue at any time. Use an ordered one.
727 */
728 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
729 if (dev_priv->wq == NULL)
730 goto out_err;
731
732 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
733 if (dev_priv->hotplug.dp_wq == NULL)
734 goto out_free_wq;
735
Chris Wilson0673ad42016-06-24 14:00:22 +0100736 return 0;
737
Chris Wilson0673ad42016-06-24 14:00:22 +0100738out_free_wq:
739 destroy_workqueue(dev_priv->wq);
740out_err:
741 DRM_ERROR("Failed to allocate workqueues.\n");
742
743 return -ENOMEM;
744}
745
746static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
747{
Chris Wilson0673ad42016-06-24 14:00:22 +0100748 destroy_workqueue(dev_priv->hotplug.dp_wq);
749 destroy_workqueue(dev_priv->wq);
750}
751
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300752/*
753 * We don't keep the workarounds for pre-production hardware, so we expect our
754 * driver to fail on these machines in one way or another. A little warning on
755 * dmesg may help both the user and the bug triagers.
756 */
757static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
758{
759 if (IS_HSW_EARLY_SDV(dev_priv) ||
760 IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
761 DRM_ERROR("This is a pre-production stepping. "
762 "It may not be fully functional.\n");
763}
764
Chris Wilson0673ad42016-06-24 14:00:22 +0100765/**
766 * i915_driver_init_early - setup state not requiring device access
767 * @dev_priv: device private
768 *
769 * Initialize everything that is a "SW-only" state, that is state not
770 * requiring accessing the device or exposing the driver via kernel internal
771 * or userspace interfaces. Example steps belonging here: lock initialization,
772 * system memory allocation, setting up device specific attributes and
773 * function hooks not requiring accessing the device.
774 */
775static int i915_driver_init_early(struct drm_i915_private *dev_priv,
776 const struct pci_device_id *ent)
777{
778 const struct intel_device_info *match_info =
779 (struct intel_device_info *)ent->driver_data;
780 struct intel_device_info *device_info;
781 int ret = 0;
782
783 if (i915_inject_load_failure())
784 return -ENODEV;
785
786 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100787 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100788 memcpy(device_info, match_info, sizeof(*device_info));
789 device_info->device_id = dev_priv->drm.pdev->device;
790
791 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
792 device_info->gen_mask = BIT(device_info->gen - 1);
793
794 spin_lock_init(&dev_priv->irq_lock);
795 spin_lock_init(&dev_priv->gpu_error.lock);
796 mutex_init(&dev_priv->backlight_lock);
797 spin_lock_init(&dev_priv->uncore.lock);
798 spin_lock_init(&dev_priv->mm.object_stat_lock);
799 spin_lock_init(&dev_priv->mmio_flip_lock);
800 mutex_init(&dev_priv->sb_lock);
801 mutex_init(&dev_priv->modeset_restore_lock);
802 mutex_init(&dev_priv->av_mutex);
803 mutex_init(&dev_priv->wm.wm_mutex);
804 mutex_init(&dev_priv->pps_mutex);
805
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100806 i915_memcpy_init_early(dev_priv);
807
Chris Wilson0673ad42016-06-24 14:00:22 +0100808 ret = i915_workqueues_init(dev_priv);
809 if (ret < 0)
810 return ret;
811
812 ret = intel_gvt_init(dev_priv);
813 if (ret < 0)
814 goto err_workqueues;
815
816 /* This must be called before any calls to HAS_PCH_* */
817 intel_detect_pch(&dev_priv->drm);
818
819 intel_pm_setup(&dev_priv->drm);
820 intel_init_dpio(dev_priv);
821 intel_power_domains_init(dev_priv);
822 intel_irq_init(dev_priv);
823 intel_init_display_hooks(dev_priv);
824 intel_init_clock_gating_hooks(dev_priv);
825 intel_init_audio_hooks(dev_priv);
826 i915_gem_load_init(&dev_priv->drm);
827
David Weinehall36cdd012016-08-22 13:59:31 +0300828 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100829
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100830 intel_device_info_dump(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100831
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300832 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100833
834 return 0;
835
836err_workqueues:
837 i915_workqueues_cleanup(dev_priv);
838 return ret;
839}
840
841/**
842 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
843 * @dev_priv: device private
844 */
845static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
846{
Chris Wilson91c8a322016-07-05 10:40:23 +0100847 i915_gem_load_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +0100848 i915_workqueues_cleanup(dev_priv);
849}
850
851static int i915_mmio_setup(struct drm_device *dev)
852{
853 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300854 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100855 int mmio_bar;
856 int mmio_size;
857
858 mmio_bar = IS_GEN2(dev) ? 1 : 0;
859 /*
860 * Before gen4, the registers and the GTT are behind different BARs.
861 * However, from gen4 onwards, the registers and the GTT are shared
862 * in the same BAR, so we want to restrict this ioremap from
863 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
864 * the register BAR remains the same size for all the earlier
865 * generations up to Ironlake.
866 */
867 if (INTEL_INFO(dev)->gen < 5)
868 mmio_size = 512 * 1024;
869 else
870 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300871 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100872 if (dev_priv->regs == NULL) {
873 DRM_ERROR("failed to map registers\n");
874
875 return -EIO;
876 }
877
878 /* Try to make sure MCHBAR is enabled before poking at it */
879 intel_setup_mchbar(dev);
880
881 return 0;
882}
883
884static void i915_mmio_cleanup(struct drm_device *dev)
885{
886 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300887 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100888
889 intel_teardown_mchbar(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300890 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +0100891}
892
893/**
894 * i915_driver_init_mmio - setup device MMIO
895 * @dev_priv: device private
896 *
897 * Setup minimal device state necessary for MMIO accesses later in the
898 * initialization sequence. The setup here should avoid any other device-wide
899 * side effects or exposing the driver via kernel internal or user space
900 * interfaces.
901 */
902static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
903{
Chris Wilson91c8a322016-07-05 10:40:23 +0100904 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 int ret;
906
907 if (i915_inject_load_failure())
908 return -ENODEV;
909
910 if (i915_get_bridge_dev(dev))
911 return -EIO;
912
913 ret = i915_mmio_setup(dev);
914 if (ret < 0)
915 goto put_bridge;
916
917 intel_uncore_init(dev_priv);
918
919 return 0;
920
921put_bridge:
922 pci_dev_put(dev_priv->bridge_dev);
923
924 return ret;
925}
926
927/**
928 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
929 * @dev_priv: device private
930 */
931static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
932{
Chris Wilson91c8a322016-07-05 10:40:23 +0100933 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
935 intel_uncore_fini(dev_priv);
936 i915_mmio_cleanup(dev);
937 pci_dev_put(dev_priv->bridge_dev);
938}
939
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100940static void intel_sanitize_options(struct drm_i915_private *dev_priv)
941{
942 i915.enable_execlists =
943 intel_sanitize_enable_execlists(dev_priv,
944 i915.enable_execlists);
945
946 /*
947 * i915.enable_ppgtt is read-only, so do an early pass to validate the
948 * user's requested state against the hardware/driver capabilities. We
949 * do this now so that we can print out any log messages once rather
950 * than every time we check intel_enable_ppgtt().
951 */
952 i915.enable_ppgtt =
953 intel_sanitize_enable_ppgtt(dev_priv, i915.enable_ppgtt);
954 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +0100955
956 i915.semaphores = intel_sanitize_semaphores(dev_priv, i915.semaphores);
957 DRM_DEBUG_DRIVER("use GPU sempahores? %s\n", yesno(i915.semaphores));
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100958}
959
Chris Wilson0673ad42016-06-24 14:00:22 +0100960/**
961 * i915_driver_init_hw - setup state requiring device access
962 * @dev_priv: device private
963 *
964 * Setup state that requires accessing the device, but doesn't require
965 * exposing the driver via kernel internal or userspace interfaces.
966 */
967static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
968{
David Weinehall52a05c32016-08-22 13:32:44 +0300969 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson91c8a322016-07-05 10:40:23 +0100970 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +0100971 int ret;
972
973 if (i915_inject_load_failure())
974 return -ENODEV;
975
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100976 intel_device_info_runtime_init(dev_priv);
977
978 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100979
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100980 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100981 if (ret)
982 return ret;
983
Chris Wilson0673ad42016-06-24 14:00:22 +0100984 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
985 * otherwise the vga fbdev driver falls over. */
986 ret = i915_kick_out_firmware_fb(dev_priv);
987 if (ret) {
988 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
989 goto out_ggtt;
990 }
991
992 ret = i915_kick_out_vgacon(dev_priv);
993 if (ret) {
994 DRM_ERROR("failed to remove conflicting VGA console\n");
995 goto out_ggtt;
996 }
997
Chris Wilson97d6d7a2016-08-04 07:52:22 +0100998 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +0100999 if (ret)
1000 return ret;
1001
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001002 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001003 if (ret) {
1004 DRM_ERROR("failed to enable GGTT\n");
1005 goto out_ggtt;
1006 }
1007
David Weinehall52a05c32016-08-22 13:32:44 +03001008 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001009
1010 /* overlay on gen2 is broken and can't address above 1G */
1011 if (IS_GEN2(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001012 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001013 if (ret) {
1014 DRM_ERROR("failed to set DMA mask\n");
1015
1016 goto out_ggtt;
1017 }
1018 }
1019
Chris Wilson0673ad42016-06-24 14:00:22 +01001020 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1021 * using 32bit addressing, overwriting memory if HWS is located
1022 * above 4GB.
1023 *
1024 * The documentation also mentions an issue with undefined
1025 * behaviour if any general state is accessed within a page above 4GB,
1026 * which also needs to be handled carefully.
1027 */
1028 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001029 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001030
1031 if (ret) {
1032 DRM_ERROR("failed to set DMA mask\n");
1033
1034 goto out_ggtt;
1035 }
1036 }
1037
Chris Wilson0673ad42016-06-24 14:00:22 +01001038 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1039 PM_QOS_DEFAULT_VALUE);
1040
1041 intel_uncore_sanitize(dev_priv);
1042
1043 intel_opregion_setup(dev_priv);
1044
1045 i915_gem_load_init_fences(dev_priv);
1046
1047 /* On the 945G/GM, the chipset reports the MSI capability on the
1048 * integrated graphics even though the support isn't actually there
1049 * according to the published specs. It doesn't appear to function
1050 * correctly in testing on 945G.
1051 * This may be a side effect of MSI having been made available for PEG
1052 * and the registers being closely associated.
1053 *
1054 * According to chipset errata, on the 965GM, MSI interrupts may
1055 * be lost or delayed, but we use them anyways to avoid
1056 * stuck interrupts on some machines.
1057 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01001058 if (!IS_I945G(dev_priv) && !IS_I945GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001059 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001060 DRM_DEBUG_DRIVER("can't enable MSI");
1061 }
1062
1063 return 0;
1064
1065out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001066 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001067
1068 return ret;
1069}
1070
1071/**
1072 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1073 * @dev_priv: device private
1074 */
1075static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1076{
David Weinehall52a05c32016-08-22 13:32:44 +03001077 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001078
David Weinehall52a05c32016-08-22 13:32:44 +03001079 if (pdev->msi_enabled)
1080 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001081
1082 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001083 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001084}
1085
1086/**
1087 * i915_driver_register - register the driver with the rest of the system
1088 * @dev_priv: device private
1089 *
1090 * Perform any steps necessary to make the driver available via kernel
1091 * internal or userspace interfaces.
1092 */
1093static void i915_driver_register(struct drm_i915_private *dev_priv)
1094{
Chris Wilson91c8a322016-07-05 10:40:23 +01001095 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001096
1097 i915_gem_shrinker_init(dev_priv);
1098
1099 /*
1100 * Notify a valid surface after modesetting,
1101 * when running inside a VM.
1102 */
1103 if (intel_vgpu_active(dev_priv))
1104 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1105
1106 /* Reveal our presence to userspace */
1107 if (drm_dev_register(dev, 0) == 0) {
1108 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001109 i915_setup_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001110 } else
1111 DRM_ERROR("Failed to register driver for userspace access!\n");
1112
1113 if (INTEL_INFO(dev_priv)->num_pipes) {
1114 /* Must be done after probing outputs */
1115 intel_opregion_register(dev_priv);
1116 acpi_video_register();
1117 }
1118
1119 if (IS_GEN5(dev_priv))
1120 intel_gpu_ips_init(dev_priv);
1121
1122 i915_audio_component_init(dev_priv);
1123
1124 /*
1125 * Some ports require correctly set-up hpd registers for detection to
1126 * work properly (leading to ghost connected connector status), e.g. VGA
1127 * on gm45. Hence we can only set up the initial fbdev config after hpd
1128 * irqs are fully enabled. We do it last so that the async config
1129 * cannot run before the connectors are registered.
1130 */
1131 intel_fbdev_initial_config_async(dev);
1132}
1133
1134/**
1135 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1136 * @dev_priv: device private
1137 */
1138static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1139{
1140 i915_audio_component_cleanup(dev_priv);
1141
1142 intel_gpu_ips_teardown();
1143 acpi_video_unregister();
1144 intel_opregion_unregister(dev_priv);
1145
David Weinehall694c2822016-08-22 13:32:43 +03001146 i915_teardown_sysfs(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001147 i915_debugfs_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001148 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001149
1150 i915_gem_shrinker_cleanup(dev_priv);
1151}
1152
1153/**
1154 * i915_driver_load - setup chip and create an initial config
1155 * @dev: DRM device
1156 * @flags: startup flags
1157 *
1158 * The driver load routine has to do several things:
1159 * - drive output discovery via intel_modeset_init()
1160 * - initialize the memory manager
1161 * - allocate initial config memory
1162 * - setup the DRM framebuffer with the allocated memory
1163 */
Chris Wilson42f55512016-06-24 14:00:26 +01001164int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001165{
1166 struct drm_i915_private *dev_priv;
1167 int ret;
1168
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001169 if (i915.nuclear_pageflip)
1170 driver.driver_features |= DRIVER_ATOMIC;
1171
Chris Wilson0673ad42016-06-24 14:00:22 +01001172 ret = -ENOMEM;
1173 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1174 if (dev_priv)
1175 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1176 if (ret) {
1177 dev_printk(KERN_ERR, &pdev->dev,
1178 "[" DRM_NAME ":%s] allocation failed\n", __func__);
1179 kfree(dev_priv);
1180 return ret;
1181 }
1182
Chris Wilson0673ad42016-06-24 14:00:22 +01001183 dev_priv->drm.pdev = pdev;
1184 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001185
1186 ret = pci_enable_device(pdev);
1187 if (ret)
1188 goto out_free_priv;
1189
1190 pci_set_drvdata(pdev, &dev_priv->drm);
1191
1192 ret = i915_driver_init_early(dev_priv, ent);
1193 if (ret < 0)
1194 goto out_pci_disable;
1195
1196 intel_runtime_pm_get(dev_priv);
1197
1198 ret = i915_driver_init_mmio(dev_priv);
1199 if (ret < 0)
1200 goto out_runtime_pm_put;
1201
1202 ret = i915_driver_init_hw(dev_priv);
1203 if (ret < 0)
1204 goto out_cleanup_mmio;
1205
1206 /*
1207 * TODO: move the vblank init and parts of modeset init steps into one
1208 * of the i915_driver_init_/i915_driver_register functions according
1209 * to the role/effect of the given init step.
1210 */
1211 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001212 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001213 INTEL_INFO(dev_priv)->num_pipes);
1214 if (ret)
1215 goto out_cleanup_hw;
1216 }
1217
Chris Wilson91c8a322016-07-05 10:40:23 +01001218 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001219 if (ret < 0)
1220 goto out_cleanup_vblank;
1221
1222 i915_driver_register(dev_priv);
1223
1224 intel_runtime_pm_enable(dev_priv);
1225
Chris Wilsonbc5ca472016-08-25 08:23:14 +01001226 /* Everything is in place, we can now relax! */
1227 DRM_INFO("Initialized %s %d.%d.%d %s for %s on minor %d\n",
1228 driver.name, driver.major, driver.minor, driver.patchlevel,
1229 driver.date, pci_name(pdev), dev_priv->drm.primary->index);
1230
Chris Wilson0673ad42016-06-24 14:00:22 +01001231 intel_runtime_pm_put(dev_priv);
1232
1233 return 0;
1234
1235out_cleanup_vblank:
Chris Wilson91c8a322016-07-05 10:40:23 +01001236 drm_vblank_cleanup(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001237out_cleanup_hw:
1238 i915_driver_cleanup_hw(dev_priv);
1239out_cleanup_mmio:
1240 i915_driver_cleanup_mmio(dev_priv);
1241out_runtime_pm_put:
1242 intel_runtime_pm_put(dev_priv);
1243 i915_driver_cleanup_early(dev_priv);
1244out_pci_disable:
1245 pci_disable_device(pdev);
1246out_free_priv:
1247 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
1248 drm_dev_unref(&dev_priv->drm);
1249 return ret;
1250}
1251
Chris Wilson42f55512016-06-24 14:00:26 +01001252void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001253{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001254 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001255 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001256
1257 intel_fbdev_fini(dev);
1258
Chris Wilson42f55512016-06-24 14:00:26 +01001259 if (i915_gem_suspend(dev))
1260 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001261
1262 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1263
1264 i915_driver_unregister(dev_priv);
1265
1266 drm_vblank_cleanup(dev);
1267
1268 intel_modeset_cleanup(dev);
1269
1270 /*
1271 * free the memory space allocated for the child device
1272 * config parsed from VBT
1273 */
1274 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1275 kfree(dev_priv->vbt.child_dev);
1276 dev_priv->vbt.child_dev = NULL;
1277 dev_priv->vbt.child_dev_num = 0;
1278 }
1279 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1280 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1281 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1282 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1283
David Weinehall52a05c32016-08-22 13:32:44 +03001284 vga_switcheroo_unregister_client(pdev);
1285 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001286
1287 intel_csr_ucode_fini(dev_priv);
1288
1289 /* Free error state after interrupts are fully disabled. */
1290 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
1291 i915_destroy_error_state(dev);
1292
1293 /* Flush any outstanding unpin_work. */
Chris Wilsonb7137e02016-07-13 09:10:37 +01001294 drain_workqueue(dev_priv->wq);
Chris Wilson0673ad42016-06-24 14:00:22 +01001295
1296 intel_guc_fini(dev);
1297 i915_gem_fini(dev);
1298 intel_fbc_cleanup_cfb(dev_priv);
1299
1300 intel_power_domains_fini(dev_priv);
1301
1302 i915_driver_cleanup_hw(dev_priv);
1303 i915_driver_cleanup_mmio(dev_priv);
1304
1305 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1306
1307 i915_driver_cleanup_early(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001308}
1309
1310static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1311{
1312 int ret;
1313
1314 ret = i915_gem_open(dev, file);
1315 if (ret)
1316 return ret;
1317
1318 return 0;
1319}
1320
1321/**
1322 * i915_driver_lastclose - clean up after all DRM clients have exited
1323 * @dev: DRM device
1324 *
1325 * Take care of cleaning up after all DRM clients have exited. In the
1326 * mode setting case, we want to restore the kernel's initial mode (just
1327 * in case the last client left us in a bad state).
1328 *
1329 * Additionally, in the non-mode setting case, we'll tear down the GTT
1330 * and DMA structures, since the kernel won't be using them, and clea
1331 * up any GEM state.
1332 */
1333static void i915_driver_lastclose(struct drm_device *dev)
1334{
1335 intel_fbdev_restore_mode(dev);
1336 vga_switcheroo_process_delayed_switch();
1337}
1338
1339static void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
1340{
1341 mutex_lock(&dev->struct_mutex);
1342 i915_gem_context_close(dev, file);
1343 i915_gem_release(dev, file);
1344 mutex_unlock(&dev->struct_mutex);
1345}
1346
1347static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
1348{
1349 struct drm_i915_file_private *file_priv = file->driver_priv;
1350
1351 kfree(file_priv);
1352}
1353
Imre Deak07f9cd02014-08-18 14:42:45 +03001354static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1355{
Chris Wilson91c8a322016-07-05 10:40:23 +01001356 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001357 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001358
1359 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001360 for_each_intel_encoder(dev, encoder)
1361 if (encoder->suspend)
1362 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001363 drm_modeset_unlock_all(dev);
1364}
1365
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001366static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1367 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001368static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301369
Imre Deakbc872292015-11-18 17:32:30 +02001370static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1371{
1372#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1373 if (acpi_target_system_state() < ACPI_STATE_S3)
1374 return true;
1375#endif
1376 return false;
1377}
Sagar Kambleebc32822014-08-13 23:07:05 +05301378
Imre Deak5e365c32014-10-23 19:23:25 +03001379static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001380{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001381 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001382 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001383 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001384 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001385
Zhang Ruib8efb172013-02-05 15:41:53 +08001386 /* ignore lid events during suspend */
1387 mutex_lock(&dev_priv->modeset_restore_lock);
1388 dev_priv->modeset_restore = MODESET_SUSPENDED;
1389 mutex_unlock(&dev_priv->modeset_restore_lock);
1390
Imre Deak1f814da2015-12-16 02:52:19 +02001391 disable_rpm_wakeref_asserts(dev_priv);
1392
Paulo Zanonic67a4702013-08-19 13:18:09 -03001393 /* We do a lot of poking in a lot of registers, make sure they work
1394 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001395 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001396
Dave Airlie5bcf7192010-12-07 09:20:40 +10001397 drm_kms_helper_poll_disable(dev);
1398
David Weinehall52a05c32016-08-22 13:32:44 +03001399 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001400
Daniel Vetterd5818932015-02-23 12:03:26 +01001401 error = i915_gem_suspend(dev);
1402 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001403 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001404 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001405 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001406 }
1407
Alex Daia1c41992015-09-30 09:46:37 -07001408 intel_guc_suspend(dev);
1409
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001410 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001411
1412 intel_dp_mst_suspend(dev);
1413
1414 intel_runtime_pm_disable_interrupts(dev_priv);
1415 intel_hpd_cancel_work(dev_priv);
1416
1417 intel_suspend_encoders(dev_priv);
1418
1419 intel_suspend_hw(dev);
1420
Ben Widawsky828c7902013-10-16 09:21:30 -07001421 i915_gem_suspend_gtt_mappings(dev);
1422
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001423 i915_save_state(dev);
1424
Imre Deakbc872292015-11-18 17:32:30 +02001425 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001426 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001427
Chris Wilsondc979972016-05-10 14:10:04 +01001428 intel_uncore_forcewake_reset(dev_priv, false);
Chris Wilson03d92e42016-05-23 15:08:10 +01001429 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001430
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001431 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001432
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001433 dev_priv->suspend_count++;
1434
Kristen Carlson Accardi85e90672014-06-12 08:35:44 -07001435 intel_display_set_init_power(dev_priv, false);
1436
Imre Deakf74ed082016-04-18 14:48:21 +03001437 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001438
Imre Deak1f814da2015-12-16 02:52:19 +02001439out:
1440 enable_rpm_wakeref_asserts(dev_priv);
1441
1442 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001443}
1444
David Weinehallc49d13e2016-08-22 13:32:42 +03001445static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001446{
David Weinehallc49d13e2016-08-22 13:32:42 +03001447 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001448 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001449 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001450 int ret;
1451
Imre Deak1f814da2015-12-16 02:52:19 +02001452 disable_rpm_wakeref_asserts(dev_priv);
1453
Imre Deaka7c81252016-04-01 16:02:38 +03001454 fw_csr = !IS_BROXTON(dev_priv) &&
1455 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001456 /*
1457 * In case of firmware assisted context save/restore don't manually
1458 * deinit the power domains. This also means the CSR/DMC firmware will
1459 * stay active, it will power down any HW resources as required and
1460 * also enable deeper system power states that would be blocked if the
1461 * firmware was inactive.
1462 */
1463 if (!fw_csr)
1464 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001465
Imre Deak507e1262016-04-20 20:27:54 +03001466 ret = 0;
Imre Deakb8aea3d12016-04-20 20:27:55 +03001467 if (IS_BROXTON(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001468 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001469 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001470 hsw_enable_pc8(dev_priv);
1471 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1472 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001473
1474 if (ret) {
1475 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001476 if (!fw_csr)
1477 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001478
Imre Deak1f814da2015-12-16 02:52:19 +02001479 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001480 }
1481
David Weinehall52a05c32016-08-22 13:32:44 +03001482 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001483 /*
Imre Deak54875572015-06-30 17:06:47 +03001484 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001485 * the device even though it's already in D3 and hang the machine. So
1486 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001487 * power down the device properly. The issue was seen on multiple old
1488 * GENs with different BIOS vendors, so having an explicit blacklist
1489 * is inpractical; apply the workaround on everything pre GEN6. The
1490 * platforms where the issue was seen:
1491 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1492 * Fujitsu FSC S7110
1493 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001494 */
Imre Deak54875572015-06-30 17:06:47 +03001495 if (!(hibernation && INTEL_INFO(dev_priv)->gen < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001496 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001497
Imre Deakbc872292015-11-18 17:32:30 +02001498 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1499
Imre Deak1f814da2015-12-16 02:52:19 +02001500out:
1501 enable_rpm_wakeref_asserts(dev_priv);
1502
1503 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001504}
1505
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001506int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001507{
1508 int error;
1509
Chris Wilsonded8b072016-07-05 10:40:22 +01001510 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001511 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001512 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001513 return -ENODEV;
1514 }
1515
Imre Deak0b14cbd2014-09-10 18:16:55 +03001516 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1517 state.event != PM_EVENT_FREEZE))
1518 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001519
1520 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1521 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001522
Imre Deak5e365c32014-10-23 19:23:25 +03001523 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001524 if (error)
1525 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001526
Imre Deakab3be732015-03-02 13:04:41 +02001527 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001528}
1529
Imre Deak5e365c32014-10-23 19:23:25 +03001530static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001531{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001532 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001533 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001534
Imre Deak1f814da2015-12-16 02:52:19 +02001535 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001536 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001537
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001538 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001539 if (ret)
1540 DRM_ERROR("failed to re-enable GGTT\n");
1541
Imre Deakf74ed082016-04-18 14:48:21 +03001542 intel_csr_ucode_resume(dev_priv);
1543
Chris Wilson5ab57c72016-07-15 14:56:20 +01001544 i915_gem_resume(dev);
Paulo Zanoni9d49c0e2013-09-12 18:06:43 -03001545
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001546 i915_restore_state(dev);
Imre Deak8090ba82016-08-10 14:07:33 +03001547 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001548 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001549
Daniel Vetterd5818932015-02-23 12:03:26 +01001550 intel_init_pch_refclk(dev);
1551 drm_mode_config_reset(dev);
Chris Wilson1833b132012-05-09 11:56:28 +01001552
Peter Antoine364aece2015-05-11 08:50:45 +01001553 /*
1554 * Interrupts have to be enabled before any batches are run. If not the
1555 * GPU will hang. i915_gem_init_hw() will initiate batches to
1556 * update/restore the context.
1557 *
1558 * Modeset enabling in intel_modeset_init_hw() also needs working
1559 * interrupts.
1560 */
1561 intel_runtime_pm_enable_interrupts(dev_priv);
1562
Daniel Vetterd5818932015-02-23 12:03:26 +01001563 mutex_lock(&dev->struct_mutex);
1564 if (i915_gem_init_hw(dev)) {
1565 DRM_ERROR("failed to re-initialize GPU, declaring wedged!\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01001566 i915_gem_set_wedged(dev_priv);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08001567 }
Daniel Vetterd5818932015-02-23 12:03:26 +01001568 mutex_unlock(&dev->struct_mutex);
1569
Alex Daia1c41992015-09-30 09:46:37 -07001570 intel_guc_resume(dev);
1571
Daniel Vetterd5818932015-02-23 12:03:26 +01001572 intel_modeset_init_hw(dev);
1573
1574 spin_lock_irq(&dev_priv->irq_lock);
1575 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001576 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001577 spin_unlock_irq(&dev_priv->irq_lock);
1578
Daniel Vetterd5818932015-02-23 12:03:26 +01001579 intel_dp_mst_resume(dev);
1580
Lyudea16b7652016-03-11 10:57:01 -05001581 intel_display_resume(dev);
1582
Daniel Vetterd5818932015-02-23 12:03:26 +01001583 /*
1584 * ... but also need to make sure that hotplug processing
1585 * doesn't cause havoc. Like in the driver load code we don't
1586 * bother with the tiny race here where we might loose hotplug
1587 * notifications.
1588 * */
1589 intel_hpd_init(dev_priv);
1590 /* Config may have changed between suspend and resume */
1591 drm_helper_hpd_irq_event(dev);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001592
Chris Wilson03d92e42016-05-23 15:08:10 +01001593 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001594
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001595 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001596
Zhang Ruib8efb172013-02-05 15:41:53 +08001597 mutex_lock(&dev_priv->modeset_restore_lock);
1598 dev_priv->modeset_restore = MODESET_DONE;
1599 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001600
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001601 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001602
Chris Wilson54b4f682016-07-21 21:16:19 +01001603 intel_autoenable_gt_powersave(dev_priv);
Imre Deakee6f2802014-10-23 19:23:22 +03001604 drm_kms_helper_poll_enable(dev);
1605
Imre Deak1f814da2015-12-16 02:52:19 +02001606 enable_rpm_wakeref_asserts(dev_priv);
1607
Chris Wilson074c6ad2014-04-09 09:19:43 +01001608 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001609}
1610
Imre Deak5e365c32014-10-23 19:23:25 +03001611static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001612{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001613 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001614 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001615 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001616
Imre Deak76c4b252014-04-01 19:55:22 +03001617 /*
1618 * We have a resume ordering issue with the snd-hda driver also
1619 * requiring our device to be power up. Due to the lack of a
1620 * parent/child relationship we currently solve this with an early
1621 * resume hook.
1622 *
1623 * FIXME: This should be solved with a special hdmi sink device or
1624 * similar so that power domains can be employed.
1625 */
Imre Deak44410cd2016-04-18 14:45:54 +03001626
1627 /*
1628 * Note that we need to set the power state explicitly, since we
1629 * powered off the device during freeze and the PCI core won't power
1630 * it back up for us during thaw. Powering off the device during
1631 * freeze is not a hard requirement though, and during the
1632 * suspend/resume phases the PCI core makes sure we get here with the
1633 * device powered on. So in case we change our freeze logic and keep
1634 * the device powered we can also remove the following set power state
1635 * call.
1636 */
David Weinehall52a05c32016-08-22 13:32:44 +03001637 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001638 if (ret) {
1639 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1640 goto out;
1641 }
1642
1643 /*
1644 * Note that pci_enable_device() first enables any parent bridge
1645 * device and only then sets the power state for this device. The
1646 * bridge enabling is a nop though, since bridge devices are resumed
1647 * first. The order of enabling power and enabling the device is
1648 * imposed by the PCI core as described above, so here we preserve the
1649 * same order for the freeze/thaw phases.
1650 *
1651 * TODO: eventually we should remove pci_disable_device() /
1652 * pci_enable_enable_device() from suspend/resume. Due to how they
1653 * depend on the device enable refcount we can't anyway depend on them
1654 * disabling/enabling the device.
1655 */
David Weinehall52a05c32016-08-22 13:32:44 +03001656 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001657 ret = -EIO;
1658 goto out;
1659 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001660
David Weinehall52a05c32016-08-22 13:32:44 +03001661 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001662
Imre Deak1f814da2015-12-16 02:52:19 +02001663 disable_rpm_wakeref_asserts(dev_priv);
1664
Wayne Boyer666a4532015-12-09 12:29:35 -08001665 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001666 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001667 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001668 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1669 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001670
Chris Wilsondc979972016-05-10 14:10:04 +01001671 intel_uncore_early_sanitize(dev_priv, true);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001672
Chris Wilsondc979972016-05-10 14:10:04 +01001673 if (IS_BROXTON(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001674 if (!dev_priv->suspended_to_idle)
1675 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001676 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001677 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001678 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001679 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001680
Chris Wilsondc979972016-05-10 14:10:04 +01001681 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001682
Imre Deaka7c81252016-04-01 16:02:38 +03001683 if (IS_BROXTON(dev_priv) ||
1684 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001685 intel_power_domains_init_hw(dev_priv, true);
1686
Imre Deak6e35e8a2016-04-18 10:04:19 +03001687 enable_rpm_wakeref_asserts(dev_priv);
1688
Imre Deakbc872292015-11-18 17:32:30 +02001689out:
1690 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001691
1692 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001693}
1694
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02001695int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001696{
Imre Deak50a00722014-10-23 19:23:17 +03001697 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001698
Imre Deak097dd832014-10-23 19:23:19 +03001699 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1700 return 0;
1701
Imre Deak5e365c32014-10-23 19:23:25 +03001702 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001703 if (ret)
1704 return ret;
1705
Imre Deak5a175142014-10-23 19:23:18 +03001706 return i915_drm_resume(dev);
1707}
1708
Chris Wilson9e60ab02016-10-04 21:11:28 +01001709static void disable_engines_irq(struct drm_i915_private *dev_priv)
1710{
1711 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301712 enum intel_engine_id id;
Chris Wilson9e60ab02016-10-04 21:11:28 +01001713
1714 /* Ensure irq handler finishes, and not run again. */
1715 disable_irq(dev_priv->drm.irq);
Akash Goel3b3f1652016-10-13 22:44:48 +05301716 for_each_engine(engine, dev_priv, id)
Chris Wilson9e60ab02016-10-04 21:11:28 +01001717 tasklet_kill(&engine->irq_tasklet);
1718}
1719
1720static void enable_engines_irq(struct drm_i915_private *dev_priv)
1721{
1722 enable_irq(dev_priv->drm.irq);
1723}
1724
Ben Gamari11ed50e2009-09-14 17:48:45 -04001725/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001726 * i915_reset - reset chip after a hang
Ben Gamari11ed50e2009-09-14 17:48:45 -04001727 * @dev: drm device to reset
Ben Gamari11ed50e2009-09-14 17:48:45 -04001728 *
Chris Wilson780f2622016-09-09 14:11:52 +01001729 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1730 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001731 *
Chris Wilson221fe792016-09-09 14:11:51 +01001732 * Caller must hold the struct_mutex.
1733 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001734 * Procedure is fairly simple:
1735 * - reset the chip using the reset reg
1736 * - re-init context state
1737 * - re-init hardware status page
1738 * - re-init ring buffer
1739 * - re-init interrupt state
1740 * - re-init display
1741 */
Chris Wilson780f2622016-09-09 14:11:52 +01001742void i915_reset(struct drm_i915_private *dev_priv)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001743{
Chris Wilson91c8a322016-07-05 10:40:23 +01001744 struct drm_device *dev = &dev_priv->drm;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001745 struct i915_gpu_error *error = &dev_priv->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001746 int ret;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001747
Chris Wilson221fe792016-09-09 14:11:51 +01001748 lockdep_assert_held(&dev->struct_mutex);
1749
1750 if (!test_and_clear_bit(I915_RESET_IN_PROGRESS, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001751 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001752
Chris Wilsond98c52c2016-04-13 17:35:05 +01001753 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson8af29b02016-09-09 14:11:47 +01001754 __clear_bit(I915_WEDGED, &error->flags);
1755 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001756
Chris Wilson7b4d3a12016-07-04 08:08:37 +01001757 pr_notice("drm/i915: Resetting chip after gpu hang\n");
Chris Wilson9e60ab02016-10-04 21:11:28 +01001758
1759 disable_engines_irq(dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01001760 ret = intel_gpu_reset(dev_priv, ALL_ENGINES);
Chris Wilson9e60ab02016-10-04 21:11:28 +01001761 enable_engines_irq(dev_priv);
1762
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001763 if (ret) {
Chris Wilson804e59a2016-04-13 17:35:09 +01001764 if (ret != -ENODEV)
1765 DRM_ERROR("Failed to reset chip: %i\n", ret);
1766 else
1767 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsond98c52c2016-04-13 17:35:05 +01001768 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001769 }
1770
Chris Wilson821ed7d2016-09-09 14:11:53 +01001771 i915_gem_reset(dev_priv);
Ville Syrjälä1362b772014-11-26 17:07:29 +02001772 intel_overlay_reset(dev_priv);
1773
Ben Gamari11ed50e2009-09-14 17:48:45 -04001774 /* Ok, now get things going again... */
1775
1776 /*
1777 * Everything depends on having the GTT running, so we need to start
1778 * there. Fortunately we don't need to do this unless we reset the
1779 * chip at a PCI level.
1780 *
1781 * Next we need to restore the context, but we don't use those
1782 * yet either...
1783 *
1784 * Ring buffer needs to be re-initialized in the KMS case, or if X
1785 * was running at the time of the reset (i.e. we weren't VT
1786 * switched away).
1787 */
Daniel Vetter33d30a92015-02-23 12:03:27 +01001788 ret = i915_gem_init_hw(dev);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001789 if (ret) {
1790 DRM_ERROR("Failed hw init on reset %d\n", ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001791 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001792 }
1793
Chris Wilson780f2622016-09-09 14:11:52 +01001794wakeup:
1795 wake_up_bit(&error->flags, I915_RESET_IN_PROGRESS);
1796 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001797
1798error:
Chris Wilson821ed7d2016-09-09 14:11:53 +01001799 i915_gem_set_wedged(dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01001800 goto wakeup;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001801}
1802
David Weinehallc49d13e2016-08-22 13:32:42 +03001803static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001804{
David Weinehallc49d13e2016-08-22 13:32:42 +03001805 struct pci_dev *pdev = to_pci_dev(kdev);
1806 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001807
David Weinehallc49d13e2016-08-22 13:32:42 +03001808 if (!dev) {
1809 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001810 return -ENODEV;
1811 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001812
David Weinehallc49d13e2016-08-22 13:32:42 +03001813 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10001814 return 0;
1815
David Weinehallc49d13e2016-08-22 13:32:42 +03001816 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001817}
1818
David Weinehallc49d13e2016-08-22 13:32:42 +03001819static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001820{
David Weinehallc49d13e2016-08-22 13:32:42 +03001821 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001822
1823 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01001824 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03001825 * requiring our device to be power up. Due to the lack of a
1826 * parent/child relationship we currently solve this with an late
1827 * suspend hook.
1828 *
1829 * FIXME: This should be solved with a special hdmi sink device or
1830 * similar so that power domains can be employed.
1831 */
David Weinehallc49d13e2016-08-22 13:32:42 +03001832 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03001833 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05001834
David Weinehallc49d13e2016-08-22 13:32:42 +03001835 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02001836}
1837
David Weinehallc49d13e2016-08-22 13:32:42 +03001838static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02001839{
David Weinehallc49d13e2016-08-22 13:32:42 +03001840 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02001841
David Weinehallc49d13e2016-08-22 13:32:42 +03001842 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02001843 return 0;
1844
David Weinehallc49d13e2016-08-22 13:32:42 +03001845 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001846}
1847
David Weinehallc49d13e2016-08-22 13:32:42 +03001848static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03001849{
David Weinehallc49d13e2016-08-22 13:32:42 +03001850 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03001851
David Weinehallc49d13e2016-08-22 13:32:42 +03001852 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001853 return 0;
1854
David Weinehallc49d13e2016-08-22 13:32:42 +03001855 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03001856}
1857
David Weinehallc49d13e2016-08-22 13:32:42 +03001858static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001859{
David Weinehallc49d13e2016-08-22 13:32:42 +03001860 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001861
David Weinehallc49d13e2016-08-22 13:32:42 +03001862 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03001863 return 0;
1864
David Weinehallc49d13e2016-08-22 13:32:42 +03001865 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08001866}
1867
Chris Wilson1f19ac22016-05-14 07:26:32 +01001868/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03001869static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001870{
Chris Wilson6a800ea2016-09-21 14:51:07 +01001871 int ret;
1872
1873 ret = i915_pm_suspend(kdev);
1874 if (ret)
1875 return ret;
1876
1877 ret = i915_gem_freeze(kdev_to_i915(kdev));
1878 if (ret)
1879 return ret;
1880
1881 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001882}
1883
David Weinehallc49d13e2016-08-22 13:32:42 +03001884static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001885{
Chris Wilson461fb992016-05-14 07:26:33 +01001886 int ret;
1887
David Weinehallc49d13e2016-08-22 13:32:42 +03001888 ret = i915_pm_suspend_late(kdev);
Chris Wilson461fb992016-05-14 07:26:33 +01001889 if (ret)
1890 return ret;
1891
David Weinehallc49d13e2016-08-22 13:32:42 +03001892 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01001893 if (ret)
1894 return ret;
1895
1896 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01001897}
1898
1899/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001900static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001901{
David Weinehallc49d13e2016-08-22 13:32:42 +03001902 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001903}
1904
David Weinehallc49d13e2016-08-22 13:32:42 +03001905static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001906{
David Weinehallc49d13e2016-08-22 13:32:42 +03001907 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001908}
1909
1910/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03001911static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001912{
David Weinehallc49d13e2016-08-22 13:32:42 +03001913 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001914}
1915
David Weinehallc49d13e2016-08-22 13:32:42 +03001916static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01001917{
David Weinehallc49d13e2016-08-22 13:32:42 +03001918 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01001919}
1920
Imre Deakddeea5b2014-05-05 15:19:56 +03001921/*
1922 * Save all Gunit registers that may be lost after a D3 and a subsequent
1923 * S0i[R123] transition. The list of registers needing a save/restore is
1924 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
1925 * registers in the following way:
1926 * - Driver: saved/restored by the driver
1927 * - Punit : saved/restored by the Punit firmware
1928 * - No, w/o marking: no need to save/restore, since the register is R/O or
1929 * used internally by the HW in a way that doesn't depend
1930 * keeping the content across a suspend/resume.
1931 * - Debug : used for debugging
1932 *
1933 * We save/restore all registers marked with 'Driver', with the following
1934 * exceptions:
1935 * - Registers out of use, including also registers marked with 'Debug'.
1936 * These have no effect on the driver's operation, so we don't save/restore
1937 * them to reduce the overhead.
1938 * - Registers that are fully setup by an initialization function called from
1939 * the resume path. For example many clock gating and RPS/RC6 registers.
1940 * - Registers that provide the right functionality with their reset defaults.
1941 *
1942 * TODO: Except for registers that based on the above 3 criteria can be safely
1943 * ignored, we save/restore all others, practically treating the HW context as
1944 * a black-box for the driver. Further investigation is needed to reduce the
1945 * saved/restored registers even further, by following the same 3 criteria.
1946 */
1947static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
1948{
1949 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
1950 int i;
1951
1952 /* GAM 0x4000-0x4770 */
1953 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
1954 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
1955 s->arb_mode = I915_READ(ARB_MODE);
1956 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
1957 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
1958
1959 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03001960 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03001961
1962 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07001963 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03001964
1965 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
1966 s->ecochk = I915_READ(GAM_ECOCHK);
1967 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
1968 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
1969
1970 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
1971
1972 /* MBC 0x9024-0x91D0, 0x8500 */
1973 s->g3dctl = I915_READ(VLV_G3DCTL);
1974 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
1975 s->mbctl = I915_READ(GEN6_MBCTL);
1976
1977 /* GCP 0x9400-0x9424, 0x8100-0x810C */
1978 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
1979 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
1980 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
1981 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
1982 s->rstctl = I915_READ(GEN6_RSTCTL);
1983 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
1984
1985 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
1986 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
1987 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
1988 s->rpdeuc = I915_READ(GEN6_RPDEUC);
1989 s->ecobus = I915_READ(ECOBUS);
1990 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
1991 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
1992 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
1993 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
1994 s->rcedata = I915_READ(VLV_RCEDATA);
1995 s->spare2gh = I915_READ(VLV_SPAREG2H);
1996
1997 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
1998 s->gt_imr = I915_READ(GTIMR);
1999 s->gt_ier = I915_READ(GTIER);
2000 s->pm_imr = I915_READ(GEN6_PMIMR);
2001 s->pm_ier = I915_READ(GEN6_PMIER);
2002
2003 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002004 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002005
2006 /* GT SA CZ domain, 0x100000-0x138124 */
2007 s->tilectl = I915_READ(TILECTL);
2008 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2009 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2010 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2011 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2012
2013 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2014 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2015 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002016 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002017 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2018
2019 /*
2020 * Not saving any of:
2021 * DFT, 0x9800-0x9EC0
2022 * SARB, 0xB000-0xB1FC
2023 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2024 * PCI CFG
2025 */
2026}
2027
2028static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2029{
2030 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2031 u32 val;
2032 int i;
2033
2034 /* GAM 0x4000-0x4770 */
2035 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2036 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2037 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2038 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2039 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2040
2041 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002042 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002043
2044 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002045 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002046
2047 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2048 I915_WRITE(GAM_ECOCHK, s->ecochk);
2049 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2050 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2051
2052 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2053
2054 /* MBC 0x9024-0x91D0, 0x8500 */
2055 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2056 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2057 I915_WRITE(GEN6_MBCTL, s->mbctl);
2058
2059 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2060 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2061 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2062 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2063 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2064 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2065 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2066
2067 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2068 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2069 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2070 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2071 I915_WRITE(ECOBUS, s->ecobus);
2072 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2073 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2074 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2075 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2076 I915_WRITE(VLV_RCEDATA, s->rcedata);
2077 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2078
2079 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2080 I915_WRITE(GTIMR, s->gt_imr);
2081 I915_WRITE(GTIER, s->gt_ier);
2082 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2083 I915_WRITE(GEN6_PMIER, s->pm_ier);
2084
2085 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002086 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002087
2088 /* GT SA CZ domain, 0x100000-0x138124 */
2089 I915_WRITE(TILECTL, s->tilectl);
2090 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2091 /*
2092 * Preserve the GT allow wake and GFX force clock bit, they are not
2093 * be restored, as they are used to control the s0ix suspend/resume
2094 * sequence by the caller.
2095 */
2096 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2097 val &= VLV_GTLC_ALLOWWAKEREQ;
2098 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2099 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2100
2101 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2102 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2103 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2104 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2105
2106 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2107
2108 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2109 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2110 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002111 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002112 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2113}
2114
Imre Deak650ad972014-04-18 16:35:02 +03002115int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2116{
2117 u32 val;
2118 int err;
2119
Imre Deak650ad972014-04-18 16:35:02 +03002120 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2121 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2122 if (force_on)
2123 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2124 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2125
2126 if (!force_on)
2127 return 0;
2128
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002129 err = intel_wait_for_register(dev_priv,
2130 VLV_GTLC_SURVIVABILITY_REG,
2131 VLV_GFX_CLK_STATUS_BIT,
2132 VLV_GFX_CLK_STATUS_BIT,
2133 20);
Imre Deak650ad972014-04-18 16:35:02 +03002134 if (err)
2135 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2136 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2137
2138 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002139}
2140
Imre Deakddeea5b2014-05-05 15:19:56 +03002141static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2142{
2143 u32 val;
2144 int err = 0;
2145
2146 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2147 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2148 if (allow)
2149 val |= VLV_GTLC_ALLOWWAKEREQ;
2150 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2151 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2152
Chris Wilsonb2736692016-06-30 15:32:47 +01002153 err = intel_wait_for_register(dev_priv,
2154 VLV_GTLC_PW_STATUS,
2155 VLV_GTLC_ALLOWWAKEACK,
2156 allow,
2157 1);
Imre Deakddeea5b2014-05-05 15:19:56 +03002158 if (err)
2159 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002160
Imre Deakddeea5b2014-05-05 15:19:56 +03002161 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002162}
2163
2164static int vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2165 bool wait_for_on)
2166{
2167 u32 mask;
2168 u32 val;
2169 int err;
2170
2171 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2172 val = wait_for_on ? mask : 0;
Chris Wilson41ce4052016-06-30 15:32:48 +01002173 if ((I915_READ(VLV_GTLC_PW_STATUS) & mask) == val)
Imre Deakddeea5b2014-05-05 15:19:56 +03002174 return 0;
2175
2176 DRM_DEBUG_KMS("waiting for GT wells to go %s (%08x)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002177 onoff(wait_for_on),
2178 I915_READ(VLV_GTLC_PW_STATUS));
Imre Deakddeea5b2014-05-05 15:19:56 +03002179
2180 /*
2181 * RC6 transitioning can be delayed up to 2 msec (see
2182 * valleyview_enable_rps), use 3 msec for safety.
2183 */
Chris Wilson41ce4052016-06-30 15:32:48 +01002184 err = intel_wait_for_register(dev_priv,
2185 VLV_GTLC_PW_STATUS, mask, val,
2186 3);
Imre Deakddeea5b2014-05-05 15:19:56 +03002187 if (err)
2188 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002189 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002190
2191 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002192}
2193
2194static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2195{
2196 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2197 return;
2198
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002199 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002200 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2201}
2202
Sagar Kambleebc32822014-08-13 23:07:05 +05302203static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002204{
2205 u32 mask;
2206 int err;
2207
2208 /*
2209 * Bspec defines the following GT well on flags as debug only, so
2210 * don't treat them as hard failures.
2211 */
2212 (void)vlv_wait_for_gt_wells(dev_priv, false);
2213
2214 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2215 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2216
2217 vlv_check_no_gt_access(dev_priv);
2218
2219 err = vlv_force_gfx_clock(dev_priv, true);
2220 if (err)
2221 goto err1;
2222
2223 err = vlv_allow_gt_wake(dev_priv, false);
2224 if (err)
2225 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302226
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002227 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302228 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002229
2230 err = vlv_force_gfx_clock(dev_priv, false);
2231 if (err)
2232 goto err2;
2233
2234 return 0;
2235
2236err2:
2237 /* For safety always re-enable waking and disable gfx clock forcing */
2238 vlv_allow_gt_wake(dev_priv, true);
2239err1:
2240 vlv_force_gfx_clock(dev_priv, false);
2241
2242 return err;
2243}
2244
Sagar Kamble016970b2014-08-13 23:07:06 +05302245static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2246 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002247{
Chris Wilson91c8a322016-07-05 10:40:23 +01002248 struct drm_device *dev = &dev_priv->drm;
Imre Deakddeea5b2014-05-05 15:19:56 +03002249 int err;
2250 int ret;
2251
2252 /*
2253 * If any of the steps fail just try to continue, that's the best we
2254 * can do at this point. Return the first error code (which will also
2255 * leave RPM permanently disabled).
2256 */
2257 ret = vlv_force_gfx_clock(dev_priv, true);
2258
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002259 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302260 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002261
2262 err = vlv_allow_gt_wake(dev_priv, true);
2263 if (!ret)
2264 ret = err;
2265
2266 err = vlv_force_gfx_clock(dev_priv, false);
2267 if (!ret)
2268 ret = err;
2269
2270 vlv_check_no_gt_access(dev_priv);
2271
Sagar Kamble016970b2014-08-13 23:07:06 +05302272 if (rpm_resume) {
2273 intel_init_clock_gating(dev);
2274 i915_gem_restore_fences(dev);
2275 }
Imre Deakddeea5b2014-05-05 15:19:56 +03002276
2277 return ret;
2278}
2279
David Weinehallc49d13e2016-08-22 13:32:42 +03002280static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002281{
David Weinehallc49d13e2016-08-22 13:32:42 +03002282 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002283 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002284 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002285 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002286
Chris Wilsondc979972016-05-10 14:10:04 +01002287 if (WARN_ON_ONCE(!(dev_priv->rps.enabled && intel_enable_rc6())))
Imre Deakc6df39b2014-04-14 20:24:29 +03002288 return -ENODEV;
2289
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002290 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002291 return -ENODEV;
2292
Paulo Zanoni8a187452013-12-06 20:32:13 -02002293 DRM_DEBUG_KMS("Suspending device\n");
2294
Imre Deak9486db62014-04-22 20:21:07 +03002295 /*
Imre Deakd6102972014-05-07 19:57:49 +03002296 * We could deadlock here in case another thread holding struct_mutex
2297 * calls RPM suspend concurrently, since the RPM suspend will wait
2298 * first for this RPM suspend to finish. In this case the concurrent
2299 * RPM resume will be followed by its RPM suspend counterpart. Still
2300 * for consistency return -EAGAIN, which will reschedule this suspend.
2301 */
2302 if (!mutex_trylock(&dev->struct_mutex)) {
2303 DRM_DEBUG_KMS("device lock contention, deffering suspend\n");
2304 /*
2305 * Bump the expiration timestamp, otherwise the suspend won't
2306 * be rescheduled.
2307 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002308 pm_runtime_mark_last_busy(kdev);
Imre Deakd6102972014-05-07 19:57:49 +03002309
2310 return -EAGAIN;
2311 }
Imre Deak1f814da2015-12-16 02:52:19 +02002312
2313 disable_rpm_wakeref_asserts(dev_priv);
2314
Imre Deakd6102972014-05-07 19:57:49 +03002315 /*
2316 * We are safe here against re-faults, since the fault handler takes
2317 * an RPM reference.
2318 */
2319 i915_gem_release_all_mmaps(dev_priv);
2320 mutex_unlock(&dev->struct_mutex);
2321
Alex Daia1c41992015-09-30 09:46:37 -07002322 intel_guc_suspend(dev);
2323
Imre Deak2eb52522014-11-19 15:30:05 +02002324 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002325
Imre Deak507e1262016-04-20 20:27:54 +03002326 ret = 0;
2327 if (IS_BROXTON(dev_priv)) {
2328 bxt_display_core_uninit(dev_priv);
2329 bxt_enable_dc9(dev_priv);
2330 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2331 hsw_enable_pc8(dev_priv);
2332 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2333 ret = vlv_suspend_complete(dev_priv);
2334 }
2335
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002336 if (ret) {
2337 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Daniel Vetterb9632912014-09-30 10:56:44 +02002338 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002339
Imre Deak1f814da2015-12-16 02:52:19 +02002340 enable_rpm_wakeref_asserts(dev_priv);
2341
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002342 return ret;
2343 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002344
Chris Wilsondc979972016-05-10 14:10:04 +01002345 intel_uncore_forcewake_reset(dev_priv, false);
Imre Deak1f814da2015-12-16 02:52:19 +02002346
2347 enable_rpm_wakeref_asserts(dev_priv);
2348 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002349
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002350 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002351 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2352
Paulo Zanoni8a187452013-12-06 20:32:13 -02002353 dev_priv->pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002354
2355 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002356 * FIXME: We really should find a document that references the arguments
2357 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002358 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002359 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002360 /*
2361 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2362 * being detected, and the call we do at intel_runtime_resume()
2363 * won't be able to restore them. Since PCI_D3hot matches the
2364 * actual specification and appears to be working, use it.
2365 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002366 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002367 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002368 /*
2369 * current versions of firmware which depend on this opregion
2370 * notification have repurposed the D1 definition to mean
2371 * "runtime suspended" vs. what you would normally expect (D3)
2372 * to distinguish it from notifications that might be sent via
2373 * the suspend path.
2374 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002375 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002376 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002377
Mika Kuoppala59bad942015-01-16 11:34:40 +02002378 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002379
Lyude19625e82016-06-21 17:03:44 -04002380 if (!IS_VALLEYVIEW(dev_priv) || !IS_CHERRYVIEW(dev_priv))
2381 intel_hpd_poll_init(dev_priv);
2382
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002383 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002384 return 0;
2385}
2386
David Weinehallc49d13e2016-08-22 13:32:42 +03002387static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002388{
David Weinehallc49d13e2016-08-22 13:32:42 +03002389 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002390 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002391 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002392 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002393
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002394 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002395 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002396
2397 DRM_DEBUG_KMS("Resuming device\n");
2398
Imre Deak1f814da2015-12-16 02:52:19 +02002399 WARN_ON_ONCE(atomic_read(&dev_priv->pm.wakeref_count));
2400 disable_rpm_wakeref_asserts(dev_priv);
2401
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002402 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002403 dev_priv->pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002404 if (intel_uncore_unclaimed_mmio(dev_priv))
2405 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002406
Alex Daia1c41992015-09-30 09:46:37 -07002407 intel_guc_resume(dev);
2408
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002409 if (IS_GEN6(dev_priv))
2410 intel_init_pch_refclk(dev);
Suketu Shah31335ce2014-11-24 13:37:45 +05302411
Imre Deak507e1262016-04-20 20:27:54 +03002412 if (IS_BROXTON(dev)) {
2413 bxt_disable_dc9(dev_priv);
2414 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002415 if (dev_priv->csr.dmc_payload &&
2416 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2417 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002418 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002419 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002420 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002421 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002422 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002423
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002424 /*
2425 * No point of rolling back things in case of an error, as the best
2426 * we can do is to hope that things will still work (and disable RPM).
2427 */
Imre Deak92b806d2014-04-14 20:24:39 +03002428 i915_gem_init_swizzling(dev);
Imre Deak92b806d2014-04-14 20:24:39 +03002429
Daniel Vetterb9632912014-09-30 10:56:44 +02002430 intel_runtime_pm_enable_interrupts(dev_priv);
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002431
2432 /*
2433 * On VLV/CHV display interrupts are part of the display
2434 * power well, so hpd is reinitialized from there. For
2435 * everyone else do it here.
2436 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002437 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002438 intel_hpd_init(dev_priv);
2439
Imre Deak1f814da2015-12-16 02:52:19 +02002440 enable_rpm_wakeref_asserts(dev_priv);
2441
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002442 if (ret)
2443 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2444 else
2445 DRM_DEBUG_KMS("Device resumed\n");
2446
2447 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002448}
2449
Chris Wilson42f55512016-06-24 14:00:26 +01002450const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002451 /*
2452 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2453 * PMSG_RESUME]
2454 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002455 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002456 .suspend_late = i915_pm_suspend_late,
2457 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002458 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002459
2460 /*
2461 * S4 event handlers
2462 * @freeze, @freeze_late : called (1) before creating the
2463 * hibernation image [PMSG_FREEZE] and
2464 * (2) after rebooting, before restoring
2465 * the image [PMSG_QUIESCE]
2466 * @thaw, @thaw_early : called (1) after creating the hibernation
2467 * image, before writing it [PMSG_THAW]
2468 * and (2) after failing to create or
2469 * restore the image [PMSG_RECOVER]
2470 * @poweroff, @poweroff_late: called after writing the hibernation
2471 * image, before rebooting [PMSG_HIBERNATE]
2472 * @restore, @restore_early : called after rebooting and restoring the
2473 * hibernation image [PMSG_RESTORE]
2474 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002475 .freeze = i915_pm_freeze,
2476 .freeze_late = i915_pm_freeze_late,
2477 .thaw_early = i915_pm_thaw_early,
2478 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002479 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002480 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002481 .restore_early = i915_pm_restore_early,
2482 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002483
2484 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002485 .runtime_suspend = intel_runtime_suspend,
2486 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002487};
2488
Laurent Pinchart78b68552012-05-17 13:27:22 +02002489static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002491 .open = drm_gem_vm_open,
2492 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493};
2494
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002495static const struct file_operations i915_driver_fops = {
2496 .owner = THIS_MODULE,
2497 .open = drm_open,
2498 .release = drm_release,
2499 .unlocked_ioctl = drm_ioctl,
2500 .mmap = drm_gem_mmap,
2501 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002502 .read = drm_read,
2503#ifdef CONFIG_COMPAT
2504 .compat_ioctl = i915_compat_ioctl,
2505#endif
2506 .llseek = noop_llseek,
2507};
2508
Chris Wilson0673ad42016-06-24 14:00:22 +01002509static int
2510i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2511 struct drm_file *file)
2512{
2513 return -ENODEV;
2514}
2515
2516static const struct drm_ioctl_desc i915_ioctls[] = {
2517 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2518 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2519 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2520 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2521 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2522 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
2523 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
2524 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2525 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2526 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2527 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2528 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2529 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2530 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2531 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2532 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2533 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2534 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2535 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH),
2536 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_RENDER_ALLOW),
2537 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2538 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2539 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2540 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2541 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2542 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2543 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2544 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2545 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2546 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2547 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2548 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2549 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2550 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2551 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
2552 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_RENDER_ALLOW),
2553 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_RENDER_ALLOW),
2554 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
2555 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, 0),
2556 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2557 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2558 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2559 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW),
2560 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2561 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2562 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2563 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2564 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2565 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2566 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2567 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2568 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
2569};
2570
Linus Torvalds1da177e2005-04-16 15:20:36 -07002571static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002572 /* Don't use MTRRs here; the Xserver or userspace app should
2573 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002574 */
Eric Anholt673a3942008-07-30 12:06:12 -07002575 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002576 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002577 DRIVER_RENDER | DRIVER_MODESET,
Eric Anholt673a3942008-07-30 12:06:12 -07002578 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002579 .lastclose = i915_driver_lastclose,
2580 .preclose = i915_driver_preclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002581 .postclose = i915_driver_postclose,
David Herrmann915b4d12014-08-29 12:12:43 +02002582 .set_busid = drm_pci_set_busid,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002583
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002584 .gem_close_object = i915_gem_close_object,
Eric Anholt673a3942008-07-30 12:06:12 -07002585 .gem_free_object = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002586 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002587
2588 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2589 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2590 .gem_prime_export = i915_gem_prime_export,
2591 .gem_prime_import = i915_gem_prime_import,
2592
Dave Airlieff72145b2011-02-07 12:16:14 +10002593 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002594 .dumb_map_offset = i915_gem_mmap_gtt,
Daniel Vetter43387b32013-07-16 09:12:04 +02002595 .dumb_destroy = drm_gem_dumb_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002597 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002598 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002599 .name = DRIVER_NAME,
2600 .desc = DRIVER_DESC,
2601 .date = DRIVER_DATE,
2602 .major = DRIVER_MAJOR,
2603 .minor = DRIVER_MINOR,
2604 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605};