blob: dfefbf3fd9e3ff96f271f2307ddc3f592bef7ba2 [file] [log] [blame]
Catalin Marinas9cce7a42012-03-05 11:49:28 +00001/*
2 * Based on arch/arm/include/asm/processor.h
3 *
4 * Copyright (C) 1995-1999 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19#ifndef __ASM_PROCESSOR_H
20#define __ASM_PROCESSOR_H
21
Yury Noroveef94a32017-08-31 11:30:50 +030022#define TASK_SIZE_64 (UL(1) << VA_BITS)
23
Robin Murphy51369e32018-02-05 15:34:18 +000024#define KERNEL_DS UL(-1)
25#define USER_DS (TASK_SIZE_64 - 1)
26
Yury Noroveef94a32017-08-31 11:30:50 +030027#ifndef __ASSEMBLY__
28
Catalin Marinas9cce7a42012-03-05 11:49:28 +000029/*
30 * Default implementation of macro that returns current
31 * instruction pointer ("program counter").
32 */
33#define current_text_addr() ({ __label__ _l; _l: &&_l;})
34
35#ifdef __KERNEL__
36
37#include <linux/string.h>
38
Will Deaconcd5e10b2016-02-02 12:46:23 +000039#include <asm/alternative.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000040#include <asm/fpsimd.h>
41#include <asm/hw_breakpoint.h>
Will Deaconafb83cc2016-02-10 10:07:30 +000042#include <asm/lse.h>
Paul Walmsley2ec45602015-01-05 17:38:41 -070043#include <asm/pgtable-hwdef.h>
Catalin Marinas9cce7a42012-03-05 11:49:28 +000044#include <asm/ptrace.h>
45#include <asm/types.h>
46
Yury Noroveef94a32017-08-31 11:30:50 +030047/*
48 * TASK_SIZE - the maximum size of a user space task.
49 * TASK_UNMAPPED_BASE - the lower boundary of the mmap VM area.
50 */
51#ifdef CONFIG_COMPAT
52#define TASK_SIZE_32 UL(0x100000000)
53#define TASK_SIZE (test_thread_flag(TIF_32BIT) ? \
54 TASK_SIZE_32 : TASK_SIZE_64)
55#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
56 TASK_SIZE_32 : TASK_SIZE_64)
57#else
58#define TASK_SIZE TASK_SIZE_64
59#endif /* CONFIG_COMPAT */
60
61#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 4))
62
Catalin Marinas9cce7a42012-03-05 11:49:28 +000063#define STACK_TOP_MAX TASK_SIZE_64
64#ifdef CONFIG_COMPAT
65#define AARCH32_VECTORS_BASE 0xffff0000
66#define STACK_TOP (test_thread_flag(TIF_32BIT) ? \
67 AARCH32_VECTORS_BASE : STACK_TOP_MAX)
68#else
69#define STACK_TOP STACK_TOP_MAX
70#endif /* CONFIG_COMPAT */
Will Deaconf483a852012-11-08 16:00:16 +000071
Catalin Marinasa1e50a82015-02-05 18:01:53 +000072extern phys_addr_t arm64_dma_phys_limit;
73#define ARCH_LOW_ADDRESS_LIMIT (arm64_dma_phys_limit - 1)
Catalin Marinas9cce7a42012-03-05 11:49:28 +000074
75struct debug_info {
Chris Redmonfda89d92017-03-16 18:10:43 -040076#ifdef CONFIG_HAVE_HW_BREAKPOINT
Catalin Marinas9cce7a42012-03-05 11:49:28 +000077 /* Have we suspended stepping by a debugger? */
78 int suspended_step;
79 /* Allow breakpoints and watchpoints to be disabled for this thread. */
80 int bps_disabled;
81 int wps_disabled;
82 /* Hardware breakpoints pinned to this task. */
83 struct perf_event *hbp_break[ARM_MAX_BRP];
84 struct perf_event *hbp_watch[ARM_MAX_WRP];
Chris Redmonfda89d92017-03-16 18:10:43 -040085#endif
Catalin Marinas9cce7a42012-03-05 11:49:28 +000086};
87
88struct cpu_context {
89 unsigned long x19;
90 unsigned long x20;
91 unsigned long x21;
92 unsigned long x22;
93 unsigned long x23;
94 unsigned long x24;
95 unsigned long x25;
96 unsigned long x26;
97 unsigned long x27;
98 unsigned long x28;
99 unsigned long fp;
100 unsigned long sp;
101 unsigned long pc;
102};
103
104struct thread_struct {
105 struct cpu_context cpu_context; /* cpu context */
Will Deacond00a3812015-05-27 15:39:40 +0100106 unsigned long tp_value; /* TLS register */
107#ifdef CONFIG_COMPAT
108 unsigned long tp2_value;
109#endif
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000110 struct fpsimd_state fpsimd_state;
Dave Martinbc0ee472017-10-31 15:51:05 +0000111 void *sve_state; /* SVE registers, if any */
112 unsigned int sve_vl; /* SVE vector length */
Dave Martin79ab0472017-10-31 15:51:06 +0000113 unsigned int sve_vl_onexec; /* SVE vl after next exec */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000114 unsigned long fault_address; /* fault info */
Catalin Marinas91413002014-04-06 23:04:12 +0100115 unsigned long fault_code; /* ESR_EL1 value */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000116 struct debug_info debug; /* debugging */
117};
118
Will Deacond00a3812015-05-27 15:39:40 +0100119#ifdef CONFIG_COMPAT
120#define task_user_tls(t) \
121({ \
122 unsigned long *__tls; \
123 if (is_compat_thread(task_thread_info(t))) \
124 __tls = &(t)->thread.tp2_value; \
125 else \
126 __tls = &(t)->thread.tp_value; \
127 __tls; \
128 })
129#else
130#define task_user_tls(t) (&(t)->thread.tp_value)
131#endif
132
Dave Martin936eb652017-06-21 16:00:44 +0100133/* Sync TPIDR_EL0 back to thread_struct for current */
134void tls_preserve_current_state(void);
135
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000136#define INIT_THREAD { }
137
138static inline void start_thread_common(struct pt_regs *regs, unsigned long pc)
139{
140 memset(regs, 0, sizeof(*regs));
Dave Martin17c28952017-08-01 15:35:54 +0100141 forget_syscall(regs);
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000142 regs->pc = pc;
143}
144
145static inline void start_thread(struct pt_regs *regs, unsigned long pc,
146 unsigned long sp)
147{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000148 start_thread_common(regs, pc);
149 regs->pstate = PSR_MODE_EL0t;
150 regs->sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000151}
152
153#ifdef CONFIG_COMPAT
154static inline void compat_start_thread(struct pt_regs *regs, unsigned long pc,
155 unsigned long sp)
156{
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000157 start_thread_common(regs, pc);
158 regs->pstate = COMPAT_PSR_MODE_USR;
159 if (pc & 1)
160 regs->pstate |= COMPAT_PSR_T_BIT;
Will Deacona795a382013-10-11 14:52:12 +0100161
162#ifdef __AARCH64EB__
163 regs->pstate |= COMPAT_PSR_E_BIT;
164#endif
165
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000166 regs->compat_sp = sp;
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000167}
168#endif
169
170/* Forward declaration, a strange C thing */
171struct task_struct;
172
173/* Free all resources held by a thread. */
174extern void release_thread(struct task_struct *);
175
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000176unsigned long get_wchan(struct task_struct *p);
177
Peter Crosthwaite1baa82f2015-03-02 19:19:14 +0000178static inline void cpu_relax(void)
179{
180 asm volatile("yield" ::: "memory");
181}
182
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000183/* Thread switching */
184extern struct task_struct *cpu_switch_to(struct task_struct *prev,
185 struct task_struct *next);
186
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000187#define task_pt_regs(p) \
Ard Biesheuvel34be98f2017-07-20 17:15:45 +0100188 ((struct pt_regs *)(THREAD_SIZE + task_stack_page(p)) - 1)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000189
Catalin Marinasebe61522014-07-10 11:37:40 +0100190#define KSTK_EIP(tsk) ((unsigned long)task_pt_regs(tsk)->pc)
Will Deacon3168a742014-08-29 16:11:10 +0100191#define KSTK_ESP(tsk) user_stack_pointer(task_pt_regs(tsk))
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000192
193/*
194 * Prefetching support
195 */
196#define ARCH_HAS_PREFETCH
197static inline void prefetch(const void *ptr)
198{
199 asm volatile("prfm pldl1keep, %a0\n" : : "p" (ptr));
200}
201
202#define ARCH_HAS_PREFETCHW
203static inline void prefetchw(const void *ptr)
204{
205 asm volatile("prfm pstl1keep, %a0\n" : : "p" (ptr));
206}
207
208#define ARCH_HAS_SPINLOCK_PREFETCH
Will Deaconcd5e10b2016-02-02 12:46:23 +0000209static inline void spin_lock_prefetch(const void *ptr)
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000210{
Will Deaconcd5e10b2016-02-02 12:46:23 +0000211 asm volatile(ARM64_LSE_ATOMIC_INSN(
212 "prfm pstl1strm, %a0",
213 "nop") : : "p" (ptr));
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000214}
215
216#define HAVE_ARCH_PICK_MMAP_LAYOUT
217
218#endif
219
James Morse2a6dcb22016-10-18 11:27:46 +0100220int cpu_enable_pan(void *__unused);
James Morse2a6dcb22016-10-18 11:27:46 +0100221int cpu_enable_cache_maint_trap(void *__unused);
James Morse68ddbf02018-01-15 19:38:59 +0000222int cpu_clear_disr(void *__unused);
James Morse338d4f42015-07-22 19:05:54 +0100223
Dave Martin2d2123b2017-10-31 15:51:14 +0000224/* Userspace interface for PR_SVE_{SET,GET}_VL prctl()s: */
225#define SVE_SET_VL(arg) sve_set_current_vl(arg)
226#define SVE_GET_VL() sve_get_current_vl()
227
Yury Noroveef94a32017-08-31 11:30:50 +0300228#endif /* __ASSEMBLY__ */
Catalin Marinas9cce7a42012-03-05 11:49:28 +0000229#endif /* __ASM_PROCESSOR_H */