blob: 6c65a1a2de798b5630d6b356065a32fe578608c5 [file] [log] [blame]
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "amdgpu.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "amdgpu_atombios.h"
29#include "si/sid.h"
30#include "r600_dpm.h"
31#include "si_dpm.h"
32#include "atom.h"
33#include "../include/pptable.h"
34#include <linux/math64.h>
35#include <linux/seq_file.h>
36#include <linux/firmware.h>
37
38#define MC_CG_ARB_FREQ_F0 0x0a
39#define MC_CG_ARB_FREQ_F1 0x0b
40#define MC_CG_ARB_FREQ_F2 0x0c
41#define MC_CG_ARB_FREQ_F3 0x0d
42
43#define SMC_RAM_END 0x20000
44
45#define SCLK_MIN_DEEPSLEEP_FREQ 1350
46
47
48/* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
49#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
50#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
51#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
52#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
53#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
54#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
55
56#define BIOS_SCRATCH_4 0x5cd
57
58MODULE_FIRMWARE("radeon/tahiti_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040059MODULE_FIRMWARE("radeon/tahiti_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040060MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040061MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040062MODULE_FIRMWARE("radeon/verde_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040063MODULE_FIRMWARE("radeon/verde_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040064MODULE_FIRMWARE("radeon/oland_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040065MODULE_FIRMWARE("radeon/oland_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040066MODULE_FIRMWARE("radeon/hainan_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040067MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040068
69union power_info {
70 struct _ATOM_POWERPLAY_INFO info;
71 struct _ATOM_POWERPLAY_INFO_V2 info_2;
72 struct _ATOM_POWERPLAY_INFO_V3 info_3;
73 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
74 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
75 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
76 struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
77 struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
78};
79
80union fan_info {
81 struct _ATOM_PPLIB_FANTABLE fan;
82 struct _ATOM_PPLIB_FANTABLE2 fan2;
83 struct _ATOM_PPLIB_FANTABLE3 fan3;
84};
85
86union pplib_clock_info {
Tom St Denis77d318a2016-09-06 09:45:43 -040087 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
88 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
89 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
90 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
91 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040092};
93
Alex Deuchera1047772016-09-12 23:46:06 -040094static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040095{
96 R600_UTC_DFLT_00,
97 R600_UTC_DFLT_01,
98 R600_UTC_DFLT_02,
99 R600_UTC_DFLT_03,
100 R600_UTC_DFLT_04,
101 R600_UTC_DFLT_05,
102 R600_UTC_DFLT_06,
103 R600_UTC_DFLT_07,
104 R600_UTC_DFLT_08,
105 R600_UTC_DFLT_09,
106 R600_UTC_DFLT_10,
107 R600_UTC_DFLT_11,
108 R600_UTC_DFLT_12,
109 R600_UTC_DFLT_13,
110 R600_UTC_DFLT_14,
111};
112
Alex Deuchera1047772016-09-12 23:46:06 -0400113static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400114{
115 R600_DTC_DFLT_00,
116 R600_DTC_DFLT_01,
117 R600_DTC_DFLT_02,
118 R600_DTC_DFLT_03,
119 R600_DTC_DFLT_04,
120 R600_DTC_DFLT_05,
121 R600_DTC_DFLT_06,
122 R600_DTC_DFLT_07,
123 R600_DTC_DFLT_08,
124 R600_DTC_DFLT_09,
125 R600_DTC_DFLT_10,
126 R600_DTC_DFLT_11,
127 R600_DTC_DFLT_12,
128 R600_DTC_DFLT_13,
129 R600_DTC_DFLT_14,
130};
131
132static const struct si_cac_config_reg cac_weights_tahiti[] =
133{
134 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
135 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
136 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
137 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
138 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
139 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
140 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
141 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
142 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
143 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
144 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
145 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
146 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
147 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
148 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
149 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
150 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
151 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
152 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
153 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
154 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
155 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
156 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
157 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
158 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
159 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
160 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
161 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
162 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
163 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
164 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
165 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
166 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
167 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
168 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
169 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
170 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
171 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
172 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
173 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
174 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
175 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
176 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
177 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
178 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
179 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
180 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
181 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
182 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
183 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
184 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
185 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
186 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
187 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
188 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
189 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
190 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
191 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
192 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
193 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
194 { 0xFFFFFFFF }
195};
196
197static const struct si_cac_config_reg lcac_tahiti[] =
198{
199 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
200 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
201 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
202 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
203 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
204 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
205 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
206 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
207 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
208 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
209 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
210 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
211 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
212 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
213 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
214 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
215 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
216 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
217 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
218 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
219 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
220 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
221 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
222 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
223 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
224 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
225 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
226 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
227 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
228 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
229 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
230 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
231 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
232 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
233 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
234 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
235 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
236 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
237 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
238 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
239 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
240 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
241 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
242 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
243 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
244 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
245 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
246 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
247 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
248 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
249 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
250 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
251 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
252 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
253 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
254 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
255 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
256 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
257 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
258 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
259 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
260 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
261 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
262 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
263 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
264 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
265 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
266 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
267 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
268 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
269 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
270 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
271 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
272 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
273 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
274 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
275 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
276 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
277 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
278 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
279 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
280 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
281 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
282 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
283 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
284 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
285 { 0xFFFFFFFF }
286
287};
288
289static const struct si_cac_config_reg cac_override_tahiti[] =
290{
291 { 0xFFFFFFFF }
292};
293
294static const struct si_powertune_data powertune_data_tahiti =
295{
296 ((1 << 16) | 27027),
297 6,
298 0,
299 4,
300 95,
301 {
302 0UL,
303 0UL,
304 4521550UL,
305 309631529UL,
306 -1270850L,
307 4513710L,
308 40
309 },
310 595000000UL,
311 12,
312 {
313 0,
314 0,
315 0,
316 0,
317 0,
318 0,
319 0,
320 0
321 },
322 true
323};
324
325static const struct si_dte_data dte_data_tahiti =
326{
327 { 1159409, 0, 0, 0, 0 },
328 { 777, 0, 0, 0, 0 },
329 2,
330 54000,
331 127000,
332 25,
333 2,
334 10,
335 13,
336 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
337 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
338 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
339 85,
340 false
341};
342
Tom St Denise5c53042016-09-06 12:07:21 -0400343#if 0
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400344static const struct si_dte_data dte_data_tahiti_le =
345{
346 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
347 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
348 0x5,
349 0xAFC8,
350 0x64,
351 0x32,
352 1,
353 0,
354 0x10,
355 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
356 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
357 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
358 85,
359 true
360};
Tom St Denise5c53042016-09-06 12:07:21 -0400361#endif
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400362
363static const struct si_dte_data dte_data_tahiti_pro =
364{
365 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
366 { 0x0, 0x0, 0x0, 0x0, 0x0 },
367 5,
368 45000,
369 100,
370 0xA,
371 1,
372 0,
373 0x10,
374 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
375 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
376 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
377 90,
378 true
379};
380
381static const struct si_dte_data dte_data_new_zealand =
382{
383 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
384 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
385 0x5,
386 0xAFC8,
387 0x69,
388 0x32,
389 1,
390 0,
391 0x10,
392 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
393 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
394 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
395 85,
396 true
397};
398
399static const struct si_dte_data dte_data_aruba_pro =
400{
401 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
402 { 0x0, 0x0, 0x0, 0x0, 0x0 },
403 5,
404 45000,
405 100,
406 0xA,
407 1,
408 0,
409 0x10,
410 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
411 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
412 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
413 90,
414 true
415};
416
417static const struct si_dte_data dte_data_malta =
418{
419 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
420 { 0x0, 0x0, 0x0, 0x0, 0x0 },
421 5,
422 45000,
423 100,
424 0xA,
425 1,
426 0,
427 0x10,
428 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
429 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
430 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
431 90,
432 true
433};
434
Alex Deuchera1047772016-09-12 23:46:06 -0400435static const struct si_cac_config_reg cac_weights_pitcairn[] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400436{
437 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
438 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
439 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
440 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
441 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
442 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
443 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
444 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
445 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
446 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
447 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
448 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
449 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
450 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
451 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
452 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
453 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
454 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
455 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
456 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
457 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
458 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
459 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
460 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
461 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
462 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
463 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
464 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
465 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
466 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
467 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
468 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
469 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
470 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
471 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
472 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
473 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
474 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
475 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
476 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
477 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
478 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
479 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
480 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
481 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
482 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
483 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
484 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
485 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
486 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
487 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
488 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
489 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
490 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
491 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
492 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
493 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
494 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
495 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
496 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg lcac_pitcairn[] =
501{
502 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
503 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
504 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
505 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
506 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
507 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
508 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
509 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
510 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
511 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
512 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
513 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
514 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
515 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
516 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
517 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
518 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
519 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
520 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
521 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
522 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
523 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
524 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
525 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
526 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
527 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
528 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
529 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
530 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
531 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
532 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
533 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
534 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
535 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
536 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
537 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
538 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
539 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
540 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
541 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
542 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
543 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
544 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
545 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
546 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
547 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
548 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
549 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
550 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
551 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
552 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
553 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
554 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
555 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
556 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
557 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
558 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
559 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
560 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
561 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
562 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
563 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
564 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
565 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
566 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
567 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
568 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
569 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
570 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
571 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
572 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
573 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
574 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
575 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
576 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
577 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
578 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
579 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
580 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
581 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
582 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
583 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
584 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
585 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
586 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
587 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
588 { 0xFFFFFFFF }
589};
590
591static const struct si_cac_config_reg cac_override_pitcairn[] =
592{
593 { 0xFFFFFFFF }
594};
595
596static const struct si_powertune_data powertune_data_pitcairn =
597{
598 ((1 << 16) | 27027),
599 5,
600 0,
601 6,
602 100,
603 {
604 51600000UL,
605 1800000UL,
606 7194395UL,
607 309631529UL,
608 -1270850L,
609 4513710L,
610 100
611 },
612 117830498UL,
613 12,
614 {
615 0,
616 0,
617 0,
618 0,
619 0,
620 0,
621 0,
622 0
623 },
624 true
625};
626
627static const struct si_dte_data dte_data_pitcairn =
628{
629 { 0, 0, 0, 0, 0 },
630 { 0, 0, 0, 0, 0 },
631 0,
632 0,
633 0,
634 0,
635 0,
636 0,
637 0,
638 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
639 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
640 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
641 0,
642 false
643};
644
645static const struct si_dte_data dte_data_curacao_xt =
646{
647 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
648 { 0x0, 0x0, 0x0, 0x0, 0x0 },
649 5,
650 45000,
651 100,
652 0xA,
653 1,
654 0,
655 0x10,
656 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
657 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
658 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
659 90,
660 true
661};
662
663static const struct si_dte_data dte_data_curacao_pro =
664{
665 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
666 { 0x0, 0x0, 0x0, 0x0, 0x0 },
667 5,
668 45000,
669 100,
670 0xA,
671 1,
672 0,
673 0x10,
674 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
675 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
676 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
677 90,
678 true
679};
680
681static const struct si_dte_data dte_data_neptune_xt =
682{
683 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
684 { 0x0, 0x0, 0x0, 0x0, 0x0 },
685 5,
686 45000,
687 100,
688 0xA,
689 1,
690 0,
691 0x10,
692 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
693 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
694 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
695 90,
696 true
697};
698
699static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
700{
701 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
702 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
703 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
704 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
705 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
706 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
707 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
708 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
709 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
710 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
711 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
712 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
713 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
714 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
716 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
717 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
718 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
719 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
720 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
721 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
722 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
723 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
724 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
725 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
726 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
727 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
728 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
729 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
730 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
731 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
732 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
733 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
734 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
735 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
736 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
737 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
738 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
739 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
740 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
741 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
742 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
743 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
744 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
746 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
747 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
748 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
749 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
750 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
751 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
752 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
753 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
754 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
755 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
756 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
757 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
758 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
759 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
760 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
761 { 0xFFFFFFFF }
762};
763
764static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
765{
766 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
767 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
768 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
769 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
770 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
771 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
772 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
773 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
774 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
775 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
776 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
777 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
778 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
779 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
781 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
782 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
783 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
784 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
785 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
786 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
787 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
788 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
789 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
790 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
791 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
792 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
793 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
794 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
795 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
796 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
797 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
798 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
799 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
800 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
801 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
802 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
803 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
804 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
805 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
806 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
807 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
808 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
809 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
811 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
812 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
813 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
814 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
815 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
816 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
817 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
818 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
819 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
820 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
821 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
822 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
823 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
824 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
825 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
826 { 0xFFFFFFFF }
827};
828
829static const struct si_cac_config_reg cac_weights_heathrow[] =
830{
831 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
832 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
833 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
834 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
835 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
836 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
837 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
838 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
839 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
840 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
841 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
842 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
843 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
844 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
846 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
847 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
848 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
849 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
850 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
851 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
852 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
853 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
854 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
855 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
856 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
857 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
858 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
859 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
860 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
861 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
862 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
863 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
864 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
865 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
866 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
867 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
868 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
869 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
870 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
871 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
872 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
873 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
874 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
876 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
877 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
878 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
879 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
880 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
881 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
882 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
883 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
884 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
885 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
886 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
887 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
888 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
889 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
890 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
891 { 0xFFFFFFFF }
892};
893
894static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
895{
896 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
897 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
898 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
899 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
900 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
901 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
902 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
903 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
904 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
905 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
906 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
907 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
908 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
909 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
911 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
912 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
913 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
914 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
915 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
916 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
917 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
918 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
919 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
920 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
921 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
922 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
923 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
924 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
925 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
926 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
927 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
928 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
929 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
930 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
931 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
932 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
933 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
934 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
935 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
936 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
937 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
938 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
939 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
940 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
941 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
942 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
943 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
944 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
945 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
946 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
947 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
948 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
949 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
950 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
951 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
952 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
953 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
954 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
955 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
956 { 0xFFFFFFFF }
957};
958
959static const struct si_cac_config_reg cac_weights_cape_verde[] =
960{
961 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
962 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
963 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
964 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
965 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
966 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
967 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
968 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
969 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
970 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
971 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
972 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
973 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
974 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
975 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
976 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
977 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
978 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
979 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
980 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
981 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
982 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
983 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
984 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
985 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
986 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
987 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
988 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
989 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
990 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
991 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
992 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
993 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
994 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
995 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
996 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
997 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
998 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
999 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1000 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1001 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1002 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1003 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1004 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1005 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1006 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1007 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1008 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1009 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1010 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1011 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1012 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1013 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1014 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1015 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1016 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1017 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1018 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1019 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1020 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1021 { 0xFFFFFFFF }
1022};
1023
1024static const struct si_cac_config_reg lcac_cape_verde[] =
1025{
1026 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1027 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1028 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1029 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1030 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1031 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1032 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1033 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1034 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1035 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1036 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1037 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1038 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1039 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1040 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1041 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1042 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1043 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1044 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1045 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1046 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1047 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1048 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1049 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1050 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1051 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1052 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1053 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1054 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1055 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1056 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1057 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1058 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1059 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1060 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1061 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1062 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1063 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1064 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1065 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1066 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1067 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1068 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1069 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1070 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1071 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1072 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1073 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1074 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1075 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1076 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1077 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1078 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1079 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1080 { 0xFFFFFFFF }
1081};
1082
1083static const struct si_cac_config_reg cac_override_cape_verde[] =
1084{
1085 { 0xFFFFFFFF }
1086};
1087
1088static const struct si_powertune_data powertune_data_cape_verde =
1089{
1090 ((1 << 16) | 0x6993),
1091 5,
1092 0,
1093 7,
1094 105,
1095 {
1096 0UL,
1097 0UL,
1098 7194395UL,
1099 309631529UL,
1100 -1270850L,
1101 4513710L,
1102 100
1103 },
1104 117830498UL,
1105 12,
1106 {
1107 0,
1108 0,
1109 0,
1110 0,
1111 0,
1112 0,
1113 0,
1114 0
1115 },
1116 true
1117};
1118
1119static const struct si_dte_data dte_data_cape_verde =
1120{
1121 { 0, 0, 0, 0, 0 },
1122 { 0, 0, 0, 0, 0 },
1123 0,
1124 0,
1125 0,
1126 0,
1127 0,
1128 0,
1129 0,
1130 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1131 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1132 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1133 0,
1134 false
1135};
1136
1137static const struct si_dte_data dte_data_venus_xtx =
1138{
1139 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1140 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1141 5,
1142 55000,
1143 0x69,
1144 0xA,
1145 1,
1146 0,
1147 0x3,
1148 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1149 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1150 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1151 90,
1152 true
1153};
1154
1155static const struct si_dte_data dte_data_venus_xt =
1156{
1157 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1158 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1159 5,
1160 55000,
1161 0x69,
1162 0xA,
1163 1,
1164 0,
1165 0x3,
1166 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1167 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1168 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1169 90,
1170 true
1171};
1172
1173static const struct si_dte_data dte_data_venus_pro =
1174{
1175 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1176 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1177 5,
1178 55000,
1179 0x69,
1180 0xA,
1181 1,
1182 0,
1183 0x3,
1184 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1185 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1186 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1187 90,
1188 true
1189};
1190
Alex Deuchera1047772016-09-12 23:46:06 -04001191static const struct si_cac_config_reg cac_weights_oland[] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001192{
1193 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1194 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1195 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1196 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1197 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1198 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1199 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1200 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1201 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1202 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1203 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1204 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1205 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1206 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1207 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1208 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1209 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1210 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1211 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1212 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1213 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1214 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1215 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1216 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1217 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1218 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1219 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1220 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1222 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1223 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1224 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1225 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1226 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1227 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1228 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1229 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1230 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1231 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1232 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1233 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1234 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1235 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1236 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1239 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1241 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1242 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1243 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1244 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1245 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1246 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1247 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1248 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1249 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1250 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1251 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1252 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1253 { 0xFFFFFFFF }
1254};
1255
1256static const struct si_cac_config_reg cac_weights_mars_pro[] =
1257{
1258 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1259 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1260 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1261 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1262 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1263 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1264 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1265 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1266 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1267 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1268 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1269 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1270 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1271 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1272 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1273 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1274 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1275 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1276 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1277 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1278 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1279 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1280 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1281 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1282 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1283 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1284 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1285 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1286 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1287 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1288 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1289 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1290 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1291 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1292 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1293 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1294 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1295 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1296 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1297 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1298 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1299 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1300 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1301 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1304 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1305 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1306 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1307 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1308 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1309 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1310 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1311 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1312 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1313 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1314 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1315 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1316 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1317 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1318 { 0xFFFFFFFF }
1319};
1320
1321static const struct si_cac_config_reg cac_weights_mars_xt[] =
1322{
1323 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1324 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1325 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1326 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1327 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1328 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1329 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1330 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1331 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1332 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1333 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1334 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1335 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1336 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1337 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1338 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1339 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1340 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1341 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1342 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1343 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1344 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1345 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1346 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1347 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1348 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1349 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1350 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1351 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1352 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1353 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1354 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1355 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1356 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1357 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1358 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1359 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1360 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1361 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1362 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1363 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1364 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1365 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1366 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1369 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1370 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1371 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1372 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1373 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1374 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1375 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1376 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1377 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1378 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1379 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1380 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1381 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1382 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1383 { 0xFFFFFFFF }
1384};
1385
1386static const struct si_cac_config_reg cac_weights_oland_pro[] =
1387{
1388 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1389 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1390 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1391 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1392 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1393 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1394 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1395 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1396 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1397 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1398 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1399 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1400 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1401 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1402 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1403 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1404 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1405 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1406 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1407 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1408 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1409 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1410 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1411 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1412 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1413 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1414 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1415 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1416 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1417 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1418 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1419 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1420 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1421 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1422 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1423 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1424 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1425 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1426 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1427 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1428 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1429 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1430 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1431 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1432 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1433 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1434 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1435 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1436 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1437 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1438 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1439 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1440 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1441 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1442 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1443 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1444 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1445 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1446 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1447 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1448 { 0xFFFFFFFF }
1449};
1450
1451static const struct si_cac_config_reg cac_weights_oland_xt[] =
1452{
1453 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1454 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1455 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1456 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1457 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1458 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1459 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1460 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1461 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1462 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1463 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1464 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1465 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1466 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1467 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1468 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1469 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1470 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1471 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1472 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1473 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1474 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1475 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1476 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1477 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1478 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1479 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1480 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1481 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1483 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1484 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1485 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1486 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1487 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1488 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1489 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1490 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1491 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1492 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1493 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1494 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1495 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1496 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1497 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1498 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1499 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1500 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1501 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1502 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1503 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1504 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1505 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1506 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1507 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1508 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1509 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1510 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1511 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1512 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1513 { 0xFFFFFFFF }
1514};
1515
1516static const struct si_cac_config_reg lcac_oland[] =
1517{
1518 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1519 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1520 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1521 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1522 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1523 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1524 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1525 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1526 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1527 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1528 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1529 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1530 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1531 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1532 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1533 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1534 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1535 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1536 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1537 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1538 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1539 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1540 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1541 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1542 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1543 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1544 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1545 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1546 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1547 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1548 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1549 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1550 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1551 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1552 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1553 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1554 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1555 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1556 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1557 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1558 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1559 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1560 { 0xFFFFFFFF }
1561};
1562
1563static const struct si_cac_config_reg lcac_mars_pro[] =
1564{
1565 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1566 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1567 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1568 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1569 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1570 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1571 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1572 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1573 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1574 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1575 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1576 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1577 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1578 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1579 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1580 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1581 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1582 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1583 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1584 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1585 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1586 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1587 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1588 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1589 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1590 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1591 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1592 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1593 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1594 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1595 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1596 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1597 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1598 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1599 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1600 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1601 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1602 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1603 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1604 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1605 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1606 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1607 { 0xFFFFFFFF }
1608};
1609
1610static const struct si_cac_config_reg cac_override_oland[] =
1611{
1612 { 0xFFFFFFFF }
1613};
1614
1615static const struct si_powertune_data powertune_data_oland =
1616{
1617 ((1 << 16) | 0x6993),
1618 5,
1619 0,
1620 7,
1621 105,
1622 {
1623 0UL,
1624 0UL,
1625 7194395UL,
1626 309631529UL,
1627 -1270850L,
1628 4513710L,
1629 100
1630 },
1631 117830498UL,
1632 12,
1633 {
1634 0,
1635 0,
1636 0,
1637 0,
1638 0,
1639 0,
1640 0,
1641 0
1642 },
1643 true
1644};
1645
1646static const struct si_powertune_data powertune_data_mars_pro =
1647{
1648 ((1 << 16) | 0x6993),
1649 5,
1650 0,
1651 7,
1652 105,
1653 {
1654 0UL,
1655 0UL,
1656 7194395UL,
1657 309631529UL,
1658 -1270850L,
1659 4513710L,
1660 100
1661 },
1662 117830498UL,
1663 12,
1664 {
1665 0,
1666 0,
1667 0,
1668 0,
1669 0,
1670 0,
1671 0,
1672 0
1673 },
1674 true
1675};
1676
1677static const struct si_dte_data dte_data_oland =
1678{
1679 { 0, 0, 0, 0, 0 },
1680 { 0, 0, 0, 0, 0 },
1681 0,
1682 0,
1683 0,
1684 0,
1685 0,
1686 0,
1687 0,
1688 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1689 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1690 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1691 0,
1692 false
1693};
1694
1695static const struct si_dte_data dte_data_mars_pro =
1696{
1697 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1698 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1699 5,
1700 55000,
1701 105,
1702 0xA,
1703 1,
1704 0,
1705 0x10,
1706 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1707 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1708 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1709 90,
1710 true
1711};
1712
1713static const struct si_dte_data dte_data_sun_xt =
1714{
1715 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1716 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1717 5,
1718 55000,
1719 105,
1720 0xA,
1721 1,
1722 0,
1723 0x10,
1724 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1725 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1726 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1727 90,
1728 true
1729};
1730
1731
1732static const struct si_cac_config_reg cac_weights_hainan[] =
1733{
1734 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1735 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1736 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1737 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1738 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1739 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1740 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1741 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1742 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1743 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1744 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1745 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1746 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1747 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1748 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1749 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1750 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1751 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1752 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1753 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1754 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1755 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1756 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1757 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1758 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1759 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1760 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1761 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1762 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1763 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1764 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1765 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1766 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1767 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1768 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1769 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1770 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1771 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1772 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1773 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1774 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1775 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1776 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1777 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1778 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1779 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1780 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1781 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1782 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1783 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1784 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1785 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1786 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1787 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1788 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1789 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1790 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1791 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1792 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1793 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1794 { 0xFFFFFFFF }
1795};
1796
1797static const struct si_powertune_data powertune_data_hainan =
1798{
1799 ((1 << 16) | 0x6993),
1800 5,
1801 0,
1802 9,
1803 105,
1804 {
1805 0UL,
1806 0UL,
1807 7194395UL,
1808 309631529UL,
1809 -1270850L,
1810 4513710L,
1811 100
1812 },
1813 117830498UL,
1814 12,
1815 {
1816 0,
1817 0,
1818 0,
1819 0,
1820 0,
1821 0,
1822 0,
1823 0
1824 },
1825 true
1826};
1827
Alex Deuchera1047772016-09-12 23:46:06 -04001828static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
1829static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
1830static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
1831static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001832
1833static int si_populate_voltage_value(struct amdgpu_device *adev,
1834 const struct atom_voltage_table *table,
1835 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1836static int si_get_std_voltage_value(struct amdgpu_device *adev,
1837 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1838 u16 *std_voltage);
1839static int si_write_smc_soft_register(struct amdgpu_device *adev,
1840 u16 reg_offset, u32 value);
1841static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
1842 struct rv7xx_pl *pl,
1843 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1844static int si_calculate_sclk_params(struct amdgpu_device *adev,
1845 u32 engine_clock,
1846 SISLANDS_SMC_SCLK_VALUE *sclk);
1847
1848static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
1849static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
1850static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
1851static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
1852
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001853static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
1854{
Tom St Denis77d318a2016-09-06 09:45:43 -04001855 struct si_power_info *pi = adev->pm.dpm.priv;
1856 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001857}
1858
1859static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1860 u16 v, s32 t, u32 ileakage, u32 *leakage)
1861{
1862 s64 kt, kv, leakage_w, i_leakage, vddc;
1863 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
1864 s64 tmp;
1865
1866 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1867 vddc = div64_s64(drm_int2fixp(v), 1000);
1868 temperature = div64_s64(drm_int2fixp(t), 1000);
1869
1870 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1871 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1872 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1873 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1874 t_ref = drm_int2fixp(coeff->t_ref);
1875
1876 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1877 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1878 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
1879 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1880
1881 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1882
1883 *leakage = drm_fixp2int(leakage_w * 1000);
1884}
1885
1886static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
1887 const struct ni_leakage_coeffients *coeff,
1888 u16 v,
1889 s32 t,
1890 u32 i_leakage,
1891 u32 *leakage)
1892{
1893 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1894}
1895
1896static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1897 const u32 fixed_kt, u16 v,
1898 u32 ileakage, u32 *leakage)
1899{
1900 s64 kt, kv, leakage_w, i_leakage, vddc;
1901
1902 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1903 vddc = div64_s64(drm_int2fixp(v), 1000);
1904
1905 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1906 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1907 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1908
1909 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1910
1911 *leakage = drm_fixp2int(leakage_w * 1000);
1912}
1913
1914static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
1915 const struct ni_leakage_coeffients *coeff,
1916 const u32 fixed_kt,
1917 u16 v,
1918 u32 i_leakage,
1919 u32 *leakage)
1920{
1921 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1922}
1923
1924
1925static void si_update_dte_from_pl2(struct amdgpu_device *adev,
1926 struct si_dte_data *dte_data)
1927{
1928 u32 p_limit1 = adev->pm.dpm.tdp_limit;
1929 u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
1930 u32 k = dte_data->k;
1931 u32 t_max = dte_data->max_t;
1932 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1933 u32 t_0 = dte_data->t0;
1934 u32 i;
1935
1936 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1937 dte_data->tdep_count = 3;
1938
1939 for (i = 0; i < k; i++) {
1940 dte_data->r[i] =
1941 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1942 (p_limit2 * (u32)100);
1943 }
1944
1945 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1946
1947 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1948 dte_data->tdep_r[i] = dte_data->r[4];
1949 }
1950 } else {
1951 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1952 }
1953}
1954
Alex Deuchera1047772016-09-12 23:46:06 -04001955static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001956{
Tom St Denis77d318a2016-09-06 09:45:43 -04001957 struct rv7xx_power_info *pi = adev->pm.dpm.priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001958
Tom St Denis77d318a2016-09-06 09:45:43 -04001959 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001960}
1961
Alex Deuchera1047772016-09-12 23:46:06 -04001962static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001963{
Tom St Denis77d318a2016-09-06 09:45:43 -04001964 struct ni_power_info *pi = adev->pm.dpm.priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001965
Tom St Denis77d318a2016-09-06 09:45:43 -04001966 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001967}
1968
Alex Deuchera1047772016-09-12 23:46:06 -04001969static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001970{
Tom St Denis77d318a2016-09-06 09:45:43 -04001971 struct si_ps *ps = aps->ps_priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001972
Tom St Denis77d318a2016-09-06 09:45:43 -04001973 return ps;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001974}
1975
1976static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
1977{
1978 struct ni_power_info *ni_pi = ni_get_pi(adev);
1979 struct si_power_info *si_pi = si_get_pi(adev);
1980 bool update_dte_from_pl2 = false;
1981
1982 if (adev->asic_type == CHIP_TAHITI) {
1983 si_pi->cac_weights = cac_weights_tahiti;
1984 si_pi->lcac_config = lcac_tahiti;
1985 si_pi->cac_override = cac_override_tahiti;
1986 si_pi->powertune_data = &powertune_data_tahiti;
1987 si_pi->dte_data = dte_data_tahiti;
1988
1989 switch (adev->pdev->device) {
1990 case 0x6798:
1991 si_pi->dte_data.enable_dte_by_default = true;
1992 break;
1993 case 0x6799:
1994 si_pi->dte_data = dte_data_new_zealand;
1995 break;
1996 case 0x6790:
1997 case 0x6791:
1998 case 0x6792:
1999 case 0x679E:
2000 si_pi->dte_data = dte_data_aruba_pro;
2001 update_dte_from_pl2 = true;
2002 break;
2003 case 0x679B:
2004 si_pi->dte_data = dte_data_malta;
2005 update_dte_from_pl2 = true;
2006 break;
2007 case 0x679A:
2008 si_pi->dte_data = dte_data_tahiti_pro;
2009 update_dte_from_pl2 = true;
2010 break;
2011 default:
2012 if (si_pi->dte_data.enable_dte_by_default == true)
2013 DRM_ERROR("DTE is not enabled!\n");
2014 break;
2015 }
2016 } else if (adev->asic_type == CHIP_PITCAIRN) {
Tom St Denisc3d986452016-09-06 09:44:47 -04002017 si_pi->cac_weights = cac_weights_pitcairn;
2018 si_pi->lcac_config = lcac_pitcairn;
2019 si_pi->cac_override = cac_override_pitcairn;
2020 si_pi->powertune_data = &powertune_data_pitcairn;
2021
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002022 switch (adev->pdev->device) {
2023 case 0x6810:
2024 case 0x6818:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002025 si_pi->dte_data = dte_data_curacao_xt;
2026 update_dte_from_pl2 = true;
2027 break;
2028 case 0x6819:
2029 case 0x6811:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002030 si_pi->dte_data = dte_data_curacao_pro;
2031 update_dte_from_pl2 = true;
2032 break;
2033 case 0x6800:
2034 case 0x6806:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002035 si_pi->dte_data = dte_data_neptune_xt;
2036 update_dte_from_pl2 = true;
2037 break;
2038 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002039 si_pi->dte_data = dte_data_pitcairn;
2040 break;
2041 }
2042 } else if (adev->asic_type == CHIP_VERDE) {
2043 si_pi->lcac_config = lcac_cape_verde;
2044 si_pi->cac_override = cac_override_cape_verde;
2045 si_pi->powertune_data = &powertune_data_cape_verde;
2046
2047 switch (adev->pdev->device) {
2048 case 0x683B:
2049 case 0x683F:
2050 case 0x6829:
2051 case 0x6835:
2052 si_pi->cac_weights = cac_weights_cape_verde_pro;
2053 si_pi->dte_data = dte_data_cape_verde;
2054 break;
2055 case 0x682C:
2056 si_pi->cac_weights = cac_weights_cape_verde_pro;
2057 si_pi->dte_data = dte_data_sun_xt;
2058 break;
2059 case 0x6825:
2060 case 0x6827:
2061 si_pi->cac_weights = cac_weights_heathrow;
2062 si_pi->dte_data = dte_data_cape_verde;
2063 break;
2064 case 0x6824:
2065 case 0x682D:
2066 si_pi->cac_weights = cac_weights_chelsea_xt;
2067 si_pi->dte_data = dte_data_cape_verde;
2068 break;
2069 case 0x682F:
2070 si_pi->cac_weights = cac_weights_chelsea_pro;
2071 si_pi->dte_data = dte_data_cape_verde;
2072 break;
2073 case 0x6820:
2074 si_pi->cac_weights = cac_weights_heathrow;
2075 si_pi->dte_data = dte_data_venus_xtx;
2076 break;
2077 case 0x6821:
2078 si_pi->cac_weights = cac_weights_heathrow;
2079 si_pi->dte_data = dte_data_venus_xt;
2080 break;
2081 case 0x6823:
2082 case 0x682B:
2083 case 0x6822:
2084 case 0x682A:
2085 si_pi->cac_weights = cac_weights_chelsea_pro;
2086 si_pi->dte_data = dte_data_venus_pro;
2087 break;
2088 default:
2089 si_pi->cac_weights = cac_weights_cape_verde;
2090 si_pi->dte_data = dte_data_cape_verde;
2091 break;
2092 }
2093 } else if (adev->asic_type == CHIP_OLAND) {
Tom St Denisc3d986452016-09-06 09:44:47 -04002094 si_pi->lcac_config = lcac_mars_pro;
2095 si_pi->cac_override = cac_override_oland;
2096 si_pi->powertune_data = &powertune_data_mars_pro;
2097 si_pi->dte_data = dte_data_mars_pro;
2098
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002099 switch (adev->pdev->device) {
2100 case 0x6601:
2101 case 0x6621:
2102 case 0x6603:
2103 case 0x6605:
2104 si_pi->cac_weights = cac_weights_mars_pro;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002105 update_dte_from_pl2 = true;
2106 break;
2107 case 0x6600:
2108 case 0x6606:
2109 case 0x6620:
2110 case 0x6604:
2111 si_pi->cac_weights = cac_weights_mars_xt;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002112 update_dte_from_pl2 = true;
2113 break;
2114 case 0x6611:
2115 case 0x6613:
2116 case 0x6608:
2117 si_pi->cac_weights = cac_weights_oland_pro;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002118 update_dte_from_pl2 = true;
2119 break;
2120 case 0x6610:
2121 si_pi->cac_weights = cac_weights_oland_xt;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002122 update_dte_from_pl2 = true;
2123 break;
2124 default:
2125 si_pi->cac_weights = cac_weights_oland;
2126 si_pi->lcac_config = lcac_oland;
2127 si_pi->cac_override = cac_override_oland;
2128 si_pi->powertune_data = &powertune_data_oland;
2129 si_pi->dte_data = dte_data_oland;
2130 break;
2131 }
2132 } else if (adev->asic_type == CHIP_HAINAN) {
2133 si_pi->cac_weights = cac_weights_hainan;
2134 si_pi->lcac_config = lcac_oland;
2135 si_pi->cac_override = cac_override_oland;
2136 si_pi->powertune_data = &powertune_data_hainan;
2137 si_pi->dte_data = dte_data_sun_xt;
2138 update_dte_from_pl2 = true;
2139 } else {
2140 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2141 return;
2142 }
2143
2144 ni_pi->enable_power_containment = false;
2145 ni_pi->enable_cac = false;
2146 ni_pi->enable_sq_ramping = false;
2147 si_pi->enable_dte = false;
2148
2149 if (si_pi->powertune_data->enable_powertune_by_default) {
Tom St Denis77d318a2016-09-06 09:45:43 -04002150 ni_pi->enable_power_containment = true;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002151 ni_pi->enable_cac = true;
2152 if (si_pi->dte_data.enable_dte_by_default) {
2153 si_pi->enable_dte = true;
2154 if (update_dte_from_pl2)
2155 si_update_dte_from_pl2(adev, &si_pi->dte_data);
2156
2157 }
2158 ni_pi->enable_sq_ramping = true;
2159 }
2160
2161 ni_pi->driver_calculate_cac_leakage = true;
2162 ni_pi->cac_configuration_required = true;
2163
2164 if (ni_pi->cac_configuration_required) {
2165 ni_pi->support_cac_long_term_average = true;
2166 si_pi->dyn_powertune_data.l2_lta_window_size =
2167 si_pi->powertune_data->l2_lta_window_size_default;
2168 si_pi->dyn_powertune_data.lts_truncate =
2169 si_pi->powertune_data->lts_truncate_default;
2170 } else {
2171 ni_pi->support_cac_long_term_average = false;
2172 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2173 si_pi->dyn_powertune_data.lts_truncate = 0;
2174 }
2175
2176 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2177}
2178
2179static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
2180{
2181 return 1;
2182}
2183
2184static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
2185{
2186 u32 xclk;
2187 u32 wintime;
2188 u32 cac_window;
2189 u32 cac_window_size;
2190
2191 xclk = amdgpu_asic_get_xclk(adev);
2192
2193 if (xclk == 0)
2194 return 0;
2195
2196 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2197 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2198
2199 wintime = (cac_window_size * 100) / xclk;
2200
2201 return wintime;
2202}
2203
2204static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2205{
2206 return power_in_watts;
2207}
2208
2209static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
2210 bool adjust_polarity,
2211 u32 tdp_adjustment,
2212 u32 *tdp_limit,
2213 u32 *near_tdp_limit)
2214{
2215 u32 adjustment_delta, max_tdp_limit;
2216
2217 if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
2218 return -EINVAL;
2219
2220 max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
2221
2222 if (adjust_polarity) {
2223 *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2224 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
2225 } else {
2226 *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2227 adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
2228 if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
2229 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2230 else
2231 *near_tdp_limit = 0;
2232 }
2233
2234 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2235 return -EINVAL;
2236 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2237 return -EINVAL;
2238
2239 return 0;
2240}
2241
2242static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
2243 struct amdgpu_ps *amdgpu_state)
2244{
2245 struct ni_power_info *ni_pi = ni_get_pi(adev);
2246 struct si_power_info *si_pi = si_get_pi(adev);
2247
2248 if (ni_pi->enable_power_containment) {
2249 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2250 PP_SIslands_PAPMParameters *papm_parm;
2251 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
2252 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2253 u32 tdp_limit;
2254 u32 near_tdp_limit;
2255 int ret;
2256
2257 if (scaling_factor == 0)
2258 return -EINVAL;
2259
2260 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2261
2262 ret = si_calculate_adjusted_tdp_limits(adev,
2263 false, /* ??? */
2264 adev->pm.dpm.tdp_adjustment,
2265 &tdp_limit,
2266 &near_tdp_limit);
2267 if (ret)
2268 return ret;
2269
2270 smc_table->dpm2Params.TDPLimit =
2271 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2272 smc_table->dpm2Params.NearTDPLimit =
2273 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2274 smc_table->dpm2Params.SafePowerLimit =
2275 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2276
Alex Deucher6861c832016-09-13 00:06:07 -04002277 ret = amdgpu_si_copy_bytes_to_smc(adev,
2278 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2279 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2280 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2281 sizeof(u32) * 3,
2282 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002283 if (ret)
2284 return ret;
2285
2286 if (si_pi->enable_ppm) {
2287 papm_parm = &si_pi->papm_parm;
2288 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2289 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2290 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2291 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2292 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2293 papm_parm->PlatformPowerLimit = 0xffffffff;
2294 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2295
Alex Deucher6861c832016-09-13 00:06:07 -04002296 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
2297 (u8 *)papm_parm,
2298 sizeof(PP_SIslands_PAPMParameters),
2299 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002300 if (ret)
2301 return ret;
2302 }
2303 }
2304 return 0;
2305}
2306
2307static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
2308 struct amdgpu_ps *amdgpu_state)
2309{
2310 struct ni_power_info *ni_pi = ni_get_pi(adev);
2311 struct si_power_info *si_pi = si_get_pi(adev);
2312
2313 if (ni_pi->enable_power_containment) {
2314 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2315 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2316 int ret;
2317
2318 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2319
2320 smc_table->dpm2Params.NearTDPLimit =
2321 cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2322 smc_table->dpm2Params.SafePowerLimit =
2323 cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2324
Alex Deucher6861c832016-09-13 00:06:07 -04002325 ret = amdgpu_si_copy_bytes_to_smc(adev,
2326 (si_pi->state_table_start +
2327 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2328 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2329 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2330 sizeof(u32) * 2,
2331 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002332 if (ret)
2333 return ret;
2334 }
2335
2336 return 0;
2337}
2338
2339static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
2340 const u16 prev_std_vddc,
2341 const u16 curr_std_vddc)
2342{
2343 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2344 u64 prev_vddc = (u64)prev_std_vddc;
2345 u64 curr_vddc = (u64)curr_std_vddc;
2346 u64 pwr_efficiency_ratio, n, d;
2347
2348 if ((prev_vddc == 0) || (curr_vddc == 0))
2349 return 0;
2350
2351 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2352 d = prev_vddc * prev_vddc;
2353 pwr_efficiency_ratio = div64_u64(n, d);
2354
2355 if (pwr_efficiency_ratio > (u64)0xFFFF)
2356 return 0;
2357
2358 return (u16)pwr_efficiency_ratio;
2359}
2360
2361static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
2362 struct amdgpu_ps *amdgpu_state)
2363{
2364 struct si_power_info *si_pi = si_get_pi(adev);
2365
2366 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2367 amdgpu_state->vclk && amdgpu_state->dclk)
2368 return true;
2369
2370 return false;
2371}
2372
2373struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
2374{
2375 struct evergreen_power_info *pi = adev->pm.dpm.priv;
2376
2377 return pi;
2378}
2379
2380static int si_populate_power_containment_values(struct amdgpu_device *adev,
2381 struct amdgpu_ps *amdgpu_state,
2382 SISLANDS_SMC_SWSTATE *smc_state)
2383{
2384 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
2385 struct ni_power_info *ni_pi = ni_get_pi(adev);
2386 struct si_ps *state = si_get_ps(amdgpu_state);
2387 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2388 u32 prev_sclk;
2389 u32 max_sclk;
2390 u32 min_sclk;
2391 u16 prev_std_vddc;
2392 u16 curr_std_vddc;
2393 int i;
2394 u16 pwr_efficiency_ratio;
2395 u8 max_ps_percent;
2396 bool disable_uvd_power_tune;
2397 int ret;
2398
2399 if (ni_pi->enable_power_containment == false)
2400 return 0;
2401
2402 if (state->performance_level_count == 0)
2403 return -EINVAL;
2404
2405 if (smc_state->levelCount != state->performance_level_count)
2406 return -EINVAL;
2407
2408 disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
2409
2410 smc_state->levels[0].dpm2.MaxPS = 0;
2411 smc_state->levels[0].dpm2.NearTDPDec = 0;
2412 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2413 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2414 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2415
2416 for (i = 1; i < state->performance_level_count; i++) {
2417 prev_sclk = state->performance_levels[i-1].sclk;
2418 max_sclk = state->performance_levels[i].sclk;
2419 if (i == 1)
2420 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2421 else
2422 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2423
2424 if (prev_sclk > max_sclk)
2425 return -EINVAL;
2426
2427 if ((max_ps_percent == 0) ||
2428 (prev_sclk == max_sclk) ||
Tom St Denis77d318a2016-09-06 09:45:43 -04002429 disable_uvd_power_tune)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002430 min_sclk = max_sclk;
Tom St Denis77d318a2016-09-06 09:45:43 -04002431 else if (i == 1)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002432 min_sclk = prev_sclk;
Tom St Denis77d318a2016-09-06 09:45:43 -04002433 else
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002434 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002435
2436 if (min_sclk < state->performance_levels[0].sclk)
2437 min_sclk = state->performance_levels[0].sclk;
2438
2439 if (min_sclk == 0)
2440 return -EINVAL;
2441
2442 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2443 state->performance_levels[i-1].vddc, &vddc);
2444 if (ret)
2445 return ret;
2446
2447 ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
2448 if (ret)
2449 return ret;
2450
2451 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2452 state->performance_levels[i].vddc, &vddc);
2453 if (ret)
2454 return ret;
2455
2456 ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
2457 if (ret)
2458 return ret;
2459
2460 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
2461 prev_std_vddc, curr_std_vddc);
2462
2463 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2464 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2465 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2466 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2467 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2468 }
2469
2470 return 0;
2471}
2472
2473static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
2474 struct amdgpu_ps *amdgpu_state,
2475 SISLANDS_SMC_SWSTATE *smc_state)
2476{
2477 struct ni_power_info *ni_pi = ni_get_pi(adev);
2478 struct si_ps *state = si_get_ps(amdgpu_state);
2479 u32 sq_power_throttle, sq_power_throttle2;
2480 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2481 int i;
2482
2483 if (state->performance_level_count == 0)
2484 return -EINVAL;
2485
2486 if (smc_state->levelCount != state->performance_level_count)
2487 return -EINVAL;
2488
2489 if (adev->pm.dpm.sq_ramping_threshold == 0)
2490 return -EINVAL;
2491
2492 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2493 enable_sq_ramping = false;
2494
2495 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2496 enable_sq_ramping = false;
2497
2498 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2499 enable_sq_ramping = false;
2500
2501 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2502 enable_sq_ramping = false;
2503
2504 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2505 enable_sq_ramping = false;
2506
2507 for (i = 0; i < state->performance_level_count; i++) {
2508 sq_power_throttle = 0;
2509 sq_power_throttle2 = 0;
2510
2511 if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
2512 enable_sq_ramping) {
2513 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2514 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2515 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2516 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2517 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2518 } else {
2519 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2520 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2521 }
2522
2523 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2524 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2525 }
2526
2527 return 0;
2528}
2529
2530static int si_enable_power_containment(struct amdgpu_device *adev,
2531 struct amdgpu_ps *amdgpu_new_state,
2532 bool enable)
2533{
2534 struct ni_power_info *ni_pi = ni_get_pi(adev);
2535 PPSMC_Result smc_result;
2536 int ret = 0;
2537
2538 if (ni_pi->enable_power_containment) {
2539 if (enable) {
2540 if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
Alex Deucher6861c832016-09-13 00:06:07 -04002541 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002542 if (smc_result != PPSMC_Result_OK) {
2543 ret = -EINVAL;
2544 ni_pi->pc_enabled = false;
2545 } else {
2546 ni_pi->pc_enabled = true;
2547 }
2548 }
2549 } else {
Alex Deucher6861c832016-09-13 00:06:07 -04002550 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002551 if (smc_result != PPSMC_Result_OK)
2552 ret = -EINVAL;
2553 ni_pi->pc_enabled = false;
2554 }
2555 }
2556
2557 return ret;
2558}
2559
2560static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
2561{
2562 struct si_power_info *si_pi = si_get_pi(adev);
2563 int ret = 0;
2564 struct si_dte_data *dte_data = &si_pi->dte_data;
2565 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2566 u32 table_size;
2567 u8 tdep_count;
2568 u32 i;
2569
2570 if (dte_data == NULL)
2571 si_pi->enable_dte = false;
2572
2573 if (si_pi->enable_dte == false)
2574 return 0;
2575
2576 if (dte_data->k <= 0)
2577 return -EINVAL;
2578
2579 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2580 if (dte_tables == NULL) {
2581 si_pi->enable_dte = false;
2582 return -ENOMEM;
2583 }
2584
2585 table_size = dte_data->k;
2586
2587 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2588 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2589
2590 tdep_count = dte_data->tdep_count;
2591 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2592 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2593
2594 dte_tables->K = cpu_to_be32(table_size);
2595 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2596 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2597 dte_tables->WindowSize = dte_data->window_size;
2598 dte_tables->temp_select = dte_data->temp_select;
2599 dte_tables->DTE_mode = dte_data->dte_mode;
2600 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2601
2602 if (tdep_count > 0)
2603 table_size--;
2604
2605 for (i = 0; i < table_size; i++) {
2606 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2607 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2608 }
2609
2610 dte_tables->Tdep_count = tdep_count;
2611
2612 for (i = 0; i < (u32)tdep_count; i++) {
2613 dte_tables->T_limits[i] = dte_data->t_limits[i];
2614 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2615 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2616 }
2617
Alex Deucher6861c832016-09-13 00:06:07 -04002618 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
2619 (u8 *)dte_tables,
2620 sizeof(Smc_SIslands_DTE_Configuration),
2621 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002622 kfree(dte_tables);
2623
2624 return ret;
2625}
2626
2627static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
2628 u16 *max, u16 *min)
2629{
2630 struct si_power_info *si_pi = si_get_pi(adev);
2631 struct amdgpu_cac_leakage_table *table =
2632 &adev->pm.dpm.dyn_state.cac_leakage_table;
2633 u32 i;
2634 u32 v0_loadline;
2635
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002636 if (table == NULL)
2637 return -EINVAL;
2638
2639 *max = 0;
2640 *min = 0xFFFF;
2641
2642 for (i = 0; i < table->count; i++) {
2643 if (table->entries[i].vddc > *max)
2644 *max = table->entries[i].vddc;
2645 if (table->entries[i].vddc < *min)
2646 *min = table->entries[i].vddc;
2647 }
2648
2649 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2650 return -EINVAL;
2651
2652 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2653
2654 if (v0_loadline > 0xFFFFUL)
2655 return -EINVAL;
2656
2657 *min = (u16)v0_loadline;
2658
2659 if ((*min > *max) || (*max == 0) || (*min == 0))
2660 return -EINVAL;
2661
2662 return 0;
2663}
2664
2665static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2666{
2667 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2668 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2669}
2670
2671static int si_init_dte_leakage_table(struct amdgpu_device *adev,
2672 PP_SIslands_CacConfig *cac_tables,
2673 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2674 u16 t0, u16 t_step)
2675{
2676 struct si_power_info *si_pi = si_get_pi(adev);
2677 u32 leakage;
2678 unsigned int i, j;
2679 s32 t;
2680 u32 smc_leakage;
2681 u32 scaling_factor;
2682 u16 voltage;
2683
2684 scaling_factor = si_get_smc_power_scaling_factor(adev);
2685
2686 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2687 t = (1000 * (i * t_step + t0));
2688
2689 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2690 voltage = vddc_max - (vddc_step * j);
2691
2692 si_calculate_leakage_for_v_and_t(adev,
2693 &si_pi->powertune_data->leakage_coefficients,
2694 voltage,
2695 t,
2696 si_pi->dyn_powertune_data.cac_leakage,
2697 &leakage);
2698
2699 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2700
2701 if (smc_leakage > 0xFFFF)
2702 smc_leakage = 0xFFFF;
2703
2704 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2705 cpu_to_be16((u16)smc_leakage);
2706 }
2707 }
2708 return 0;
2709}
2710
2711static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
2712 PP_SIslands_CacConfig *cac_tables,
2713 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2714{
2715 struct si_power_info *si_pi = si_get_pi(adev);
2716 u32 leakage;
2717 unsigned int i, j;
2718 u32 smc_leakage;
2719 u32 scaling_factor;
2720 u16 voltage;
2721
2722 scaling_factor = si_get_smc_power_scaling_factor(adev);
2723
2724 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2725 voltage = vddc_max - (vddc_step * j);
2726
2727 si_calculate_leakage_for_v(adev,
2728 &si_pi->powertune_data->leakage_coefficients,
2729 si_pi->powertune_data->fixed_kt,
2730 voltage,
2731 si_pi->dyn_powertune_data.cac_leakage,
2732 &leakage);
2733
2734 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2735
2736 if (smc_leakage > 0xFFFF)
2737 smc_leakage = 0xFFFF;
2738
2739 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2740 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2741 cpu_to_be16((u16)smc_leakage);
2742 }
2743 return 0;
2744}
2745
2746static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
2747{
2748 struct ni_power_info *ni_pi = ni_get_pi(adev);
2749 struct si_power_info *si_pi = si_get_pi(adev);
2750 PP_SIslands_CacConfig *cac_tables = NULL;
2751 u16 vddc_max, vddc_min, vddc_step;
2752 u16 t0, t_step;
2753 u32 load_line_slope, reg;
2754 int ret = 0;
2755 u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
2756
2757 if (ni_pi->enable_cac == false)
2758 return 0;
2759
2760 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2761 if (!cac_tables)
2762 return -ENOMEM;
2763
2764 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2765 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2766 WREG32(CG_CAC_CTRL, reg);
2767
2768 si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
2769 si_pi->dyn_powertune_data.dc_pwr_value =
2770 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2771 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
2772 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2773
2774 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2775
2776 ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
2777 if (ret)
2778 goto done_free;
2779
2780 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2781 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2782 t_step = 4;
2783 t0 = 60;
2784
2785 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2786 ret = si_init_dte_leakage_table(adev, cac_tables,
2787 vddc_max, vddc_min, vddc_step,
2788 t0, t_step);
2789 else
2790 ret = si_init_simplified_leakage_table(adev, cac_tables,
2791 vddc_max, vddc_min, vddc_step);
2792 if (ret)
2793 goto done_free;
2794
2795 load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2796
2797 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2798 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2799 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2800 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2801 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2802 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2803 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2804 cac_tables->calculation_repeats = cpu_to_be32(2);
2805 cac_tables->dc_cac = cpu_to_be32(0);
2806 cac_tables->log2_PG_LKG_SCALE = 12;
2807 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2808 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2809 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2810
Alex Deucher6861c832016-09-13 00:06:07 -04002811 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
2812 (u8 *)cac_tables,
2813 sizeof(PP_SIslands_CacConfig),
2814 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002815
2816 if (ret)
2817 goto done_free;
2818
2819 ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2820
2821done_free:
2822 if (ret) {
2823 ni_pi->enable_cac = false;
2824 ni_pi->enable_power_containment = false;
2825 }
2826
2827 kfree(cac_tables);
2828
Tom St Denisad2473a2016-09-07 08:42:41 -04002829 return ret;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002830}
2831
2832static int si_program_cac_config_registers(struct amdgpu_device *adev,
2833 const struct si_cac_config_reg *cac_config_regs)
2834{
2835 const struct si_cac_config_reg *config_regs = cac_config_regs;
2836 u32 data = 0, offset;
2837
2838 if (!config_regs)
2839 return -EINVAL;
2840
2841 while (config_regs->offset != 0xFFFFFFFF) {
2842 switch (config_regs->type) {
2843 case SISLANDS_CACCONFIG_CGIND:
2844 offset = SMC_CG_IND_START + config_regs->offset;
2845 if (offset < SMC_CG_IND_END)
2846 data = RREG32_SMC(offset);
2847 break;
2848 default:
2849 data = RREG32(config_regs->offset);
2850 break;
2851 }
2852
2853 data &= ~config_regs->mask;
2854 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2855
2856 switch (config_regs->type) {
2857 case SISLANDS_CACCONFIG_CGIND:
2858 offset = SMC_CG_IND_START + config_regs->offset;
2859 if (offset < SMC_CG_IND_END)
2860 WREG32_SMC(offset, data);
2861 break;
2862 default:
2863 WREG32(config_regs->offset, data);
2864 break;
2865 }
2866 config_regs++;
2867 }
2868 return 0;
2869}
2870
2871static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
2872{
2873 struct ni_power_info *ni_pi = ni_get_pi(adev);
2874 struct si_power_info *si_pi = si_get_pi(adev);
2875 int ret;
2876
2877 if ((ni_pi->enable_cac == false) ||
2878 (ni_pi->cac_configuration_required == false))
2879 return 0;
2880
2881 ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
2882 if (ret)
2883 return ret;
2884 ret = si_program_cac_config_registers(adev, si_pi->cac_override);
2885 if (ret)
2886 return ret;
2887 ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
2888 if (ret)
2889 return ret;
2890
2891 return 0;
2892}
2893
2894static int si_enable_smc_cac(struct amdgpu_device *adev,
2895 struct amdgpu_ps *amdgpu_new_state,
2896 bool enable)
2897{
2898 struct ni_power_info *ni_pi = ni_get_pi(adev);
2899 struct si_power_info *si_pi = si_get_pi(adev);
2900 PPSMC_Result smc_result;
2901 int ret = 0;
2902
2903 if (ni_pi->enable_cac) {
2904 if (enable) {
2905 if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
2906 if (ni_pi->support_cac_long_term_average) {
Alex Deucher6861c832016-09-13 00:06:07 -04002907 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002908 if (smc_result != PPSMC_Result_OK)
2909 ni_pi->support_cac_long_term_average = false;
2910 }
2911
Alex Deucher6861c832016-09-13 00:06:07 -04002912 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002913 if (smc_result != PPSMC_Result_OK) {
2914 ret = -EINVAL;
2915 ni_pi->cac_enabled = false;
2916 } else {
2917 ni_pi->cac_enabled = true;
2918 }
2919
2920 if (si_pi->enable_dte) {
Alex Deucher6861c832016-09-13 00:06:07 -04002921 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002922 if (smc_result != PPSMC_Result_OK)
2923 ret = -EINVAL;
2924 }
2925 }
2926 } else if (ni_pi->cac_enabled) {
2927 if (si_pi->enable_dte)
Alex Deucher6861c832016-09-13 00:06:07 -04002928 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002929
Alex Deucher6861c832016-09-13 00:06:07 -04002930 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002931
2932 ni_pi->cac_enabled = false;
2933
2934 if (ni_pi->support_cac_long_term_average)
Alex Deucher6861c832016-09-13 00:06:07 -04002935 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002936 }
2937 }
2938 return ret;
2939}
2940
2941static int si_init_smc_spll_table(struct amdgpu_device *adev)
2942{
2943 struct ni_power_info *ni_pi = ni_get_pi(adev);
2944 struct si_power_info *si_pi = si_get_pi(adev);
2945 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2946 SISLANDS_SMC_SCLK_VALUE sclk_params;
2947 u32 fb_div, p_div;
2948 u32 clk_s, clk_v;
2949 u32 sclk = 0;
2950 int ret = 0;
2951 u32 tmp;
2952 int i;
2953
2954 if (si_pi->spll_table_start == 0)
2955 return -EINVAL;
2956
2957 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2958 if (spll_table == NULL)
2959 return -ENOMEM;
2960
2961 for (i = 0; i < 256; i++) {
2962 ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
2963 if (ret)
2964 break;
2965 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2966 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2967 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2968 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2969
2970 fb_div &= ~0x00001FFF;
2971 fb_div >>= 1;
2972 clk_v >>= 6;
2973
2974 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2975 ret = -EINVAL;
2976 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2977 ret = -EINVAL;
2978 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2979 ret = -EINVAL;
2980 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2981 ret = -EINVAL;
2982
2983 if (ret)
2984 break;
2985
2986 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2987 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2988 spll_table->freq[i] = cpu_to_be32(tmp);
2989
2990 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2991 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2992 spll_table->ss[i] = cpu_to_be32(tmp);
2993
2994 sclk += 512;
2995 }
2996
2997
2998 if (!ret)
Alex Deucher6861c832016-09-13 00:06:07 -04002999 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
3000 (u8 *)spll_table,
3001 sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
3002 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003003
3004 if (ret)
3005 ni_pi->enable_power_containment = false;
3006
3007 kfree(spll_table);
3008
3009 return ret;
3010}
3011
3012struct si_dpm_quirk {
3013 u32 chip_vendor;
3014 u32 chip_device;
3015 u32 subsys_vendor;
3016 u32 subsys_device;
3017 u32 max_sclk;
3018 u32 max_mclk;
3019};
3020
3021/* cards with dpm stability problems */
3022static struct si_dpm_quirk si_dpm_quirk_list[] = {
3023 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
3024 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
3025 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
Alex Deucher9909a792016-09-26 15:36:19 -04003026 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0x2015, 0, 120000 },
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003027 { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
3028 { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
3029 { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
Alex Deucher9909a792016-09-26 15:36:19 -04003030 { PCI_VENDOR_ID_ATI, 0x6811, 0x148c, 0x2015, 0, 120000 },
3031 { PCI_VENDOR_ID_ATI, 0x6810, 0x1682, 0x9275, 0, 120000 },
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003032 { 0, 0, 0, 0 },
3033};
3034
3035static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
3036 u16 vce_voltage)
3037{
3038 u16 highest_leakage = 0;
3039 struct si_power_info *si_pi = si_get_pi(adev);
3040 int i;
3041
3042 for (i = 0; i < si_pi->leakage_voltage.count; i++){
3043 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
3044 highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
3045 }
3046
3047 if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
3048 return highest_leakage;
3049
3050 return vce_voltage;
3051}
3052
3053static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
3054 u32 evclk, u32 ecclk, u16 *voltage)
3055{
3056 u32 i;
3057 int ret = -EINVAL;
3058 struct amdgpu_vce_clock_voltage_dependency_table *table =
3059 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
3060
3061 if (((evclk == 0) && (ecclk == 0)) ||
3062 (table && (table->count == 0))) {
3063 *voltage = 0;
3064 return 0;
3065 }
3066
3067 for (i = 0; i < table->count; i++) {
3068 if ((evclk <= table->entries[i].evclk) &&
3069 (ecclk <= table->entries[i].ecclk)) {
3070 *voltage = table->entries[i].v;
3071 ret = 0;
3072 break;
3073 }
3074 }
3075
3076 /* if no match return the highest voltage */
3077 if (ret)
3078 *voltage = table->entries[table->count - 1].v;
3079
3080 *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
3081
3082 return ret;
3083}
3084
3085static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
3086{
3087
Tom St Denis77d318a2016-09-06 09:45:43 -04003088 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
3089 /* we never hit the non-gddr5 limit so disable it */
3090 u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003091
Tom St Denis77d318a2016-09-06 09:45:43 -04003092 if (vblank_time < switch_limit)
3093 return true;
3094 else
3095 return false;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003096
3097}
3098
3099static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
3100 u32 arb_freq_src, u32 arb_freq_dest)
3101{
3102 u32 mc_arb_dram_timing;
3103 u32 mc_arb_dram_timing2;
3104 u32 burst_time;
3105 u32 mc_cg_config;
3106
3107 switch (arb_freq_src) {
Tom St Denis77d318a2016-09-06 09:45:43 -04003108 case MC_CG_ARB_FREQ_F0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003109 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
3110 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
3111 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
3112 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003113 case MC_CG_ARB_FREQ_F1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003114 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
3115 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
3116 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
3117 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003118 case MC_CG_ARB_FREQ_F2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003119 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
3120 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
3121 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
3122 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003123 case MC_CG_ARB_FREQ_F3:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003124 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
3125 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
3126 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
3127 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003128 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003129 return -EINVAL;
3130 }
3131
3132 switch (arb_freq_dest) {
Tom St Denis77d318a2016-09-06 09:45:43 -04003133 case MC_CG_ARB_FREQ_F0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003134 WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
3135 WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
3136 WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
3137 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003138 case MC_CG_ARB_FREQ_F1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003139 WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
3140 WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
3141 WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
3142 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003143 case MC_CG_ARB_FREQ_F2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003144 WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
3145 WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
3146 WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
3147 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003148 case MC_CG_ARB_FREQ_F3:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003149 WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
3150 WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
3151 WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
3152 break;
3153 default:
3154 return -EINVAL;
3155 }
3156
3157 mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
3158 WREG32(MC_CG_CONFIG, mc_cg_config);
3159 WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
3160
3161 return 0;
3162}
3163
3164static void ni_update_current_ps(struct amdgpu_device *adev,
3165 struct amdgpu_ps *rps)
3166{
Tom St Denis77d318a2016-09-06 09:45:43 -04003167 struct si_ps *new_ps = si_get_ps(rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003168 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
Tom St Denis77d318a2016-09-06 09:45:43 -04003169 struct ni_power_info *ni_pi = ni_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003170
3171 eg_pi->current_rps = *rps;
3172 ni_pi->current_ps = *new_ps;
3173 eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08003174 adev->pm.dpm.current_ps = &eg_pi->current_rps;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003175}
3176
3177static void ni_update_requested_ps(struct amdgpu_device *adev,
3178 struct amdgpu_ps *rps)
3179{
Tom St Denis77d318a2016-09-06 09:45:43 -04003180 struct si_ps *new_ps = si_get_ps(rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003181 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
Tom St Denis77d318a2016-09-06 09:45:43 -04003182 struct ni_power_info *ni_pi = ni_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003183
3184 eg_pi->requested_rps = *rps;
3185 ni_pi->requested_ps = *new_ps;
3186 eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
Rex Zhu8c8e2c32016-10-14 19:29:02 +08003187 adev->pm.dpm.requested_ps = &eg_pi->requested_rps;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003188}
3189
3190static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
3191 struct amdgpu_ps *new_ps,
3192 struct amdgpu_ps *old_ps)
3193{
Tom St Denis77d318a2016-09-06 09:45:43 -04003194 struct si_ps *new_state = si_get_ps(new_ps);
3195 struct si_ps *current_state = si_get_ps(old_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003196
3197 if ((new_ps->vclk == old_ps->vclk) &&
3198 (new_ps->dclk == old_ps->dclk))
3199 return;
3200
3201 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
3202 current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3203 return;
3204
3205 amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3206}
3207
3208static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
3209 struct amdgpu_ps *new_ps,
3210 struct amdgpu_ps *old_ps)
3211{
Tom St Denis77d318a2016-09-06 09:45:43 -04003212 struct si_ps *new_state = si_get_ps(new_ps);
3213 struct si_ps *current_state = si_get_ps(old_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003214
3215 if ((new_ps->vclk == old_ps->vclk) &&
3216 (new_ps->dclk == old_ps->dclk))
3217 return;
3218
3219 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
3220 current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3221 return;
3222
3223 amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3224}
3225
3226static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
3227{
Tom St Denis77d318a2016-09-06 09:45:43 -04003228 unsigned int i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003229
Tom St Denis77d318a2016-09-06 09:45:43 -04003230 for (i = 0; i < table->count; i++)
3231 if (voltage <= table->entries[i].value)
3232 return table->entries[i].value;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003233
Tom St Denis77d318a2016-09-06 09:45:43 -04003234 return table->entries[table->count - 1].value;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003235}
3236
3237static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
Tom St Denis77d318a2016-09-06 09:45:43 -04003238 u32 max_clock, u32 requested_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003239{
Tom St Denis77d318a2016-09-06 09:45:43 -04003240 unsigned int i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003241
Tom St Denis77d318a2016-09-06 09:45:43 -04003242 if ((clocks == NULL) || (clocks->count == 0))
3243 return (requested_clock < max_clock) ? requested_clock : max_clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003244
Tom St Denis77d318a2016-09-06 09:45:43 -04003245 for (i = 0; i < clocks->count; i++) {
3246 if (clocks->values[i] >= requested_clock)
3247 return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
3248 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003249
Tom St Denis77d318a2016-09-06 09:45:43 -04003250 return (clocks->values[clocks->count - 1] < max_clock) ?
3251 clocks->values[clocks->count - 1] : max_clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003252}
3253
3254static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003255 u32 max_mclk, u32 requested_mclk)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003256{
Tom St Denis77d318a2016-09-06 09:45:43 -04003257 return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
3258 max_mclk, requested_mclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003259}
3260
3261static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003262 u32 max_sclk, u32 requested_sclk)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003263{
Tom St Denis77d318a2016-09-06 09:45:43 -04003264 return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
3265 max_sclk, requested_sclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003266}
3267
Alex Deuchera1047772016-09-12 23:46:06 -04003268static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
3269 u32 *max_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003270{
Tom St Denis77d318a2016-09-06 09:45:43 -04003271 u32 i, clock = 0;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003272
Tom St Denis77d318a2016-09-06 09:45:43 -04003273 if ((table == NULL) || (table->count == 0)) {
3274 *max_clock = clock;
3275 return;
3276 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003277
Tom St Denis77d318a2016-09-06 09:45:43 -04003278 for (i = 0; i < table->count; i++) {
3279 if (clock < table->entries[i].clk)
3280 clock = table->entries[i].clk;
3281 }
3282 *max_clock = clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003283}
3284
3285static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
Tom St Denis77d318a2016-09-06 09:45:43 -04003286 u32 clock, u16 max_voltage, u16 *voltage)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003287{
Tom St Denis77d318a2016-09-06 09:45:43 -04003288 u32 i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003289
Tom St Denis77d318a2016-09-06 09:45:43 -04003290 if ((table == NULL) || (table->count == 0))
3291 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003292
Tom St Denis77d318a2016-09-06 09:45:43 -04003293 for (i= 0; i < table->count; i++) {
3294 if (clock <= table->entries[i].clk) {
3295 if (*voltage < table->entries[i].v)
3296 *voltage = (u16)((table->entries[i].v < max_voltage) ?
3297 table->entries[i].v : max_voltage);
3298 return;
3299 }
3300 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003301
Tom St Denis77d318a2016-09-06 09:45:43 -04003302 *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003303}
3304
3305static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003306 const struct amdgpu_clock_and_voltage_limits *max_limits,
3307 struct rv7xx_pl *pl)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003308{
3309
Tom St Denis77d318a2016-09-06 09:45:43 -04003310 if ((pl->mclk == 0) || (pl->sclk == 0))
3311 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003312
Tom St Denis77d318a2016-09-06 09:45:43 -04003313 if (pl->mclk == pl->sclk)
3314 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003315
Tom St Denis77d318a2016-09-06 09:45:43 -04003316 if (pl->mclk > pl->sclk) {
3317 if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
3318 pl->sclk = btc_get_valid_sclk(adev,
3319 max_limits->sclk,
3320 (pl->mclk +
3321 (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
3322 adev->pm.dpm.dyn_state.mclk_sclk_ratio);
3323 } else {
3324 if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
3325 pl->mclk = btc_get_valid_mclk(adev,
3326 max_limits->mclk,
3327 pl->sclk -
3328 adev->pm.dpm.dyn_state.sclk_mclk_delta);
3329 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003330}
3331
3332static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003333 u16 max_vddc, u16 max_vddci,
3334 u16 *vddc, u16 *vddci)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003335{
Tom St Denis77d318a2016-09-06 09:45:43 -04003336 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
3337 u16 new_voltage;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003338
Tom St Denis77d318a2016-09-06 09:45:43 -04003339 if ((0 == *vddc) || (0 == *vddci))
3340 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003341
Tom St Denis77d318a2016-09-06 09:45:43 -04003342 if (*vddc > *vddci) {
3343 if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3344 new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
3345 (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3346 *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
3347 }
3348 } else {
3349 if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3350 new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
3351 (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3352 *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
3353 }
3354 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003355}
3356
3357static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
3358 u32 sys_mask,
3359 enum amdgpu_pcie_gen asic_gen,
3360 enum amdgpu_pcie_gen default_gen)
3361{
3362 switch (asic_gen) {
3363 case AMDGPU_PCIE_GEN1:
3364 return AMDGPU_PCIE_GEN1;
3365 case AMDGPU_PCIE_GEN2:
3366 return AMDGPU_PCIE_GEN2;
3367 case AMDGPU_PCIE_GEN3:
3368 return AMDGPU_PCIE_GEN3;
3369 default:
3370 if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
3371 return AMDGPU_PCIE_GEN3;
3372 else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
3373 return AMDGPU_PCIE_GEN2;
3374 else
3375 return AMDGPU_PCIE_GEN1;
3376 }
3377 return AMDGPU_PCIE_GEN1;
3378}
3379
3380static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
3381 u32 *p, u32 *u)
3382{
3383 u32 b_c = 0;
3384 u32 i_c;
3385 u32 tmp;
3386
3387 i_c = (i * r_c) / 100;
3388 tmp = i_c >> p_b;
3389
3390 while (tmp) {
3391 b_c++;
3392 tmp >>= 1;
3393 }
3394
3395 *u = (b_c + 1) / 2;
3396 *p = i_c / (1 << (2 * (*u)));
3397}
3398
3399static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
3400{
3401 u32 k, a, ah, al;
3402 u32 t1;
3403
3404 if ((fl == 0) || (fh == 0) || (fl > fh))
3405 return -EINVAL;
3406
3407 k = (100 * fh) / fl;
3408 t1 = (t * (k - 100));
3409 a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
3410 a = (a + 5) / 10;
3411 ah = ((a * t) + 5000) / 10000;
3412 al = a - ah;
3413
3414 *th = t - ah;
3415 *tl = t + al;
3416
3417 return 0;
3418}
3419
3420static bool r600_is_uvd_state(u32 class, u32 class2)
3421{
3422 if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
3423 return true;
3424 if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
3425 return true;
3426 if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
3427 return true;
3428 if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
3429 return true;
3430 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
3431 return true;
3432 return false;
3433}
3434
3435static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
3436{
3437 return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
3438}
3439
3440static void rv770_get_max_vddc(struct amdgpu_device *adev)
3441{
3442 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3443 u16 vddc;
3444
3445 if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
3446 pi->max_vddc = 0;
3447 else
3448 pi->max_vddc = vddc;
3449}
3450
3451static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
3452{
3453 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3454 struct amdgpu_atom_ss ss;
3455
3456 pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3457 ASIC_INTERNAL_ENGINE_SS, 0);
3458 pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3459 ASIC_INTERNAL_MEMORY_SS, 0);
3460
3461 if (pi->sclk_ss || pi->mclk_ss)
3462 pi->dynamic_ss = true;
3463 else
3464 pi->dynamic_ss = false;
3465}
3466
3467
3468static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
3469 struct amdgpu_ps *rps)
3470{
3471 struct si_ps *ps = si_get_ps(rps);
3472 struct amdgpu_clock_and_voltage_limits *max_limits;
3473 bool disable_mclk_switching = false;
3474 bool disable_sclk_switching = false;
3475 u32 mclk, sclk;
3476 u16 vddc, vddci, min_vce_voltage = 0;
3477 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
3478 u32 max_sclk = 0, max_mclk = 0;
3479 int i;
3480 struct si_dpm_quirk *p = si_dpm_quirk_list;
3481
Alex Deucher71451bd2016-10-26 15:27:45 -04003482 /* limit all SI kickers */
3483 if (adev->asic_type == CHIP_PITCAIRN) {
3484 if ((adev->pdev->revision == 0x81) ||
3485 (adev->pdev->device == 0x6810) ||
3486 (adev->pdev->device == 0x6811) ||
3487 (adev->pdev->device == 0x6816) ||
3488 (adev->pdev->device == 0x6817) ||
3489 (adev->pdev->device == 0x6806))
3490 max_mclk = 120000;
3491 } else if (adev->asic_type == CHIP_VERDE) {
3492 if ((adev->pdev->revision == 0x81) ||
3493 (adev->pdev->revision == 0x83) ||
3494 (adev->pdev->revision == 0x87) ||
3495 (adev->pdev->device == 0x6820) ||
3496 (adev->pdev->device == 0x6821) ||
3497 (adev->pdev->device == 0x6822) ||
3498 (adev->pdev->device == 0x6823) ||
3499 (adev->pdev->device == 0x682A) ||
3500 (adev->pdev->device == 0x682B)) {
3501 max_sclk = 75000;
3502 max_mclk = 80000;
3503 }
3504 } else if (adev->asic_type == CHIP_OLAND) {
3505 if ((adev->pdev->revision == 0xC7) ||
3506 (adev->pdev->revision == 0x80) ||
3507 (adev->pdev->revision == 0x81) ||
3508 (adev->pdev->revision == 0x83) ||
Alex Deucherce66cb1e2016-12-05 12:27:52 -05003509 (adev->pdev->revision == 0x87) ||
Alex Deucher71451bd2016-10-26 15:27:45 -04003510 (adev->pdev->device == 0x6604) ||
3511 (adev->pdev->device == 0x6605)) {
3512 max_sclk = 75000;
3513 max_mclk = 80000;
3514 }
3515 } else if (adev->asic_type == CHIP_HAINAN) {
3516 if ((adev->pdev->revision == 0x81) ||
3517 (adev->pdev->revision == 0x83) ||
3518 (adev->pdev->revision == 0xC3) ||
3519 (adev->pdev->device == 0x6664) ||
3520 (adev->pdev->device == 0x6665) ||
3521 (adev->pdev->device == 0x6667)) {
3522 max_sclk = 75000;
3523 max_mclk = 80000;
3524 }
3525 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003526 /* Apply dpm quirks */
3527 while (p && p->chip_device != 0) {
3528 if (adev->pdev->vendor == p->chip_vendor &&
3529 adev->pdev->device == p->chip_device &&
3530 adev->pdev->subsystem_vendor == p->subsys_vendor &&
3531 adev->pdev->subsystem_device == p->subsys_device) {
3532 max_sclk = p->max_sclk;
3533 max_mclk = p->max_mclk;
3534 break;
3535 }
3536 ++p;
3537 }
3538
3539 if (rps->vce_active) {
3540 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
3541 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
3542 si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
3543 &min_vce_voltage);
3544 } else {
3545 rps->evclk = 0;
3546 rps->ecclk = 0;
3547 }
3548
3549 if ((adev->pm.dpm.new_active_crtc_count > 1) ||
3550 si_dpm_vblank_too_short(adev))
3551 disable_mclk_switching = true;
3552
3553 if (rps->vclk || rps->dclk) {
3554 disable_mclk_switching = true;
3555 disable_sclk_switching = true;
3556 }
3557
3558 if (adev->pm.dpm.ac_power)
3559 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3560 else
3561 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3562
3563 for (i = ps->performance_level_count - 2; i >= 0; i--) {
3564 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3565 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3566 }
3567 if (adev->pm.dpm.ac_power == false) {
3568 for (i = 0; i < ps->performance_level_count; i++) {
3569 if (ps->performance_levels[i].mclk > max_limits->mclk)
3570 ps->performance_levels[i].mclk = max_limits->mclk;
3571 if (ps->performance_levels[i].sclk > max_limits->sclk)
3572 ps->performance_levels[i].sclk = max_limits->sclk;
3573 if (ps->performance_levels[i].vddc > max_limits->vddc)
3574 ps->performance_levels[i].vddc = max_limits->vddc;
3575 if (ps->performance_levels[i].vddci > max_limits->vddci)
3576 ps->performance_levels[i].vddci = max_limits->vddci;
3577 }
3578 }
3579
3580 /* limit clocks to max supported clocks based on voltage dependency tables */
3581 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3582 &max_sclk_vddc);
3583 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3584 &max_mclk_vddci);
3585 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3586 &max_mclk_vddc);
3587
3588 for (i = 0; i < ps->performance_level_count; i++) {
3589 if (max_sclk_vddc) {
3590 if (ps->performance_levels[i].sclk > max_sclk_vddc)
3591 ps->performance_levels[i].sclk = max_sclk_vddc;
3592 }
3593 if (max_mclk_vddci) {
3594 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3595 ps->performance_levels[i].mclk = max_mclk_vddci;
3596 }
3597 if (max_mclk_vddc) {
3598 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3599 ps->performance_levels[i].mclk = max_mclk_vddc;
3600 }
3601 if (max_mclk) {
3602 if (ps->performance_levels[i].mclk > max_mclk)
3603 ps->performance_levels[i].mclk = max_mclk;
3604 }
3605 if (max_sclk) {
3606 if (ps->performance_levels[i].sclk > max_sclk)
3607 ps->performance_levels[i].sclk = max_sclk;
3608 }
3609 }
3610
3611 /* XXX validate the min clocks required for display */
3612
3613 if (disable_mclk_switching) {
3614 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
3615 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3616 } else {
3617 mclk = ps->performance_levels[0].mclk;
3618 vddci = ps->performance_levels[0].vddci;
3619 }
3620
3621 if (disable_sclk_switching) {
3622 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3623 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3624 } else {
3625 sclk = ps->performance_levels[0].sclk;
3626 vddc = ps->performance_levels[0].vddc;
3627 }
3628
3629 if (rps->vce_active) {
3630 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
3631 sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
3632 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
3633 mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
3634 }
3635
3636 /* adjusted low state */
3637 ps->performance_levels[0].sclk = sclk;
3638 ps->performance_levels[0].mclk = mclk;
3639 ps->performance_levels[0].vddc = vddc;
3640 ps->performance_levels[0].vddci = vddci;
3641
3642 if (disable_sclk_switching) {
3643 sclk = ps->performance_levels[0].sclk;
3644 for (i = 1; i < ps->performance_level_count; i++) {
3645 if (sclk < ps->performance_levels[i].sclk)
3646 sclk = ps->performance_levels[i].sclk;
3647 }
3648 for (i = 0; i < ps->performance_level_count; i++) {
3649 ps->performance_levels[i].sclk = sclk;
3650 ps->performance_levels[i].vddc = vddc;
3651 }
3652 } else {
3653 for (i = 1; i < ps->performance_level_count; i++) {
3654 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3655 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3656 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3657 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3658 }
3659 }
3660
3661 if (disable_mclk_switching) {
3662 mclk = ps->performance_levels[0].mclk;
3663 for (i = 1; i < ps->performance_level_count; i++) {
3664 if (mclk < ps->performance_levels[i].mclk)
3665 mclk = ps->performance_levels[i].mclk;
3666 }
3667 for (i = 0; i < ps->performance_level_count; i++) {
3668 ps->performance_levels[i].mclk = mclk;
3669 ps->performance_levels[i].vddci = vddci;
3670 }
3671 } else {
3672 for (i = 1; i < ps->performance_level_count; i++) {
3673 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3674 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3675 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3676 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3677 }
3678 }
3679
Tom St Denis77d318a2016-09-06 09:45:43 -04003680 for (i = 0; i < ps->performance_level_count; i++)
3681 btc_adjust_clock_combinations(adev, max_limits,
3682 &ps->performance_levels[i]);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003683
3684 for (i = 0; i < ps->performance_level_count; i++) {
3685 if (ps->performance_levels[i].vddc < min_vce_voltage)
3686 ps->performance_levels[i].vddc = min_vce_voltage;
3687 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3688 ps->performance_levels[i].sclk,
3689 max_limits->vddc, &ps->performance_levels[i].vddc);
3690 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3691 ps->performance_levels[i].mclk,
3692 max_limits->vddci, &ps->performance_levels[i].vddci);
3693 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3694 ps->performance_levels[i].mclk,
3695 max_limits->vddc, &ps->performance_levels[i].vddc);
3696 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3697 adev->clock.current_dispclk,
3698 max_limits->vddc, &ps->performance_levels[i].vddc);
3699 }
3700
3701 for (i = 0; i < ps->performance_level_count; i++) {
3702 btc_apply_voltage_delta_rules(adev,
3703 max_limits->vddc, max_limits->vddci,
3704 &ps->performance_levels[i].vddc,
3705 &ps->performance_levels[i].vddci);
3706 }
3707
3708 ps->dc_compatible = true;
3709 for (i = 0; i < ps->performance_level_count; i++) {
3710 if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3711 ps->dc_compatible = false;
3712 }
3713}
3714
3715#if 0
3716static int si_read_smc_soft_register(struct amdgpu_device *adev,
3717 u16 reg_offset, u32 *value)
3718{
3719 struct si_power_info *si_pi = si_get_pi(adev);
3720
Alex Deucher6861c832016-09-13 00:06:07 -04003721 return amdgpu_si_read_smc_sram_dword(adev,
3722 si_pi->soft_regs_start + reg_offset, value,
3723 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003724}
3725#endif
3726
3727static int si_write_smc_soft_register(struct amdgpu_device *adev,
3728 u16 reg_offset, u32 value)
3729{
3730 struct si_power_info *si_pi = si_get_pi(adev);
3731
Alex Deucher6861c832016-09-13 00:06:07 -04003732 return amdgpu_si_write_smc_sram_dword(adev,
3733 si_pi->soft_regs_start + reg_offset,
3734 value, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003735}
3736
3737static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
3738{
3739 bool ret = false;
3740 u32 tmp, width, row, column, bank, density;
3741 bool is_memory_gddr5, is_special;
3742
3743 tmp = RREG32(MC_SEQ_MISC0);
3744 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3745 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3746 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3747
3748 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3749 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3750
3751 tmp = RREG32(MC_ARB_RAMCFG);
3752 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3753 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3754 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3755
3756 density = (1 << (row + column - 20 + bank)) * width;
3757
3758 if ((adev->pdev->device == 0x6819) &&
3759 is_memory_gddr5 && is_special && (density == 0x400))
3760 ret = true;
3761
3762 return ret;
3763}
3764
3765static void si_get_leakage_vddc(struct amdgpu_device *adev)
3766{
3767 struct si_power_info *si_pi = si_get_pi(adev);
3768 u16 vddc, count = 0;
3769 int i, ret;
3770
3771 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3772 ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3773
3774 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3775 si_pi->leakage_voltage.entries[count].voltage = vddc;
3776 si_pi->leakage_voltage.entries[count].leakage_index =
3777 SISLANDS_LEAKAGE_INDEX0 + i;
3778 count++;
3779 }
3780 }
3781 si_pi->leakage_voltage.count = count;
3782}
3783
3784static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
3785 u32 index, u16 *leakage_voltage)
3786{
3787 struct si_power_info *si_pi = si_get_pi(adev);
3788 int i;
3789
3790 if (leakage_voltage == NULL)
3791 return -EINVAL;
3792
3793 if ((index & 0xff00) != 0xff00)
3794 return -EINVAL;
3795
3796 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3797 return -EINVAL;
3798
3799 if (index < SISLANDS_LEAKAGE_INDEX0)
3800 return -EINVAL;
3801
3802 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3803 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3804 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3805 return 0;
3806 }
3807 }
3808 return -EAGAIN;
3809}
3810
3811static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
3812{
3813 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3814 bool want_thermal_protection;
3815 enum amdgpu_dpm_event_src dpm_event_src;
3816
3817 switch (sources) {
3818 case 0:
3819 default:
3820 want_thermal_protection = false;
Tom St Denis77d318a2016-09-06 09:45:43 -04003821 break;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003822 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
3823 want_thermal_protection = true;
3824 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
3825 break;
3826 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3827 want_thermal_protection = true;
3828 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
3829 break;
3830 case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3831 (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3832 want_thermal_protection = true;
3833 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3834 break;
3835 }
3836
3837 if (want_thermal_protection) {
3838 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3839 if (pi->thermal_protection)
3840 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3841 } else {
3842 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3843 }
3844}
3845
3846static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
3847 enum amdgpu_dpm_auto_throttle_src source,
3848 bool enable)
3849{
3850 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3851
3852 if (enable) {
3853 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3854 pi->active_auto_throttle_sources |= 1 << source;
3855 si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3856 }
3857 } else {
3858 if (pi->active_auto_throttle_sources & (1 << source)) {
3859 pi->active_auto_throttle_sources &= ~(1 << source);
3860 si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3861 }
3862 }
3863}
3864
3865static void si_start_dpm(struct amdgpu_device *adev)
3866{
3867 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3868}
3869
3870static void si_stop_dpm(struct amdgpu_device *adev)
3871{
3872 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3873}
3874
3875static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
3876{
3877 if (enable)
3878 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3879 else
3880 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3881
3882}
3883
3884#if 0
3885static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
3886 u32 thermal_level)
3887{
3888 PPSMC_Result ret;
3889
3890 if (thermal_level == 0) {
Alex Deucher6861c832016-09-13 00:06:07 -04003891 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003892 if (ret == PPSMC_Result_OK)
3893 return 0;
3894 else
3895 return -EINVAL;
3896 }
3897 return 0;
3898}
3899
3900static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
3901{
3902 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3903}
3904#endif
3905
3906#if 0
3907static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
3908{
3909 if (ac_power)
Alex Deucher6861c832016-09-13 00:06:07 -04003910 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003911 0 : -EINVAL;
3912
3913 return 0;
3914}
3915#endif
3916
3917static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
3918 PPSMC_Msg msg, u32 parameter)
3919{
3920 WREG32(SMC_SCRATCH0, parameter);
Alex Deucher6861c832016-09-13 00:06:07 -04003921 return amdgpu_si_send_msg_to_smc(adev, msg);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003922}
3923
3924static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
3925{
Alex Deucher6861c832016-09-13 00:06:07 -04003926 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003927 return -EINVAL;
3928
3929 return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3930 0 : -EINVAL;
3931}
3932
3933static int si_dpm_force_performance_level(struct amdgpu_device *adev,
3934 enum amdgpu_dpm_forced_level level)
3935{
3936 struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
3937 struct si_ps *ps = si_get_ps(rps);
3938 u32 levels = ps->performance_level_count;
3939
3940 if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
3941 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3942 return -EINVAL;
3943
3944 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3945 return -EINVAL;
3946 } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
3947 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3948 return -EINVAL;
3949
3950 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
3951 return -EINVAL;
3952 } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
3953 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3954 return -EINVAL;
3955
3956 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3957 return -EINVAL;
3958 }
3959
3960 adev->pm.dpm.forced_level = level;
3961
3962 return 0;
3963}
3964
3965#if 0
3966static int si_set_boot_state(struct amdgpu_device *adev)
3967{
Alex Deucher6861c832016-09-13 00:06:07 -04003968 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003969 0 : -EINVAL;
3970}
3971#endif
3972
3973static int si_set_sw_state(struct amdgpu_device *adev)
3974{
Alex Deucher6861c832016-09-13 00:06:07 -04003975 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003976 0 : -EINVAL;
3977}
3978
3979static int si_halt_smc(struct amdgpu_device *adev)
3980{
Alex Deucher6861c832016-09-13 00:06:07 -04003981 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003982 return -EINVAL;
3983
Alex Deucher6861c832016-09-13 00:06:07 -04003984 return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003985 0 : -EINVAL;
3986}
3987
3988static int si_resume_smc(struct amdgpu_device *adev)
3989{
Alex Deucher6861c832016-09-13 00:06:07 -04003990 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003991 return -EINVAL;
3992
Alex Deucher6861c832016-09-13 00:06:07 -04003993 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003994 0 : -EINVAL;
3995}
3996
3997static void si_dpm_start_smc(struct amdgpu_device *adev)
3998{
Alex Deucher6861c832016-09-13 00:06:07 -04003999 amdgpu_si_program_jump_on_start(adev);
4000 amdgpu_si_start_smc(adev);
4001 amdgpu_si_smc_clock(adev, true);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004002}
4003
4004static void si_dpm_stop_smc(struct amdgpu_device *adev)
4005{
Alex Deucher6861c832016-09-13 00:06:07 -04004006 amdgpu_si_reset_smc(adev);
4007 amdgpu_si_smc_clock(adev, false);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004008}
4009
4010static int si_process_firmware_header(struct amdgpu_device *adev)
4011{
4012 struct si_power_info *si_pi = si_get_pi(adev);
4013 u32 tmp;
4014 int ret;
4015
Alex Deucher6861c832016-09-13 00:06:07 -04004016 ret = amdgpu_si_read_smc_sram_dword(adev,
4017 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4018 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
4019 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004020 if (ret)
4021 return ret;
4022
Tom St Denis77d318a2016-09-06 09:45:43 -04004023 si_pi->state_table_start = tmp;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004024
Alex Deucher6861c832016-09-13 00:06:07 -04004025 ret = amdgpu_si_read_smc_sram_dword(adev,
4026 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4027 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
4028 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004029 if (ret)
4030 return ret;
4031
4032 si_pi->soft_regs_start = tmp;
4033
Alex Deucher6861c832016-09-13 00:06:07 -04004034 ret = amdgpu_si_read_smc_sram_dword(adev,
4035 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4036 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
4037 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004038 if (ret)
4039 return ret;
4040
4041 si_pi->mc_reg_table_start = tmp;
4042
Alex Deucher6861c832016-09-13 00:06:07 -04004043 ret = amdgpu_si_read_smc_sram_dword(adev,
4044 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4045 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
4046 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004047 if (ret)
4048 return ret;
4049
4050 si_pi->fan_table_start = tmp;
4051
Alex Deucher6861c832016-09-13 00:06:07 -04004052 ret = amdgpu_si_read_smc_sram_dword(adev,
4053 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4054 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
4055 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004056 if (ret)
4057 return ret;
4058
4059 si_pi->arb_table_start = tmp;
4060
Alex Deucher6861c832016-09-13 00:06:07 -04004061 ret = amdgpu_si_read_smc_sram_dword(adev,
4062 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4063 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
4064 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004065 if (ret)
4066 return ret;
4067
4068 si_pi->cac_table_start = tmp;
4069
Alex Deucher6861c832016-09-13 00:06:07 -04004070 ret = amdgpu_si_read_smc_sram_dword(adev,
4071 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4072 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
4073 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004074 if (ret)
4075 return ret;
4076
4077 si_pi->dte_table_start = tmp;
4078
Alex Deucher6861c832016-09-13 00:06:07 -04004079 ret = amdgpu_si_read_smc_sram_dword(adev,
4080 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4081 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
4082 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004083 if (ret)
4084 return ret;
4085
4086 si_pi->spll_table_start = tmp;
4087
Alex Deucher6861c832016-09-13 00:06:07 -04004088 ret = amdgpu_si_read_smc_sram_dword(adev,
4089 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4090 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
4091 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004092 if (ret)
4093 return ret;
4094
4095 si_pi->papm_cfg_table_start = tmp;
4096
4097 return ret;
4098}
4099
4100static void si_read_clock_registers(struct amdgpu_device *adev)
4101{
4102 struct si_power_info *si_pi = si_get_pi(adev);
4103
4104 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
4105 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
4106 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
4107 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
4108 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
4109 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
4110 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
4111 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
4112 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
4113 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
4114 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
4115 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
4116 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
4117 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
4118 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
4119}
4120
4121static void si_enable_thermal_protection(struct amdgpu_device *adev,
4122 bool enable)
4123{
4124 if (enable)
4125 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
4126 else
4127 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
4128}
4129
4130static void si_enable_acpi_power_management(struct amdgpu_device *adev)
4131{
4132 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
4133}
4134
4135#if 0
4136static int si_enter_ulp_state(struct amdgpu_device *adev)
4137{
4138 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
4139
4140 udelay(25000);
4141
4142 return 0;
4143}
4144
4145static int si_exit_ulp_state(struct amdgpu_device *adev)
4146{
4147 int i;
4148
4149 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
4150
4151 udelay(7000);
4152
4153 for (i = 0; i < adev->usec_timeout; i++) {
4154 if (RREG32(SMC_RESP_0) == 1)
4155 break;
4156 udelay(1000);
4157 }
4158
4159 return 0;
4160}
4161#endif
4162
4163static int si_notify_smc_display_change(struct amdgpu_device *adev,
4164 bool has_display)
4165{
4166 PPSMC_Msg msg = has_display ?
4167 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
4168
Alex Deucher6861c832016-09-13 00:06:07 -04004169 return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004170 0 : -EINVAL;
4171}
4172
4173static void si_program_response_times(struct amdgpu_device *adev)
4174{
4175 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
4176 u32 vddc_dly, acpi_dly, vbi_dly;
4177 u32 reference_clock;
4178
4179 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
4180
4181 voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
Tom St Denis77d318a2016-09-06 09:45:43 -04004182 backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004183
4184 if (voltage_response_time == 0)
4185 voltage_response_time = 1000;
4186
4187 acpi_delay_time = 15000;
4188 vbi_time_out = 100000;
4189
4190 reference_clock = amdgpu_asic_get_xclk(adev);
4191
4192 vddc_dly = (voltage_response_time * reference_clock) / 100;
4193 acpi_dly = (acpi_delay_time * reference_clock) / 100;
4194 vbi_dly = (vbi_time_out * reference_clock) / 100;
4195
4196 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
4197 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
4198 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
4199 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
4200}
4201
4202static void si_program_ds_registers(struct amdgpu_device *adev)
4203{
4204 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4205 u32 tmp;
4206
4207 /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
4208 if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
4209 tmp = 0x10;
4210 else
4211 tmp = 0x1;
4212
4213 if (eg_pi->sclk_deep_sleep) {
4214 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
4215 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
4216 ~AUTOSCALE_ON_SS_CLEAR);
4217 }
4218}
4219
4220static void si_program_display_gap(struct amdgpu_device *adev)
4221{
4222 u32 tmp, pipe;
4223 int i;
4224
4225 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4226 if (adev->pm.dpm.new_active_crtc_count > 0)
4227 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4228 else
4229 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4230
4231 if (adev->pm.dpm.new_active_crtc_count > 1)
4232 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4233 else
4234 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4235
4236 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4237
4238 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
4239 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
4240
4241 if ((adev->pm.dpm.new_active_crtc_count > 0) &&
4242 (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
4243 /* find the first active crtc */
4244 for (i = 0; i < adev->mode_info.num_crtc; i++) {
4245 if (adev->pm.dpm.new_active_crtcs & (1 << i))
4246 break;
4247 }
4248 if (i == adev->mode_info.num_crtc)
4249 pipe = 0;
4250 else
4251 pipe = i;
4252
4253 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
4254 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
4255 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
4256 }
4257
4258 /* Setting this to false forces the performance state to low if the crtcs are disabled.
4259 * This can be a problem on PowerXpress systems or if you want to use the card
4260 * for offscreen rendering or compute if there are no crtcs enabled.
4261 */
4262 si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
4263}
4264
4265static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
4266{
4267 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4268
4269 if (enable) {
4270 if (pi->sclk_ss)
4271 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
4272 } else {
4273 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
4274 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
4275 }
4276}
4277
4278static void si_setup_bsp(struct amdgpu_device *adev)
4279{
4280 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4281 u32 xclk = amdgpu_asic_get_xclk(adev);
4282
4283 r600_calculate_u_and_p(pi->asi,
4284 xclk,
4285 16,
4286 &pi->bsp,
4287 &pi->bsu);
4288
4289 r600_calculate_u_and_p(pi->pasi,
4290 xclk,
4291 16,
4292 &pi->pbsp,
4293 &pi->pbsu);
4294
4295
4296 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
4297 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
4298
4299 WREG32(CG_BSP, pi->dsp);
4300}
4301
4302static void si_program_git(struct amdgpu_device *adev)
4303{
4304 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
4305}
4306
4307static void si_program_tp(struct amdgpu_device *adev)
4308{
4309 int i;
4310 enum r600_td td = R600_TD_DFLT;
4311
4312 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
4313 WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
4314
4315 if (td == R600_TD_AUTO)
4316 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
4317 else
4318 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
4319
4320 if (td == R600_TD_UP)
4321 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
4322
4323 if (td == R600_TD_DOWN)
4324 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
4325}
4326
4327static void si_program_tpp(struct amdgpu_device *adev)
4328{
4329 WREG32(CG_TPC, R600_TPC_DFLT);
4330}
4331
4332static void si_program_sstp(struct amdgpu_device *adev)
4333{
4334 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
4335}
4336
4337static void si_enable_display_gap(struct amdgpu_device *adev)
4338{
4339 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
4340
4341 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4342 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
4343 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
4344
4345 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
4346 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
4347 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
4348 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4349}
4350
4351static void si_program_vc(struct amdgpu_device *adev)
4352{
4353 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4354
4355 WREG32(CG_FTV, pi->vrc);
4356}
4357
4358static void si_clear_vc(struct amdgpu_device *adev)
4359{
4360 WREG32(CG_FTV, 0);
4361}
4362
Alex Deuchera1047772016-09-12 23:46:06 -04004363static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004364{
4365 u8 mc_para_index;
4366
4367 if (memory_clock < 10000)
4368 mc_para_index = 0;
4369 else if (memory_clock >= 80000)
4370 mc_para_index = 0x0f;
4371 else
4372 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
4373 return mc_para_index;
4374}
4375
Alex Deuchera1047772016-09-12 23:46:06 -04004376static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004377{
4378 u8 mc_para_index;
4379
4380 if (strobe_mode) {
4381 if (memory_clock < 12500)
4382 mc_para_index = 0x00;
4383 else if (memory_clock > 47500)
4384 mc_para_index = 0x0f;
4385 else
4386 mc_para_index = (u8)((memory_clock - 10000) / 2500);
4387 } else {
4388 if (memory_clock < 65000)
4389 mc_para_index = 0x00;
4390 else if (memory_clock > 135000)
4391 mc_para_index = 0x0f;
4392 else
4393 mc_para_index = (u8)((memory_clock - 60000) / 5000);
4394 }
4395 return mc_para_index;
4396}
4397
4398static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
4399{
4400 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4401 bool strobe_mode = false;
4402 u8 result = 0;
4403
4404 if (mclk <= pi->mclk_strobe_mode_threshold)
4405 strobe_mode = true;
4406
4407 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
4408 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
4409 else
4410 result = si_get_ddr3_mclk_frequency_ratio(mclk);
4411
4412 if (strobe_mode)
4413 result |= SISLANDS_SMC_STROBE_ENABLE;
4414
4415 return result;
4416}
4417
4418static int si_upload_firmware(struct amdgpu_device *adev)
4419{
4420 struct si_power_info *si_pi = si_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004421
Alex Deucher6861c832016-09-13 00:06:07 -04004422 amdgpu_si_reset_smc(adev);
4423 amdgpu_si_smc_clock(adev, false);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004424
Alex Deucher6861c832016-09-13 00:06:07 -04004425 return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004426}
4427
4428static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
4429 const struct atom_voltage_table *table,
4430 const struct amdgpu_phase_shedding_limits_table *limits)
4431{
4432 u32 data, num_bits, num_levels;
4433
4434 if ((table == NULL) || (limits == NULL))
4435 return false;
4436
4437 data = table->mask_low;
4438
4439 num_bits = hweight32(data);
4440
4441 if (num_bits == 0)
4442 return false;
4443
4444 num_levels = (1 << num_bits);
4445
4446 if (table->count != num_levels)
4447 return false;
4448
4449 if (limits->count != (num_levels - 1))
4450 return false;
4451
4452 return true;
4453}
4454
4455static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
4456 u32 max_voltage_steps,
4457 struct atom_voltage_table *voltage_table)
4458{
4459 unsigned int i, diff;
4460
4461 if (voltage_table->count <= max_voltage_steps)
4462 return;
4463
4464 diff = voltage_table->count - max_voltage_steps;
4465
4466 for (i= 0; i < max_voltage_steps; i++)
4467 voltage_table->entries[i] = voltage_table->entries[i + diff];
4468
4469 voltage_table->count = max_voltage_steps;
4470}
4471
4472static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
4473 struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
4474 struct atom_voltage_table *voltage_table)
4475{
4476 u32 i;
4477
4478 if (voltage_dependency_table == NULL)
4479 return -EINVAL;
4480
4481 voltage_table->mask_low = 0;
4482 voltage_table->phase_delay = 0;
4483
4484 voltage_table->count = voltage_dependency_table->count;
4485 for (i = 0; i < voltage_table->count; i++) {
4486 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
4487 voltage_table->entries[i].smio_low = 0;
4488 }
4489
4490 return 0;
4491}
4492
4493static int si_construct_voltage_tables(struct amdgpu_device *adev)
4494{
4495 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4496 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4497 struct si_power_info *si_pi = si_get_pi(adev);
4498 int ret;
4499
4500 if (pi->voltage_control) {
4501 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4502 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
4503 if (ret)
4504 return ret;
4505
4506 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4507 si_trim_voltage_table_to_fit_state_table(adev,
4508 SISLANDS_MAX_NO_VREG_STEPS,
4509 &eg_pi->vddc_voltage_table);
4510 } else if (si_pi->voltage_control_svi2) {
4511 ret = si_get_svi2_voltage_table(adev,
4512 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
4513 &eg_pi->vddc_voltage_table);
4514 if (ret)
4515 return ret;
4516 } else {
4517 return -EINVAL;
4518 }
4519
4520 if (eg_pi->vddci_control) {
4521 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
4522 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
4523 if (ret)
4524 return ret;
4525
4526 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4527 si_trim_voltage_table_to_fit_state_table(adev,
4528 SISLANDS_MAX_NO_VREG_STEPS,
4529 &eg_pi->vddci_voltage_table);
4530 }
4531 if (si_pi->vddci_control_svi2) {
4532 ret = si_get_svi2_voltage_table(adev,
4533 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4534 &eg_pi->vddci_voltage_table);
4535 if (ret)
4536 return ret;
4537 }
4538
4539 if (pi->mvdd_control) {
4540 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
4541 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4542
4543 if (ret) {
4544 pi->mvdd_control = false;
4545 return ret;
4546 }
4547
4548 if (si_pi->mvdd_voltage_table.count == 0) {
4549 pi->mvdd_control = false;
4550 return -EINVAL;
4551 }
4552
4553 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4554 si_trim_voltage_table_to_fit_state_table(adev,
4555 SISLANDS_MAX_NO_VREG_STEPS,
4556 &si_pi->mvdd_voltage_table);
4557 }
4558
4559 if (si_pi->vddc_phase_shed_control) {
4560 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4561 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4562 if (ret)
4563 si_pi->vddc_phase_shed_control = false;
4564
4565 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4566 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4567 si_pi->vddc_phase_shed_control = false;
4568 }
4569
4570 return 0;
4571}
4572
4573static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
4574 const struct atom_voltage_table *voltage_table,
4575 SISLANDS_SMC_STATETABLE *table)
4576{
4577 unsigned int i;
4578
4579 for (i = 0; i < voltage_table->count; i++)
4580 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4581}
4582
4583static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
4584 SISLANDS_SMC_STATETABLE *table)
4585{
4586 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4587 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4588 struct si_power_info *si_pi = si_get_pi(adev);
4589 u8 i;
4590
4591 if (si_pi->voltage_control_svi2) {
4592 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4593 si_pi->svc_gpio_id);
4594 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4595 si_pi->svd_gpio_id);
4596 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4597 2);
4598 } else {
4599 if (eg_pi->vddc_voltage_table.count) {
4600 si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
4601 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4602 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4603
4604 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4605 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4606 table->maxVDDCIndexInPPTable = i;
4607 break;
4608 }
4609 }
4610 }
4611
4612 if (eg_pi->vddci_voltage_table.count) {
4613 si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
4614
4615 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4616 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4617 }
4618
4619
4620 if (si_pi->mvdd_voltage_table.count) {
4621 si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
4622
4623 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4624 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4625 }
4626
4627 if (si_pi->vddc_phase_shed_control) {
4628 if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
4629 &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4630 si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
4631
Alex Deucherbdbdb572016-09-27 14:57:35 -04004632 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004633 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
4634
4635 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4636 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4637 } else {
4638 si_pi->vddc_phase_shed_control = false;
4639 }
4640 }
4641 }
4642
4643 return 0;
4644}
4645
4646static int si_populate_voltage_value(struct amdgpu_device *adev,
4647 const struct atom_voltage_table *table,
4648 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4649{
4650 unsigned int i;
4651
4652 for (i = 0; i < table->count; i++) {
4653 if (value <= table->entries[i].value) {
4654 voltage->index = (u8)i;
4655 voltage->value = cpu_to_be16(table->entries[i].value);
4656 break;
4657 }
4658 }
4659
4660 if (i >= table->count)
4661 return -EINVAL;
4662
4663 return 0;
4664}
4665
4666static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
4667 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4668{
4669 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4670 struct si_power_info *si_pi = si_get_pi(adev);
4671
4672 if (pi->mvdd_control) {
4673 if (mclk <= pi->mvdd_split_frequency)
4674 voltage->index = 0;
4675 else
4676 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4677
4678 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4679 }
4680 return 0;
4681}
4682
4683static int si_get_std_voltage_value(struct amdgpu_device *adev,
4684 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4685 u16 *std_voltage)
4686{
4687 u16 v_index;
4688 bool voltage_found = false;
4689 *std_voltage = be16_to_cpu(voltage->value);
4690
4691 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4692 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4693 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4694 return -EINVAL;
4695
4696 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4697 if (be16_to_cpu(voltage->value) ==
4698 (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4699 voltage_found = true;
4700 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4701 *std_voltage =
4702 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4703 else
4704 *std_voltage =
4705 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4706 break;
4707 }
4708 }
4709
4710 if (!voltage_found) {
4711 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4712 if (be16_to_cpu(voltage->value) <=
4713 (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4714 voltage_found = true;
4715 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4716 *std_voltage =
4717 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4718 else
4719 *std_voltage =
4720 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4721 break;
4722 }
4723 }
4724 }
4725 } else {
4726 if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4727 *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4728 }
4729 }
4730
4731 return 0;
4732}
4733
4734static int si_populate_std_voltage_value(struct amdgpu_device *adev,
4735 u16 value, u8 index,
4736 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4737{
4738 voltage->index = index;
4739 voltage->value = cpu_to_be16(value);
4740
4741 return 0;
4742}
4743
4744static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
4745 const struct amdgpu_phase_shedding_limits_table *limits,
4746 u16 voltage, u32 sclk, u32 mclk,
4747 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4748{
4749 unsigned int i;
4750
4751 for (i = 0; i < limits->count; i++) {
4752 if ((voltage <= limits->entries[i].voltage) &&
4753 (sclk <= limits->entries[i].sclk) &&
4754 (mclk <= limits->entries[i].mclk))
4755 break;
4756 }
4757
4758 smc_voltage->phase_settings = (u8)i;
4759
4760 return 0;
4761}
4762
4763static int si_init_arb_table_index(struct amdgpu_device *adev)
4764{
4765 struct si_power_info *si_pi = si_get_pi(adev);
4766 u32 tmp;
4767 int ret;
4768
Alex Deucher6861c832016-09-13 00:06:07 -04004769 ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4770 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004771 if (ret)
4772 return ret;
4773
4774 tmp &= 0x00FFFFFF;
4775 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4776
Alex Deucher6861c832016-09-13 00:06:07 -04004777 return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
4778 tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004779}
4780
4781static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
4782{
4783 return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4784}
4785
4786static int si_reset_to_default(struct amdgpu_device *adev)
4787{
Alex Deucher6861c832016-09-13 00:06:07 -04004788 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004789 0 : -EINVAL;
4790}
4791
4792static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
4793{
4794 struct si_power_info *si_pi = si_get_pi(adev);
4795 u32 tmp;
4796 int ret;
4797
Alex Deucher6861c832016-09-13 00:06:07 -04004798 ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4799 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004800 if (ret)
4801 return ret;
4802
4803 tmp = (tmp >> 24) & 0xff;
4804
4805 if (tmp == MC_CG_ARB_FREQ_F0)
4806 return 0;
4807
4808 return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
4809}
4810
4811static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
4812 u32 engine_clock)
4813{
4814 u32 dram_rows;
4815 u32 dram_refresh_rate;
4816 u32 mc_arb_rfsh_rate;
4817 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4818
4819 if (tmp >= 4)
4820 dram_rows = 16384;
4821 else
4822 dram_rows = 1 << (tmp + 10);
4823
4824 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4825 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4826
4827 return mc_arb_rfsh_rate;
4828}
4829
4830static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
4831 struct rv7xx_pl *pl,
4832 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4833{
4834 u32 dram_timing;
4835 u32 dram_timing2;
4836 u32 burst_time;
4837
4838 arb_regs->mc_arb_rfsh_rate =
4839 (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
4840
4841 amdgpu_atombios_set_engine_dram_timings(adev,
4842 pl->sclk,
Tom St Denis77d318a2016-09-06 09:45:43 -04004843 pl->mclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004844
4845 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4846 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4847 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4848
4849 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4850 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4851 arb_regs->mc_arb_burst_time = (u8)burst_time;
4852
4853 return 0;
4854}
4855
4856static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
4857 struct amdgpu_ps *amdgpu_state,
4858 unsigned int first_arb_set)
4859{
4860 struct si_power_info *si_pi = si_get_pi(adev);
4861 struct si_ps *state = si_get_ps(amdgpu_state);
4862 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4863 int i, ret = 0;
4864
4865 for (i = 0; i < state->performance_level_count; i++) {
4866 ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
4867 if (ret)
4868 break;
Alex Deucher6861c832016-09-13 00:06:07 -04004869 ret = amdgpu_si_copy_bytes_to_smc(adev,
4870 si_pi->arb_table_start +
4871 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4872 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4873 (u8 *)&arb_regs,
4874 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4875 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004876 if (ret)
4877 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04004878 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004879
4880 return ret;
4881}
4882
4883static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
4884 struct amdgpu_ps *amdgpu_new_state)
4885{
4886 return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
4887 SISLANDS_DRIVER_STATE_ARB_INDEX);
4888}
4889
4890static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
4891 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4892{
4893 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4894 struct si_power_info *si_pi = si_get_pi(adev);
4895
4896 if (pi->mvdd_control)
4897 return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
4898 si_pi->mvdd_bootup_value, voltage);
4899
4900 return 0;
4901}
4902
4903static int si_populate_smc_initial_state(struct amdgpu_device *adev,
4904 struct amdgpu_ps *amdgpu_initial_state,
4905 SISLANDS_SMC_STATETABLE *table)
4906{
4907 struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
4908 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4909 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4910 struct si_power_info *si_pi = si_get_pi(adev);
4911 u32 reg;
4912 int ret;
4913
4914 table->initialState.levels[0].mclk.vDLL_CNTL =
4915 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4916 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4917 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4918 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4919 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4920 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4921 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4922 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4923 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4924 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4925 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4926 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4927 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4928 table->initialState.levels[0].mclk.vMPLL_SS =
4929 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4930 table->initialState.levels[0].mclk.vMPLL_SS2 =
4931 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4932
4933 table->initialState.levels[0].mclk.mclk_value =
4934 cpu_to_be32(initial_state->performance_levels[0].mclk);
4935
4936 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4937 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4938 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4939 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4940 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4941 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4942 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4943 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4944 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4945 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4946 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4947 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4948
4949 table->initialState.levels[0].sclk.sclk_value =
4950 cpu_to_be32(initial_state->performance_levels[0].sclk);
4951
4952 table->initialState.levels[0].arbRefreshState =
4953 SISLANDS_INITIAL_STATE_ARB_INDEX;
4954
4955 table->initialState.levels[0].ACIndex = 0;
4956
4957 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
4958 initial_state->performance_levels[0].vddc,
4959 &table->initialState.levels[0].vddc);
4960
4961 if (!ret) {
4962 u16 std_vddc;
4963
4964 ret = si_get_std_voltage_value(adev,
4965 &table->initialState.levels[0].vddc,
4966 &std_vddc);
4967 if (!ret)
4968 si_populate_std_voltage_value(adev, std_vddc,
4969 table->initialState.levels[0].vddc.index,
4970 &table->initialState.levels[0].std_vddc);
4971 }
4972
4973 if (eg_pi->vddci_control)
4974 si_populate_voltage_value(adev,
4975 &eg_pi->vddci_voltage_table,
4976 initial_state->performance_levels[0].vddci,
4977 &table->initialState.levels[0].vddci);
4978
4979 if (si_pi->vddc_phase_shed_control)
4980 si_populate_phase_shedding_value(adev,
4981 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
4982 initial_state->performance_levels[0].vddc,
4983 initial_state->performance_levels[0].sclk,
4984 initial_state->performance_levels[0].mclk,
4985 &table->initialState.levels[0].vddc);
4986
4987 si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
4988
4989 reg = CG_R(0xffff) | CG_L(0);
4990 table->initialState.levels[0].aT = cpu_to_be32(reg);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004991 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004992 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4993
4994 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
4995 table->initialState.levels[0].strobeMode =
4996 si_get_strobe_mode_settings(adev,
4997 initial_state->performance_levels[0].mclk);
4998
4999 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
5000 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
5001 else
5002 table->initialState.levels[0].mcFlags = 0;
5003 }
5004
5005 table->initialState.levelCount = 1;
5006
5007 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
5008
5009 table->initialState.levels[0].dpm2.MaxPS = 0;
5010 table->initialState.levels[0].dpm2.NearTDPDec = 0;
5011 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
5012 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
5013 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
5014
5015 reg = MIN_POWER_MASK | MAX_POWER_MASK;
5016 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
5017
5018 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
5019 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
5020
5021 return 0;
5022}
5023
5024static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
5025 SISLANDS_SMC_STATETABLE *table)
5026{
5027 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5028 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5029 struct si_power_info *si_pi = si_get_pi(adev);
5030 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
5031 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
5032 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
5033 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
5034 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
5035 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
5036 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
5037 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
5038 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
5039 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
5040 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
5041 u32 reg;
5042 int ret;
5043
5044 table->ACPIState = table->initialState;
5045
5046 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
5047
5048 if (pi->acpi_vddc) {
5049 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5050 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
5051 if (!ret) {
5052 u16 std_vddc;
5053
5054 ret = si_get_std_voltage_value(adev,
5055 &table->ACPIState.levels[0].vddc, &std_vddc);
5056 if (!ret)
5057 si_populate_std_voltage_value(adev, std_vddc,
5058 table->ACPIState.levels[0].vddc.index,
5059 &table->ACPIState.levels[0].std_vddc);
5060 }
5061 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
5062
5063 if (si_pi->vddc_phase_shed_control) {
5064 si_populate_phase_shedding_value(adev,
5065 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5066 pi->acpi_vddc,
5067 0,
5068 0,
5069 &table->ACPIState.levels[0].vddc);
5070 }
5071 } else {
5072 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5073 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
5074 if (!ret) {
5075 u16 std_vddc;
5076
5077 ret = si_get_std_voltage_value(adev,
5078 &table->ACPIState.levels[0].vddc, &std_vddc);
5079
5080 if (!ret)
5081 si_populate_std_voltage_value(adev, std_vddc,
5082 table->ACPIState.levels[0].vddc.index,
5083 &table->ACPIState.levels[0].std_vddc);
5084 }
5085 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
5086 si_pi->sys_pcie_mask,
5087 si_pi->boot_pcie_gen,
5088 AMDGPU_PCIE_GEN1);
5089
5090 if (si_pi->vddc_phase_shed_control)
5091 si_populate_phase_shedding_value(adev,
5092 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5093 pi->min_vddc_in_table,
5094 0,
5095 0,
5096 &table->ACPIState.levels[0].vddc);
5097 }
5098
5099 if (pi->acpi_vddc) {
5100 if (eg_pi->acpi_vddci)
5101 si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5102 eg_pi->acpi_vddci,
5103 &table->ACPIState.levels[0].vddci);
5104 }
5105
5106 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
5107 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5108
5109 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
5110
5111 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5112 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
5113
5114 table->ACPIState.levels[0].mclk.vDLL_CNTL =
5115 cpu_to_be32(dll_cntl);
5116 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
5117 cpu_to_be32(mclk_pwrmgt_cntl);
5118 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
5119 cpu_to_be32(mpll_ad_func_cntl);
5120 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
5121 cpu_to_be32(mpll_dq_func_cntl);
5122 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
5123 cpu_to_be32(mpll_func_cntl);
5124 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
5125 cpu_to_be32(mpll_func_cntl_1);
5126 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
5127 cpu_to_be32(mpll_func_cntl_2);
5128 table->ACPIState.levels[0].mclk.vMPLL_SS =
5129 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
5130 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
5131 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
5132
5133 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
5134 cpu_to_be32(spll_func_cntl);
5135 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
5136 cpu_to_be32(spll_func_cntl_2);
5137 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
5138 cpu_to_be32(spll_func_cntl_3);
5139 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
5140 cpu_to_be32(spll_func_cntl_4);
5141
5142 table->ACPIState.levels[0].mclk.mclk_value = 0;
5143 table->ACPIState.levels[0].sclk.sclk_value = 0;
5144
5145 si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
5146
5147 if (eg_pi->dynamic_ac_timing)
5148 table->ACPIState.levels[0].ACIndex = 0;
5149
5150 table->ACPIState.levels[0].dpm2.MaxPS = 0;
5151 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
5152 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
5153 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
5154 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
5155
5156 reg = MIN_POWER_MASK | MAX_POWER_MASK;
5157 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
5158
5159 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
5160 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
5161
5162 return 0;
5163}
5164
5165static int si_populate_ulv_state(struct amdgpu_device *adev,
5166 SISLANDS_SMC_SWSTATE *state)
5167{
5168 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5169 struct si_power_info *si_pi = si_get_pi(adev);
5170 struct si_ulv_param *ulv = &si_pi->ulv;
5171 u32 sclk_in_sr = 1350; /* ??? */
5172 int ret;
5173
5174 ret = si_convert_power_level_to_smc(adev, &ulv->pl,
5175 &state->levels[0]);
5176 if (!ret) {
5177 if (eg_pi->sclk_deep_sleep) {
5178 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5179 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5180 else
5181 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5182 }
5183 if (ulv->one_pcie_lane_in_ulv)
5184 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
5185 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
5186 state->levels[0].ACIndex = 1;
5187 state->levels[0].std_vddc = state->levels[0].vddc;
5188 state->levelCount = 1;
5189
5190 state->flags |= PPSMC_SWSTATE_FLAG_DC;
5191 }
5192
5193 return ret;
5194}
5195
5196static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
5197{
5198 struct si_power_info *si_pi = si_get_pi(adev);
5199 struct si_ulv_param *ulv = &si_pi->ulv;
5200 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
5201 int ret;
5202
5203 ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
5204 &arb_regs);
5205 if (ret)
5206 return ret;
5207
5208 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
5209 ulv->volt_change_delay);
5210
Alex Deucher6861c832016-09-13 00:06:07 -04005211 ret = amdgpu_si_copy_bytes_to_smc(adev,
5212 si_pi->arb_table_start +
5213 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
5214 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
5215 (u8 *)&arb_regs,
5216 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
5217 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005218
5219 return ret;
5220}
5221
5222static void si_get_mvdd_configuration(struct amdgpu_device *adev)
5223{
5224 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5225
5226 pi->mvdd_split_frequency = 30000;
5227}
5228
5229static int si_init_smc_table(struct amdgpu_device *adev)
5230{
5231 struct si_power_info *si_pi = si_get_pi(adev);
5232 struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
5233 const struct si_ulv_param *ulv = &si_pi->ulv;
5234 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
5235 int ret;
5236 u32 lane_width;
5237 u32 vr_hot_gpio;
5238
5239 si_populate_smc_voltage_tables(adev, table);
5240
5241 switch (adev->pm.int_thermal_type) {
5242 case THERMAL_TYPE_SI:
5243 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
5244 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
5245 break;
5246 case THERMAL_TYPE_NONE:
5247 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
5248 break;
5249 default:
5250 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
5251 break;
5252 }
5253
5254 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
5255 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
5256
5257 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
5258 if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
5259 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
5260 }
5261
5262 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
5263 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
5264
5265 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5266 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
5267
5268 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
5269 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
5270
5271 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
5272 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
5273 vr_hot_gpio = adev->pm.dpm.backbias_response_time;
5274 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
5275 vr_hot_gpio);
5276 }
5277
5278 ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
5279 if (ret)
5280 return ret;
5281
5282 ret = si_populate_smc_acpi_state(adev, table);
5283 if (ret)
5284 return ret;
5285
5286 table->driverState = table->initialState;
5287
5288 ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
5289 SISLANDS_INITIAL_STATE_ARB_INDEX);
5290 if (ret)
5291 return ret;
5292
5293 if (ulv->supported && ulv->pl.vddc) {
5294 ret = si_populate_ulv_state(adev, &table->ULVState);
5295 if (ret)
5296 return ret;
5297
5298 ret = si_program_ulv_memory_timing_parameters(adev);
5299 if (ret)
5300 return ret;
5301
5302 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
5303 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
5304
5305 lane_width = amdgpu_get_pcie_lanes(adev);
5306 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5307 } else {
5308 table->ULVState = table->initialState;
5309 }
5310
Alex Deucher6861c832016-09-13 00:06:07 -04005311 return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
5312 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
5313 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005314}
5315
5316static int si_calculate_sclk_params(struct amdgpu_device *adev,
5317 u32 engine_clock,
5318 SISLANDS_SMC_SCLK_VALUE *sclk)
5319{
5320 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5321 struct si_power_info *si_pi = si_get_pi(adev);
5322 struct atom_clock_dividers dividers;
5323 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
5324 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
5325 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
5326 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
5327 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
5328 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
5329 u64 tmp;
5330 u32 reference_clock = adev->clock.spll.reference_freq;
5331 u32 reference_divider;
5332 u32 fbdiv;
5333 int ret;
5334
5335 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
5336 engine_clock, false, &dividers);
5337 if (ret)
5338 return ret;
5339
5340 reference_divider = 1 + dividers.ref_div;
5341
5342 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
5343 do_div(tmp, reference_clock);
5344 fbdiv = (u32) tmp;
5345
5346 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
5347 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
5348 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
5349
5350 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5351 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
5352
Tom St Denis77d318a2016-09-06 09:45:43 -04005353 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
5354 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
5355 spll_func_cntl_3 |= SPLL_DITHEN;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005356
5357 if (pi->sclk_ss) {
5358 struct amdgpu_atom_ss ss;
5359 u32 vco_freq = engine_clock * dividers.post_div;
5360
5361 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
5362 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
5363 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
5364 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
5365
5366 cg_spll_spread_spectrum &= ~CLK_S_MASK;
5367 cg_spll_spread_spectrum |= CLK_S(clk_s);
5368 cg_spll_spread_spectrum |= SSEN;
5369
5370 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
5371 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
5372 }
5373 }
5374
5375 sclk->sclk_value = engine_clock;
5376 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
5377 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
5378 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
5379 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
5380 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
5381 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
5382
5383 return 0;
5384}
5385
5386static int si_populate_sclk_value(struct amdgpu_device *adev,
5387 u32 engine_clock,
5388 SISLANDS_SMC_SCLK_VALUE *sclk)
5389{
5390 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
5391 int ret;
5392
5393 ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
5394 if (!ret) {
5395 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
5396 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
5397 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
5398 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
5399 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
5400 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
5401 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
5402 }
5403
5404 return ret;
5405}
5406
5407static int si_populate_mclk_value(struct amdgpu_device *adev,
5408 u32 engine_clock,
5409 u32 memory_clock,
5410 SISLANDS_SMC_MCLK_VALUE *mclk,
5411 bool strobe_mode,
5412 bool dll_state_on)
5413{
5414 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5415 struct si_power_info *si_pi = si_get_pi(adev);
5416 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
5417 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
5418 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
5419 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
5420 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
5421 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
5422 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
5423 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
5424 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
5425 struct atom_mpll_param mpll_param;
5426 int ret;
5427
5428 ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
5429 if (ret)
5430 return ret;
5431
5432 mpll_func_cntl &= ~BWCTRL_MASK;
5433 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
5434
5435 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
5436 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
5437 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
5438
5439 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
5440 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
5441
5442 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5443 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
5444 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
5445 YCLK_POST_DIV(mpll_param.post_div);
5446 }
5447
5448 if (pi->mclk_ss) {
5449 struct amdgpu_atom_ss ss;
5450 u32 freq_nom;
5451 u32 tmp;
5452 u32 reference_clock = adev->clock.mpll.reference_freq;
5453
5454 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5455 freq_nom = memory_clock * 4;
5456 else
5457 freq_nom = memory_clock * 2;
5458
5459 tmp = freq_nom / reference_clock;
5460 tmp = tmp * tmp;
5461 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
Tom St Denis77d318a2016-09-06 09:45:43 -04005462 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005463 u32 clks = reference_clock * 5 / ss.rate;
5464 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
5465
Tom St Denis77d318a2016-09-06 09:45:43 -04005466 mpll_ss1 &= ~CLKV_MASK;
5467 mpll_ss1 |= CLKV(clkv);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005468
Tom St Denis77d318a2016-09-06 09:45:43 -04005469 mpll_ss2 &= ~CLKS_MASK;
5470 mpll_ss2 |= CLKS(clks);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005471 }
5472 }
5473
5474 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
5475 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
5476
5477 if (dll_state_on)
5478 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
5479 else
5480 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5481
5482 mclk->mclk_value = cpu_to_be32(memory_clock);
5483 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
5484 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
5485 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
5486 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
5487 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
5488 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
5489 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
5490 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
5491 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
5492
5493 return 0;
5494}
5495
5496static void si_populate_smc_sp(struct amdgpu_device *adev,
5497 struct amdgpu_ps *amdgpu_state,
5498 SISLANDS_SMC_SWSTATE *smc_state)
5499{
5500 struct si_ps *ps = si_get_ps(amdgpu_state);
5501 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5502 int i;
5503
5504 for (i = 0; i < ps->performance_level_count - 1; i++)
5505 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
5506
5507 smc_state->levels[ps->performance_level_count - 1].bSP =
5508 cpu_to_be32(pi->psp);
5509}
5510
5511static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
5512 struct rv7xx_pl *pl,
5513 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
5514{
5515 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5516 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5517 struct si_power_info *si_pi = si_get_pi(adev);
5518 int ret;
5519 bool dll_state_on;
5520 u16 std_vddc;
5521 bool gmc_pg = false;
5522
5523 if (eg_pi->pcie_performance_request &&
5524 (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
5525 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
5526 else
5527 level->gen2PCIE = (u8)pl->pcie_gen;
5528
5529 ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
5530 if (ret)
5531 return ret;
5532
5533 level->mcFlags = 0;
5534
5535 if (pi->mclk_stutter_mode_threshold &&
5536 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5537 !eg_pi->uvd_enabled &&
5538 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5539 (adev->pm.dpm.new_active_crtc_count <= 2)) {
5540 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5541
5542 if (gmc_pg)
5543 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5544 }
5545
5546 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5547 if (pl->mclk > pi->mclk_edc_enable_threshold)
5548 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5549
5550 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5551 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5552
5553 level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
5554
5555 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5556 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5557 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5558 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5559 else
5560 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5561 } else {
5562 dll_state_on = false;
5563 }
5564 } else {
5565 level->strobeMode = si_get_strobe_mode_settings(adev,
5566 pl->mclk);
5567
5568 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5569 }
5570
5571 ret = si_populate_mclk_value(adev,
5572 pl->sclk,
5573 pl->mclk,
5574 &level->mclk,
5575 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5576 if (ret)
5577 return ret;
5578
5579 ret = si_populate_voltage_value(adev,
5580 &eg_pi->vddc_voltage_table,
5581 pl->vddc, &level->vddc);
5582 if (ret)
5583 return ret;
5584
5585
5586 ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
5587 if (ret)
5588 return ret;
5589
5590 ret = si_populate_std_voltage_value(adev, std_vddc,
5591 level->vddc.index, &level->std_vddc);
5592 if (ret)
5593 return ret;
5594
5595 if (eg_pi->vddci_control) {
5596 ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5597 pl->vddci, &level->vddci);
5598 if (ret)
5599 return ret;
5600 }
5601
5602 if (si_pi->vddc_phase_shed_control) {
5603 ret = si_populate_phase_shedding_value(adev,
5604 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5605 pl->vddc,
5606 pl->sclk,
5607 pl->mclk,
5608 &level->vddc);
5609 if (ret)
5610 return ret;
5611 }
5612
5613 level->MaxPoweredUpCU = si_pi->max_cu;
5614
5615 ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
5616
5617 return ret;
5618}
5619
5620static int si_populate_smc_t(struct amdgpu_device *adev,
5621 struct amdgpu_ps *amdgpu_state,
5622 SISLANDS_SMC_SWSTATE *smc_state)
5623{
5624 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5625 struct si_ps *state = si_get_ps(amdgpu_state);
5626 u32 a_t;
5627 u32 t_l, t_h;
5628 u32 high_bsp;
5629 int i, ret;
5630
5631 if (state->performance_level_count >= 9)
5632 return -EINVAL;
5633
5634 if (state->performance_level_count < 2) {
5635 a_t = CG_R(0xffff) | CG_L(0);
5636 smc_state->levels[0].aT = cpu_to_be32(a_t);
5637 return 0;
5638 }
5639
5640 smc_state->levels[0].aT = cpu_to_be32(0);
5641
5642 for (i = 0; i <= state->performance_level_count - 2; i++) {
5643 ret = r600_calculate_at(
5644 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5645 100 * R600_AH_DFLT,
5646 state->performance_levels[i + 1].sclk,
5647 state->performance_levels[i].sclk,
5648 &t_l,
5649 &t_h);
5650
5651 if (ret) {
5652 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5653 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5654 }
5655
5656 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5657 a_t |= CG_R(t_l * pi->bsp / 20000);
5658 smc_state->levels[i].aT = cpu_to_be32(a_t);
5659
5660 high_bsp = (i == state->performance_level_count - 2) ?
5661 pi->pbsp : pi->bsp;
5662 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5663 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5664 }
5665
5666 return 0;
5667}
5668
5669static int si_disable_ulv(struct amdgpu_device *adev)
5670{
5671 struct si_power_info *si_pi = si_get_pi(adev);
5672 struct si_ulv_param *ulv = &si_pi->ulv;
5673
5674 if (ulv->supported)
Alex Deucher6861c832016-09-13 00:06:07 -04005675 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005676 0 : -EINVAL;
5677
5678 return 0;
5679}
5680
5681static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
5682 struct amdgpu_ps *amdgpu_state)
5683{
5684 const struct si_power_info *si_pi = si_get_pi(adev);
5685 const struct si_ulv_param *ulv = &si_pi->ulv;
5686 const struct si_ps *state = si_get_ps(amdgpu_state);
5687 int i;
5688
5689 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5690 return false;
5691
5692 /* XXX validate against display requirements! */
5693
5694 for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5695 if (adev->clock.current_dispclk <=
5696 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5697 if (ulv->pl.vddc <
5698 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5699 return false;
5700 }
5701 }
5702
5703 if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
5704 return false;
5705
5706 return true;
5707}
5708
5709static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
5710 struct amdgpu_ps *amdgpu_new_state)
5711{
5712 const struct si_power_info *si_pi = si_get_pi(adev);
5713 const struct si_ulv_param *ulv = &si_pi->ulv;
5714
5715 if (ulv->supported) {
5716 if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
Alex Deucher6861c832016-09-13 00:06:07 -04005717 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005718 0 : -EINVAL;
5719 }
5720 return 0;
5721}
5722
5723static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
5724 struct amdgpu_ps *amdgpu_state,
5725 SISLANDS_SMC_SWSTATE *smc_state)
5726{
5727 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5728 struct ni_power_info *ni_pi = ni_get_pi(adev);
5729 struct si_power_info *si_pi = si_get_pi(adev);
5730 struct si_ps *state = si_get_ps(amdgpu_state);
5731 int i, ret;
5732 u32 threshold;
5733 u32 sclk_in_sr = 1350; /* ??? */
5734
5735 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5736 return -EINVAL;
5737
5738 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5739
5740 if (amdgpu_state->vclk && amdgpu_state->dclk) {
5741 eg_pi->uvd_enabled = true;
5742 if (eg_pi->smu_uvd_hs)
5743 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5744 } else {
5745 eg_pi->uvd_enabled = false;
5746 }
5747
5748 if (state->dc_compatible)
5749 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5750
5751 smc_state->levelCount = 0;
5752 for (i = 0; i < state->performance_level_count; i++) {
5753 if (eg_pi->sclk_deep_sleep) {
5754 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5755 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5756 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5757 else
5758 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5759 }
5760 }
5761
5762 ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
5763 &smc_state->levels[i]);
5764 smc_state->levels[i].arbRefreshState =
5765 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5766
5767 if (ret)
5768 return ret;
5769
5770 if (ni_pi->enable_power_containment)
5771 smc_state->levels[i].displayWatermark =
5772 (state->performance_levels[i].sclk < threshold) ?
5773 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5774 else
5775 smc_state->levels[i].displayWatermark = (i < 2) ?
5776 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5777
5778 if (eg_pi->dynamic_ac_timing)
5779 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5780 else
5781 smc_state->levels[i].ACIndex = 0;
5782
5783 smc_state->levelCount++;
5784 }
5785
5786 si_write_smc_soft_register(adev,
5787 SI_SMC_SOFT_REGISTER_watermark_threshold,
5788 threshold / 512);
5789
5790 si_populate_smc_sp(adev, amdgpu_state, smc_state);
5791
5792 ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
5793 if (ret)
5794 ni_pi->enable_power_containment = false;
5795
5796 ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
Tom St Denis77d318a2016-09-06 09:45:43 -04005797 if (ret)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005798 ni_pi->enable_sq_ramping = false;
5799
5800 return si_populate_smc_t(adev, amdgpu_state, smc_state);
5801}
5802
5803static int si_upload_sw_state(struct amdgpu_device *adev,
5804 struct amdgpu_ps *amdgpu_new_state)
5805{
5806 struct si_power_info *si_pi = si_get_pi(adev);
5807 struct si_ps *new_state = si_get_ps(amdgpu_new_state);
5808 int ret;
5809 u32 address = si_pi->state_table_start +
5810 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5811 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5812 ((new_state->performance_level_count - 1) *
5813 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5814 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5815
5816 memset(smc_state, 0, state_size);
5817
5818 ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
5819 if (ret)
5820 return ret;
5821
Alex Deucher6861c832016-09-13 00:06:07 -04005822 return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5823 state_size, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005824}
5825
5826static int si_upload_ulv_state(struct amdgpu_device *adev)
5827{
5828 struct si_power_info *si_pi = si_get_pi(adev);
5829 struct si_ulv_param *ulv = &si_pi->ulv;
5830 int ret = 0;
5831
5832 if (ulv->supported && ulv->pl.vddc) {
5833 u32 address = si_pi->state_table_start +
5834 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5835 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5836 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5837
5838 memset(smc_state, 0, state_size);
5839
5840 ret = si_populate_ulv_state(adev, smc_state);
5841 if (!ret)
Alex Deucher6861c832016-09-13 00:06:07 -04005842 ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5843 state_size, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005844 }
5845
5846 return ret;
5847}
5848
5849static int si_upload_smc_data(struct amdgpu_device *adev)
5850{
5851 struct amdgpu_crtc *amdgpu_crtc = NULL;
5852 int i;
5853
5854 if (adev->pm.dpm.new_active_crtc_count == 0)
5855 return 0;
5856
5857 for (i = 0; i < adev->mode_info.num_crtc; i++) {
5858 if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
5859 amdgpu_crtc = adev->mode_info.crtcs[i];
5860 break;
5861 }
5862 }
5863
5864 if (amdgpu_crtc == NULL)
5865 return 0;
5866
5867 if (amdgpu_crtc->line_time <= 0)
5868 return 0;
5869
5870 if (si_write_smc_soft_register(adev,
5871 SI_SMC_SOFT_REGISTER_crtc_index,
5872 amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
5873 return 0;
5874
5875 if (si_write_smc_soft_register(adev,
5876 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5877 amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5878 return 0;
5879
5880 if (si_write_smc_soft_register(adev,
5881 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5882 amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5883 return 0;
5884
5885 return 0;
5886}
5887
5888static int si_set_mc_special_registers(struct amdgpu_device *adev,
5889 struct si_mc_reg_table *table)
5890{
5891 u8 i, j, k;
5892 u32 temp_reg;
5893
5894 for (i = 0, j = table->last; i < table->last; i++) {
5895 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5896 return -EINVAL;
5897 switch (table->mc_reg_address[i].s1) {
5898 case MC_SEQ_MISC1:
5899 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5900 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
5901 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
5902 for (k = 0; k < table->num_entries; k++)
5903 table->mc_reg_table_entry[k].mc_data[j] =
5904 ((temp_reg & 0xffff0000)) |
5905 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5906 j++;
5907 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5908 return -EINVAL;
5909
5910 temp_reg = RREG32(MC_PMG_CMD_MRS);
5911 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
5912 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
5913 for (k = 0; k < table->num_entries; k++) {
5914 table->mc_reg_table_entry[k].mc_data[j] =
5915 (temp_reg & 0xffff0000) |
5916 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5917 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
5918 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5919 }
5920 j++;
5921 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5922 return -EINVAL;
5923
5924 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
5925 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
5926 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
5927 for (k = 0; k < table->num_entries; k++)
5928 table->mc_reg_table_entry[k].mc_data[j] =
5929 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5930 j++;
5931 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5932 return -EINVAL;
5933 }
5934 break;
5935 case MC_SEQ_RESERVE_M:
5936 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5937 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
5938 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
5939 for(k = 0; k < table->num_entries; k++)
5940 table->mc_reg_table_entry[k].mc_data[j] =
5941 (temp_reg & 0xffff0000) |
5942 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5943 j++;
5944 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5945 return -EINVAL;
5946 break;
5947 default:
5948 break;
5949 }
5950 }
5951
5952 table->last = j;
5953
5954 return 0;
5955}
5956
5957static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5958{
5959 bool result = true;
5960 switch (in_reg) {
5961 case MC_SEQ_RAS_TIMING:
5962 *out_reg = MC_SEQ_RAS_TIMING_LP;
5963 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005964 case MC_SEQ_CAS_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005965 *out_reg = MC_SEQ_CAS_TIMING_LP;
5966 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005967 case MC_SEQ_MISC_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005968 *out_reg = MC_SEQ_MISC_TIMING_LP;
5969 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005970 case MC_SEQ_MISC_TIMING2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005971 *out_reg = MC_SEQ_MISC_TIMING2_LP;
5972 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005973 case MC_SEQ_RD_CTL_D0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005974 *out_reg = MC_SEQ_RD_CTL_D0_LP;
5975 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005976 case MC_SEQ_RD_CTL_D1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005977 *out_reg = MC_SEQ_RD_CTL_D1_LP;
5978 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005979 case MC_SEQ_WR_CTL_D0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005980 *out_reg = MC_SEQ_WR_CTL_D0_LP;
5981 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005982 case MC_SEQ_WR_CTL_D1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005983 *out_reg = MC_SEQ_WR_CTL_D1_LP;
5984 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005985 case MC_PMG_CMD_EMRS:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005986 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
5987 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005988 case MC_PMG_CMD_MRS:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005989 *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
5990 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005991 case MC_PMG_CMD_MRS1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005992 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
5993 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005994 case MC_SEQ_PMG_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005995 *out_reg = MC_SEQ_PMG_TIMING_LP;
5996 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005997 case MC_PMG_CMD_MRS2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005998 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
5999 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04006000 case MC_SEQ_WR_CTL_2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006001 *out_reg = MC_SEQ_WR_CTL_2_LP;
6002 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04006003 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006004 result = false;
6005 break;
6006 }
6007
6008 return result;
6009}
6010
6011static void si_set_valid_flag(struct si_mc_reg_table *table)
6012{
6013 u8 i, j;
6014
6015 for (i = 0; i < table->last; i++) {
6016 for (j = 1; j < table->num_entries; j++) {
6017 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
6018 table->valid_flag |= 1 << i;
6019 break;
6020 }
6021 }
6022 }
6023}
6024
6025static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
6026{
6027 u32 i;
6028 u16 address;
6029
6030 for (i = 0; i < table->last; i++)
6031 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
6032 address : table->mc_reg_address[i].s1;
6033
6034}
6035
6036static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
6037 struct si_mc_reg_table *si_table)
6038{
6039 u8 i, j;
6040
6041 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
6042 return -EINVAL;
6043 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
6044 return -EINVAL;
6045
6046 for (i = 0; i < table->last; i++)
6047 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
6048 si_table->last = table->last;
6049
6050 for (i = 0; i < table->num_entries; i++) {
6051 si_table->mc_reg_table_entry[i].mclk_max =
6052 table->mc_reg_table_entry[i].mclk_max;
6053 for (j = 0; j < table->last; j++) {
6054 si_table->mc_reg_table_entry[i].mc_data[j] =
6055 table->mc_reg_table_entry[i].mc_data[j];
6056 }
6057 }
6058 si_table->num_entries = table->num_entries;
6059
6060 return 0;
6061}
6062
6063static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
6064{
6065 struct si_power_info *si_pi = si_get_pi(adev);
6066 struct atom_mc_reg_table *table;
6067 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
6068 u8 module_index = rv770_get_memory_module_index(adev);
6069 int ret;
6070
6071 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
6072 if (!table)
6073 return -ENOMEM;
6074
6075 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
6076 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
6077 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
6078 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
6079 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
6080 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
6081 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
6082 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
6083 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
6084 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
6085 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
6086 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
6087 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
6088 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
6089
Tom St Denis77d318a2016-09-06 09:45:43 -04006090 ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
6091 if (ret)
6092 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006093
Tom St Denis77d318a2016-09-06 09:45:43 -04006094 ret = si_copy_vbios_mc_reg_table(table, si_table);
6095 if (ret)
6096 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006097
6098 si_set_s0_mc_reg_index(si_table);
6099
6100 ret = si_set_mc_special_registers(adev, si_table);
Tom St Denis77d318a2016-09-06 09:45:43 -04006101 if (ret)
6102 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006103
6104 si_set_valid_flag(si_table);
6105
6106init_mc_done:
6107 kfree(table);
6108
6109 return ret;
6110
6111}
6112
6113static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
6114 SMC_SIslands_MCRegisters *mc_reg_table)
6115{
6116 struct si_power_info *si_pi = si_get_pi(adev);
6117 u32 i, j;
6118
6119 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
6120 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
6121 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
6122 break;
6123 mc_reg_table->address[i].s0 =
6124 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
6125 mc_reg_table->address[i].s1 =
6126 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
6127 i++;
6128 }
6129 }
6130 mc_reg_table->last = (u8)i;
6131}
6132
6133static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
6134 SMC_SIslands_MCRegisterSet *data,
6135 u32 num_entries, u32 valid_flag)
6136{
6137 u32 i, j;
6138
6139 for(i = 0, j = 0; j < num_entries; j++) {
6140 if (valid_flag & (1 << j)) {
6141 data->value[i] = cpu_to_be32(entry->mc_data[j]);
6142 i++;
6143 }
6144 }
6145}
6146
6147static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
6148 struct rv7xx_pl *pl,
6149 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
6150{
6151 struct si_power_info *si_pi = si_get_pi(adev);
6152 u32 i = 0;
6153
6154 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
6155 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
6156 break;
6157 }
6158
6159 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
6160 --i;
6161
6162 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
6163 mc_reg_table_data, si_pi->mc_reg_table.last,
6164 si_pi->mc_reg_table.valid_flag);
6165}
6166
6167static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
6168 struct amdgpu_ps *amdgpu_state,
6169 SMC_SIslands_MCRegisters *mc_reg_table)
6170{
Tom St Denis77d318a2016-09-06 09:45:43 -04006171 struct si_ps *state = si_get_ps(amdgpu_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006172 int i;
6173
6174 for (i = 0; i < state->performance_level_count; i++) {
6175 si_convert_mc_reg_table_entry_to_smc(adev,
6176 &state->performance_levels[i],
6177 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
6178 }
6179}
6180
6181static int si_populate_mc_reg_table(struct amdgpu_device *adev,
6182 struct amdgpu_ps *amdgpu_boot_state)
6183{
6184 struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
6185 struct si_power_info *si_pi = si_get_pi(adev);
6186 struct si_ulv_param *ulv = &si_pi->ulv;
6187 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6188
6189 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6190
6191 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
6192
6193 si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
6194
6195 si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
6196 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
6197
6198 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6199 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
6200 si_pi->mc_reg_table.last,
6201 si_pi->mc_reg_table.valid_flag);
6202
6203 if (ulv->supported && ulv->pl.vddc != 0)
6204 si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
6205 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
6206 else
6207 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6208 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
6209 si_pi->mc_reg_table.last,
6210 si_pi->mc_reg_table.valid_flag);
6211
6212 si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
6213
Alex Deucher6861c832016-09-13 00:06:07 -04006214 return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
6215 (u8 *)smc_mc_reg_table,
6216 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006217}
6218
6219static int si_upload_mc_reg_table(struct amdgpu_device *adev,
6220 struct amdgpu_ps *amdgpu_new_state)
6221{
Tom St Denis77d318a2016-09-06 09:45:43 -04006222 struct si_ps *new_state = si_get_ps(amdgpu_new_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006223 struct si_power_info *si_pi = si_get_pi(adev);
6224 u32 address = si_pi->mc_reg_table_start +
6225 offsetof(SMC_SIslands_MCRegisters,
6226 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
6227 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6228
6229 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6230
6231 si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
6232
Alex Deucher6861c832016-09-13 00:06:07 -04006233 return amdgpu_si_copy_bytes_to_smc(adev, address,
6234 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
6235 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
6236 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006237}
6238
6239static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
6240{
Tom St Denis77d318a2016-09-06 09:45:43 -04006241 if (enable)
6242 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
6243 else
6244 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006245}
6246
6247static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
6248 struct amdgpu_ps *amdgpu_state)
6249{
Tom St Denis77d318a2016-09-06 09:45:43 -04006250 struct si_ps *state = si_get_ps(amdgpu_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006251 int i;
6252 u16 pcie_speed, max_speed = 0;
6253
6254 for (i = 0; i < state->performance_level_count; i++) {
6255 pcie_speed = state->performance_levels[i].pcie_gen;
6256 if (max_speed < pcie_speed)
6257 max_speed = pcie_speed;
6258 }
6259 return max_speed;
6260}
6261
6262static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
6263{
6264 u32 speed_cntl;
6265
6266 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
6267 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
6268
6269 return (u16)speed_cntl;
6270}
6271
6272static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
6273 struct amdgpu_ps *amdgpu_new_state,
6274 struct amdgpu_ps *amdgpu_current_state)
6275{
6276 struct si_power_info *si_pi = si_get_pi(adev);
6277 enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6278 enum amdgpu_pcie_gen current_link_speed;
6279
6280 if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
6281 current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
6282 else
6283 current_link_speed = si_pi->force_pcie_gen;
6284
6285 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
6286 si_pi->pspp_notify_required = false;
6287 if (target_link_speed > current_link_speed) {
6288 switch (target_link_speed) {
6289#if defined(CONFIG_ACPI)
6290 case AMDGPU_PCIE_GEN3:
6291 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
6292 break;
6293 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
6294 if (current_link_speed == AMDGPU_PCIE_GEN2)
6295 break;
6296 case AMDGPU_PCIE_GEN2:
6297 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
6298 break;
6299#endif
6300 default:
6301 si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
6302 break;
6303 }
6304 } else {
6305 if (target_link_speed < current_link_speed)
6306 si_pi->pspp_notify_required = true;
6307 }
6308}
6309
6310static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
6311 struct amdgpu_ps *amdgpu_new_state,
6312 struct amdgpu_ps *amdgpu_current_state)
6313{
6314 struct si_power_info *si_pi = si_get_pi(adev);
6315 enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6316 u8 request;
6317
6318 if (si_pi->pspp_notify_required) {
6319 if (target_link_speed == AMDGPU_PCIE_GEN3)
6320 request = PCIE_PERF_REQ_PECI_GEN3;
6321 else if (target_link_speed == AMDGPU_PCIE_GEN2)
6322 request = PCIE_PERF_REQ_PECI_GEN2;
6323 else
6324 request = PCIE_PERF_REQ_PECI_GEN1;
6325
6326 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
6327 (si_get_current_pcie_speed(adev) > 0))
6328 return;
6329
6330#if defined(CONFIG_ACPI)
6331 amdgpu_acpi_pcie_performance_request(adev, request, false);
6332#endif
6333 }
6334}
6335
6336#if 0
6337static int si_ds_request(struct amdgpu_device *adev,
6338 bool ds_status_on, u32 count_write)
6339{
6340 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6341
6342 if (eg_pi->sclk_deep_sleep) {
6343 if (ds_status_on)
Alex Deucher6861c832016-09-13 00:06:07 -04006344 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006345 PPSMC_Result_OK) ?
6346 0 : -EINVAL;
6347 else
Alex Deucher6861c832016-09-13 00:06:07 -04006348 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006349 PPSMC_Result_OK) ? 0 : -EINVAL;
6350 }
6351 return 0;
6352}
6353#endif
6354
6355static void si_set_max_cu_value(struct amdgpu_device *adev)
6356{
6357 struct si_power_info *si_pi = si_get_pi(adev);
6358
6359 if (adev->asic_type == CHIP_VERDE) {
6360 switch (adev->pdev->device) {
6361 case 0x6820:
6362 case 0x6825:
6363 case 0x6821:
6364 case 0x6823:
6365 case 0x6827:
6366 si_pi->max_cu = 10;
6367 break;
6368 case 0x682D:
6369 case 0x6824:
6370 case 0x682F:
6371 case 0x6826:
6372 si_pi->max_cu = 8;
6373 break;
6374 case 0x6828:
6375 case 0x6830:
6376 case 0x6831:
6377 case 0x6838:
6378 case 0x6839:
6379 case 0x683D:
6380 si_pi->max_cu = 10;
6381 break;
6382 case 0x683B:
6383 case 0x683F:
6384 case 0x6829:
6385 si_pi->max_cu = 8;
6386 break;
6387 default:
6388 si_pi->max_cu = 0;
6389 break;
6390 }
6391 } else {
6392 si_pi->max_cu = 0;
6393 }
6394}
6395
6396static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
6397 struct amdgpu_clock_voltage_dependency_table *table)
6398{
6399 u32 i;
6400 int j;
6401 u16 leakage_voltage;
6402
6403 if (table) {
6404 for (i = 0; i < table->count; i++) {
6405 switch (si_get_leakage_voltage_from_leakage_index(adev,
6406 table->entries[i].v,
6407 &leakage_voltage)) {
6408 case 0:
6409 table->entries[i].v = leakage_voltage;
6410 break;
6411 case -EAGAIN:
6412 return -EINVAL;
6413 case -EINVAL:
6414 default:
6415 break;
6416 }
6417 }
6418
6419 for (j = (table->count - 2); j >= 0; j--) {
6420 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
6421 table->entries[j].v : table->entries[j + 1].v;
6422 }
6423 }
6424 return 0;
6425}
6426
6427static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
6428{
6429 int ret = 0;
6430
6431 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6432 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006433 if (ret)
6434 DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006435 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6436 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006437 if (ret)
6438 DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006439 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6440 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006441 if (ret)
6442 DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006443 return ret;
6444}
6445
6446static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
6447 struct amdgpu_ps *amdgpu_new_state,
6448 struct amdgpu_ps *amdgpu_current_state)
6449{
6450 u32 lane_width;
6451 u32 new_lane_width =
6452 (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6453 u32 current_lane_width =
6454 (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6455
6456 if (new_lane_width != current_lane_width) {
6457 amdgpu_set_pcie_lanes(adev, new_lane_width);
6458 lane_width = amdgpu_get_pcie_lanes(adev);
6459 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
6460 }
6461}
6462
6463static void si_dpm_setup_asic(struct amdgpu_device *adev)
6464{
6465 si_read_clock_registers(adev);
6466 si_enable_acpi_power_management(adev);
6467}
6468
6469static int si_thermal_enable_alert(struct amdgpu_device *adev,
6470 bool enable)
6471{
6472 u32 thermal_int = RREG32(CG_THERMAL_INT);
6473
6474 if (enable) {
6475 PPSMC_Result result;
6476
6477 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
6478 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher6861c832016-09-13 00:06:07 -04006479 result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006480 if (result != PPSMC_Result_OK) {
6481 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
6482 return -EINVAL;
6483 }
6484 } else {
6485 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
6486 WREG32(CG_THERMAL_INT, thermal_int);
6487 }
6488
6489 return 0;
6490}
6491
6492static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
6493 int min_temp, int max_temp)
6494{
6495 int low_temp = 0 * 1000;
6496 int high_temp = 255 * 1000;
6497
6498 if (low_temp < min_temp)
6499 low_temp = min_temp;
6500 if (high_temp > max_temp)
6501 high_temp = max_temp;
6502 if (high_temp < low_temp) {
6503 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
6504 return -EINVAL;
6505 }
6506
6507 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
6508 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6509 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6510
6511 adev->pm.dpm.thermal.min_temp = low_temp;
6512 adev->pm.dpm.thermal.max_temp = high_temp;
6513
6514 return 0;
6515}
6516
6517static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
6518{
6519 struct si_power_info *si_pi = si_get_pi(adev);
6520 u32 tmp;
6521
6522 if (si_pi->fan_ctrl_is_in_default_mode) {
6523 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6524 si_pi->fan_ctrl_default_mode = tmp;
6525 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6526 si_pi->t_min = tmp;
6527 si_pi->fan_ctrl_is_in_default_mode = false;
6528 }
6529
6530 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6531 tmp |= TMIN(0);
6532 WREG32(CG_FDO_CTRL2, tmp);
6533
6534 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6535 tmp |= FDO_PWM_MODE(mode);
6536 WREG32(CG_FDO_CTRL2, tmp);
6537}
6538
6539static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
6540{
6541 struct si_power_info *si_pi = si_get_pi(adev);
6542 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6543 u32 duty100;
6544 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6545 u16 fdo_min, slope1, slope2;
6546 u32 reference_clock, tmp;
6547 int ret;
6548 u64 tmp64;
6549
6550 if (!si_pi->fan_table_start) {
6551 adev->pm.dpm.fan.ucode_fan_control = false;
6552 return 0;
6553 }
6554
6555 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6556
6557 if (duty100 == 0) {
6558 adev->pm.dpm.fan.ucode_fan_control = false;
6559 return 0;
6560 }
6561
6562 tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
6563 do_div(tmp64, 10000);
6564 fdo_min = (u16)tmp64;
6565
6566 t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
6567 t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
6568
6569 pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
6570 pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
6571
6572 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6573 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6574
6575 fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
6576 fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
6577 fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006578 fan_table.slope1 = cpu_to_be16(slope1);
6579 fan_table.slope2 = cpu_to_be16(slope2);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006580 fan_table.fdo_min = cpu_to_be16(fdo_min);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006581 fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006582 fan_table.hys_up = cpu_to_be16(1);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006583 fan_table.hys_slope = cpu_to_be16(1);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006584 fan_table.temp_resp_lim = cpu_to_be16(5);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006585 reference_clock = amdgpu_asic_get_xclk(adev);
6586
6587 fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
6588 reference_clock) / 1600);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006589 fan_table.fdo_max = cpu_to_be16((u16)duty100);
6590
6591 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6592 fan_table.temp_src = (uint8_t)tmp;
6593
Alex Deucher6861c832016-09-13 00:06:07 -04006594 ret = amdgpu_si_copy_bytes_to_smc(adev,
6595 si_pi->fan_table_start,
6596 (u8 *)(&fan_table),
6597 sizeof(fan_table),
6598 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006599
6600 if (ret) {
6601 DRM_ERROR("Failed to load fan table to the SMC.");
6602 adev->pm.dpm.fan.ucode_fan_control = false;
6603 }
6604
Tom St Denisad2473a2016-09-07 08:42:41 -04006605 return ret;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006606}
6607
6608static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
6609{
6610 struct si_power_info *si_pi = si_get_pi(adev);
6611 PPSMC_Result ret;
6612
Alex Deucher6861c832016-09-13 00:06:07 -04006613 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006614 if (ret == PPSMC_Result_OK) {
6615 si_pi->fan_is_controlled_by_smc = true;
6616 return 0;
6617 } else {
6618 return -EINVAL;
6619 }
6620}
6621
6622static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
6623{
6624 struct si_power_info *si_pi = si_get_pi(adev);
6625 PPSMC_Result ret;
6626
Alex Deucher6861c832016-09-13 00:06:07 -04006627 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006628
6629 if (ret == PPSMC_Result_OK) {
6630 si_pi->fan_is_controlled_by_smc = false;
6631 return 0;
6632 } else {
6633 return -EINVAL;
6634 }
6635}
6636
6637static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
6638 u32 *speed)
6639{
6640 u32 duty, duty100;
6641 u64 tmp64;
6642
6643 if (adev->pm.no_fan)
6644 return -ENOENT;
6645
6646 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6647 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6648
6649 if (duty100 == 0)
6650 return -EINVAL;
6651
6652 tmp64 = (u64)duty * 100;
6653 do_div(tmp64, duty100);
6654 *speed = (u32)tmp64;
6655
6656 if (*speed > 100)
6657 *speed = 100;
6658
6659 return 0;
6660}
6661
6662static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
6663 u32 speed)
6664{
6665 struct si_power_info *si_pi = si_get_pi(adev);
6666 u32 tmp;
6667 u32 duty, duty100;
6668 u64 tmp64;
6669
6670 if (adev->pm.no_fan)
6671 return -ENOENT;
6672
6673 if (si_pi->fan_is_controlled_by_smc)
6674 return -EINVAL;
6675
6676 if (speed > 100)
6677 return -EINVAL;
6678
6679 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6680
6681 if (duty100 == 0)
6682 return -EINVAL;
6683
6684 tmp64 = (u64)speed * duty100;
6685 do_div(tmp64, 100);
6686 duty = (u32)tmp64;
6687
6688 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6689 tmp |= FDO_STATIC_DUTY(duty);
6690 WREG32(CG_FDO_CTRL0, tmp);
6691
6692 return 0;
6693}
6694
6695static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
6696{
6697 if (mode) {
6698 /* stop auto-manage */
6699 if (adev->pm.dpm.fan.ucode_fan_control)
6700 si_fan_ctrl_stop_smc_fan_control(adev);
6701 si_fan_ctrl_set_static_mode(adev, mode);
6702 } else {
6703 /* restart auto-manage */
6704 if (adev->pm.dpm.fan.ucode_fan_control)
6705 si_thermal_start_smc_fan_control(adev);
6706 else
6707 si_fan_ctrl_set_default_mode(adev);
6708 }
6709}
6710
6711static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
6712{
6713 struct si_power_info *si_pi = si_get_pi(adev);
6714 u32 tmp;
6715
6716 if (si_pi->fan_is_controlled_by_smc)
6717 return 0;
6718
6719 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6720 return (tmp >> FDO_PWM_MODE_SHIFT);
6721}
6722
6723#if 0
6724static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
6725 u32 *speed)
6726{
6727 u32 tach_period;
6728 u32 xclk = amdgpu_asic_get_xclk(adev);
6729
6730 if (adev->pm.no_fan)
6731 return -ENOENT;
6732
6733 if (adev->pm.fan_pulses_per_revolution == 0)
6734 return -ENOENT;
6735
6736 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6737 if (tach_period == 0)
6738 return -ENOENT;
6739
6740 *speed = 60 * xclk * 10000 / tach_period;
6741
6742 return 0;
6743}
6744
6745static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
6746 u32 speed)
6747{
6748 u32 tach_period, tmp;
6749 u32 xclk = amdgpu_asic_get_xclk(adev);
6750
6751 if (adev->pm.no_fan)
6752 return -ENOENT;
6753
6754 if (adev->pm.fan_pulses_per_revolution == 0)
6755 return -ENOENT;
6756
6757 if ((speed < adev->pm.fan_min_rpm) ||
6758 (speed > adev->pm.fan_max_rpm))
6759 return -EINVAL;
6760
6761 if (adev->pm.dpm.fan.ucode_fan_control)
6762 si_fan_ctrl_stop_smc_fan_control(adev);
6763
6764 tach_period = 60 * xclk * 10000 / (8 * speed);
6765 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6766 tmp |= TARGET_PERIOD(tach_period);
6767 WREG32(CG_TACH_CTRL, tmp);
6768
6769 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
6770
6771 return 0;
6772}
6773#endif
6774
6775static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
6776{
6777 struct si_power_info *si_pi = si_get_pi(adev);
6778 u32 tmp;
6779
6780 if (!si_pi->fan_ctrl_is_in_default_mode) {
6781 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6782 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6783 WREG32(CG_FDO_CTRL2, tmp);
6784
6785 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6786 tmp |= TMIN(si_pi->t_min);
6787 WREG32(CG_FDO_CTRL2, tmp);
6788 si_pi->fan_ctrl_is_in_default_mode = true;
6789 }
6790}
6791
6792static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
6793{
6794 if (adev->pm.dpm.fan.ucode_fan_control) {
6795 si_fan_ctrl_start_smc_fan_control(adev);
6796 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
6797 }
6798}
6799
6800static void si_thermal_initialize(struct amdgpu_device *adev)
6801{
6802 u32 tmp;
6803
6804 if (adev->pm.fan_pulses_per_revolution) {
6805 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6806 tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
6807 WREG32(CG_TACH_CTRL, tmp);
6808 }
6809
6810 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6811 tmp |= TACH_PWM_RESP_RATE(0x28);
6812 WREG32(CG_FDO_CTRL2, tmp);
6813}
6814
6815static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
6816{
6817 int ret;
6818
6819 si_thermal_initialize(adev);
6820 ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6821 if (ret)
6822 return ret;
6823 ret = si_thermal_enable_alert(adev, true);
6824 if (ret)
6825 return ret;
6826 if (adev->pm.dpm.fan.ucode_fan_control) {
6827 ret = si_halt_smc(adev);
6828 if (ret)
6829 return ret;
6830 ret = si_thermal_setup_fan_table(adev);
6831 if (ret)
6832 return ret;
6833 ret = si_resume_smc(adev);
6834 if (ret)
6835 return ret;
6836 si_thermal_start_smc_fan_control(adev);
6837 }
6838
6839 return 0;
6840}
6841
6842static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
6843{
6844 if (!adev->pm.no_fan) {
6845 si_fan_ctrl_set_default_mode(adev);
6846 si_fan_ctrl_stop_smc_fan_control(adev);
6847 }
6848}
6849
6850static int si_dpm_enable(struct amdgpu_device *adev)
6851{
6852 struct rv7xx_power_info *pi = rv770_get_pi(adev);
6853 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6854 struct si_power_info *si_pi = si_get_pi(adev);
6855 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6856 int ret;
6857
Alex Deucher6861c832016-09-13 00:06:07 -04006858 if (amdgpu_si_is_smc_running(adev))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006859 return -EINVAL;
6860 if (pi->voltage_control || si_pi->voltage_control_svi2)
6861 si_enable_voltage_control(adev, true);
6862 if (pi->mvdd_control)
6863 si_get_mvdd_configuration(adev);
6864 if (pi->voltage_control || si_pi->voltage_control_svi2) {
6865 ret = si_construct_voltage_tables(adev);
6866 if (ret) {
6867 DRM_ERROR("si_construct_voltage_tables failed\n");
6868 return ret;
6869 }
6870 }
6871 if (eg_pi->dynamic_ac_timing) {
6872 ret = si_initialize_mc_reg_table(adev);
6873 if (ret)
6874 eg_pi->dynamic_ac_timing = false;
6875 }
6876 if (pi->dynamic_ss)
6877 si_enable_spread_spectrum(adev, true);
6878 if (pi->thermal_protection)
6879 si_enable_thermal_protection(adev, true);
6880 si_setup_bsp(adev);
6881 si_program_git(adev);
6882 si_program_tp(adev);
6883 si_program_tpp(adev);
6884 si_program_sstp(adev);
6885 si_enable_display_gap(adev);
6886 si_program_vc(adev);
6887 ret = si_upload_firmware(adev);
6888 if (ret) {
6889 DRM_ERROR("si_upload_firmware failed\n");
6890 return ret;
6891 }
6892 ret = si_process_firmware_header(adev);
6893 if (ret) {
6894 DRM_ERROR("si_process_firmware_header failed\n");
6895 return ret;
6896 }
6897 ret = si_initial_switch_from_arb_f0_to_f1(adev);
6898 if (ret) {
6899 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
6900 return ret;
6901 }
6902 ret = si_init_smc_table(adev);
6903 if (ret) {
6904 DRM_ERROR("si_init_smc_table failed\n");
6905 return ret;
6906 }
6907 ret = si_init_smc_spll_table(adev);
6908 if (ret) {
6909 DRM_ERROR("si_init_smc_spll_table failed\n");
6910 return ret;
6911 }
6912 ret = si_init_arb_table_index(adev);
6913 if (ret) {
6914 DRM_ERROR("si_init_arb_table_index failed\n");
6915 return ret;
6916 }
6917 if (eg_pi->dynamic_ac_timing) {
6918 ret = si_populate_mc_reg_table(adev, boot_ps);
6919 if (ret) {
6920 DRM_ERROR("si_populate_mc_reg_table failed\n");
6921 return ret;
6922 }
6923 }
6924 ret = si_initialize_smc_cac_tables(adev);
6925 if (ret) {
6926 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
6927 return ret;
6928 }
6929 ret = si_initialize_hardware_cac_manager(adev);
6930 if (ret) {
6931 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
6932 return ret;
6933 }
6934 ret = si_initialize_smc_dte_tables(adev);
6935 if (ret) {
6936 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
6937 return ret;
6938 }
6939 ret = si_populate_smc_tdp_limits(adev, boot_ps);
6940 if (ret) {
6941 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
6942 return ret;
6943 }
6944 ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
6945 if (ret) {
6946 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
6947 return ret;
6948 }
6949 si_program_response_times(adev);
6950 si_program_ds_registers(adev);
6951 si_dpm_start_smc(adev);
6952 ret = si_notify_smc_display_change(adev, false);
6953 if (ret) {
6954 DRM_ERROR("si_notify_smc_display_change failed\n");
6955 return ret;
6956 }
6957 si_enable_sclk_control(adev, true);
6958 si_start_dpm(adev);
6959
6960 si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006961 si_thermal_start_thermal_controller(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006962 ni_update_current_ps(adev, boot_ps);
6963
6964 return 0;
6965}
6966
6967static int si_set_temperature_range(struct amdgpu_device *adev)
6968{
6969 int ret;
6970
6971 ret = si_thermal_enable_alert(adev, false);
6972 if (ret)
6973 return ret;
6974 ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6975 if (ret)
6976 return ret;
6977 ret = si_thermal_enable_alert(adev, true);
6978 if (ret)
6979 return ret;
6980
6981 return ret;
6982}
6983
6984static void si_dpm_disable(struct amdgpu_device *adev)
6985{
6986 struct rv7xx_power_info *pi = rv770_get_pi(adev);
6987 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6988
Alex Deucher6861c832016-09-13 00:06:07 -04006989 if (!amdgpu_si_is_smc_running(adev))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006990 return;
6991 si_thermal_stop_thermal_controller(adev);
6992 si_disable_ulv(adev);
6993 si_clear_vc(adev);
6994 if (pi->thermal_protection)
6995 si_enable_thermal_protection(adev, false);
6996 si_enable_power_containment(adev, boot_ps, false);
6997 si_enable_smc_cac(adev, boot_ps, false);
6998 si_enable_spread_spectrum(adev, false);
6999 si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
7000 si_stop_dpm(adev);
7001 si_reset_to_default(adev);
7002 si_dpm_stop_smc(adev);
7003 si_force_switch_to_arb_f0(adev);
7004
7005 ni_update_current_ps(adev, boot_ps);
7006}
7007
7008static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
7009{
7010 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7011 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
7012 struct amdgpu_ps *new_ps = &requested_ps;
7013
7014 ni_update_requested_ps(adev, new_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007015 si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
7016
7017 return 0;
7018}
7019
7020static int si_power_control_set_level(struct amdgpu_device *adev)
7021{
7022 struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
7023 int ret;
7024
7025 ret = si_restrict_performance_levels_before_switch(adev);
7026 if (ret)
7027 return ret;
7028 ret = si_halt_smc(adev);
7029 if (ret)
7030 return ret;
7031 ret = si_populate_smc_tdp_limits(adev, new_ps);
7032 if (ret)
7033 return ret;
7034 ret = si_populate_smc_tdp_limits_2(adev, new_ps);
7035 if (ret)
7036 return ret;
7037 ret = si_resume_smc(adev);
7038 if (ret)
7039 return ret;
7040 ret = si_set_sw_state(adev);
7041 if (ret)
7042 return ret;
7043 return 0;
7044}
7045
7046static int si_dpm_set_power_state(struct amdgpu_device *adev)
7047{
7048 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7049 struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7050 struct amdgpu_ps *old_ps = &eg_pi->current_rps;
7051 int ret;
7052
7053 ret = si_disable_ulv(adev);
7054 if (ret) {
7055 DRM_ERROR("si_disable_ulv failed\n");
7056 return ret;
7057 }
7058 ret = si_restrict_performance_levels_before_switch(adev);
7059 if (ret) {
7060 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
7061 return ret;
7062 }
7063 if (eg_pi->pcie_performance_request)
7064 si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
7065 ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
7066 ret = si_enable_power_containment(adev, new_ps, false);
7067 if (ret) {
7068 DRM_ERROR("si_enable_power_containment failed\n");
7069 return ret;
7070 }
7071 ret = si_enable_smc_cac(adev, new_ps, false);
7072 if (ret) {
7073 DRM_ERROR("si_enable_smc_cac failed\n");
7074 return ret;
7075 }
7076 ret = si_halt_smc(adev);
7077 if (ret) {
7078 DRM_ERROR("si_halt_smc failed\n");
7079 return ret;
7080 }
7081 ret = si_upload_sw_state(adev, new_ps);
7082 if (ret) {
7083 DRM_ERROR("si_upload_sw_state failed\n");
7084 return ret;
7085 }
7086 ret = si_upload_smc_data(adev);
7087 if (ret) {
7088 DRM_ERROR("si_upload_smc_data failed\n");
7089 return ret;
7090 }
7091 ret = si_upload_ulv_state(adev);
7092 if (ret) {
7093 DRM_ERROR("si_upload_ulv_state failed\n");
7094 return ret;
7095 }
7096 if (eg_pi->dynamic_ac_timing) {
7097 ret = si_upload_mc_reg_table(adev, new_ps);
7098 if (ret) {
7099 DRM_ERROR("si_upload_mc_reg_table failed\n");
7100 return ret;
7101 }
7102 }
7103 ret = si_program_memory_timing_parameters(adev, new_ps);
7104 if (ret) {
7105 DRM_ERROR("si_program_memory_timing_parameters failed\n");
7106 return ret;
7107 }
7108 si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
7109
7110 ret = si_resume_smc(adev);
7111 if (ret) {
7112 DRM_ERROR("si_resume_smc failed\n");
7113 return ret;
7114 }
7115 ret = si_set_sw_state(adev);
7116 if (ret) {
7117 DRM_ERROR("si_set_sw_state failed\n");
7118 return ret;
7119 }
7120 ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
7121 if (eg_pi->pcie_performance_request)
7122 si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
7123 ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
7124 if (ret) {
7125 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
7126 return ret;
7127 }
7128 ret = si_enable_smc_cac(adev, new_ps, true);
7129 if (ret) {
7130 DRM_ERROR("si_enable_smc_cac failed\n");
7131 return ret;
7132 }
7133 ret = si_enable_power_containment(adev, new_ps, true);
7134 if (ret) {
7135 DRM_ERROR("si_enable_power_containment failed\n");
7136 return ret;
7137 }
7138
7139 ret = si_power_control_set_level(adev);
7140 if (ret) {
7141 DRM_ERROR("si_power_control_set_level failed\n");
7142 return ret;
7143 }
7144
7145 return 0;
7146}
7147
7148static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
7149{
7150 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7151 struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7152
7153 ni_update_current_ps(adev, new_ps);
7154}
7155
7156#if 0
7157void si_dpm_reset_asic(struct amdgpu_device *adev)
7158{
7159 si_restrict_performance_levels_before_switch(adev);
7160 si_disable_ulv(adev);
7161 si_set_boot_state(adev);
7162}
7163#endif
7164
7165static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
7166{
7167 si_program_display_gap(adev);
7168}
7169
7170
7171static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
7172 struct amdgpu_ps *rps,
7173 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
7174 u8 table_rev)
7175{
7176 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
7177 rps->class = le16_to_cpu(non_clock_info->usClassification);
7178 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
7179
7180 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
7181 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
7182 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
7183 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
7184 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
7185 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
7186 } else {
7187 rps->vclk = 0;
7188 rps->dclk = 0;
7189 }
7190
7191 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
7192 adev->pm.dpm.boot_ps = rps;
7193 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
7194 adev->pm.dpm.uvd_ps = rps;
7195}
7196
7197static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
7198 struct amdgpu_ps *rps, int index,
7199 union pplib_clock_info *clock_info)
7200{
7201 struct rv7xx_power_info *pi = rv770_get_pi(adev);
7202 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7203 struct si_power_info *si_pi = si_get_pi(adev);
7204 struct si_ps *ps = si_get_ps(rps);
7205 u16 leakage_voltage;
7206 struct rv7xx_pl *pl = &ps->performance_levels[index];
7207 int ret;
7208
7209 ps->performance_level_count = index + 1;
7210
7211 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7212 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
7213 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7214 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
7215
7216 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
7217 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
7218 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
7219 pl->pcie_gen = r600_get_pcie_gen_support(adev,
7220 si_pi->sys_pcie_mask,
7221 si_pi->boot_pcie_gen,
7222 clock_info->si.ucPCIEGen);
7223
7224 /* patch up vddc if necessary */
7225 ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
7226 &leakage_voltage);
7227 if (ret == 0)
7228 pl->vddc = leakage_voltage;
7229
7230 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
7231 pi->acpi_vddc = pl->vddc;
7232 eg_pi->acpi_vddci = pl->vddci;
7233 si_pi->acpi_pcie_gen = pl->pcie_gen;
7234 }
7235
7236 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
7237 index == 0) {
7238 /* XXX disable for A0 tahiti */
7239 si_pi->ulv.supported = false;
7240 si_pi->ulv.pl = *pl;
7241 si_pi->ulv.one_pcie_lane_in_ulv = false;
7242 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
7243 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
7244 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
7245 }
7246
7247 if (pi->min_vddc_in_table > pl->vddc)
7248 pi->min_vddc_in_table = pl->vddc;
7249
7250 if (pi->max_vddc_in_table < pl->vddc)
7251 pi->max_vddc_in_table = pl->vddc;
7252
7253 /* patch up boot state */
7254 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
7255 u16 vddc, vddci, mvdd;
7256 amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
7257 pl->mclk = adev->clock.default_mclk;
7258 pl->sclk = adev->clock.default_sclk;
7259 pl->vddc = vddc;
7260 pl->vddci = vddci;
7261 si_pi->mvdd_bootup_value = mvdd;
7262 }
7263
7264 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
7265 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
7266 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
7267 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
7268 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
7269 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
7270 }
7271}
7272
7273union pplib_power_state {
Tom St Denis77d318a2016-09-06 09:45:43 -04007274 struct _ATOM_PPLIB_STATE v1;
7275 struct _ATOM_PPLIB_STATE_V2 v2;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007276};
7277
7278static int si_parse_power_table(struct amdgpu_device *adev)
7279{
7280 struct amdgpu_mode_info *mode_info = &adev->mode_info;
7281 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
7282 union pplib_power_state *power_state;
7283 int i, j, k, non_clock_array_index, clock_array_index;
7284 union pplib_clock_info *clock_info;
7285 struct _StateArray *state_array;
7286 struct _ClockInfoArray *clock_info_array;
7287 struct _NonClockInfoArray *non_clock_info_array;
7288 union power_info *power_info;
7289 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
Tom St Denis77d318a2016-09-06 09:45:43 -04007290 u16 data_offset;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007291 u8 frev, crev;
7292 u8 *power_state_offset;
7293 struct si_ps *ps;
7294
7295 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
7296 &frev, &crev, &data_offset))
7297 return -EINVAL;
7298 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
7299
7300 amdgpu_add_thermal_controller(adev);
7301
7302 state_array = (struct _StateArray *)
7303 (mode_info->atom_context->bios + data_offset +
7304 le16_to_cpu(power_info->pplib.usStateArrayOffset));
7305 clock_info_array = (struct _ClockInfoArray *)
7306 (mode_info->atom_context->bios + data_offset +
7307 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
7308 non_clock_info_array = (struct _NonClockInfoArray *)
7309 (mode_info->atom_context->bios + data_offset +
7310 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
7311
7312 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
7313 state_array->ucNumEntries, GFP_KERNEL);
7314 if (!adev->pm.dpm.ps)
7315 return -ENOMEM;
7316 power_state_offset = (u8 *)state_array->states;
7317 for (i = 0; i < state_array->ucNumEntries; i++) {
7318 u8 *idx;
7319 power_state = (union pplib_power_state *)power_state_offset;
7320 non_clock_array_index = power_state->v2.nonClockInfoIndex;
7321 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
7322 &non_clock_info_array->nonClockInfo[non_clock_array_index];
7323 ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
7324 if (ps == NULL) {
7325 kfree(adev->pm.dpm.ps);
7326 return -ENOMEM;
7327 }
7328 adev->pm.dpm.ps[i].ps_priv = ps;
7329 si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
7330 non_clock_info,
7331 non_clock_info_array->ucEntrySize);
7332 k = 0;
7333 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
7334 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
7335 clock_array_index = idx[j];
7336 if (clock_array_index >= clock_info_array->ucNumEntries)
7337 continue;
7338 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
7339 break;
7340 clock_info = (union pplib_clock_info *)
7341 ((u8 *)&clock_info_array->clockInfo[0] +
7342 (clock_array_index * clock_info_array->ucEntrySize));
7343 si_parse_pplib_clock_info(adev,
7344 &adev->pm.dpm.ps[i], k,
7345 clock_info);
7346 k++;
7347 }
7348 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
7349 }
7350 adev->pm.dpm.num_ps = state_array->ucNumEntries;
7351
7352 /* fill in the vce power states */
Rex Zhu66ba1af2016-10-12 15:38:56 +08007353 for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007354 u32 sclk, mclk;
7355 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
7356 clock_info = (union pplib_clock_info *)
7357 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
7358 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7359 sclk |= clock_info->si.ucEngineClockHigh << 16;
7360 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7361 mclk |= clock_info->si.ucMemoryClockHigh << 16;
7362 adev->pm.dpm.vce_states[i].sclk = sclk;
7363 adev->pm.dpm.vce_states[i].mclk = mclk;
7364 }
7365
7366 return 0;
7367}
7368
7369static int si_dpm_init(struct amdgpu_device *adev)
7370{
7371 struct rv7xx_power_info *pi;
7372 struct evergreen_power_info *eg_pi;
7373 struct ni_power_info *ni_pi;
7374 struct si_power_info *si_pi;
7375 struct atom_clock_dividers dividers;
7376 int ret;
7377 u32 mask;
7378
7379 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
7380 if (si_pi == NULL)
7381 return -ENOMEM;
7382 adev->pm.dpm.priv = si_pi;
7383 ni_pi = &si_pi->ni;
7384 eg_pi = &ni_pi->eg;
7385 pi = &eg_pi->rv7xx;
7386
7387 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
7388 if (ret)
7389 si_pi->sys_pcie_mask = 0;
7390 else
7391 si_pi->sys_pcie_mask = mask;
7392 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
7393 si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
7394
7395 si_set_max_cu_value(adev);
7396
7397 rv770_get_max_vddc(adev);
7398 si_get_leakage_vddc(adev);
7399 si_patch_dependency_tables_based_on_leakage(adev);
7400
7401 pi->acpi_vddc = 0;
7402 eg_pi->acpi_vddci = 0;
7403 pi->min_vddc_in_table = 0;
7404 pi->max_vddc_in_table = 0;
7405
7406 ret = amdgpu_get_platform_caps(adev);
7407 if (ret)
7408 return ret;
7409
7410 ret = amdgpu_parse_extended_power_table(adev);
7411 if (ret)
7412 return ret;
7413
7414 ret = si_parse_power_table(adev);
7415 if (ret)
7416 return ret;
7417
7418 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
7419 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
7420 if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
7421 amdgpu_free_extended_power_table(adev);
7422 return -ENOMEM;
7423 }
7424 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
7425 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
7426 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
7427 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
7428 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
7429 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
7430 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
7431 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
7432 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
7433
7434 if (adev->pm.dpm.voltage_response_time == 0)
7435 adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
7436 if (adev->pm.dpm.backbias_response_time == 0)
7437 adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
7438
7439 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
7440 0, false, &dividers);
7441 if (ret)
7442 pi->ref_div = dividers.ref_div + 1;
7443 else
7444 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
7445
7446 eg_pi->smu_uvd_hs = false;
7447
7448 pi->mclk_strobe_mode_threshold = 40000;
7449 if (si_is_special_1gb_platform(adev))
7450 pi->mclk_stutter_mode_threshold = 0;
7451 else
7452 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
7453 pi->mclk_edc_enable_threshold = 40000;
7454 eg_pi->mclk_edc_wr_enable_threshold = 40000;
7455
7456 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
7457
7458 pi->voltage_control =
7459 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7460 VOLTAGE_OBJ_GPIO_LUT);
7461 if (!pi->voltage_control) {
7462 si_pi->voltage_control_svi2 =
7463 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7464 VOLTAGE_OBJ_SVID2);
7465 if (si_pi->voltage_control_svi2)
7466 amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7467 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
7468 }
7469
7470 pi->mvdd_control =
7471 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7472 VOLTAGE_OBJ_GPIO_LUT);
7473
7474 eg_pi->vddci_control =
7475 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7476 VOLTAGE_OBJ_GPIO_LUT);
7477 if (!eg_pi->vddci_control)
7478 si_pi->vddci_control_svi2 =
7479 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7480 VOLTAGE_OBJ_SVID2);
7481
7482 si_pi->vddc_phase_shed_control =
7483 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7484 VOLTAGE_OBJ_PHASE_LUT);
7485
7486 rv770_get_engine_memory_ss(adev);
7487
7488 pi->asi = RV770_ASI_DFLT;
7489 pi->pasi = CYPRESS_HASI_DFLT;
7490 pi->vrc = SISLANDS_VRC_DFLT;
7491
7492 pi->gfx_clock_gating = true;
7493
7494 eg_pi->sclk_deep_sleep = true;
7495 si_pi->sclk_deep_sleep_above_low = false;
7496
7497 if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
7498 pi->thermal_protection = true;
7499 else
7500 pi->thermal_protection = false;
7501
7502 eg_pi->dynamic_ac_timing = true;
7503
7504 eg_pi->light_sleep = true;
7505#if defined(CONFIG_ACPI)
7506 eg_pi->pcie_performance_request =
7507 amdgpu_acpi_is_pcie_performance_request_supported(adev);
7508#else
7509 eg_pi->pcie_performance_request = false;
7510#endif
7511
7512 si_pi->sram_end = SMC_RAM_END;
7513
7514 adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7515 adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7516 adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7517 adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7518 adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7519 adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7520 adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7521
7522 si_initialize_powertune_defaults(adev);
7523
7524 /* make sure dc limits are valid */
7525 if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7526 (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7527 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7528 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7529
7530 si_pi->fan_ctrl_is_in_default_mode = true;
7531
7532 return 0;
7533}
7534
7535static void si_dpm_fini(struct amdgpu_device *adev)
7536{
7537 int i;
7538
Tom St Denis9623e4b2016-09-06 09:42:55 -04007539 if (adev->pm.dpm.ps)
7540 for (i = 0; i < adev->pm.dpm.num_ps; i++)
7541 kfree(adev->pm.dpm.ps[i].ps_priv);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007542 kfree(adev->pm.dpm.ps);
7543 kfree(adev->pm.dpm.priv);
7544 kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7545 amdgpu_free_extended_power_table(adev);
7546}
7547
7548static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
7549 struct seq_file *m)
7550{
7551 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7552 struct amdgpu_ps *rps = &eg_pi->current_rps;
7553 struct si_ps *ps = si_get_ps(rps);
7554 struct rv7xx_pl *pl;
7555 u32 current_index =
7556 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7557 CURRENT_STATE_INDEX_SHIFT;
7558
7559 if (current_index >= ps->performance_level_count) {
7560 seq_printf(m, "invalid dpm profile %d\n", current_index);
7561 } else {
7562 pl = &ps->performance_levels[current_index];
7563 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7564 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7565 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7566 }
7567}
7568
7569static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
7570 struct amdgpu_irq_src *source,
7571 unsigned type,
7572 enum amdgpu_interrupt_state state)
7573{
7574 u32 cg_thermal_int;
7575
7576 switch (type) {
7577 case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
7578 switch (state) {
7579 case AMDGPU_IRQ_STATE_DISABLE:
7580 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7581 cg_thermal_int |= THERM_INT_MASK_HIGH;
7582 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7583 break;
7584 case AMDGPU_IRQ_STATE_ENABLE:
7585 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7586 cg_thermal_int &= ~THERM_INT_MASK_HIGH;
7587 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7588 break;
7589 default:
7590 break;
7591 }
7592 break;
7593
7594 case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
7595 switch (state) {
7596 case AMDGPU_IRQ_STATE_DISABLE:
7597 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7598 cg_thermal_int |= THERM_INT_MASK_LOW;
7599 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7600 break;
7601 case AMDGPU_IRQ_STATE_ENABLE:
7602 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7603 cg_thermal_int &= ~THERM_INT_MASK_LOW;
7604 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7605 break;
7606 default:
7607 break;
7608 }
7609 break;
7610
7611 default:
7612 break;
7613 }
7614 return 0;
7615}
7616
7617static int si_dpm_process_interrupt(struct amdgpu_device *adev,
Alex Deuchera1047772016-09-12 23:46:06 -04007618 struct amdgpu_irq_src *source,
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007619 struct amdgpu_iv_entry *entry)
7620{
7621 bool queue_thermal = false;
7622
7623 if (entry == NULL)
7624 return -EINVAL;
7625
7626 switch (entry->src_id) {
7627 case 230: /* thermal low to high */
7628 DRM_DEBUG("IH: thermal low to high\n");
7629 adev->pm.dpm.thermal.high_to_low = false;
7630 queue_thermal = true;
7631 break;
7632 case 231: /* thermal high to low */
7633 DRM_DEBUG("IH: thermal high to low\n");
7634 adev->pm.dpm.thermal.high_to_low = true;
7635 queue_thermal = true;
7636 break;
7637 default:
7638 break;
7639 }
7640
7641 if (queue_thermal)
7642 schedule_work(&adev->pm.dpm.thermal.work);
7643
7644 return 0;
7645}
7646
7647static int si_dpm_late_init(void *handle)
7648{
7649 int ret;
7650 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7651
7652 if (!amdgpu_dpm)
7653 return 0;
7654
7655 /* init the sysfs and debugfs files late */
7656 ret = amdgpu_pm_sysfs_init(adev);
7657 if (ret)
7658 return ret;
7659
7660 ret = si_set_temperature_range(adev);
7661 if (ret)
7662 return ret;
7663#if 0 //TODO ?
7664 si_dpm_powergate_uvd(adev, true);
7665#endif
7666 return 0;
7667}
7668
7669/**
7670 * si_dpm_init_microcode - load ucode images from disk
7671 *
7672 * @adev: amdgpu_device pointer
7673 *
7674 * Use the firmware interface to load the ucode images into
7675 * the driver (not loaded into hw).
7676 * Returns 0 on success, error on failure.
7677 */
7678static int si_dpm_init_microcode(struct amdgpu_device *adev)
7679{
7680 const char *chip_name;
7681 char fw_name[30];
7682 int err;
7683
7684 DRM_DEBUG("\n");
7685 switch (adev->asic_type) {
7686 case CHIP_TAHITI:
7687 chip_name = "tahiti";
7688 break;
7689 case CHIP_PITCAIRN:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007690 if ((adev->pdev->revision == 0x81) ||
7691 (adev->pdev->device == 0x6810) ||
7692 (adev->pdev->device == 0x6811) ||
7693 (adev->pdev->device == 0x6816) ||
7694 (adev->pdev->device == 0x6817) ||
7695 (adev->pdev->device == 0x6806))
7696 chip_name = "pitcairn_k";
7697 else
7698 chip_name = "pitcairn";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007699 break;
7700 case CHIP_VERDE:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007701 if ((adev->pdev->revision == 0x81) ||
7702 (adev->pdev->revision == 0x83) ||
7703 (adev->pdev->revision == 0x87) ||
7704 (adev->pdev->device == 0x6820) ||
7705 (adev->pdev->device == 0x6821) ||
7706 (adev->pdev->device == 0x6822) ||
7707 (adev->pdev->device == 0x6823) ||
7708 (adev->pdev->device == 0x682A) ||
7709 (adev->pdev->device == 0x682B))
7710 chip_name = "verde_k";
7711 else
7712 chip_name = "verde";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007713 break;
7714 case CHIP_OLAND:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007715 if ((adev->pdev->revision == 0xC7) ||
7716 (adev->pdev->revision == 0x80) ||
7717 (adev->pdev->revision == 0x81) ||
7718 (adev->pdev->revision == 0x83) ||
Alex Deucher5a23f272016-12-05 12:31:14 -05007719 (adev->pdev->revision == 0x87) ||
Alex Deuchera8c65c12016-08-01 16:05:47 -04007720 (adev->pdev->device == 0x6604) ||
7721 (adev->pdev->device == 0x6605))
7722 chip_name = "oland_k";
7723 else
7724 chip_name = "oland";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007725 break;
7726 case CHIP_HAINAN:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007727 if ((adev->pdev->revision == 0x81) ||
7728 (adev->pdev->revision == 0x83) ||
7729 (adev->pdev->revision == 0xC3) ||
7730 (adev->pdev->device == 0x6664) ||
7731 (adev->pdev->device == 0x6665) ||
7732 (adev->pdev->device == 0x6667))
7733 chip_name = "hainan_k";
7734 else
7735 chip_name = "hainan";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007736 break;
7737 default: BUG();
7738 }
7739
7740 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
7741 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
7742 if (err)
7743 goto out;
7744 err = amdgpu_ucode_validate(adev->pm.fw);
7745
7746out:
7747 if (err) {
Huang Rui84b77332016-08-31 13:23:18 +08007748 DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
7749 err, fw_name);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007750 release_firmware(adev->pm.fw);
7751 adev->pm.fw = NULL;
7752 }
7753 return err;
7754
7755}
7756
7757static int si_dpm_sw_init(void *handle)
7758{
7759 int ret;
7760 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7761
7762 ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
7763 if (ret)
7764 return ret;
7765
7766 ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
7767 if (ret)
7768 return ret;
7769
7770 /* default to balanced state */
7771 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
7772 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
7773 adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
7774 adev->pm.default_sclk = adev->clock.default_sclk;
7775 adev->pm.default_mclk = adev->clock.default_mclk;
7776 adev->pm.current_sclk = adev->clock.default_sclk;
7777 adev->pm.current_mclk = adev->clock.default_mclk;
7778 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
7779
7780 if (amdgpu_dpm == 0)
7781 return 0;
7782
7783 ret = si_dpm_init_microcode(adev);
7784 if (ret)
7785 return ret;
7786
7787 INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
7788 mutex_lock(&adev->pm.mutex);
7789 ret = si_dpm_init(adev);
7790 if (ret)
7791 goto dpm_failed;
7792 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7793 if (amdgpu_dpm == 1)
7794 amdgpu_pm_print_power_states(adev);
7795 mutex_unlock(&adev->pm.mutex);
7796 DRM_INFO("amdgpu: dpm initialized\n");
7797
7798 return 0;
7799
7800dpm_failed:
7801 si_dpm_fini(adev);
7802 mutex_unlock(&adev->pm.mutex);
7803 DRM_ERROR("amdgpu: dpm initialization failed\n");
7804 return ret;
7805}
7806
7807static int si_dpm_sw_fini(void *handle)
7808{
7809 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7810
Alex Deucher45607382016-10-21 16:30:10 -04007811 flush_work(&adev->pm.dpm.thermal.work);
7812
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007813 mutex_lock(&adev->pm.mutex);
7814 amdgpu_pm_sysfs_fini(adev);
7815 si_dpm_fini(adev);
7816 mutex_unlock(&adev->pm.mutex);
7817
7818 return 0;
7819}
7820
7821static int si_dpm_hw_init(void *handle)
7822{
7823 int ret;
7824
7825 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7826
7827 if (!amdgpu_dpm)
7828 return 0;
7829
7830 mutex_lock(&adev->pm.mutex);
7831 si_dpm_setup_asic(adev);
7832 ret = si_dpm_enable(adev);
7833 if (ret)
7834 adev->pm.dpm_enabled = false;
7835 else
7836 adev->pm.dpm_enabled = true;
7837 mutex_unlock(&adev->pm.mutex);
7838
7839 return ret;
7840}
7841
7842static int si_dpm_hw_fini(void *handle)
7843{
7844 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7845
7846 if (adev->pm.dpm_enabled) {
7847 mutex_lock(&adev->pm.mutex);
7848 si_dpm_disable(adev);
7849 mutex_unlock(&adev->pm.mutex);
7850 }
7851
7852 return 0;
7853}
7854
7855static int si_dpm_suspend(void *handle)
7856{
7857 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7858
7859 if (adev->pm.dpm_enabled) {
7860 mutex_lock(&adev->pm.mutex);
7861 /* disable dpm */
7862 si_dpm_disable(adev);
7863 /* reset the power state */
7864 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7865 mutex_unlock(&adev->pm.mutex);
7866 }
7867 return 0;
7868}
7869
7870static int si_dpm_resume(void *handle)
7871{
7872 int ret;
7873 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7874
7875 if (adev->pm.dpm_enabled) {
7876 /* asic init will reset to the boot state */
7877 mutex_lock(&adev->pm.mutex);
7878 si_dpm_setup_asic(adev);
7879 ret = si_dpm_enable(adev);
7880 if (ret)
7881 adev->pm.dpm_enabled = false;
7882 else
7883 adev->pm.dpm_enabled = true;
7884 mutex_unlock(&adev->pm.mutex);
7885 if (adev->pm.dpm_enabled)
7886 amdgpu_pm_compute_clocks(adev);
7887 }
7888 return 0;
7889}
7890
7891static bool si_dpm_is_idle(void *handle)
7892{
7893 /* XXX */
7894 return true;
7895}
7896
7897static int si_dpm_wait_for_idle(void *handle)
7898{
7899 /* XXX */
7900 return 0;
7901}
7902
7903static int si_dpm_soft_reset(void *handle)
7904{
7905 return 0;
7906}
7907
7908static int si_dpm_set_clockgating_state(void *handle,
7909 enum amd_clockgating_state state)
7910{
7911 return 0;
7912}
7913
7914static int si_dpm_set_powergating_state(void *handle,
7915 enum amd_powergating_state state)
7916{
7917 return 0;
7918}
7919
7920/* get temperature in millidegrees */
7921static int si_dpm_get_temp(struct amdgpu_device *adev)
7922{
7923 u32 temp;
7924 int actual_temp = 0;
7925
7926 temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
7927 CTF_TEMP_SHIFT;
7928
7929 if (temp & 0x200)
7930 actual_temp = 255;
7931 else
7932 actual_temp = temp & 0x1ff;
7933
7934 actual_temp = (actual_temp * 1000);
7935
7936 return actual_temp;
7937}
7938
7939static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
7940{
Tom St Denis77d318a2016-09-06 09:45:43 -04007941 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7942 struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007943
Tom St Denis77d318a2016-09-06 09:45:43 -04007944 if (low)
7945 return requested_state->performance_levels[0].sclk;
7946 else
7947 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007948}
7949
7950static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
7951{
Tom St Denis77d318a2016-09-06 09:45:43 -04007952 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7953 struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007954
Tom St Denis77d318a2016-09-06 09:45:43 -04007955 if (low)
7956 return requested_state->performance_levels[0].mclk;
7957 else
7958 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007959}
7960
7961static void si_dpm_print_power_state(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04007962 struct amdgpu_ps *rps)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007963{
Tom St Denis77d318a2016-09-06 09:45:43 -04007964 struct si_ps *ps = si_get_ps(rps);
7965 struct rv7xx_pl *pl;
7966 int i;
7967
7968 amdgpu_dpm_print_class_info(rps->class, rps->class2);
7969 amdgpu_dpm_print_cap_info(rps->caps);
7970 DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7971 for (i = 0; i < ps->performance_level_count; i++) {
7972 pl = &ps->performance_levels[i];
7973 if (adev->asic_type >= CHIP_TAHITI)
7974 DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
Huang Rui84b77332016-08-31 13:23:18 +08007975 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
Tom St Denis77d318a2016-09-06 09:45:43 -04007976 else
7977 DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
Huang Rui84b77332016-08-31 13:23:18 +08007978 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
Tom St Denis77d318a2016-09-06 09:45:43 -04007979 }
7980 amdgpu_dpm_print_ps_status(adev, rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007981}
7982
7983static int si_dpm_early_init(void *handle)
7984{
7985
7986 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7987
7988 si_dpm_set_dpm_funcs(adev);
7989 si_dpm_set_irq_funcs(adev);
7990 return 0;
7991}
7992
Rex Zhu34117172016-10-14 19:39:52 +08007993static inline bool si_are_power_levels_equal(const struct rv7xx_pl *si_cpl1,
7994 const struct rv7xx_pl *si_cpl2)
7995{
7996 return ((si_cpl1->mclk == si_cpl2->mclk) &&
7997 (si_cpl1->sclk == si_cpl2->sclk) &&
7998 (si_cpl1->pcie_gen == si_cpl2->pcie_gen) &&
7999 (si_cpl1->vddc == si_cpl2->vddc) &&
8000 (si_cpl1->vddci == si_cpl2->vddci));
8001}
8002
8003static int si_check_state_equal(struct amdgpu_device *adev,
8004 struct amdgpu_ps *cps,
8005 struct amdgpu_ps *rps,
8006 bool *equal)
8007{
8008 struct si_ps *si_cps;
8009 struct si_ps *si_rps;
8010 int i;
8011
8012 if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
8013 return -EINVAL;
8014
8015 si_cps = si_get_ps(cps);
8016 si_rps = si_get_ps(rps);
8017
8018 if (si_cps == NULL) {
8019 printk("si_cps is NULL\n");
8020 *equal = false;
8021 return 0;
8022 }
8023
8024 if (si_cps->performance_level_count != si_rps->performance_level_count) {
8025 *equal = false;
8026 return 0;
8027 }
8028
8029 for (i = 0; i < si_cps->performance_level_count; i++) {
8030 if (!si_are_power_levels_equal(&(si_cps->performance_levels[i]),
8031 &(si_rps->performance_levels[i]))) {
8032 *equal = false;
8033 return 0;
8034 }
8035 }
8036
8037 /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
8038 *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
8039 *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
8040
8041 return 0;
8042}
8043
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04008044
8045const struct amd_ip_funcs si_dpm_ip_funcs = {
8046 .name = "si_dpm",
8047 .early_init = si_dpm_early_init,
8048 .late_init = si_dpm_late_init,
8049 .sw_init = si_dpm_sw_init,
8050 .sw_fini = si_dpm_sw_fini,
8051 .hw_init = si_dpm_hw_init,
8052 .hw_fini = si_dpm_hw_fini,
8053 .suspend = si_dpm_suspend,
8054 .resume = si_dpm_resume,
8055 .is_idle = si_dpm_is_idle,
8056 .wait_for_idle = si_dpm_wait_for_idle,
8057 .soft_reset = si_dpm_soft_reset,
8058 .set_clockgating_state = si_dpm_set_clockgating_state,
8059 .set_powergating_state = si_dpm_set_powergating_state,
8060};
8061
8062static const struct amdgpu_dpm_funcs si_dpm_funcs = {
8063 .get_temperature = &si_dpm_get_temp,
8064 .pre_set_power_state = &si_dpm_pre_set_power_state,
8065 .set_power_state = &si_dpm_set_power_state,
8066 .post_set_power_state = &si_dpm_post_set_power_state,
8067 .display_configuration_changed = &si_dpm_display_configuration_changed,
8068 .get_sclk = &si_dpm_get_sclk,
8069 .get_mclk = &si_dpm_get_mclk,
8070 .print_power_state = &si_dpm_print_power_state,
8071 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
8072 .force_performance_level = &si_dpm_force_performance_level,
8073 .vblank_too_short = &si_dpm_vblank_too_short,
8074 .set_fan_control_mode = &si_dpm_set_fan_control_mode,
8075 .get_fan_control_mode = &si_dpm_get_fan_control_mode,
8076 .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
8077 .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
Rex Zhu34117172016-10-14 19:39:52 +08008078 .check_state_equal = &si_check_state_equal,
Alex Deucher825cc992016-10-07 12:38:04 -04008079 .get_vce_clock_state = amdgpu_get_vce_clock_state,
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04008080};
8081
8082static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
8083{
8084 if (adev->pm.funcs == NULL)
8085 adev->pm.funcs = &si_dpm_funcs;
8086}
8087
8088static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
8089 .set = si_dpm_set_interrupt_state,
8090 .process = si_dpm_process_interrupt,
8091};
8092
8093static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
8094{
8095 adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
8096 adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
8097}
8098
Alex Deuchera1255102016-10-13 17:41:13 -04008099const struct amdgpu_ip_block_version si_dpm_ip_block =
8100{
8101 .type = AMD_IP_BLOCK_TYPE_SMC,
8102 .major = 6,
8103 .minor = 0,
8104 .rev = 0,
8105 .funcs = &si_dpm_ip_funcs,
8106};