blob: d6f85b1a0b93540e60399b337310cee3be6753c0 [file] [log] [blame]
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "amdgpu.h"
26#include "amdgpu_pm.h"
27#include "amdgpu_dpm.h"
28#include "amdgpu_atombios.h"
29#include "si/sid.h"
30#include "r600_dpm.h"
31#include "si_dpm.h"
32#include "atom.h"
33#include "../include/pptable.h"
34#include <linux/math64.h>
35#include <linux/seq_file.h>
36#include <linux/firmware.h>
37
38#define MC_CG_ARB_FREQ_F0 0x0a
39#define MC_CG_ARB_FREQ_F1 0x0b
40#define MC_CG_ARB_FREQ_F2 0x0c
41#define MC_CG_ARB_FREQ_F3 0x0d
42
43#define SMC_RAM_END 0x20000
44
45#define SCLK_MIN_DEEPSLEEP_FREQ 1350
46
47
48/* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
49#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
50#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
51#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
52#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
53#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
54#define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
55
56#define BIOS_SCRATCH_4 0x5cd
57
58MODULE_FIRMWARE("radeon/tahiti_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040059MODULE_FIRMWARE("radeon/tahiti_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040060MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040061MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040062MODULE_FIRMWARE("radeon/verde_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040063MODULE_FIRMWARE("radeon/verde_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040064MODULE_FIRMWARE("radeon/oland_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040065MODULE_FIRMWARE("radeon/oland_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040066MODULE_FIRMWARE("radeon/hainan_smc.bin");
Alex Deuchera8c65c12016-08-01 16:05:47 -040067MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040068
69union power_info {
70 struct _ATOM_POWERPLAY_INFO info;
71 struct _ATOM_POWERPLAY_INFO_V2 info_2;
72 struct _ATOM_POWERPLAY_INFO_V3 info_3;
73 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
74 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
75 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
76 struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
77 struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
78};
79
80union fan_info {
81 struct _ATOM_PPLIB_FANTABLE fan;
82 struct _ATOM_PPLIB_FANTABLE2 fan2;
83 struct _ATOM_PPLIB_FANTABLE3 fan3;
84};
85
86union pplib_clock_info {
Tom St Denis77d318a2016-09-06 09:45:43 -040087 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
88 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
89 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
90 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
91 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040092};
93
Alex Deuchera1047772016-09-12 23:46:06 -040094static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -040095{
96 R600_UTC_DFLT_00,
97 R600_UTC_DFLT_01,
98 R600_UTC_DFLT_02,
99 R600_UTC_DFLT_03,
100 R600_UTC_DFLT_04,
101 R600_UTC_DFLT_05,
102 R600_UTC_DFLT_06,
103 R600_UTC_DFLT_07,
104 R600_UTC_DFLT_08,
105 R600_UTC_DFLT_09,
106 R600_UTC_DFLT_10,
107 R600_UTC_DFLT_11,
108 R600_UTC_DFLT_12,
109 R600_UTC_DFLT_13,
110 R600_UTC_DFLT_14,
111};
112
Alex Deuchera1047772016-09-12 23:46:06 -0400113static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400114{
115 R600_DTC_DFLT_00,
116 R600_DTC_DFLT_01,
117 R600_DTC_DFLT_02,
118 R600_DTC_DFLT_03,
119 R600_DTC_DFLT_04,
120 R600_DTC_DFLT_05,
121 R600_DTC_DFLT_06,
122 R600_DTC_DFLT_07,
123 R600_DTC_DFLT_08,
124 R600_DTC_DFLT_09,
125 R600_DTC_DFLT_10,
126 R600_DTC_DFLT_11,
127 R600_DTC_DFLT_12,
128 R600_DTC_DFLT_13,
129 R600_DTC_DFLT_14,
130};
131
132static const struct si_cac_config_reg cac_weights_tahiti[] =
133{
134 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
135 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
136 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
137 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
138 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
139 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
140 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
141 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
142 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
143 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
144 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
145 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
146 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
147 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
148 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
149 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
150 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
151 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
152 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
153 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
154 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
155 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
156 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
157 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
158 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
159 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
160 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
161 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
162 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
163 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
164 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
165 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
166 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
167 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
168 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
169 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
170 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
171 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
172 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
173 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
174 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
175 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
176 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
177 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
178 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
179 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
180 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
181 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
182 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
183 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
184 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
185 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
186 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
187 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
188 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
189 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
190 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
191 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
192 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
193 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
194 { 0xFFFFFFFF }
195};
196
197static const struct si_cac_config_reg lcac_tahiti[] =
198{
199 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
200 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
201 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
202 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
203 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
204 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
205 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
206 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
207 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
208 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
209 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
210 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
211 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
212 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
213 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
214 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
215 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
216 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
217 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
218 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
219 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
220 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
221 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
222 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
223 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
224 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
225 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
226 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
227 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
228 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
229 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
230 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
231 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
232 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
233 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
234 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
235 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
236 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
237 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
238 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
239 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
240 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
241 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
242 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
243 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
244 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
245 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
246 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
247 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
248 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
249 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
250 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
251 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
252 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
253 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
254 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
255 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
256 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
257 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
258 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
259 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
260 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
261 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
262 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
263 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
264 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
265 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
266 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
267 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
268 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
269 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
270 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
271 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
272 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
273 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
274 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
275 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
276 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
277 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
278 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
279 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
280 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
281 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
282 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
283 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
284 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
285 { 0xFFFFFFFF }
286
287};
288
289static const struct si_cac_config_reg cac_override_tahiti[] =
290{
291 { 0xFFFFFFFF }
292};
293
294static const struct si_powertune_data powertune_data_tahiti =
295{
296 ((1 << 16) | 27027),
297 6,
298 0,
299 4,
300 95,
301 {
302 0UL,
303 0UL,
304 4521550UL,
305 309631529UL,
306 -1270850L,
307 4513710L,
308 40
309 },
310 595000000UL,
311 12,
312 {
313 0,
314 0,
315 0,
316 0,
317 0,
318 0,
319 0,
320 0
321 },
322 true
323};
324
325static const struct si_dte_data dte_data_tahiti =
326{
327 { 1159409, 0, 0, 0, 0 },
328 { 777, 0, 0, 0, 0 },
329 2,
330 54000,
331 127000,
332 25,
333 2,
334 10,
335 13,
336 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
337 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
338 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
339 85,
340 false
341};
342
Tom St Denise5c53042016-09-06 12:07:21 -0400343#if 0
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400344static const struct si_dte_data dte_data_tahiti_le =
345{
346 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
347 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
348 0x5,
349 0xAFC8,
350 0x64,
351 0x32,
352 1,
353 0,
354 0x10,
355 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
356 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
357 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
358 85,
359 true
360};
Tom St Denise5c53042016-09-06 12:07:21 -0400361#endif
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400362
363static const struct si_dte_data dte_data_tahiti_pro =
364{
365 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
366 { 0x0, 0x0, 0x0, 0x0, 0x0 },
367 5,
368 45000,
369 100,
370 0xA,
371 1,
372 0,
373 0x10,
374 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
375 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
376 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
377 90,
378 true
379};
380
381static const struct si_dte_data dte_data_new_zealand =
382{
383 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
384 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
385 0x5,
386 0xAFC8,
387 0x69,
388 0x32,
389 1,
390 0,
391 0x10,
392 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
393 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
394 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
395 85,
396 true
397};
398
399static const struct si_dte_data dte_data_aruba_pro =
400{
401 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
402 { 0x0, 0x0, 0x0, 0x0, 0x0 },
403 5,
404 45000,
405 100,
406 0xA,
407 1,
408 0,
409 0x10,
410 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
411 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
412 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
413 90,
414 true
415};
416
417static const struct si_dte_data dte_data_malta =
418{
419 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
420 { 0x0, 0x0, 0x0, 0x0, 0x0 },
421 5,
422 45000,
423 100,
424 0xA,
425 1,
426 0,
427 0x10,
428 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
429 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
430 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
431 90,
432 true
433};
434
Alex Deuchera1047772016-09-12 23:46:06 -0400435static const struct si_cac_config_reg cac_weights_pitcairn[] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -0400436{
437 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
438 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
439 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
440 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
441 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
442 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
443 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
444 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
445 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
446 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
447 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
448 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
449 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
450 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
451 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
452 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
453 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
454 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
455 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
456 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
457 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
458 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
459 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
460 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
461 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
462 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
463 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
464 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
465 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
466 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
467 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
468 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
469 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
470 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
471 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
472 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
473 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
474 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
475 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
476 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
477 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
478 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
479 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
480 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
481 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
482 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
483 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
484 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
485 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
486 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
487 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
488 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
489 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
490 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
491 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
492 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
493 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
494 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
495 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
496 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg lcac_pitcairn[] =
501{
502 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
503 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
504 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
505 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
506 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
507 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
508 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
509 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
510 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
511 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
512 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
513 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
514 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
515 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
516 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
517 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
518 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
519 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
520 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
521 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
522 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
523 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
524 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
525 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
526 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
527 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
528 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
529 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
530 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
531 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
532 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
533 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
534 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
535 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
536 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
537 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
538 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
539 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
540 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
541 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
542 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
543 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
544 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
545 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
546 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
547 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
548 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
549 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
550 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
551 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
552 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
553 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
554 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
555 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
556 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
557 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
558 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
559 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
560 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
561 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
562 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
563 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
564 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
565 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
566 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
567 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
568 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
569 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
570 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
571 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
572 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
573 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
574 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
575 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
576 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
577 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
578 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
579 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
580 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
581 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
582 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
583 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
584 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
585 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
586 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
587 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
588 { 0xFFFFFFFF }
589};
590
591static const struct si_cac_config_reg cac_override_pitcairn[] =
592{
593 { 0xFFFFFFFF }
594};
595
596static const struct si_powertune_data powertune_data_pitcairn =
597{
598 ((1 << 16) | 27027),
599 5,
600 0,
601 6,
602 100,
603 {
604 51600000UL,
605 1800000UL,
606 7194395UL,
607 309631529UL,
608 -1270850L,
609 4513710L,
610 100
611 },
612 117830498UL,
613 12,
614 {
615 0,
616 0,
617 0,
618 0,
619 0,
620 0,
621 0,
622 0
623 },
624 true
625};
626
627static const struct si_dte_data dte_data_pitcairn =
628{
629 { 0, 0, 0, 0, 0 },
630 { 0, 0, 0, 0, 0 },
631 0,
632 0,
633 0,
634 0,
635 0,
636 0,
637 0,
638 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
639 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
640 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
641 0,
642 false
643};
644
645static const struct si_dte_data dte_data_curacao_xt =
646{
647 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
648 { 0x0, 0x0, 0x0, 0x0, 0x0 },
649 5,
650 45000,
651 100,
652 0xA,
653 1,
654 0,
655 0x10,
656 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
657 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
658 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
659 90,
660 true
661};
662
663static const struct si_dte_data dte_data_curacao_pro =
664{
665 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
666 { 0x0, 0x0, 0x0, 0x0, 0x0 },
667 5,
668 45000,
669 100,
670 0xA,
671 1,
672 0,
673 0x10,
674 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
675 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
676 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
677 90,
678 true
679};
680
681static const struct si_dte_data dte_data_neptune_xt =
682{
683 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
684 { 0x0, 0x0, 0x0, 0x0, 0x0 },
685 5,
686 45000,
687 100,
688 0xA,
689 1,
690 0,
691 0x10,
692 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
693 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
694 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
695 90,
696 true
697};
698
699static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
700{
701 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
702 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
703 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
704 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
705 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
706 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
707 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
708 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
709 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
710 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
711 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
712 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
713 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
714 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
716 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
717 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
718 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
719 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
720 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
721 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
722 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
723 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
724 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
725 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
726 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
727 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
728 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
729 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
730 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
731 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
732 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
733 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
734 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
735 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
736 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
737 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
738 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
739 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
740 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
741 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
742 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
743 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
744 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
746 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
747 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
748 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
749 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
750 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
751 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
752 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
753 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
754 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
755 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
756 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
757 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
758 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
759 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
760 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
761 { 0xFFFFFFFF }
762};
763
764static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
765{
766 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
767 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
768 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
769 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
770 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
771 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
772 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
773 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
774 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
775 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
776 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
777 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
778 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
779 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
781 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
782 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
783 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
784 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
785 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
786 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
787 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
788 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
789 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
790 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
791 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
792 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
793 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
794 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
795 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
796 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
797 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
798 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
799 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
800 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
801 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
802 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
803 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
804 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
805 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
806 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
807 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
808 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
809 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
811 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
812 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
813 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
814 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
815 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
816 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
817 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
818 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
819 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
820 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
821 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
822 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
823 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
824 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
825 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
826 { 0xFFFFFFFF }
827};
828
829static const struct si_cac_config_reg cac_weights_heathrow[] =
830{
831 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
832 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
833 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
834 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
835 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
836 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
837 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
838 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
839 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
840 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
841 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
842 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
843 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
844 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
846 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
847 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
848 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
849 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
850 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
851 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
852 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
853 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
854 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
855 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
856 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
857 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
858 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
859 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
860 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
861 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
862 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
863 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
864 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
865 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
866 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
867 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
868 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
869 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
870 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
871 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
872 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
873 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
874 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
876 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
877 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
878 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
879 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
880 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
881 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
882 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
883 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
884 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
885 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
886 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
887 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
888 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
889 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
890 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
891 { 0xFFFFFFFF }
892};
893
894static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
895{
896 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
897 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
898 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
899 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
900 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
901 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
902 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
903 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
904 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
905 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
906 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
907 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
908 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
909 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
911 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
912 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
913 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
914 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
915 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
916 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
917 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
918 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
919 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
920 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
921 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
922 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
923 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
924 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
925 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
926 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
927 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
928 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
929 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
930 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
931 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
932 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
933 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
934 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
935 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
936 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
937 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
938 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
939 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
940 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
941 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
942 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
943 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
944 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
945 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
946 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
947 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
948 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
949 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
950 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
951 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
952 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
953 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
954 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
955 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
956 { 0xFFFFFFFF }
957};
958
959static const struct si_cac_config_reg cac_weights_cape_verde[] =
960{
961 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
962 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
963 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
964 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
965 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
966 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
967 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
968 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
969 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
970 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
971 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
972 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
973 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
974 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
975 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
976 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
977 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
978 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
979 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
980 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
981 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
982 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
983 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
984 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
985 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
986 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
987 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
988 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
989 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
990 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
991 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
992 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
993 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
994 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
995 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
996 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
997 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
998 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
999 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1000 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1001 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1002 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1003 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1004 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1005 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1006 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1007 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1008 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1009 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1010 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1011 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1012 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1013 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1014 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1015 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1016 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1017 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1018 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1019 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1020 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1021 { 0xFFFFFFFF }
1022};
1023
1024static const struct si_cac_config_reg lcac_cape_verde[] =
1025{
1026 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1027 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1028 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1029 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1030 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1031 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1032 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1033 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1034 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1035 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1036 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1037 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1038 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1039 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1040 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1041 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1042 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1043 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1044 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1045 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1046 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1047 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1048 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1049 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1050 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1051 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1052 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1053 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1054 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1055 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1056 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1057 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1058 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1059 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1060 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1061 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1062 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1063 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1064 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1065 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1066 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1067 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1068 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1069 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1070 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1071 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1072 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1073 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1074 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1075 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1076 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1077 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1078 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1079 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1080 { 0xFFFFFFFF }
1081};
1082
1083static const struct si_cac_config_reg cac_override_cape_verde[] =
1084{
1085 { 0xFFFFFFFF }
1086};
1087
1088static const struct si_powertune_data powertune_data_cape_verde =
1089{
1090 ((1 << 16) | 0x6993),
1091 5,
1092 0,
1093 7,
1094 105,
1095 {
1096 0UL,
1097 0UL,
1098 7194395UL,
1099 309631529UL,
1100 -1270850L,
1101 4513710L,
1102 100
1103 },
1104 117830498UL,
1105 12,
1106 {
1107 0,
1108 0,
1109 0,
1110 0,
1111 0,
1112 0,
1113 0,
1114 0
1115 },
1116 true
1117};
1118
1119static const struct si_dte_data dte_data_cape_verde =
1120{
1121 { 0, 0, 0, 0, 0 },
1122 { 0, 0, 0, 0, 0 },
1123 0,
1124 0,
1125 0,
1126 0,
1127 0,
1128 0,
1129 0,
1130 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1131 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1132 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1133 0,
1134 false
1135};
1136
1137static const struct si_dte_data dte_data_venus_xtx =
1138{
1139 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1140 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1141 5,
1142 55000,
1143 0x69,
1144 0xA,
1145 1,
1146 0,
1147 0x3,
1148 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1149 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1150 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1151 90,
1152 true
1153};
1154
1155static const struct si_dte_data dte_data_venus_xt =
1156{
1157 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1158 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1159 5,
1160 55000,
1161 0x69,
1162 0xA,
1163 1,
1164 0,
1165 0x3,
1166 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1167 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1168 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1169 90,
1170 true
1171};
1172
1173static const struct si_dte_data dte_data_venus_pro =
1174{
1175 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1176 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1177 5,
1178 55000,
1179 0x69,
1180 0xA,
1181 1,
1182 0,
1183 0x3,
1184 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1185 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1186 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1187 90,
1188 true
1189};
1190
Alex Deuchera1047772016-09-12 23:46:06 -04001191static const struct si_cac_config_reg cac_weights_oland[] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001192{
1193 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1194 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1195 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1196 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1197 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1198 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1199 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1200 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1201 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1202 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1203 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1204 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1205 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1206 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1207 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1208 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1209 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1210 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1211 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1212 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1213 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1214 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1215 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1216 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1217 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1218 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1219 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1220 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1222 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1223 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1224 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1225 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1226 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1227 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1228 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1229 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1230 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1231 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1232 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1233 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1234 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1235 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1236 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1239 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1241 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1242 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1243 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1244 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1245 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1246 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1247 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1248 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1249 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1250 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1251 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1252 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1253 { 0xFFFFFFFF }
1254};
1255
1256static const struct si_cac_config_reg cac_weights_mars_pro[] =
1257{
1258 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1259 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1260 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1261 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1262 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1263 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1264 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1265 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1266 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1267 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1268 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1269 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1270 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1271 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1272 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1273 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1274 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1275 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1276 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1277 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1278 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1279 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1280 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1281 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1282 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1283 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1284 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1285 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1286 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1287 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1288 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1289 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1290 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1291 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1292 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1293 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1294 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1295 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1296 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1297 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1298 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1299 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1300 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1301 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1304 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1305 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1306 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1307 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1308 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1309 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1310 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1311 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1312 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1313 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1314 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1315 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1316 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1317 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1318 { 0xFFFFFFFF }
1319};
1320
1321static const struct si_cac_config_reg cac_weights_mars_xt[] =
1322{
1323 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1324 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1325 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1326 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1327 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1328 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1329 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1330 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1331 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1332 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1333 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1334 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1335 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1336 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1337 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1338 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1339 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1340 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1341 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1342 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1343 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1344 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1345 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1346 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1347 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1348 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1349 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1350 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1351 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1352 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1353 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1354 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1355 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1356 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1357 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1358 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1359 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1360 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1361 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1362 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1363 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1364 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1365 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1366 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1369 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1370 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1371 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1372 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1373 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1374 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1375 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1376 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1377 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1378 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1379 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1380 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1381 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1382 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1383 { 0xFFFFFFFF }
1384};
1385
1386static const struct si_cac_config_reg cac_weights_oland_pro[] =
1387{
1388 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1389 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1390 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1391 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1392 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1393 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1394 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1395 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1396 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1397 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1398 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1399 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1400 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1401 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1402 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1403 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1404 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1405 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1406 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1407 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1408 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1409 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1410 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1411 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1412 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1413 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1414 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1415 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1416 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1417 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1418 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1419 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1420 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1421 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1422 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1423 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1424 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1425 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1426 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1427 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1428 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1429 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1430 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1431 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1432 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1433 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1434 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1435 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1436 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1437 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1438 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1439 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1440 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1441 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1442 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1443 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1444 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1445 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1446 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1447 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1448 { 0xFFFFFFFF }
1449};
1450
1451static const struct si_cac_config_reg cac_weights_oland_xt[] =
1452{
1453 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1454 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1455 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1456 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1457 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1458 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1459 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1460 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1461 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1462 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1463 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1464 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1465 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1466 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1467 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1468 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1469 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1470 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1471 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1472 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1473 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1474 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1475 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1476 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1477 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1478 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1479 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1480 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1481 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1483 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1484 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1485 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1486 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1487 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1488 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1489 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1490 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1491 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1492 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1493 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1494 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1495 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1496 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1497 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1498 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1499 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1500 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1501 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1502 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1503 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1504 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1505 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1506 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1507 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1508 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1509 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1510 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1511 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1512 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1513 { 0xFFFFFFFF }
1514};
1515
1516static const struct si_cac_config_reg lcac_oland[] =
1517{
1518 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1519 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1520 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1521 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1522 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1523 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1524 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1525 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1526 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1527 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1528 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1529 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1530 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1531 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1532 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1533 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1534 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1535 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1536 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1537 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1538 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1539 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1540 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1541 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1542 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1543 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1544 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1545 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1546 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1547 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1548 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1549 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1550 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1551 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1552 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1553 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1554 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1555 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1556 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1557 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1558 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1559 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1560 { 0xFFFFFFFF }
1561};
1562
1563static const struct si_cac_config_reg lcac_mars_pro[] =
1564{
1565 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1566 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1567 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1568 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1569 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1570 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1571 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1572 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1573 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1574 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1575 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1576 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1577 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1578 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1579 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1580 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1581 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1582 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1583 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1584 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1585 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1586 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1587 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1588 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1589 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1590 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1591 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1592 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1593 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1594 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1595 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1596 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1597 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1598 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1599 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1600 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1601 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1602 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1603 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1604 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1605 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1606 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1607 { 0xFFFFFFFF }
1608};
1609
1610static const struct si_cac_config_reg cac_override_oland[] =
1611{
1612 { 0xFFFFFFFF }
1613};
1614
1615static const struct si_powertune_data powertune_data_oland =
1616{
1617 ((1 << 16) | 0x6993),
1618 5,
1619 0,
1620 7,
1621 105,
1622 {
1623 0UL,
1624 0UL,
1625 7194395UL,
1626 309631529UL,
1627 -1270850L,
1628 4513710L,
1629 100
1630 },
1631 117830498UL,
1632 12,
1633 {
1634 0,
1635 0,
1636 0,
1637 0,
1638 0,
1639 0,
1640 0,
1641 0
1642 },
1643 true
1644};
1645
1646static const struct si_powertune_data powertune_data_mars_pro =
1647{
1648 ((1 << 16) | 0x6993),
1649 5,
1650 0,
1651 7,
1652 105,
1653 {
1654 0UL,
1655 0UL,
1656 7194395UL,
1657 309631529UL,
1658 -1270850L,
1659 4513710L,
1660 100
1661 },
1662 117830498UL,
1663 12,
1664 {
1665 0,
1666 0,
1667 0,
1668 0,
1669 0,
1670 0,
1671 0,
1672 0
1673 },
1674 true
1675};
1676
1677static const struct si_dte_data dte_data_oland =
1678{
1679 { 0, 0, 0, 0, 0 },
1680 { 0, 0, 0, 0, 0 },
1681 0,
1682 0,
1683 0,
1684 0,
1685 0,
1686 0,
1687 0,
1688 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1689 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1690 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1691 0,
1692 false
1693};
1694
1695static const struct si_dte_data dte_data_mars_pro =
1696{
1697 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1698 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1699 5,
1700 55000,
1701 105,
1702 0xA,
1703 1,
1704 0,
1705 0x10,
1706 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1707 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1708 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1709 90,
1710 true
1711};
1712
1713static const struct si_dte_data dte_data_sun_xt =
1714{
1715 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1716 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1717 5,
1718 55000,
1719 105,
1720 0xA,
1721 1,
1722 0,
1723 0x10,
1724 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1725 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1726 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1727 90,
1728 true
1729};
1730
1731
1732static const struct si_cac_config_reg cac_weights_hainan[] =
1733{
1734 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1735 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1736 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1737 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1738 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1739 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1740 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1741 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1742 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1743 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1744 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1745 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1746 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1747 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1748 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1749 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1750 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1751 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1752 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1753 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1754 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1755 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1756 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1757 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1758 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1759 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1760 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1761 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1762 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1763 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1764 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1765 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1766 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1767 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1768 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1769 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1770 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1771 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1772 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1773 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1774 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1775 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1776 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1777 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1778 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1779 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1780 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1781 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1782 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1783 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1784 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1785 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1786 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1787 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1788 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1789 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1790 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1791 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1792 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1793 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1794 { 0xFFFFFFFF }
1795};
1796
1797static const struct si_powertune_data powertune_data_hainan =
1798{
1799 ((1 << 16) | 0x6993),
1800 5,
1801 0,
1802 9,
1803 105,
1804 {
1805 0UL,
1806 0UL,
1807 7194395UL,
1808 309631529UL,
1809 -1270850L,
1810 4513710L,
1811 100
1812 },
1813 117830498UL,
1814 12,
1815 {
1816 0,
1817 0,
1818 0,
1819 0,
1820 0,
1821 0,
1822 0,
1823 0
1824 },
1825 true
1826};
1827
Alex Deuchera1047772016-09-12 23:46:06 -04001828static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
1829static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
1830static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
1831static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001832
1833static int si_populate_voltage_value(struct amdgpu_device *adev,
1834 const struct atom_voltage_table *table,
1835 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1836static int si_get_std_voltage_value(struct amdgpu_device *adev,
1837 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1838 u16 *std_voltage);
1839static int si_write_smc_soft_register(struct amdgpu_device *adev,
1840 u16 reg_offset, u32 value);
1841static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
1842 struct rv7xx_pl *pl,
1843 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1844static int si_calculate_sclk_params(struct amdgpu_device *adev,
1845 u32 engine_clock,
1846 SISLANDS_SMC_SCLK_VALUE *sclk);
1847
1848static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
1849static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
1850static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
1851static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
1852
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001853static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
1854{
Tom St Denis77d318a2016-09-06 09:45:43 -04001855 struct si_power_info *pi = adev->pm.dpm.priv;
1856 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001857}
1858
1859static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1860 u16 v, s32 t, u32 ileakage, u32 *leakage)
1861{
1862 s64 kt, kv, leakage_w, i_leakage, vddc;
1863 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
1864 s64 tmp;
1865
1866 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1867 vddc = div64_s64(drm_int2fixp(v), 1000);
1868 temperature = div64_s64(drm_int2fixp(t), 1000);
1869
1870 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1871 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1872 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1873 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1874 t_ref = drm_int2fixp(coeff->t_ref);
1875
1876 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1877 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1878 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
1879 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1880
1881 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1882
1883 *leakage = drm_fixp2int(leakage_w * 1000);
1884}
1885
1886static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
1887 const struct ni_leakage_coeffients *coeff,
1888 u16 v,
1889 s32 t,
1890 u32 i_leakage,
1891 u32 *leakage)
1892{
1893 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1894}
1895
1896static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1897 const u32 fixed_kt, u16 v,
1898 u32 ileakage, u32 *leakage)
1899{
1900 s64 kt, kv, leakage_w, i_leakage, vddc;
1901
1902 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1903 vddc = div64_s64(drm_int2fixp(v), 1000);
1904
1905 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1906 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1907 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1908
1909 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1910
1911 *leakage = drm_fixp2int(leakage_w * 1000);
1912}
1913
1914static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
1915 const struct ni_leakage_coeffients *coeff,
1916 const u32 fixed_kt,
1917 u16 v,
1918 u32 i_leakage,
1919 u32 *leakage)
1920{
1921 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1922}
1923
1924
1925static void si_update_dte_from_pl2(struct amdgpu_device *adev,
1926 struct si_dte_data *dte_data)
1927{
1928 u32 p_limit1 = adev->pm.dpm.tdp_limit;
1929 u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
1930 u32 k = dte_data->k;
1931 u32 t_max = dte_data->max_t;
1932 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1933 u32 t_0 = dte_data->t0;
1934 u32 i;
1935
1936 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1937 dte_data->tdep_count = 3;
1938
1939 for (i = 0; i < k; i++) {
1940 dte_data->r[i] =
1941 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1942 (p_limit2 * (u32)100);
1943 }
1944
1945 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1946
1947 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1948 dte_data->tdep_r[i] = dte_data->r[4];
1949 }
1950 } else {
1951 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1952 }
1953}
1954
Alex Deuchera1047772016-09-12 23:46:06 -04001955static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001956{
Tom St Denis77d318a2016-09-06 09:45:43 -04001957 struct rv7xx_power_info *pi = adev->pm.dpm.priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001958
Tom St Denis77d318a2016-09-06 09:45:43 -04001959 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001960}
1961
Alex Deuchera1047772016-09-12 23:46:06 -04001962static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001963{
Tom St Denis77d318a2016-09-06 09:45:43 -04001964 struct ni_power_info *pi = adev->pm.dpm.priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001965
Tom St Denis77d318a2016-09-06 09:45:43 -04001966 return pi;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001967}
1968
Alex Deuchera1047772016-09-12 23:46:06 -04001969static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001970{
Tom St Denis77d318a2016-09-06 09:45:43 -04001971 struct si_ps *ps = aps->ps_priv;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001972
Tom St Denis77d318a2016-09-06 09:45:43 -04001973 return ps;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001974}
1975
1976static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
1977{
1978 struct ni_power_info *ni_pi = ni_get_pi(adev);
1979 struct si_power_info *si_pi = si_get_pi(adev);
1980 bool update_dte_from_pl2 = false;
1981
1982 if (adev->asic_type == CHIP_TAHITI) {
1983 si_pi->cac_weights = cac_weights_tahiti;
1984 si_pi->lcac_config = lcac_tahiti;
1985 si_pi->cac_override = cac_override_tahiti;
1986 si_pi->powertune_data = &powertune_data_tahiti;
1987 si_pi->dte_data = dte_data_tahiti;
1988
1989 switch (adev->pdev->device) {
1990 case 0x6798:
1991 si_pi->dte_data.enable_dte_by_default = true;
1992 break;
1993 case 0x6799:
1994 si_pi->dte_data = dte_data_new_zealand;
1995 break;
1996 case 0x6790:
1997 case 0x6791:
1998 case 0x6792:
1999 case 0x679E:
2000 si_pi->dte_data = dte_data_aruba_pro;
2001 update_dte_from_pl2 = true;
2002 break;
2003 case 0x679B:
2004 si_pi->dte_data = dte_data_malta;
2005 update_dte_from_pl2 = true;
2006 break;
2007 case 0x679A:
2008 si_pi->dte_data = dte_data_tahiti_pro;
2009 update_dte_from_pl2 = true;
2010 break;
2011 default:
2012 if (si_pi->dte_data.enable_dte_by_default == true)
2013 DRM_ERROR("DTE is not enabled!\n");
2014 break;
2015 }
2016 } else if (adev->asic_type == CHIP_PITCAIRN) {
Tom St Denisc3d986452016-09-06 09:44:47 -04002017 si_pi->cac_weights = cac_weights_pitcairn;
2018 si_pi->lcac_config = lcac_pitcairn;
2019 si_pi->cac_override = cac_override_pitcairn;
2020 si_pi->powertune_data = &powertune_data_pitcairn;
2021
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002022 switch (adev->pdev->device) {
2023 case 0x6810:
2024 case 0x6818:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002025 si_pi->dte_data = dte_data_curacao_xt;
2026 update_dte_from_pl2 = true;
2027 break;
2028 case 0x6819:
2029 case 0x6811:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002030 si_pi->dte_data = dte_data_curacao_pro;
2031 update_dte_from_pl2 = true;
2032 break;
2033 case 0x6800:
2034 case 0x6806:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002035 si_pi->dte_data = dte_data_neptune_xt;
2036 update_dte_from_pl2 = true;
2037 break;
2038 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002039 si_pi->dte_data = dte_data_pitcairn;
2040 break;
2041 }
2042 } else if (adev->asic_type == CHIP_VERDE) {
2043 si_pi->lcac_config = lcac_cape_verde;
2044 si_pi->cac_override = cac_override_cape_verde;
2045 si_pi->powertune_data = &powertune_data_cape_verde;
2046
2047 switch (adev->pdev->device) {
2048 case 0x683B:
2049 case 0x683F:
2050 case 0x6829:
2051 case 0x6835:
2052 si_pi->cac_weights = cac_weights_cape_verde_pro;
2053 si_pi->dte_data = dte_data_cape_verde;
2054 break;
2055 case 0x682C:
2056 si_pi->cac_weights = cac_weights_cape_verde_pro;
2057 si_pi->dte_data = dte_data_sun_xt;
2058 break;
2059 case 0x6825:
2060 case 0x6827:
2061 si_pi->cac_weights = cac_weights_heathrow;
2062 si_pi->dte_data = dte_data_cape_verde;
2063 break;
2064 case 0x6824:
2065 case 0x682D:
2066 si_pi->cac_weights = cac_weights_chelsea_xt;
2067 si_pi->dte_data = dte_data_cape_verde;
2068 break;
2069 case 0x682F:
2070 si_pi->cac_weights = cac_weights_chelsea_pro;
2071 si_pi->dte_data = dte_data_cape_verde;
2072 break;
2073 case 0x6820:
2074 si_pi->cac_weights = cac_weights_heathrow;
2075 si_pi->dte_data = dte_data_venus_xtx;
2076 break;
2077 case 0x6821:
2078 si_pi->cac_weights = cac_weights_heathrow;
2079 si_pi->dte_data = dte_data_venus_xt;
2080 break;
2081 case 0x6823:
2082 case 0x682B:
2083 case 0x6822:
2084 case 0x682A:
2085 si_pi->cac_weights = cac_weights_chelsea_pro;
2086 si_pi->dte_data = dte_data_venus_pro;
2087 break;
2088 default:
2089 si_pi->cac_weights = cac_weights_cape_verde;
2090 si_pi->dte_data = dte_data_cape_verde;
2091 break;
2092 }
2093 } else if (adev->asic_type == CHIP_OLAND) {
Tom St Denisc3d986452016-09-06 09:44:47 -04002094 si_pi->lcac_config = lcac_mars_pro;
2095 si_pi->cac_override = cac_override_oland;
2096 si_pi->powertune_data = &powertune_data_mars_pro;
2097 si_pi->dte_data = dte_data_mars_pro;
2098
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002099 switch (adev->pdev->device) {
2100 case 0x6601:
2101 case 0x6621:
2102 case 0x6603:
2103 case 0x6605:
2104 si_pi->cac_weights = cac_weights_mars_pro;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002105 update_dte_from_pl2 = true;
2106 break;
2107 case 0x6600:
2108 case 0x6606:
2109 case 0x6620:
2110 case 0x6604:
2111 si_pi->cac_weights = cac_weights_mars_xt;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002112 update_dte_from_pl2 = true;
2113 break;
2114 case 0x6611:
2115 case 0x6613:
2116 case 0x6608:
2117 si_pi->cac_weights = cac_weights_oland_pro;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002118 update_dte_from_pl2 = true;
2119 break;
2120 case 0x6610:
2121 si_pi->cac_weights = cac_weights_oland_xt;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002122 update_dte_from_pl2 = true;
2123 break;
2124 default:
2125 si_pi->cac_weights = cac_weights_oland;
2126 si_pi->lcac_config = lcac_oland;
2127 si_pi->cac_override = cac_override_oland;
2128 si_pi->powertune_data = &powertune_data_oland;
2129 si_pi->dte_data = dte_data_oland;
2130 break;
2131 }
2132 } else if (adev->asic_type == CHIP_HAINAN) {
2133 si_pi->cac_weights = cac_weights_hainan;
2134 si_pi->lcac_config = lcac_oland;
2135 si_pi->cac_override = cac_override_oland;
2136 si_pi->powertune_data = &powertune_data_hainan;
2137 si_pi->dte_data = dte_data_sun_xt;
2138 update_dte_from_pl2 = true;
2139 } else {
2140 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2141 return;
2142 }
2143
2144 ni_pi->enable_power_containment = false;
2145 ni_pi->enable_cac = false;
2146 ni_pi->enable_sq_ramping = false;
2147 si_pi->enable_dte = false;
2148
2149 if (si_pi->powertune_data->enable_powertune_by_default) {
Tom St Denis77d318a2016-09-06 09:45:43 -04002150 ni_pi->enable_power_containment = true;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002151 ni_pi->enable_cac = true;
2152 if (si_pi->dte_data.enable_dte_by_default) {
2153 si_pi->enable_dte = true;
2154 if (update_dte_from_pl2)
2155 si_update_dte_from_pl2(adev, &si_pi->dte_data);
2156
2157 }
2158 ni_pi->enable_sq_ramping = true;
2159 }
2160
2161 ni_pi->driver_calculate_cac_leakage = true;
2162 ni_pi->cac_configuration_required = true;
2163
2164 if (ni_pi->cac_configuration_required) {
2165 ni_pi->support_cac_long_term_average = true;
2166 si_pi->dyn_powertune_data.l2_lta_window_size =
2167 si_pi->powertune_data->l2_lta_window_size_default;
2168 si_pi->dyn_powertune_data.lts_truncate =
2169 si_pi->powertune_data->lts_truncate_default;
2170 } else {
2171 ni_pi->support_cac_long_term_average = false;
2172 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2173 si_pi->dyn_powertune_data.lts_truncate = 0;
2174 }
2175
2176 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2177}
2178
2179static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
2180{
2181 return 1;
2182}
2183
2184static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
2185{
2186 u32 xclk;
2187 u32 wintime;
2188 u32 cac_window;
2189 u32 cac_window_size;
2190
2191 xclk = amdgpu_asic_get_xclk(adev);
2192
2193 if (xclk == 0)
2194 return 0;
2195
2196 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2197 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2198
2199 wintime = (cac_window_size * 100) / xclk;
2200
2201 return wintime;
2202}
2203
2204static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2205{
2206 return power_in_watts;
2207}
2208
2209static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
2210 bool adjust_polarity,
2211 u32 tdp_adjustment,
2212 u32 *tdp_limit,
2213 u32 *near_tdp_limit)
2214{
2215 u32 adjustment_delta, max_tdp_limit;
2216
2217 if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
2218 return -EINVAL;
2219
2220 max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
2221
2222 if (adjust_polarity) {
2223 *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2224 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
2225 } else {
2226 *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2227 adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
2228 if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
2229 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2230 else
2231 *near_tdp_limit = 0;
2232 }
2233
2234 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2235 return -EINVAL;
2236 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2237 return -EINVAL;
2238
2239 return 0;
2240}
2241
2242static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
2243 struct amdgpu_ps *amdgpu_state)
2244{
2245 struct ni_power_info *ni_pi = ni_get_pi(adev);
2246 struct si_power_info *si_pi = si_get_pi(adev);
2247
2248 if (ni_pi->enable_power_containment) {
2249 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2250 PP_SIslands_PAPMParameters *papm_parm;
2251 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
2252 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2253 u32 tdp_limit;
2254 u32 near_tdp_limit;
2255 int ret;
2256
2257 if (scaling_factor == 0)
2258 return -EINVAL;
2259
2260 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2261
2262 ret = si_calculate_adjusted_tdp_limits(adev,
2263 false, /* ??? */
2264 adev->pm.dpm.tdp_adjustment,
2265 &tdp_limit,
2266 &near_tdp_limit);
2267 if (ret)
2268 return ret;
2269
2270 smc_table->dpm2Params.TDPLimit =
2271 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2272 smc_table->dpm2Params.NearTDPLimit =
2273 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2274 smc_table->dpm2Params.SafePowerLimit =
2275 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2276
Alex Deucher6861c832016-09-13 00:06:07 -04002277 ret = amdgpu_si_copy_bytes_to_smc(adev,
2278 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2279 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2280 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2281 sizeof(u32) * 3,
2282 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002283 if (ret)
2284 return ret;
2285
2286 if (si_pi->enable_ppm) {
2287 papm_parm = &si_pi->papm_parm;
2288 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2289 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2290 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2291 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2292 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2293 papm_parm->PlatformPowerLimit = 0xffffffff;
2294 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2295
Alex Deucher6861c832016-09-13 00:06:07 -04002296 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
2297 (u8 *)papm_parm,
2298 sizeof(PP_SIslands_PAPMParameters),
2299 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002300 if (ret)
2301 return ret;
2302 }
2303 }
2304 return 0;
2305}
2306
2307static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
2308 struct amdgpu_ps *amdgpu_state)
2309{
2310 struct ni_power_info *ni_pi = ni_get_pi(adev);
2311 struct si_power_info *si_pi = si_get_pi(adev);
2312
2313 if (ni_pi->enable_power_containment) {
2314 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2315 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2316 int ret;
2317
2318 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2319
2320 smc_table->dpm2Params.NearTDPLimit =
2321 cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2322 smc_table->dpm2Params.SafePowerLimit =
2323 cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2324
Alex Deucher6861c832016-09-13 00:06:07 -04002325 ret = amdgpu_si_copy_bytes_to_smc(adev,
2326 (si_pi->state_table_start +
2327 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2328 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2329 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2330 sizeof(u32) * 2,
2331 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002332 if (ret)
2333 return ret;
2334 }
2335
2336 return 0;
2337}
2338
2339static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
2340 const u16 prev_std_vddc,
2341 const u16 curr_std_vddc)
2342{
2343 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2344 u64 prev_vddc = (u64)prev_std_vddc;
2345 u64 curr_vddc = (u64)curr_std_vddc;
2346 u64 pwr_efficiency_ratio, n, d;
2347
2348 if ((prev_vddc == 0) || (curr_vddc == 0))
2349 return 0;
2350
2351 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2352 d = prev_vddc * prev_vddc;
2353 pwr_efficiency_ratio = div64_u64(n, d);
2354
2355 if (pwr_efficiency_ratio > (u64)0xFFFF)
2356 return 0;
2357
2358 return (u16)pwr_efficiency_ratio;
2359}
2360
2361static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
2362 struct amdgpu_ps *amdgpu_state)
2363{
2364 struct si_power_info *si_pi = si_get_pi(adev);
2365
2366 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2367 amdgpu_state->vclk && amdgpu_state->dclk)
2368 return true;
2369
2370 return false;
2371}
2372
2373struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
2374{
2375 struct evergreen_power_info *pi = adev->pm.dpm.priv;
2376
2377 return pi;
2378}
2379
2380static int si_populate_power_containment_values(struct amdgpu_device *adev,
2381 struct amdgpu_ps *amdgpu_state,
2382 SISLANDS_SMC_SWSTATE *smc_state)
2383{
2384 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
2385 struct ni_power_info *ni_pi = ni_get_pi(adev);
2386 struct si_ps *state = si_get_ps(amdgpu_state);
2387 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2388 u32 prev_sclk;
2389 u32 max_sclk;
2390 u32 min_sclk;
2391 u16 prev_std_vddc;
2392 u16 curr_std_vddc;
2393 int i;
2394 u16 pwr_efficiency_ratio;
2395 u8 max_ps_percent;
2396 bool disable_uvd_power_tune;
2397 int ret;
2398
2399 if (ni_pi->enable_power_containment == false)
2400 return 0;
2401
2402 if (state->performance_level_count == 0)
2403 return -EINVAL;
2404
2405 if (smc_state->levelCount != state->performance_level_count)
2406 return -EINVAL;
2407
2408 disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
2409
2410 smc_state->levels[0].dpm2.MaxPS = 0;
2411 smc_state->levels[0].dpm2.NearTDPDec = 0;
2412 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2413 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2414 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2415
2416 for (i = 1; i < state->performance_level_count; i++) {
2417 prev_sclk = state->performance_levels[i-1].sclk;
2418 max_sclk = state->performance_levels[i].sclk;
2419 if (i == 1)
2420 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2421 else
2422 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2423
2424 if (prev_sclk > max_sclk)
2425 return -EINVAL;
2426
2427 if ((max_ps_percent == 0) ||
2428 (prev_sclk == max_sclk) ||
Tom St Denis77d318a2016-09-06 09:45:43 -04002429 disable_uvd_power_tune)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002430 min_sclk = max_sclk;
Tom St Denis77d318a2016-09-06 09:45:43 -04002431 else if (i == 1)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002432 min_sclk = prev_sclk;
Tom St Denis77d318a2016-09-06 09:45:43 -04002433 else
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002434 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002435
2436 if (min_sclk < state->performance_levels[0].sclk)
2437 min_sclk = state->performance_levels[0].sclk;
2438
2439 if (min_sclk == 0)
2440 return -EINVAL;
2441
2442 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2443 state->performance_levels[i-1].vddc, &vddc);
2444 if (ret)
2445 return ret;
2446
2447 ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
2448 if (ret)
2449 return ret;
2450
2451 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2452 state->performance_levels[i].vddc, &vddc);
2453 if (ret)
2454 return ret;
2455
2456 ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
2457 if (ret)
2458 return ret;
2459
2460 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
2461 prev_std_vddc, curr_std_vddc);
2462
2463 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2464 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2465 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2466 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2467 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2468 }
2469
2470 return 0;
2471}
2472
2473static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
2474 struct amdgpu_ps *amdgpu_state,
2475 SISLANDS_SMC_SWSTATE *smc_state)
2476{
2477 struct ni_power_info *ni_pi = ni_get_pi(adev);
2478 struct si_ps *state = si_get_ps(amdgpu_state);
2479 u32 sq_power_throttle, sq_power_throttle2;
2480 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2481 int i;
2482
2483 if (state->performance_level_count == 0)
2484 return -EINVAL;
2485
2486 if (smc_state->levelCount != state->performance_level_count)
2487 return -EINVAL;
2488
2489 if (adev->pm.dpm.sq_ramping_threshold == 0)
2490 return -EINVAL;
2491
2492 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2493 enable_sq_ramping = false;
2494
2495 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2496 enable_sq_ramping = false;
2497
2498 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2499 enable_sq_ramping = false;
2500
2501 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2502 enable_sq_ramping = false;
2503
2504 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2505 enable_sq_ramping = false;
2506
2507 for (i = 0; i < state->performance_level_count; i++) {
2508 sq_power_throttle = 0;
2509 sq_power_throttle2 = 0;
2510
2511 if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
2512 enable_sq_ramping) {
2513 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2514 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2515 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2516 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2517 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2518 } else {
2519 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2520 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2521 }
2522
2523 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2524 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2525 }
2526
2527 return 0;
2528}
2529
2530static int si_enable_power_containment(struct amdgpu_device *adev,
2531 struct amdgpu_ps *amdgpu_new_state,
2532 bool enable)
2533{
2534 struct ni_power_info *ni_pi = ni_get_pi(adev);
2535 PPSMC_Result smc_result;
2536 int ret = 0;
2537
2538 if (ni_pi->enable_power_containment) {
2539 if (enable) {
2540 if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
Alex Deucher6861c832016-09-13 00:06:07 -04002541 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002542 if (smc_result != PPSMC_Result_OK) {
2543 ret = -EINVAL;
2544 ni_pi->pc_enabled = false;
2545 } else {
2546 ni_pi->pc_enabled = true;
2547 }
2548 }
2549 } else {
Alex Deucher6861c832016-09-13 00:06:07 -04002550 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002551 if (smc_result != PPSMC_Result_OK)
2552 ret = -EINVAL;
2553 ni_pi->pc_enabled = false;
2554 }
2555 }
2556
2557 return ret;
2558}
2559
2560static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
2561{
2562 struct si_power_info *si_pi = si_get_pi(adev);
2563 int ret = 0;
2564 struct si_dte_data *dte_data = &si_pi->dte_data;
2565 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2566 u32 table_size;
2567 u8 tdep_count;
2568 u32 i;
2569
2570 if (dte_data == NULL)
2571 si_pi->enable_dte = false;
2572
2573 if (si_pi->enable_dte == false)
2574 return 0;
2575
2576 if (dte_data->k <= 0)
2577 return -EINVAL;
2578
2579 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2580 if (dte_tables == NULL) {
2581 si_pi->enable_dte = false;
2582 return -ENOMEM;
2583 }
2584
2585 table_size = dte_data->k;
2586
2587 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2588 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2589
2590 tdep_count = dte_data->tdep_count;
2591 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2592 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2593
2594 dte_tables->K = cpu_to_be32(table_size);
2595 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2596 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2597 dte_tables->WindowSize = dte_data->window_size;
2598 dte_tables->temp_select = dte_data->temp_select;
2599 dte_tables->DTE_mode = dte_data->dte_mode;
2600 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2601
2602 if (tdep_count > 0)
2603 table_size--;
2604
2605 for (i = 0; i < table_size; i++) {
2606 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2607 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2608 }
2609
2610 dte_tables->Tdep_count = tdep_count;
2611
2612 for (i = 0; i < (u32)tdep_count; i++) {
2613 dte_tables->T_limits[i] = dte_data->t_limits[i];
2614 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2615 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2616 }
2617
Alex Deucher6861c832016-09-13 00:06:07 -04002618 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
2619 (u8 *)dte_tables,
2620 sizeof(Smc_SIslands_DTE_Configuration),
2621 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002622 kfree(dte_tables);
2623
2624 return ret;
2625}
2626
2627static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
2628 u16 *max, u16 *min)
2629{
2630 struct si_power_info *si_pi = si_get_pi(adev);
2631 struct amdgpu_cac_leakage_table *table =
2632 &adev->pm.dpm.dyn_state.cac_leakage_table;
2633 u32 i;
2634 u32 v0_loadline;
2635
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002636 if (table == NULL)
2637 return -EINVAL;
2638
2639 *max = 0;
2640 *min = 0xFFFF;
2641
2642 for (i = 0; i < table->count; i++) {
2643 if (table->entries[i].vddc > *max)
2644 *max = table->entries[i].vddc;
2645 if (table->entries[i].vddc < *min)
2646 *min = table->entries[i].vddc;
2647 }
2648
2649 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2650 return -EINVAL;
2651
2652 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2653
2654 if (v0_loadline > 0xFFFFUL)
2655 return -EINVAL;
2656
2657 *min = (u16)v0_loadline;
2658
2659 if ((*min > *max) || (*max == 0) || (*min == 0))
2660 return -EINVAL;
2661
2662 return 0;
2663}
2664
2665static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2666{
2667 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2668 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2669}
2670
2671static int si_init_dte_leakage_table(struct amdgpu_device *adev,
2672 PP_SIslands_CacConfig *cac_tables,
2673 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2674 u16 t0, u16 t_step)
2675{
2676 struct si_power_info *si_pi = si_get_pi(adev);
2677 u32 leakage;
2678 unsigned int i, j;
2679 s32 t;
2680 u32 smc_leakage;
2681 u32 scaling_factor;
2682 u16 voltage;
2683
2684 scaling_factor = si_get_smc_power_scaling_factor(adev);
2685
2686 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2687 t = (1000 * (i * t_step + t0));
2688
2689 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2690 voltage = vddc_max - (vddc_step * j);
2691
2692 si_calculate_leakage_for_v_and_t(adev,
2693 &si_pi->powertune_data->leakage_coefficients,
2694 voltage,
2695 t,
2696 si_pi->dyn_powertune_data.cac_leakage,
2697 &leakage);
2698
2699 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2700
2701 if (smc_leakage > 0xFFFF)
2702 smc_leakage = 0xFFFF;
2703
2704 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2705 cpu_to_be16((u16)smc_leakage);
2706 }
2707 }
2708 return 0;
2709}
2710
2711static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
2712 PP_SIslands_CacConfig *cac_tables,
2713 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2714{
2715 struct si_power_info *si_pi = si_get_pi(adev);
2716 u32 leakage;
2717 unsigned int i, j;
2718 u32 smc_leakage;
2719 u32 scaling_factor;
2720 u16 voltage;
2721
2722 scaling_factor = si_get_smc_power_scaling_factor(adev);
2723
2724 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2725 voltage = vddc_max - (vddc_step * j);
2726
2727 si_calculate_leakage_for_v(adev,
2728 &si_pi->powertune_data->leakage_coefficients,
2729 si_pi->powertune_data->fixed_kt,
2730 voltage,
2731 si_pi->dyn_powertune_data.cac_leakage,
2732 &leakage);
2733
2734 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2735
2736 if (smc_leakage > 0xFFFF)
2737 smc_leakage = 0xFFFF;
2738
2739 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2740 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2741 cpu_to_be16((u16)smc_leakage);
2742 }
2743 return 0;
2744}
2745
2746static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
2747{
2748 struct ni_power_info *ni_pi = ni_get_pi(adev);
2749 struct si_power_info *si_pi = si_get_pi(adev);
2750 PP_SIslands_CacConfig *cac_tables = NULL;
2751 u16 vddc_max, vddc_min, vddc_step;
2752 u16 t0, t_step;
2753 u32 load_line_slope, reg;
2754 int ret = 0;
2755 u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
2756
2757 if (ni_pi->enable_cac == false)
2758 return 0;
2759
2760 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2761 if (!cac_tables)
2762 return -ENOMEM;
2763
2764 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2765 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2766 WREG32(CG_CAC_CTRL, reg);
2767
2768 si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
2769 si_pi->dyn_powertune_data.dc_pwr_value =
2770 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2771 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
2772 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2773
2774 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2775
2776 ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
2777 if (ret)
2778 goto done_free;
2779
2780 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2781 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2782 t_step = 4;
2783 t0 = 60;
2784
2785 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2786 ret = si_init_dte_leakage_table(adev, cac_tables,
2787 vddc_max, vddc_min, vddc_step,
2788 t0, t_step);
2789 else
2790 ret = si_init_simplified_leakage_table(adev, cac_tables,
2791 vddc_max, vddc_min, vddc_step);
2792 if (ret)
2793 goto done_free;
2794
2795 load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2796
2797 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2798 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2799 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2800 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2801 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2802 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2803 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2804 cac_tables->calculation_repeats = cpu_to_be32(2);
2805 cac_tables->dc_cac = cpu_to_be32(0);
2806 cac_tables->log2_PG_LKG_SCALE = 12;
2807 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2808 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2809 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2810
Alex Deucher6861c832016-09-13 00:06:07 -04002811 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
2812 (u8 *)cac_tables,
2813 sizeof(PP_SIslands_CacConfig),
2814 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002815
2816 if (ret)
2817 goto done_free;
2818
2819 ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2820
2821done_free:
2822 if (ret) {
2823 ni_pi->enable_cac = false;
2824 ni_pi->enable_power_containment = false;
2825 }
2826
2827 kfree(cac_tables);
2828
Tom St Denisad2473a2016-09-07 08:42:41 -04002829 return ret;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002830}
2831
2832static int si_program_cac_config_registers(struct amdgpu_device *adev,
2833 const struct si_cac_config_reg *cac_config_regs)
2834{
2835 const struct si_cac_config_reg *config_regs = cac_config_regs;
2836 u32 data = 0, offset;
2837
2838 if (!config_regs)
2839 return -EINVAL;
2840
2841 while (config_regs->offset != 0xFFFFFFFF) {
2842 switch (config_regs->type) {
2843 case SISLANDS_CACCONFIG_CGIND:
2844 offset = SMC_CG_IND_START + config_regs->offset;
2845 if (offset < SMC_CG_IND_END)
2846 data = RREG32_SMC(offset);
2847 break;
2848 default:
2849 data = RREG32(config_regs->offset);
2850 break;
2851 }
2852
2853 data &= ~config_regs->mask;
2854 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2855
2856 switch (config_regs->type) {
2857 case SISLANDS_CACCONFIG_CGIND:
2858 offset = SMC_CG_IND_START + config_regs->offset;
2859 if (offset < SMC_CG_IND_END)
2860 WREG32_SMC(offset, data);
2861 break;
2862 default:
2863 WREG32(config_regs->offset, data);
2864 break;
2865 }
2866 config_regs++;
2867 }
2868 return 0;
2869}
2870
2871static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
2872{
2873 struct ni_power_info *ni_pi = ni_get_pi(adev);
2874 struct si_power_info *si_pi = si_get_pi(adev);
2875 int ret;
2876
2877 if ((ni_pi->enable_cac == false) ||
2878 (ni_pi->cac_configuration_required == false))
2879 return 0;
2880
2881 ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
2882 if (ret)
2883 return ret;
2884 ret = si_program_cac_config_registers(adev, si_pi->cac_override);
2885 if (ret)
2886 return ret;
2887 ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
2888 if (ret)
2889 return ret;
2890
2891 return 0;
2892}
2893
2894static int si_enable_smc_cac(struct amdgpu_device *adev,
2895 struct amdgpu_ps *amdgpu_new_state,
2896 bool enable)
2897{
2898 struct ni_power_info *ni_pi = ni_get_pi(adev);
2899 struct si_power_info *si_pi = si_get_pi(adev);
2900 PPSMC_Result smc_result;
2901 int ret = 0;
2902
2903 if (ni_pi->enable_cac) {
2904 if (enable) {
2905 if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
2906 if (ni_pi->support_cac_long_term_average) {
Alex Deucher6861c832016-09-13 00:06:07 -04002907 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002908 if (smc_result != PPSMC_Result_OK)
2909 ni_pi->support_cac_long_term_average = false;
2910 }
2911
Alex Deucher6861c832016-09-13 00:06:07 -04002912 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002913 if (smc_result != PPSMC_Result_OK) {
2914 ret = -EINVAL;
2915 ni_pi->cac_enabled = false;
2916 } else {
2917 ni_pi->cac_enabled = true;
2918 }
2919
2920 if (si_pi->enable_dte) {
Alex Deucher6861c832016-09-13 00:06:07 -04002921 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002922 if (smc_result != PPSMC_Result_OK)
2923 ret = -EINVAL;
2924 }
2925 }
2926 } else if (ni_pi->cac_enabled) {
2927 if (si_pi->enable_dte)
Alex Deucher6861c832016-09-13 00:06:07 -04002928 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002929
Alex Deucher6861c832016-09-13 00:06:07 -04002930 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002931
2932 ni_pi->cac_enabled = false;
2933
2934 if (ni_pi->support_cac_long_term_average)
Alex Deucher6861c832016-09-13 00:06:07 -04002935 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04002936 }
2937 }
2938 return ret;
2939}
2940
2941static int si_init_smc_spll_table(struct amdgpu_device *adev)
2942{
2943 struct ni_power_info *ni_pi = ni_get_pi(adev);
2944 struct si_power_info *si_pi = si_get_pi(adev);
2945 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2946 SISLANDS_SMC_SCLK_VALUE sclk_params;
2947 u32 fb_div, p_div;
2948 u32 clk_s, clk_v;
2949 u32 sclk = 0;
2950 int ret = 0;
2951 u32 tmp;
2952 int i;
2953
2954 if (si_pi->spll_table_start == 0)
2955 return -EINVAL;
2956
2957 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2958 if (spll_table == NULL)
2959 return -ENOMEM;
2960
2961 for (i = 0; i < 256; i++) {
2962 ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
2963 if (ret)
2964 break;
2965 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2966 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2967 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2968 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2969
2970 fb_div &= ~0x00001FFF;
2971 fb_div >>= 1;
2972 clk_v >>= 6;
2973
2974 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2975 ret = -EINVAL;
2976 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2977 ret = -EINVAL;
2978 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2979 ret = -EINVAL;
2980 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2981 ret = -EINVAL;
2982
2983 if (ret)
2984 break;
2985
2986 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2987 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2988 spll_table->freq[i] = cpu_to_be32(tmp);
2989
2990 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2991 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2992 spll_table->ss[i] = cpu_to_be32(tmp);
2993
2994 sclk += 512;
2995 }
2996
2997
2998 if (!ret)
Alex Deucher6861c832016-09-13 00:06:07 -04002999 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
3000 (u8 *)spll_table,
3001 sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
3002 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003003
3004 if (ret)
3005 ni_pi->enable_power_containment = false;
3006
3007 kfree(spll_table);
3008
3009 return ret;
3010}
3011
3012struct si_dpm_quirk {
3013 u32 chip_vendor;
3014 u32 chip_device;
3015 u32 subsys_vendor;
3016 u32 subsys_device;
3017 u32 max_sclk;
3018 u32 max_mclk;
3019};
3020
3021/* cards with dpm stability problems */
3022static struct si_dpm_quirk si_dpm_quirk_list[] = {
3023 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
3024 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
3025 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0xe271, 0, 120000 },
Alex Deucher9909a792016-09-26 15:36:19 -04003026 { PCI_VENDOR_ID_ATI, 0x6811, 0x174b, 0x2015, 0, 120000 },
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003027 { PCI_VENDOR_ID_ATI, 0x6810, 0x174b, 0xe271, 85000, 90000 },
3028 { PCI_VENDOR_ID_ATI, 0x6811, 0x1462, 0x2015, 0, 120000 },
3029 { PCI_VENDOR_ID_ATI, 0x6811, 0x1043, 0x2015, 0, 120000 },
Alex Deucher9909a792016-09-26 15:36:19 -04003030 { PCI_VENDOR_ID_ATI, 0x6811, 0x148c, 0x2015, 0, 120000 },
3031 { PCI_VENDOR_ID_ATI, 0x6810, 0x1682, 0x9275, 0, 120000 },
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003032 { 0, 0, 0, 0 },
3033};
3034
3035static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
3036 u16 vce_voltage)
3037{
3038 u16 highest_leakage = 0;
3039 struct si_power_info *si_pi = si_get_pi(adev);
3040 int i;
3041
3042 for (i = 0; i < si_pi->leakage_voltage.count; i++){
3043 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
3044 highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
3045 }
3046
3047 if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
3048 return highest_leakage;
3049
3050 return vce_voltage;
3051}
3052
3053static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
3054 u32 evclk, u32 ecclk, u16 *voltage)
3055{
3056 u32 i;
3057 int ret = -EINVAL;
3058 struct amdgpu_vce_clock_voltage_dependency_table *table =
3059 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
3060
3061 if (((evclk == 0) && (ecclk == 0)) ||
3062 (table && (table->count == 0))) {
3063 *voltage = 0;
3064 return 0;
3065 }
3066
3067 for (i = 0; i < table->count; i++) {
3068 if ((evclk <= table->entries[i].evclk) &&
3069 (ecclk <= table->entries[i].ecclk)) {
3070 *voltage = table->entries[i].v;
3071 ret = 0;
3072 break;
3073 }
3074 }
3075
3076 /* if no match return the highest voltage */
3077 if (ret)
3078 *voltage = table->entries[table->count - 1].v;
3079
3080 *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
3081
3082 return ret;
3083}
3084
3085static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
3086{
3087
Tom St Denis77d318a2016-09-06 09:45:43 -04003088 u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
3089 /* we never hit the non-gddr5 limit so disable it */
3090 u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003091
Tom St Denis77d318a2016-09-06 09:45:43 -04003092 if (vblank_time < switch_limit)
3093 return true;
3094 else
3095 return false;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003096
3097}
3098
3099static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
3100 u32 arb_freq_src, u32 arb_freq_dest)
3101{
3102 u32 mc_arb_dram_timing;
3103 u32 mc_arb_dram_timing2;
3104 u32 burst_time;
3105 u32 mc_cg_config;
3106
3107 switch (arb_freq_src) {
Tom St Denis77d318a2016-09-06 09:45:43 -04003108 case MC_CG_ARB_FREQ_F0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003109 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
3110 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
3111 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
3112 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003113 case MC_CG_ARB_FREQ_F1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003114 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
3115 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
3116 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
3117 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003118 case MC_CG_ARB_FREQ_F2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003119 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
3120 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
3121 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
3122 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003123 case MC_CG_ARB_FREQ_F3:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003124 mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
3125 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
3126 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
3127 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003128 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003129 return -EINVAL;
3130 }
3131
3132 switch (arb_freq_dest) {
Tom St Denis77d318a2016-09-06 09:45:43 -04003133 case MC_CG_ARB_FREQ_F0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003134 WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
3135 WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
3136 WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
3137 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003138 case MC_CG_ARB_FREQ_F1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003139 WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
3140 WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
3141 WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
3142 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003143 case MC_CG_ARB_FREQ_F2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003144 WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
3145 WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
3146 WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
3147 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04003148 case MC_CG_ARB_FREQ_F3:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003149 WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
3150 WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
3151 WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
3152 break;
3153 default:
3154 return -EINVAL;
3155 }
3156
3157 mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
3158 WREG32(MC_CG_CONFIG, mc_cg_config);
3159 WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
3160
3161 return 0;
3162}
3163
3164static void ni_update_current_ps(struct amdgpu_device *adev,
3165 struct amdgpu_ps *rps)
3166{
Tom St Denis77d318a2016-09-06 09:45:43 -04003167 struct si_ps *new_ps = si_get_ps(rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003168 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
Tom St Denis77d318a2016-09-06 09:45:43 -04003169 struct ni_power_info *ni_pi = ni_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003170
3171 eg_pi->current_rps = *rps;
3172 ni_pi->current_ps = *new_ps;
3173 eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
3174}
3175
3176static void ni_update_requested_ps(struct amdgpu_device *adev,
3177 struct amdgpu_ps *rps)
3178{
Tom St Denis77d318a2016-09-06 09:45:43 -04003179 struct si_ps *new_ps = si_get_ps(rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003180 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
Tom St Denis77d318a2016-09-06 09:45:43 -04003181 struct ni_power_info *ni_pi = ni_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003182
3183 eg_pi->requested_rps = *rps;
3184 ni_pi->requested_ps = *new_ps;
3185 eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
3186}
3187
3188static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
3189 struct amdgpu_ps *new_ps,
3190 struct amdgpu_ps *old_ps)
3191{
Tom St Denis77d318a2016-09-06 09:45:43 -04003192 struct si_ps *new_state = si_get_ps(new_ps);
3193 struct si_ps *current_state = si_get_ps(old_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003194
3195 if ((new_ps->vclk == old_ps->vclk) &&
3196 (new_ps->dclk == old_ps->dclk))
3197 return;
3198
3199 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
3200 current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3201 return;
3202
3203 amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3204}
3205
3206static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
3207 struct amdgpu_ps *new_ps,
3208 struct amdgpu_ps *old_ps)
3209{
Tom St Denis77d318a2016-09-06 09:45:43 -04003210 struct si_ps *new_state = si_get_ps(new_ps);
3211 struct si_ps *current_state = si_get_ps(old_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003212
3213 if ((new_ps->vclk == old_ps->vclk) &&
3214 (new_ps->dclk == old_ps->dclk))
3215 return;
3216
3217 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
3218 current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3219 return;
3220
3221 amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3222}
3223
3224static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
3225{
Tom St Denis77d318a2016-09-06 09:45:43 -04003226 unsigned int i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003227
Tom St Denis77d318a2016-09-06 09:45:43 -04003228 for (i = 0; i < table->count; i++)
3229 if (voltage <= table->entries[i].value)
3230 return table->entries[i].value;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003231
Tom St Denis77d318a2016-09-06 09:45:43 -04003232 return table->entries[table->count - 1].value;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003233}
3234
3235static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
Tom St Denis77d318a2016-09-06 09:45:43 -04003236 u32 max_clock, u32 requested_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003237{
Tom St Denis77d318a2016-09-06 09:45:43 -04003238 unsigned int i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003239
Tom St Denis77d318a2016-09-06 09:45:43 -04003240 if ((clocks == NULL) || (clocks->count == 0))
3241 return (requested_clock < max_clock) ? requested_clock : max_clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003242
Tom St Denis77d318a2016-09-06 09:45:43 -04003243 for (i = 0; i < clocks->count; i++) {
3244 if (clocks->values[i] >= requested_clock)
3245 return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
3246 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003247
Tom St Denis77d318a2016-09-06 09:45:43 -04003248 return (clocks->values[clocks->count - 1] < max_clock) ?
3249 clocks->values[clocks->count - 1] : max_clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003250}
3251
3252static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003253 u32 max_mclk, u32 requested_mclk)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003254{
Tom St Denis77d318a2016-09-06 09:45:43 -04003255 return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
3256 max_mclk, requested_mclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003257}
3258
3259static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003260 u32 max_sclk, u32 requested_sclk)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003261{
Tom St Denis77d318a2016-09-06 09:45:43 -04003262 return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
3263 max_sclk, requested_sclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003264}
3265
Alex Deuchera1047772016-09-12 23:46:06 -04003266static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
3267 u32 *max_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003268{
Tom St Denis77d318a2016-09-06 09:45:43 -04003269 u32 i, clock = 0;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003270
Tom St Denis77d318a2016-09-06 09:45:43 -04003271 if ((table == NULL) || (table->count == 0)) {
3272 *max_clock = clock;
3273 return;
3274 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003275
Tom St Denis77d318a2016-09-06 09:45:43 -04003276 for (i = 0; i < table->count; i++) {
3277 if (clock < table->entries[i].clk)
3278 clock = table->entries[i].clk;
3279 }
3280 *max_clock = clock;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003281}
3282
3283static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
Tom St Denis77d318a2016-09-06 09:45:43 -04003284 u32 clock, u16 max_voltage, u16 *voltage)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003285{
Tom St Denis77d318a2016-09-06 09:45:43 -04003286 u32 i;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003287
Tom St Denis77d318a2016-09-06 09:45:43 -04003288 if ((table == NULL) || (table->count == 0))
3289 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003290
Tom St Denis77d318a2016-09-06 09:45:43 -04003291 for (i= 0; i < table->count; i++) {
3292 if (clock <= table->entries[i].clk) {
3293 if (*voltage < table->entries[i].v)
3294 *voltage = (u16)((table->entries[i].v < max_voltage) ?
3295 table->entries[i].v : max_voltage);
3296 return;
3297 }
3298 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003299
Tom St Denis77d318a2016-09-06 09:45:43 -04003300 *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003301}
3302
3303static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003304 const struct amdgpu_clock_and_voltage_limits *max_limits,
3305 struct rv7xx_pl *pl)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003306{
3307
Tom St Denis77d318a2016-09-06 09:45:43 -04003308 if ((pl->mclk == 0) || (pl->sclk == 0))
3309 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003310
Tom St Denis77d318a2016-09-06 09:45:43 -04003311 if (pl->mclk == pl->sclk)
3312 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003313
Tom St Denis77d318a2016-09-06 09:45:43 -04003314 if (pl->mclk > pl->sclk) {
3315 if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
3316 pl->sclk = btc_get_valid_sclk(adev,
3317 max_limits->sclk,
3318 (pl->mclk +
3319 (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
3320 adev->pm.dpm.dyn_state.mclk_sclk_ratio);
3321 } else {
3322 if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
3323 pl->mclk = btc_get_valid_mclk(adev,
3324 max_limits->mclk,
3325 pl->sclk -
3326 adev->pm.dpm.dyn_state.sclk_mclk_delta);
3327 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003328}
3329
3330static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04003331 u16 max_vddc, u16 max_vddci,
3332 u16 *vddc, u16 *vddci)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003333{
Tom St Denis77d318a2016-09-06 09:45:43 -04003334 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
3335 u16 new_voltage;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003336
Tom St Denis77d318a2016-09-06 09:45:43 -04003337 if ((0 == *vddc) || (0 == *vddci))
3338 return;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003339
Tom St Denis77d318a2016-09-06 09:45:43 -04003340 if (*vddc > *vddci) {
3341 if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3342 new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
3343 (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3344 *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
3345 }
3346 } else {
3347 if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3348 new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
3349 (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3350 *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
3351 }
3352 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003353}
3354
3355static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
3356 u32 sys_mask,
3357 enum amdgpu_pcie_gen asic_gen,
3358 enum amdgpu_pcie_gen default_gen)
3359{
3360 switch (asic_gen) {
3361 case AMDGPU_PCIE_GEN1:
3362 return AMDGPU_PCIE_GEN1;
3363 case AMDGPU_PCIE_GEN2:
3364 return AMDGPU_PCIE_GEN2;
3365 case AMDGPU_PCIE_GEN3:
3366 return AMDGPU_PCIE_GEN3;
3367 default:
3368 if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
3369 return AMDGPU_PCIE_GEN3;
3370 else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
3371 return AMDGPU_PCIE_GEN2;
3372 else
3373 return AMDGPU_PCIE_GEN1;
3374 }
3375 return AMDGPU_PCIE_GEN1;
3376}
3377
3378static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
3379 u32 *p, u32 *u)
3380{
3381 u32 b_c = 0;
3382 u32 i_c;
3383 u32 tmp;
3384
3385 i_c = (i * r_c) / 100;
3386 tmp = i_c >> p_b;
3387
3388 while (tmp) {
3389 b_c++;
3390 tmp >>= 1;
3391 }
3392
3393 *u = (b_c + 1) / 2;
3394 *p = i_c / (1 << (2 * (*u)));
3395}
3396
3397static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
3398{
3399 u32 k, a, ah, al;
3400 u32 t1;
3401
3402 if ((fl == 0) || (fh == 0) || (fl > fh))
3403 return -EINVAL;
3404
3405 k = (100 * fh) / fl;
3406 t1 = (t * (k - 100));
3407 a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
3408 a = (a + 5) / 10;
3409 ah = ((a * t) + 5000) / 10000;
3410 al = a - ah;
3411
3412 *th = t - ah;
3413 *tl = t + al;
3414
3415 return 0;
3416}
3417
3418static bool r600_is_uvd_state(u32 class, u32 class2)
3419{
3420 if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
3421 return true;
3422 if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
3423 return true;
3424 if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
3425 return true;
3426 if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
3427 return true;
3428 if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
3429 return true;
3430 return false;
3431}
3432
3433static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
3434{
3435 return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
3436}
3437
3438static void rv770_get_max_vddc(struct amdgpu_device *adev)
3439{
3440 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3441 u16 vddc;
3442
3443 if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
3444 pi->max_vddc = 0;
3445 else
3446 pi->max_vddc = vddc;
3447}
3448
3449static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
3450{
3451 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3452 struct amdgpu_atom_ss ss;
3453
3454 pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3455 ASIC_INTERNAL_ENGINE_SS, 0);
3456 pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3457 ASIC_INTERNAL_MEMORY_SS, 0);
3458
3459 if (pi->sclk_ss || pi->mclk_ss)
3460 pi->dynamic_ss = true;
3461 else
3462 pi->dynamic_ss = false;
3463}
3464
3465
3466static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
3467 struct amdgpu_ps *rps)
3468{
3469 struct si_ps *ps = si_get_ps(rps);
3470 struct amdgpu_clock_and_voltage_limits *max_limits;
3471 bool disable_mclk_switching = false;
3472 bool disable_sclk_switching = false;
3473 u32 mclk, sclk;
3474 u16 vddc, vddci, min_vce_voltage = 0;
3475 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
3476 u32 max_sclk = 0, max_mclk = 0;
3477 int i;
3478 struct si_dpm_quirk *p = si_dpm_quirk_list;
3479
Alex Deucher71451bd2016-10-26 15:27:45 -04003480 /* limit all SI kickers */
3481 if (adev->asic_type == CHIP_PITCAIRN) {
3482 if ((adev->pdev->revision == 0x81) ||
3483 (adev->pdev->device == 0x6810) ||
3484 (adev->pdev->device == 0x6811) ||
3485 (adev->pdev->device == 0x6816) ||
3486 (adev->pdev->device == 0x6817) ||
3487 (adev->pdev->device == 0x6806))
3488 max_mclk = 120000;
3489 } else if (adev->asic_type == CHIP_VERDE) {
3490 if ((adev->pdev->revision == 0x81) ||
3491 (adev->pdev->revision == 0x83) ||
3492 (adev->pdev->revision == 0x87) ||
3493 (adev->pdev->device == 0x6820) ||
3494 (adev->pdev->device == 0x6821) ||
3495 (adev->pdev->device == 0x6822) ||
3496 (adev->pdev->device == 0x6823) ||
3497 (adev->pdev->device == 0x682A) ||
3498 (adev->pdev->device == 0x682B)) {
3499 max_sclk = 75000;
3500 max_mclk = 80000;
3501 }
3502 } else if (adev->asic_type == CHIP_OLAND) {
3503 if ((adev->pdev->revision == 0xC7) ||
3504 (adev->pdev->revision == 0x80) ||
3505 (adev->pdev->revision == 0x81) ||
3506 (adev->pdev->revision == 0x83) ||
3507 (adev->pdev->device == 0x6604) ||
3508 (adev->pdev->device == 0x6605)) {
3509 max_sclk = 75000;
3510 max_mclk = 80000;
3511 }
3512 } else if (adev->asic_type == CHIP_HAINAN) {
3513 if ((adev->pdev->revision == 0x81) ||
3514 (adev->pdev->revision == 0x83) ||
3515 (adev->pdev->revision == 0xC3) ||
3516 (adev->pdev->device == 0x6664) ||
3517 (adev->pdev->device == 0x6665) ||
3518 (adev->pdev->device == 0x6667)) {
3519 max_sclk = 75000;
3520 max_mclk = 80000;
3521 }
3522 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003523 /* Apply dpm quirks */
3524 while (p && p->chip_device != 0) {
3525 if (adev->pdev->vendor == p->chip_vendor &&
3526 adev->pdev->device == p->chip_device &&
3527 adev->pdev->subsystem_vendor == p->subsys_vendor &&
3528 adev->pdev->subsystem_device == p->subsys_device) {
3529 max_sclk = p->max_sclk;
3530 max_mclk = p->max_mclk;
3531 break;
3532 }
3533 ++p;
3534 }
3535
3536 if (rps->vce_active) {
3537 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
3538 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
3539 si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
3540 &min_vce_voltage);
3541 } else {
3542 rps->evclk = 0;
3543 rps->ecclk = 0;
3544 }
3545
3546 if ((adev->pm.dpm.new_active_crtc_count > 1) ||
3547 si_dpm_vblank_too_short(adev))
3548 disable_mclk_switching = true;
3549
3550 if (rps->vclk || rps->dclk) {
3551 disable_mclk_switching = true;
3552 disable_sclk_switching = true;
3553 }
3554
3555 if (adev->pm.dpm.ac_power)
3556 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3557 else
3558 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3559
3560 for (i = ps->performance_level_count - 2; i >= 0; i--) {
3561 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3562 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3563 }
3564 if (adev->pm.dpm.ac_power == false) {
3565 for (i = 0; i < ps->performance_level_count; i++) {
3566 if (ps->performance_levels[i].mclk > max_limits->mclk)
3567 ps->performance_levels[i].mclk = max_limits->mclk;
3568 if (ps->performance_levels[i].sclk > max_limits->sclk)
3569 ps->performance_levels[i].sclk = max_limits->sclk;
3570 if (ps->performance_levels[i].vddc > max_limits->vddc)
3571 ps->performance_levels[i].vddc = max_limits->vddc;
3572 if (ps->performance_levels[i].vddci > max_limits->vddci)
3573 ps->performance_levels[i].vddci = max_limits->vddci;
3574 }
3575 }
3576
3577 /* limit clocks to max supported clocks based on voltage dependency tables */
3578 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3579 &max_sclk_vddc);
3580 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3581 &max_mclk_vddci);
3582 btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3583 &max_mclk_vddc);
3584
3585 for (i = 0; i < ps->performance_level_count; i++) {
3586 if (max_sclk_vddc) {
3587 if (ps->performance_levels[i].sclk > max_sclk_vddc)
3588 ps->performance_levels[i].sclk = max_sclk_vddc;
3589 }
3590 if (max_mclk_vddci) {
3591 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3592 ps->performance_levels[i].mclk = max_mclk_vddci;
3593 }
3594 if (max_mclk_vddc) {
3595 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3596 ps->performance_levels[i].mclk = max_mclk_vddc;
3597 }
3598 if (max_mclk) {
3599 if (ps->performance_levels[i].mclk > max_mclk)
3600 ps->performance_levels[i].mclk = max_mclk;
3601 }
3602 if (max_sclk) {
3603 if (ps->performance_levels[i].sclk > max_sclk)
3604 ps->performance_levels[i].sclk = max_sclk;
3605 }
3606 }
3607
3608 /* XXX validate the min clocks required for display */
3609
3610 if (disable_mclk_switching) {
3611 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
3612 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3613 } else {
3614 mclk = ps->performance_levels[0].mclk;
3615 vddci = ps->performance_levels[0].vddci;
3616 }
3617
3618 if (disable_sclk_switching) {
3619 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3620 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3621 } else {
3622 sclk = ps->performance_levels[0].sclk;
3623 vddc = ps->performance_levels[0].vddc;
3624 }
3625
3626 if (rps->vce_active) {
3627 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
3628 sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
3629 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
3630 mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
3631 }
3632
3633 /* adjusted low state */
3634 ps->performance_levels[0].sclk = sclk;
3635 ps->performance_levels[0].mclk = mclk;
3636 ps->performance_levels[0].vddc = vddc;
3637 ps->performance_levels[0].vddci = vddci;
3638
3639 if (disable_sclk_switching) {
3640 sclk = ps->performance_levels[0].sclk;
3641 for (i = 1; i < ps->performance_level_count; i++) {
3642 if (sclk < ps->performance_levels[i].sclk)
3643 sclk = ps->performance_levels[i].sclk;
3644 }
3645 for (i = 0; i < ps->performance_level_count; i++) {
3646 ps->performance_levels[i].sclk = sclk;
3647 ps->performance_levels[i].vddc = vddc;
3648 }
3649 } else {
3650 for (i = 1; i < ps->performance_level_count; i++) {
3651 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3652 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3653 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3654 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3655 }
3656 }
3657
3658 if (disable_mclk_switching) {
3659 mclk = ps->performance_levels[0].mclk;
3660 for (i = 1; i < ps->performance_level_count; i++) {
3661 if (mclk < ps->performance_levels[i].mclk)
3662 mclk = ps->performance_levels[i].mclk;
3663 }
3664 for (i = 0; i < ps->performance_level_count; i++) {
3665 ps->performance_levels[i].mclk = mclk;
3666 ps->performance_levels[i].vddci = vddci;
3667 }
3668 } else {
3669 for (i = 1; i < ps->performance_level_count; i++) {
3670 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3671 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3672 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3673 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3674 }
3675 }
3676
Tom St Denis77d318a2016-09-06 09:45:43 -04003677 for (i = 0; i < ps->performance_level_count; i++)
3678 btc_adjust_clock_combinations(adev, max_limits,
3679 &ps->performance_levels[i]);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003680
3681 for (i = 0; i < ps->performance_level_count; i++) {
3682 if (ps->performance_levels[i].vddc < min_vce_voltage)
3683 ps->performance_levels[i].vddc = min_vce_voltage;
3684 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3685 ps->performance_levels[i].sclk,
3686 max_limits->vddc, &ps->performance_levels[i].vddc);
3687 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3688 ps->performance_levels[i].mclk,
3689 max_limits->vddci, &ps->performance_levels[i].vddci);
3690 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3691 ps->performance_levels[i].mclk,
3692 max_limits->vddc, &ps->performance_levels[i].vddc);
3693 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3694 adev->clock.current_dispclk,
3695 max_limits->vddc, &ps->performance_levels[i].vddc);
3696 }
3697
3698 for (i = 0; i < ps->performance_level_count; i++) {
3699 btc_apply_voltage_delta_rules(adev,
3700 max_limits->vddc, max_limits->vddci,
3701 &ps->performance_levels[i].vddc,
3702 &ps->performance_levels[i].vddci);
3703 }
3704
3705 ps->dc_compatible = true;
3706 for (i = 0; i < ps->performance_level_count; i++) {
3707 if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3708 ps->dc_compatible = false;
3709 }
3710}
3711
3712#if 0
3713static int si_read_smc_soft_register(struct amdgpu_device *adev,
3714 u16 reg_offset, u32 *value)
3715{
3716 struct si_power_info *si_pi = si_get_pi(adev);
3717
Alex Deucher6861c832016-09-13 00:06:07 -04003718 return amdgpu_si_read_smc_sram_dword(adev,
3719 si_pi->soft_regs_start + reg_offset, value,
3720 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003721}
3722#endif
3723
3724static int si_write_smc_soft_register(struct amdgpu_device *adev,
3725 u16 reg_offset, u32 value)
3726{
3727 struct si_power_info *si_pi = si_get_pi(adev);
3728
Alex Deucher6861c832016-09-13 00:06:07 -04003729 return amdgpu_si_write_smc_sram_dword(adev,
3730 si_pi->soft_regs_start + reg_offset,
3731 value, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003732}
3733
3734static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
3735{
3736 bool ret = false;
3737 u32 tmp, width, row, column, bank, density;
3738 bool is_memory_gddr5, is_special;
3739
3740 tmp = RREG32(MC_SEQ_MISC0);
3741 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3742 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3743 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3744
3745 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3746 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3747
3748 tmp = RREG32(MC_ARB_RAMCFG);
3749 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3750 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3751 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3752
3753 density = (1 << (row + column - 20 + bank)) * width;
3754
3755 if ((adev->pdev->device == 0x6819) &&
3756 is_memory_gddr5 && is_special && (density == 0x400))
3757 ret = true;
3758
3759 return ret;
3760}
3761
3762static void si_get_leakage_vddc(struct amdgpu_device *adev)
3763{
3764 struct si_power_info *si_pi = si_get_pi(adev);
3765 u16 vddc, count = 0;
3766 int i, ret;
3767
3768 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3769 ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3770
3771 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3772 si_pi->leakage_voltage.entries[count].voltage = vddc;
3773 si_pi->leakage_voltage.entries[count].leakage_index =
3774 SISLANDS_LEAKAGE_INDEX0 + i;
3775 count++;
3776 }
3777 }
3778 si_pi->leakage_voltage.count = count;
3779}
3780
3781static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
3782 u32 index, u16 *leakage_voltage)
3783{
3784 struct si_power_info *si_pi = si_get_pi(adev);
3785 int i;
3786
3787 if (leakage_voltage == NULL)
3788 return -EINVAL;
3789
3790 if ((index & 0xff00) != 0xff00)
3791 return -EINVAL;
3792
3793 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3794 return -EINVAL;
3795
3796 if (index < SISLANDS_LEAKAGE_INDEX0)
3797 return -EINVAL;
3798
3799 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3800 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3801 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3802 return 0;
3803 }
3804 }
3805 return -EAGAIN;
3806}
3807
3808static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
3809{
3810 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3811 bool want_thermal_protection;
3812 enum amdgpu_dpm_event_src dpm_event_src;
3813
3814 switch (sources) {
3815 case 0:
3816 default:
3817 want_thermal_protection = false;
Tom St Denis77d318a2016-09-06 09:45:43 -04003818 break;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003819 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
3820 want_thermal_protection = true;
3821 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
3822 break;
3823 case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3824 want_thermal_protection = true;
3825 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
3826 break;
3827 case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3828 (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3829 want_thermal_protection = true;
3830 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3831 break;
3832 }
3833
3834 if (want_thermal_protection) {
3835 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3836 if (pi->thermal_protection)
3837 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3838 } else {
3839 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3840 }
3841}
3842
3843static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
3844 enum amdgpu_dpm_auto_throttle_src source,
3845 bool enable)
3846{
3847 struct rv7xx_power_info *pi = rv770_get_pi(adev);
3848
3849 if (enable) {
3850 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3851 pi->active_auto_throttle_sources |= 1 << source;
3852 si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3853 }
3854 } else {
3855 if (pi->active_auto_throttle_sources & (1 << source)) {
3856 pi->active_auto_throttle_sources &= ~(1 << source);
3857 si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3858 }
3859 }
3860}
3861
3862static void si_start_dpm(struct amdgpu_device *adev)
3863{
3864 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3865}
3866
3867static void si_stop_dpm(struct amdgpu_device *adev)
3868{
3869 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3870}
3871
3872static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
3873{
3874 if (enable)
3875 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3876 else
3877 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3878
3879}
3880
3881#if 0
3882static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
3883 u32 thermal_level)
3884{
3885 PPSMC_Result ret;
3886
3887 if (thermal_level == 0) {
Alex Deucher6861c832016-09-13 00:06:07 -04003888 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003889 if (ret == PPSMC_Result_OK)
3890 return 0;
3891 else
3892 return -EINVAL;
3893 }
3894 return 0;
3895}
3896
3897static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
3898{
3899 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3900}
3901#endif
3902
3903#if 0
3904static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
3905{
3906 if (ac_power)
Alex Deucher6861c832016-09-13 00:06:07 -04003907 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003908 0 : -EINVAL;
3909
3910 return 0;
3911}
3912#endif
3913
3914static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
3915 PPSMC_Msg msg, u32 parameter)
3916{
3917 WREG32(SMC_SCRATCH0, parameter);
Alex Deucher6861c832016-09-13 00:06:07 -04003918 return amdgpu_si_send_msg_to_smc(adev, msg);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003919}
3920
3921static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
3922{
Alex Deucher6861c832016-09-13 00:06:07 -04003923 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003924 return -EINVAL;
3925
3926 return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3927 0 : -EINVAL;
3928}
3929
3930static int si_dpm_force_performance_level(struct amdgpu_device *adev,
3931 enum amdgpu_dpm_forced_level level)
3932{
3933 struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
3934 struct si_ps *ps = si_get_ps(rps);
3935 u32 levels = ps->performance_level_count;
3936
3937 if (level == AMDGPU_DPM_FORCED_LEVEL_HIGH) {
3938 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3939 return -EINVAL;
3940
3941 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3942 return -EINVAL;
3943 } else if (level == AMDGPU_DPM_FORCED_LEVEL_LOW) {
3944 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3945 return -EINVAL;
3946
3947 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
3948 return -EINVAL;
3949 } else if (level == AMDGPU_DPM_FORCED_LEVEL_AUTO) {
3950 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3951 return -EINVAL;
3952
3953 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3954 return -EINVAL;
3955 }
3956
3957 adev->pm.dpm.forced_level = level;
3958
3959 return 0;
3960}
3961
3962#if 0
3963static int si_set_boot_state(struct amdgpu_device *adev)
3964{
Alex Deucher6861c832016-09-13 00:06:07 -04003965 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003966 0 : -EINVAL;
3967}
3968#endif
3969
3970static int si_set_sw_state(struct amdgpu_device *adev)
3971{
Alex Deucher6861c832016-09-13 00:06:07 -04003972 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003973 0 : -EINVAL;
3974}
3975
3976static int si_halt_smc(struct amdgpu_device *adev)
3977{
Alex Deucher6861c832016-09-13 00:06:07 -04003978 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003979 return -EINVAL;
3980
Alex Deucher6861c832016-09-13 00:06:07 -04003981 return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003982 0 : -EINVAL;
3983}
3984
3985static int si_resume_smc(struct amdgpu_device *adev)
3986{
Alex Deucher6861c832016-09-13 00:06:07 -04003987 if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003988 return -EINVAL;
3989
Alex Deucher6861c832016-09-13 00:06:07 -04003990 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003991 0 : -EINVAL;
3992}
3993
3994static void si_dpm_start_smc(struct amdgpu_device *adev)
3995{
Alex Deucher6861c832016-09-13 00:06:07 -04003996 amdgpu_si_program_jump_on_start(adev);
3997 amdgpu_si_start_smc(adev);
3998 amdgpu_si_smc_clock(adev, true);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04003999}
4000
4001static void si_dpm_stop_smc(struct amdgpu_device *adev)
4002{
Alex Deucher6861c832016-09-13 00:06:07 -04004003 amdgpu_si_reset_smc(adev);
4004 amdgpu_si_smc_clock(adev, false);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004005}
4006
4007static int si_process_firmware_header(struct amdgpu_device *adev)
4008{
4009 struct si_power_info *si_pi = si_get_pi(adev);
4010 u32 tmp;
4011 int ret;
4012
Alex Deucher6861c832016-09-13 00:06:07 -04004013 ret = amdgpu_si_read_smc_sram_dword(adev,
4014 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4015 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
4016 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004017 if (ret)
4018 return ret;
4019
Tom St Denis77d318a2016-09-06 09:45:43 -04004020 si_pi->state_table_start = tmp;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004021
Alex Deucher6861c832016-09-13 00:06:07 -04004022 ret = amdgpu_si_read_smc_sram_dword(adev,
4023 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4024 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
4025 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004026 if (ret)
4027 return ret;
4028
4029 si_pi->soft_regs_start = tmp;
4030
Alex Deucher6861c832016-09-13 00:06:07 -04004031 ret = amdgpu_si_read_smc_sram_dword(adev,
4032 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4033 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
4034 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004035 if (ret)
4036 return ret;
4037
4038 si_pi->mc_reg_table_start = tmp;
4039
Alex Deucher6861c832016-09-13 00:06:07 -04004040 ret = amdgpu_si_read_smc_sram_dword(adev,
4041 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4042 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
4043 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004044 if (ret)
4045 return ret;
4046
4047 si_pi->fan_table_start = tmp;
4048
Alex Deucher6861c832016-09-13 00:06:07 -04004049 ret = amdgpu_si_read_smc_sram_dword(adev,
4050 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4051 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
4052 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004053 if (ret)
4054 return ret;
4055
4056 si_pi->arb_table_start = tmp;
4057
Alex Deucher6861c832016-09-13 00:06:07 -04004058 ret = amdgpu_si_read_smc_sram_dword(adev,
4059 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4060 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
4061 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004062 if (ret)
4063 return ret;
4064
4065 si_pi->cac_table_start = tmp;
4066
Alex Deucher6861c832016-09-13 00:06:07 -04004067 ret = amdgpu_si_read_smc_sram_dword(adev,
4068 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4069 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
4070 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004071 if (ret)
4072 return ret;
4073
4074 si_pi->dte_table_start = tmp;
4075
Alex Deucher6861c832016-09-13 00:06:07 -04004076 ret = amdgpu_si_read_smc_sram_dword(adev,
4077 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4078 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
4079 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004080 if (ret)
4081 return ret;
4082
4083 si_pi->spll_table_start = tmp;
4084
Alex Deucher6861c832016-09-13 00:06:07 -04004085 ret = amdgpu_si_read_smc_sram_dword(adev,
4086 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4087 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
4088 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004089 if (ret)
4090 return ret;
4091
4092 si_pi->papm_cfg_table_start = tmp;
4093
4094 return ret;
4095}
4096
4097static void si_read_clock_registers(struct amdgpu_device *adev)
4098{
4099 struct si_power_info *si_pi = si_get_pi(adev);
4100
4101 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
4102 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
4103 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
4104 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
4105 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
4106 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
4107 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
4108 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
4109 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
4110 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
4111 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
4112 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
4113 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
4114 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
4115 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
4116}
4117
4118static void si_enable_thermal_protection(struct amdgpu_device *adev,
4119 bool enable)
4120{
4121 if (enable)
4122 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
4123 else
4124 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
4125}
4126
4127static void si_enable_acpi_power_management(struct amdgpu_device *adev)
4128{
4129 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
4130}
4131
4132#if 0
4133static int si_enter_ulp_state(struct amdgpu_device *adev)
4134{
4135 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
4136
4137 udelay(25000);
4138
4139 return 0;
4140}
4141
4142static int si_exit_ulp_state(struct amdgpu_device *adev)
4143{
4144 int i;
4145
4146 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
4147
4148 udelay(7000);
4149
4150 for (i = 0; i < adev->usec_timeout; i++) {
4151 if (RREG32(SMC_RESP_0) == 1)
4152 break;
4153 udelay(1000);
4154 }
4155
4156 return 0;
4157}
4158#endif
4159
4160static int si_notify_smc_display_change(struct amdgpu_device *adev,
4161 bool has_display)
4162{
4163 PPSMC_Msg msg = has_display ?
4164 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
4165
Alex Deucher6861c832016-09-13 00:06:07 -04004166 return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004167 0 : -EINVAL;
4168}
4169
4170static void si_program_response_times(struct amdgpu_device *adev)
4171{
4172 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
4173 u32 vddc_dly, acpi_dly, vbi_dly;
4174 u32 reference_clock;
4175
4176 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
4177
4178 voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
Tom St Denis77d318a2016-09-06 09:45:43 -04004179 backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004180
4181 if (voltage_response_time == 0)
4182 voltage_response_time = 1000;
4183
4184 acpi_delay_time = 15000;
4185 vbi_time_out = 100000;
4186
4187 reference_clock = amdgpu_asic_get_xclk(adev);
4188
4189 vddc_dly = (voltage_response_time * reference_clock) / 100;
4190 acpi_dly = (acpi_delay_time * reference_clock) / 100;
4191 vbi_dly = (vbi_time_out * reference_clock) / 100;
4192
4193 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
4194 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
4195 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
4196 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
4197}
4198
4199static void si_program_ds_registers(struct amdgpu_device *adev)
4200{
4201 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4202 u32 tmp;
4203
4204 /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
4205 if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
4206 tmp = 0x10;
4207 else
4208 tmp = 0x1;
4209
4210 if (eg_pi->sclk_deep_sleep) {
4211 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
4212 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
4213 ~AUTOSCALE_ON_SS_CLEAR);
4214 }
4215}
4216
4217static void si_program_display_gap(struct amdgpu_device *adev)
4218{
4219 u32 tmp, pipe;
4220 int i;
4221
4222 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4223 if (adev->pm.dpm.new_active_crtc_count > 0)
4224 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4225 else
4226 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4227
4228 if (adev->pm.dpm.new_active_crtc_count > 1)
4229 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4230 else
4231 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4232
4233 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4234
4235 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
4236 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
4237
4238 if ((adev->pm.dpm.new_active_crtc_count > 0) &&
4239 (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
4240 /* find the first active crtc */
4241 for (i = 0; i < adev->mode_info.num_crtc; i++) {
4242 if (adev->pm.dpm.new_active_crtcs & (1 << i))
4243 break;
4244 }
4245 if (i == adev->mode_info.num_crtc)
4246 pipe = 0;
4247 else
4248 pipe = i;
4249
4250 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
4251 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
4252 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
4253 }
4254
4255 /* Setting this to false forces the performance state to low if the crtcs are disabled.
4256 * This can be a problem on PowerXpress systems or if you want to use the card
4257 * for offscreen rendering or compute if there are no crtcs enabled.
4258 */
4259 si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
4260}
4261
4262static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
4263{
4264 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4265
4266 if (enable) {
4267 if (pi->sclk_ss)
4268 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
4269 } else {
4270 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
4271 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
4272 }
4273}
4274
4275static void si_setup_bsp(struct amdgpu_device *adev)
4276{
4277 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4278 u32 xclk = amdgpu_asic_get_xclk(adev);
4279
4280 r600_calculate_u_and_p(pi->asi,
4281 xclk,
4282 16,
4283 &pi->bsp,
4284 &pi->bsu);
4285
4286 r600_calculate_u_and_p(pi->pasi,
4287 xclk,
4288 16,
4289 &pi->pbsp,
4290 &pi->pbsu);
4291
4292
4293 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
4294 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
4295
4296 WREG32(CG_BSP, pi->dsp);
4297}
4298
4299static void si_program_git(struct amdgpu_device *adev)
4300{
4301 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
4302}
4303
4304static void si_program_tp(struct amdgpu_device *adev)
4305{
4306 int i;
4307 enum r600_td td = R600_TD_DFLT;
4308
4309 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
4310 WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
4311
4312 if (td == R600_TD_AUTO)
4313 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
4314 else
4315 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
4316
4317 if (td == R600_TD_UP)
4318 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
4319
4320 if (td == R600_TD_DOWN)
4321 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
4322}
4323
4324static void si_program_tpp(struct amdgpu_device *adev)
4325{
4326 WREG32(CG_TPC, R600_TPC_DFLT);
4327}
4328
4329static void si_program_sstp(struct amdgpu_device *adev)
4330{
4331 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
4332}
4333
4334static void si_enable_display_gap(struct amdgpu_device *adev)
4335{
4336 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
4337
4338 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4339 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
4340 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
4341
4342 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
4343 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
4344 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
4345 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4346}
4347
4348static void si_program_vc(struct amdgpu_device *adev)
4349{
4350 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4351
4352 WREG32(CG_FTV, pi->vrc);
4353}
4354
4355static void si_clear_vc(struct amdgpu_device *adev)
4356{
4357 WREG32(CG_FTV, 0);
4358}
4359
Alex Deuchera1047772016-09-12 23:46:06 -04004360static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004361{
4362 u8 mc_para_index;
4363
4364 if (memory_clock < 10000)
4365 mc_para_index = 0;
4366 else if (memory_clock >= 80000)
4367 mc_para_index = 0x0f;
4368 else
4369 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
4370 return mc_para_index;
4371}
4372
Alex Deuchera1047772016-09-12 23:46:06 -04004373static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004374{
4375 u8 mc_para_index;
4376
4377 if (strobe_mode) {
4378 if (memory_clock < 12500)
4379 mc_para_index = 0x00;
4380 else if (memory_clock > 47500)
4381 mc_para_index = 0x0f;
4382 else
4383 mc_para_index = (u8)((memory_clock - 10000) / 2500);
4384 } else {
4385 if (memory_clock < 65000)
4386 mc_para_index = 0x00;
4387 else if (memory_clock > 135000)
4388 mc_para_index = 0x0f;
4389 else
4390 mc_para_index = (u8)((memory_clock - 60000) / 5000);
4391 }
4392 return mc_para_index;
4393}
4394
4395static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
4396{
4397 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4398 bool strobe_mode = false;
4399 u8 result = 0;
4400
4401 if (mclk <= pi->mclk_strobe_mode_threshold)
4402 strobe_mode = true;
4403
4404 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
4405 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
4406 else
4407 result = si_get_ddr3_mclk_frequency_ratio(mclk);
4408
4409 if (strobe_mode)
4410 result |= SISLANDS_SMC_STROBE_ENABLE;
4411
4412 return result;
4413}
4414
4415static int si_upload_firmware(struct amdgpu_device *adev)
4416{
4417 struct si_power_info *si_pi = si_get_pi(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004418
Alex Deucher6861c832016-09-13 00:06:07 -04004419 amdgpu_si_reset_smc(adev);
4420 amdgpu_si_smc_clock(adev, false);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004421
Alex Deucher6861c832016-09-13 00:06:07 -04004422 return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004423}
4424
4425static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
4426 const struct atom_voltage_table *table,
4427 const struct amdgpu_phase_shedding_limits_table *limits)
4428{
4429 u32 data, num_bits, num_levels;
4430
4431 if ((table == NULL) || (limits == NULL))
4432 return false;
4433
4434 data = table->mask_low;
4435
4436 num_bits = hweight32(data);
4437
4438 if (num_bits == 0)
4439 return false;
4440
4441 num_levels = (1 << num_bits);
4442
4443 if (table->count != num_levels)
4444 return false;
4445
4446 if (limits->count != (num_levels - 1))
4447 return false;
4448
4449 return true;
4450}
4451
4452static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
4453 u32 max_voltage_steps,
4454 struct atom_voltage_table *voltage_table)
4455{
4456 unsigned int i, diff;
4457
4458 if (voltage_table->count <= max_voltage_steps)
4459 return;
4460
4461 diff = voltage_table->count - max_voltage_steps;
4462
4463 for (i= 0; i < max_voltage_steps; i++)
4464 voltage_table->entries[i] = voltage_table->entries[i + diff];
4465
4466 voltage_table->count = max_voltage_steps;
4467}
4468
4469static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
4470 struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
4471 struct atom_voltage_table *voltage_table)
4472{
4473 u32 i;
4474
4475 if (voltage_dependency_table == NULL)
4476 return -EINVAL;
4477
4478 voltage_table->mask_low = 0;
4479 voltage_table->phase_delay = 0;
4480
4481 voltage_table->count = voltage_dependency_table->count;
4482 for (i = 0; i < voltage_table->count; i++) {
4483 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
4484 voltage_table->entries[i].smio_low = 0;
4485 }
4486
4487 return 0;
4488}
4489
4490static int si_construct_voltage_tables(struct amdgpu_device *adev)
4491{
4492 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4493 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4494 struct si_power_info *si_pi = si_get_pi(adev);
4495 int ret;
4496
4497 if (pi->voltage_control) {
4498 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4499 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
4500 if (ret)
4501 return ret;
4502
4503 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4504 si_trim_voltage_table_to_fit_state_table(adev,
4505 SISLANDS_MAX_NO_VREG_STEPS,
4506 &eg_pi->vddc_voltage_table);
4507 } else if (si_pi->voltage_control_svi2) {
4508 ret = si_get_svi2_voltage_table(adev,
4509 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
4510 &eg_pi->vddc_voltage_table);
4511 if (ret)
4512 return ret;
4513 } else {
4514 return -EINVAL;
4515 }
4516
4517 if (eg_pi->vddci_control) {
4518 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
4519 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
4520 if (ret)
4521 return ret;
4522
4523 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4524 si_trim_voltage_table_to_fit_state_table(adev,
4525 SISLANDS_MAX_NO_VREG_STEPS,
4526 &eg_pi->vddci_voltage_table);
4527 }
4528 if (si_pi->vddci_control_svi2) {
4529 ret = si_get_svi2_voltage_table(adev,
4530 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4531 &eg_pi->vddci_voltage_table);
4532 if (ret)
4533 return ret;
4534 }
4535
4536 if (pi->mvdd_control) {
4537 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
4538 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4539
4540 if (ret) {
4541 pi->mvdd_control = false;
4542 return ret;
4543 }
4544
4545 if (si_pi->mvdd_voltage_table.count == 0) {
4546 pi->mvdd_control = false;
4547 return -EINVAL;
4548 }
4549
4550 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4551 si_trim_voltage_table_to_fit_state_table(adev,
4552 SISLANDS_MAX_NO_VREG_STEPS,
4553 &si_pi->mvdd_voltage_table);
4554 }
4555
4556 if (si_pi->vddc_phase_shed_control) {
4557 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4558 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4559 if (ret)
4560 si_pi->vddc_phase_shed_control = false;
4561
4562 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4563 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4564 si_pi->vddc_phase_shed_control = false;
4565 }
4566
4567 return 0;
4568}
4569
4570static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
4571 const struct atom_voltage_table *voltage_table,
4572 SISLANDS_SMC_STATETABLE *table)
4573{
4574 unsigned int i;
4575
4576 for (i = 0; i < voltage_table->count; i++)
4577 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4578}
4579
4580static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
4581 SISLANDS_SMC_STATETABLE *table)
4582{
4583 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4584 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4585 struct si_power_info *si_pi = si_get_pi(adev);
4586 u8 i;
4587
4588 if (si_pi->voltage_control_svi2) {
4589 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4590 si_pi->svc_gpio_id);
4591 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4592 si_pi->svd_gpio_id);
4593 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4594 2);
4595 } else {
4596 if (eg_pi->vddc_voltage_table.count) {
4597 si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
4598 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4599 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4600
4601 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4602 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4603 table->maxVDDCIndexInPPTable = i;
4604 break;
4605 }
4606 }
4607 }
4608
4609 if (eg_pi->vddci_voltage_table.count) {
4610 si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
4611
4612 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4613 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4614 }
4615
4616
4617 if (si_pi->mvdd_voltage_table.count) {
4618 si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
4619
4620 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4621 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4622 }
4623
4624 if (si_pi->vddc_phase_shed_control) {
4625 if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
4626 &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4627 si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
4628
Alex Deucherbdbdb572016-09-27 14:57:35 -04004629 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004630 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
4631
4632 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4633 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4634 } else {
4635 si_pi->vddc_phase_shed_control = false;
4636 }
4637 }
4638 }
4639
4640 return 0;
4641}
4642
4643static int si_populate_voltage_value(struct amdgpu_device *adev,
4644 const struct atom_voltage_table *table,
4645 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4646{
4647 unsigned int i;
4648
4649 for (i = 0; i < table->count; i++) {
4650 if (value <= table->entries[i].value) {
4651 voltage->index = (u8)i;
4652 voltage->value = cpu_to_be16(table->entries[i].value);
4653 break;
4654 }
4655 }
4656
4657 if (i >= table->count)
4658 return -EINVAL;
4659
4660 return 0;
4661}
4662
4663static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
4664 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4665{
4666 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4667 struct si_power_info *si_pi = si_get_pi(adev);
4668
4669 if (pi->mvdd_control) {
4670 if (mclk <= pi->mvdd_split_frequency)
4671 voltage->index = 0;
4672 else
4673 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4674
4675 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4676 }
4677 return 0;
4678}
4679
4680static int si_get_std_voltage_value(struct amdgpu_device *adev,
4681 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4682 u16 *std_voltage)
4683{
4684 u16 v_index;
4685 bool voltage_found = false;
4686 *std_voltage = be16_to_cpu(voltage->value);
4687
4688 if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4689 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4690 if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4691 return -EINVAL;
4692
4693 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4694 if (be16_to_cpu(voltage->value) ==
4695 (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4696 voltage_found = true;
4697 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4698 *std_voltage =
4699 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4700 else
4701 *std_voltage =
4702 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4703 break;
4704 }
4705 }
4706
4707 if (!voltage_found) {
4708 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4709 if (be16_to_cpu(voltage->value) <=
4710 (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4711 voltage_found = true;
4712 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4713 *std_voltage =
4714 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4715 else
4716 *std_voltage =
4717 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4718 break;
4719 }
4720 }
4721 }
4722 } else {
4723 if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4724 *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4725 }
4726 }
4727
4728 return 0;
4729}
4730
4731static int si_populate_std_voltage_value(struct amdgpu_device *adev,
4732 u16 value, u8 index,
4733 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4734{
4735 voltage->index = index;
4736 voltage->value = cpu_to_be16(value);
4737
4738 return 0;
4739}
4740
4741static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
4742 const struct amdgpu_phase_shedding_limits_table *limits,
4743 u16 voltage, u32 sclk, u32 mclk,
4744 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4745{
4746 unsigned int i;
4747
4748 for (i = 0; i < limits->count; i++) {
4749 if ((voltage <= limits->entries[i].voltage) &&
4750 (sclk <= limits->entries[i].sclk) &&
4751 (mclk <= limits->entries[i].mclk))
4752 break;
4753 }
4754
4755 smc_voltage->phase_settings = (u8)i;
4756
4757 return 0;
4758}
4759
4760static int si_init_arb_table_index(struct amdgpu_device *adev)
4761{
4762 struct si_power_info *si_pi = si_get_pi(adev);
4763 u32 tmp;
4764 int ret;
4765
Alex Deucher6861c832016-09-13 00:06:07 -04004766 ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4767 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004768 if (ret)
4769 return ret;
4770
4771 tmp &= 0x00FFFFFF;
4772 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4773
Alex Deucher6861c832016-09-13 00:06:07 -04004774 return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
4775 tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004776}
4777
4778static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
4779{
4780 return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4781}
4782
4783static int si_reset_to_default(struct amdgpu_device *adev)
4784{
Alex Deucher6861c832016-09-13 00:06:07 -04004785 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004786 0 : -EINVAL;
4787}
4788
4789static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
4790{
4791 struct si_power_info *si_pi = si_get_pi(adev);
4792 u32 tmp;
4793 int ret;
4794
Alex Deucher6861c832016-09-13 00:06:07 -04004795 ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4796 &tmp, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004797 if (ret)
4798 return ret;
4799
4800 tmp = (tmp >> 24) & 0xff;
4801
4802 if (tmp == MC_CG_ARB_FREQ_F0)
4803 return 0;
4804
4805 return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
4806}
4807
4808static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
4809 u32 engine_clock)
4810{
4811 u32 dram_rows;
4812 u32 dram_refresh_rate;
4813 u32 mc_arb_rfsh_rate;
4814 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4815
4816 if (tmp >= 4)
4817 dram_rows = 16384;
4818 else
4819 dram_rows = 1 << (tmp + 10);
4820
4821 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4822 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4823
4824 return mc_arb_rfsh_rate;
4825}
4826
4827static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
4828 struct rv7xx_pl *pl,
4829 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4830{
4831 u32 dram_timing;
4832 u32 dram_timing2;
4833 u32 burst_time;
4834
4835 arb_regs->mc_arb_rfsh_rate =
4836 (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
4837
4838 amdgpu_atombios_set_engine_dram_timings(adev,
4839 pl->sclk,
Tom St Denis77d318a2016-09-06 09:45:43 -04004840 pl->mclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004841
4842 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4843 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4844 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4845
4846 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4847 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4848 arb_regs->mc_arb_burst_time = (u8)burst_time;
4849
4850 return 0;
4851}
4852
4853static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
4854 struct amdgpu_ps *amdgpu_state,
4855 unsigned int first_arb_set)
4856{
4857 struct si_power_info *si_pi = si_get_pi(adev);
4858 struct si_ps *state = si_get_ps(amdgpu_state);
4859 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4860 int i, ret = 0;
4861
4862 for (i = 0; i < state->performance_level_count; i++) {
4863 ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
4864 if (ret)
4865 break;
Alex Deucher6861c832016-09-13 00:06:07 -04004866 ret = amdgpu_si_copy_bytes_to_smc(adev,
4867 si_pi->arb_table_start +
4868 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4869 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4870 (u8 *)&arb_regs,
4871 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4872 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004873 if (ret)
4874 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04004875 }
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004876
4877 return ret;
4878}
4879
4880static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
4881 struct amdgpu_ps *amdgpu_new_state)
4882{
4883 return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
4884 SISLANDS_DRIVER_STATE_ARB_INDEX);
4885}
4886
4887static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
4888 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4889{
4890 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4891 struct si_power_info *si_pi = si_get_pi(adev);
4892
4893 if (pi->mvdd_control)
4894 return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
4895 si_pi->mvdd_bootup_value, voltage);
4896
4897 return 0;
4898}
4899
4900static int si_populate_smc_initial_state(struct amdgpu_device *adev,
4901 struct amdgpu_ps *amdgpu_initial_state,
4902 SISLANDS_SMC_STATETABLE *table)
4903{
4904 struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
4905 struct rv7xx_power_info *pi = rv770_get_pi(adev);
4906 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4907 struct si_power_info *si_pi = si_get_pi(adev);
4908 u32 reg;
4909 int ret;
4910
4911 table->initialState.levels[0].mclk.vDLL_CNTL =
4912 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4913 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4914 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4915 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4916 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4917 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4918 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4919 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4920 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4921 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4922 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4923 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4924 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4925 table->initialState.levels[0].mclk.vMPLL_SS =
4926 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4927 table->initialState.levels[0].mclk.vMPLL_SS2 =
4928 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4929
4930 table->initialState.levels[0].mclk.mclk_value =
4931 cpu_to_be32(initial_state->performance_levels[0].mclk);
4932
4933 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4934 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4935 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4936 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4937 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4938 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4939 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4940 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4941 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4942 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4943 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4944 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4945
4946 table->initialState.levels[0].sclk.sclk_value =
4947 cpu_to_be32(initial_state->performance_levels[0].sclk);
4948
4949 table->initialState.levels[0].arbRefreshState =
4950 SISLANDS_INITIAL_STATE_ARB_INDEX;
4951
4952 table->initialState.levels[0].ACIndex = 0;
4953
4954 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
4955 initial_state->performance_levels[0].vddc,
4956 &table->initialState.levels[0].vddc);
4957
4958 if (!ret) {
4959 u16 std_vddc;
4960
4961 ret = si_get_std_voltage_value(adev,
4962 &table->initialState.levels[0].vddc,
4963 &std_vddc);
4964 if (!ret)
4965 si_populate_std_voltage_value(adev, std_vddc,
4966 table->initialState.levels[0].vddc.index,
4967 &table->initialState.levels[0].std_vddc);
4968 }
4969
4970 if (eg_pi->vddci_control)
4971 si_populate_voltage_value(adev,
4972 &eg_pi->vddci_voltage_table,
4973 initial_state->performance_levels[0].vddci,
4974 &table->initialState.levels[0].vddci);
4975
4976 if (si_pi->vddc_phase_shed_control)
4977 si_populate_phase_shedding_value(adev,
4978 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
4979 initial_state->performance_levels[0].vddc,
4980 initial_state->performance_levels[0].sclk,
4981 initial_state->performance_levels[0].mclk,
4982 &table->initialState.levels[0].vddc);
4983
4984 si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
4985
4986 reg = CG_R(0xffff) | CG_L(0);
4987 table->initialState.levels[0].aT = cpu_to_be32(reg);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004988 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04004989 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4990
4991 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
4992 table->initialState.levels[0].strobeMode =
4993 si_get_strobe_mode_settings(adev,
4994 initial_state->performance_levels[0].mclk);
4995
4996 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4997 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4998 else
4999 table->initialState.levels[0].mcFlags = 0;
5000 }
5001
5002 table->initialState.levelCount = 1;
5003
5004 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
5005
5006 table->initialState.levels[0].dpm2.MaxPS = 0;
5007 table->initialState.levels[0].dpm2.NearTDPDec = 0;
5008 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
5009 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
5010 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
5011
5012 reg = MIN_POWER_MASK | MAX_POWER_MASK;
5013 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
5014
5015 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
5016 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
5017
5018 return 0;
5019}
5020
5021static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
5022 SISLANDS_SMC_STATETABLE *table)
5023{
5024 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5025 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5026 struct si_power_info *si_pi = si_get_pi(adev);
5027 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
5028 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
5029 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
5030 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
5031 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
5032 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
5033 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
5034 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
5035 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
5036 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
5037 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
5038 u32 reg;
5039 int ret;
5040
5041 table->ACPIState = table->initialState;
5042
5043 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
5044
5045 if (pi->acpi_vddc) {
5046 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5047 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
5048 if (!ret) {
5049 u16 std_vddc;
5050
5051 ret = si_get_std_voltage_value(adev,
5052 &table->ACPIState.levels[0].vddc, &std_vddc);
5053 if (!ret)
5054 si_populate_std_voltage_value(adev, std_vddc,
5055 table->ACPIState.levels[0].vddc.index,
5056 &table->ACPIState.levels[0].std_vddc);
5057 }
5058 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
5059
5060 if (si_pi->vddc_phase_shed_control) {
5061 si_populate_phase_shedding_value(adev,
5062 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5063 pi->acpi_vddc,
5064 0,
5065 0,
5066 &table->ACPIState.levels[0].vddc);
5067 }
5068 } else {
5069 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5070 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
5071 if (!ret) {
5072 u16 std_vddc;
5073
5074 ret = si_get_std_voltage_value(adev,
5075 &table->ACPIState.levels[0].vddc, &std_vddc);
5076
5077 if (!ret)
5078 si_populate_std_voltage_value(adev, std_vddc,
5079 table->ACPIState.levels[0].vddc.index,
5080 &table->ACPIState.levels[0].std_vddc);
5081 }
5082 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
5083 si_pi->sys_pcie_mask,
5084 si_pi->boot_pcie_gen,
5085 AMDGPU_PCIE_GEN1);
5086
5087 if (si_pi->vddc_phase_shed_control)
5088 si_populate_phase_shedding_value(adev,
5089 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5090 pi->min_vddc_in_table,
5091 0,
5092 0,
5093 &table->ACPIState.levels[0].vddc);
5094 }
5095
5096 if (pi->acpi_vddc) {
5097 if (eg_pi->acpi_vddci)
5098 si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5099 eg_pi->acpi_vddci,
5100 &table->ACPIState.levels[0].vddci);
5101 }
5102
5103 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
5104 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5105
5106 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
5107
5108 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5109 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
5110
5111 table->ACPIState.levels[0].mclk.vDLL_CNTL =
5112 cpu_to_be32(dll_cntl);
5113 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
5114 cpu_to_be32(mclk_pwrmgt_cntl);
5115 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
5116 cpu_to_be32(mpll_ad_func_cntl);
5117 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
5118 cpu_to_be32(mpll_dq_func_cntl);
5119 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
5120 cpu_to_be32(mpll_func_cntl);
5121 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
5122 cpu_to_be32(mpll_func_cntl_1);
5123 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
5124 cpu_to_be32(mpll_func_cntl_2);
5125 table->ACPIState.levels[0].mclk.vMPLL_SS =
5126 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
5127 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
5128 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
5129
5130 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
5131 cpu_to_be32(spll_func_cntl);
5132 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
5133 cpu_to_be32(spll_func_cntl_2);
5134 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
5135 cpu_to_be32(spll_func_cntl_3);
5136 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
5137 cpu_to_be32(spll_func_cntl_4);
5138
5139 table->ACPIState.levels[0].mclk.mclk_value = 0;
5140 table->ACPIState.levels[0].sclk.sclk_value = 0;
5141
5142 si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
5143
5144 if (eg_pi->dynamic_ac_timing)
5145 table->ACPIState.levels[0].ACIndex = 0;
5146
5147 table->ACPIState.levels[0].dpm2.MaxPS = 0;
5148 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
5149 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
5150 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
5151 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
5152
5153 reg = MIN_POWER_MASK | MAX_POWER_MASK;
5154 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
5155
5156 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
5157 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
5158
5159 return 0;
5160}
5161
5162static int si_populate_ulv_state(struct amdgpu_device *adev,
5163 SISLANDS_SMC_SWSTATE *state)
5164{
5165 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5166 struct si_power_info *si_pi = si_get_pi(adev);
5167 struct si_ulv_param *ulv = &si_pi->ulv;
5168 u32 sclk_in_sr = 1350; /* ??? */
5169 int ret;
5170
5171 ret = si_convert_power_level_to_smc(adev, &ulv->pl,
5172 &state->levels[0]);
5173 if (!ret) {
5174 if (eg_pi->sclk_deep_sleep) {
5175 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5176 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5177 else
5178 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5179 }
5180 if (ulv->one_pcie_lane_in_ulv)
5181 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
5182 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
5183 state->levels[0].ACIndex = 1;
5184 state->levels[0].std_vddc = state->levels[0].vddc;
5185 state->levelCount = 1;
5186
5187 state->flags |= PPSMC_SWSTATE_FLAG_DC;
5188 }
5189
5190 return ret;
5191}
5192
5193static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
5194{
5195 struct si_power_info *si_pi = si_get_pi(adev);
5196 struct si_ulv_param *ulv = &si_pi->ulv;
5197 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
5198 int ret;
5199
5200 ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
5201 &arb_regs);
5202 if (ret)
5203 return ret;
5204
5205 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
5206 ulv->volt_change_delay);
5207
Alex Deucher6861c832016-09-13 00:06:07 -04005208 ret = amdgpu_si_copy_bytes_to_smc(adev,
5209 si_pi->arb_table_start +
5210 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
5211 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
5212 (u8 *)&arb_regs,
5213 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
5214 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005215
5216 return ret;
5217}
5218
5219static void si_get_mvdd_configuration(struct amdgpu_device *adev)
5220{
5221 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5222
5223 pi->mvdd_split_frequency = 30000;
5224}
5225
5226static int si_init_smc_table(struct amdgpu_device *adev)
5227{
5228 struct si_power_info *si_pi = si_get_pi(adev);
5229 struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
5230 const struct si_ulv_param *ulv = &si_pi->ulv;
5231 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
5232 int ret;
5233 u32 lane_width;
5234 u32 vr_hot_gpio;
5235
5236 si_populate_smc_voltage_tables(adev, table);
5237
5238 switch (adev->pm.int_thermal_type) {
5239 case THERMAL_TYPE_SI:
5240 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
5241 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
5242 break;
5243 case THERMAL_TYPE_NONE:
5244 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
5245 break;
5246 default:
5247 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
5248 break;
5249 }
5250
5251 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
5252 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
5253
5254 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
5255 if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
5256 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
5257 }
5258
5259 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
5260 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
5261
5262 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5263 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
5264
5265 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
5266 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
5267
5268 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
5269 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
5270 vr_hot_gpio = adev->pm.dpm.backbias_response_time;
5271 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
5272 vr_hot_gpio);
5273 }
5274
5275 ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
5276 if (ret)
5277 return ret;
5278
5279 ret = si_populate_smc_acpi_state(adev, table);
5280 if (ret)
5281 return ret;
5282
5283 table->driverState = table->initialState;
5284
5285 ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
5286 SISLANDS_INITIAL_STATE_ARB_INDEX);
5287 if (ret)
5288 return ret;
5289
5290 if (ulv->supported && ulv->pl.vddc) {
5291 ret = si_populate_ulv_state(adev, &table->ULVState);
5292 if (ret)
5293 return ret;
5294
5295 ret = si_program_ulv_memory_timing_parameters(adev);
5296 if (ret)
5297 return ret;
5298
5299 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
5300 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
5301
5302 lane_width = amdgpu_get_pcie_lanes(adev);
5303 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5304 } else {
5305 table->ULVState = table->initialState;
5306 }
5307
Alex Deucher6861c832016-09-13 00:06:07 -04005308 return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
5309 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
5310 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005311}
5312
5313static int si_calculate_sclk_params(struct amdgpu_device *adev,
5314 u32 engine_clock,
5315 SISLANDS_SMC_SCLK_VALUE *sclk)
5316{
5317 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5318 struct si_power_info *si_pi = si_get_pi(adev);
5319 struct atom_clock_dividers dividers;
5320 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
5321 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
5322 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
5323 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
5324 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
5325 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
5326 u64 tmp;
5327 u32 reference_clock = adev->clock.spll.reference_freq;
5328 u32 reference_divider;
5329 u32 fbdiv;
5330 int ret;
5331
5332 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
5333 engine_clock, false, &dividers);
5334 if (ret)
5335 return ret;
5336
5337 reference_divider = 1 + dividers.ref_div;
5338
5339 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
5340 do_div(tmp, reference_clock);
5341 fbdiv = (u32) tmp;
5342
5343 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
5344 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
5345 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
5346
5347 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5348 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
5349
Tom St Denis77d318a2016-09-06 09:45:43 -04005350 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
5351 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
5352 spll_func_cntl_3 |= SPLL_DITHEN;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005353
5354 if (pi->sclk_ss) {
5355 struct amdgpu_atom_ss ss;
5356 u32 vco_freq = engine_clock * dividers.post_div;
5357
5358 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
5359 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
5360 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
5361 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
5362
5363 cg_spll_spread_spectrum &= ~CLK_S_MASK;
5364 cg_spll_spread_spectrum |= CLK_S(clk_s);
5365 cg_spll_spread_spectrum |= SSEN;
5366
5367 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
5368 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
5369 }
5370 }
5371
5372 sclk->sclk_value = engine_clock;
5373 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
5374 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
5375 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
5376 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
5377 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
5378 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
5379
5380 return 0;
5381}
5382
5383static int si_populate_sclk_value(struct amdgpu_device *adev,
5384 u32 engine_clock,
5385 SISLANDS_SMC_SCLK_VALUE *sclk)
5386{
5387 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
5388 int ret;
5389
5390 ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
5391 if (!ret) {
5392 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
5393 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
5394 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
5395 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
5396 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
5397 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
5398 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
5399 }
5400
5401 return ret;
5402}
5403
5404static int si_populate_mclk_value(struct amdgpu_device *adev,
5405 u32 engine_clock,
5406 u32 memory_clock,
5407 SISLANDS_SMC_MCLK_VALUE *mclk,
5408 bool strobe_mode,
5409 bool dll_state_on)
5410{
5411 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5412 struct si_power_info *si_pi = si_get_pi(adev);
5413 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
5414 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
5415 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
5416 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
5417 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
5418 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
5419 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
5420 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
5421 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
5422 struct atom_mpll_param mpll_param;
5423 int ret;
5424
5425 ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
5426 if (ret)
5427 return ret;
5428
5429 mpll_func_cntl &= ~BWCTRL_MASK;
5430 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
5431
5432 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
5433 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
5434 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
5435
5436 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
5437 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
5438
5439 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5440 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
5441 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
5442 YCLK_POST_DIV(mpll_param.post_div);
5443 }
5444
5445 if (pi->mclk_ss) {
5446 struct amdgpu_atom_ss ss;
5447 u32 freq_nom;
5448 u32 tmp;
5449 u32 reference_clock = adev->clock.mpll.reference_freq;
5450
5451 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5452 freq_nom = memory_clock * 4;
5453 else
5454 freq_nom = memory_clock * 2;
5455
5456 tmp = freq_nom / reference_clock;
5457 tmp = tmp * tmp;
5458 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
Tom St Denis77d318a2016-09-06 09:45:43 -04005459 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005460 u32 clks = reference_clock * 5 / ss.rate;
5461 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
5462
Tom St Denis77d318a2016-09-06 09:45:43 -04005463 mpll_ss1 &= ~CLKV_MASK;
5464 mpll_ss1 |= CLKV(clkv);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005465
Tom St Denis77d318a2016-09-06 09:45:43 -04005466 mpll_ss2 &= ~CLKS_MASK;
5467 mpll_ss2 |= CLKS(clks);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005468 }
5469 }
5470
5471 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
5472 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
5473
5474 if (dll_state_on)
5475 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
5476 else
5477 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5478
5479 mclk->mclk_value = cpu_to_be32(memory_clock);
5480 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
5481 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
5482 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
5483 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
5484 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
5485 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
5486 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
5487 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
5488 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
5489
5490 return 0;
5491}
5492
5493static void si_populate_smc_sp(struct amdgpu_device *adev,
5494 struct amdgpu_ps *amdgpu_state,
5495 SISLANDS_SMC_SWSTATE *smc_state)
5496{
5497 struct si_ps *ps = si_get_ps(amdgpu_state);
5498 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5499 int i;
5500
5501 for (i = 0; i < ps->performance_level_count - 1; i++)
5502 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
5503
5504 smc_state->levels[ps->performance_level_count - 1].bSP =
5505 cpu_to_be32(pi->psp);
5506}
5507
5508static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
5509 struct rv7xx_pl *pl,
5510 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
5511{
5512 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5513 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5514 struct si_power_info *si_pi = si_get_pi(adev);
5515 int ret;
5516 bool dll_state_on;
5517 u16 std_vddc;
5518 bool gmc_pg = false;
5519
5520 if (eg_pi->pcie_performance_request &&
5521 (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
5522 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
5523 else
5524 level->gen2PCIE = (u8)pl->pcie_gen;
5525
5526 ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
5527 if (ret)
5528 return ret;
5529
5530 level->mcFlags = 0;
5531
5532 if (pi->mclk_stutter_mode_threshold &&
5533 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5534 !eg_pi->uvd_enabled &&
5535 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5536 (adev->pm.dpm.new_active_crtc_count <= 2)) {
5537 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5538
5539 if (gmc_pg)
5540 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5541 }
5542
5543 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5544 if (pl->mclk > pi->mclk_edc_enable_threshold)
5545 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5546
5547 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5548 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5549
5550 level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
5551
5552 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5553 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5554 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5555 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5556 else
5557 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5558 } else {
5559 dll_state_on = false;
5560 }
5561 } else {
5562 level->strobeMode = si_get_strobe_mode_settings(adev,
5563 pl->mclk);
5564
5565 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5566 }
5567
5568 ret = si_populate_mclk_value(adev,
5569 pl->sclk,
5570 pl->mclk,
5571 &level->mclk,
5572 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5573 if (ret)
5574 return ret;
5575
5576 ret = si_populate_voltage_value(adev,
5577 &eg_pi->vddc_voltage_table,
5578 pl->vddc, &level->vddc);
5579 if (ret)
5580 return ret;
5581
5582
5583 ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
5584 if (ret)
5585 return ret;
5586
5587 ret = si_populate_std_voltage_value(adev, std_vddc,
5588 level->vddc.index, &level->std_vddc);
5589 if (ret)
5590 return ret;
5591
5592 if (eg_pi->vddci_control) {
5593 ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5594 pl->vddci, &level->vddci);
5595 if (ret)
5596 return ret;
5597 }
5598
5599 if (si_pi->vddc_phase_shed_control) {
5600 ret = si_populate_phase_shedding_value(adev,
5601 &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5602 pl->vddc,
5603 pl->sclk,
5604 pl->mclk,
5605 &level->vddc);
5606 if (ret)
5607 return ret;
5608 }
5609
5610 level->MaxPoweredUpCU = si_pi->max_cu;
5611
5612 ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
5613
5614 return ret;
5615}
5616
5617static int si_populate_smc_t(struct amdgpu_device *adev,
5618 struct amdgpu_ps *amdgpu_state,
5619 SISLANDS_SMC_SWSTATE *smc_state)
5620{
5621 struct rv7xx_power_info *pi = rv770_get_pi(adev);
5622 struct si_ps *state = si_get_ps(amdgpu_state);
5623 u32 a_t;
5624 u32 t_l, t_h;
5625 u32 high_bsp;
5626 int i, ret;
5627
5628 if (state->performance_level_count >= 9)
5629 return -EINVAL;
5630
5631 if (state->performance_level_count < 2) {
5632 a_t = CG_R(0xffff) | CG_L(0);
5633 smc_state->levels[0].aT = cpu_to_be32(a_t);
5634 return 0;
5635 }
5636
5637 smc_state->levels[0].aT = cpu_to_be32(0);
5638
5639 for (i = 0; i <= state->performance_level_count - 2; i++) {
5640 ret = r600_calculate_at(
5641 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5642 100 * R600_AH_DFLT,
5643 state->performance_levels[i + 1].sclk,
5644 state->performance_levels[i].sclk,
5645 &t_l,
5646 &t_h);
5647
5648 if (ret) {
5649 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5650 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5651 }
5652
5653 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5654 a_t |= CG_R(t_l * pi->bsp / 20000);
5655 smc_state->levels[i].aT = cpu_to_be32(a_t);
5656
5657 high_bsp = (i == state->performance_level_count - 2) ?
5658 pi->pbsp : pi->bsp;
5659 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5660 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5661 }
5662
5663 return 0;
5664}
5665
5666static int si_disable_ulv(struct amdgpu_device *adev)
5667{
5668 struct si_power_info *si_pi = si_get_pi(adev);
5669 struct si_ulv_param *ulv = &si_pi->ulv;
5670
5671 if (ulv->supported)
Alex Deucher6861c832016-09-13 00:06:07 -04005672 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005673 0 : -EINVAL;
5674
5675 return 0;
5676}
5677
5678static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
5679 struct amdgpu_ps *amdgpu_state)
5680{
5681 const struct si_power_info *si_pi = si_get_pi(adev);
5682 const struct si_ulv_param *ulv = &si_pi->ulv;
5683 const struct si_ps *state = si_get_ps(amdgpu_state);
5684 int i;
5685
5686 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5687 return false;
5688
5689 /* XXX validate against display requirements! */
5690
5691 for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5692 if (adev->clock.current_dispclk <=
5693 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5694 if (ulv->pl.vddc <
5695 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5696 return false;
5697 }
5698 }
5699
5700 if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
5701 return false;
5702
5703 return true;
5704}
5705
5706static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
5707 struct amdgpu_ps *amdgpu_new_state)
5708{
5709 const struct si_power_info *si_pi = si_get_pi(adev);
5710 const struct si_ulv_param *ulv = &si_pi->ulv;
5711
5712 if (ulv->supported) {
5713 if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
Alex Deucher6861c832016-09-13 00:06:07 -04005714 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005715 0 : -EINVAL;
5716 }
5717 return 0;
5718}
5719
5720static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
5721 struct amdgpu_ps *amdgpu_state,
5722 SISLANDS_SMC_SWSTATE *smc_state)
5723{
5724 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5725 struct ni_power_info *ni_pi = ni_get_pi(adev);
5726 struct si_power_info *si_pi = si_get_pi(adev);
5727 struct si_ps *state = si_get_ps(amdgpu_state);
5728 int i, ret;
5729 u32 threshold;
5730 u32 sclk_in_sr = 1350; /* ??? */
5731
5732 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5733 return -EINVAL;
5734
5735 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5736
5737 if (amdgpu_state->vclk && amdgpu_state->dclk) {
5738 eg_pi->uvd_enabled = true;
5739 if (eg_pi->smu_uvd_hs)
5740 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5741 } else {
5742 eg_pi->uvd_enabled = false;
5743 }
5744
5745 if (state->dc_compatible)
5746 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5747
5748 smc_state->levelCount = 0;
5749 for (i = 0; i < state->performance_level_count; i++) {
5750 if (eg_pi->sclk_deep_sleep) {
5751 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5752 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5753 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5754 else
5755 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5756 }
5757 }
5758
5759 ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
5760 &smc_state->levels[i]);
5761 smc_state->levels[i].arbRefreshState =
5762 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5763
5764 if (ret)
5765 return ret;
5766
5767 if (ni_pi->enable_power_containment)
5768 smc_state->levels[i].displayWatermark =
5769 (state->performance_levels[i].sclk < threshold) ?
5770 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5771 else
5772 smc_state->levels[i].displayWatermark = (i < 2) ?
5773 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5774
5775 if (eg_pi->dynamic_ac_timing)
5776 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5777 else
5778 smc_state->levels[i].ACIndex = 0;
5779
5780 smc_state->levelCount++;
5781 }
5782
5783 si_write_smc_soft_register(adev,
5784 SI_SMC_SOFT_REGISTER_watermark_threshold,
5785 threshold / 512);
5786
5787 si_populate_smc_sp(adev, amdgpu_state, smc_state);
5788
5789 ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
5790 if (ret)
5791 ni_pi->enable_power_containment = false;
5792
5793 ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
Tom St Denis77d318a2016-09-06 09:45:43 -04005794 if (ret)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005795 ni_pi->enable_sq_ramping = false;
5796
5797 return si_populate_smc_t(adev, amdgpu_state, smc_state);
5798}
5799
5800static int si_upload_sw_state(struct amdgpu_device *adev,
5801 struct amdgpu_ps *amdgpu_new_state)
5802{
5803 struct si_power_info *si_pi = si_get_pi(adev);
5804 struct si_ps *new_state = si_get_ps(amdgpu_new_state);
5805 int ret;
5806 u32 address = si_pi->state_table_start +
5807 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5808 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5809 ((new_state->performance_level_count - 1) *
5810 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5811 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5812
5813 memset(smc_state, 0, state_size);
5814
5815 ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
5816 if (ret)
5817 return ret;
5818
Alex Deucher6861c832016-09-13 00:06:07 -04005819 return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5820 state_size, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005821}
5822
5823static int si_upload_ulv_state(struct amdgpu_device *adev)
5824{
5825 struct si_power_info *si_pi = si_get_pi(adev);
5826 struct si_ulv_param *ulv = &si_pi->ulv;
5827 int ret = 0;
5828
5829 if (ulv->supported && ulv->pl.vddc) {
5830 u32 address = si_pi->state_table_start +
5831 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5832 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5833 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5834
5835 memset(smc_state, 0, state_size);
5836
5837 ret = si_populate_ulv_state(adev, smc_state);
5838 if (!ret)
Alex Deucher6861c832016-09-13 00:06:07 -04005839 ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5840 state_size, si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005841 }
5842
5843 return ret;
5844}
5845
5846static int si_upload_smc_data(struct amdgpu_device *adev)
5847{
5848 struct amdgpu_crtc *amdgpu_crtc = NULL;
5849 int i;
5850
5851 if (adev->pm.dpm.new_active_crtc_count == 0)
5852 return 0;
5853
5854 for (i = 0; i < adev->mode_info.num_crtc; i++) {
5855 if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
5856 amdgpu_crtc = adev->mode_info.crtcs[i];
5857 break;
5858 }
5859 }
5860
5861 if (amdgpu_crtc == NULL)
5862 return 0;
5863
5864 if (amdgpu_crtc->line_time <= 0)
5865 return 0;
5866
5867 if (si_write_smc_soft_register(adev,
5868 SI_SMC_SOFT_REGISTER_crtc_index,
5869 amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
5870 return 0;
5871
5872 if (si_write_smc_soft_register(adev,
5873 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5874 amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5875 return 0;
5876
5877 if (si_write_smc_soft_register(adev,
5878 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5879 amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5880 return 0;
5881
5882 return 0;
5883}
5884
5885static int si_set_mc_special_registers(struct amdgpu_device *adev,
5886 struct si_mc_reg_table *table)
5887{
5888 u8 i, j, k;
5889 u32 temp_reg;
5890
5891 for (i = 0, j = table->last; i < table->last; i++) {
5892 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5893 return -EINVAL;
5894 switch (table->mc_reg_address[i].s1) {
5895 case MC_SEQ_MISC1:
5896 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5897 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
5898 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
5899 for (k = 0; k < table->num_entries; k++)
5900 table->mc_reg_table_entry[k].mc_data[j] =
5901 ((temp_reg & 0xffff0000)) |
5902 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5903 j++;
5904 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5905 return -EINVAL;
5906
5907 temp_reg = RREG32(MC_PMG_CMD_MRS);
5908 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
5909 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
5910 for (k = 0; k < table->num_entries; k++) {
5911 table->mc_reg_table_entry[k].mc_data[j] =
5912 (temp_reg & 0xffff0000) |
5913 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5914 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
5915 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5916 }
5917 j++;
5918 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5919 return -EINVAL;
5920
5921 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
5922 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
5923 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
5924 for (k = 0; k < table->num_entries; k++)
5925 table->mc_reg_table_entry[k].mc_data[j] =
5926 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5927 j++;
5928 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5929 return -EINVAL;
5930 }
5931 break;
5932 case MC_SEQ_RESERVE_M:
5933 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5934 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
5935 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
5936 for(k = 0; k < table->num_entries; k++)
5937 table->mc_reg_table_entry[k].mc_data[j] =
5938 (temp_reg & 0xffff0000) |
5939 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5940 j++;
5941 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5942 return -EINVAL;
5943 break;
5944 default:
5945 break;
5946 }
5947 }
5948
5949 table->last = j;
5950
5951 return 0;
5952}
5953
5954static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5955{
5956 bool result = true;
5957 switch (in_reg) {
5958 case MC_SEQ_RAS_TIMING:
5959 *out_reg = MC_SEQ_RAS_TIMING_LP;
5960 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005961 case MC_SEQ_CAS_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005962 *out_reg = MC_SEQ_CAS_TIMING_LP;
5963 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005964 case MC_SEQ_MISC_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005965 *out_reg = MC_SEQ_MISC_TIMING_LP;
5966 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005967 case MC_SEQ_MISC_TIMING2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005968 *out_reg = MC_SEQ_MISC_TIMING2_LP;
5969 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005970 case MC_SEQ_RD_CTL_D0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005971 *out_reg = MC_SEQ_RD_CTL_D0_LP;
5972 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005973 case MC_SEQ_RD_CTL_D1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005974 *out_reg = MC_SEQ_RD_CTL_D1_LP;
5975 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005976 case MC_SEQ_WR_CTL_D0:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005977 *out_reg = MC_SEQ_WR_CTL_D0_LP;
5978 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005979 case MC_SEQ_WR_CTL_D1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005980 *out_reg = MC_SEQ_WR_CTL_D1_LP;
5981 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005982 case MC_PMG_CMD_EMRS:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005983 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
5984 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005985 case MC_PMG_CMD_MRS:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005986 *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
5987 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005988 case MC_PMG_CMD_MRS1:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005989 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
5990 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005991 case MC_SEQ_PMG_TIMING:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005992 *out_reg = MC_SEQ_PMG_TIMING_LP;
5993 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005994 case MC_PMG_CMD_MRS2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005995 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
5996 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04005997 case MC_SEQ_WR_CTL_2:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04005998 *out_reg = MC_SEQ_WR_CTL_2_LP;
5999 break;
Tom St Denis77d318a2016-09-06 09:45:43 -04006000 default:
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006001 result = false;
6002 break;
6003 }
6004
6005 return result;
6006}
6007
6008static void si_set_valid_flag(struct si_mc_reg_table *table)
6009{
6010 u8 i, j;
6011
6012 for (i = 0; i < table->last; i++) {
6013 for (j = 1; j < table->num_entries; j++) {
6014 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
6015 table->valid_flag |= 1 << i;
6016 break;
6017 }
6018 }
6019 }
6020}
6021
6022static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
6023{
6024 u32 i;
6025 u16 address;
6026
6027 for (i = 0; i < table->last; i++)
6028 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
6029 address : table->mc_reg_address[i].s1;
6030
6031}
6032
6033static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
6034 struct si_mc_reg_table *si_table)
6035{
6036 u8 i, j;
6037
6038 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
6039 return -EINVAL;
6040 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
6041 return -EINVAL;
6042
6043 for (i = 0; i < table->last; i++)
6044 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
6045 si_table->last = table->last;
6046
6047 for (i = 0; i < table->num_entries; i++) {
6048 si_table->mc_reg_table_entry[i].mclk_max =
6049 table->mc_reg_table_entry[i].mclk_max;
6050 for (j = 0; j < table->last; j++) {
6051 si_table->mc_reg_table_entry[i].mc_data[j] =
6052 table->mc_reg_table_entry[i].mc_data[j];
6053 }
6054 }
6055 si_table->num_entries = table->num_entries;
6056
6057 return 0;
6058}
6059
6060static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
6061{
6062 struct si_power_info *si_pi = si_get_pi(adev);
6063 struct atom_mc_reg_table *table;
6064 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
6065 u8 module_index = rv770_get_memory_module_index(adev);
6066 int ret;
6067
6068 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
6069 if (!table)
6070 return -ENOMEM;
6071
6072 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
6073 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
6074 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
6075 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
6076 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
6077 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
6078 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
6079 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
6080 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
6081 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
6082 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
6083 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
6084 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
6085 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
6086
Tom St Denis77d318a2016-09-06 09:45:43 -04006087 ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
6088 if (ret)
6089 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006090
Tom St Denis77d318a2016-09-06 09:45:43 -04006091 ret = si_copy_vbios_mc_reg_table(table, si_table);
6092 if (ret)
6093 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006094
6095 si_set_s0_mc_reg_index(si_table);
6096
6097 ret = si_set_mc_special_registers(adev, si_table);
Tom St Denis77d318a2016-09-06 09:45:43 -04006098 if (ret)
6099 goto init_mc_done;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006100
6101 si_set_valid_flag(si_table);
6102
6103init_mc_done:
6104 kfree(table);
6105
6106 return ret;
6107
6108}
6109
6110static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
6111 SMC_SIslands_MCRegisters *mc_reg_table)
6112{
6113 struct si_power_info *si_pi = si_get_pi(adev);
6114 u32 i, j;
6115
6116 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
6117 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
6118 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
6119 break;
6120 mc_reg_table->address[i].s0 =
6121 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
6122 mc_reg_table->address[i].s1 =
6123 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
6124 i++;
6125 }
6126 }
6127 mc_reg_table->last = (u8)i;
6128}
6129
6130static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
6131 SMC_SIslands_MCRegisterSet *data,
6132 u32 num_entries, u32 valid_flag)
6133{
6134 u32 i, j;
6135
6136 for(i = 0, j = 0; j < num_entries; j++) {
6137 if (valid_flag & (1 << j)) {
6138 data->value[i] = cpu_to_be32(entry->mc_data[j]);
6139 i++;
6140 }
6141 }
6142}
6143
6144static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
6145 struct rv7xx_pl *pl,
6146 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
6147{
6148 struct si_power_info *si_pi = si_get_pi(adev);
6149 u32 i = 0;
6150
6151 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
6152 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
6153 break;
6154 }
6155
6156 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
6157 --i;
6158
6159 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
6160 mc_reg_table_data, si_pi->mc_reg_table.last,
6161 si_pi->mc_reg_table.valid_flag);
6162}
6163
6164static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
6165 struct amdgpu_ps *amdgpu_state,
6166 SMC_SIslands_MCRegisters *mc_reg_table)
6167{
Tom St Denis77d318a2016-09-06 09:45:43 -04006168 struct si_ps *state = si_get_ps(amdgpu_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006169 int i;
6170
6171 for (i = 0; i < state->performance_level_count; i++) {
6172 si_convert_mc_reg_table_entry_to_smc(adev,
6173 &state->performance_levels[i],
6174 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
6175 }
6176}
6177
6178static int si_populate_mc_reg_table(struct amdgpu_device *adev,
6179 struct amdgpu_ps *amdgpu_boot_state)
6180{
6181 struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
6182 struct si_power_info *si_pi = si_get_pi(adev);
6183 struct si_ulv_param *ulv = &si_pi->ulv;
6184 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6185
6186 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6187
6188 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
6189
6190 si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
6191
6192 si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
6193 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
6194
6195 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6196 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
6197 si_pi->mc_reg_table.last,
6198 si_pi->mc_reg_table.valid_flag);
6199
6200 if (ulv->supported && ulv->pl.vddc != 0)
6201 si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
6202 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
6203 else
6204 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6205 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
6206 si_pi->mc_reg_table.last,
6207 si_pi->mc_reg_table.valid_flag);
6208
6209 si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
6210
Alex Deucher6861c832016-09-13 00:06:07 -04006211 return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
6212 (u8 *)smc_mc_reg_table,
6213 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006214}
6215
6216static int si_upload_mc_reg_table(struct amdgpu_device *adev,
6217 struct amdgpu_ps *amdgpu_new_state)
6218{
Tom St Denis77d318a2016-09-06 09:45:43 -04006219 struct si_ps *new_state = si_get_ps(amdgpu_new_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006220 struct si_power_info *si_pi = si_get_pi(adev);
6221 u32 address = si_pi->mc_reg_table_start +
6222 offsetof(SMC_SIslands_MCRegisters,
6223 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
6224 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6225
6226 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6227
6228 si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
6229
Alex Deucher6861c832016-09-13 00:06:07 -04006230 return amdgpu_si_copy_bytes_to_smc(adev, address,
6231 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
6232 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
6233 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006234}
6235
6236static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
6237{
Tom St Denis77d318a2016-09-06 09:45:43 -04006238 if (enable)
6239 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
6240 else
6241 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006242}
6243
6244static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
6245 struct amdgpu_ps *amdgpu_state)
6246{
Tom St Denis77d318a2016-09-06 09:45:43 -04006247 struct si_ps *state = si_get_ps(amdgpu_state);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006248 int i;
6249 u16 pcie_speed, max_speed = 0;
6250
6251 for (i = 0; i < state->performance_level_count; i++) {
6252 pcie_speed = state->performance_levels[i].pcie_gen;
6253 if (max_speed < pcie_speed)
6254 max_speed = pcie_speed;
6255 }
6256 return max_speed;
6257}
6258
6259static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
6260{
6261 u32 speed_cntl;
6262
6263 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
6264 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
6265
6266 return (u16)speed_cntl;
6267}
6268
6269static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
6270 struct amdgpu_ps *amdgpu_new_state,
6271 struct amdgpu_ps *amdgpu_current_state)
6272{
6273 struct si_power_info *si_pi = si_get_pi(adev);
6274 enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6275 enum amdgpu_pcie_gen current_link_speed;
6276
6277 if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
6278 current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
6279 else
6280 current_link_speed = si_pi->force_pcie_gen;
6281
6282 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
6283 si_pi->pspp_notify_required = false;
6284 if (target_link_speed > current_link_speed) {
6285 switch (target_link_speed) {
6286#if defined(CONFIG_ACPI)
6287 case AMDGPU_PCIE_GEN3:
6288 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
6289 break;
6290 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
6291 if (current_link_speed == AMDGPU_PCIE_GEN2)
6292 break;
6293 case AMDGPU_PCIE_GEN2:
6294 if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
6295 break;
6296#endif
6297 default:
6298 si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
6299 break;
6300 }
6301 } else {
6302 if (target_link_speed < current_link_speed)
6303 si_pi->pspp_notify_required = true;
6304 }
6305}
6306
6307static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
6308 struct amdgpu_ps *amdgpu_new_state,
6309 struct amdgpu_ps *amdgpu_current_state)
6310{
6311 struct si_power_info *si_pi = si_get_pi(adev);
6312 enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6313 u8 request;
6314
6315 if (si_pi->pspp_notify_required) {
6316 if (target_link_speed == AMDGPU_PCIE_GEN3)
6317 request = PCIE_PERF_REQ_PECI_GEN3;
6318 else if (target_link_speed == AMDGPU_PCIE_GEN2)
6319 request = PCIE_PERF_REQ_PECI_GEN2;
6320 else
6321 request = PCIE_PERF_REQ_PECI_GEN1;
6322
6323 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
6324 (si_get_current_pcie_speed(adev) > 0))
6325 return;
6326
6327#if defined(CONFIG_ACPI)
6328 amdgpu_acpi_pcie_performance_request(adev, request, false);
6329#endif
6330 }
6331}
6332
6333#if 0
6334static int si_ds_request(struct amdgpu_device *adev,
6335 bool ds_status_on, u32 count_write)
6336{
6337 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6338
6339 if (eg_pi->sclk_deep_sleep) {
6340 if (ds_status_on)
Alex Deucher6861c832016-09-13 00:06:07 -04006341 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006342 PPSMC_Result_OK) ?
6343 0 : -EINVAL;
6344 else
Alex Deucher6861c832016-09-13 00:06:07 -04006345 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006346 PPSMC_Result_OK) ? 0 : -EINVAL;
6347 }
6348 return 0;
6349}
6350#endif
6351
6352static void si_set_max_cu_value(struct amdgpu_device *adev)
6353{
6354 struct si_power_info *si_pi = si_get_pi(adev);
6355
6356 if (adev->asic_type == CHIP_VERDE) {
6357 switch (adev->pdev->device) {
6358 case 0x6820:
6359 case 0x6825:
6360 case 0x6821:
6361 case 0x6823:
6362 case 0x6827:
6363 si_pi->max_cu = 10;
6364 break;
6365 case 0x682D:
6366 case 0x6824:
6367 case 0x682F:
6368 case 0x6826:
6369 si_pi->max_cu = 8;
6370 break;
6371 case 0x6828:
6372 case 0x6830:
6373 case 0x6831:
6374 case 0x6838:
6375 case 0x6839:
6376 case 0x683D:
6377 si_pi->max_cu = 10;
6378 break;
6379 case 0x683B:
6380 case 0x683F:
6381 case 0x6829:
6382 si_pi->max_cu = 8;
6383 break;
6384 default:
6385 si_pi->max_cu = 0;
6386 break;
6387 }
6388 } else {
6389 si_pi->max_cu = 0;
6390 }
6391}
6392
6393static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
6394 struct amdgpu_clock_voltage_dependency_table *table)
6395{
6396 u32 i;
6397 int j;
6398 u16 leakage_voltage;
6399
6400 if (table) {
6401 for (i = 0; i < table->count; i++) {
6402 switch (si_get_leakage_voltage_from_leakage_index(adev,
6403 table->entries[i].v,
6404 &leakage_voltage)) {
6405 case 0:
6406 table->entries[i].v = leakage_voltage;
6407 break;
6408 case -EAGAIN:
6409 return -EINVAL;
6410 case -EINVAL:
6411 default:
6412 break;
6413 }
6414 }
6415
6416 for (j = (table->count - 2); j >= 0; j--) {
6417 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
6418 table->entries[j].v : table->entries[j + 1].v;
6419 }
6420 }
6421 return 0;
6422}
6423
6424static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
6425{
6426 int ret = 0;
6427
6428 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6429 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006430 if (ret)
6431 DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006432 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6433 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006434 if (ret)
6435 DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006436 ret = si_patch_single_dependency_table_based_on_leakage(adev,
6437 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
Tom St Denisad2473a2016-09-07 08:42:41 -04006438 if (ret)
6439 DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006440 return ret;
6441}
6442
6443static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
6444 struct amdgpu_ps *amdgpu_new_state,
6445 struct amdgpu_ps *amdgpu_current_state)
6446{
6447 u32 lane_width;
6448 u32 new_lane_width =
6449 (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6450 u32 current_lane_width =
6451 (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6452
6453 if (new_lane_width != current_lane_width) {
6454 amdgpu_set_pcie_lanes(adev, new_lane_width);
6455 lane_width = amdgpu_get_pcie_lanes(adev);
6456 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
6457 }
6458}
6459
6460static void si_dpm_setup_asic(struct amdgpu_device *adev)
6461{
6462 si_read_clock_registers(adev);
6463 si_enable_acpi_power_management(adev);
6464}
6465
6466static int si_thermal_enable_alert(struct amdgpu_device *adev,
6467 bool enable)
6468{
6469 u32 thermal_int = RREG32(CG_THERMAL_INT);
6470
6471 if (enable) {
6472 PPSMC_Result result;
6473
6474 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
6475 WREG32(CG_THERMAL_INT, thermal_int);
Alex Deucher6861c832016-09-13 00:06:07 -04006476 result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006477 if (result != PPSMC_Result_OK) {
6478 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
6479 return -EINVAL;
6480 }
6481 } else {
6482 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
6483 WREG32(CG_THERMAL_INT, thermal_int);
6484 }
6485
6486 return 0;
6487}
6488
6489static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
6490 int min_temp, int max_temp)
6491{
6492 int low_temp = 0 * 1000;
6493 int high_temp = 255 * 1000;
6494
6495 if (low_temp < min_temp)
6496 low_temp = min_temp;
6497 if (high_temp > max_temp)
6498 high_temp = max_temp;
6499 if (high_temp < low_temp) {
6500 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
6501 return -EINVAL;
6502 }
6503
6504 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
6505 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6506 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6507
6508 adev->pm.dpm.thermal.min_temp = low_temp;
6509 adev->pm.dpm.thermal.max_temp = high_temp;
6510
6511 return 0;
6512}
6513
6514static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
6515{
6516 struct si_power_info *si_pi = si_get_pi(adev);
6517 u32 tmp;
6518
6519 if (si_pi->fan_ctrl_is_in_default_mode) {
6520 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6521 si_pi->fan_ctrl_default_mode = tmp;
6522 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6523 si_pi->t_min = tmp;
6524 si_pi->fan_ctrl_is_in_default_mode = false;
6525 }
6526
6527 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6528 tmp |= TMIN(0);
6529 WREG32(CG_FDO_CTRL2, tmp);
6530
6531 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6532 tmp |= FDO_PWM_MODE(mode);
6533 WREG32(CG_FDO_CTRL2, tmp);
6534}
6535
6536static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
6537{
6538 struct si_power_info *si_pi = si_get_pi(adev);
6539 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6540 u32 duty100;
6541 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6542 u16 fdo_min, slope1, slope2;
6543 u32 reference_clock, tmp;
6544 int ret;
6545 u64 tmp64;
6546
6547 if (!si_pi->fan_table_start) {
6548 adev->pm.dpm.fan.ucode_fan_control = false;
6549 return 0;
6550 }
6551
6552 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6553
6554 if (duty100 == 0) {
6555 adev->pm.dpm.fan.ucode_fan_control = false;
6556 return 0;
6557 }
6558
6559 tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
6560 do_div(tmp64, 10000);
6561 fdo_min = (u16)tmp64;
6562
6563 t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
6564 t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
6565
6566 pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
6567 pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
6568
6569 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6570 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6571
6572 fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
6573 fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
6574 fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006575 fan_table.slope1 = cpu_to_be16(slope1);
6576 fan_table.slope2 = cpu_to_be16(slope2);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006577 fan_table.fdo_min = cpu_to_be16(fdo_min);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006578 fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006579 fan_table.hys_up = cpu_to_be16(1);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006580 fan_table.hys_slope = cpu_to_be16(1);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006581 fan_table.temp_resp_lim = cpu_to_be16(5);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006582 reference_clock = amdgpu_asic_get_xclk(adev);
6583
6584 fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
6585 reference_clock) / 1600);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006586 fan_table.fdo_max = cpu_to_be16((u16)duty100);
6587
6588 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6589 fan_table.temp_src = (uint8_t)tmp;
6590
Alex Deucher6861c832016-09-13 00:06:07 -04006591 ret = amdgpu_si_copy_bytes_to_smc(adev,
6592 si_pi->fan_table_start,
6593 (u8 *)(&fan_table),
6594 sizeof(fan_table),
6595 si_pi->sram_end);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006596
6597 if (ret) {
6598 DRM_ERROR("Failed to load fan table to the SMC.");
6599 adev->pm.dpm.fan.ucode_fan_control = false;
6600 }
6601
Tom St Denisad2473a2016-09-07 08:42:41 -04006602 return ret;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006603}
6604
6605static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
6606{
6607 struct si_power_info *si_pi = si_get_pi(adev);
6608 PPSMC_Result ret;
6609
Alex Deucher6861c832016-09-13 00:06:07 -04006610 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006611 if (ret == PPSMC_Result_OK) {
6612 si_pi->fan_is_controlled_by_smc = true;
6613 return 0;
6614 } else {
6615 return -EINVAL;
6616 }
6617}
6618
6619static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
6620{
6621 struct si_power_info *si_pi = si_get_pi(adev);
6622 PPSMC_Result ret;
6623
Alex Deucher6861c832016-09-13 00:06:07 -04006624 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006625
6626 if (ret == PPSMC_Result_OK) {
6627 si_pi->fan_is_controlled_by_smc = false;
6628 return 0;
6629 } else {
6630 return -EINVAL;
6631 }
6632}
6633
6634static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
6635 u32 *speed)
6636{
6637 u32 duty, duty100;
6638 u64 tmp64;
6639
6640 if (adev->pm.no_fan)
6641 return -ENOENT;
6642
6643 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6644 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6645
6646 if (duty100 == 0)
6647 return -EINVAL;
6648
6649 tmp64 = (u64)duty * 100;
6650 do_div(tmp64, duty100);
6651 *speed = (u32)tmp64;
6652
6653 if (*speed > 100)
6654 *speed = 100;
6655
6656 return 0;
6657}
6658
6659static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
6660 u32 speed)
6661{
6662 struct si_power_info *si_pi = si_get_pi(adev);
6663 u32 tmp;
6664 u32 duty, duty100;
6665 u64 tmp64;
6666
6667 if (adev->pm.no_fan)
6668 return -ENOENT;
6669
6670 if (si_pi->fan_is_controlled_by_smc)
6671 return -EINVAL;
6672
6673 if (speed > 100)
6674 return -EINVAL;
6675
6676 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6677
6678 if (duty100 == 0)
6679 return -EINVAL;
6680
6681 tmp64 = (u64)speed * duty100;
6682 do_div(tmp64, 100);
6683 duty = (u32)tmp64;
6684
6685 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6686 tmp |= FDO_STATIC_DUTY(duty);
6687 WREG32(CG_FDO_CTRL0, tmp);
6688
6689 return 0;
6690}
6691
6692static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
6693{
6694 if (mode) {
6695 /* stop auto-manage */
6696 if (adev->pm.dpm.fan.ucode_fan_control)
6697 si_fan_ctrl_stop_smc_fan_control(adev);
6698 si_fan_ctrl_set_static_mode(adev, mode);
6699 } else {
6700 /* restart auto-manage */
6701 if (adev->pm.dpm.fan.ucode_fan_control)
6702 si_thermal_start_smc_fan_control(adev);
6703 else
6704 si_fan_ctrl_set_default_mode(adev);
6705 }
6706}
6707
6708static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
6709{
6710 struct si_power_info *si_pi = si_get_pi(adev);
6711 u32 tmp;
6712
6713 if (si_pi->fan_is_controlled_by_smc)
6714 return 0;
6715
6716 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6717 return (tmp >> FDO_PWM_MODE_SHIFT);
6718}
6719
6720#if 0
6721static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
6722 u32 *speed)
6723{
6724 u32 tach_period;
6725 u32 xclk = amdgpu_asic_get_xclk(adev);
6726
6727 if (adev->pm.no_fan)
6728 return -ENOENT;
6729
6730 if (adev->pm.fan_pulses_per_revolution == 0)
6731 return -ENOENT;
6732
6733 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6734 if (tach_period == 0)
6735 return -ENOENT;
6736
6737 *speed = 60 * xclk * 10000 / tach_period;
6738
6739 return 0;
6740}
6741
6742static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
6743 u32 speed)
6744{
6745 u32 tach_period, tmp;
6746 u32 xclk = amdgpu_asic_get_xclk(adev);
6747
6748 if (adev->pm.no_fan)
6749 return -ENOENT;
6750
6751 if (adev->pm.fan_pulses_per_revolution == 0)
6752 return -ENOENT;
6753
6754 if ((speed < adev->pm.fan_min_rpm) ||
6755 (speed > adev->pm.fan_max_rpm))
6756 return -EINVAL;
6757
6758 if (adev->pm.dpm.fan.ucode_fan_control)
6759 si_fan_ctrl_stop_smc_fan_control(adev);
6760
6761 tach_period = 60 * xclk * 10000 / (8 * speed);
6762 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6763 tmp |= TARGET_PERIOD(tach_period);
6764 WREG32(CG_TACH_CTRL, tmp);
6765
6766 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
6767
6768 return 0;
6769}
6770#endif
6771
6772static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
6773{
6774 struct si_power_info *si_pi = si_get_pi(adev);
6775 u32 tmp;
6776
6777 if (!si_pi->fan_ctrl_is_in_default_mode) {
6778 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6779 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6780 WREG32(CG_FDO_CTRL2, tmp);
6781
6782 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6783 tmp |= TMIN(si_pi->t_min);
6784 WREG32(CG_FDO_CTRL2, tmp);
6785 si_pi->fan_ctrl_is_in_default_mode = true;
6786 }
6787}
6788
6789static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
6790{
6791 if (adev->pm.dpm.fan.ucode_fan_control) {
6792 si_fan_ctrl_start_smc_fan_control(adev);
6793 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
6794 }
6795}
6796
6797static void si_thermal_initialize(struct amdgpu_device *adev)
6798{
6799 u32 tmp;
6800
6801 if (adev->pm.fan_pulses_per_revolution) {
6802 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6803 tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
6804 WREG32(CG_TACH_CTRL, tmp);
6805 }
6806
6807 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6808 tmp |= TACH_PWM_RESP_RATE(0x28);
6809 WREG32(CG_FDO_CTRL2, tmp);
6810}
6811
6812static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
6813{
6814 int ret;
6815
6816 si_thermal_initialize(adev);
6817 ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6818 if (ret)
6819 return ret;
6820 ret = si_thermal_enable_alert(adev, true);
6821 if (ret)
6822 return ret;
6823 if (adev->pm.dpm.fan.ucode_fan_control) {
6824 ret = si_halt_smc(adev);
6825 if (ret)
6826 return ret;
6827 ret = si_thermal_setup_fan_table(adev);
6828 if (ret)
6829 return ret;
6830 ret = si_resume_smc(adev);
6831 if (ret)
6832 return ret;
6833 si_thermal_start_smc_fan_control(adev);
6834 }
6835
6836 return 0;
6837}
6838
6839static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
6840{
6841 if (!adev->pm.no_fan) {
6842 si_fan_ctrl_set_default_mode(adev);
6843 si_fan_ctrl_stop_smc_fan_control(adev);
6844 }
6845}
6846
6847static int si_dpm_enable(struct amdgpu_device *adev)
6848{
6849 struct rv7xx_power_info *pi = rv770_get_pi(adev);
6850 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6851 struct si_power_info *si_pi = si_get_pi(adev);
6852 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6853 int ret;
6854
Alex Deucher6861c832016-09-13 00:06:07 -04006855 if (amdgpu_si_is_smc_running(adev))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006856 return -EINVAL;
6857 if (pi->voltage_control || si_pi->voltage_control_svi2)
6858 si_enable_voltage_control(adev, true);
6859 if (pi->mvdd_control)
6860 si_get_mvdd_configuration(adev);
6861 if (pi->voltage_control || si_pi->voltage_control_svi2) {
6862 ret = si_construct_voltage_tables(adev);
6863 if (ret) {
6864 DRM_ERROR("si_construct_voltage_tables failed\n");
6865 return ret;
6866 }
6867 }
6868 if (eg_pi->dynamic_ac_timing) {
6869 ret = si_initialize_mc_reg_table(adev);
6870 if (ret)
6871 eg_pi->dynamic_ac_timing = false;
6872 }
6873 if (pi->dynamic_ss)
6874 si_enable_spread_spectrum(adev, true);
6875 if (pi->thermal_protection)
6876 si_enable_thermal_protection(adev, true);
6877 si_setup_bsp(adev);
6878 si_program_git(adev);
6879 si_program_tp(adev);
6880 si_program_tpp(adev);
6881 si_program_sstp(adev);
6882 si_enable_display_gap(adev);
6883 si_program_vc(adev);
6884 ret = si_upload_firmware(adev);
6885 if (ret) {
6886 DRM_ERROR("si_upload_firmware failed\n");
6887 return ret;
6888 }
6889 ret = si_process_firmware_header(adev);
6890 if (ret) {
6891 DRM_ERROR("si_process_firmware_header failed\n");
6892 return ret;
6893 }
6894 ret = si_initial_switch_from_arb_f0_to_f1(adev);
6895 if (ret) {
6896 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
6897 return ret;
6898 }
6899 ret = si_init_smc_table(adev);
6900 if (ret) {
6901 DRM_ERROR("si_init_smc_table failed\n");
6902 return ret;
6903 }
6904 ret = si_init_smc_spll_table(adev);
6905 if (ret) {
6906 DRM_ERROR("si_init_smc_spll_table failed\n");
6907 return ret;
6908 }
6909 ret = si_init_arb_table_index(adev);
6910 if (ret) {
6911 DRM_ERROR("si_init_arb_table_index failed\n");
6912 return ret;
6913 }
6914 if (eg_pi->dynamic_ac_timing) {
6915 ret = si_populate_mc_reg_table(adev, boot_ps);
6916 if (ret) {
6917 DRM_ERROR("si_populate_mc_reg_table failed\n");
6918 return ret;
6919 }
6920 }
6921 ret = si_initialize_smc_cac_tables(adev);
6922 if (ret) {
6923 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
6924 return ret;
6925 }
6926 ret = si_initialize_hardware_cac_manager(adev);
6927 if (ret) {
6928 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
6929 return ret;
6930 }
6931 ret = si_initialize_smc_dte_tables(adev);
6932 if (ret) {
6933 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
6934 return ret;
6935 }
6936 ret = si_populate_smc_tdp_limits(adev, boot_ps);
6937 if (ret) {
6938 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
6939 return ret;
6940 }
6941 ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
6942 if (ret) {
6943 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
6944 return ret;
6945 }
6946 si_program_response_times(adev);
6947 si_program_ds_registers(adev);
6948 si_dpm_start_smc(adev);
6949 ret = si_notify_smc_display_change(adev, false);
6950 if (ret) {
6951 DRM_ERROR("si_notify_smc_display_change failed\n");
6952 return ret;
6953 }
6954 si_enable_sclk_control(adev, true);
6955 si_start_dpm(adev);
6956
6957 si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006958 si_thermal_start_thermal_controller(adev);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006959 ni_update_current_ps(adev, boot_ps);
6960
6961 return 0;
6962}
6963
6964static int si_set_temperature_range(struct amdgpu_device *adev)
6965{
6966 int ret;
6967
6968 ret = si_thermal_enable_alert(adev, false);
6969 if (ret)
6970 return ret;
6971 ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6972 if (ret)
6973 return ret;
6974 ret = si_thermal_enable_alert(adev, true);
6975 if (ret)
6976 return ret;
6977
6978 return ret;
6979}
6980
6981static void si_dpm_disable(struct amdgpu_device *adev)
6982{
6983 struct rv7xx_power_info *pi = rv770_get_pi(adev);
6984 struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6985
Alex Deucher6861c832016-09-13 00:06:07 -04006986 if (!amdgpu_si_is_smc_running(adev))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04006987 return;
6988 si_thermal_stop_thermal_controller(adev);
6989 si_disable_ulv(adev);
6990 si_clear_vc(adev);
6991 if (pi->thermal_protection)
6992 si_enable_thermal_protection(adev, false);
6993 si_enable_power_containment(adev, boot_ps, false);
6994 si_enable_smc_cac(adev, boot_ps, false);
6995 si_enable_spread_spectrum(adev, false);
6996 si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6997 si_stop_dpm(adev);
6998 si_reset_to_default(adev);
6999 si_dpm_stop_smc(adev);
7000 si_force_switch_to_arb_f0(adev);
7001
7002 ni_update_current_ps(adev, boot_ps);
7003}
7004
7005static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
7006{
7007 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7008 struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
7009 struct amdgpu_ps *new_ps = &requested_ps;
7010
7011 ni_update_requested_ps(adev, new_ps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007012 si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
7013
7014 return 0;
7015}
7016
7017static int si_power_control_set_level(struct amdgpu_device *adev)
7018{
7019 struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
7020 int ret;
7021
7022 ret = si_restrict_performance_levels_before_switch(adev);
7023 if (ret)
7024 return ret;
7025 ret = si_halt_smc(adev);
7026 if (ret)
7027 return ret;
7028 ret = si_populate_smc_tdp_limits(adev, new_ps);
7029 if (ret)
7030 return ret;
7031 ret = si_populate_smc_tdp_limits_2(adev, new_ps);
7032 if (ret)
7033 return ret;
7034 ret = si_resume_smc(adev);
7035 if (ret)
7036 return ret;
7037 ret = si_set_sw_state(adev);
7038 if (ret)
7039 return ret;
7040 return 0;
7041}
7042
7043static int si_dpm_set_power_state(struct amdgpu_device *adev)
7044{
7045 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7046 struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7047 struct amdgpu_ps *old_ps = &eg_pi->current_rps;
7048 int ret;
7049
7050 ret = si_disable_ulv(adev);
7051 if (ret) {
7052 DRM_ERROR("si_disable_ulv failed\n");
7053 return ret;
7054 }
7055 ret = si_restrict_performance_levels_before_switch(adev);
7056 if (ret) {
7057 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
7058 return ret;
7059 }
7060 if (eg_pi->pcie_performance_request)
7061 si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
7062 ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
7063 ret = si_enable_power_containment(adev, new_ps, false);
7064 if (ret) {
7065 DRM_ERROR("si_enable_power_containment failed\n");
7066 return ret;
7067 }
7068 ret = si_enable_smc_cac(adev, new_ps, false);
7069 if (ret) {
7070 DRM_ERROR("si_enable_smc_cac failed\n");
7071 return ret;
7072 }
7073 ret = si_halt_smc(adev);
7074 if (ret) {
7075 DRM_ERROR("si_halt_smc failed\n");
7076 return ret;
7077 }
7078 ret = si_upload_sw_state(adev, new_ps);
7079 if (ret) {
7080 DRM_ERROR("si_upload_sw_state failed\n");
7081 return ret;
7082 }
7083 ret = si_upload_smc_data(adev);
7084 if (ret) {
7085 DRM_ERROR("si_upload_smc_data failed\n");
7086 return ret;
7087 }
7088 ret = si_upload_ulv_state(adev);
7089 if (ret) {
7090 DRM_ERROR("si_upload_ulv_state failed\n");
7091 return ret;
7092 }
7093 if (eg_pi->dynamic_ac_timing) {
7094 ret = si_upload_mc_reg_table(adev, new_ps);
7095 if (ret) {
7096 DRM_ERROR("si_upload_mc_reg_table failed\n");
7097 return ret;
7098 }
7099 }
7100 ret = si_program_memory_timing_parameters(adev, new_ps);
7101 if (ret) {
7102 DRM_ERROR("si_program_memory_timing_parameters failed\n");
7103 return ret;
7104 }
7105 si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
7106
7107 ret = si_resume_smc(adev);
7108 if (ret) {
7109 DRM_ERROR("si_resume_smc failed\n");
7110 return ret;
7111 }
7112 ret = si_set_sw_state(adev);
7113 if (ret) {
7114 DRM_ERROR("si_set_sw_state failed\n");
7115 return ret;
7116 }
7117 ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
7118 if (eg_pi->pcie_performance_request)
7119 si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
7120 ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
7121 if (ret) {
7122 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
7123 return ret;
7124 }
7125 ret = si_enable_smc_cac(adev, new_ps, true);
7126 if (ret) {
7127 DRM_ERROR("si_enable_smc_cac failed\n");
7128 return ret;
7129 }
7130 ret = si_enable_power_containment(adev, new_ps, true);
7131 if (ret) {
7132 DRM_ERROR("si_enable_power_containment failed\n");
7133 return ret;
7134 }
7135
7136 ret = si_power_control_set_level(adev);
7137 if (ret) {
7138 DRM_ERROR("si_power_control_set_level failed\n");
7139 return ret;
7140 }
7141
7142 return 0;
7143}
7144
7145static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
7146{
7147 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7148 struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7149
7150 ni_update_current_ps(adev, new_ps);
7151}
7152
7153#if 0
7154void si_dpm_reset_asic(struct amdgpu_device *adev)
7155{
7156 si_restrict_performance_levels_before_switch(adev);
7157 si_disable_ulv(adev);
7158 si_set_boot_state(adev);
7159}
7160#endif
7161
7162static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
7163{
7164 si_program_display_gap(adev);
7165}
7166
7167
7168static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
7169 struct amdgpu_ps *rps,
7170 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
7171 u8 table_rev)
7172{
7173 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
7174 rps->class = le16_to_cpu(non_clock_info->usClassification);
7175 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
7176
7177 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
7178 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
7179 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
7180 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
7181 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
7182 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
7183 } else {
7184 rps->vclk = 0;
7185 rps->dclk = 0;
7186 }
7187
7188 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
7189 adev->pm.dpm.boot_ps = rps;
7190 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
7191 adev->pm.dpm.uvd_ps = rps;
7192}
7193
7194static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
7195 struct amdgpu_ps *rps, int index,
7196 union pplib_clock_info *clock_info)
7197{
7198 struct rv7xx_power_info *pi = rv770_get_pi(adev);
7199 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7200 struct si_power_info *si_pi = si_get_pi(adev);
7201 struct si_ps *ps = si_get_ps(rps);
7202 u16 leakage_voltage;
7203 struct rv7xx_pl *pl = &ps->performance_levels[index];
7204 int ret;
7205
7206 ps->performance_level_count = index + 1;
7207
7208 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7209 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
7210 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7211 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
7212
7213 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
7214 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
7215 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
7216 pl->pcie_gen = r600_get_pcie_gen_support(adev,
7217 si_pi->sys_pcie_mask,
7218 si_pi->boot_pcie_gen,
7219 clock_info->si.ucPCIEGen);
7220
7221 /* patch up vddc if necessary */
7222 ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
7223 &leakage_voltage);
7224 if (ret == 0)
7225 pl->vddc = leakage_voltage;
7226
7227 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
7228 pi->acpi_vddc = pl->vddc;
7229 eg_pi->acpi_vddci = pl->vddci;
7230 si_pi->acpi_pcie_gen = pl->pcie_gen;
7231 }
7232
7233 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
7234 index == 0) {
7235 /* XXX disable for A0 tahiti */
7236 si_pi->ulv.supported = false;
7237 si_pi->ulv.pl = *pl;
7238 si_pi->ulv.one_pcie_lane_in_ulv = false;
7239 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
7240 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
7241 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
7242 }
7243
7244 if (pi->min_vddc_in_table > pl->vddc)
7245 pi->min_vddc_in_table = pl->vddc;
7246
7247 if (pi->max_vddc_in_table < pl->vddc)
7248 pi->max_vddc_in_table = pl->vddc;
7249
7250 /* patch up boot state */
7251 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
7252 u16 vddc, vddci, mvdd;
7253 amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
7254 pl->mclk = adev->clock.default_mclk;
7255 pl->sclk = adev->clock.default_sclk;
7256 pl->vddc = vddc;
7257 pl->vddci = vddci;
7258 si_pi->mvdd_bootup_value = mvdd;
7259 }
7260
7261 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
7262 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
7263 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
7264 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
7265 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
7266 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
7267 }
7268}
7269
7270union pplib_power_state {
Tom St Denis77d318a2016-09-06 09:45:43 -04007271 struct _ATOM_PPLIB_STATE v1;
7272 struct _ATOM_PPLIB_STATE_V2 v2;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007273};
7274
7275static int si_parse_power_table(struct amdgpu_device *adev)
7276{
7277 struct amdgpu_mode_info *mode_info = &adev->mode_info;
7278 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
7279 union pplib_power_state *power_state;
7280 int i, j, k, non_clock_array_index, clock_array_index;
7281 union pplib_clock_info *clock_info;
7282 struct _StateArray *state_array;
7283 struct _ClockInfoArray *clock_info_array;
7284 struct _NonClockInfoArray *non_clock_info_array;
7285 union power_info *power_info;
7286 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
Tom St Denis77d318a2016-09-06 09:45:43 -04007287 u16 data_offset;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007288 u8 frev, crev;
7289 u8 *power_state_offset;
7290 struct si_ps *ps;
7291
7292 if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
7293 &frev, &crev, &data_offset))
7294 return -EINVAL;
7295 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
7296
7297 amdgpu_add_thermal_controller(adev);
7298
7299 state_array = (struct _StateArray *)
7300 (mode_info->atom_context->bios + data_offset +
7301 le16_to_cpu(power_info->pplib.usStateArrayOffset));
7302 clock_info_array = (struct _ClockInfoArray *)
7303 (mode_info->atom_context->bios + data_offset +
7304 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
7305 non_clock_info_array = (struct _NonClockInfoArray *)
7306 (mode_info->atom_context->bios + data_offset +
7307 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
7308
7309 adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
7310 state_array->ucNumEntries, GFP_KERNEL);
7311 if (!adev->pm.dpm.ps)
7312 return -ENOMEM;
7313 power_state_offset = (u8 *)state_array->states;
7314 for (i = 0; i < state_array->ucNumEntries; i++) {
7315 u8 *idx;
7316 power_state = (union pplib_power_state *)power_state_offset;
7317 non_clock_array_index = power_state->v2.nonClockInfoIndex;
7318 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
7319 &non_clock_info_array->nonClockInfo[non_clock_array_index];
7320 ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
7321 if (ps == NULL) {
7322 kfree(adev->pm.dpm.ps);
7323 return -ENOMEM;
7324 }
7325 adev->pm.dpm.ps[i].ps_priv = ps;
7326 si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
7327 non_clock_info,
7328 non_clock_info_array->ucEntrySize);
7329 k = 0;
7330 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
7331 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
7332 clock_array_index = idx[j];
7333 if (clock_array_index >= clock_info_array->ucNumEntries)
7334 continue;
7335 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
7336 break;
7337 clock_info = (union pplib_clock_info *)
7338 ((u8 *)&clock_info_array->clockInfo[0] +
7339 (clock_array_index * clock_info_array->ucEntrySize));
7340 si_parse_pplib_clock_info(adev,
7341 &adev->pm.dpm.ps[i], k,
7342 clock_info);
7343 k++;
7344 }
7345 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
7346 }
7347 adev->pm.dpm.num_ps = state_array->ucNumEntries;
7348
7349 /* fill in the vce power states */
7350 for (i = 0; i < AMDGPU_MAX_VCE_LEVELS; i++) {
7351 u32 sclk, mclk;
7352 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
7353 clock_info = (union pplib_clock_info *)
7354 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
7355 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7356 sclk |= clock_info->si.ucEngineClockHigh << 16;
7357 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7358 mclk |= clock_info->si.ucMemoryClockHigh << 16;
7359 adev->pm.dpm.vce_states[i].sclk = sclk;
7360 adev->pm.dpm.vce_states[i].mclk = mclk;
7361 }
7362
7363 return 0;
7364}
7365
7366static int si_dpm_init(struct amdgpu_device *adev)
7367{
7368 struct rv7xx_power_info *pi;
7369 struct evergreen_power_info *eg_pi;
7370 struct ni_power_info *ni_pi;
7371 struct si_power_info *si_pi;
7372 struct atom_clock_dividers dividers;
7373 int ret;
7374 u32 mask;
7375
7376 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
7377 if (si_pi == NULL)
7378 return -ENOMEM;
7379 adev->pm.dpm.priv = si_pi;
7380 ni_pi = &si_pi->ni;
7381 eg_pi = &ni_pi->eg;
7382 pi = &eg_pi->rv7xx;
7383
7384 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
7385 if (ret)
7386 si_pi->sys_pcie_mask = 0;
7387 else
7388 si_pi->sys_pcie_mask = mask;
7389 si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
7390 si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
7391
7392 si_set_max_cu_value(adev);
7393
7394 rv770_get_max_vddc(adev);
7395 si_get_leakage_vddc(adev);
7396 si_patch_dependency_tables_based_on_leakage(adev);
7397
7398 pi->acpi_vddc = 0;
7399 eg_pi->acpi_vddci = 0;
7400 pi->min_vddc_in_table = 0;
7401 pi->max_vddc_in_table = 0;
7402
7403 ret = amdgpu_get_platform_caps(adev);
7404 if (ret)
7405 return ret;
7406
7407 ret = amdgpu_parse_extended_power_table(adev);
7408 if (ret)
7409 return ret;
7410
7411 ret = si_parse_power_table(adev);
7412 if (ret)
7413 return ret;
7414
7415 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
7416 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
7417 if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
7418 amdgpu_free_extended_power_table(adev);
7419 return -ENOMEM;
7420 }
7421 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
7422 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
7423 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
7424 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
7425 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
7426 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
7427 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
7428 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
7429 adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
7430
7431 if (adev->pm.dpm.voltage_response_time == 0)
7432 adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
7433 if (adev->pm.dpm.backbias_response_time == 0)
7434 adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
7435
7436 ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
7437 0, false, &dividers);
7438 if (ret)
7439 pi->ref_div = dividers.ref_div + 1;
7440 else
7441 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
7442
7443 eg_pi->smu_uvd_hs = false;
7444
7445 pi->mclk_strobe_mode_threshold = 40000;
7446 if (si_is_special_1gb_platform(adev))
7447 pi->mclk_stutter_mode_threshold = 0;
7448 else
7449 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
7450 pi->mclk_edc_enable_threshold = 40000;
7451 eg_pi->mclk_edc_wr_enable_threshold = 40000;
7452
7453 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
7454
7455 pi->voltage_control =
7456 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7457 VOLTAGE_OBJ_GPIO_LUT);
7458 if (!pi->voltage_control) {
7459 si_pi->voltage_control_svi2 =
7460 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7461 VOLTAGE_OBJ_SVID2);
7462 if (si_pi->voltage_control_svi2)
7463 amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7464 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
7465 }
7466
7467 pi->mvdd_control =
7468 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7469 VOLTAGE_OBJ_GPIO_LUT);
7470
7471 eg_pi->vddci_control =
7472 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7473 VOLTAGE_OBJ_GPIO_LUT);
7474 if (!eg_pi->vddci_control)
7475 si_pi->vddci_control_svi2 =
7476 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7477 VOLTAGE_OBJ_SVID2);
7478
7479 si_pi->vddc_phase_shed_control =
7480 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7481 VOLTAGE_OBJ_PHASE_LUT);
7482
7483 rv770_get_engine_memory_ss(adev);
7484
7485 pi->asi = RV770_ASI_DFLT;
7486 pi->pasi = CYPRESS_HASI_DFLT;
7487 pi->vrc = SISLANDS_VRC_DFLT;
7488
7489 pi->gfx_clock_gating = true;
7490
7491 eg_pi->sclk_deep_sleep = true;
7492 si_pi->sclk_deep_sleep_above_low = false;
7493
7494 if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
7495 pi->thermal_protection = true;
7496 else
7497 pi->thermal_protection = false;
7498
7499 eg_pi->dynamic_ac_timing = true;
7500
7501 eg_pi->light_sleep = true;
7502#if defined(CONFIG_ACPI)
7503 eg_pi->pcie_performance_request =
7504 amdgpu_acpi_is_pcie_performance_request_supported(adev);
7505#else
7506 eg_pi->pcie_performance_request = false;
7507#endif
7508
7509 si_pi->sram_end = SMC_RAM_END;
7510
7511 adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7512 adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7513 adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7514 adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7515 adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7516 adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7517 adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7518
7519 si_initialize_powertune_defaults(adev);
7520
7521 /* make sure dc limits are valid */
7522 if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7523 (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7524 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7525 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7526
7527 si_pi->fan_ctrl_is_in_default_mode = true;
7528
7529 return 0;
7530}
7531
7532static void si_dpm_fini(struct amdgpu_device *adev)
7533{
7534 int i;
7535
Tom St Denis9623e4b2016-09-06 09:42:55 -04007536 if (adev->pm.dpm.ps)
7537 for (i = 0; i < adev->pm.dpm.num_ps; i++)
7538 kfree(adev->pm.dpm.ps[i].ps_priv);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007539 kfree(adev->pm.dpm.ps);
7540 kfree(adev->pm.dpm.priv);
7541 kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7542 amdgpu_free_extended_power_table(adev);
7543}
7544
7545static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
7546 struct seq_file *m)
7547{
7548 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7549 struct amdgpu_ps *rps = &eg_pi->current_rps;
7550 struct si_ps *ps = si_get_ps(rps);
7551 struct rv7xx_pl *pl;
7552 u32 current_index =
7553 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7554 CURRENT_STATE_INDEX_SHIFT;
7555
7556 if (current_index >= ps->performance_level_count) {
7557 seq_printf(m, "invalid dpm profile %d\n", current_index);
7558 } else {
7559 pl = &ps->performance_levels[current_index];
7560 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7561 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7562 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7563 }
7564}
7565
7566static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
7567 struct amdgpu_irq_src *source,
7568 unsigned type,
7569 enum amdgpu_interrupt_state state)
7570{
7571 u32 cg_thermal_int;
7572
7573 switch (type) {
7574 case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
7575 switch (state) {
7576 case AMDGPU_IRQ_STATE_DISABLE:
7577 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7578 cg_thermal_int |= THERM_INT_MASK_HIGH;
7579 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7580 break;
7581 case AMDGPU_IRQ_STATE_ENABLE:
7582 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7583 cg_thermal_int &= ~THERM_INT_MASK_HIGH;
7584 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7585 break;
7586 default:
7587 break;
7588 }
7589 break;
7590
7591 case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
7592 switch (state) {
7593 case AMDGPU_IRQ_STATE_DISABLE:
7594 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7595 cg_thermal_int |= THERM_INT_MASK_LOW;
7596 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7597 break;
7598 case AMDGPU_IRQ_STATE_ENABLE:
7599 cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7600 cg_thermal_int &= ~THERM_INT_MASK_LOW;
7601 WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7602 break;
7603 default:
7604 break;
7605 }
7606 break;
7607
7608 default:
7609 break;
7610 }
7611 return 0;
7612}
7613
7614static int si_dpm_process_interrupt(struct amdgpu_device *adev,
Alex Deuchera1047772016-09-12 23:46:06 -04007615 struct amdgpu_irq_src *source,
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007616 struct amdgpu_iv_entry *entry)
7617{
7618 bool queue_thermal = false;
7619
7620 if (entry == NULL)
7621 return -EINVAL;
7622
7623 switch (entry->src_id) {
7624 case 230: /* thermal low to high */
7625 DRM_DEBUG("IH: thermal low to high\n");
7626 adev->pm.dpm.thermal.high_to_low = false;
7627 queue_thermal = true;
7628 break;
7629 case 231: /* thermal high to low */
7630 DRM_DEBUG("IH: thermal high to low\n");
7631 adev->pm.dpm.thermal.high_to_low = true;
7632 queue_thermal = true;
7633 break;
7634 default:
7635 break;
7636 }
7637
7638 if (queue_thermal)
7639 schedule_work(&adev->pm.dpm.thermal.work);
7640
7641 return 0;
7642}
7643
7644static int si_dpm_late_init(void *handle)
7645{
7646 int ret;
7647 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7648
7649 if (!amdgpu_dpm)
7650 return 0;
7651
7652 /* init the sysfs and debugfs files late */
7653 ret = amdgpu_pm_sysfs_init(adev);
7654 if (ret)
7655 return ret;
7656
7657 ret = si_set_temperature_range(adev);
7658 if (ret)
7659 return ret;
7660#if 0 //TODO ?
7661 si_dpm_powergate_uvd(adev, true);
7662#endif
7663 return 0;
7664}
7665
7666/**
7667 * si_dpm_init_microcode - load ucode images from disk
7668 *
7669 * @adev: amdgpu_device pointer
7670 *
7671 * Use the firmware interface to load the ucode images into
7672 * the driver (not loaded into hw).
7673 * Returns 0 on success, error on failure.
7674 */
7675static int si_dpm_init_microcode(struct amdgpu_device *adev)
7676{
7677 const char *chip_name;
7678 char fw_name[30];
7679 int err;
7680
7681 DRM_DEBUG("\n");
7682 switch (adev->asic_type) {
7683 case CHIP_TAHITI:
7684 chip_name = "tahiti";
7685 break;
7686 case CHIP_PITCAIRN:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007687 if ((adev->pdev->revision == 0x81) ||
7688 (adev->pdev->device == 0x6810) ||
7689 (adev->pdev->device == 0x6811) ||
7690 (adev->pdev->device == 0x6816) ||
7691 (adev->pdev->device == 0x6817) ||
7692 (adev->pdev->device == 0x6806))
7693 chip_name = "pitcairn_k";
7694 else
7695 chip_name = "pitcairn";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007696 break;
7697 case CHIP_VERDE:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007698 if ((adev->pdev->revision == 0x81) ||
7699 (adev->pdev->revision == 0x83) ||
7700 (adev->pdev->revision == 0x87) ||
7701 (adev->pdev->device == 0x6820) ||
7702 (adev->pdev->device == 0x6821) ||
7703 (adev->pdev->device == 0x6822) ||
7704 (adev->pdev->device == 0x6823) ||
7705 (adev->pdev->device == 0x682A) ||
7706 (adev->pdev->device == 0x682B))
7707 chip_name = "verde_k";
7708 else
7709 chip_name = "verde";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007710 break;
7711 case CHIP_OLAND:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007712 if ((adev->pdev->revision == 0xC7) ||
7713 (adev->pdev->revision == 0x80) ||
7714 (adev->pdev->revision == 0x81) ||
7715 (adev->pdev->revision == 0x83) ||
7716 (adev->pdev->device == 0x6604) ||
7717 (adev->pdev->device == 0x6605))
7718 chip_name = "oland_k";
7719 else
7720 chip_name = "oland";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007721 break;
7722 case CHIP_HAINAN:
Alex Deuchera8c65c12016-08-01 16:05:47 -04007723 if ((adev->pdev->revision == 0x81) ||
7724 (adev->pdev->revision == 0x83) ||
7725 (adev->pdev->revision == 0xC3) ||
7726 (adev->pdev->device == 0x6664) ||
7727 (adev->pdev->device == 0x6665) ||
7728 (adev->pdev->device == 0x6667))
7729 chip_name = "hainan_k";
7730 else
7731 chip_name = "hainan";
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007732 break;
7733 default: BUG();
7734 }
7735
7736 snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
7737 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
7738 if (err)
7739 goto out;
7740 err = amdgpu_ucode_validate(adev->pm.fw);
7741
7742out:
7743 if (err) {
Huang Rui84b77332016-08-31 13:23:18 +08007744 DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
7745 err, fw_name);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007746 release_firmware(adev->pm.fw);
7747 adev->pm.fw = NULL;
7748 }
7749 return err;
7750
7751}
7752
7753static int si_dpm_sw_init(void *handle)
7754{
7755 int ret;
7756 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7757
7758 ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
7759 if (ret)
7760 return ret;
7761
7762 ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
7763 if (ret)
7764 return ret;
7765
7766 /* default to balanced state */
7767 adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
7768 adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
7769 adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
7770 adev->pm.default_sclk = adev->clock.default_sclk;
7771 adev->pm.default_mclk = adev->clock.default_mclk;
7772 adev->pm.current_sclk = adev->clock.default_sclk;
7773 adev->pm.current_mclk = adev->clock.default_mclk;
7774 adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
7775
7776 if (amdgpu_dpm == 0)
7777 return 0;
7778
7779 ret = si_dpm_init_microcode(adev);
7780 if (ret)
7781 return ret;
7782
7783 INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
7784 mutex_lock(&adev->pm.mutex);
7785 ret = si_dpm_init(adev);
7786 if (ret)
7787 goto dpm_failed;
7788 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7789 if (amdgpu_dpm == 1)
7790 amdgpu_pm_print_power_states(adev);
7791 mutex_unlock(&adev->pm.mutex);
7792 DRM_INFO("amdgpu: dpm initialized\n");
7793
7794 return 0;
7795
7796dpm_failed:
7797 si_dpm_fini(adev);
7798 mutex_unlock(&adev->pm.mutex);
7799 DRM_ERROR("amdgpu: dpm initialization failed\n");
7800 return ret;
7801}
7802
7803static int si_dpm_sw_fini(void *handle)
7804{
7805 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7806
Alex Deucher45607382016-10-21 16:30:10 -04007807 flush_work(&adev->pm.dpm.thermal.work);
7808
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007809 mutex_lock(&adev->pm.mutex);
7810 amdgpu_pm_sysfs_fini(adev);
7811 si_dpm_fini(adev);
7812 mutex_unlock(&adev->pm.mutex);
7813
7814 return 0;
7815}
7816
7817static int si_dpm_hw_init(void *handle)
7818{
7819 int ret;
7820
7821 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7822
7823 if (!amdgpu_dpm)
7824 return 0;
7825
7826 mutex_lock(&adev->pm.mutex);
7827 si_dpm_setup_asic(adev);
7828 ret = si_dpm_enable(adev);
7829 if (ret)
7830 adev->pm.dpm_enabled = false;
7831 else
7832 adev->pm.dpm_enabled = true;
7833 mutex_unlock(&adev->pm.mutex);
7834
7835 return ret;
7836}
7837
7838static int si_dpm_hw_fini(void *handle)
7839{
7840 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7841
7842 if (adev->pm.dpm_enabled) {
7843 mutex_lock(&adev->pm.mutex);
7844 si_dpm_disable(adev);
7845 mutex_unlock(&adev->pm.mutex);
7846 }
7847
7848 return 0;
7849}
7850
7851static int si_dpm_suspend(void *handle)
7852{
7853 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7854
7855 if (adev->pm.dpm_enabled) {
7856 mutex_lock(&adev->pm.mutex);
7857 /* disable dpm */
7858 si_dpm_disable(adev);
7859 /* reset the power state */
7860 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7861 mutex_unlock(&adev->pm.mutex);
7862 }
7863 return 0;
7864}
7865
7866static int si_dpm_resume(void *handle)
7867{
7868 int ret;
7869 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7870
7871 if (adev->pm.dpm_enabled) {
7872 /* asic init will reset to the boot state */
7873 mutex_lock(&adev->pm.mutex);
7874 si_dpm_setup_asic(adev);
7875 ret = si_dpm_enable(adev);
7876 if (ret)
7877 adev->pm.dpm_enabled = false;
7878 else
7879 adev->pm.dpm_enabled = true;
7880 mutex_unlock(&adev->pm.mutex);
7881 if (adev->pm.dpm_enabled)
7882 amdgpu_pm_compute_clocks(adev);
7883 }
7884 return 0;
7885}
7886
7887static bool si_dpm_is_idle(void *handle)
7888{
7889 /* XXX */
7890 return true;
7891}
7892
7893static int si_dpm_wait_for_idle(void *handle)
7894{
7895 /* XXX */
7896 return 0;
7897}
7898
7899static int si_dpm_soft_reset(void *handle)
7900{
7901 return 0;
7902}
7903
7904static int si_dpm_set_clockgating_state(void *handle,
7905 enum amd_clockgating_state state)
7906{
7907 return 0;
7908}
7909
7910static int si_dpm_set_powergating_state(void *handle,
7911 enum amd_powergating_state state)
7912{
7913 return 0;
7914}
7915
7916/* get temperature in millidegrees */
7917static int si_dpm_get_temp(struct amdgpu_device *adev)
7918{
7919 u32 temp;
7920 int actual_temp = 0;
7921
7922 temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
7923 CTF_TEMP_SHIFT;
7924
7925 if (temp & 0x200)
7926 actual_temp = 255;
7927 else
7928 actual_temp = temp & 0x1ff;
7929
7930 actual_temp = (actual_temp * 1000);
7931
7932 return actual_temp;
7933}
7934
7935static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
7936{
Tom St Denis77d318a2016-09-06 09:45:43 -04007937 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7938 struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007939
Tom St Denis77d318a2016-09-06 09:45:43 -04007940 if (low)
7941 return requested_state->performance_levels[0].sclk;
7942 else
7943 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007944}
7945
7946static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
7947{
Tom St Denis77d318a2016-09-06 09:45:43 -04007948 struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7949 struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007950
Tom St Denis77d318a2016-09-06 09:45:43 -04007951 if (low)
7952 return requested_state->performance_levels[0].mclk;
7953 else
7954 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007955}
7956
7957static void si_dpm_print_power_state(struct amdgpu_device *adev,
Tom St Denis77d318a2016-09-06 09:45:43 -04007958 struct amdgpu_ps *rps)
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007959{
Tom St Denis77d318a2016-09-06 09:45:43 -04007960 struct si_ps *ps = si_get_ps(rps);
7961 struct rv7xx_pl *pl;
7962 int i;
7963
7964 amdgpu_dpm_print_class_info(rps->class, rps->class2);
7965 amdgpu_dpm_print_cap_info(rps->caps);
7966 DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7967 for (i = 0; i < ps->performance_level_count; i++) {
7968 pl = &ps->performance_levels[i];
7969 if (adev->asic_type >= CHIP_TAHITI)
7970 DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
Huang Rui84b77332016-08-31 13:23:18 +08007971 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
Tom St Denis77d318a2016-09-06 09:45:43 -04007972 else
7973 DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
Huang Rui84b77332016-08-31 13:23:18 +08007974 i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
Tom St Denis77d318a2016-09-06 09:45:43 -04007975 }
7976 amdgpu_dpm_print_ps_status(adev, rps);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04007977}
7978
7979static int si_dpm_early_init(void *handle)
7980{
7981
7982 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7983
7984 si_dpm_set_dpm_funcs(adev);
7985 si_dpm_set_irq_funcs(adev);
7986 return 0;
7987}
7988
7989
7990const struct amd_ip_funcs si_dpm_ip_funcs = {
7991 .name = "si_dpm",
7992 .early_init = si_dpm_early_init,
7993 .late_init = si_dpm_late_init,
7994 .sw_init = si_dpm_sw_init,
7995 .sw_fini = si_dpm_sw_fini,
7996 .hw_init = si_dpm_hw_init,
7997 .hw_fini = si_dpm_hw_fini,
7998 .suspend = si_dpm_suspend,
7999 .resume = si_dpm_resume,
8000 .is_idle = si_dpm_is_idle,
8001 .wait_for_idle = si_dpm_wait_for_idle,
8002 .soft_reset = si_dpm_soft_reset,
8003 .set_clockgating_state = si_dpm_set_clockgating_state,
8004 .set_powergating_state = si_dpm_set_powergating_state,
8005};
8006
8007static const struct amdgpu_dpm_funcs si_dpm_funcs = {
8008 .get_temperature = &si_dpm_get_temp,
8009 .pre_set_power_state = &si_dpm_pre_set_power_state,
8010 .set_power_state = &si_dpm_set_power_state,
8011 .post_set_power_state = &si_dpm_post_set_power_state,
8012 .display_configuration_changed = &si_dpm_display_configuration_changed,
8013 .get_sclk = &si_dpm_get_sclk,
8014 .get_mclk = &si_dpm_get_mclk,
8015 .print_power_state = &si_dpm_print_power_state,
8016 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
8017 .force_performance_level = &si_dpm_force_performance_level,
8018 .vblank_too_short = &si_dpm_vblank_too_short,
8019 .set_fan_control_mode = &si_dpm_set_fan_control_mode,
8020 .get_fan_control_mode = &si_dpm_get_fan_control_mode,
8021 .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
8022 .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
8023};
8024
8025static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
8026{
8027 if (adev->pm.funcs == NULL)
8028 adev->pm.funcs = &si_dpm_funcs;
8029}
8030
8031static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
8032 .set = si_dpm_set_interrupt_state,
8033 .process = si_dpm_process_interrupt,
8034};
8035
8036static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
8037{
8038 adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
8039 adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
8040}
8041