blob: a13e59edff530d147a44574f06b351e72d3621f5 [file] [log] [blame]
David Brownell1abb0dc2006-06-25 05:48:17 -07001/*
2 * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips.
3 *
4 * Copyright (C) 2005 James Chapman (ds1337 core)
5 * Copyright (C) 2006 David Brownell
Matthias Fuchsa2166852009-03-31 15:24:58 -07006 * Copyright (C) 2009 Matthias Fuchs (rx8025 support)
Bertrand Achardbc48b902013-04-29 16:19:26 -07007 * Copyright (C) 2012 Bertrand Achard (nvram access fixes)
David Brownell1abb0dc2006-06-25 05:48:17 -07008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Tin Huynh9c19b892016-11-30 09:57:31 +070014#include <linux/acpi.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070015#include <linux/bcd.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050016#include <linux/i2c.h>
17#include <linux/init.h>
18#include <linux/module.h>
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -030019#include <linux/of_device.h>
Wolfram Sangeb86c302012-05-29 15:07:38 -070020#include <linux/rtc/ds1307.h>
Nishanth Menoneac72372015-06-23 11:15:12 -050021#include <linux/rtc.h>
22#include <linux/slab.h>
23#include <linux/string.h>
Akinobu Mita445c0202016-01-25 00:22:16 +090024#include <linux/hwmon.h>
25#include <linux/hwmon-sysfs.h>
Akinobu Mita6c6ff142016-01-31 23:10:10 +090026#include <linux/clk-provider.h>
Heiner Kallweit11e58902017-03-10 18:52:34 +010027#include <linux/regmap.h>
David Brownell1abb0dc2006-06-25 05:48:17 -070028
David Anders40ce9722012-03-23 15:02:37 -070029/*
30 * We can't determine type by probing, but if we expect pre-Linux code
David Brownell1abb0dc2006-06-25 05:48:17 -070031 * to have set the chip up as a clock (turning on the oscillator and
32 * setting the date and time), Linux can ignore the non-clock features.
33 * That's a natural job for a factory or repair bench.
David Brownell1abb0dc2006-06-25 05:48:17 -070034 */
35enum ds_type {
David Brownell045e0e82007-07-17 04:04:55 -070036 ds_1307,
Sean Nyekjaer300a7732017-06-08 12:36:54 +020037 ds_1308,
David Brownell045e0e82007-07-17 04:04:55 -070038 ds_1337,
39 ds_1338,
40 ds_1339,
41 ds_1340,
Nikita Yushchenko0759c882017-08-24 09:32:11 +030042 ds_1341,
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -070043 ds_1388,
Wolfram Sang97f902b2009-06-17 16:26:10 -070044 ds_3231,
Stefan Agner8566f702017-03-23 16:54:57 -070045 m41t0,
David Brownell045e0e82007-07-17 04:04:55 -070046 m41t00,
Tomas Novotnyf4199f82014-12-10 15:53:57 -080047 mcp794xx,
Matthias Fuchsa2166852009-03-31 15:24:58 -070048 rx_8025,
Marek Vasutee0981b2017-06-18 22:55:28 +020049 rx_8130,
Wolfram Sang32d322b2012-03-23 15:02:36 -070050 last_ds_type /* always last */
David Anders40ce9722012-03-23 15:02:37 -070051 /* rs5c372 too? different address... */
David Brownell1abb0dc2006-06-25 05:48:17 -070052};
53
David Brownell1abb0dc2006-06-25 05:48:17 -070054/* RTC registers don't differ much, except for the century flag */
55#define DS1307_REG_SECS 0x00 /* 00-59 */
56# define DS1307_BIT_CH 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070057# define DS1340_BIT_nEOSC 0x80
Tomas Novotnyf4199f82014-12-10 15:53:57 -080058# define MCP794XX_BIT_ST 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070059#define DS1307_REG_MIN 0x01 /* 00-59 */
Stefan Agner8566f702017-03-23 16:54:57 -070060# define M41T0_BIT_OF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -070061#define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */
David Brownellc065f352007-07-17 04:05:10 -070062# define DS1307_BIT_12HR 0x40 /* in REG_HOUR */
63# define DS1307_BIT_PM 0x20 /* in REG_HOUR */
David Brownell1abb0dc2006-06-25 05:48:17 -070064# define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */
65# define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */
66#define DS1307_REG_WDAY 0x03 /* 01-07 */
Tomas Novotnyf4199f82014-12-10 15:53:57 -080067# define MCP794XX_BIT_VBATEN 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -070068#define DS1307_REG_MDAY 0x04 /* 01-31 */
69#define DS1307_REG_MONTH 0x05 /* 01-12 */
70# define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */
71#define DS1307_REG_YEAR 0x06 /* 00-99 */
72
David Anders40ce9722012-03-23 15:02:37 -070073/*
74 * Other registers (control, status, alarms, trickle charge, NVRAM, etc)
David Brownell045e0e82007-07-17 04:04:55 -070075 * start at 7, and they differ a LOT. Only control and status matter for
76 * basic RTC date and time functionality; be careful using them.
David Brownell1abb0dc2006-06-25 05:48:17 -070077 */
David Brownell045e0e82007-07-17 04:04:55 -070078#define DS1307_REG_CONTROL 0x07 /* or ds1338 */
David Brownell1abb0dc2006-06-25 05:48:17 -070079# define DS1307_BIT_OUT 0x80
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070080# define DS1338_BIT_OSF 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -070081# define DS1307_BIT_SQWE 0x10
82# define DS1307_BIT_RS1 0x02
83# define DS1307_BIT_RS0 0x01
84#define DS1337_REG_CONTROL 0x0e
85# define DS1337_BIT_nEOSC 0x80
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -070086# define DS1339_BIT_BBSQI 0x20
Wolfram Sang97f902b2009-06-17 16:26:10 -070087# define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */
David Brownell1abb0dc2006-06-25 05:48:17 -070088# define DS1337_BIT_RS2 0x10
89# define DS1337_BIT_RS1 0x08
90# define DS1337_BIT_INTCN 0x04
91# define DS1337_BIT_A2IE 0x02
92# define DS1337_BIT_A1IE 0x01
David Brownell045e0e82007-07-17 04:04:55 -070093#define DS1340_REG_CONTROL 0x07
94# define DS1340_BIT_OUT 0x80
95# define DS1340_BIT_FT 0x40
96# define DS1340_BIT_CALIB_SIGN 0x20
97# define DS1340_M_CALIBRATION 0x1f
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -070098#define DS1340_REG_FLAG 0x09
99# define DS1340_BIT_OSF 0x80
David Brownell1abb0dc2006-06-25 05:48:17 -0700100#define DS1337_REG_STATUS 0x0f
101# define DS1337_BIT_OSF 0x80
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900102# define DS3231_BIT_EN32KHZ 0x08
David Brownell1abb0dc2006-06-25 05:48:17 -0700103# define DS1337_BIT_A2I 0x02
104# define DS1337_BIT_A1I 0x01
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700105#define DS1339_REG_ALARM1_SECS 0x07
Wolfram Sangeb86c302012-05-29 15:07:38 -0700106
107#define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0
David Brownell1abb0dc2006-06-25 05:48:17 -0700108
Matthias Fuchsa2166852009-03-31 15:24:58 -0700109#define RX8025_REG_CTRL1 0x0e
110# define RX8025_BIT_2412 0x20
111#define RX8025_REG_CTRL2 0x0f
112# define RX8025_BIT_PON 0x10
113# define RX8025_BIT_VDET 0x40
114# define RX8025_BIT_XST 0x20
David Brownell1abb0dc2006-06-25 05:48:17 -0700115
David Brownell1abb0dc2006-06-25 05:48:17 -0700116struct ds1307 {
David Brownell1abb0dc2006-06-25 05:48:17 -0700117 enum ds_type type;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700118 unsigned long flags;
119#define HAS_NVRAM 0 /* bit 0 == sysfs file active */
120#define HAS_ALARM 1 /* bit 1 == irq claimed */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100121 struct device *dev;
122 struct regmap *regmap;
123 const char *name;
David Brownell1abb0dc2006-06-25 05:48:17 -0700124 struct rtc_device *rtc;
Akinobu Mita6c6ff142016-01-31 23:10:10 +0900125#ifdef CONFIG_COMMON_CLK
126 struct clk_hw clks[2];
127#endif
David Brownell1abb0dc2006-06-25 05:48:17 -0700128};
129
David Brownell045e0e82007-07-17 04:04:55 -0700130struct chip_desc {
David Brownell045e0e82007-07-17 04:04:55 -0700131 unsigned alarm:1;
Austin Boyle9eab0a72012-03-23 15:02:38 -0700132 u16 nvram_offset;
133 u16 nvram_size;
Heiner Kallweite5531702017-07-12 07:49:47 +0200134 u8 offset; /* register's offset */
Heiner Kallweite48585d2017-06-05 17:57:33 +0200135 u8 century_reg;
136 u8 century_enable_bit;
137 u8 century_bit;
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200138 u8 bbsqi_bit;
Heiner Kallweit45947122017-07-12 07:49:41 +0200139 irq_handler_t irq_handler;
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200140 const struct rtc_class_ops *rtc_ops;
Wolfram Sangeb86c302012-05-29 15:07:38 -0700141 u16 trickle_charger_reg;
Alexandre Belloni57ec2d92017-09-04 22:46:04 +0200142 u8 (*do_trickle_setup)(struct ds1307 *, u32,
Heiner Kallweit11e58902017-03-10 18:52:34 +0100143 bool);
David Brownell045e0e82007-07-17 04:04:55 -0700144};
145
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200146static int ds1307_get_time(struct device *dev, struct rtc_time *t);
147static int ds1307_set_time(struct device *dev, struct rtc_time *t);
Alexandre Belloni57ec2d92017-09-04 22:46:04 +0200148static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode);
Heiner Kallweit45947122017-07-12 07:49:41 +0200149static irqreturn_t rx8130_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200150static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t);
151static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t);
152static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled);
Heiner Kallweit45947122017-07-12 07:49:41 +0200153static irqreturn_t mcp794xx_irq(int irq, void *dev_id);
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200154static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t);
155static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t);
156static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled);
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700157
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200158static const struct rtc_class_ops rx8130_rtc_ops = {
159 .read_time = ds1307_get_time,
160 .set_time = ds1307_set_time,
161 .read_alarm = rx8130_read_alarm,
162 .set_alarm = rx8130_set_alarm,
163 .alarm_irq_enable = rx8130_alarm_irq_enable,
164};
165
166static const struct rtc_class_ops mcp794xx_rtc_ops = {
167 .read_time = ds1307_get_time,
168 .set_time = ds1307_set_time,
169 .read_alarm = mcp794xx_read_alarm,
170 .set_alarm = mcp794xx_set_alarm,
171 .alarm_irq_enable = mcp794xx_alarm_irq_enable,
172};
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700173
Heiner Kallweit7624df42017-07-12 07:49:33 +0200174static const struct chip_desc chips[last_ds_type] = {
Wolfram Sang32d322b2012-03-23 15:02:36 -0700175 [ds_1307] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700176 .nvram_offset = 8,
177 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700178 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200179 [ds_1308] = {
180 .nvram_offset = 8,
181 .nvram_size = 56,
182 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700183 [ds_1337] = {
184 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200185 .century_reg = DS1307_REG_MONTH,
186 .century_bit = DS1337_BIT_CENTURY,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700187 },
188 [ds_1338] = {
Austin Boyle9eab0a72012-03-23 15:02:38 -0700189 .nvram_offset = 8,
190 .nvram_size = 56,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700191 },
192 [ds_1339] = {
193 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200194 .century_reg = DS1307_REG_MONTH,
195 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200196 .bbsqi_bit = DS1339_BIT_BBSQI,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700197 .trickle_charger_reg = 0x10,
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700198 .do_trickle_setup = &do_trickle_setup_ds1339,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700199 },
200 [ds_1340] = {
Heiner Kallweite48585d2017-06-05 17:57:33 +0200201 .century_reg = DS1307_REG_HOUR,
202 .century_enable_bit = DS1340_BIT_CENTURY_EN,
203 .century_bit = DS1340_BIT_CENTURY,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700204 .trickle_charger_reg = 0x08,
205 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300206 [ds_1341] = {
207 .century_reg = DS1307_REG_MONTH,
208 .century_bit = DS1337_BIT_CENTURY,
209 },
Wolfram Sangeb86c302012-05-29 15:07:38 -0700210 [ds_1388] = {
Heiner Kallweite5531702017-07-12 07:49:47 +0200211 .offset = 1,
Wolfram Sangeb86c302012-05-29 15:07:38 -0700212 .trickle_charger_reg = 0x0a,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700213 },
214 [ds_3231] = {
215 .alarm = 1,
Heiner Kallweite48585d2017-06-05 17:57:33 +0200216 .century_reg = DS1307_REG_MONTH,
217 .century_bit = DS1337_BIT_CENTURY,
Heiner Kallweit0b6ee802017-07-12 07:49:22 +0200218 .bbsqi_bit = DS3231_BIT_BBSQW,
Wolfram Sang32d322b2012-03-23 15:02:36 -0700219 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200220 [rx_8130] = {
221 .alarm = 1,
222 /* this is battery backed SRAM */
223 .nvram_offset = 0x20,
224 .nvram_size = 4, /* 32bit (4 word x 8 bit) */
Heiner Kallweite5531702017-07-12 07:49:47 +0200225 .offset = 0x10,
Heiner Kallweit45947122017-07-12 07:49:41 +0200226 .irq_handler = rx8130_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200227 .rtc_ops = &rx8130_rtc_ops,
Marek Vasutee0981b2017-06-18 22:55:28 +0200228 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800229 [mcp794xx] = {
Simon Guinot1d1945d2014-04-03 14:49:55 -0700230 .alarm = 1,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700231 /* this is battery backed SRAM */
232 .nvram_offset = 0x20,
233 .nvram_size = 0x40,
Heiner Kallweit45947122017-07-12 07:49:41 +0200234 .irq_handler = mcp794xx_irq,
Heiner Kallweit1efb98b2017-07-12 07:49:44 +0200235 .rtc_ops = &mcp794xx_rtc_ops,
Austin Boyle9eab0a72012-03-23 15:02:38 -0700236 },
Wolfram Sang32d322b2012-03-23 15:02:36 -0700237};
David Brownell045e0e82007-07-17 04:04:55 -0700238
Jean Delvare3760f732008-04-29 23:11:40 +0200239static const struct i2c_device_id ds1307_id[] = {
240 { "ds1307", ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200241 { "ds1308", ds_1308 },
Jean Delvare3760f732008-04-29 23:11:40 +0200242 { "ds1337", ds_1337 },
243 { "ds1338", ds_1338 },
244 { "ds1339", ds_1339 },
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -0700245 { "ds1388", ds_1388 },
Jean Delvare3760f732008-04-29 23:11:40 +0200246 { "ds1340", ds_1340 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300247 { "ds1341", ds_1341 },
Wolfram Sang97f902b2009-06-17 16:26:10 -0700248 { "ds3231", ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700249 { "m41t0", m41t0 },
Jean Delvare3760f732008-04-29 23:11:40 +0200250 { "m41t00", m41t00 },
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800251 { "mcp7940x", mcp794xx },
252 { "mcp7941x", mcp794xx },
Priyanka Jain31c17712011-06-27 16:18:04 -0700253 { "pt7c4338", ds_1307 },
Matthias Fuchsa2166852009-03-31 15:24:58 -0700254 { "rx8025", rx_8025 },
Alexandre Belloni78aaa062016-07-13 02:36:41 +0200255 { "isl12057", ds_1337 },
Marek Vasutee0981b2017-06-18 22:55:28 +0200256 { "rx8130", rx_8130 },
Jean Delvare3760f732008-04-29 23:11:40 +0200257 { }
258};
259MODULE_DEVICE_TABLE(i2c, ds1307_id);
David Brownell1abb0dc2006-06-25 05:48:17 -0700260
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300261#ifdef CONFIG_OF
262static const struct of_device_id ds1307_of_match[] = {
263 {
264 .compatible = "dallas,ds1307",
265 .data = (void *)ds_1307
266 },
267 {
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200268 .compatible = "dallas,ds1308",
269 .data = (void *)ds_1308
270 },
271 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300272 .compatible = "dallas,ds1337",
273 .data = (void *)ds_1337
274 },
275 {
276 .compatible = "dallas,ds1338",
277 .data = (void *)ds_1338
278 },
279 {
280 .compatible = "dallas,ds1339",
281 .data = (void *)ds_1339
282 },
283 {
284 .compatible = "dallas,ds1388",
285 .data = (void *)ds_1388
286 },
287 {
288 .compatible = "dallas,ds1340",
289 .data = (void *)ds_1340
290 },
291 {
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300292 .compatible = "dallas,ds1341",
293 .data = (void *)ds_1341
294 },
295 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300296 .compatible = "maxim,ds3231",
297 .data = (void *)ds_3231
298 },
299 {
Alexandre Bellonidb2f8142017-04-08 17:22:02 +0200300 .compatible = "st,m41t0",
301 .data = (void *)m41t00
302 },
303 {
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300304 .compatible = "st,m41t00",
305 .data = (void *)m41t00
306 },
307 {
308 .compatible = "microchip,mcp7940x",
309 .data = (void *)mcp794xx
310 },
311 {
312 .compatible = "microchip,mcp7941x",
313 .data = (void *)mcp794xx
314 },
315 {
316 .compatible = "pericom,pt7c4338",
317 .data = (void *)ds_1307
318 },
319 {
320 .compatible = "epson,rx8025",
321 .data = (void *)rx_8025
322 },
323 {
324 .compatible = "isil,isl12057",
325 .data = (void *)ds_1337
326 },
Bastian Stender47dd4722017-10-17 14:46:07 +0200327 {
328 .compatible = "epson,rx8130",
329 .data = (void *)rx_8130
330 },
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -0300331 { }
332};
333MODULE_DEVICE_TABLE(of, ds1307_of_match);
334#endif
335
Tin Huynh9c19b892016-11-30 09:57:31 +0700336#ifdef CONFIG_ACPI
337static const struct acpi_device_id ds1307_acpi_ids[] = {
338 { .id = "DS1307", .driver_data = ds_1307 },
Sean Nyekjaer300a7732017-06-08 12:36:54 +0200339 { .id = "DS1308", .driver_data = ds_1308 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700340 { .id = "DS1337", .driver_data = ds_1337 },
341 { .id = "DS1338", .driver_data = ds_1338 },
342 { .id = "DS1339", .driver_data = ds_1339 },
343 { .id = "DS1388", .driver_data = ds_1388 },
344 { .id = "DS1340", .driver_data = ds_1340 },
Nikita Yushchenko0759c882017-08-24 09:32:11 +0300345 { .id = "DS1341", .driver_data = ds_1341 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700346 { .id = "DS3231", .driver_data = ds_3231 },
Stefan Agner8566f702017-03-23 16:54:57 -0700347 { .id = "M41T0", .driver_data = m41t0 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700348 { .id = "M41T00", .driver_data = m41t00 },
349 { .id = "MCP7940X", .driver_data = mcp794xx },
350 { .id = "MCP7941X", .driver_data = mcp794xx },
351 { .id = "PT7C4338", .driver_data = ds_1307 },
352 { .id = "RX8025", .driver_data = rx_8025 },
353 { .id = "ISL12057", .driver_data = ds_1337 },
Bastian Stender47dd4722017-10-17 14:46:07 +0200354 { .id = "RX8130", .driver_data = rx_8130 },
Tin Huynh9c19b892016-11-30 09:57:31 +0700355 { }
356};
357MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids);
358#endif
359
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700360/*
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700361 * The ds1337 and ds1339 both have two alarms, but we only use the first
362 * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm
363 * signal; ds1339 chips have only one alarm signal.
364 */
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500365static irqreturn_t ds1307_irq(int irq, void *dev_id)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700366{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100367 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500368 struct mutex *lock = &ds1307->rtc->ops_lock;
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200369 int stat, ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700370
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700371 mutex_lock(lock);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100372 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat);
373 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700374 goto out;
375
376 if (stat & DS1337_BIT_A1I) {
377 stat &= ~DS1337_BIT_A1I;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100378 regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700379
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200380 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
381 DS1337_BIT_A1IE, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100382 if (ret)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700383 goto out;
384
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700385 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700386 }
387
388out:
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700389 mutex_unlock(lock);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700390
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700391 return IRQ_HANDLED;
392}
393
394/*----------------------------------------------------------------------*/
395
David Brownell1abb0dc2006-06-25 05:48:17 -0700396static int ds1307_get_time(struct device *dev, struct rtc_time *t)
397{
398 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100399 int tmp, ret;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200400 const struct chip_desc *chip = &chips[ds1307->type];
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200401 u8 regs[7];
David Brownell1abb0dc2006-06-25 05:48:17 -0700402
David Brownell045e0e82007-07-17 04:04:55 -0700403 /* read the RTC date and time registers all at once */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200404 ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
405 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100406 if (ret) {
407 dev_err(dev, "%s error %d\n", "read", ret);
408 return ret;
David Brownell1abb0dc2006-06-25 05:48:17 -0700409 }
410
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200411 dev_dbg(dev, "%s: %7ph\n", "read", regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700412
Stefan Agner8566f702017-03-23 16:54:57 -0700413 /* if oscillator fail bit is set, no data can be trusted */
414 if (ds1307->type == m41t0 &&
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200415 regs[DS1307_REG_MIN] & M41T0_BIT_OF) {
Stefan Agner8566f702017-03-23 16:54:57 -0700416 dev_warn_once(dev, "oscillator failed, set time!\n");
417 return -EINVAL;
418 }
419
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200420 t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f);
421 t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f);
422 tmp = regs[DS1307_REG_HOUR] & 0x3f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700423 t->tm_hour = bcd2bin(tmp);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200424 t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1;
425 t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f);
426 tmp = regs[DS1307_REG_MONTH] & 0x1f;
Adrian Bunkfe20ba72008-10-18 20:28:41 -0700427 t->tm_mon = bcd2bin(tmp) - 1;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200428 t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100;
David Brownell1abb0dc2006-06-25 05:48:17 -0700429
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200430 if (regs[chip->century_reg] & chip->century_bit &&
Heiner Kallweite48585d2017-06-05 17:57:33 +0200431 IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY))
432 t->tm_year += 100;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200433
David Brownell1abb0dc2006-06-25 05:48:17 -0700434 dev_dbg(dev, "%s secs=%d, mins=%d, "
435 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
436 "read", t->tm_sec, t->tm_min,
437 t->tm_hour, t->tm_mday,
438 t->tm_mon, t->tm_year, t->tm_wday);
439
Alexandre Belloni22652ba2018-02-19 16:23:56 +0100440 return 0;
David Brownell1abb0dc2006-06-25 05:48:17 -0700441}
442
443static int ds1307_set_time(struct device *dev, struct rtc_time *t)
444{
445 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Heiner Kallweite48585d2017-06-05 17:57:33 +0200446 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell1abb0dc2006-06-25 05:48:17 -0700447 int result;
448 int tmp;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200449 u8 regs[7];
David Brownell1abb0dc2006-06-25 05:48:17 -0700450
451 dev_dbg(dev, "%s secs=%d, mins=%d, "
452 "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n",
Jeff Garzik11966ad2006-10-04 04:41:53 -0400453 "write", t->tm_sec, t->tm_min,
454 t->tm_hour, t->tm_mday,
455 t->tm_mon, t->tm_year, t->tm_wday);
David Brownell1abb0dc2006-06-25 05:48:17 -0700456
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200457 if (t->tm_year < 100)
458 return -EINVAL;
459
Heiner Kallweite48585d2017-06-05 17:57:33 +0200460#ifdef CONFIG_RTC_DRV_DS1307_CENTURY
461 if (t->tm_year > (chip->century_bit ? 299 : 199))
462 return -EINVAL;
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200463#else
Heiner Kallweite48585d2017-06-05 17:57:33 +0200464 if (t->tm_year > 199)
Alexandre Belloni50d6c0e2016-07-13 02:26:08 +0200465 return -EINVAL;
466#endif
467
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200468 regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec);
469 regs[DS1307_REG_MIN] = bin2bcd(t->tm_min);
470 regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour);
471 regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1);
472 regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday);
473 regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1);
David Brownell1abb0dc2006-06-25 05:48:17 -0700474
475 /* assume 20YY not 19YY */
476 tmp = t->tm_year - 100;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200477 regs[DS1307_REG_YEAR] = bin2bcd(tmp);
David Brownell1abb0dc2006-06-25 05:48:17 -0700478
Heiner Kallweite48585d2017-06-05 17:57:33 +0200479 if (chip->century_enable_bit)
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200480 regs[chip->century_reg] |= chip->century_enable_bit;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200481 if (t->tm_year > 199 && chip->century_bit)
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200482 regs[chip->century_reg] |= chip->century_bit;
Heiner Kallweite48585d2017-06-05 17:57:33 +0200483
484 if (ds1307->type == mcp794xx) {
David Anders40ce9722012-03-23 15:02:37 -0700485 /*
486 * these bits were cleared when preparing the date/time
487 * values and need to be set again before writing the
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200488 * regsfer out to the device.
David Anders40ce9722012-03-23 15:02:37 -0700489 */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200490 regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST;
491 regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN;
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -0700492 }
David Brownell1abb0dc2006-06-25 05:48:17 -0700493
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200494 dev_dbg(dev, "%s: %7ph\n", "write", regs);
David Brownell1abb0dc2006-06-25 05:48:17 -0700495
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200496 result = regmap_bulk_write(ds1307->regmap, chip->offset, regs,
497 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100498 if (result) {
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800499 dev_err(dev, "%s error %d\n", "write", result);
500 return result;
David Brownell1abb0dc2006-06-25 05:48:17 -0700501 }
502 return 0;
503}
504
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800505static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700506{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100507 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700508 int ret;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200509 u8 regs[9];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700510
511 if (!test_bit(HAS_ALARM, &ds1307->flags))
512 return -EINVAL;
513
514 /* read all ALARM1, ALARM2, and status registers at once */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100515 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200516 regs, sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100517 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700518 dev_err(dev, "%s error %d\n", "alarm read", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100519 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700520 }
521
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100522 dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read",
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200523 &regs[0], &regs[4], &regs[7]);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700524
David Anders40ce9722012-03-23 15:02:37 -0700525 /*
526 * report alarm time (ALARM1); assume 24 hour and day-of-month modes,
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700527 * and that all four fields are checked matches
528 */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200529 t->time.tm_sec = bcd2bin(regs[0] & 0x7f);
530 t->time.tm_min = bcd2bin(regs[1] & 0x7f);
531 t->time.tm_hour = bcd2bin(regs[2] & 0x3f);
532 t->time.tm_mday = bcd2bin(regs[3] & 0x3f);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700533
534 /* ... and status */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200535 t->enabled = !!(regs[7] & DS1337_BIT_A1IE);
536 t->pending = !!(regs[8] & DS1337_BIT_A1I);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700537
538 dev_dbg(dev, "%s secs=%d, mins=%d, "
539 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
540 "alarm read", t->time.tm_sec, t->time.tm_min,
541 t->time.tm_hour, t->time.tm_mday,
542 t->enabled, t->pending);
543
544 return 0;
545}
546
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800547static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700548{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100549 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200550 unsigned char regs[9];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700551 u8 control, status;
552 int ret;
553
554 if (!test_bit(HAS_ALARM, &ds1307->flags))
555 return -EINVAL;
556
557 dev_dbg(dev, "%s secs=%d, mins=%d, "
558 "hours=%d, mday=%d, enabled=%d, pending=%d\n",
559 "alarm set", t->time.tm_sec, t->time.tm_min,
560 t->time.tm_hour, t->time.tm_mday,
561 t->enabled, t->pending);
562
563 /* read current status of both alarms and the chip */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200564 ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
565 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100566 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700567 dev_err(dev, "%s error %d\n", "alarm write", ret);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100568 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700569 }
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200570 control = regs[7];
571 status = regs[8];
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700572
Rasmus Villemoesff67abd2015-11-24 14:51:23 +0100573 dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)",
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200574 &regs[0], &regs[4], control, status);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700575
576 /* set ALARM1, using 24 hour and day-of-month modes */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200577 regs[0] = bin2bcd(t->time.tm_sec);
578 regs[1] = bin2bcd(t->time.tm_min);
579 regs[2] = bin2bcd(t->time.tm_hour);
580 regs[3] = bin2bcd(t->time.tm_mday);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700581
582 /* set ALARM2 to non-garbage */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200583 regs[4] = 0;
584 regs[5] = 0;
585 regs[6] = 0;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700586
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200587 /* disable alarms */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200588 regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE);
589 regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700590
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200591 ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs,
592 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100593 if (ret) {
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700594 dev_err(dev, "can't set alarm time\n");
BARRE Sebastienfed40b72009-01-07 18:07:13 -0800595 return ret;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700596 }
597
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200598 /* optionally enable ALARM1 */
599 if (t->enabled) {
600 dev_dbg(dev, "alarm IRQ armed\n");
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200601 regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */
602 regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]);
Nicolas Boullis5919fb92016-04-10 13:23:05 +0200603 }
604
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700605 return 0;
606}
607
John Stultz16380c12011-02-02 17:02:41 -0800608static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700609{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100610 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700611
John Stultz16380c12011-02-02 17:02:41 -0800612 if (!test_bit(HAS_ALARM, &ds1307->flags))
613 return -ENOTTY;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700614
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200615 return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
616 DS1337_BIT_A1IE,
617 enabled ? DS1337_BIT_A1IE : 0);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -0700618}
619
David Brownellff8371a2006-09-30 23:28:17 -0700620static const struct rtc_class_ops ds13xx_rtc_ops = {
David Brownell1abb0dc2006-06-25 05:48:17 -0700621 .read_time = ds1307_get_time,
622 .set_time = ds1307_set_time,
Jüri Reitel74d88eb2009-01-07 18:07:16 -0800623 .read_alarm = ds1337_read_alarm,
624 .set_alarm = ds1337_set_alarm,
John Stultz16380c12011-02-02 17:02:41 -0800625 .alarm_irq_enable = ds1307_alarm_irq_enable,
David Brownell1abb0dc2006-06-25 05:48:17 -0700626};
627
David Brownell682d73f2007-11-14 16:58:32 -0800628/*----------------------------------------------------------------------*/
629
Simon Guinot1d1945d2014-04-03 14:49:55 -0700630/*
Marek Vasutee0981b2017-06-18 22:55:28 +0200631 * Alarm support for rx8130 devices.
632 */
633
634#define RX8130_REG_ALARM_MIN 0x07
635#define RX8130_REG_ALARM_HOUR 0x08
636#define RX8130_REG_ALARM_WEEK_OR_DAY 0x09
637#define RX8130_REG_EXTENSION 0x0c
Alexandre Bellonieb4fd192017-09-04 22:46:05 +0200638#define RX8130_REG_EXTENSION_WADA BIT(3)
Marek Vasutee0981b2017-06-18 22:55:28 +0200639#define RX8130_REG_FLAG 0x0d
Alexandre Bellonieb4fd192017-09-04 22:46:05 +0200640#define RX8130_REG_FLAG_AF BIT(3)
Marek Vasutee0981b2017-06-18 22:55:28 +0200641#define RX8130_REG_CONTROL0 0x0e
Alexandre Bellonieb4fd192017-09-04 22:46:05 +0200642#define RX8130_REG_CONTROL0_AIE BIT(3)
Marek Vasutee0981b2017-06-18 22:55:28 +0200643
644static irqreturn_t rx8130_irq(int irq, void *dev_id)
645{
646 struct ds1307 *ds1307 = dev_id;
647 struct mutex *lock = &ds1307->rtc->ops_lock;
648 u8 ctl[3];
649 int ret;
650
651 mutex_lock(lock);
652
653 /* Read control registers. */
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200654 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
655 sizeof(ctl));
Marek Vasutee0981b2017-06-18 22:55:28 +0200656 if (ret < 0)
657 goto out;
658 if (!(ctl[1] & RX8130_REG_FLAG_AF))
659 goto out;
660 ctl[1] &= ~RX8130_REG_FLAG_AF;
661 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
662
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200663 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
664 sizeof(ctl));
Marek Vasutee0981b2017-06-18 22:55:28 +0200665 if (ret < 0)
666 goto out;
667
668 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
669
670out:
671 mutex_unlock(lock);
672
673 return IRQ_HANDLED;
674}
675
676static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t)
677{
678 struct ds1307 *ds1307 = dev_get_drvdata(dev);
679 u8 ald[3], ctl[3];
680 int ret;
681
682 if (!test_bit(HAS_ALARM, &ds1307->flags))
683 return -EINVAL;
684
685 /* Read alarm registers. */
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200686 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
687 sizeof(ald));
Marek Vasutee0981b2017-06-18 22:55:28 +0200688 if (ret < 0)
689 return ret;
690
691 /* Read control registers. */
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200692 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
693 sizeof(ctl));
Marek Vasutee0981b2017-06-18 22:55:28 +0200694 if (ret < 0)
695 return ret;
696
697 t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE);
698 t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF);
699
700 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
701 t->time.tm_sec = -1;
702 t->time.tm_min = bcd2bin(ald[0] & 0x7f);
703 t->time.tm_hour = bcd2bin(ald[1] & 0x7f);
704 t->time.tm_wday = -1;
705 t->time.tm_mday = bcd2bin(ald[2] & 0x7f);
706 t->time.tm_mon = -1;
707 t->time.tm_year = -1;
708 t->time.tm_yday = -1;
709 t->time.tm_isdst = -1;
710
711 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n",
712 __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
713 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled);
714
715 return 0;
716}
717
718static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t)
719{
720 struct ds1307 *ds1307 = dev_get_drvdata(dev);
721 u8 ald[3], ctl[3];
722 int ret;
723
724 if (!test_bit(HAS_ALARM, &ds1307->flags))
725 return -EINVAL;
726
727 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
728 "enabled=%d pending=%d\n", __func__,
729 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
730 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
731 t->enabled, t->pending);
732
733 /* Read control registers. */
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200734 ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
735 sizeof(ctl));
Marek Vasutee0981b2017-06-18 22:55:28 +0200736 if (ret < 0)
737 return ret;
738
739 ctl[0] &= ~RX8130_REG_EXTENSION_WADA;
740 ctl[1] |= RX8130_REG_FLAG_AF;
741 ctl[2] &= ~RX8130_REG_CONTROL0_AIE;
742
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200743 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
744 sizeof(ctl));
Marek Vasutee0981b2017-06-18 22:55:28 +0200745 if (ret < 0)
746 return ret;
747
748 /* Hardware alarm precision is 1 minute! */
749 ald[0] = bin2bcd(t->time.tm_min);
750 ald[1] = bin2bcd(t->time.tm_hour);
751 ald[2] = bin2bcd(t->time.tm_mday);
752
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200753 ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald,
754 sizeof(ald));
Marek Vasutee0981b2017-06-18 22:55:28 +0200755 if (ret < 0)
756 return ret;
757
758 if (!t->enabled)
759 return 0;
760
761 ctl[2] |= RX8130_REG_CONTROL0_AIE;
762
Alexandre Bellonif2b48012017-09-04 22:46:03 +0200763 return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl,
764 sizeof(ctl));
Marek Vasutee0981b2017-06-18 22:55:28 +0200765}
766
767static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled)
768{
769 struct ds1307 *ds1307 = dev_get_drvdata(dev);
770 int ret, reg;
771
772 if (!test_bit(HAS_ALARM, &ds1307->flags))
773 return -EINVAL;
774
775 ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, &reg);
776 if (ret < 0)
777 return ret;
778
779 if (enabled)
780 reg |= RX8130_REG_CONTROL0_AIE;
781 else
782 reg &= ~RX8130_REG_CONTROL0_AIE;
783
784 return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg);
785}
786
Marek Vasutee0981b2017-06-18 22:55:28 +0200787/*----------------------------------------------------------------------*/
788
789/*
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800790 * Alarm support for mcp794xx devices.
Simon Guinot1d1945d2014-04-03 14:49:55 -0700791 */
792
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800793#define MCP794XX_REG_CONTROL 0x07
794# define MCP794XX_BIT_ALM0_EN 0x10
795# define MCP794XX_BIT_ALM1_EN 0x20
796#define MCP794XX_REG_ALARM0_BASE 0x0a
797#define MCP794XX_REG_ALARM0_CTRL 0x0d
798#define MCP794XX_REG_ALARM1_BASE 0x11
799#define MCP794XX_REG_ALARM1_CTRL 0x14
Alexandre Bellonieb4fd192017-09-04 22:46:05 +0200800# define MCP794XX_BIT_ALMX_IF BIT(3)
801# define MCP794XX_BIT_ALMX_C0 BIT(4)
802# define MCP794XX_BIT_ALMX_C1 BIT(5)
803# define MCP794XX_BIT_ALMX_C2 BIT(6)
804# define MCP794XX_BIT_ALMX_POL BIT(7)
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800805# define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \
806 MCP794XX_BIT_ALMX_C1 | \
807 MCP794XX_BIT_ALMX_C2)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700808
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500809static irqreturn_t mcp794xx_irq(int irq, void *dev_id)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700810{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100811 struct ds1307 *ds1307 = dev_id;
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500812 struct mutex *lock = &ds1307->rtc->ops_lock;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700813 int reg, ret;
814
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500815 mutex_lock(lock);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700816
817 /* Check and clear alarm 0 interrupt flag. */
Heiner Kallweit11e58902017-03-10 18:52:34 +0100818 ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, &reg);
819 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700820 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800821 if (!(reg & MCP794XX_BIT_ALMX_IF))
Simon Guinot1d1945d2014-04-03 14:49:55 -0700822 goto out;
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800823 reg &= ~MCP794XX_BIT_ALMX_IF;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100824 ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg);
825 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700826 goto out;
827
828 /* Disable alarm 0. */
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200829 ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
830 MCP794XX_BIT_ALM0_EN, 0);
Heiner Kallweit11e58902017-03-10 18:52:34 +0100831 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700832 goto out;
833
834 rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF);
835
836out:
Felipe Balbi2fb07a12015-06-23 11:15:10 -0500837 mutex_unlock(lock);
838
839 return IRQ_HANDLED;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700840}
841
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800842static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700843{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100844 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200845 u8 regs[10];
Simon Guinot1d1945d2014-04-03 14:49:55 -0700846 int ret;
847
848 if (!test_bit(HAS_ALARM, &ds1307->flags))
849 return -EINVAL;
850
851 /* Read control and alarm 0 registers. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200852 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
853 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100854 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700855 return ret;
856
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800857 t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700858
859 /* Report alarm 0 time assuming 24-hour and day-of-month modes. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200860 t->time.tm_sec = bcd2bin(regs[3] & 0x7f);
861 t->time.tm_min = bcd2bin(regs[4] & 0x7f);
862 t->time.tm_hour = bcd2bin(regs[5] & 0x3f);
863 t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1;
864 t->time.tm_mday = bcd2bin(regs[7] & 0x3f);
865 t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700866 t->time.tm_year = -1;
867 t->time.tm_yday = -1;
868 t->time.tm_isdst = -1;
869
870 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
Alexandre Bellonieb4fd192017-09-04 22:46:05 +0200871 "enabled=%d polarity=%d irq=%d match=%lu\n", __func__,
Simon Guinot1d1945d2014-04-03 14:49:55 -0700872 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
873 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200874 !!(regs[6] & MCP794XX_BIT_ALMX_POL),
875 !!(regs[6] & MCP794XX_BIT_ALMX_IF),
876 (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700877
878 return 0;
879}
880
Heiner Kallweit584ce302017-08-29 21:52:56 +0200881/*
882 * We may have a random RTC weekday, therefore calculate alarm weekday based
883 * on current weekday we read from the RTC timekeeping regs
884 */
885static int mcp794xx_alm_weekday(struct device *dev, struct rtc_time *tm_alarm)
886{
887 struct rtc_time tm_now;
888 int days_now, days_alarm, ret;
889
890 ret = ds1307_get_time(dev, &tm_now);
891 if (ret)
892 return ret;
893
894 days_now = div_s64(rtc_tm_to_time64(&tm_now), 24 * 60 * 60);
895 days_alarm = div_s64(rtc_tm_to_time64(tm_alarm), 24 * 60 * 60);
896
897 return (tm_now.tm_wday + days_alarm - days_now) % 7 + 1;
898}
899
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800900static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700901{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100902 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200903 unsigned char regs[10];
Heiner Kallweit584ce302017-08-29 21:52:56 +0200904 int wday, ret;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700905
906 if (!test_bit(HAS_ALARM, &ds1307->flags))
907 return -EINVAL;
908
Heiner Kallweit584ce302017-08-29 21:52:56 +0200909 wday = mcp794xx_alm_weekday(dev, &t->time);
910 if (wday < 0)
911 return wday;
912
Simon Guinot1d1945d2014-04-03 14:49:55 -0700913 dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d "
914 "enabled=%d pending=%d\n", __func__,
915 t->time.tm_sec, t->time.tm_min, t->time.tm_hour,
916 t->time.tm_wday, t->time.tm_mday, t->time.tm_mon,
917 t->enabled, t->pending);
918
919 /* Read control and alarm 0 registers. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200920 ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
921 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100922 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700923 return ret;
924
925 /* Set alarm 0, using 24-hour and day-of-month modes. */
926 regs[3] = bin2bcd(t->time.tm_sec);
927 regs[4] = bin2bcd(t->time.tm_min);
928 regs[5] = bin2bcd(t->time.tm_hour);
Heiner Kallweit584ce302017-08-29 21:52:56 +0200929 regs[6] = wday;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700930 regs[7] = bin2bcd(t->time.tm_mday);
Tero Kristo62c8c202015-10-23 09:29:57 +0300931 regs[8] = bin2bcd(t->time.tm_mon + 1);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700932
933 /* Clear the alarm 0 interrupt flag. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800934 regs[6] &= ~MCP794XX_BIT_ALMX_IF;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700935 /* Set alarm match: second, minute, hour, day, date, month. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800936 regs[6] |= MCP794XX_MSK_ALMX_MATCH;
Nishanth Menone3edd672015-04-20 19:51:34 -0500937 /* Disable interrupt. We will not enable until completely programmed */
938 regs[0] &= ~MCP794XX_BIT_ALM0_EN;
Simon Guinot1d1945d2014-04-03 14:49:55 -0700939
Alexandre Belloni042fa8c2017-09-04 22:46:02 +0200940 ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs,
941 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +0100942 if (ret)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700943 return ret;
944
Nishanth Menone3edd672015-04-20 19:51:34 -0500945 if (!t->enabled)
946 return 0;
947 regs[0] |= MCP794XX_BIT_ALM0_EN;
Heiner Kallweit11e58902017-03-10 18:52:34 +0100948 return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700949}
950
Tomas Novotnyf4199f82014-12-10 15:53:57 -0800951static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled)
Simon Guinot1d1945d2014-04-03 14:49:55 -0700952{
Heiner Kallweit11e58902017-03-10 18:52:34 +0100953 struct ds1307 *ds1307 = dev_get_drvdata(dev);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700954
955 if (!test_bit(HAS_ALARM, &ds1307->flags))
956 return -EINVAL;
957
Heiner Kallweit078f3f62017-06-05 17:57:29 +0200958 return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL,
959 MCP794XX_BIT_ALM0_EN,
960 enabled ? MCP794XX_BIT_ALM0_EN : 0);
Simon Guinot1d1945d2014-04-03 14:49:55 -0700961}
962
Simon Guinot1d1945d2014-04-03 14:49:55 -0700963/*----------------------------------------------------------------------*/
964
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200965static int ds1307_nvram_read(void *priv, unsigned int offset, void *val,
966 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800967{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200968 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200969 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800970
Heiner Kallweit969fa072017-07-12 07:49:54 +0200971 return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200972 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800973}
974
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200975static int ds1307_nvram_write(void *priv, unsigned int offset, void *val,
976 size_t bytes)
David Brownell682d73f2007-11-14 16:58:32 -0800977{
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200978 struct ds1307 *ds1307 = priv;
Heiner Kallweit969fa072017-07-12 07:49:54 +0200979 const struct chip_desc *chip = &chips[ds1307->type];
David Brownell682d73f2007-11-14 16:58:32 -0800980
Heiner Kallweit969fa072017-07-12 07:49:54 +0200981 return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset,
Alexandre Belloniabc925f2017-07-06 11:42:07 +0200982 val, bytes);
David Brownell682d73f2007-11-14 16:58:32 -0800983}
984
David Brownell682d73f2007-11-14 16:58:32 -0800985/*----------------------------------------------------------------------*/
986
Heiner Kallweit11e58902017-03-10 18:52:34 +0100987static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307,
Alexandre Belloni57ec2d92017-09-04 22:46:04 +0200988 u32 ohms, bool diode)
Matti Vaittinen33b04b72014-10-13 15:52:48 -0700989{
990 u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE :
991 DS1307_TRICKLE_CHARGER_NO_DIODE;
992
993 switch (ohms) {
994 case 250:
995 setup |= DS1307_TRICKLE_CHARGER_250_OHM;
996 break;
997 case 2000:
998 setup |= DS1307_TRICKLE_CHARGER_2K_OHM;
999 break;
1000 case 4000:
1001 setup |= DS1307_TRICKLE_CHARGER_4K_OHM;
1002 break;
1003 default:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001004 dev_warn(ds1307->dev,
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001005 "Unsupported ohm value %u in dt\n", ohms);
1006 return 0;
1007 }
1008 return setup;
1009}
1010
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001011static u8 ds1307_trickle_init(struct ds1307 *ds1307,
Heiner Kallweit7624df42017-07-12 07:49:33 +02001012 const struct chip_desc *chip)
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001013{
Alexandre Belloni57ec2d92017-09-04 22:46:04 +02001014 u32 ohms;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001015 bool diode = true;
1016
1017 if (!chip->do_trickle_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001018 return 0;
1019
Heiner Kallweit11e58902017-03-10 18:52:34 +01001020 if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms",
1021 &ohms))
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001022 return 0;
1023
Heiner Kallweit11e58902017-03-10 18:52:34 +01001024 if (device_property_read_bool(ds1307->dev, "trickle-diode-disable"))
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001025 diode = false;
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001026
1027 return chip->do_trickle_setup(ds1307, ohms, diode);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001028}
1029
Akinobu Mita445c0202016-01-25 00:22:16 +09001030/*----------------------------------------------------------------------*/
1031
1032#ifdef CONFIG_RTC_DRV_DS1307_HWMON
1033
1034/*
1035 * Temperature sensor support for ds3231 devices.
1036 */
1037
1038#define DS3231_REG_TEMPERATURE 0x11
1039
1040/*
1041 * A user-initiated temperature conversion is not started by this function,
1042 * so the temperature is updated once every 64 seconds.
1043 */
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001044static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC)
Akinobu Mita445c0202016-01-25 00:22:16 +09001045{
1046 struct ds1307 *ds1307 = dev_get_drvdata(dev);
1047 u8 temp_buf[2];
1048 s16 temp;
1049 int ret;
1050
Heiner Kallweit11e58902017-03-10 18:52:34 +01001051 ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE,
1052 temp_buf, sizeof(temp_buf));
1053 if (ret)
Akinobu Mita445c0202016-01-25 00:22:16 +09001054 return ret;
Akinobu Mita445c0202016-01-25 00:22:16 +09001055 /*
1056 * Temperature is represented as a 10-bit code with a resolution of
1057 * 0.25 degree celsius and encoded in two's complement format.
1058 */
1059 temp = (temp_buf[0] << 8) | temp_buf[1];
1060 temp >>= 6;
1061 *mC = temp * 250;
1062
1063 return 0;
1064}
1065
1066static ssize_t ds3231_hwmon_show_temp(struct device *dev,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001067 struct device_attribute *attr, char *buf)
Akinobu Mita445c0202016-01-25 00:22:16 +09001068{
1069 int ret;
Zhuang Yuyao9a3dce62016-04-18 09:21:42 +09001070 s32 temp;
Akinobu Mita445c0202016-01-25 00:22:16 +09001071
1072 ret = ds3231_hwmon_read_temp(dev, &temp);
1073 if (ret)
1074 return ret;
1075
1076 return sprintf(buf, "%d\n", temp);
1077}
Alexandre Bellonib4be2712017-09-04 22:46:08 +02001078static SENSOR_DEVICE_ATTR(temp1_input, 0444, ds3231_hwmon_show_temp,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001079 NULL, 0);
Akinobu Mita445c0202016-01-25 00:22:16 +09001080
1081static struct attribute *ds3231_hwmon_attrs[] = {
1082 &sensor_dev_attr_temp1_input.dev_attr.attr,
1083 NULL,
1084};
1085ATTRIBUTE_GROUPS(ds3231_hwmon);
1086
1087static void ds1307_hwmon_register(struct ds1307 *ds1307)
1088{
1089 struct device *dev;
1090
1091 if (ds1307->type != ds_3231)
1092 return;
1093
Heiner Kallweit11e58902017-03-10 18:52:34 +01001094 dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001095 ds1307,
1096 ds3231_hwmon_groups);
Akinobu Mita445c0202016-01-25 00:22:16 +09001097 if (IS_ERR(dev)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001098 dev_warn(ds1307->dev, "unable to register hwmon device %ld\n",
1099 PTR_ERR(dev));
Akinobu Mita445c0202016-01-25 00:22:16 +09001100 }
1101}
1102
1103#else
1104
1105static void ds1307_hwmon_register(struct ds1307 *ds1307)
1106{
1107}
1108
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001109#endif /* CONFIG_RTC_DRV_DS1307_HWMON */
1110
1111/*----------------------------------------------------------------------*/
1112
1113/*
1114 * Square-wave output support for DS3231
1115 * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf
1116 */
1117#ifdef CONFIG_COMMON_CLK
1118
1119enum {
1120 DS3231_CLK_SQW = 0,
1121 DS3231_CLK_32KHZ,
1122};
1123
1124#define clk_sqw_to_ds1307(clk) \
1125 container_of(clk, struct ds1307, clks[DS3231_CLK_SQW])
1126#define clk_32khz_to_ds1307(clk) \
1127 container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ])
1128
1129static int ds3231_clk_sqw_rates[] = {
1130 1,
1131 1024,
1132 4096,
1133 8192,
1134};
1135
1136static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value)
1137{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001138 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001139 int ret;
1140
1141 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001142 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL,
1143 mask, value);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001144 mutex_unlock(lock);
1145
1146 return ret;
1147}
1148
1149static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw,
1150 unsigned long parent_rate)
1151{
1152 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001153 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001154 int rate_sel = 0;
1155
Heiner Kallweit11e58902017-03-10 18:52:34 +01001156 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1157 if (ret)
1158 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001159 if (control & DS1337_BIT_RS1)
1160 rate_sel += 1;
1161 if (control & DS1337_BIT_RS2)
1162 rate_sel += 2;
1163
1164 return ds3231_clk_sqw_rates[rate_sel];
1165}
1166
1167static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001168 unsigned long *prate)
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001169{
1170 int i;
1171
1172 for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) {
1173 if (ds3231_clk_sqw_rates[i] <= rate)
1174 return ds3231_clk_sqw_rates[i];
1175 }
1176
1177 return 0;
1178}
1179
1180static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001181 unsigned long parent_rate)
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001182{
1183 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1184 int control = 0;
1185 int rate_sel;
1186
1187 for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates);
1188 rate_sel++) {
1189 if (ds3231_clk_sqw_rates[rate_sel] == rate)
1190 break;
1191 }
1192
1193 if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates))
1194 return -EINVAL;
1195
1196 if (rate_sel & 1)
1197 control |= DS1337_BIT_RS1;
1198 if (rate_sel & 2)
1199 control |= DS1337_BIT_RS2;
1200
1201 return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2,
1202 control);
1203}
1204
1205static int ds3231_clk_sqw_prepare(struct clk_hw *hw)
1206{
1207 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1208
1209 return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0);
1210}
1211
1212static void ds3231_clk_sqw_unprepare(struct clk_hw *hw)
1213{
1214 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
1215
1216 ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN);
1217}
1218
1219static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw)
1220{
1221 struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001222 int control, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001223
Heiner Kallweit11e58902017-03-10 18:52:34 +01001224 ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control);
1225 if (ret)
1226 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001227
1228 return !(control & DS1337_BIT_INTCN);
1229}
1230
1231static const struct clk_ops ds3231_clk_sqw_ops = {
1232 .prepare = ds3231_clk_sqw_prepare,
1233 .unprepare = ds3231_clk_sqw_unprepare,
1234 .is_prepared = ds3231_clk_sqw_is_prepared,
1235 .recalc_rate = ds3231_clk_sqw_recalc_rate,
1236 .round_rate = ds3231_clk_sqw_round_rate,
1237 .set_rate = ds3231_clk_sqw_set_rate,
1238};
1239
1240static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001241 unsigned long parent_rate)
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001242{
1243 return 32768;
1244}
1245
1246static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable)
1247{
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001248 struct mutex *lock = &ds1307->rtc->ops_lock;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001249 int ret;
1250
1251 mutex_lock(lock);
Heiner Kallweit078f3f62017-06-05 17:57:29 +02001252 ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS,
1253 DS3231_BIT_EN32KHZ,
1254 enable ? DS3231_BIT_EN32KHZ : 0);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001255 mutex_unlock(lock);
1256
1257 return ret;
1258}
1259
1260static int ds3231_clk_32khz_prepare(struct clk_hw *hw)
1261{
1262 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1263
1264 return ds3231_clk_32khz_control(ds1307, true);
1265}
1266
1267static void ds3231_clk_32khz_unprepare(struct clk_hw *hw)
1268{
1269 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
1270
1271 ds3231_clk_32khz_control(ds1307, false);
1272}
1273
1274static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw)
1275{
1276 struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001277 int status, ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001278
Heiner Kallweit11e58902017-03-10 18:52:34 +01001279 ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status);
1280 if (ret)
1281 return ret;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001282
1283 return !!(status & DS3231_BIT_EN32KHZ);
1284}
1285
1286static const struct clk_ops ds3231_clk_32khz_ops = {
1287 .prepare = ds3231_clk_32khz_prepare,
1288 .unprepare = ds3231_clk_32khz_unprepare,
1289 .is_prepared = ds3231_clk_32khz_is_prepared,
1290 .recalc_rate = ds3231_clk_32khz_recalc_rate,
1291};
1292
1293static struct clk_init_data ds3231_clks_init[] = {
1294 [DS3231_CLK_SQW] = {
1295 .name = "ds3231_clk_sqw",
1296 .ops = &ds3231_clk_sqw_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001297 },
1298 [DS3231_CLK_32KHZ] = {
1299 .name = "ds3231_clk_32khz",
1300 .ops = &ds3231_clk_32khz_ops,
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001301 },
1302};
1303
1304static int ds3231_clks_register(struct ds1307 *ds1307)
1305{
Heiner Kallweit11e58902017-03-10 18:52:34 +01001306 struct device_node *node = ds1307->dev->of_node;
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001307 struct clk_onecell_data *onecell;
1308 int i;
1309
Heiner Kallweit11e58902017-03-10 18:52:34 +01001310 onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001311 if (!onecell)
1312 return -ENOMEM;
1313
1314 onecell->clk_num = ARRAY_SIZE(ds3231_clks_init);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001315 onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num,
1316 sizeof(onecell->clks[0]), GFP_KERNEL);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001317 if (!onecell->clks)
1318 return -ENOMEM;
1319
1320 for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) {
1321 struct clk_init_data init = ds3231_clks_init[i];
1322
1323 /*
1324 * Interrupt signal due to alarm conditions and square-wave
1325 * output share same pin, so don't initialize both.
1326 */
1327 if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags))
1328 continue;
1329
1330 /* optional override of the clockname */
1331 of_property_read_string_index(node, "clock-output-names", i,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001332 &init.name);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001333 ds1307->clks[i].init = &init;
1334
Heiner Kallweit11e58902017-03-10 18:52:34 +01001335 onecell->clks[i] = devm_clk_register(ds1307->dev,
1336 &ds1307->clks[i]);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001337 if (IS_ERR(onecell->clks[i]))
1338 return PTR_ERR(onecell->clks[i]);
1339 }
1340
1341 if (!node)
1342 return 0;
1343
1344 of_clk_add_provider(node, of_clk_src_onecell_get, onecell);
1345
1346 return 0;
1347}
1348
1349static void ds1307_clks_register(struct ds1307 *ds1307)
1350{
1351 int ret;
1352
1353 if (ds1307->type != ds_3231)
1354 return;
1355
1356 ret = ds3231_clks_register(ds1307);
1357 if (ret) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001358 dev_warn(ds1307->dev, "unable to register clock device %d\n",
1359 ret);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001360 }
1361}
1362
1363#else
1364
1365static void ds1307_clks_register(struct ds1307 *ds1307)
1366{
1367}
1368
1369#endif /* CONFIG_COMMON_CLK */
Akinobu Mita445c0202016-01-25 00:22:16 +09001370
Heiner Kallweit11e58902017-03-10 18:52:34 +01001371static const struct regmap_config regmap_config = {
1372 .reg_bits = 8,
1373 .val_bits = 8,
Heiner Kallweit11e58902017-03-10 18:52:34 +01001374};
1375
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -08001376static int ds1307_probe(struct i2c_client *client,
1377 const struct i2c_device_id *id)
David Brownell1abb0dc2006-06-25 05:48:17 -07001378{
1379 struct ds1307 *ds1307;
1380 int err = -ENODEV;
Heiner Kallweit584ce302017-08-29 21:52:56 +02001381 int tmp;
Heiner Kallweit7624df42017-07-12 07:49:33 +02001382 const struct chip_desc *chip;
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001383 bool want_irq;
Michael Lange8bc2a402016-01-21 18:10:16 +01001384 bool ds1307_can_wakeup_device = false;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001385 unsigned char regs[8];
Jingoo Han01ce8932013-11-12 15:10:41 -08001386 struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev);
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001387 u8 trickle_charger_setup = 0;
David Brownell1abb0dc2006-06-25 05:48:17 -07001388
Jingoo Hanedca66d2013-07-03 15:07:05 -07001389 ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL);
David Anders40ce9722012-03-23 15:02:37 -07001390 if (!ds1307)
David Brownellc065f352007-07-17 04:05:10 -07001391 return -ENOMEM;
David Brownell045e0e82007-07-17 04:04:55 -07001392
Heiner Kallweit11e58902017-03-10 18:52:34 +01001393 dev_set_drvdata(&client->dev, ds1307);
1394 ds1307->dev = &client->dev;
1395 ds1307->name = client->name;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001396
Heiner Kallweit11e58902017-03-10 18:52:34 +01001397 ds1307->regmap = devm_regmap_init_i2c(client, &regmap_config);
1398 if (IS_ERR(ds1307->regmap)) {
1399 dev_err(ds1307->dev, "regmap allocation failed\n");
1400 return PTR_ERR(ds1307->regmap);
1401 }
1402
1403 i2c_set_clientdata(client, ds1307);
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001404
1405 if (client->dev.of_node) {
1406 ds1307->type = (enum ds_type)
1407 of_device_get_match_data(&client->dev);
1408 chip = &chips[ds1307->type];
1409 } else if (id) {
Tin Huynh9c19b892016-11-30 09:57:31 +07001410 chip = &chips[id->driver_data];
1411 ds1307->type = id->driver_data;
1412 } else {
1413 const struct acpi_device_id *acpi_id;
Joakim Tjernlund33df2ee2009-06-17 16:26:08 -07001414
Tin Huynh9c19b892016-11-30 09:57:31 +07001415 acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids),
Heiner Kallweit11e58902017-03-10 18:52:34 +01001416 ds1307->dev);
Tin Huynh9c19b892016-11-30 09:57:31 +07001417 if (!acpi_id)
1418 return -ENODEV;
1419 chip = &chips[acpi_id->driver_data];
1420 ds1307->type = acpi_id->driver_data;
1421 }
1422
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001423 want_irq = client->irq > 0 && chip->alarm;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001424
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001425 if (!pdata)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001426 trickle_charger_setup = ds1307_trickle_init(ds1307, chip);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001427 else if (pdata->trickle_charger_setup)
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001428 trickle_charger_setup = pdata->trickle_charger_setup;
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001429
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001430 if (trickle_charger_setup && chip->trickle_charger_reg) {
1431 trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001432 dev_dbg(ds1307->dev,
1433 "writing trickle charger info 0x%x to 0x%x\n",
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001434 trickle_charger_setup, chip->trickle_charger_reg);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001435 regmap_write(ds1307->regmap, chip->trickle_charger_reg,
Heiner Kallweitd8490fd2017-07-12 07:49:28 +02001436 trickle_charger_setup);
Matti Vaittinen33b04b72014-10-13 15:52:48 -07001437 }
Wolfram Sangeb86c302012-05-29 15:07:38 -07001438
Michael Lange8bc2a402016-01-21 18:10:16 +01001439#ifdef CONFIG_OF
1440/*
1441 * For devices with no IRQ directly connected to the SoC, the RTC chip
1442 * can be forced as a wakeup source by stating that explicitly in
1443 * the device's .dts file using the "wakeup-source" boolean property.
1444 * If the "wakeup-source" property is set, don't request an IRQ.
1445 * This will guarantee the 'wakealarm' sysfs entry is available on the device,
1446 * if supported by the RTC.
1447 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001448 if (chip->alarm && of_property_read_bool(client->dev.of_node,
1449 "wakeup-source"))
Michael Lange8bc2a402016-01-21 18:10:16 +01001450 ds1307_can_wakeup_device = true;
Michael Lange8bc2a402016-01-21 18:10:16 +01001451#endif
1452
David Brownell045e0e82007-07-17 04:04:55 -07001453 switch (ds1307->type) {
1454 case ds_1337:
1455 case ds_1339:
Nikita Yushchenko0759c882017-08-24 09:32:11 +03001456 case ds_1341:
Wolfram Sang97f902b2009-06-17 16:26:10 -07001457 case ds_3231:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001458 /* get registers that the "rtc" read below won't read... */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001459 err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001460 regs, 2);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001461 if (err) {
1462 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001463 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001464 }
1465
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001466 /* oscillator off? turn it on, so clock can tick. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001467 if (regs[0] & DS1337_BIT_nEOSC)
1468 regs[0] &= ~DS1337_BIT_nEOSC;
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001469
David Anders40ce9722012-03-23 15:02:37 -07001470 /*
Michael Lange8bc2a402016-01-21 18:10:16 +01001471 * Using IRQ or defined as wakeup-source?
1472 * Disable the square wave and both alarms.
Wolfram Sang97f902b2009-06-17 16:26:10 -07001473 * For some variants, be sure alarms can trigger when we're
1474 * running on Vbackup (BBSQI/BBSQW)
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001475 */
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001476 if (want_irq || ds1307_can_wakeup_device) {
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001477 regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit;
1478 regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001479 }
1480
Heiner Kallweit11e58902017-03-10 18:52:34 +01001481 regmap_write(ds1307->regmap, DS1337_REG_CONTROL,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001482 regs[0]);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001483
1484 /* oscillator fault? clear flag, and warn */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001485 if (regs[1] & DS1337_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001486 regmap_write(ds1307->regmap, DS1337_REG_STATUS,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001487 regs[1] & ~DS1337_BIT_OSF);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001488 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell1abb0dc2006-06-25 05:48:17 -07001489 }
David Brownell045e0e82007-07-17 04:04:55 -07001490 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001491
1492 case rx_8025:
Heiner Kallweit11e58902017-03-10 18:52:34 +01001493 err = regmap_bulk_read(ds1307->regmap,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001494 RX8025_REG_CTRL1 << 4 | 0x08, regs, 2);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001495 if (err) {
1496 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001497 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001498 }
1499
1500 /* oscillator off? turn it on, so clock can tick. */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001501 if (!(regs[1] & RX8025_BIT_XST)) {
1502 regs[1] |= RX8025_BIT_XST;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001503 regmap_write(ds1307->regmap,
1504 RX8025_REG_CTRL2 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001505 regs[1]);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001506 dev_warn(ds1307->dev,
Matthias Fuchsa2166852009-03-31 15:24:58 -07001507 "oscillator stop detected - SET TIME!\n");
1508 }
1509
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001510 if (regs[1] & RX8025_BIT_PON) {
1511 regs[1] &= ~RX8025_BIT_PON;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001512 regmap_write(ds1307->regmap,
1513 RX8025_REG_CTRL2 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001514 regs[1]);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001515 dev_warn(ds1307->dev, "power-on detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001516 }
1517
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001518 if (regs[1] & RX8025_BIT_VDET) {
1519 regs[1] &= ~RX8025_BIT_VDET;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001520 regmap_write(ds1307->regmap,
1521 RX8025_REG_CTRL2 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001522 regs[1]);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001523 dev_warn(ds1307->dev, "voltage drop detected\n");
Matthias Fuchsa2166852009-03-31 15:24:58 -07001524 }
1525
1526 /* make sure we are running in 24hour mode */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001527 if (!(regs[0] & RX8025_BIT_2412)) {
Matthias Fuchsa2166852009-03-31 15:24:58 -07001528 u8 hour;
1529
1530 /* switch to 24 hour mode */
Heiner Kallweit11e58902017-03-10 18:52:34 +01001531 regmap_write(ds1307->regmap,
1532 RX8025_REG_CTRL1 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001533 regs[0] | RX8025_BIT_2412);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001534
Heiner Kallweit11e58902017-03-10 18:52:34 +01001535 err = regmap_bulk_read(ds1307->regmap,
1536 RX8025_REG_CTRL1 << 4 | 0x08,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001537 regs, 2);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001538 if (err) {
1539 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001540 goto exit;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001541 }
1542
1543 /* correct hour */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001544 hour = bcd2bin(regs[DS1307_REG_HOUR]);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001545 if (hour == 12)
1546 hour = 0;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001547 if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
Matthias Fuchsa2166852009-03-31 15:24:58 -07001548 hour += 12;
1549
Heiner Kallweit11e58902017-03-10 18:52:34 +01001550 regmap_write(ds1307->regmap,
1551 DS1307_REG_HOUR << 4 | 0x08, hour);
Matthias Fuchsa2166852009-03-31 15:24:58 -07001552 }
1553 break;
David Brownell045e0e82007-07-17 04:04:55 -07001554 default:
1555 break;
1556 }
David Brownell1abb0dc2006-06-25 05:48:17 -07001557
1558read_rtc:
1559 /* read RTC registers */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001560 err = regmap_bulk_read(ds1307->regmap, chip->offset, regs,
1561 sizeof(regs));
Heiner Kallweit11e58902017-03-10 18:52:34 +01001562 if (err) {
1563 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001564 goto exit;
David Brownell1abb0dc2006-06-25 05:48:17 -07001565 }
1566
David Anders40ce9722012-03-23 15:02:37 -07001567 /*
1568 * minimal sanity checking; some chips (like DS1340) don't
David Brownell1abb0dc2006-06-25 05:48:17 -07001569 * specify the extra bits as must-be-zero, but there are
1570 * still a few values that are clearly out-of-range.
1571 */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001572 tmp = regs[DS1307_REG_SECS];
David Brownell045e0e82007-07-17 04:04:55 -07001573 switch (ds1307->type) {
1574 case ds_1307:
Stefan Agner8566f702017-03-23 16:54:57 -07001575 case m41t0:
David Brownell045e0e82007-07-17 04:04:55 -07001576 case m41t00:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001577 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001578 if (tmp & DS1307_BIT_CH) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001579 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
1580 dev_warn(ds1307->dev, "SET TIME!\n");
David Brownell045e0e82007-07-17 04:04:55 -07001581 goto read_rtc;
David Brownell1abb0dc2006-06-25 05:48:17 -07001582 }
David Brownell045e0e82007-07-17 04:04:55 -07001583 break;
Sean Nyekjaer300a7732017-06-08 12:36:54 +02001584 case ds_1308:
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001585 case ds_1338:
1586 /* clock halted? turn it on, so clock can tick. */
David Brownell045e0e82007-07-17 04:04:55 -07001587 if (tmp & DS1307_BIT_CH)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001588 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001589
1590 /* oscillator fault? clear flag, and warn */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001591 if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001592 regmap_write(ds1307->regmap, DS1307_REG_CONTROL,
Alexandre Belloni4057a662017-09-04 22:46:06 +02001593 regs[DS1307_REG_CONTROL] &
1594 ~DS1338_BIT_OSF);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001595 dev_warn(ds1307->dev, "SET TIME!\n");
Rodolfo Giomettibe5f59f2007-07-17 04:05:06 -07001596 goto read_rtc;
1597 }
David Brownell045e0e82007-07-17 04:04:55 -07001598 break;
frederic Rodofcd8db02008-02-06 01:38:55 -08001599 case ds_1340:
1600 /* clock halted? turn it on, so clock can tick. */
1601 if (tmp & DS1340_BIT_nEOSC)
Heiner Kallweit11e58902017-03-10 18:52:34 +01001602 regmap_write(ds1307->regmap, DS1307_REG_SECS, 0);
frederic Rodofcd8db02008-02-06 01:38:55 -08001603
Heiner Kallweit11e58902017-03-10 18:52:34 +01001604 err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp);
1605 if (err) {
1606 dev_dbg(ds1307->dev, "read error %d\n", err);
Jingoo Hanedca66d2013-07-03 15:07:05 -07001607 goto exit;
frederic Rodofcd8db02008-02-06 01:38:55 -08001608 }
1609
1610 /* oscillator fault? clear flag, and warn */
1611 if (tmp & DS1340_BIT_OSF) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001612 regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0);
1613 dev_warn(ds1307->dev, "SET TIME!\n");
frederic Rodofcd8db02008-02-06 01:38:55 -08001614 }
1615 break;
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001616 case mcp794xx:
David Anders43fcb812011-11-02 13:37:53 -07001617 /* make sure that the backup battery is enabled */
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001618 if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001619 regmap_write(ds1307->regmap, DS1307_REG_WDAY,
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001620 regs[DS1307_REG_WDAY] |
Heiner Kallweit11e58902017-03-10 18:52:34 +01001621 MCP794XX_BIT_VBATEN);
David Anders43fcb812011-11-02 13:37:53 -07001622 }
1623
1624 /* clock halted? turn it on, so clock can tick. */
Tomas Novotnyf4199f82014-12-10 15:53:57 -08001625 if (!(tmp & MCP794XX_BIT_ST)) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001626 regmap_write(ds1307->regmap, DS1307_REG_SECS,
1627 MCP794XX_BIT_ST);
1628 dev_warn(ds1307->dev, "SET TIME!\n");
David Anders43fcb812011-11-02 13:37:53 -07001629 goto read_rtc;
1630 }
1631
1632 break;
Wolfram Sang32d322b2012-03-23 15:02:36 -07001633 default:
David Brownell045e0e82007-07-17 04:04:55 -07001634 break;
David Brownell1abb0dc2006-06-25 05:48:17 -07001635 }
David Brownell045e0e82007-07-17 04:04:55 -07001636
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001637 tmp = regs[DS1307_REG_HOUR];
David Brownellc065f352007-07-17 04:05:10 -07001638 switch (ds1307->type) {
1639 case ds_1340:
Stefan Agner8566f702017-03-23 16:54:57 -07001640 case m41t0:
David Brownellc065f352007-07-17 04:05:10 -07001641 case m41t00:
David Anders40ce9722012-03-23 15:02:37 -07001642 /*
1643 * NOTE: ignores century bits; fix before deploying
David Brownellc065f352007-07-17 04:05:10 -07001644 * systems that will run through year 2100.
1645 */
1646 break;
Matthias Fuchsa2166852009-03-31 15:24:58 -07001647 case rx_8025:
1648 break;
David Brownellc065f352007-07-17 04:05:10 -07001649 default:
1650 if (!(tmp & DS1307_BIT_12HR))
1651 break;
1652
David Anders40ce9722012-03-23 15:02:37 -07001653 /*
1654 * Be sure we're in 24 hour mode. Multi-master systems
David Brownellc065f352007-07-17 04:05:10 -07001655 * take note...
1656 */
Adrian Bunkfe20ba72008-10-18 20:28:41 -07001657 tmp = bcd2bin(tmp & 0x1f);
David Brownellc065f352007-07-17 04:05:10 -07001658 if (tmp == 12)
1659 tmp = 0;
Alexandre Belloni042fa8c2017-09-04 22:46:02 +02001660 if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM)
David Brownellc065f352007-07-17 04:05:10 -07001661 tmp += 12;
Heiner Kallweite5531702017-07-12 07:49:47 +02001662 regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR,
Heiner Kallweit11e58902017-03-10 18:52:34 +01001663 bin2bcd(tmp));
David Brownell1abb0dc2006-06-25 05:48:17 -07001664 }
1665
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001666 if (want_irq || ds1307_can_wakeup_device) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001667 device_set_wakeup_capable(ds1307->dev, true);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001668 set_bit(HAS_ALARM, &ds1307->flags);
1669 }
Alexandre Belloni69b119a2017-07-06 11:42:06 +02001670
1671 ds1307->rtc = devm_rtc_allocate_device(ds1307->dev);
Alexandre Bellonie69c0562017-09-04 22:46:07 +02001672 if (IS_ERR(ds1307->rtc))
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001673 return PTR_ERR(ds1307->rtc);
David Brownell1abb0dc2006-06-25 05:48:17 -07001674
Heiner Kallweit82e2d432017-07-12 07:49:37 +02001675 if (ds1307_can_wakeup_device && !want_irq) {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001676 dev_info(ds1307->dev,
1677 "'wakeup-source' is set, request for an IRQ is disabled!\n");
Michael Lange8bc2a402016-01-21 18:10:16 +01001678 /* We cannot support UIE mode if we do not have an IRQ line */
1679 ds1307->rtc->uie_unsupported = 1;
1680 }
1681
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001682 if (want_irq) {
Heiner Kallweit45947122017-07-12 07:49:41 +02001683 err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL,
1684 chip->irq_handler ?: ds1307_irq,
Nishanth Menonc5983192015-06-23 11:15:11 -05001685 IRQF_SHARED | IRQF_ONESHOT,
Alexandre Belloni4b9e2a02017-06-02 14:13:21 +02001686 ds1307->name, ds1307);
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001687 if (err) {
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001688 client->irq = 0;
Heiner Kallweit11e58902017-03-10 18:52:34 +01001689 device_set_wakeup_capable(ds1307->dev, false);
Simon Guinot3abb1ad2015-11-26 15:37:13 +01001690 clear_bit(HAS_ALARM, &ds1307->flags);
Heiner Kallweit11e58902017-03-10 18:52:34 +01001691 dev_err(ds1307->dev, "unable to request IRQ!\n");
Alexandre Bellonie69c0562017-09-04 22:46:07 +02001692 } else {
Heiner Kallweit11e58902017-03-10 18:52:34 +01001693 dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq);
Alexandre Bellonie69c0562017-09-04 22:46:07 +02001694 }
Rodolfo Giometticb49a5e2008-10-15 22:02:58 -07001695 }
1696
Alexandre Bellonie9fb7682018-02-12 23:47:22 +01001697 ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops;
1698 err = rtc_register_device(ds1307->rtc);
1699 if (err)
1700 return err;
1701
Austin Boyle9eab0a72012-03-23 15:02:38 -07001702 if (chip->nvram_size) {
Alexandre Belloni409baf12018-02-12 23:47:23 +01001703 struct nvmem_config nvmem_cfg = {
1704 .name = "ds1307_nvram",
1705 .word_size = 1,
1706 .stride = 1,
1707 .size = chip->nvram_size,
1708 .reg_read = ds1307_nvram_read,
1709 .reg_write = ds1307_nvram_write,
1710 .priv = ds1307,
1711 };
Alessandro Zummo4071ea22014-04-03 14:49:36 -07001712
Alexandre Belloniabc925f2017-07-06 11:42:07 +02001713 ds1307->rtc->nvram_old_abi = true;
Alexandre Belloni409baf12018-02-12 23:47:23 +01001714 rtc_nvmem_register(ds1307->rtc, &nvmem_cfg);
David Brownell682d73f2007-11-14 16:58:32 -08001715 }
1716
Akinobu Mita445c0202016-01-25 00:22:16 +09001717 ds1307_hwmon_register(ds1307);
Akinobu Mita6c6ff142016-01-31 23:10:10 +09001718 ds1307_clks_register(ds1307);
Akinobu Mita445c0202016-01-25 00:22:16 +09001719
David Brownell1abb0dc2006-06-25 05:48:17 -07001720 return 0;
1721
Jingoo Hanedca66d2013-07-03 15:07:05 -07001722exit:
David Brownell1abb0dc2006-06-25 05:48:17 -07001723 return err;
1724}
1725
David Brownell1abb0dc2006-06-25 05:48:17 -07001726static struct i2c_driver ds1307_driver = {
1727 .driver = {
David Brownellc065f352007-07-17 04:05:10 -07001728 .name = "rtc-ds1307",
Javier Martinez Canillas7ef6d2c2017-03-03 11:29:15 -03001729 .of_match_table = of_match_ptr(ds1307_of_match),
Tin Huynh9c19b892016-11-30 09:57:31 +07001730 .acpi_match_table = ACPI_PTR(ds1307_acpi_ids),
David Brownell1abb0dc2006-06-25 05:48:17 -07001731 },
David Brownellc065f352007-07-17 04:05:10 -07001732 .probe = ds1307_probe,
Jean Delvare3760f732008-04-29 23:11:40 +02001733 .id_table = ds1307_id,
David Brownell1abb0dc2006-06-25 05:48:17 -07001734};
1735
Axel Lin0abc9202012-03-23 15:02:31 -07001736module_i2c_driver(ds1307_driver);
David Brownell1abb0dc2006-06-25 05:48:17 -07001737
1738MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips");
1739MODULE_LICENSE("GPL");