David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1 | /* |
| 2 | * rtc-ds1307.c - RTC driver for some mostly-compatible I2C chips. |
| 3 | * |
| 4 | * Copyright (C) 2005 James Chapman (ds1337 core) |
| 5 | * Copyright (C) 2006 David Brownell |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 6 | * Copyright (C) 2009 Matthias Fuchs (rx8025 support) |
Bertrand Achard | bc48b90 | 2013-04-29 16:19:26 -0700 | [diff] [blame] | 7 | * Copyright (C) 2012 Bertrand Achard (nvram access fixes) |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 14 | #include <linux/acpi.h> |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 15 | #include <linux/bcd.h> |
Nishanth Menon | eac7237 | 2015-06-23 11:15:12 -0500 | [diff] [blame] | 16 | #include <linux/i2c.h> |
| 17 | #include <linux/init.h> |
| 18 | #include <linux/module.h> |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 19 | #include <linux/of_device.h> |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 20 | #include <linux/rtc/ds1307.h> |
Nishanth Menon | eac7237 | 2015-06-23 11:15:12 -0500 | [diff] [blame] | 21 | #include <linux/rtc.h> |
| 22 | #include <linux/slab.h> |
| 23 | #include <linux/string.h> |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 24 | #include <linux/hwmon.h> |
| 25 | #include <linux/hwmon-sysfs.h> |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 26 | #include <linux/clk-provider.h> |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 27 | #include <linux/regmap.h> |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 28 | |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 29 | /* |
| 30 | * We can't determine type by probing, but if we expect pre-Linux code |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 31 | * to have set the chip up as a clock (turning on the oscillator and |
| 32 | * setting the date and time), Linux can ignore the non-clock features. |
| 33 | * That's a natural job for a factory or repair bench. |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 34 | */ |
| 35 | enum ds_type { |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 36 | ds_1307, |
Sean Nyekjaer | 300a773 | 2017-06-08 12:36:54 +0200 | [diff] [blame] | 37 | ds_1308, |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 38 | ds_1337, |
| 39 | ds_1338, |
| 40 | ds_1339, |
| 41 | ds_1340, |
Nikita Yushchenko | 0759c88 | 2017-08-24 09:32:11 +0300 | [diff] [blame] | 42 | ds_1341, |
Joakim Tjernlund | 33df2ee | 2009-06-17 16:26:08 -0700 | [diff] [blame] | 43 | ds_1388, |
Wolfram Sang | 97f902b | 2009-06-17 16:26:10 -0700 | [diff] [blame] | 44 | ds_3231, |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 45 | m41t0, |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 46 | m41t00, |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 47 | mcp794xx, |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 48 | rx_8025, |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 49 | rx_8130, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 50 | last_ds_type /* always last */ |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 51 | /* rs5c372 too? different address... */ |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 52 | }; |
| 53 | |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 54 | |
| 55 | /* RTC registers don't differ much, except for the century flag */ |
| 56 | #define DS1307_REG_SECS 0x00 /* 00-59 */ |
| 57 | # define DS1307_BIT_CH 0x80 |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 58 | # define DS1340_BIT_nEOSC 0x80 |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 59 | # define MCP794XX_BIT_ST 0x80 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 60 | #define DS1307_REG_MIN 0x01 /* 00-59 */ |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 61 | # define M41T0_BIT_OF 0x80 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 62 | #define DS1307_REG_HOUR 0x02 /* 00-23, or 1-12{am,pm} */ |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 63 | # define DS1307_BIT_12HR 0x40 /* in REG_HOUR */ |
| 64 | # define DS1307_BIT_PM 0x20 /* in REG_HOUR */ |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 65 | # define DS1340_BIT_CENTURY_EN 0x80 /* in REG_HOUR */ |
| 66 | # define DS1340_BIT_CENTURY 0x40 /* in REG_HOUR */ |
| 67 | #define DS1307_REG_WDAY 0x03 /* 01-07 */ |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 68 | # define MCP794XX_BIT_VBATEN 0x08 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 69 | #define DS1307_REG_MDAY 0x04 /* 01-31 */ |
| 70 | #define DS1307_REG_MONTH 0x05 /* 01-12 */ |
| 71 | # define DS1337_BIT_CENTURY 0x80 /* in REG_MONTH */ |
| 72 | #define DS1307_REG_YEAR 0x06 /* 00-99 */ |
| 73 | |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 74 | /* |
| 75 | * Other registers (control, status, alarms, trickle charge, NVRAM, etc) |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 76 | * start at 7, and they differ a LOT. Only control and status matter for |
| 77 | * basic RTC date and time functionality; be careful using them. |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 78 | */ |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 79 | #define DS1307_REG_CONTROL 0x07 /* or ds1338 */ |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 80 | # define DS1307_BIT_OUT 0x80 |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 81 | # define DS1338_BIT_OSF 0x20 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 82 | # define DS1307_BIT_SQWE 0x10 |
| 83 | # define DS1307_BIT_RS1 0x02 |
| 84 | # define DS1307_BIT_RS0 0x01 |
| 85 | #define DS1337_REG_CONTROL 0x0e |
| 86 | # define DS1337_BIT_nEOSC 0x80 |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 87 | # define DS1339_BIT_BBSQI 0x20 |
Wolfram Sang | 97f902b | 2009-06-17 16:26:10 -0700 | [diff] [blame] | 88 | # define DS3231_BIT_BBSQW 0x40 /* same as BBSQI */ |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 89 | # define DS1337_BIT_RS2 0x10 |
| 90 | # define DS1337_BIT_RS1 0x08 |
| 91 | # define DS1337_BIT_INTCN 0x04 |
| 92 | # define DS1337_BIT_A2IE 0x02 |
| 93 | # define DS1337_BIT_A1IE 0x01 |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 94 | #define DS1340_REG_CONTROL 0x07 |
| 95 | # define DS1340_BIT_OUT 0x80 |
| 96 | # define DS1340_BIT_FT 0x40 |
| 97 | # define DS1340_BIT_CALIB_SIGN 0x20 |
| 98 | # define DS1340_M_CALIBRATION 0x1f |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 99 | #define DS1340_REG_FLAG 0x09 |
| 100 | # define DS1340_BIT_OSF 0x80 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 101 | #define DS1337_REG_STATUS 0x0f |
| 102 | # define DS1337_BIT_OSF 0x80 |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 103 | # define DS3231_BIT_EN32KHZ 0x08 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 104 | # define DS1337_BIT_A2I 0x02 |
| 105 | # define DS1337_BIT_A1I 0x01 |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 106 | #define DS1339_REG_ALARM1_SECS 0x07 |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 107 | |
| 108 | #define DS13XX_TRICKLE_CHARGER_MAGIC 0xa0 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 109 | |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 110 | #define RX8025_REG_CTRL1 0x0e |
| 111 | # define RX8025_BIT_2412 0x20 |
| 112 | #define RX8025_REG_CTRL2 0x0f |
| 113 | # define RX8025_BIT_PON 0x10 |
| 114 | # define RX8025_BIT_VDET 0x40 |
| 115 | # define RX8025_BIT_XST 0x20 |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 116 | |
| 117 | |
| 118 | struct ds1307 { |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 119 | struct nvmem_config nvmem_cfg; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 120 | enum ds_type type; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 121 | unsigned long flags; |
| 122 | #define HAS_NVRAM 0 /* bit 0 == sysfs file active */ |
| 123 | #define HAS_ALARM 1 /* bit 1 == irq claimed */ |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 124 | struct device *dev; |
| 125 | struct regmap *regmap; |
| 126 | const char *name; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 127 | struct rtc_device *rtc; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 128 | #ifdef CONFIG_COMMON_CLK |
| 129 | struct clk_hw clks[2]; |
| 130 | #endif |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 131 | }; |
| 132 | |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 133 | struct chip_desc { |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 134 | unsigned alarm:1; |
Austin Boyle | 9eab0a7 | 2012-03-23 15:02:38 -0700 | [diff] [blame] | 135 | u16 nvram_offset; |
| 136 | u16 nvram_size; |
Heiner Kallweit | e553170 | 2017-07-12 07:49:47 +0200 | [diff] [blame] | 137 | u8 offset; /* register's offset */ |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 138 | u8 century_reg; |
| 139 | u8 century_enable_bit; |
| 140 | u8 century_bit; |
Heiner Kallweit | 0b6ee80 | 2017-07-12 07:49:22 +0200 | [diff] [blame] | 141 | u8 bbsqi_bit; |
Heiner Kallweit | 4594712 | 2017-07-12 07:49:41 +0200 | [diff] [blame] | 142 | irq_handler_t irq_handler; |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 143 | const struct rtc_class_ops *rtc_ops; |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 144 | u16 trickle_charger_reg; |
Alexandre Belloni | 57ec2d9 | 2017-09-04 22:46:04 +0200 | [diff] [blame] | 145 | u8 (*do_trickle_setup)(struct ds1307 *, u32, |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 146 | bool); |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 147 | }; |
| 148 | |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 149 | static int ds1307_get_time(struct device *dev, struct rtc_time *t); |
| 150 | static int ds1307_set_time(struct device *dev, struct rtc_time *t); |
Alexandre Belloni | 57ec2d9 | 2017-09-04 22:46:04 +0200 | [diff] [blame] | 151 | static u8 do_trickle_setup_ds1339(struct ds1307 *, u32 ohms, bool diode); |
Heiner Kallweit | 4594712 | 2017-07-12 07:49:41 +0200 | [diff] [blame] | 152 | static irqreturn_t rx8130_irq(int irq, void *dev_id); |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 153 | static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t); |
| 154 | static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t); |
| 155 | static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled); |
Heiner Kallweit | 4594712 | 2017-07-12 07:49:41 +0200 | [diff] [blame] | 156 | static irqreturn_t mcp794xx_irq(int irq, void *dev_id); |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 157 | static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t); |
| 158 | static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t); |
| 159 | static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled); |
| 160 | |
| 161 | static const struct rtc_class_ops rx8130_rtc_ops = { |
| 162 | .read_time = ds1307_get_time, |
| 163 | .set_time = ds1307_set_time, |
| 164 | .read_alarm = rx8130_read_alarm, |
| 165 | .set_alarm = rx8130_set_alarm, |
| 166 | .alarm_irq_enable = rx8130_alarm_irq_enable, |
| 167 | }; |
| 168 | |
| 169 | static const struct rtc_class_ops mcp794xx_rtc_ops = { |
| 170 | .read_time = ds1307_get_time, |
| 171 | .set_time = ds1307_set_time, |
| 172 | .read_alarm = mcp794xx_read_alarm, |
| 173 | .set_alarm = mcp794xx_set_alarm, |
| 174 | .alarm_irq_enable = mcp794xx_alarm_irq_enable, |
| 175 | }; |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 176 | |
Heiner Kallweit | 7624df4 | 2017-07-12 07:49:33 +0200 | [diff] [blame] | 177 | static const struct chip_desc chips[last_ds_type] = { |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 178 | [ds_1307] = { |
Austin Boyle | 9eab0a7 | 2012-03-23 15:02:38 -0700 | [diff] [blame] | 179 | .nvram_offset = 8, |
| 180 | .nvram_size = 56, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 181 | }, |
Sean Nyekjaer | 300a773 | 2017-06-08 12:36:54 +0200 | [diff] [blame] | 182 | [ds_1308] = { |
| 183 | .nvram_offset = 8, |
| 184 | .nvram_size = 56, |
| 185 | }, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 186 | [ds_1337] = { |
| 187 | .alarm = 1, |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 188 | .century_reg = DS1307_REG_MONTH, |
| 189 | .century_bit = DS1337_BIT_CENTURY, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 190 | }, |
| 191 | [ds_1338] = { |
Austin Boyle | 9eab0a7 | 2012-03-23 15:02:38 -0700 | [diff] [blame] | 192 | .nvram_offset = 8, |
| 193 | .nvram_size = 56, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 194 | }, |
| 195 | [ds_1339] = { |
| 196 | .alarm = 1, |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 197 | .century_reg = DS1307_REG_MONTH, |
| 198 | .century_bit = DS1337_BIT_CENTURY, |
Heiner Kallweit | 0b6ee80 | 2017-07-12 07:49:22 +0200 | [diff] [blame] | 199 | .bbsqi_bit = DS1339_BIT_BBSQI, |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 200 | .trickle_charger_reg = 0x10, |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 201 | .do_trickle_setup = &do_trickle_setup_ds1339, |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 202 | }, |
| 203 | [ds_1340] = { |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 204 | .century_reg = DS1307_REG_HOUR, |
| 205 | .century_enable_bit = DS1340_BIT_CENTURY_EN, |
| 206 | .century_bit = DS1340_BIT_CENTURY, |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 207 | .trickle_charger_reg = 0x08, |
| 208 | }, |
Nikita Yushchenko | 0759c88 | 2017-08-24 09:32:11 +0300 | [diff] [blame] | 209 | [ds_1341] = { |
| 210 | .century_reg = DS1307_REG_MONTH, |
| 211 | .century_bit = DS1337_BIT_CENTURY, |
| 212 | }, |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 213 | [ds_1388] = { |
Heiner Kallweit | e553170 | 2017-07-12 07:49:47 +0200 | [diff] [blame] | 214 | .offset = 1, |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 215 | .trickle_charger_reg = 0x0a, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 216 | }, |
| 217 | [ds_3231] = { |
| 218 | .alarm = 1, |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 219 | .century_reg = DS1307_REG_MONTH, |
| 220 | .century_bit = DS1337_BIT_CENTURY, |
Heiner Kallweit | 0b6ee80 | 2017-07-12 07:49:22 +0200 | [diff] [blame] | 221 | .bbsqi_bit = DS3231_BIT_BBSQW, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 222 | }, |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 223 | [rx_8130] = { |
| 224 | .alarm = 1, |
| 225 | /* this is battery backed SRAM */ |
| 226 | .nvram_offset = 0x20, |
| 227 | .nvram_size = 4, /* 32bit (4 word x 8 bit) */ |
Heiner Kallweit | e553170 | 2017-07-12 07:49:47 +0200 | [diff] [blame] | 228 | .offset = 0x10, |
Heiner Kallweit | 4594712 | 2017-07-12 07:49:41 +0200 | [diff] [blame] | 229 | .irq_handler = rx8130_irq, |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 230 | .rtc_ops = &rx8130_rtc_ops, |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 231 | }, |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 232 | [mcp794xx] = { |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 233 | .alarm = 1, |
Austin Boyle | 9eab0a7 | 2012-03-23 15:02:38 -0700 | [diff] [blame] | 234 | /* this is battery backed SRAM */ |
| 235 | .nvram_offset = 0x20, |
| 236 | .nvram_size = 0x40, |
Heiner Kallweit | 4594712 | 2017-07-12 07:49:41 +0200 | [diff] [blame] | 237 | .irq_handler = mcp794xx_irq, |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 238 | .rtc_ops = &mcp794xx_rtc_ops, |
Austin Boyle | 9eab0a7 | 2012-03-23 15:02:38 -0700 | [diff] [blame] | 239 | }, |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 240 | }; |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 241 | |
Jean Delvare | 3760f73 | 2008-04-29 23:11:40 +0200 | [diff] [blame] | 242 | static const struct i2c_device_id ds1307_id[] = { |
| 243 | { "ds1307", ds_1307 }, |
Sean Nyekjaer | 300a773 | 2017-06-08 12:36:54 +0200 | [diff] [blame] | 244 | { "ds1308", ds_1308 }, |
Jean Delvare | 3760f73 | 2008-04-29 23:11:40 +0200 | [diff] [blame] | 245 | { "ds1337", ds_1337 }, |
| 246 | { "ds1338", ds_1338 }, |
| 247 | { "ds1339", ds_1339 }, |
Joakim Tjernlund | 33df2ee | 2009-06-17 16:26:08 -0700 | [diff] [blame] | 248 | { "ds1388", ds_1388 }, |
Jean Delvare | 3760f73 | 2008-04-29 23:11:40 +0200 | [diff] [blame] | 249 | { "ds1340", ds_1340 }, |
Nikita Yushchenko | 0759c88 | 2017-08-24 09:32:11 +0300 | [diff] [blame] | 250 | { "ds1341", ds_1341 }, |
Wolfram Sang | 97f902b | 2009-06-17 16:26:10 -0700 | [diff] [blame] | 251 | { "ds3231", ds_3231 }, |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 252 | { "m41t0", m41t0 }, |
Jean Delvare | 3760f73 | 2008-04-29 23:11:40 +0200 | [diff] [blame] | 253 | { "m41t00", m41t00 }, |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 254 | { "mcp7940x", mcp794xx }, |
| 255 | { "mcp7941x", mcp794xx }, |
Priyanka Jain | 31c1771 | 2011-06-27 16:18:04 -0700 | [diff] [blame] | 256 | { "pt7c4338", ds_1307 }, |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 257 | { "rx8025", rx_8025 }, |
Alexandre Belloni | 78aaa06 | 2016-07-13 02:36:41 +0200 | [diff] [blame] | 258 | { "isl12057", ds_1337 }, |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 259 | { "rx8130", rx_8130 }, |
Jean Delvare | 3760f73 | 2008-04-29 23:11:40 +0200 | [diff] [blame] | 260 | { } |
| 261 | }; |
| 262 | MODULE_DEVICE_TABLE(i2c, ds1307_id); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 263 | |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 264 | #ifdef CONFIG_OF |
| 265 | static const struct of_device_id ds1307_of_match[] = { |
| 266 | { |
| 267 | .compatible = "dallas,ds1307", |
| 268 | .data = (void *)ds_1307 |
| 269 | }, |
| 270 | { |
Sean Nyekjaer | 300a773 | 2017-06-08 12:36:54 +0200 | [diff] [blame] | 271 | .compatible = "dallas,ds1308", |
| 272 | .data = (void *)ds_1308 |
| 273 | }, |
| 274 | { |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 275 | .compatible = "dallas,ds1337", |
| 276 | .data = (void *)ds_1337 |
| 277 | }, |
| 278 | { |
| 279 | .compatible = "dallas,ds1338", |
| 280 | .data = (void *)ds_1338 |
| 281 | }, |
| 282 | { |
| 283 | .compatible = "dallas,ds1339", |
| 284 | .data = (void *)ds_1339 |
| 285 | }, |
| 286 | { |
| 287 | .compatible = "dallas,ds1388", |
| 288 | .data = (void *)ds_1388 |
| 289 | }, |
| 290 | { |
| 291 | .compatible = "dallas,ds1340", |
| 292 | .data = (void *)ds_1340 |
| 293 | }, |
| 294 | { |
Nikita Yushchenko | 0759c88 | 2017-08-24 09:32:11 +0300 | [diff] [blame] | 295 | .compatible = "dallas,ds1341", |
| 296 | .data = (void *)ds_1341 |
| 297 | }, |
| 298 | { |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 299 | .compatible = "maxim,ds3231", |
| 300 | .data = (void *)ds_3231 |
| 301 | }, |
| 302 | { |
Alexandre Belloni | db2f814 | 2017-04-08 17:22:02 +0200 | [diff] [blame] | 303 | .compatible = "st,m41t0", |
| 304 | .data = (void *)m41t00 |
| 305 | }, |
| 306 | { |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 307 | .compatible = "st,m41t00", |
| 308 | .data = (void *)m41t00 |
| 309 | }, |
| 310 | { |
| 311 | .compatible = "microchip,mcp7940x", |
| 312 | .data = (void *)mcp794xx |
| 313 | }, |
| 314 | { |
| 315 | .compatible = "microchip,mcp7941x", |
| 316 | .data = (void *)mcp794xx |
| 317 | }, |
| 318 | { |
| 319 | .compatible = "pericom,pt7c4338", |
| 320 | .data = (void *)ds_1307 |
| 321 | }, |
| 322 | { |
| 323 | .compatible = "epson,rx8025", |
| 324 | .data = (void *)rx_8025 |
| 325 | }, |
| 326 | { |
| 327 | .compatible = "isil,isl12057", |
| 328 | .data = (void *)ds_1337 |
| 329 | }, |
| 330 | { } |
| 331 | }; |
| 332 | MODULE_DEVICE_TABLE(of, ds1307_of_match); |
| 333 | #endif |
| 334 | |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 335 | #ifdef CONFIG_ACPI |
| 336 | static const struct acpi_device_id ds1307_acpi_ids[] = { |
| 337 | { .id = "DS1307", .driver_data = ds_1307 }, |
Sean Nyekjaer | 300a773 | 2017-06-08 12:36:54 +0200 | [diff] [blame] | 338 | { .id = "DS1308", .driver_data = ds_1308 }, |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 339 | { .id = "DS1337", .driver_data = ds_1337 }, |
| 340 | { .id = "DS1338", .driver_data = ds_1338 }, |
| 341 | { .id = "DS1339", .driver_data = ds_1339 }, |
| 342 | { .id = "DS1388", .driver_data = ds_1388 }, |
| 343 | { .id = "DS1340", .driver_data = ds_1340 }, |
Nikita Yushchenko | 0759c88 | 2017-08-24 09:32:11 +0300 | [diff] [blame] | 344 | { .id = "DS1341", .driver_data = ds_1341 }, |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 345 | { .id = "DS3231", .driver_data = ds_3231 }, |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 346 | { .id = "M41T0", .driver_data = m41t0 }, |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 347 | { .id = "M41T00", .driver_data = m41t00 }, |
| 348 | { .id = "MCP7940X", .driver_data = mcp794xx }, |
| 349 | { .id = "MCP7941X", .driver_data = mcp794xx }, |
| 350 | { .id = "PT7C4338", .driver_data = ds_1307 }, |
| 351 | { .id = "RX8025", .driver_data = rx_8025 }, |
| 352 | { .id = "ISL12057", .driver_data = ds_1337 }, |
| 353 | { } |
| 354 | }; |
| 355 | MODULE_DEVICE_TABLE(acpi, ds1307_acpi_ids); |
| 356 | #endif |
| 357 | |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 358 | /* |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 359 | * The ds1337 and ds1339 both have two alarms, but we only use the first |
| 360 | * one (with a "seconds" field). For ds1337 we expect nINTA is our alarm |
| 361 | * signal; ds1339 chips have only one alarm signal. |
| 362 | */ |
Felipe Balbi | 2fb07a1 | 2015-06-23 11:15:10 -0500 | [diff] [blame] | 363 | static irqreturn_t ds1307_irq(int irq, void *dev_id) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 364 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 365 | struct ds1307 *ds1307 = dev_id; |
Felipe Balbi | 2fb07a1 | 2015-06-23 11:15:10 -0500 | [diff] [blame] | 366 | struct mutex *lock = &ds1307->rtc->ops_lock; |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 367 | int stat, ret; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 368 | |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 369 | mutex_lock(lock); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 370 | ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &stat); |
| 371 | if (ret) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 372 | goto out; |
| 373 | |
| 374 | if (stat & DS1337_BIT_A1I) { |
| 375 | stat &= ~DS1337_BIT_A1I; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 376 | regmap_write(ds1307->regmap, DS1337_REG_STATUS, stat); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 377 | |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 378 | ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL, |
| 379 | DS1337_BIT_A1IE, 0); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 380 | if (ret) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 381 | goto out; |
| 382 | |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 383 | rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 384 | } |
| 385 | |
| 386 | out: |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 387 | mutex_unlock(lock); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 388 | |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 389 | return IRQ_HANDLED; |
| 390 | } |
| 391 | |
| 392 | /*----------------------------------------------------------------------*/ |
| 393 | |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 394 | static int ds1307_get_time(struct device *dev, struct rtc_time *t) |
| 395 | { |
| 396 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 397 | int tmp, ret; |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 398 | const struct chip_desc *chip = &chips[ds1307->type]; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 399 | u8 regs[7]; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 400 | |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 401 | /* read the RTC date and time registers all at once */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 402 | ret = regmap_bulk_read(ds1307->regmap, chip->offset, regs, |
| 403 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 404 | if (ret) { |
| 405 | dev_err(dev, "%s error %d\n", "read", ret); |
| 406 | return ret; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 407 | } |
| 408 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 409 | dev_dbg(dev, "%s: %7ph\n", "read", regs); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 410 | |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 411 | /* if oscillator fail bit is set, no data can be trusted */ |
| 412 | if (ds1307->type == m41t0 && |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 413 | regs[DS1307_REG_MIN] & M41T0_BIT_OF) { |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 414 | dev_warn_once(dev, "oscillator failed, set time!\n"); |
| 415 | return -EINVAL; |
| 416 | } |
| 417 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 418 | t->tm_sec = bcd2bin(regs[DS1307_REG_SECS] & 0x7f); |
| 419 | t->tm_min = bcd2bin(regs[DS1307_REG_MIN] & 0x7f); |
| 420 | tmp = regs[DS1307_REG_HOUR] & 0x3f; |
Adrian Bunk | fe20ba7 | 2008-10-18 20:28:41 -0700 | [diff] [blame] | 421 | t->tm_hour = bcd2bin(tmp); |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 422 | t->tm_wday = bcd2bin(regs[DS1307_REG_WDAY] & 0x07) - 1; |
| 423 | t->tm_mday = bcd2bin(regs[DS1307_REG_MDAY] & 0x3f); |
| 424 | tmp = regs[DS1307_REG_MONTH] & 0x1f; |
Adrian Bunk | fe20ba7 | 2008-10-18 20:28:41 -0700 | [diff] [blame] | 425 | t->tm_mon = bcd2bin(tmp) - 1; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 426 | t->tm_year = bcd2bin(regs[DS1307_REG_YEAR]) + 100; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 427 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 428 | if (regs[chip->century_reg] & chip->century_bit && |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 429 | IS_ENABLED(CONFIG_RTC_DRV_DS1307_CENTURY)) |
| 430 | t->tm_year += 100; |
Alexandre Belloni | 50d6c0e | 2016-07-13 02:26:08 +0200 | [diff] [blame] | 431 | |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 432 | dev_dbg(dev, "%s secs=%d, mins=%d, " |
| 433 | "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n", |
| 434 | "read", t->tm_sec, t->tm_min, |
| 435 | t->tm_hour, t->tm_mday, |
| 436 | t->tm_mon, t->tm_year, t->tm_wday); |
| 437 | |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 438 | /* initial clock setting can be undefined */ |
| 439 | return rtc_valid_tm(t); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 440 | } |
| 441 | |
| 442 | static int ds1307_set_time(struct device *dev, struct rtc_time *t) |
| 443 | { |
| 444 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 445 | const struct chip_desc *chip = &chips[ds1307->type]; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 446 | int result; |
| 447 | int tmp; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 448 | u8 regs[7]; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 449 | |
| 450 | dev_dbg(dev, "%s secs=%d, mins=%d, " |
| 451 | "hours=%d, mday=%d, mon=%d, year=%d, wday=%d\n", |
Jeff Garzik | 11966ad | 2006-10-04 04:41:53 -0400 | [diff] [blame] | 452 | "write", t->tm_sec, t->tm_min, |
| 453 | t->tm_hour, t->tm_mday, |
| 454 | t->tm_mon, t->tm_year, t->tm_wday); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 455 | |
Alexandre Belloni | 50d6c0e | 2016-07-13 02:26:08 +0200 | [diff] [blame] | 456 | if (t->tm_year < 100) |
| 457 | return -EINVAL; |
| 458 | |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 459 | #ifdef CONFIG_RTC_DRV_DS1307_CENTURY |
| 460 | if (t->tm_year > (chip->century_bit ? 299 : 199)) |
| 461 | return -EINVAL; |
Alexandre Belloni | 50d6c0e | 2016-07-13 02:26:08 +0200 | [diff] [blame] | 462 | #else |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 463 | if (t->tm_year > 199) |
Alexandre Belloni | 50d6c0e | 2016-07-13 02:26:08 +0200 | [diff] [blame] | 464 | return -EINVAL; |
| 465 | #endif |
| 466 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 467 | regs[DS1307_REG_SECS] = bin2bcd(t->tm_sec); |
| 468 | regs[DS1307_REG_MIN] = bin2bcd(t->tm_min); |
| 469 | regs[DS1307_REG_HOUR] = bin2bcd(t->tm_hour); |
| 470 | regs[DS1307_REG_WDAY] = bin2bcd(t->tm_wday + 1); |
| 471 | regs[DS1307_REG_MDAY] = bin2bcd(t->tm_mday); |
| 472 | regs[DS1307_REG_MONTH] = bin2bcd(t->tm_mon + 1); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 473 | |
| 474 | /* assume 20YY not 19YY */ |
| 475 | tmp = t->tm_year - 100; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 476 | regs[DS1307_REG_YEAR] = bin2bcd(tmp); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 477 | |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 478 | if (chip->century_enable_bit) |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 479 | regs[chip->century_reg] |= chip->century_enable_bit; |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 480 | if (t->tm_year > 199 && chip->century_bit) |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 481 | regs[chip->century_reg] |= chip->century_bit; |
Heiner Kallweit | e48585d | 2017-06-05 17:57:33 +0200 | [diff] [blame] | 482 | |
| 483 | if (ds1307->type == mcp794xx) { |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 484 | /* |
| 485 | * these bits were cleared when preparing the date/time |
| 486 | * values and need to be set again before writing the |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 487 | * regsfer out to the device. |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 488 | */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 489 | regs[DS1307_REG_SECS] |= MCP794XX_BIT_ST; |
| 490 | regs[DS1307_REG_WDAY] |= MCP794XX_BIT_VBATEN; |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 491 | } |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 492 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 493 | dev_dbg(dev, "%s: %7ph\n", "write", regs); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 494 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 495 | result = regmap_bulk_write(ds1307->regmap, chip->offset, regs, |
| 496 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 497 | if (result) { |
BARRE Sebastien | fed40b7 | 2009-01-07 18:07:13 -0800 | [diff] [blame] | 498 | dev_err(dev, "%s error %d\n", "write", result); |
| 499 | return result; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 500 | } |
| 501 | return 0; |
| 502 | } |
| 503 | |
Jüri Reitel | 74d88eb | 2009-01-07 18:07:16 -0800 | [diff] [blame] | 504 | static int ds1337_read_alarm(struct device *dev, struct rtc_wkalrm *t) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 505 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 506 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 507 | int ret; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 508 | u8 regs[9]; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 509 | |
| 510 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 511 | return -EINVAL; |
| 512 | |
| 513 | /* read all ALARM1, ALARM2, and status registers at once */ |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 514 | ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 515 | regs, sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 516 | if (ret) { |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 517 | dev_err(dev, "%s error %d\n", "alarm read", ret); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 518 | return ret; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 519 | } |
| 520 | |
Rasmus Villemoes | ff67abd | 2015-11-24 14:51:23 +0100 | [diff] [blame] | 521 | dev_dbg(dev, "%s: %4ph, %3ph, %2ph\n", "alarm read", |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 522 | ®s[0], ®s[4], ®s[7]); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 523 | |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 524 | /* |
| 525 | * report alarm time (ALARM1); assume 24 hour and day-of-month modes, |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 526 | * and that all four fields are checked matches |
| 527 | */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 528 | t->time.tm_sec = bcd2bin(regs[0] & 0x7f); |
| 529 | t->time.tm_min = bcd2bin(regs[1] & 0x7f); |
| 530 | t->time.tm_hour = bcd2bin(regs[2] & 0x3f); |
| 531 | t->time.tm_mday = bcd2bin(regs[3] & 0x3f); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 532 | |
| 533 | /* ... and status */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 534 | t->enabled = !!(regs[7] & DS1337_BIT_A1IE); |
| 535 | t->pending = !!(regs[8] & DS1337_BIT_A1I); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 536 | |
| 537 | dev_dbg(dev, "%s secs=%d, mins=%d, " |
| 538 | "hours=%d, mday=%d, enabled=%d, pending=%d\n", |
| 539 | "alarm read", t->time.tm_sec, t->time.tm_min, |
| 540 | t->time.tm_hour, t->time.tm_mday, |
| 541 | t->enabled, t->pending); |
| 542 | |
| 543 | return 0; |
| 544 | } |
| 545 | |
Jüri Reitel | 74d88eb | 2009-01-07 18:07:16 -0800 | [diff] [blame] | 546 | static int ds1337_set_alarm(struct device *dev, struct rtc_wkalrm *t) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 547 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 548 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 549 | unsigned char regs[9]; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 550 | u8 control, status; |
| 551 | int ret; |
| 552 | |
| 553 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 554 | return -EINVAL; |
| 555 | |
| 556 | dev_dbg(dev, "%s secs=%d, mins=%d, " |
| 557 | "hours=%d, mday=%d, enabled=%d, pending=%d\n", |
| 558 | "alarm set", t->time.tm_sec, t->time.tm_min, |
| 559 | t->time.tm_hour, t->time.tm_mday, |
| 560 | t->enabled, t->pending); |
| 561 | |
| 562 | /* read current status of both alarms and the chip */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 563 | ret = regmap_bulk_read(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs, |
| 564 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 565 | if (ret) { |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 566 | dev_err(dev, "%s error %d\n", "alarm write", ret); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 567 | return ret; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 568 | } |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 569 | control = regs[7]; |
| 570 | status = regs[8]; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 571 | |
Rasmus Villemoes | ff67abd | 2015-11-24 14:51:23 +0100 | [diff] [blame] | 572 | dev_dbg(dev, "%s: %4ph, %3ph, %02x %02x\n", "alarm set (old status)", |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 573 | ®s[0], ®s[4], control, status); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 574 | |
| 575 | /* set ALARM1, using 24 hour and day-of-month modes */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 576 | regs[0] = bin2bcd(t->time.tm_sec); |
| 577 | regs[1] = bin2bcd(t->time.tm_min); |
| 578 | regs[2] = bin2bcd(t->time.tm_hour); |
| 579 | regs[3] = bin2bcd(t->time.tm_mday); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 580 | |
| 581 | /* set ALARM2 to non-garbage */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 582 | regs[4] = 0; |
| 583 | regs[5] = 0; |
| 584 | regs[6] = 0; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 585 | |
Nicolas Boullis | 5919fb9 | 2016-04-10 13:23:05 +0200 | [diff] [blame] | 586 | /* disable alarms */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 587 | regs[7] = control & ~(DS1337_BIT_A1IE | DS1337_BIT_A2IE); |
| 588 | regs[8] = status & ~(DS1337_BIT_A1I | DS1337_BIT_A2I); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 589 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 590 | ret = regmap_bulk_write(ds1307->regmap, DS1339_REG_ALARM1_SECS, regs, |
| 591 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 592 | if (ret) { |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 593 | dev_err(dev, "can't set alarm time\n"); |
BARRE Sebastien | fed40b7 | 2009-01-07 18:07:13 -0800 | [diff] [blame] | 594 | return ret; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 595 | } |
| 596 | |
Nicolas Boullis | 5919fb9 | 2016-04-10 13:23:05 +0200 | [diff] [blame] | 597 | /* optionally enable ALARM1 */ |
| 598 | if (t->enabled) { |
| 599 | dev_dbg(dev, "alarm IRQ armed\n"); |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 600 | regs[7] |= DS1337_BIT_A1IE; /* only ALARM1 is used */ |
| 601 | regmap_write(ds1307->regmap, DS1337_REG_CONTROL, regs[7]); |
Nicolas Boullis | 5919fb9 | 2016-04-10 13:23:05 +0200 | [diff] [blame] | 602 | } |
| 603 | |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 604 | return 0; |
| 605 | } |
| 606 | |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 607 | static int ds1307_alarm_irq_enable(struct device *dev, unsigned int enabled) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 608 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 609 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 610 | |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 611 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 612 | return -ENOTTY; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 613 | |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 614 | return regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL, |
| 615 | DS1337_BIT_A1IE, |
| 616 | enabled ? DS1337_BIT_A1IE : 0); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 617 | } |
| 618 | |
David Brownell | ff8371a | 2006-09-30 23:28:17 -0700 | [diff] [blame] | 619 | static const struct rtc_class_ops ds13xx_rtc_ops = { |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 620 | .read_time = ds1307_get_time, |
| 621 | .set_time = ds1307_set_time, |
Jüri Reitel | 74d88eb | 2009-01-07 18:07:16 -0800 | [diff] [blame] | 622 | .read_alarm = ds1337_read_alarm, |
| 623 | .set_alarm = ds1337_set_alarm, |
John Stultz | 16380c1 | 2011-02-02 17:02:41 -0800 | [diff] [blame] | 624 | .alarm_irq_enable = ds1307_alarm_irq_enable, |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 625 | }; |
| 626 | |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 627 | /*----------------------------------------------------------------------*/ |
| 628 | |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 629 | /* |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 630 | * Alarm support for rx8130 devices. |
| 631 | */ |
| 632 | |
| 633 | #define RX8130_REG_ALARM_MIN 0x07 |
| 634 | #define RX8130_REG_ALARM_HOUR 0x08 |
| 635 | #define RX8130_REG_ALARM_WEEK_OR_DAY 0x09 |
| 636 | #define RX8130_REG_EXTENSION 0x0c |
Alexandre Belloni | eb4fd19 | 2017-09-04 22:46:05 +0200 | [diff] [blame^] | 637 | #define RX8130_REG_EXTENSION_WADA BIT(3) |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 638 | #define RX8130_REG_FLAG 0x0d |
Alexandre Belloni | eb4fd19 | 2017-09-04 22:46:05 +0200 | [diff] [blame^] | 639 | #define RX8130_REG_FLAG_AF BIT(3) |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 640 | #define RX8130_REG_CONTROL0 0x0e |
Alexandre Belloni | eb4fd19 | 2017-09-04 22:46:05 +0200 | [diff] [blame^] | 641 | #define RX8130_REG_CONTROL0_AIE BIT(3) |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 642 | |
| 643 | static irqreturn_t rx8130_irq(int irq, void *dev_id) |
| 644 | { |
| 645 | struct ds1307 *ds1307 = dev_id; |
| 646 | struct mutex *lock = &ds1307->rtc->ops_lock; |
| 647 | u8 ctl[3]; |
| 648 | int ret; |
| 649 | |
| 650 | mutex_lock(lock); |
| 651 | |
| 652 | /* Read control registers. */ |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 653 | ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, |
| 654 | sizeof(ctl)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 655 | if (ret < 0) |
| 656 | goto out; |
| 657 | if (!(ctl[1] & RX8130_REG_FLAG_AF)) |
| 658 | goto out; |
| 659 | ctl[1] &= ~RX8130_REG_FLAG_AF; |
| 660 | ctl[2] &= ~RX8130_REG_CONTROL0_AIE; |
| 661 | |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 662 | ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, |
| 663 | sizeof(ctl)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 664 | if (ret < 0) |
| 665 | goto out; |
| 666 | |
| 667 | rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF); |
| 668 | |
| 669 | out: |
| 670 | mutex_unlock(lock); |
| 671 | |
| 672 | return IRQ_HANDLED; |
| 673 | } |
| 674 | |
| 675 | static int rx8130_read_alarm(struct device *dev, struct rtc_wkalrm *t) |
| 676 | { |
| 677 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
| 678 | u8 ald[3], ctl[3]; |
| 679 | int ret; |
| 680 | |
| 681 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 682 | return -EINVAL; |
| 683 | |
| 684 | /* Read alarm registers. */ |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 685 | ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, |
| 686 | sizeof(ald)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 687 | if (ret < 0) |
| 688 | return ret; |
| 689 | |
| 690 | /* Read control registers. */ |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 691 | ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, |
| 692 | sizeof(ctl)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 693 | if (ret < 0) |
| 694 | return ret; |
| 695 | |
| 696 | t->enabled = !!(ctl[2] & RX8130_REG_CONTROL0_AIE); |
| 697 | t->pending = !!(ctl[1] & RX8130_REG_FLAG_AF); |
| 698 | |
| 699 | /* Report alarm 0 time assuming 24-hour and day-of-month modes. */ |
| 700 | t->time.tm_sec = -1; |
| 701 | t->time.tm_min = bcd2bin(ald[0] & 0x7f); |
| 702 | t->time.tm_hour = bcd2bin(ald[1] & 0x7f); |
| 703 | t->time.tm_wday = -1; |
| 704 | t->time.tm_mday = bcd2bin(ald[2] & 0x7f); |
| 705 | t->time.tm_mon = -1; |
| 706 | t->time.tm_year = -1; |
| 707 | t->time.tm_yday = -1; |
| 708 | t->time.tm_isdst = -1; |
| 709 | |
| 710 | dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d enabled=%d\n", |
| 711 | __func__, t->time.tm_sec, t->time.tm_min, t->time.tm_hour, |
| 712 | t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled); |
| 713 | |
| 714 | return 0; |
| 715 | } |
| 716 | |
| 717 | static int rx8130_set_alarm(struct device *dev, struct rtc_wkalrm *t) |
| 718 | { |
| 719 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
| 720 | u8 ald[3], ctl[3]; |
| 721 | int ret; |
| 722 | |
| 723 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 724 | return -EINVAL; |
| 725 | |
| 726 | dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d " |
| 727 | "enabled=%d pending=%d\n", __func__, |
| 728 | t->time.tm_sec, t->time.tm_min, t->time.tm_hour, |
| 729 | t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, |
| 730 | t->enabled, t->pending); |
| 731 | |
| 732 | /* Read control registers. */ |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 733 | ret = regmap_bulk_read(ds1307->regmap, RX8130_REG_EXTENSION, ctl, |
| 734 | sizeof(ctl)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 735 | if (ret < 0) |
| 736 | return ret; |
| 737 | |
| 738 | ctl[0] &= ~RX8130_REG_EXTENSION_WADA; |
| 739 | ctl[1] |= RX8130_REG_FLAG_AF; |
| 740 | ctl[2] &= ~RX8130_REG_CONTROL0_AIE; |
| 741 | |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 742 | ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, |
| 743 | sizeof(ctl)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 744 | if (ret < 0) |
| 745 | return ret; |
| 746 | |
| 747 | /* Hardware alarm precision is 1 minute! */ |
| 748 | ald[0] = bin2bcd(t->time.tm_min); |
| 749 | ald[1] = bin2bcd(t->time.tm_hour); |
| 750 | ald[2] = bin2bcd(t->time.tm_mday); |
| 751 | |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 752 | ret = regmap_bulk_write(ds1307->regmap, RX8130_REG_ALARM_MIN, ald, |
| 753 | sizeof(ald)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 754 | if (ret < 0) |
| 755 | return ret; |
| 756 | |
| 757 | if (!t->enabled) |
| 758 | return 0; |
| 759 | |
| 760 | ctl[2] |= RX8130_REG_CONTROL0_AIE; |
| 761 | |
Alexandre Belloni | f2b4801 | 2017-09-04 22:46:03 +0200 | [diff] [blame] | 762 | return regmap_bulk_write(ds1307->regmap, RX8130_REG_EXTENSION, ctl, |
| 763 | sizeof(ctl)); |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 764 | } |
| 765 | |
| 766 | static int rx8130_alarm_irq_enable(struct device *dev, unsigned int enabled) |
| 767 | { |
| 768 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
| 769 | int ret, reg; |
| 770 | |
| 771 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 772 | return -EINVAL; |
| 773 | |
| 774 | ret = regmap_read(ds1307->regmap, RX8130_REG_CONTROL0, ®); |
| 775 | if (ret < 0) |
| 776 | return ret; |
| 777 | |
| 778 | if (enabled) |
| 779 | reg |= RX8130_REG_CONTROL0_AIE; |
| 780 | else |
| 781 | reg &= ~RX8130_REG_CONTROL0_AIE; |
| 782 | |
| 783 | return regmap_write(ds1307->regmap, RX8130_REG_CONTROL0, reg); |
| 784 | } |
| 785 | |
Marek Vasut | ee0981b | 2017-06-18 22:55:28 +0200 | [diff] [blame] | 786 | /*----------------------------------------------------------------------*/ |
| 787 | |
| 788 | /* |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 789 | * Alarm support for mcp794xx devices. |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 790 | */ |
| 791 | |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 792 | #define MCP794XX_REG_WEEKDAY 0x3 |
| 793 | #define MCP794XX_REG_WEEKDAY_WDAY_MASK 0x7 |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 794 | #define MCP794XX_REG_CONTROL 0x07 |
| 795 | # define MCP794XX_BIT_ALM0_EN 0x10 |
| 796 | # define MCP794XX_BIT_ALM1_EN 0x20 |
| 797 | #define MCP794XX_REG_ALARM0_BASE 0x0a |
| 798 | #define MCP794XX_REG_ALARM0_CTRL 0x0d |
| 799 | #define MCP794XX_REG_ALARM1_BASE 0x11 |
| 800 | #define MCP794XX_REG_ALARM1_CTRL 0x14 |
Alexandre Belloni | eb4fd19 | 2017-09-04 22:46:05 +0200 | [diff] [blame^] | 801 | # define MCP794XX_BIT_ALMX_IF BIT(3) |
| 802 | # define MCP794XX_BIT_ALMX_C0 BIT(4) |
| 803 | # define MCP794XX_BIT_ALMX_C1 BIT(5) |
| 804 | # define MCP794XX_BIT_ALMX_C2 BIT(6) |
| 805 | # define MCP794XX_BIT_ALMX_POL BIT(7) |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 806 | # define MCP794XX_MSK_ALMX_MATCH (MCP794XX_BIT_ALMX_C0 | \ |
| 807 | MCP794XX_BIT_ALMX_C1 | \ |
| 808 | MCP794XX_BIT_ALMX_C2) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 809 | |
Felipe Balbi | 2fb07a1 | 2015-06-23 11:15:10 -0500 | [diff] [blame] | 810 | static irqreturn_t mcp794xx_irq(int irq, void *dev_id) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 811 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 812 | struct ds1307 *ds1307 = dev_id; |
Felipe Balbi | 2fb07a1 | 2015-06-23 11:15:10 -0500 | [diff] [blame] | 813 | struct mutex *lock = &ds1307->rtc->ops_lock; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 814 | int reg, ret; |
| 815 | |
Felipe Balbi | 2fb07a1 | 2015-06-23 11:15:10 -0500 | [diff] [blame] | 816 | mutex_lock(lock); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 817 | |
| 818 | /* Check and clear alarm 0 interrupt flag. */ |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 819 | ret = regmap_read(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, ®); |
| 820 | if (ret) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 821 | goto out; |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 822 | if (!(reg & MCP794XX_BIT_ALMX_IF)) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 823 | goto out; |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 824 | reg &= ~MCP794XX_BIT_ALMX_IF; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 825 | ret = regmap_write(ds1307->regmap, MCP794XX_REG_ALARM0_CTRL, reg); |
| 826 | if (ret) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 827 | goto out; |
| 828 | |
| 829 | /* Disable alarm 0. */ |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 830 | ret = regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL, |
| 831 | MCP794XX_BIT_ALM0_EN, 0); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 832 | if (ret) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 833 | goto out; |
| 834 | |
| 835 | rtc_update_irq(ds1307->rtc, 1, RTC_AF | RTC_IRQF); |
| 836 | |
| 837 | out: |
Felipe Balbi | 2fb07a1 | 2015-06-23 11:15:10 -0500 | [diff] [blame] | 838 | mutex_unlock(lock); |
| 839 | |
| 840 | return IRQ_HANDLED; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 841 | } |
| 842 | |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 843 | static int mcp794xx_read_alarm(struct device *dev, struct rtc_wkalrm *t) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 844 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 845 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 846 | u8 regs[10]; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 847 | int ret; |
| 848 | |
| 849 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 850 | return -EINVAL; |
| 851 | |
| 852 | /* Read control and alarm 0 registers. */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 853 | ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, |
| 854 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 855 | if (ret) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 856 | return ret; |
| 857 | |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 858 | t->enabled = !!(regs[0] & MCP794XX_BIT_ALM0_EN); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 859 | |
| 860 | /* Report alarm 0 time assuming 24-hour and day-of-month modes. */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 861 | t->time.tm_sec = bcd2bin(regs[3] & 0x7f); |
| 862 | t->time.tm_min = bcd2bin(regs[4] & 0x7f); |
| 863 | t->time.tm_hour = bcd2bin(regs[5] & 0x3f); |
| 864 | t->time.tm_wday = bcd2bin(regs[6] & 0x7) - 1; |
| 865 | t->time.tm_mday = bcd2bin(regs[7] & 0x3f); |
| 866 | t->time.tm_mon = bcd2bin(regs[8] & 0x1f) - 1; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 867 | t->time.tm_year = -1; |
| 868 | t->time.tm_yday = -1; |
| 869 | t->time.tm_isdst = -1; |
| 870 | |
| 871 | dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d " |
Alexandre Belloni | eb4fd19 | 2017-09-04 22:46:05 +0200 | [diff] [blame^] | 872 | "enabled=%d polarity=%d irq=%d match=%lu\n", __func__, |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 873 | t->time.tm_sec, t->time.tm_min, t->time.tm_hour, |
| 874 | t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, t->enabled, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 875 | !!(regs[6] & MCP794XX_BIT_ALMX_POL), |
| 876 | !!(regs[6] & MCP794XX_BIT_ALMX_IF), |
| 877 | (regs[6] & MCP794XX_MSK_ALMX_MATCH) >> 4); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 878 | |
| 879 | return 0; |
| 880 | } |
| 881 | |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 882 | static int mcp794xx_set_alarm(struct device *dev, struct rtc_wkalrm *t) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 883 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 884 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 885 | unsigned char regs[10]; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 886 | int ret; |
| 887 | |
| 888 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 889 | return -EINVAL; |
| 890 | |
| 891 | dev_dbg(dev, "%s, sec=%d min=%d hour=%d wday=%d mday=%d mon=%d " |
| 892 | "enabled=%d pending=%d\n", __func__, |
| 893 | t->time.tm_sec, t->time.tm_min, t->time.tm_hour, |
| 894 | t->time.tm_wday, t->time.tm_mday, t->time.tm_mon, |
| 895 | t->enabled, t->pending); |
| 896 | |
| 897 | /* Read control and alarm 0 registers. */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 898 | ret = regmap_bulk_read(ds1307->regmap, MCP794XX_REG_CONTROL, regs, |
| 899 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 900 | if (ret) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 901 | return ret; |
| 902 | |
| 903 | /* Set alarm 0, using 24-hour and day-of-month modes. */ |
| 904 | regs[3] = bin2bcd(t->time.tm_sec); |
| 905 | regs[4] = bin2bcd(t->time.tm_min); |
| 906 | regs[5] = bin2bcd(t->time.tm_hour); |
Tero Kristo | 62c8c20 | 2015-10-23 09:29:57 +0300 | [diff] [blame] | 907 | regs[6] = bin2bcd(t->time.tm_wday + 1); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 908 | regs[7] = bin2bcd(t->time.tm_mday); |
Tero Kristo | 62c8c20 | 2015-10-23 09:29:57 +0300 | [diff] [blame] | 909 | regs[8] = bin2bcd(t->time.tm_mon + 1); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 910 | |
| 911 | /* Clear the alarm 0 interrupt flag. */ |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 912 | regs[6] &= ~MCP794XX_BIT_ALMX_IF; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 913 | /* Set alarm match: second, minute, hour, day, date, month. */ |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 914 | regs[6] |= MCP794XX_MSK_ALMX_MATCH; |
Nishanth Menon | e3edd67 | 2015-04-20 19:51:34 -0500 | [diff] [blame] | 915 | /* Disable interrupt. We will not enable until completely programmed */ |
| 916 | regs[0] &= ~MCP794XX_BIT_ALM0_EN; |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 917 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 918 | ret = regmap_bulk_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs, |
| 919 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 920 | if (ret) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 921 | return ret; |
| 922 | |
Nishanth Menon | e3edd67 | 2015-04-20 19:51:34 -0500 | [diff] [blame] | 923 | if (!t->enabled) |
| 924 | return 0; |
| 925 | regs[0] |= MCP794XX_BIT_ALM0_EN; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 926 | return regmap_write(ds1307->regmap, MCP794XX_REG_CONTROL, regs[0]); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 927 | } |
| 928 | |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 929 | static int mcp794xx_alarm_irq_enable(struct device *dev, unsigned int enabled) |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 930 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 931 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 932 | |
| 933 | if (!test_bit(HAS_ALARM, &ds1307->flags)) |
| 934 | return -EINVAL; |
| 935 | |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 936 | return regmap_update_bits(ds1307->regmap, MCP794XX_REG_CONTROL, |
| 937 | MCP794XX_BIT_ALM0_EN, |
| 938 | enabled ? MCP794XX_BIT_ALM0_EN : 0); |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 939 | } |
| 940 | |
Simon Guinot | 1d1945d | 2014-04-03 14:49:55 -0700 | [diff] [blame] | 941 | /*----------------------------------------------------------------------*/ |
| 942 | |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 943 | static int ds1307_nvram_read(void *priv, unsigned int offset, void *val, |
| 944 | size_t bytes) |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 945 | { |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 946 | struct ds1307 *ds1307 = priv; |
Heiner Kallweit | 969fa07 | 2017-07-12 07:49:54 +0200 | [diff] [blame] | 947 | const struct chip_desc *chip = &chips[ds1307->type]; |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 948 | |
Heiner Kallweit | 969fa07 | 2017-07-12 07:49:54 +0200 | [diff] [blame] | 949 | return regmap_bulk_read(ds1307->regmap, chip->nvram_offset + offset, |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 950 | val, bytes); |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 951 | } |
| 952 | |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 953 | static int ds1307_nvram_write(void *priv, unsigned int offset, void *val, |
| 954 | size_t bytes) |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 955 | { |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 956 | struct ds1307 *ds1307 = priv; |
Heiner Kallweit | 969fa07 | 2017-07-12 07:49:54 +0200 | [diff] [blame] | 957 | const struct chip_desc *chip = &chips[ds1307->type]; |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 958 | |
Heiner Kallweit | 969fa07 | 2017-07-12 07:49:54 +0200 | [diff] [blame] | 959 | return regmap_bulk_write(ds1307->regmap, chip->nvram_offset + offset, |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 960 | val, bytes); |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 961 | } |
| 962 | |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 963 | /*----------------------------------------------------------------------*/ |
| 964 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 965 | static u8 do_trickle_setup_ds1339(struct ds1307 *ds1307, |
Alexandre Belloni | 57ec2d9 | 2017-09-04 22:46:04 +0200 | [diff] [blame] | 966 | u32 ohms, bool diode) |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 967 | { |
| 968 | u8 setup = (diode) ? DS1307_TRICKLE_CHARGER_DIODE : |
| 969 | DS1307_TRICKLE_CHARGER_NO_DIODE; |
| 970 | |
| 971 | switch (ohms) { |
| 972 | case 250: |
| 973 | setup |= DS1307_TRICKLE_CHARGER_250_OHM; |
| 974 | break; |
| 975 | case 2000: |
| 976 | setup |= DS1307_TRICKLE_CHARGER_2K_OHM; |
| 977 | break; |
| 978 | case 4000: |
| 979 | setup |= DS1307_TRICKLE_CHARGER_4K_OHM; |
| 980 | break; |
| 981 | default: |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 982 | dev_warn(ds1307->dev, |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 983 | "Unsupported ohm value %u in dt\n", ohms); |
| 984 | return 0; |
| 985 | } |
| 986 | return setup; |
| 987 | } |
| 988 | |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 989 | static u8 ds1307_trickle_init(struct ds1307 *ds1307, |
Heiner Kallweit | 7624df4 | 2017-07-12 07:49:33 +0200 | [diff] [blame] | 990 | const struct chip_desc *chip) |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 991 | { |
Alexandre Belloni | 57ec2d9 | 2017-09-04 22:46:04 +0200 | [diff] [blame] | 992 | u32 ohms; |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 993 | bool diode = true; |
| 994 | |
| 995 | if (!chip->do_trickle_setup) |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 996 | return 0; |
| 997 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 998 | if (device_property_read_u32(ds1307->dev, "trickle-resistor-ohms", |
| 999 | &ohms)) |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1000 | return 0; |
| 1001 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1002 | if (device_property_read_bool(ds1307->dev, "trickle-diode-disable")) |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 1003 | diode = false; |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1004 | |
| 1005 | return chip->do_trickle_setup(ds1307, ohms, diode); |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 1006 | } |
| 1007 | |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1008 | /*----------------------------------------------------------------------*/ |
| 1009 | |
| 1010 | #ifdef CONFIG_RTC_DRV_DS1307_HWMON |
| 1011 | |
| 1012 | /* |
| 1013 | * Temperature sensor support for ds3231 devices. |
| 1014 | */ |
| 1015 | |
| 1016 | #define DS3231_REG_TEMPERATURE 0x11 |
| 1017 | |
| 1018 | /* |
| 1019 | * A user-initiated temperature conversion is not started by this function, |
| 1020 | * so the temperature is updated once every 64 seconds. |
| 1021 | */ |
Zhuang Yuyao | 9a3dce6 | 2016-04-18 09:21:42 +0900 | [diff] [blame] | 1022 | static int ds3231_hwmon_read_temp(struct device *dev, s32 *mC) |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1023 | { |
| 1024 | struct ds1307 *ds1307 = dev_get_drvdata(dev); |
| 1025 | u8 temp_buf[2]; |
| 1026 | s16 temp; |
| 1027 | int ret; |
| 1028 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1029 | ret = regmap_bulk_read(ds1307->regmap, DS3231_REG_TEMPERATURE, |
| 1030 | temp_buf, sizeof(temp_buf)); |
| 1031 | if (ret) |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1032 | return ret; |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1033 | /* |
| 1034 | * Temperature is represented as a 10-bit code with a resolution of |
| 1035 | * 0.25 degree celsius and encoded in two's complement format. |
| 1036 | */ |
| 1037 | temp = (temp_buf[0] << 8) | temp_buf[1]; |
| 1038 | temp >>= 6; |
| 1039 | *mC = temp * 250; |
| 1040 | |
| 1041 | return 0; |
| 1042 | } |
| 1043 | |
| 1044 | static ssize_t ds3231_hwmon_show_temp(struct device *dev, |
| 1045 | struct device_attribute *attr, char *buf) |
| 1046 | { |
| 1047 | int ret; |
Zhuang Yuyao | 9a3dce6 | 2016-04-18 09:21:42 +0900 | [diff] [blame] | 1048 | s32 temp; |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1049 | |
| 1050 | ret = ds3231_hwmon_read_temp(dev, &temp); |
| 1051 | if (ret) |
| 1052 | return ret; |
| 1053 | |
| 1054 | return sprintf(buf, "%d\n", temp); |
| 1055 | } |
| 1056 | static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, ds3231_hwmon_show_temp, |
| 1057 | NULL, 0); |
| 1058 | |
| 1059 | static struct attribute *ds3231_hwmon_attrs[] = { |
| 1060 | &sensor_dev_attr_temp1_input.dev_attr.attr, |
| 1061 | NULL, |
| 1062 | }; |
| 1063 | ATTRIBUTE_GROUPS(ds3231_hwmon); |
| 1064 | |
| 1065 | static void ds1307_hwmon_register(struct ds1307 *ds1307) |
| 1066 | { |
| 1067 | struct device *dev; |
| 1068 | |
| 1069 | if (ds1307->type != ds_3231) |
| 1070 | return; |
| 1071 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1072 | dev = devm_hwmon_device_register_with_groups(ds1307->dev, ds1307->name, |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1073 | ds1307, ds3231_hwmon_groups); |
| 1074 | if (IS_ERR(dev)) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1075 | dev_warn(ds1307->dev, "unable to register hwmon device %ld\n", |
| 1076 | PTR_ERR(dev)); |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1077 | } |
| 1078 | } |
| 1079 | |
| 1080 | #else |
| 1081 | |
| 1082 | static void ds1307_hwmon_register(struct ds1307 *ds1307) |
| 1083 | { |
| 1084 | } |
| 1085 | |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1086 | #endif /* CONFIG_RTC_DRV_DS1307_HWMON */ |
| 1087 | |
| 1088 | /*----------------------------------------------------------------------*/ |
| 1089 | |
| 1090 | /* |
| 1091 | * Square-wave output support for DS3231 |
| 1092 | * Datasheet: https://datasheets.maximintegrated.com/en/ds/DS3231.pdf |
| 1093 | */ |
| 1094 | #ifdef CONFIG_COMMON_CLK |
| 1095 | |
| 1096 | enum { |
| 1097 | DS3231_CLK_SQW = 0, |
| 1098 | DS3231_CLK_32KHZ, |
| 1099 | }; |
| 1100 | |
| 1101 | #define clk_sqw_to_ds1307(clk) \ |
| 1102 | container_of(clk, struct ds1307, clks[DS3231_CLK_SQW]) |
| 1103 | #define clk_32khz_to_ds1307(clk) \ |
| 1104 | container_of(clk, struct ds1307, clks[DS3231_CLK_32KHZ]) |
| 1105 | |
| 1106 | static int ds3231_clk_sqw_rates[] = { |
| 1107 | 1, |
| 1108 | 1024, |
| 1109 | 4096, |
| 1110 | 8192, |
| 1111 | }; |
| 1112 | |
| 1113 | static int ds1337_write_control(struct ds1307 *ds1307, u8 mask, u8 value) |
| 1114 | { |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1115 | struct mutex *lock = &ds1307->rtc->ops_lock; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1116 | int ret; |
| 1117 | |
| 1118 | mutex_lock(lock); |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 1119 | ret = regmap_update_bits(ds1307->regmap, DS1337_REG_CONTROL, |
| 1120 | mask, value); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1121 | mutex_unlock(lock); |
| 1122 | |
| 1123 | return ret; |
| 1124 | } |
| 1125 | |
| 1126 | static unsigned long ds3231_clk_sqw_recalc_rate(struct clk_hw *hw, |
| 1127 | unsigned long parent_rate) |
| 1128 | { |
| 1129 | struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1130 | int control, ret; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1131 | int rate_sel = 0; |
| 1132 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1133 | ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control); |
| 1134 | if (ret) |
| 1135 | return ret; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1136 | if (control & DS1337_BIT_RS1) |
| 1137 | rate_sel += 1; |
| 1138 | if (control & DS1337_BIT_RS2) |
| 1139 | rate_sel += 2; |
| 1140 | |
| 1141 | return ds3231_clk_sqw_rates[rate_sel]; |
| 1142 | } |
| 1143 | |
| 1144 | static long ds3231_clk_sqw_round_rate(struct clk_hw *hw, unsigned long rate, |
| 1145 | unsigned long *prate) |
| 1146 | { |
| 1147 | int i; |
| 1148 | |
| 1149 | for (i = ARRAY_SIZE(ds3231_clk_sqw_rates) - 1; i >= 0; i--) { |
| 1150 | if (ds3231_clk_sqw_rates[i] <= rate) |
| 1151 | return ds3231_clk_sqw_rates[i]; |
| 1152 | } |
| 1153 | |
| 1154 | return 0; |
| 1155 | } |
| 1156 | |
| 1157 | static int ds3231_clk_sqw_set_rate(struct clk_hw *hw, unsigned long rate, |
| 1158 | unsigned long parent_rate) |
| 1159 | { |
| 1160 | struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw); |
| 1161 | int control = 0; |
| 1162 | int rate_sel; |
| 1163 | |
| 1164 | for (rate_sel = 0; rate_sel < ARRAY_SIZE(ds3231_clk_sqw_rates); |
| 1165 | rate_sel++) { |
| 1166 | if (ds3231_clk_sqw_rates[rate_sel] == rate) |
| 1167 | break; |
| 1168 | } |
| 1169 | |
| 1170 | if (rate_sel == ARRAY_SIZE(ds3231_clk_sqw_rates)) |
| 1171 | return -EINVAL; |
| 1172 | |
| 1173 | if (rate_sel & 1) |
| 1174 | control |= DS1337_BIT_RS1; |
| 1175 | if (rate_sel & 2) |
| 1176 | control |= DS1337_BIT_RS2; |
| 1177 | |
| 1178 | return ds1337_write_control(ds1307, DS1337_BIT_RS1 | DS1337_BIT_RS2, |
| 1179 | control); |
| 1180 | } |
| 1181 | |
| 1182 | static int ds3231_clk_sqw_prepare(struct clk_hw *hw) |
| 1183 | { |
| 1184 | struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw); |
| 1185 | |
| 1186 | return ds1337_write_control(ds1307, DS1337_BIT_INTCN, 0); |
| 1187 | } |
| 1188 | |
| 1189 | static void ds3231_clk_sqw_unprepare(struct clk_hw *hw) |
| 1190 | { |
| 1191 | struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw); |
| 1192 | |
| 1193 | ds1337_write_control(ds1307, DS1337_BIT_INTCN, DS1337_BIT_INTCN); |
| 1194 | } |
| 1195 | |
| 1196 | static int ds3231_clk_sqw_is_prepared(struct clk_hw *hw) |
| 1197 | { |
| 1198 | struct ds1307 *ds1307 = clk_sqw_to_ds1307(hw); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1199 | int control, ret; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1200 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1201 | ret = regmap_read(ds1307->regmap, DS1337_REG_CONTROL, &control); |
| 1202 | if (ret) |
| 1203 | return ret; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1204 | |
| 1205 | return !(control & DS1337_BIT_INTCN); |
| 1206 | } |
| 1207 | |
| 1208 | static const struct clk_ops ds3231_clk_sqw_ops = { |
| 1209 | .prepare = ds3231_clk_sqw_prepare, |
| 1210 | .unprepare = ds3231_clk_sqw_unprepare, |
| 1211 | .is_prepared = ds3231_clk_sqw_is_prepared, |
| 1212 | .recalc_rate = ds3231_clk_sqw_recalc_rate, |
| 1213 | .round_rate = ds3231_clk_sqw_round_rate, |
| 1214 | .set_rate = ds3231_clk_sqw_set_rate, |
| 1215 | }; |
| 1216 | |
| 1217 | static unsigned long ds3231_clk_32khz_recalc_rate(struct clk_hw *hw, |
| 1218 | unsigned long parent_rate) |
| 1219 | { |
| 1220 | return 32768; |
| 1221 | } |
| 1222 | |
| 1223 | static int ds3231_clk_32khz_control(struct ds1307 *ds1307, bool enable) |
| 1224 | { |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1225 | struct mutex *lock = &ds1307->rtc->ops_lock; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1226 | int ret; |
| 1227 | |
| 1228 | mutex_lock(lock); |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 1229 | ret = regmap_update_bits(ds1307->regmap, DS1337_REG_STATUS, |
| 1230 | DS3231_BIT_EN32KHZ, |
| 1231 | enable ? DS3231_BIT_EN32KHZ : 0); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1232 | mutex_unlock(lock); |
| 1233 | |
| 1234 | return ret; |
| 1235 | } |
| 1236 | |
| 1237 | static int ds3231_clk_32khz_prepare(struct clk_hw *hw) |
| 1238 | { |
| 1239 | struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw); |
| 1240 | |
| 1241 | return ds3231_clk_32khz_control(ds1307, true); |
| 1242 | } |
| 1243 | |
| 1244 | static void ds3231_clk_32khz_unprepare(struct clk_hw *hw) |
| 1245 | { |
| 1246 | struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw); |
| 1247 | |
| 1248 | ds3231_clk_32khz_control(ds1307, false); |
| 1249 | } |
| 1250 | |
| 1251 | static int ds3231_clk_32khz_is_prepared(struct clk_hw *hw) |
| 1252 | { |
| 1253 | struct ds1307 *ds1307 = clk_32khz_to_ds1307(hw); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1254 | int status, ret; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1255 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1256 | ret = regmap_read(ds1307->regmap, DS1337_REG_STATUS, &status); |
| 1257 | if (ret) |
| 1258 | return ret; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1259 | |
| 1260 | return !!(status & DS3231_BIT_EN32KHZ); |
| 1261 | } |
| 1262 | |
| 1263 | static const struct clk_ops ds3231_clk_32khz_ops = { |
| 1264 | .prepare = ds3231_clk_32khz_prepare, |
| 1265 | .unprepare = ds3231_clk_32khz_unprepare, |
| 1266 | .is_prepared = ds3231_clk_32khz_is_prepared, |
| 1267 | .recalc_rate = ds3231_clk_32khz_recalc_rate, |
| 1268 | }; |
| 1269 | |
| 1270 | static struct clk_init_data ds3231_clks_init[] = { |
| 1271 | [DS3231_CLK_SQW] = { |
| 1272 | .name = "ds3231_clk_sqw", |
| 1273 | .ops = &ds3231_clk_sqw_ops, |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1274 | }, |
| 1275 | [DS3231_CLK_32KHZ] = { |
| 1276 | .name = "ds3231_clk_32khz", |
| 1277 | .ops = &ds3231_clk_32khz_ops, |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1278 | }, |
| 1279 | }; |
| 1280 | |
| 1281 | static int ds3231_clks_register(struct ds1307 *ds1307) |
| 1282 | { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1283 | struct device_node *node = ds1307->dev->of_node; |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1284 | struct clk_onecell_data *onecell; |
| 1285 | int i; |
| 1286 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1287 | onecell = devm_kzalloc(ds1307->dev, sizeof(*onecell), GFP_KERNEL); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1288 | if (!onecell) |
| 1289 | return -ENOMEM; |
| 1290 | |
| 1291 | onecell->clk_num = ARRAY_SIZE(ds3231_clks_init); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1292 | onecell->clks = devm_kcalloc(ds1307->dev, onecell->clk_num, |
| 1293 | sizeof(onecell->clks[0]), GFP_KERNEL); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1294 | if (!onecell->clks) |
| 1295 | return -ENOMEM; |
| 1296 | |
| 1297 | for (i = 0; i < ARRAY_SIZE(ds3231_clks_init); i++) { |
| 1298 | struct clk_init_data init = ds3231_clks_init[i]; |
| 1299 | |
| 1300 | /* |
| 1301 | * Interrupt signal due to alarm conditions and square-wave |
| 1302 | * output share same pin, so don't initialize both. |
| 1303 | */ |
| 1304 | if (i == DS3231_CLK_SQW && test_bit(HAS_ALARM, &ds1307->flags)) |
| 1305 | continue; |
| 1306 | |
| 1307 | /* optional override of the clockname */ |
| 1308 | of_property_read_string_index(node, "clock-output-names", i, |
| 1309 | &init.name); |
| 1310 | ds1307->clks[i].init = &init; |
| 1311 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1312 | onecell->clks[i] = devm_clk_register(ds1307->dev, |
| 1313 | &ds1307->clks[i]); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1314 | if (IS_ERR(onecell->clks[i])) |
| 1315 | return PTR_ERR(onecell->clks[i]); |
| 1316 | } |
| 1317 | |
| 1318 | if (!node) |
| 1319 | return 0; |
| 1320 | |
| 1321 | of_clk_add_provider(node, of_clk_src_onecell_get, onecell); |
| 1322 | |
| 1323 | return 0; |
| 1324 | } |
| 1325 | |
| 1326 | static void ds1307_clks_register(struct ds1307 *ds1307) |
| 1327 | { |
| 1328 | int ret; |
| 1329 | |
| 1330 | if (ds1307->type != ds_3231) |
| 1331 | return; |
| 1332 | |
| 1333 | ret = ds3231_clks_register(ds1307); |
| 1334 | if (ret) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1335 | dev_warn(ds1307->dev, "unable to register clock device %d\n", |
| 1336 | ret); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1337 | } |
| 1338 | } |
| 1339 | |
| 1340 | #else |
| 1341 | |
| 1342 | static void ds1307_clks_register(struct ds1307 *ds1307) |
| 1343 | { |
| 1344 | } |
| 1345 | |
| 1346 | #endif /* CONFIG_COMMON_CLK */ |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1347 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1348 | static const struct regmap_config regmap_config = { |
| 1349 | .reg_bits = 8, |
| 1350 | .val_bits = 8, |
| 1351 | .max_register = 0x12, |
| 1352 | }; |
| 1353 | |
Greg Kroah-Hartman | 5a167f4 | 2012-12-21 13:09:38 -0800 | [diff] [blame] | 1354 | static int ds1307_probe(struct i2c_client *client, |
| 1355 | const struct i2c_device_id *id) |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1356 | { |
| 1357 | struct ds1307 *ds1307; |
| 1358 | int err = -ENODEV; |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 1359 | int tmp, wday; |
Heiner Kallweit | 7624df4 | 2017-07-12 07:49:33 +0200 | [diff] [blame] | 1360 | const struct chip_desc *chip; |
Heiner Kallweit | 82e2d43 | 2017-07-12 07:49:37 +0200 | [diff] [blame] | 1361 | bool want_irq; |
Michael Lange | 8bc2a40 | 2016-01-21 18:10:16 +0100 | [diff] [blame] | 1362 | bool ds1307_can_wakeup_device = false; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1363 | unsigned char regs[8]; |
Jingoo Han | 01ce893 | 2013-11-12 15:10:41 -0800 | [diff] [blame] | 1364 | struct ds1307_platform_data *pdata = dev_get_platdata(&client->dev); |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 1365 | struct rtc_time tm; |
| 1366 | unsigned long timestamp; |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1367 | u8 trickle_charger_setup = 0; |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 1368 | |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1369 | ds1307 = devm_kzalloc(&client->dev, sizeof(struct ds1307), GFP_KERNEL); |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 1370 | if (!ds1307) |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1371 | return -ENOMEM; |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1372 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1373 | dev_set_drvdata(&client->dev, ds1307); |
| 1374 | ds1307->dev = &client->dev; |
| 1375 | ds1307->name = client->name; |
Joakim Tjernlund | 33df2ee | 2009-06-17 16:26:08 -0700 | [diff] [blame] | 1376 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1377 | ds1307->regmap = devm_regmap_init_i2c(client, ®map_config); |
| 1378 | if (IS_ERR(ds1307->regmap)) { |
| 1379 | dev_err(ds1307->dev, "regmap allocation failed\n"); |
| 1380 | return PTR_ERR(ds1307->regmap); |
| 1381 | } |
| 1382 | |
| 1383 | i2c_set_clientdata(client, ds1307); |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 1384 | |
| 1385 | if (client->dev.of_node) { |
| 1386 | ds1307->type = (enum ds_type) |
| 1387 | of_device_get_match_data(&client->dev); |
| 1388 | chip = &chips[ds1307->type]; |
| 1389 | } else if (id) { |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 1390 | chip = &chips[id->driver_data]; |
| 1391 | ds1307->type = id->driver_data; |
| 1392 | } else { |
| 1393 | const struct acpi_device_id *acpi_id; |
Joakim Tjernlund | 33df2ee | 2009-06-17 16:26:08 -0700 | [diff] [blame] | 1394 | |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 1395 | acpi_id = acpi_match_device(ACPI_PTR(ds1307_acpi_ids), |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1396 | ds1307->dev); |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 1397 | if (!acpi_id) |
| 1398 | return -ENODEV; |
| 1399 | chip = &chips[acpi_id->driver_data]; |
| 1400 | ds1307->type = acpi_id->driver_data; |
| 1401 | } |
| 1402 | |
Heiner Kallweit | 82e2d43 | 2017-07-12 07:49:37 +0200 | [diff] [blame] | 1403 | want_irq = client->irq > 0 && chip->alarm; |
| 1404 | |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 1405 | if (!pdata) |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1406 | trickle_charger_setup = ds1307_trickle_init(ds1307, chip); |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 1407 | else if (pdata->trickle_charger_setup) |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1408 | trickle_charger_setup = pdata->trickle_charger_setup; |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 1409 | |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1410 | if (trickle_charger_setup && chip->trickle_charger_reg) { |
| 1411 | trickle_charger_setup |= DS13XX_TRICKLE_CHARGER_MAGIC; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1412 | dev_dbg(ds1307->dev, |
| 1413 | "writing trickle charger info 0x%x to 0x%x\n", |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1414 | trickle_charger_setup, chip->trickle_charger_reg); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1415 | regmap_write(ds1307->regmap, chip->trickle_charger_reg, |
Heiner Kallweit | d8490fd | 2017-07-12 07:49:28 +0200 | [diff] [blame] | 1416 | trickle_charger_setup); |
Matti Vaittinen | 33b04b7 | 2014-10-13 15:52:48 -0700 | [diff] [blame] | 1417 | } |
Wolfram Sang | eb86c30 | 2012-05-29 15:07:38 -0700 | [diff] [blame] | 1418 | |
Michael Lange | 8bc2a40 | 2016-01-21 18:10:16 +0100 | [diff] [blame] | 1419 | #ifdef CONFIG_OF |
| 1420 | /* |
| 1421 | * For devices with no IRQ directly connected to the SoC, the RTC chip |
| 1422 | * can be forced as a wakeup source by stating that explicitly in |
| 1423 | * the device's .dts file using the "wakeup-source" boolean property. |
| 1424 | * If the "wakeup-source" property is set, don't request an IRQ. |
| 1425 | * This will guarantee the 'wakealarm' sysfs entry is available on the device, |
| 1426 | * if supported by the RTC. |
| 1427 | */ |
Heiner Kallweit | 82e2d43 | 2017-07-12 07:49:37 +0200 | [diff] [blame] | 1428 | if (chip->alarm && of_property_read_bool(client->dev.of_node, |
| 1429 | "wakeup-source")) |
Michael Lange | 8bc2a40 | 2016-01-21 18:10:16 +0100 | [diff] [blame] | 1430 | ds1307_can_wakeup_device = true; |
Michael Lange | 8bc2a40 | 2016-01-21 18:10:16 +0100 | [diff] [blame] | 1431 | #endif |
| 1432 | |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1433 | switch (ds1307->type) { |
| 1434 | case ds_1337: |
| 1435 | case ds_1339: |
Nikita Yushchenko | 0759c88 | 2017-08-24 09:32:11 +0300 | [diff] [blame] | 1436 | case ds_1341: |
Wolfram Sang | 97f902b | 2009-06-17 16:26:10 -0700 | [diff] [blame] | 1437 | case ds_3231: |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1438 | /* get registers that the "rtc" read below won't read... */ |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1439 | err = regmap_bulk_read(ds1307->regmap, DS1337_REG_CONTROL, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1440 | regs, 2); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1441 | if (err) { |
| 1442 | dev_dbg(ds1307->dev, "read error %d\n", err); |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1443 | goto exit; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1444 | } |
| 1445 | |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1446 | /* oscillator off? turn it on, so clock can tick. */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1447 | if (regs[0] & DS1337_BIT_nEOSC) |
| 1448 | regs[0] &= ~DS1337_BIT_nEOSC; |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 1449 | |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 1450 | /* |
Michael Lange | 8bc2a40 | 2016-01-21 18:10:16 +0100 | [diff] [blame] | 1451 | * Using IRQ or defined as wakeup-source? |
| 1452 | * Disable the square wave and both alarms. |
Wolfram Sang | 97f902b | 2009-06-17 16:26:10 -0700 | [diff] [blame] | 1453 | * For some variants, be sure alarms can trigger when we're |
| 1454 | * running on Vbackup (BBSQI/BBSQW) |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 1455 | */ |
Heiner Kallweit | 82e2d43 | 2017-07-12 07:49:37 +0200 | [diff] [blame] | 1456 | if (want_irq || ds1307_can_wakeup_device) { |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1457 | regs[0] |= DS1337_BIT_INTCN | chip->bbsqi_bit; |
| 1458 | regs[0] &= ~(DS1337_BIT_A2IE | DS1337_BIT_A1IE); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 1459 | } |
| 1460 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1461 | regmap_write(ds1307->regmap, DS1337_REG_CONTROL, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1462 | regs[0]); |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1463 | |
| 1464 | /* oscillator fault? clear flag, and warn */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1465 | if (regs[1] & DS1337_BIT_OSF) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1466 | regmap_write(ds1307->regmap, DS1337_REG_STATUS, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1467 | regs[1] & ~DS1337_BIT_OSF); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1468 | dev_warn(ds1307->dev, "SET TIME!\n"); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1469 | } |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1470 | break; |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1471 | |
| 1472 | case rx_8025: |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1473 | err = regmap_bulk_read(ds1307->regmap, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1474 | RX8025_REG_CTRL1 << 4 | 0x08, regs, 2); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1475 | if (err) { |
| 1476 | dev_dbg(ds1307->dev, "read error %d\n", err); |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1477 | goto exit; |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1478 | } |
| 1479 | |
| 1480 | /* oscillator off? turn it on, so clock can tick. */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1481 | if (!(regs[1] & RX8025_BIT_XST)) { |
| 1482 | regs[1] |= RX8025_BIT_XST; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1483 | regmap_write(ds1307->regmap, |
| 1484 | RX8025_REG_CTRL2 << 4 | 0x08, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1485 | regs[1]); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1486 | dev_warn(ds1307->dev, |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1487 | "oscillator stop detected - SET TIME!\n"); |
| 1488 | } |
| 1489 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1490 | if (regs[1] & RX8025_BIT_PON) { |
| 1491 | regs[1] &= ~RX8025_BIT_PON; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1492 | regmap_write(ds1307->regmap, |
| 1493 | RX8025_REG_CTRL2 << 4 | 0x08, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1494 | regs[1]); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1495 | dev_warn(ds1307->dev, "power-on detected\n"); |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1496 | } |
| 1497 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1498 | if (regs[1] & RX8025_BIT_VDET) { |
| 1499 | regs[1] &= ~RX8025_BIT_VDET; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1500 | regmap_write(ds1307->regmap, |
| 1501 | RX8025_REG_CTRL2 << 4 | 0x08, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1502 | regs[1]); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1503 | dev_warn(ds1307->dev, "voltage drop detected\n"); |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1504 | } |
| 1505 | |
| 1506 | /* make sure we are running in 24hour mode */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1507 | if (!(regs[0] & RX8025_BIT_2412)) { |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1508 | u8 hour; |
| 1509 | |
| 1510 | /* switch to 24 hour mode */ |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1511 | regmap_write(ds1307->regmap, |
| 1512 | RX8025_REG_CTRL1 << 4 | 0x08, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1513 | regs[0] | RX8025_BIT_2412); |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1514 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1515 | err = regmap_bulk_read(ds1307->regmap, |
| 1516 | RX8025_REG_CTRL1 << 4 | 0x08, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1517 | regs, 2); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1518 | if (err) { |
| 1519 | dev_dbg(ds1307->dev, "read error %d\n", err); |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1520 | goto exit; |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1521 | } |
| 1522 | |
| 1523 | /* correct hour */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1524 | hour = bcd2bin(regs[DS1307_REG_HOUR]); |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1525 | if (hour == 12) |
| 1526 | hour = 0; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1527 | if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM) |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1528 | hour += 12; |
| 1529 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1530 | regmap_write(ds1307->regmap, |
| 1531 | DS1307_REG_HOUR << 4 | 0x08, hour); |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1532 | } |
| 1533 | break; |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1534 | default: |
| 1535 | break; |
| 1536 | } |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1537 | |
| 1538 | read_rtc: |
| 1539 | /* read RTC registers */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1540 | err = regmap_bulk_read(ds1307->regmap, chip->offset, regs, |
| 1541 | sizeof(regs)); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1542 | if (err) { |
| 1543 | dev_dbg(ds1307->dev, "read error %d\n", err); |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1544 | goto exit; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1545 | } |
| 1546 | |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 1547 | /* |
| 1548 | * minimal sanity checking; some chips (like DS1340) don't |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1549 | * specify the extra bits as must-be-zero, but there are |
| 1550 | * still a few values that are clearly out-of-range. |
| 1551 | */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1552 | tmp = regs[DS1307_REG_SECS]; |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1553 | switch (ds1307->type) { |
| 1554 | case ds_1307: |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 1555 | case m41t0: |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1556 | case m41t00: |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1557 | /* clock halted? turn it on, so clock can tick. */ |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1558 | if (tmp & DS1307_BIT_CH) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1559 | regmap_write(ds1307->regmap, DS1307_REG_SECS, 0); |
| 1560 | dev_warn(ds1307->dev, "SET TIME!\n"); |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1561 | goto read_rtc; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1562 | } |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1563 | break; |
Sean Nyekjaer | 300a773 | 2017-06-08 12:36:54 +0200 | [diff] [blame] | 1564 | case ds_1308: |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1565 | case ds_1338: |
| 1566 | /* clock halted? turn it on, so clock can tick. */ |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1567 | if (tmp & DS1307_BIT_CH) |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1568 | regmap_write(ds1307->regmap, DS1307_REG_SECS, 0); |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1569 | |
| 1570 | /* oscillator fault? clear flag, and warn */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1571 | if (regs[DS1307_REG_CONTROL] & DS1338_BIT_OSF) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1572 | regmap_write(ds1307->regmap, DS1307_REG_CONTROL, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1573 | regs[DS1307_REG_CONTROL] & |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1574 | ~DS1338_BIT_OSF); |
| 1575 | dev_warn(ds1307->dev, "SET TIME!\n"); |
Rodolfo Giometti | be5f59f | 2007-07-17 04:05:06 -0700 | [diff] [blame] | 1576 | goto read_rtc; |
| 1577 | } |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1578 | break; |
frederic Rodo | fcd8db0 | 2008-02-06 01:38:55 -0800 | [diff] [blame] | 1579 | case ds_1340: |
| 1580 | /* clock halted? turn it on, so clock can tick. */ |
| 1581 | if (tmp & DS1340_BIT_nEOSC) |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1582 | regmap_write(ds1307->regmap, DS1307_REG_SECS, 0); |
frederic Rodo | fcd8db0 | 2008-02-06 01:38:55 -0800 | [diff] [blame] | 1583 | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1584 | err = regmap_read(ds1307->regmap, DS1340_REG_FLAG, &tmp); |
| 1585 | if (err) { |
| 1586 | dev_dbg(ds1307->dev, "read error %d\n", err); |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1587 | goto exit; |
frederic Rodo | fcd8db0 | 2008-02-06 01:38:55 -0800 | [diff] [blame] | 1588 | } |
| 1589 | |
| 1590 | /* oscillator fault? clear flag, and warn */ |
| 1591 | if (tmp & DS1340_BIT_OSF) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1592 | regmap_write(ds1307->regmap, DS1340_REG_FLAG, 0); |
| 1593 | dev_warn(ds1307->dev, "SET TIME!\n"); |
frederic Rodo | fcd8db0 | 2008-02-06 01:38:55 -0800 | [diff] [blame] | 1594 | } |
| 1595 | break; |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 1596 | case mcp794xx: |
David Anders | 43fcb81 | 2011-11-02 13:37:53 -0700 | [diff] [blame] | 1597 | /* make sure that the backup battery is enabled */ |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1598 | if (!(regs[DS1307_REG_WDAY] & MCP794XX_BIT_VBATEN)) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1599 | regmap_write(ds1307->regmap, DS1307_REG_WDAY, |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1600 | regs[DS1307_REG_WDAY] | |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1601 | MCP794XX_BIT_VBATEN); |
David Anders | 43fcb81 | 2011-11-02 13:37:53 -0700 | [diff] [blame] | 1602 | } |
| 1603 | |
| 1604 | /* clock halted? turn it on, so clock can tick. */ |
Tomas Novotny | f4199f8 | 2014-12-10 15:53:57 -0800 | [diff] [blame] | 1605 | if (!(tmp & MCP794XX_BIT_ST)) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1606 | regmap_write(ds1307->regmap, DS1307_REG_SECS, |
| 1607 | MCP794XX_BIT_ST); |
| 1608 | dev_warn(ds1307->dev, "SET TIME!\n"); |
David Anders | 43fcb81 | 2011-11-02 13:37:53 -0700 | [diff] [blame] | 1609 | goto read_rtc; |
| 1610 | } |
| 1611 | |
| 1612 | break; |
Wolfram Sang | 32d322b | 2012-03-23 15:02:36 -0700 | [diff] [blame] | 1613 | default: |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1614 | break; |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1615 | } |
David Brownell | 045e0e8 | 2007-07-17 04:04:55 -0700 | [diff] [blame] | 1616 | |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1617 | tmp = regs[DS1307_REG_HOUR]; |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1618 | switch (ds1307->type) { |
| 1619 | case ds_1340: |
Stefan Agner | 8566f70 | 2017-03-23 16:54:57 -0700 | [diff] [blame] | 1620 | case m41t0: |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1621 | case m41t00: |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 1622 | /* |
| 1623 | * NOTE: ignores century bits; fix before deploying |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1624 | * systems that will run through year 2100. |
| 1625 | */ |
| 1626 | break; |
Matthias Fuchs | a216685 | 2009-03-31 15:24:58 -0700 | [diff] [blame] | 1627 | case rx_8025: |
| 1628 | break; |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1629 | default: |
| 1630 | if (!(tmp & DS1307_BIT_12HR)) |
| 1631 | break; |
| 1632 | |
David Anders | 40ce972 | 2012-03-23 15:02:37 -0700 | [diff] [blame] | 1633 | /* |
| 1634 | * Be sure we're in 24 hour mode. Multi-master systems |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1635 | * take note... |
| 1636 | */ |
Adrian Bunk | fe20ba7 | 2008-10-18 20:28:41 -0700 | [diff] [blame] | 1637 | tmp = bcd2bin(tmp & 0x1f); |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1638 | if (tmp == 12) |
| 1639 | tmp = 0; |
Alexandre Belloni | 042fa8c | 2017-09-04 22:46:02 +0200 | [diff] [blame] | 1640 | if (regs[DS1307_REG_HOUR] & DS1307_BIT_PM) |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1641 | tmp += 12; |
Heiner Kallweit | e553170 | 2017-07-12 07:49:47 +0200 | [diff] [blame] | 1642 | regmap_write(ds1307->regmap, chip->offset + DS1307_REG_HOUR, |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1643 | bin2bcd(tmp)); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1644 | } |
| 1645 | |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 1646 | /* |
| 1647 | * Some IPs have weekday reset value = 0x1 which might not correct |
| 1648 | * hence compute the wday using the current date/month/year values |
| 1649 | */ |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1650 | ds1307_get_time(ds1307->dev, &tm); |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 1651 | wday = tm.tm_wday; |
| 1652 | timestamp = rtc_tm_to_time64(&tm); |
| 1653 | rtc_time64_to_tm(timestamp, &tm); |
| 1654 | |
| 1655 | /* |
| 1656 | * Check if reset wday is different from the computed wday |
| 1657 | * If different then set the wday which we computed using |
| 1658 | * timestamp |
| 1659 | */ |
Heiner Kallweit | 078f3f6 | 2017-06-05 17:57:29 +0200 | [diff] [blame] | 1660 | if (wday != tm.tm_wday) |
| 1661 | regmap_update_bits(ds1307->regmap, MCP794XX_REG_WEEKDAY, |
| 1662 | MCP794XX_REG_WEEKDAY_WDAY_MASK, |
| 1663 | tm.tm_wday + 1); |
Keerthy | e29385f | 2016-06-01 16:19:07 +0530 | [diff] [blame] | 1664 | |
Heiner Kallweit | 82e2d43 | 2017-07-12 07:49:37 +0200 | [diff] [blame] | 1665 | if (want_irq || ds1307_can_wakeup_device) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1666 | device_set_wakeup_capable(ds1307->dev, true); |
Simon Guinot | 3abb1ad | 2015-11-26 15:37:13 +0100 | [diff] [blame] | 1667 | set_bit(HAS_ALARM, &ds1307->flags); |
| 1668 | } |
Alexandre Belloni | 69b119a | 2017-07-06 11:42:06 +0200 | [diff] [blame] | 1669 | |
| 1670 | ds1307->rtc = devm_rtc_allocate_device(ds1307->dev); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1671 | if (IS_ERR(ds1307->rtc)) { |
Alessandro Zummo | 4071ea2 | 2014-04-03 14:49:36 -0700 | [diff] [blame] | 1672 | return PTR_ERR(ds1307->rtc); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1673 | } |
| 1674 | |
Heiner Kallweit | 82e2d43 | 2017-07-12 07:49:37 +0200 | [diff] [blame] | 1675 | if (ds1307_can_wakeup_device && !want_irq) { |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1676 | dev_info(ds1307->dev, |
| 1677 | "'wakeup-source' is set, request for an IRQ is disabled!\n"); |
Michael Lange | 8bc2a40 | 2016-01-21 18:10:16 +0100 | [diff] [blame] | 1678 | /* We cannot support UIE mode if we do not have an IRQ line */ |
| 1679 | ds1307->rtc->uie_unsupported = 1; |
| 1680 | } |
| 1681 | |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 1682 | if (want_irq) { |
Heiner Kallweit | 4594712 | 2017-07-12 07:49:41 +0200 | [diff] [blame] | 1683 | err = devm_request_threaded_irq(ds1307->dev, client->irq, NULL, |
| 1684 | chip->irq_handler ?: ds1307_irq, |
Nishanth Menon | c598319 | 2015-06-23 11:15:11 -0500 | [diff] [blame] | 1685 | IRQF_SHARED | IRQF_ONESHOT, |
Alexandre Belloni | 4b9e2a0 | 2017-06-02 14:13:21 +0200 | [diff] [blame] | 1686 | ds1307->name, ds1307); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 1687 | if (err) { |
Alessandro Zummo | 4071ea2 | 2014-04-03 14:49:36 -0700 | [diff] [blame] | 1688 | client->irq = 0; |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1689 | device_set_wakeup_capable(ds1307->dev, false); |
Simon Guinot | 3abb1ad | 2015-11-26 15:37:13 +0100 | [diff] [blame] | 1690 | clear_bit(HAS_ALARM, &ds1307->flags); |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1691 | dev_err(ds1307->dev, "unable to request IRQ!\n"); |
Simon Guinot | 3abb1ad | 2015-11-26 15:37:13 +0100 | [diff] [blame] | 1692 | } else |
Heiner Kallweit | 11e5890 | 2017-03-10 18:52:34 +0100 | [diff] [blame] | 1693 | dev_dbg(ds1307->dev, "got IRQ %d\n", client->irq); |
Rodolfo Giometti | cb49a5e | 2008-10-15 22:02:58 -0700 | [diff] [blame] | 1694 | } |
| 1695 | |
Austin Boyle | 9eab0a7 | 2012-03-23 15:02:38 -0700 | [diff] [blame] | 1696 | if (chip->nvram_size) { |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 1697 | ds1307->nvmem_cfg.name = "ds1307_nvram"; |
| 1698 | ds1307->nvmem_cfg.word_size = 1; |
| 1699 | ds1307->nvmem_cfg.stride = 1; |
| 1700 | ds1307->nvmem_cfg.size = chip->nvram_size; |
| 1701 | ds1307->nvmem_cfg.reg_read = ds1307_nvram_read; |
| 1702 | ds1307->nvmem_cfg.reg_write = ds1307_nvram_write; |
| 1703 | ds1307->nvmem_cfg.priv = ds1307; |
Alessandro Zummo | 4071ea2 | 2014-04-03 14:49:36 -0700 | [diff] [blame] | 1704 | |
Alexandre Belloni | abc925f | 2017-07-06 11:42:07 +0200 | [diff] [blame] | 1705 | ds1307->rtc->nvmem_config = &ds1307->nvmem_cfg; |
| 1706 | ds1307->rtc->nvram_old_abi = true; |
David Brownell | 682d73f | 2007-11-14 16:58:32 -0800 | [diff] [blame] | 1707 | } |
| 1708 | |
Heiner Kallweit | 1efb98b | 2017-07-12 07:49:44 +0200 | [diff] [blame] | 1709 | ds1307->rtc->ops = chip->rtc_ops ?: &ds13xx_rtc_ops; |
Alexandre Belloni | 69b119a | 2017-07-06 11:42:06 +0200 | [diff] [blame] | 1710 | err = rtc_register_device(ds1307->rtc); |
| 1711 | if (err) |
| 1712 | return err; |
| 1713 | |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1714 | ds1307_hwmon_register(ds1307); |
Akinobu Mita | 6c6ff14 | 2016-01-31 23:10:10 +0900 | [diff] [blame] | 1715 | ds1307_clks_register(ds1307); |
Akinobu Mita | 445c020 | 2016-01-25 00:22:16 +0900 | [diff] [blame] | 1716 | |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1717 | return 0; |
| 1718 | |
Jingoo Han | edca66d | 2013-07-03 15:07:05 -0700 | [diff] [blame] | 1719 | exit: |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1720 | return err; |
| 1721 | } |
| 1722 | |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1723 | static struct i2c_driver ds1307_driver = { |
| 1724 | .driver = { |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1725 | .name = "rtc-ds1307", |
Javier Martinez Canillas | 7ef6d2c | 2017-03-03 11:29:15 -0300 | [diff] [blame] | 1726 | .of_match_table = of_match_ptr(ds1307_of_match), |
Tin Huynh | 9c19b89 | 2016-11-30 09:57:31 +0700 | [diff] [blame] | 1727 | .acpi_match_table = ACPI_PTR(ds1307_acpi_ids), |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1728 | }, |
David Brownell | c065f35 | 2007-07-17 04:05:10 -0700 | [diff] [blame] | 1729 | .probe = ds1307_probe, |
Jean Delvare | 3760f73 | 2008-04-29 23:11:40 +0200 | [diff] [blame] | 1730 | .id_table = ds1307_id, |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1731 | }; |
| 1732 | |
Axel Lin | 0abc920 | 2012-03-23 15:02:31 -0700 | [diff] [blame] | 1733 | module_i2c_driver(ds1307_driver); |
David Brownell | 1abb0dc | 2006-06-25 05:48:17 -0700 | [diff] [blame] | 1734 | |
| 1735 | MODULE_DESCRIPTION("RTC driver for DS1307 and similar chips"); |
| 1736 | MODULE_LICENSE("GPL"); |