blob: ae1129f916d58ea05ec565641d074491c08fce30 [file] [log] [blame]
Georgedc0313f2011-02-19 16:29:22 -06001/******************************************************************************
2 *
Larry Fingerc1d66042012-01-07 20:46:45 -06003 * Copyright(c) 2009-2012 Realtek Corporation. All rights reserved.
Georgedc0313f2011-02-19 16:29:22 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
33#include "../cam.h"
34#include "../ps.h"
35#include "../usb.h"
36#include "reg.h"
37#include "def.h"
38#include "phy.h"
Larry Finger9f087a92014-09-26 16:40:26 -050039#include "../rtl8192c/phy_common.h"
Georgedc0313f2011-02-19 16:29:22 -060040#include "mac.h"
41#include "dm.h"
Larry Finger9f087a92014-09-26 16:40:26 -050042#include "../rtl8192c/dm_common.h"
43#include "../rtl8192c/fw_common.h"
Georgedc0313f2011-02-19 16:29:22 -060044#include "hw.h"
Chaoming_Li76c34f92011-04-25 12:54:05 -050045#include "../rtl8192ce/hw.h"
Georgedc0313f2011-02-19 16:29:22 -060046#include "trx.h"
47#include "led.h"
48#include "table.h"
49
50static void _rtl92cu_phy_param_tab_init(struct ieee80211_hw *hw)
51{
52 struct rtl_priv *rtlpriv = rtl_priv(hw);
53 struct rtl_phy *rtlphy = &(rtlpriv->phy);
54 struct rtl_efuse *rtlefuse = rtl_efuse(rtlpriv);
55
56 rtlphy->hwparam_tables[MAC_REG].length = RTL8192CUMAC_2T_ARRAYLENGTH;
57 rtlphy->hwparam_tables[MAC_REG].pdata = RTL8192CUMAC_2T_ARRAY;
58 if (IS_HIGHT_PA(rtlefuse->board_type)) {
59 rtlphy->hwparam_tables[PHY_REG_PG].length =
60 RTL8192CUPHY_REG_Array_PG_HPLength;
61 rtlphy->hwparam_tables[PHY_REG_PG].pdata =
62 RTL8192CUPHY_REG_Array_PG_HP;
63 } else {
64 rtlphy->hwparam_tables[PHY_REG_PG].length =
65 RTL8192CUPHY_REG_ARRAY_PGLENGTH;
66 rtlphy->hwparam_tables[PHY_REG_PG].pdata =
67 RTL8192CUPHY_REG_ARRAY_PG;
68 }
69 /* 2T */
70 rtlphy->hwparam_tables[PHY_REG_2T].length =
71 RTL8192CUPHY_REG_2TARRAY_LENGTH;
72 rtlphy->hwparam_tables[PHY_REG_2T].pdata =
73 RTL8192CUPHY_REG_2TARRAY;
74 rtlphy->hwparam_tables[RADIOA_2T].length =
75 RTL8192CURADIOA_2TARRAYLENGTH;
76 rtlphy->hwparam_tables[RADIOA_2T].pdata =
77 RTL8192CURADIOA_2TARRAY;
78 rtlphy->hwparam_tables[RADIOB_2T].length =
79 RTL8192CURADIOB_2TARRAYLENGTH;
80 rtlphy->hwparam_tables[RADIOB_2T].pdata =
81 RTL8192CU_RADIOB_2TARRAY;
82 rtlphy->hwparam_tables[AGCTAB_2T].length =
83 RTL8192CUAGCTAB_2TARRAYLENGTH;
84 rtlphy->hwparam_tables[AGCTAB_2T].pdata =
85 RTL8192CUAGCTAB_2TARRAY;
86 /* 1T */
87 if (IS_HIGHT_PA(rtlefuse->board_type)) {
88 rtlphy->hwparam_tables[PHY_REG_1T].length =
89 RTL8192CUPHY_REG_1T_HPArrayLength;
90 rtlphy->hwparam_tables[PHY_REG_1T].pdata =
91 RTL8192CUPHY_REG_1T_HPArray;
92 rtlphy->hwparam_tables[RADIOA_1T].length =
93 RTL8192CURadioA_1T_HPArrayLength;
94 rtlphy->hwparam_tables[RADIOA_1T].pdata =
95 RTL8192CURadioA_1T_HPArray;
96 rtlphy->hwparam_tables[RADIOB_1T].length =
97 RTL8192CURADIOB_1TARRAYLENGTH;
98 rtlphy->hwparam_tables[RADIOB_1T].pdata =
99 RTL8192CU_RADIOB_1TARRAY;
100 rtlphy->hwparam_tables[AGCTAB_1T].length =
101 RTL8192CUAGCTAB_1T_HPArrayLength;
102 rtlphy->hwparam_tables[AGCTAB_1T].pdata =
103 Rtl8192CUAGCTAB_1T_HPArray;
104 } else {
105 rtlphy->hwparam_tables[PHY_REG_1T].length =
106 RTL8192CUPHY_REG_1TARRAY_LENGTH;
107 rtlphy->hwparam_tables[PHY_REG_1T].pdata =
108 RTL8192CUPHY_REG_1TARRAY;
109 rtlphy->hwparam_tables[RADIOA_1T].length =
110 RTL8192CURADIOA_1TARRAYLENGTH;
111 rtlphy->hwparam_tables[RADIOA_1T].pdata =
112 RTL8192CU_RADIOA_1TARRAY;
113 rtlphy->hwparam_tables[RADIOB_1T].length =
114 RTL8192CURADIOB_1TARRAYLENGTH;
115 rtlphy->hwparam_tables[RADIOB_1T].pdata =
116 RTL8192CU_RADIOB_1TARRAY;
117 rtlphy->hwparam_tables[AGCTAB_1T].length =
118 RTL8192CUAGCTAB_1TARRAYLENGTH;
119 rtlphy->hwparam_tables[AGCTAB_1T].pdata =
120 RTL8192CUAGCTAB_1TARRAY;
121 }
122}
123
124static void _rtl92cu_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
125 bool autoload_fail,
126 u8 *hwinfo)
127{
128 struct rtl_priv *rtlpriv = rtl_priv(hw);
129 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
130 u8 rf_path, index, tempval;
131 u16 i;
132
133 for (rf_path = 0; rf_path < 2; rf_path++) {
134 for (i = 0; i < 3; i++) {
135 if (!autoload_fail) {
136 rtlefuse->
137 eeprom_chnlarea_txpwr_cck[rf_path][i] =
138 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
139 rtlefuse->
140 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
141 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
142 i];
143 } else {
144 rtlefuse->
145 eeprom_chnlarea_txpwr_cck[rf_path][i] =
146 EEPROM_DEFAULT_TXPOWERLEVEL;
147 rtlefuse->
148 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
149 EEPROM_DEFAULT_TXPOWERLEVEL;
150 }
151 }
152 }
153 for (i = 0; i < 3; i++) {
154 if (!autoload_fail)
155 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
156 else
157 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
Larry Fingerda17fcf2012-10-25 13:46:31 -0500158 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
Georgedc0313f2011-02-19 16:29:22 -0600159 (tempval & 0xf);
Larry Fingerda17fcf2012-10-25 13:46:31 -0500160 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
Georgedc0313f2011-02-19 16:29:22 -0600161 ((tempval & 0xf0) >> 4);
162 }
163 for (rf_path = 0; rf_path < 2; rf_path++)
164 for (i = 0; i < 3; i++)
165 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -0800166 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
167 rf_path, i,
168 rtlefuse->
169 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600170 for (rf_path = 0; rf_path < 2; rf_path++)
171 for (i = 0; i < 3; i++)
172 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -0800173 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
174 rf_path, i,
175 rtlefuse->
176 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600177 for (rf_path = 0; rf_path < 2; rf_path++)
178 for (i = 0; i < 3; i++)
179 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -0800180 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
181 rf_path, i,
182 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -0500183 eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600184 for (rf_path = 0; rf_path < 2; rf_path++) {
185 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -0500186 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600187 rtlefuse->txpwrlevel_cck[rf_path][i] =
188 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
189 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
190 rtlefuse->
191 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
192 if ((rtlefuse->
193 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
194 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -0500195 eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
Georgedc0313f2011-02-19 16:29:22 -0600196 > 0) {
197 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
198 rtlefuse->
199 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
200 [index] - rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -0500201 eprom_chnl_txpwr_ht40_2sdf[rf_path]
Georgedc0313f2011-02-19 16:29:22 -0600202 [index];
203 } else {
204 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
205 }
206 }
207 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -0500208 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800209 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n", rf_path, i,
210 rtlefuse->txpwrlevel_cck[rf_path][i],
211 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
212 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600213 }
214 }
215 for (i = 0; i < 3; i++) {
216 if (!autoload_fail) {
217 rtlefuse->eeprom_pwrlimit_ht40[i] =
218 hwinfo[EEPROM_TXPWR_GROUP + i];
219 rtlefuse->eeprom_pwrlimit_ht20[i] =
220 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
221 } else {
222 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
223 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
224 }
225 }
226 for (rf_path = 0; rf_path < 2; rf_path++) {
227 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -0500228 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600229 if (rf_path == RF90_PATH_A) {
230 rtlefuse->pwrgroup_ht20[rf_path][i] =
231 (rtlefuse->eeprom_pwrlimit_ht20[index]
232 & 0xf);
233 rtlefuse->pwrgroup_ht40[rf_path][i] =
234 (rtlefuse->eeprom_pwrlimit_ht40[index]
235 & 0xf);
236 } else if (rf_path == RF90_PATH_B) {
237 rtlefuse->pwrgroup_ht20[rf_path][i] =
238 ((rtlefuse->eeprom_pwrlimit_ht20[index]
239 & 0xf0) >> 4);
240 rtlefuse->pwrgroup_ht40[rf_path][i] =
241 ((rtlefuse->eeprom_pwrlimit_ht40[index]
242 & 0xf0) >> 4);
243 }
Larry Fingere6deaf82013-03-24 22:06:55 -0500244 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800245 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
246 rf_path, i,
247 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -0500248 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800249 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
250 rf_path, i,
251 rtlefuse->pwrgroup_ht40[rf_path][i]);
Georgedc0313f2011-02-19 16:29:22 -0600252 }
253 }
254 for (i = 0; i < 14; i++) {
Larry Finger9f087a92014-09-26 16:40:26 -0500255 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600256 if (!autoload_fail)
257 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
258 else
259 tempval = EEPROM_DEFAULT_HT20_DIFF;
260 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
261 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
262 ((tempval >> 4) & 0xF);
263 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
264 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
265 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
266 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
Larry Finger9f087a92014-09-26 16:40:26 -0500267 index = rtl92c_get_chnl_group((u8)i);
Georgedc0313f2011-02-19 16:29:22 -0600268 if (!autoload_fail)
269 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
270 else
271 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
272 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
273 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
274 ((tempval >> 4) & 0xF);
275 }
276 rtlefuse->legacy_ht_txpowerdiff =
277 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
278 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500279 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800280 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
281 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Georgedc0313f2011-02-19 16:29:22 -0600282 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500283 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800284 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
285 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Georgedc0313f2011-02-19 16:29:22 -0600286 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500287 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800288 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
289 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Georgedc0313f2011-02-19 16:29:22 -0600290 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -0500291 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800292 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
293 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Georgedc0313f2011-02-19 16:29:22 -0600294 if (!autoload_fail)
295 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
296 else
297 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -0500298 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800299 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Georgedc0313f2011-02-19 16:29:22 -0600300 if (!autoload_fail) {
301 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
302 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
303 } else {
304 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
305 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
306 }
Larry Fingere6deaf82013-03-24 22:06:55 -0500307 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800308 "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
309 rtlefuse->eeprom_tssi[RF90_PATH_A],
310 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Georgedc0313f2011-02-19 16:29:22 -0600311 if (!autoload_fail)
312 tempval = hwinfo[EEPROM_THERMAL_METER];
313 else
314 tempval = EEPROM_DEFAULT_THERMALMETER;
315 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
316 if (rtlefuse->eeprom_thermalmeter < 0x06 ||
317 rtlefuse->eeprom_thermalmeter > 0x1c)
318 rtlefuse->eeprom_thermalmeter = 0x12;
319 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
320 rtlefuse->apk_thermalmeterignore = true;
321 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -0500322 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -0800323 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Georgedc0313f2011-02-19 16:29:22 -0600324}
325
326static void _rtl92cu_read_board_type(struct ieee80211_hw *hw, u8 *contents)
327{
328 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
329 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
330 u8 boardType;
331
332 if (IS_NORMAL_CHIP(rtlhal->version)) {
333 boardType = ((contents[EEPROM_RF_OPT1]) &
334 BOARD_TYPE_NORMAL_MASK) >> 5; /*bit[7:5]*/
335 } else {
336 boardType = contents[EEPROM_RF_OPT4];
337 boardType &= BOARD_TYPE_TEST_MASK;
338 }
339 rtlefuse->board_type = boardType;
340 if (IS_HIGHT_PA(rtlefuse->board_type))
341 rtlefuse->external_pa = 1;
Joe Perches292b1192011-07-20 08:51:35 -0700342 pr_info("Board Type %x\n", rtlefuse->board_type);
Georgedc0313f2011-02-19 16:29:22 -0600343}
344
Georgedc0313f2011-02-19 16:29:22 -0600345static void _rtl92cu_read_adapter_info(struct ieee80211_hw *hw)
346{
347 struct rtl_priv *rtlpriv = rtl_priv(hw);
348 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
349 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
350 u16 i, usvalue;
351 u8 hwinfo[HWSET_MAX_SIZE] = {0};
352 u16 eeprom_id;
353
Arnd Bergmann5345ea62016-05-30 17:26:16 +0200354 switch (rtlefuse->epromtype) {
355 case EEPROM_BOOT_EFUSE:
Georgedc0313f2011-02-19 16:29:22 -0600356 rtl_efuse_shadow_map_update(hw);
Arnd Bergmann5345ea62016-05-30 17:26:16 +0200357 break;
358
359 case EEPROM_93C46:
Georgedc0313f2011-02-19 16:29:22 -0600360 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800361 "RTL819X Not boot from eeprom, check it !!\n");
Arnd Bergmann5345ea62016-05-30 17:26:16 +0200362 return;
363
364 default:
365 pr_warn("rtl92cu: no efuse data\n\n");
366 return;
Georgedc0313f2011-02-19 16:29:22 -0600367 }
Arnd Bergmann5345ea62016-05-30 17:26:16 +0200368 memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0], HWSET_MAX_SIZE);
Joe Perchesaf086872012-01-04 19:40:40 -0800369 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_LOUD, "MAP",
Georgedc0313f2011-02-19 16:29:22 -0600370 hwinfo, HWSET_MAX_SIZE);
Larry Fingerabfabc92011-11-17 12:14:44 -0600371 eeprom_id = le16_to_cpu(*((__le16 *)&hwinfo[0]));
Georgedc0313f2011-02-19 16:29:22 -0600372 if (eeprom_id != RTL8190_EEPROM_ID) {
373 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800374 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
Georgedc0313f2011-02-19 16:29:22 -0600375 rtlefuse->autoload_failflag = true;
376 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -0800377 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Georgedc0313f2011-02-19 16:29:22 -0600378 rtlefuse->autoload_failflag = false;
379 }
Mike McCormacke10542c2011-06-20 10:47:51 +0900380 if (rtlefuse->autoload_failflag)
Georgedc0313f2011-02-19 16:29:22 -0600381 return;
382 for (i = 0; i < 6; i += 2) {
383 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
384 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
385 }
Joe Perches292b1192011-07-20 08:51:35 -0700386 pr_info("MAC address: %pM\n", rtlefuse->dev_addr);
Georgedc0313f2011-02-19 16:29:22 -0600387 _rtl92cu_read_txpower_info_from_hwpg(hw,
388 rtlefuse->autoload_failflag, hwinfo);
Larry Fingerabfabc92011-11-17 12:14:44 -0600389 rtlefuse->eeprom_vid = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VID]);
390 rtlefuse->eeprom_did = le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_DID]);
Joe Perchesf30d7502012-01-04 19:40:41 -0800391 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, " VID = 0x%02x PID = 0x%02x\n",
392 rtlefuse->eeprom_vid, rtlefuse->eeprom_did);
Joe Perches2c208892012-06-04 12:44:17 +0000393 rtlefuse->eeprom_channelplan = hwinfo[EEPROM_CHANNELPLAN];
Larry Fingerabfabc92011-11-17 12:14:44 -0600394 rtlefuse->eeprom_version =
395 le16_to_cpu(*(__le16 *)&hwinfo[EEPROM_VERSION]);
Georgedc0313f2011-02-19 16:29:22 -0600396 rtlefuse->txpwr_fromeprom = true;
Joe Perches2c208892012-06-04 12:44:17 +0000397 rtlefuse->eeprom_oemid = hwinfo[EEPROM_CUSTOMER_ID];
Joe Perchesf30d7502012-01-04 19:40:41 -0800398 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "EEPROM Customer ID: 0x%2x\n",
399 rtlefuse->eeprom_oemid);
Georgedc0313f2011-02-19 16:29:22 -0600400 if (rtlhal->oem_id == RT_CID_DEFAULT) {
401 switch (rtlefuse->eeprom_oemid) {
402 case EEPROM_CID_DEFAULT:
403 if (rtlefuse->eeprom_did == 0x8176) {
404 if ((rtlefuse->eeprom_svid == 0x103C &&
405 rtlefuse->eeprom_smid == 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -0600406 rtlhal->oem_id = RT_CID_819X_HP;
Georgedc0313f2011-02-19 16:29:22 -0600407 else
408 rtlhal->oem_id = RT_CID_DEFAULT;
409 } else {
410 rtlhal->oem_id = RT_CID_DEFAULT;
411 }
412 break;
413 case EEPROM_CID_TOSHIBA:
414 rtlhal->oem_id = RT_CID_TOSHIBA;
415 break;
416 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -0600417 rtlhal->oem_id = RT_CID_819X_QMI;
Georgedc0313f2011-02-19 16:29:22 -0600418 break;
419 case EEPROM_CID_WHQL:
420 default:
421 rtlhal->oem_id = RT_CID_DEFAULT;
422 break;
423 }
424 }
425 _rtl92cu_read_board_type(hw, hwinfo);
Georgedc0313f2011-02-19 16:29:22 -0600426}
427
428static void _rtl92cu_hal_customized_behavior(struct ieee80211_hw *hw)
429{
430 struct rtl_priv *rtlpriv = rtl_priv(hw);
431 struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
432 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
433
434 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -0600435 case RT_CID_819X_HP:
Georgedc0313f2011-02-19 16:29:22 -0600436 usb_priv->ledctl.led_opendrain = true;
437 break;
Larry Finger2cddad32014-02-28 15:16:46 -0600438 case RT_CID_819X_LENOVO:
Georgedc0313f2011-02-19 16:29:22 -0600439 case RT_CID_DEFAULT:
440 case RT_CID_TOSHIBA:
441 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -0600442 case RT_CID_819X_ACER:
Georgedc0313f2011-02-19 16:29:22 -0600443 case RT_CID_WHQL:
444 default:
445 break;
446 }
Joe Perchesf30d7502012-01-04 19:40:41 -0800447 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "RT Customized ID: 0x%02X\n",
448 rtlhal->oem_id);
Georgedc0313f2011-02-19 16:29:22 -0600449}
450
451void rtl92cu_read_eeprom_info(struct ieee80211_hw *hw)
452{
453
454 struct rtl_priv *rtlpriv = rtl_priv(hw);
455 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
456 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
457 u8 tmp_u1b;
458
459 if (!IS_NORMAL_CHIP(rtlhal->version))
460 return;
461 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
Chaoming_Li76c34f92011-04-25 12:54:05 -0500462 rtlefuse->epromtype = (tmp_u1b & BOOT_FROM_EEPROM) ?
Georgedc0313f2011-02-19 16:29:22 -0600463 EEPROM_93C46 : EEPROM_BOOT_EFUSE;
Joe Perchesf30d7502012-01-04 19:40:41 -0800464 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from %s\n",
465 tmp_u1b & BOOT_FROM_EEPROM ? "EERROM" : "EFUSE");
Georgedc0313f2011-02-19 16:29:22 -0600466 rtlefuse->autoload_failflag = (tmp_u1b & EEPROM_EN) ? false : true;
Joe Perchesf30d7502012-01-04 19:40:41 -0800467 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload %s\n",
468 tmp_u1b & EEPROM_EN ? "OK!!" : "ERR!!");
Georgedc0313f2011-02-19 16:29:22 -0600469 _rtl92cu_read_adapter_info(hw);
470 _rtl92cu_hal_customized_behavior(hw);
471 return;
472}
473
474static int _rtl92cu_init_power_on(struct ieee80211_hw *hw)
475{
476 struct rtl_priv *rtlpriv = rtl_priv(hw);
477 int status = 0;
478 u16 value16;
479 u8 value8;
480 /* polling autoload done. */
481 u32 pollingCount = 0;
482
483 do {
484 if (rtl_read_byte(rtlpriv, REG_APS_FSMCO) & PFM_ALDN) {
485 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800486 "Autoload Done!\n");
Georgedc0313f2011-02-19 16:29:22 -0600487 break;
488 }
489 if (pollingCount++ > 100) {
490 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800491 "Failed to polling REG_APS_FSMCO[PFM_ALDN] done!\n");
Georgedc0313f2011-02-19 16:29:22 -0600492 return -ENODEV;
493 }
494 } while (true);
495 /* 0. RSV_CTRL 0x1C[7:0] = 0 unlock ISO/CLK/Power control register */
496 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
497 /* Power on when re-enter from IPS/Radio off/card disable */
498 /* enable SPS into PWM mode */
499 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
500 udelay(100);
501 value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
502 if (0 == (value8 & LDV12_EN)) {
503 value8 |= LDV12_EN;
504 rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
505 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800506 " power-on :REG_LDOV12D_CTRL Reg0x21:0x%02x\n",
507 value8);
Georgedc0313f2011-02-19 16:29:22 -0600508 udelay(100);
509 value8 = rtl_read_byte(rtlpriv, REG_SYS_ISO_CTRL);
510 value8 &= ~ISO_MD2PP;
511 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, value8);
512 }
513 /* auto enable WLAN */
514 pollingCount = 0;
515 value16 = rtl_read_word(rtlpriv, REG_APS_FSMCO);
516 value16 |= APFM_ONMAC;
517 rtl_write_word(rtlpriv, REG_APS_FSMCO, value16);
518 do {
519 if (!(rtl_read_word(rtlpriv, REG_APS_FSMCO) & APFM_ONMAC)) {
Joe Perches292b1192011-07-20 08:51:35 -0700520 pr_info("MAC auto ON okay!\n");
Georgedc0313f2011-02-19 16:29:22 -0600521 break;
522 }
Andy Spencerab1796e2014-05-02 06:48:13 +0000523 if (pollingCount++ > 1000) {
Georgedc0313f2011-02-19 16:29:22 -0600524 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800525 "Failed to polling REG_APS_FSMCO[APFM_ONMAC] done!\n");
Georgedc0313f2011-02-19 16:29:22 -0600526 return -ENODEV;
527 }
528 } while (true);
529 /* Enable Radio ,GPIO ,and LED function */
530 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x0812);
531 /* release RF digital isolation */
532 value16 = rtl_read_word(rtlpriv, REG_SYS_ISO_CTRL);
533 value16 &= ~ISO_DIOR;
534 rtl_write_word(rtlpriv, REG_SYS_ISO_CTRL, value16);
535 /* Reconsider when to do this operation after asking HWSD. */
536 pollingCount = 0;
537 rtl_write_byte(rtlpriv, REG_APSD_CTRL, (rtl_read_byte(rtlpriv,
538 REG_APSD_CTRL) & ~BIT(6)));
539 do {
540 pollingCount++;
541 } while ((pollingCount < 200) &&
542 (rtl_read_byte(rtlpriv, REG_APSD_CTRL) & BIT(7)));
543 /* Enable MAC DMA/WMAC/SCHEDULE/SEC block */
544 value16 = rtl_read_word(rtlpriv, REG_CR);
545 value16 |= (HCI_TXDMA_EN | HCI_RXDMA_EN | TXDMA_EN | RXDMA_EN |
546 PROTOCOL_EN | SCHEDULE_EN | MACTXEN | MACRXEN | ENSEC);
547 rtl_write_word(rtlpriv, REG_CR, value16);
548 return status;
549}
550
551static void _rtl92cu_init_queue_reserved_page(struct ieee80211_hw *hw,
552 bool wmm_enable,
553 u8 out_ep_num,
554 u8 queue_sel)
555{
556 struct rtl_priv *rtlpriv = rtl_priv(hw);
557 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
558 bool isChipN = IS_NORMAL_CHIP(rtlhal->version);
559 u32 outEPNum = (u32)out_ep_num;
560 u32 numHQ = 0;
561 u32 numLQ = 0;
562 u32 numNQ = 0;
563 u32 numPubQ;
564 u32 value32;
565 u8 value8;
566 u32 txQPageNum, txQPageUnit, txQRemainPage;
567
568 if (!wmm_enable) {
569 numPubQ = (isChipN) ? CHIP_B_PAGE_NUM_PUBQ :
570 CHIP_A_PAGE_NUM_PUBQ;
571 txQPageNum = TX_TOTAL_PAGE_NUMBER - numPubQ;
572
573 txQPageUnit = txQPageNum/outEPNum;
574 txQRemainPage = txQPageNum % outEPNum;
575 if (queue_sel & TX_SELE_HQ)
576 numHQ = txQPageUnit;
577 if (queue_sel & TX_SELE_LQ)
578 numLQ = txQPageUnit;
579 /* HIGH priority queue always present in the configuration of
580 * 2 out-ep. Remainder pages have assigned to High queue */
581 if ((outEPNum > 1) && (txQRemainPage))
582 numHQ += txQRemainPage;
583 /* NOTE: This step done before writting REG_RQPN. */
584 if (isChipN) {
585 if (queue_sel & TX_SELE_NQ)
586 numNQ = txQPageUnit;
587 value8 = (u8)_NPQ(numNQ);
588 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
589 }
590 } else {
591 /* for WMM ,number of out-ep must more than or equal to 2! */
592 numPubQ = isChipN ? WMM_CHIP_B_PAGE_NUM_PUBQ :
593 WMM_CHIP_A_PAGE_NUM_PUBQ;
594 if (queue_sel & TX_SELE_HQ) {
595 numHQ = isChipN ? WMM_CHIP_B_PAGE_NUM_HPQ :
596 WMM_CHIP_A_PAGE_NUM_HPQ;
597 }
598 if (queue_sel & TX_SELE_LQ) {
599 numLQ = isChipN ? WMM_CHIP_B_PAGE_NUM_LPQ :
600 WMM_CHIP_A_PAGE_NUM_LPQ;
601 }
602 /* NOTE: This step done before writting REG_RQPN. */
603 if (isChipN) {
604 if (queue_sel & TX_SELE_NQ)
605 numNQ = WMM_CHIP_B_PAGE_NUM_NPQ;
606 value8 = (u8)_NPQ(numNQ);
607 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, value8);
608 }
609 }
610 /* TX DMA */
611 value32 = _HPQ(numHQ) | _LPQ(numLQ) | _PUBQ(numPubQ) | LD_RQPN;
612 rtl_write_dword(rtlpriv, REG_RQPN, value32);
613}
614
615static void _rtl92c_init_trx_buffer(struct ieee80211_hw *hw, bool wmm_enable)
616{
617 struct rtl_priv *rtlpriv = rtl_priv(hw);
618 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
619 u8 txpktbuf_bndy;
620 u8 value8;
621
622 if (!wmm_enable)
623 txpktbuf_bndy = TX_PAGE_BOUNDARY;
624 else /* for WMM */
625 txpktbuf_bndy = (IS_NORMAL_CHIP(rtlhal->version))
626 ? WMM_CHIP_B_TX_PAGE_BOUNDARY
627 : WMM_CHIP_A_TX_PAGE_BOUNDARY;
628 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
629 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
630 rtl_write_byte(rtlpriv, REG_TXPKTBUF_WMAC_LBK_BF_HD, txpktbuf_bndy);
631 rtl_write_byte(rtlpriv, REG_TRXFF_BNDY, txpktbuf_bndy);
632 rtl_write_byte(rtlpriv, REG_TDECTRL+1, txpktbuf_bndy);
633 rtl_write_word(rtlpriv, (REG_TRXFF_BNDY + 2), 0x27FF);
634 value8 = _PSRX(RX_PAGE_SIZE_REG_VALUE) | _PSTX(PBP_128);
635 rtl_write_byte(rtlpriv, REG_PBP, value8);
636}
637
638static void _rtl92c_init_chipN_reg_priority(struct ieee80211_hw *hw, u16 beQ,
639 u16 bkQ, u16 viQ, u16 voQ,
640 u16 mgtQ, u16 hiQ)
641{
642 struct rtl_priv *rtlpriv = rtl_priv(hw);
643 u16 value16 = (rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0x7);
644
645 value16 |= _TXDMA_BEQ_MAP(beQ) | _TXDMA_BKQ_MAP(bkQ) |
646 _TXDMA_VIQ_MAP(viQ) | _TXDMA_VOQ_MAP(voQ) |
647 _TXDMA_MGQ_MAP(mgtQ) | _TXDMA_HIQ_MAP(hiQ);
648 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, value16);
649}
650
651static void _rtl92cu_init_chipN_one_out_ep_priority(struct ieee80211_hw *hw,
652 bool wmm_enable,
653 u8 queue_sel)
654{
655 u16 uninitialized_var(value);
656
657 switch (queue_sel) {
658 case TX_SELE_HQ:
659 value = QUEUE_HIGH;
660 break;
661 case TX_SELE_LQ:
662 value = QUEUE_LOW;
663 break;
664 case TX_SELE_NQ:
665 value = QUEUE_NORMAL;
666 break;
667 default:
668 WARN_ON(1); /* Shall not reach here! */
669 break;
670 }
671 _rtl92c_init_chipN_reg_priority(hw, value, value, value, value,
672 value, value);
Joe Perches292b1192011-07-20 08:51:35 -0700673 pr_info("Tx queue select: 0x%02x\n", queue_sel);
Georgedc0313f2011-02-19 16:29:22 -0600674}
675
676static void _rtl92cu_init_chipN_two_out_ep_priority(struct ieee80211_hw *hw,
677 bool wmm_enable,
678 u8 queue_sel)
679{
680 u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
681 u16 uninitialized_var(valueHi);
682 u16 uninitialized_var(valueLow);
683
684 switch (queue_sel) {
685 case (TX_SELE_HQ | TX_SELE_LQ):
686 valueHi = QUEUE_HIGH;
687 valueLow = QUEUE_LOW;
688 break;
689 case (TX_SELE_NQ | TX_SELE_LQ):
690 valueHi = QUEUE_NORMAL;
691 valueLow = QUEUE_LOW;
692 break;
693 case (TX_SELE_HQ | TX_SELE_NQ):
694 valueHi = QUEUE_HIGH;
695 valueLow = QUEUE_NORMAL;
696 break;
697 default:
698 WARN_ON(1);
699 break;
700 }
701 if (!wmm_enable) {
702 beQ = valueLow;
703 bkQ = valueLow;
704 viQ = valueHi;
705 voQ = valueHi;
706 mgtQ = valueHi;
707 hiQ = valueHi;
708 } else {/* for WMM ,CONFIG_OUT_EP_WIFI_MODE */
709 beQ = valueHi;
710 bkQ = valueLow;
711 viQ = valueLow;
712 voQ = valueHi;
713 mgtQ = valueHi;
714 hiQ = valueHi;
715 }
716 _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
Joe Perches292b1192011-07-20 08:51:35 -0700717 pr_info("Tx queue select: 0x%02x\n", queue_sel);
Georgedc0313f2011-02-19 16:29:22 -0600718}
719
720static void _rtl92cu_init_chipN_three_out_ep_priority(struct ieee80211_hw *hw,
721 bool wmm_enable,
722 u8 queue_sel)
723{
724 u16 beQ, bkQ, viQ, voQ, mgtQ, hiQ;
725 struct rtl_priv *rtlpriv = rtl_priv(hw);
726
727 if (!wmm_enable) { /* typical setting */
728 beQ = QUEUE_LOW;
729 bkQ = QUEUE_LOW;
730 viQ = QUEUE_NORMAL;
731 voQ = QUEUE_HIGH;
732 mgtQ = QUEUE_HIGH;
733 hiQ = QUEUE_HIGH;
734 } else { /* for WMM */
735 beQ = QUEUE_LOW;
736 bkQ = QUEUE_NORMAL;
737 viQ = QUEUE_NORMAL;
738 voQ = QUEUE_HIGH;
739 mgtQ = QUEUE_HIGH;
740 hiQ = QUEUE_HIGH;
741 }
742 _rtl92c_init_chipN_reg_priority(hw, beQ, bkQ, viQ, voQ, mgtQ, hiQ);
Joe Perchesf30d7502012-01-04 19:40:41 -0800743 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
744 queue_sel);
Georgedc0313f2011-02-19 16:29:22 -0600745}
746
747static void _rtl92cu_init_chipN_queue_priority(struct ieee80211_hw *hw,
748 bool wmm_enable,
749 u8 out_ep_num,
750 u8 queue_sel)
751{
752 switch (out_ep_num) {
753 case 1:
754 _rtl92cu_init_chipN_one_out_ep_priority(hw, wmm_enable,
755 queue_sel);
756 break;
757 case 2:
758 _rtl92cu_init_chipN_two_out_ep_priority(hw, wmm_enable,
759 queue_sel);
760 break;
761 case 3:
762 _rtl92cu_init_chipN_three_out_ep_priority(hw, wmm_enable,
763 queue_sel);
764 break;
765 default:
766 WARN_ON(1); /* Shall not reach here! */
767 break;
768 }
769}
770
771static void _rtl92cu_init_chipT_queue_priority(struct ieee80211_hw *hw,
772 bool wmm_enable,
773 u8 out_ep_num,
774 u8 queue_sel)
775{
Larry Finger9f219bd2011-04-13 21:00:02 -0500776 u8 hq_sele = 0;
Georgedc0313f2011-02-19 16:29:22 -0600777 struct rtl_priv *rtlpriv = rtl_priv(hw);
778
779 switch (out_ep_num) {
780 case 2: /* (TX_SELE_HQ|TX_SELE_LQ) */
781 if (!wmm_enable) /* typical setting */
782 hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_MGTQ |
783 HQSEL_HIQ;
784 else /* for WMM */
785 hq_sele = HQSEL_VOQ | HQSEL_BEQ | HQSEL_MGTQ |
786 HQSEL_HIQ;
787 break;
788 case 1:
789 if (TX_SELE_LQ == queue_sel) {
790 /* map all endpoint to Low queue */
791 hq_sele = 0;
792 } else if (TX_SELE_HQ == queue_sel) {
793 /* map all endpoint to High queue */
794 hq_sele = HQSEL_VOQ | HQSEL_VIQ | HQSEL_BEQ |
795 HQSEL_BKQ | HQSEL_MGTQ | HQSEL_HIQ;
796 }
797 break;
798 default:
799 WARN_ON(1); /* Shall not reach here! */
800 break;
801 }
802 rtl_write_byte(rtlpriv, (REG_TRXDMA_CTRL+1), hq_sele);
Joe Perchesf30d7502012-01-04 19:40:41 -0800803 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG, "Tx queue select :0x%02x..\n",
804 hq_sele);
Georgedc0313f2011-02-19 16:29:22 -0600805}
806
807static void _rtl92cu_init_queue_priority(struct ieee80211_hw *hw,
808 bool wmm_enable,
809 u8 out_ep_num,
810 u8 queue_sel)
811{
812 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
813 if (IS_NORMAL_CHIP(rtlhal->version))
814 _rtl92cu_init_chipN_queue_priority(hw, wmm_enable, out_ep_num,
815 queue_sel);
816 else
817 _rtl92cu_init_chipT_queue_priority(hw, wmm_enable, out_ep_num,
818 queue_sel);
819}
820
821static void _rtl92cu_init_usb_aggregation(struct ieee80211_hw *hw)
822{
823}
824
825static void _rtl92cu_init_wmac_setting(struct ieee80211_hw *hw)
826{
Taehee Yoobf27cea2015-03-31 00:55:32 +0900827 u16 value16;
828 u32 value32;
Georgedc0313f2011-02-19 16:29:22 -0600829 struct rtl_priv *rtlpriv = rtl_priv(hw);
Georgedc0313f2011-02-19 16:29:22 -0600830
Taehee Yoobf27cea2015-03-31 00:55:32 +0900831 value32 = (RCR_APM | RCR_AM | RCR_ADF | RCR_AB | RCR_APPFCS |
832 RCR_APP_ICV | RCR_AMF | RCR_HTC_LOC_CTRL |
833 RCR_APP_MIC | RCR_APP_PHYSTS | RCR_ACRC32);
834 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR, (u8 *)(&value32));
Georgedc0313f2011-02-19 16:29:22 -0600835 /* Accept all multicast address */
836 rtl_write_dword(rtlpriv, REG_MAR, 0xFFFFFFFF);
837 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xFFFFFFFF);
838 /* Accept all management frames */
839 value16 = 0xFFFF;
Taehee Yoobf27cea2015-03-31 00:55:32 +0900840 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_MGT_FILTER,
841 (u8 *)(&value16));
Georgedc0313f2011-02-19 16:29:22 -0600842 /* Reject all control frame - default value is 0 */
Taehee Yoobf27cea2015-03-31 00:55:32 +0900843 value16 = 0x0;
844 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_CTRL_FILTER,
845 (u8 *)(&value16));
Georgedc0313f2011-02-19 16:29:22 -0600846 /* Accept all data frames */
847 value16 = 0xFFFF;
Taehee Yoobf27cea2015-03-31 00:55:32 +0900848 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_DATA_FILTER,
849 (u8 *)(&value16));
Georgedc0313f2011-02-19 16:29:22 -0600850}
851
Taehee Yoo1d6b2fb2015-06-04 17:43:36 +0900852static void _rtl92cu_init_beacon_parameters(struct ieee80211_hw *hw)
853{
854 struct rtl_priv *rtlpriv = rtl_priv(hw);
855 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
856
857 rtl_write_word(rtlpriv, REG_BCN_CTRL, 0x1010);
858
859 /* TODO: Remove these magic number */
860 rtl_write_word(rtlpriv, REG_TBTT_PROHIBIT, 0x6404);
861 rtl_write_byte(rtlpriv, REG_DRVERLYINT, DRIVER_EARLY_INT_TIME);
862 rtl_write_byte(rtlpriv, REG_BCNDMATIM, BCN_DMA_ATIME_INT_TIME);
863 /* Change beacon AIFS to the largest number
864 * beacause test chip does not contension before sending beacon.
865 */
866 if (IS_NORMAL_CHIP(rtlhal->version))
867 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660F);
868 else
869 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x66FF);
870}
871
Georgedc0313f2011-02-19 16:29:22 -0600872static int _rtl92cu_init_mac(struct ieee80211_hw *hw)
873{
874 struct rtl_priv *rtlpriv = rtl_priv(hw);
875 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
876 struct rtl_usb_priv *usb_priv = rtl_usbpriv(hw);
877 struct rtl_usb *rtlusb = rtl_usbdev(usb_priv);
878 int err = 0;
879 u32 boundary = 0;
880 u8 wmm_enable = false; /* TODO */
881 u8 out_ep_nums = rtlusb->out_ep_nums;
882 u8 queue_sel = rtlusb->out_queue_sel;
883 err = _rtl92cu_init_power_on(hw);
884
885 if (err) {
886 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800887 "Failed to init power on!\n");
Georgedc0313f2011-02-19 16:29:22 -0600888 return err;
889 }
890 if (!wmm_enable) {
891 boundary = TX_PAGE_BOUNDARY;
892 } else { /* for WMM */
893 boundary = (IS_NORMAL_CHIP(rtlhal->version))
894 ? WMM_CHIP_B_TX_PAGE_BOUNDARY
895 : WMM_CHIP_A_TX_PAGE_BOUNDARY;
896 }
897 if (false == rtl92c_init_llt_table(hw, boundary)) {
898 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800899 "Failed to init LLT Table!\n");
Georgedc0313f2011-02-19 16:29:22 -0600900 return -EINVAL;
901 }
902 _rtl92cu_init_queue_reserved_page(hw, wmm_enable, out_ep_nums,
903 queue_sel);
904 _rtl92c_init_trx_buffer(hw, wmm_enable);
905 _rtl92cu_init_queue_priority(hw, wmm_enable, out_ep_nums,
906 queue_sel);
907 /* Get Rx PHY status in order to report RSSI and others. */
908 rtl92c_init_driver_info_size(hw, RTL92C_DRIVER_INFO_SIZE);
909 rtl92c_init_interrupt(hw);
910 rtl92c_init_network_type(hw);
911 _rtl92cu_init_wmac_setting(hw);
912 rtl92c_init_adaptive_ctrl(hw);
913 rtl92c_init_edca(hw);
914 rtl92c_init_rate_fallback(hw);
915 rtl92c_init_retry_function(hw);
916 _rtl92cu_init_usb_aggregation(hw);
917 rtlpriv->cfg->ops->set_bw_mode(hw, NL80211_CHAN_HT20);
918 rtl92c_set_min_space(hw, IS_92C_SERIAL(rtlhal->version));
Taehee Yoo1d6b2fb2015-06-04 17:43:36 +0900919 _rtl92cu_init_beacon_parameters(hw);
Georgedc0313f2011-02-19 16:29:22 -0600920 rtl92c_init_ampdu_aggregation(hw);
Taehee Yoobfe3d2b2015-05-09 18:16:51 +0900921 rtl92c_init_beacon_max_error(hw);
Georgedc0313f2011-02-19 16:29:22 -0600922 return err;
923}
924
925void rtl92cu_enable_hw_security_config(struct ieee80211_hw *hw)
926{
927 struct rtl_priv *rtlpriv = rtl_priv(hw);
928 u8 sec_reg_value = 0x0;
929 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
930
931 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800932 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
933 rtlpriv->sec.pairwise_enc_algorithm,
934 rtlpriv->sec.group_enc_algorithm);
Georgedc0313f2011-02-19 16:29:22 -0600935 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
936 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800937 "not open sw encryption\n");
Georgedc0313f2011-02-19 16:29:22 -0600938 return;
939 }
940 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
941 if (rtlpriv->sec.use_defaultkey) {
942 sec_reg_value |= SCR_TxUseDK;
943 sec_reg_value |= SCR_RxUseDK;
944 }
945 if (IS_NORMAL_CHIP(rtlhal->version))
946 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
947 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
Joe Perchesf30d7502012-01-04 19:40:41 -0800948 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD, "The SECR-value %x\n",
949 sec_reg_value);
Georgedc0313f2011-02-19 16:29:22 -0600950 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
951}
952
953static void _rtl92cu_hw_configure(struct ieee80211_hw *hw)
954{
955 struct rtl_priv *rtlpriv = rtl_priv(hw);
956 struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
957
958 /* To Fix MAC loopback mode fail. */
959 rtl_write_byte(rtlpriv, REG_LDOHCI12_CTRL, 0x0f);
960 rtl_write_byte(rtlpriv, 0x15, 0xe9);
961 /* HW SEQ CTRL */
962 /* set 0x0 to 0xFF by tynli. Default enable HW SEQ NUM. */
963 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
964 /* fixed USB interface interference issue */
965 rtl_write_byte(rtlpriv, 0xfe40, 0xe0);
966 rtl_write_byte(rtlpriv, 0xfe41, 0x8d);
967 rtl_write_byte(rtlpriv, 0xfe42, 0x80);
968 rtlusb->reg_bcn_ctrl_val = 0x18;
969 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
970}
971
972static void _InitPABias(struct ieee80211_hw *hw)
973{
974 struct rtl_priv *rtlpriv = rtl_priv(hw);
975 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
976 u8 pa_setting;
977
978 /* FIXED PA current issue */
979 pa_setting = efuse_read_1byte(hw, 0x1FA);
980 if (!(pa_setting & BIT(0))) {
981 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x0F406);
982 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x4F406);
983 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0x8F406);
984 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0FFFFF, 0xCF406);
985 }
986 if (!(pa_setting & BIT(1)) && IS_NORMAL_CHIP(rtlhal->version) &&
987 IS_92C_SERIAL(rtlhal->version)) {
988 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x0F406);
989 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x4F406);
990 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0x8F406);
991 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0FFFFF, 0xCF406);
992 }
993 if (!(pa_setting & BIT(4))) {
994 pa_setting = rtl_read_byte(rtlpriv, 0x16);
995 pa_setting &= 0x0F;
996 rtl_write_byte(rtlpriv, 0x16, pa_setting | 0x90);
997 }
998}
999
Georgedc0313f2011-02-19 16:29:22 -06001000int rtl92cu_hw_init(struct ieee80211_hw *hw)
1001{
1002 struct rtl_priv *rtlpriv = rtl_priv(hw);
1003 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1004 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1005 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1006 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1007 int err = 0;
Larry Fingera53268b2014-03-04 16:53:50 -06001008 unsigned long flags;
1009
1010 /* As this function can take a very long time (up to 350 ms)
1011 * and can be called with irqs disabled, reenable the irqs
1012 * to let the other devices continue being serviced.
1013 *
1014 * It is safe doing so since our own interrupts will only be enabled
1015 * in a subsequent step.
1016 */
1017 local_save_flags(flags);
1018 local_irq_enable();
Georgedc0313f2011-02-19 16:29:22 -06001019
Taehee Yoo314112e2015-01-24 20:55:40 +09001020 rtlhal->fw_ready = false;
Georgedc0313f2011-02-19 16:29:22 -06001021 rtlhal->hw_type = HARDWARE_TYPE_RTL8192CU;
1022 err = _rtl92cu_init_mac(hw);
1023 if (err) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001024 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "init mac failed!\n");
Ben Hutchings3234f5b2014-04-26 21:59:04 +01001025 goto exit;
Georgedc0313f2011-02-19 16:29:22 -06001026 }
1027 err = rtl92c_download_fw(hw);
1028 if (err) {
1029 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001030 "Failed to download FW. Init HW without FW now..\n");
Georgedc0313f2011-02-19 16:29:22 -06001031 err = 1;
Larry Fingera53268b2014-03-04 16:53:50 -06001032 goto exit;
Georgedc0313f2011-02-19 16:29:22 -06001033 }
Taehee Yoo314112e2015-01-24 20:55:40 +09001034
1035 rtlhal->fw_ready = true;
Georgedc0313f2011-02-19 16:29:22 -06001036 rtlhal->last_hmeboxnum = 0; /* h2c */
1037 _rtl92cu_phy_param_tab_init(hw);
Larry Finger1472d3a2011-02-23 10:24:58 -06001038 rtl92cu_phy_mac_config(hw);
1039 rtl92cu_phy_bb_config(hw);
Georgedc0313f2011-02-19 16:29:22 -06001040 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
1041 rtl92c_phy_rf_config(hw);
1042 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
1043 !IS_92C_SERIAL(rtlhal->version)) {
1044 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
1045 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
1046 }
1047 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
1048 RF_CHNLBW, RFREG_OFFSET_MASK);
1049 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
1050 RF_CHNLBW, RFREG_OFFSET_MASK);
Larry Finger1472d3a2011-02-23 10:24:58 -06001051 rtl92cu_bb_block_on(hw);
Georgedc0313f2011-02-19 16:29:22 -06001052 rtl_cam_reset_all_entry(hw);
1053 rtl92cu_enable_hw_security_config(hw);
1054 ppsc->rfpwr_state = ERFON;
1055 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1056 if (ppsc->rfpwr_state == ERFON) {
1057 rtl92c_phy_set_rfpath_switch(hw, 1);
Taehee Yooca7bdd92015-06-04 09:47:42 +09001058 if (rtlphy->iqk_initialized) {
Mark Cave-Aylandd3af1ce2013-11-18 13:06:55 -06001059 rtl92c_phy_iq_calibrate(hw, true);
Georgedc0313f2011-02-19 16:29:22 -06001060 } else {
1061 rtl92c_phy_iq_calibrate(hw, false);
Taehee Yooca7bdd92015-06-04 09:47:42 +09001062 rtlphy->iqk_initialized = true;
Georgedc0313f2011-02-19 16:29:22 -06001063 }
1064 rtl92c_dm_check_txpower_tracking(hw);
1065 rtl92c_phy_lc_calibrate(hw);
1066 }
1067 _rtl92cu_hw_configure(hw);
1068 _InitPABias(hw);
Georgedc0313f2011-02-19 16:29:22 -06001069 rtl92c_dm_init(hw);
Larry Fingera53268b2014-03-04 16:53:50 -06001070exit:
1071 local_irq_restore(flags);
Georgedc0313f2011-02-19 16:29:22 -06001072 return err;
1073}
1074
1075static void _DisableRFAFEAndResetBB(struct ieee80211_hw *hw)
1076{
1077 struct rtl_priv *rtlpriv = rtl_priv(hw);
1078/**************************************
1079a. TXPAUSE 0x522[7:0] = 0xFF Pause MAC TX queue
1080b. RF path 0 offset 0x00 = 0x00 disable RF
1081c. APSD_CTRL 0x600[7:0] = 0x40
1082d. SYS_FUNC_EN 0x02[7:0] = 0x16 reset BB state machine
1083e. SYS_FUNC_EN 0x02[7:0] = 0x14 reset BB state machine
1084***************************************/
1085 u8 eRFPath = 0, value8 = 0;
1086 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1087 rtl_set_rfreg(hw, (enum radio_path)eRFPath, 0x0, MASKBYTE0, 0x0);
1088
1089 value8 |= APSDOFF;
1090 rtl_write_byte(rtlpriv, REG_APSD_CTRL, value8); /*0x40*/
1091 value8 = 0;
1092 value8 |= (FEN_USBD | FEN_USBA | FEN_BB_GLB_RSTn);
1093 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8);/*0x16*/
1094 value8 &= (~FEN_BB_GLB_RSTn);
1095 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, value8); /*0x14*/
1096}
1097
1098static void _ResetDigitalProcedure1(struct ieee80211_hw *hw, bool bWithoutHWSM)
1099{
1100 struct rtl_priv *rtlpriv = rtl_priv(hw);
1101 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1102
1103 if (rtlhal->fw_version <= 0x20) {
1104 /*****************************
1105 f. MCUFWDL 0x80[7:0]=0 reset MCU ready status
1106 g. SYS_FUNC_EN 0x02[10]= 0 reset MCU reg, (8051 reset)
1107 h. SYS_FUNC_EN 0x02[15-12]= 5 reset MAC reg, DCORE
1108 i. SYS_FUNC_EN 0x02[10]= 1 enable MCU reg, (8051 enable)
1109 ******************************/
1110 u16 valu16 = 0;
1111
1112 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1113 valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1114 rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 &
1115 (~FEN_CPUEN))); /* reset MCU ,8051 */
1116 valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN)&0x0FFF;
1117 rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
1118 (FEN_HWPDN|FEN_ELDR))); /* reset MAC */
1119 valu16 = rtl_read_word(rtlpriv, REG_SYS_FUNC_EN);
1120 rtl_write_word(rtlpriv, REG_SYS_FUNC_EN, (valu16 |
1121 FEN_CPUEN)); /* enable MCU ,8051 */
1122 } else {
1123 u8 retry_cnts = 0;
1124
1125 /* IF fw in RAM code, do reset */
1126 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(1)) {
1127 /* reset MCU ready status */
1128 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001129 /* 8051 reset by self */
1130 rtl_write_byte(rtlpriv, REG_HMETFR+3, 0x20);
1131 while ((retry_cnts++ < 100) &&
1132 (FEN_CPUEN & rtl_read_word(rtlpriv,
1133 REG_SYS_FUNC_EN))) {
1134 udelay(50);
1135 }
1136 if (retry_cnts >= 100) {
1137 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1138 "#####=> 8051 reset failed!.........................\n");
1139 /* if 8051 reset fail, reset MAC. */
1140 rtl_write_byte(rtlpriv,
1141 REG_SYS_FUNC_EN + 1,
1142 0x50);
1143 udelay(100);
Georgedc0313f2011-02-19 16:29:22 -06001144 }
1145 }
1146 /* Reset MAC and Enable 8051 */
1147 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x54);
1148 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0);
1149 }
1150 if (bWithoutHWSM) {
1151 /*****************************
1152 Without HW auto state machine
1153 g.SYS_CLKR 0x08[15:0] = 0x30A3 disable MAC clock
1154 h.AFE_PLL_CTRL 0x28[7:0] = 0x80 disable AFE PLL
1155 i.AFE_XTAL_CTRL 0x24[15:0] = 0x880F gated AFE DIG_CLOCK
1156 j.SYS_ISu_CTRL 0x00[7:0] = 0xF9 isolated digital to PON
1157 ******************************/
1158 rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
1159 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
1160 rtl_write_word(rtlpriv, REG_AFE_XTAL_CTRL, 0x880F);
1161 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL, 0xF9);
1162 }
1163}
1164
1165static void _ResetDigitalProcedure2(struct ieee80211_hw *hw)
1166{
1167 struct rtl_priv *rtlpriv = rtl_priv(hw);
1168/*****************************
1169k. SYS_FUNC_EN 0x03[7:0] = 0x44 disable ELDR runction
1170l. SYS_CLKR 0x08[15:0] = 0x3083 disable ELDR clock
1171m. SYS_ISO_CTRL 0x01[7:0] = 0x83 isolated ELDR to PON
1172******************************/
1173 rtl_write_word(rtlpriv, REG_SYS_CLKR, 0x70A3);
1174 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL+1, 0x82);
1175}
1176
1177static void _DisableGPIO(struct ieee80211_hw *hw)
1178{
1179 struct rtl_priv *rtlpriv = rtl_priv(hw);
1180/***************************************
1181j. GPIO_PIN_CTRL 0x44[31:0]=0x000
1182k. Value = GPIO_PIN_CTRL[7:0]
1183l. GPIO_PIN_CTRL 0x44[31:0] = 0x00FF0000 | (value <<8); write ext PIN level
1184m. GPIO_MUXCFG 0x42 [15:0] = 0x0780
1185n. LEDCFG 0x4C[15:0] = 0x8080
1186***************************************/
1187 u8 value8;
1188 u16 value16;
1189 u32 value32;
1190
1191 /* 1. Disable GPIO[7:0] */
1192 rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, 0x0000);
1193 value32 = rtl_read_dword(rtlpriv, REG_GPIO_PIN_CTRL) & 0xFFFF00FF;
Larry Finger9f087a92014-09-26 16:40:26 -05001194 value8 = (u8)(value32&0x000000FF);
Georgedc0313f2011-02-19 16:29:22 -06001195 value32 |= ((value8<<8) | 0x00FF0000);
1196 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, value32);
1197 /* 2. Disable GPIO[10:8] */
1198 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG+3, 0x00);
1199 value16 = rtl_read_word(rtlpriv, REG_GPIO_MUXCFG+2) & 0xFF0F;
Larry Finger9f087a92014-09-26 16:40:26 -05001200 value8 = (u8)(value16&0x000F);
Georgedc0313f2011-02-19 16:29:22 -06001201 value16 |= ((value8<<4) | 0x0780);
1202 rtl_write_word(rtlpriv, REG_GPIO_PIN_CTRL+2, value16);
1203 /* 3. Disable LED0 & 1 */
1204 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1205}
1206
1207static void _DisableAnalog(struct ieee80211_hw *hw, bool bWithoutHWSM)
1208{
1209 struct rtl_priv *rtlpriv = rtl_priv(hw);
1210 u16 value16 = 0;
1211 u8 value8 = 0;
1212
1213 if (bWithoutHWSM) {
1214 /*****************************
1215 n. LDOA15_CTRL 0x20[7:0] = 0x04 disable A15 power
1216 o. LDOV12D_CTRL 0x21[7:0] = 0x54 disable digital core power
1217 r. When driver call disable, the ASIC will turn off remaining
1218 clock automatically
1219 ******************************/
1220 rtl_write_byte(rtlpriv, REG_LDOA15_CTRL, 0x04);
1221 value8 = rtl_read_byte(rtlpriv, REG_LDOV12D_CTRL);
1222 value8 &= (~LDV12_EN);
1223 rtl_write_byte(rtlpriv, REG_LDOV12D_CTRL, value8);
1224 }
1225
1226/*****************************
1227h. SPS0_CTRL 0x11[7:0] = 0x23 enter PFM mode
1228i. APS_FSMCO 0x04[15:0] = 0x4802 set USB suspend
1229******************************/
1230 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
1231 value16 |= (APDM_HOST | AFSM_HSUS | PFM_ALDN);
1232 rtl_write_word(rtlpriv, REG_APS_FSMCO, (u16)value16);
1233 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0E);
1234}
1235
1236static void _CardDisableHWSM(struct ieee80211_hw *hw)
1237{
1238 /* ==== RF Off Sequence ==== */
1239 _DisableRFAFEAndResetBB(hw);
1240 /* ==== Reset digital sequence ====== */
1241 _ResetDigitalProcedure1(hw, false);
1242 /* ==== Pull GPIO PIN to balance level and LED control ====== */
1243 _DisableGPIO(hw);
1244 /* ==== Disable analog sequence === */
1245 _DisableAnalog(hw, false);
1246}
1247
1248static void _CardDisableWithoutHWSM(struct ieee80211_hw *hw)
1249{
1250 /*==== RF Off Sequence ==== */
1251 _DisableRFAFEAndResetBB(hw);
1252 /* ==== Reset digital sequence ====== */
1253 _ResetDigitalProcedure1(hw, true);
1254 /* ==== Pull GPIO PIN to balance level and LED control ====== */
1255 _DisableGPIO(hw);
1256 /* ==== Reset digital sequence ====== */
1257 _ResetDigitalProcedure2(hw);
1258 /* ==== Disable analog sequence === */
1259 _DisableAnalog(hw, true);
1260}
1261
1262static void _rtl92cu_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
1263 u8 set_bits, u8 clear_bits)
1264{
1265 struct rtl_priv *rtlpriv = rtl_priv(hw);
1266 struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
1267
1268 rtlusb->reg_bcn_ctrl_val |= set_bits;
1269 rtlusb->reg_bcn_ctrl_val &= ~clear_bits;
Larry Finger9f087a92014-09-26 16:40:26 -05001270 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8)rtlusb->reg_bcn_ctrl_val);
Georgedc0313f2011-02-19 16:29:22 -06001271}
1272
1273static void _rtl92cu_stop_tx_beacon(struct ieee80211_hw *hw)
1274{
1275 struct rtl_priv *rtlpriv = rtl_priv(hw);
1276 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1277 u8 tmp1byte = 0;
1278 if (IS_NORMAL_CHIP(rtlhal->version)) {
1279 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
1280 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1281 tmp1byte & (~BIT(6)));
1282 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
1283 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
1284 tmp1byte &= ~(BIT(0));
1285 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
1286 } else {
1287 rtl_write_byte(rtlpriv, REG_TXPAUSE,
1288 rtl_read_byte(rtlpriv, REG_TXPAUSE) | BIT(6));
1289 }
1290}
1291
1292static void _rtl92cu_resume_tx_beacon(struct ieee80211_hw *hw)
1293{
1294 struct rtl_priv *rtlpriv = rtl_priv(hw);
1295 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1296 u8 tmp1byte = 0;
1297
1298 if (IS_NORMAL_CHIP(rtlhal->version)) {
1299 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
1300 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1301 tmp1byte | BIT(6));
1302 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
1303 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
1304 tmp1byte |= BIT(0);
1305 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
1306 } else {
1307 rtl_write_byte(rtlpriv, REG_TXPAUSE,
1308 rtl_read_byte(rtlpriv, REG_TXPAUSE) & (~BIT(6)));
1309 }
1310}
1311
1312static void _rtl92cu_enable_bcn_sub_func(struct ieee80211_hw *hw)
1313{
1314 struct rtl_priv *rtlpriv = rtl_priv(hw);
1315 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1316
1317 if (IS_NORMAL_CHIP(rtlhal->version))
1318 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(1));
1319 else
1320 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
1321}
1322
1323static void _rtl92cu_disable_bcn_sub_func(struct ieee80211_hw *hw)
1324{
1325 struct rtl_priv *rtlpriv = rtl_priv(hw);
1326 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
1327
1328 if (IS_NORMAL_CHIP(rtlhal->version))
1329 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(1), 0);
1330 else
1331 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
1332}
1333
1334static int _rtl92cu_set_media_status(struct ieee80211_hw *hw,
1335 enum nl80211_iftype type)
1336{
1337 struct rtl_priv *rtlpriv = rtl_priv(hw);
1338 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1339 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1340
1341 bt_msr &= 0xfc;
Georgedc0313f2011-02-19 16:29:22 -06001342 if (type == NL80211_IFTYPE_UNSPECIFIED || type ==
1343 NL80211_IFTYPE_STATION) {
1344 _rtl92cu_stop_tx_beacon(hw);
1345 _rtl92cu_enable_bcn_sub_func(hw);
1346 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP) {
1347 _rtl92cu_resume_tx_beacon(hw);
1348 _rtl92cu_disable_bcn_sub_func(hw);
1349 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001350 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1351 "Set HW_VAR_MEDIA_STATUS:No such media status(%x)\n",
1352 type);
Georgedc0313f2011-02-19 16:29:22 -06001353 }
1354 switch (type) {
1355 case NL80211_IFTYPE_UNSPECIFIED:
1356 bt_msr |= MSR_NOLINK;
1357 ledaction = LED_CTL_LINK;
1358 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001359 "Set Network type to NO LINK!\n");
Georgedc0313f2011-02-19 16:29:22 -06001360 break;
1361 case NL80211_IFTYPE_ADHOC:
1362 bt_msr |= MSR_ADHOC;
1363 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001364 "Set Network type to Ad Hoc!\n");
Georgedc0313f2011-02-19 16:29:22 -06001365 break;
1366 case NL80211_IFTYPE_STATION:
1367 bt_msr |= MSR_INFRA;
1368 ledaction = LED_CTL_LINK;
1369 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001370 "Set Network type to STA!\n");
Georgedc0313f2011-02-19 16:29:22 -06001371 break;
1372 case NL80211_IFTYPE_AP:
1373 bt_msr |= MSR_AP;
1374 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001375 "Set Network type to AP!\n");
Georgedc0313f2011-02-19 16:29:22 -06001376 break;
1377 default:
1378 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001379 "Network type %d not supported!\n", type);
Georgedc0313f2011-02-19 16:29:22 -06001380 goto error_out;
1381 }
Taehee Yooe480e132015-03-20 19:31:33 +09001382 rtl_write_byte(rtlpriv, MSR, bt_msr);
Georgedc0313f2011-02-19 16:29:22 -06001383 rtlpriv->cfg->ops->led_control(hw, ledaction);
Rickard Strandqvist965ec742014-06-23 23:53:55 +02001384 if ((bt_msr & MSR_MASK) == MSR_AP)
Georgedc0313f2011-02-19 16:29:22 -06001385 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1386 else
1387 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1388 return 0;
1389error_out:
1390 return 1;
1391}
1392
1393void rtl92cu_card_disable(struct ieee80211_hw *hw)
1394{
1395 struct rtl_priv *rtlpriv = rtl_priv(hw);
1396 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1397 struct rtl_usb *rtlusb = rtl_usbdev(rtl_usbpriv(hw));
1398 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1399 enum nl80211_iftype opmode;
1400
1401 mac->link_state = MAC80211_NOLINK;
1402 opmode = NL80211_IFTYPE_UNSPECIFIED;
1403 _rtl92cu_set_media_status(hw, opmode);
1404 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1405 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1406 if (rtlusb->disableHWSM)
1407 _CardDisableHWSM(hw);
1408 else
1409 _CardDisableWithoutHWSM(hw);
Taehee Yooca7bdd92015-06-04 09:47:42 +09001410
1411 /* after power off we should do iqk again */
1412 rtlpriv->phy.iqk_initialized = false;
Georgedc0313f2011-02-19 16:29:22 -06001413}
1414
1415void rtl92cu_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1416{
Larry Finger9437a242013-03-13 10:28:13 -05001417 struct rtl_priv *rtlpriv = rtl_priv(hw);
1418 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Peter Wue51048c2014-02-14 19:03:44 +01001419 u32 reg_rcr;
Larry Finger9437a242013-03-13 10:28:13 -05001420
1421 if (rtlpriv->psc.rfpwr_state != ERFON)
1422 return;
1423
Peter Wue51048c2014-02-14 19:03:44 +01001424 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1425
Larry Finger9437a242013-03-13 10:28:13 -05001426 if (check_bssid) {
1427 u8 tmp;
1428 if (IS_NORMAL_CHIP(rtlhal->version)) {
1429 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1430 tmp = BIT(4);
1431 } else {
1432 reg_rcr |= RCR_CBSSID;
1433 tmp = BIT(4) | BIT(5);
1434 }
1435 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1436 (u8 *) (&reg_rcr));
1437 _rtl92cu_set_bcn_ctrl_reg(hw, 0, tmp);
1438 } else {
1439 u8 tmp;
1440 if (IS_NORMAL_CHIP(rtlhal->version)) {
1441 reg_rcr &= ~(RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1442 tmp = BIT(4);
1443 } else {
1444 reg_rcr &= ~RCR_CBSSID;
1445 tmp = BIT(4) | BIT(5);
1446 }
1447 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1448 rtlpriv->cfg->ops->set_hw_reg(hw,
1449 HW_VAR_RCR, (u8 *) (&reg_rcr));
1450 _rtl92cu_set_bcn_ctrl_reg(hw, tmp, 0);
1451 }
Georgedc0313f2011-02-19 16:29:22 -06001452}
1453
1454/*========================================================================== */
1455
Georgedc0313f2011-02-19 16:29:22 -06001456int rtl92cu_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1457{
Larry Finger9437a242013-03-13 10:28:13 -05001458 struct rtl_priv *rtlpriv = rtl_priv(hw);
1459
Georgedc0313f2011-02-19 16:29:22 -06001460 if (_rtl92cu_set_media_status(hw, type))
1461 return -EOPNOTSUPP;
Larry Finger9437a242013-03-13 10:28:13 -05001462
1463 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1464 if (type != NL80211_IFTYPE_AP)
1465 rtl92cu_set_check_bssid(hw, true);
1466 } else {
1467 rtl92cu_set_check_bssid(hw, false);
1468 }
1469
Georgedc0313f2011-02-19 16:29:22 -06001470 return 0;
1471}
1472
Taehee Yoo708c9642015-03-10 00:07:08 +09001473static void _beacon_function_enable(struct ieee80211_hw *hw)
Georgedc0313f2011-02-19 16:29:22 -06001474{
1475 struct rtl_priv *rtlpriv = rtl_priv(hw);
1476
1477 _rtl92cu_set_bcn_ctrl_reg(hw, (BIT(4) | BIT(3) | BIT(1)), 0x00);
1478 rtl_write_byte(rtlpriv, REG_RD_CTRL+1, 0x6F);
1479}
1480
1481void rtl92cu_set_beacon_related_registers(struct ieee80211_hw *hw)
1482{
1483
1484 struct rtl_priv *rtlpriv = rtl_priv(hw);
1485 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1486 u16 bcn_interval, atim_window;
1487 u32 value32;
1488
1489 bcn_interval = mac->beacon_interval;
1490 atim_window = 2; /*FIX MERGE */
1491 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1492 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
Taehee Yoo1d6b2fb2015-06-04 17:43:36 +09001493 _rtl92cu_init_beacon_parameters(hw);
Georgedc0313f2011-02-19 16:29:22 -06001494 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
1495 /*
1496 * Force beacon frame transmission even after receiving beacon frame
1497 * from other ad hoc STA
1498 *
1499 *
1500 * Reset TSF Timer to zero, added by Roger. 2008.06.24
1501 */
1502 value32 = rtl_read_dword(rtlpriv, REG_TCR);
1503 value32 &= ~TSFRST;
1504 rtl_write_dword(rtlpriv, REG_TCR, value32);
1505 value32 |= TSFRST;
1506 rtl_write_dword(rtlpriv, REG_TCR, value32);
1507 RT_TRACE(rtlpriv, COMP_INIT|COMP_BEACON, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001508 "SetBeaconRelatedRegisters8192CUsb(): Set TCR(%x)\n",
1509 value32);
Georgedc0313f2011-02-19 16:29:22 -06001510 /* TODO: Modify later (Find the right parameters)
1511 * NOTE: Fix test chip's bug (about contention windows's randomness) */
1512 if ((mac->opmode == NL80211_IFTYPE_ADHOC) ||
Chun-Yeow Yeoh0b70dc22015-01-23 16:59:24 +08001513 (mac->opmode == NL80211_IFTYPE_MESH_POINT) ||
Georgedc0313f2011-02-19 16:29:22 -06001514 (mac->opmode == NL80211_IFTYPE_AP)) {
1515 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x50);
1516 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x50);
1517 }
Taehee Yoo708c9642015-03-10 00:07:08 +09001518 _beacon_function_enable(hw);
Georgedc0313f2011-02-19 16:29:22 -06001519}
1520
1521void rtl92cu_set_beacon_interval(struct ieee80211_hw *hw)
1522{
1523 struct rtl_priv *rtlpriv = rtl_priv(hw);
1524 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1525 u16 bcn_interval = mac->beacon_interval;
1526
Joe Perchesf30d7502012-01-04 19:40:41 -08001527 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG, "beacon_interval:%d\n",
1528 bcn_interval);
Georgedc0313f2011-02-19 16:29:22 -06001529 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1530}
1531
1532void rtl92cu_update_interrupt_mask(struct ieee80211_hw *hw,
1533 u32 add_msr, u32 rm_msr)
1534{
1535}
1536
1537void rtl92cu_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
1538{
1539 struct rtl_priv *rtlpriv = rtl_priv(hw);
1540 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1541 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1542
1543 switch (variable) {
1544 case HW_VAR_RCR:
1545 *((u32 *)(val)) = mac->rx_conf;
1546 break;
1547 case HW_VAR_RF_STATE:
1548 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
1549 break;
1550 case HW_VAR_FWLPS_RF_ON:{
1551 enum rf_pwrstate rfState;
1552 u32 val_rcr;
1553
1554 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RF_STATE,
1555 (u8 *)(&rfState));
1556 if (rfState == ERFOFF) {
1557 *((bool *) (val)) = true;
1558 } else {
1559 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
1560 val_rcr &= 0x00070000;
1561 if (val_rcr)
1562 *((bool *) (val)) = false;
1563 else
1564 *((bool *) (val)) = true;
1565 }
1566 break;
1567 }
1568 case HW_VAR_FW_PSMODE_STATUS:
1569 *((bool *) (val)) = ppsc->fw_current_inpsmode;
1570 break;
1571 case HW_VAR_CORRECT_TSF:{
1572 u64 tsf;
1573 u32 *ptsf_low = (u32 *)&tsf;
1574 u32 *ptsf_high = ((u32 *)&tsf) + 1;
1575
1576 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
1577 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
1578 *((u64 *)(val)) = tsf;
1579 break;
1580 }
1581 case HW_VAR_MGT_FILTER:
1582 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP0);
1583 break;
1584 case HW_VAR_CTRL_FILTER:
1585 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP1);
1586 break;
1587 case HW_VAR_DATA_FILTER:
1588 *((u16 *) (val)) = rtl_read_word(rtlpriv, REG_RXFLTMAP2);
1589 break;
Taehee Yoo3f5fe232015-02-26 04:34:01 +09001590 case HAL_DEF_WOWLAN:
1591 break;
Georgedc0313f2011-02-19 16:29:22 -06001592 default:
1593 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001594 "switch case not processed\n");
Georgedc0313f2011-02-19 16:29:22 -06001595 break;
1596 }
1597}
1598
Wei Yongjun8670d4d2014-12-09 21:18:43 +08001599static bool usb_cmd_send_packet(struct ieee80211_hw *hw, struct sk_buff *skb)
Karsten Wiese4f2b2442014-10-22 15:47:34 +02001600{
1601 /* Currently nothing happens here.
1602 * Traffic stops after some seconds in WPA2 802.11n mode.
1603 * Maybe because rtl8192cu chip should be set from here?
1604 * If I understand correctly, the realtek vendor driver sends some urbs
1605 * if its "here".
1606 *
1607 * This is maybe necessary:
1608 * rtlpriv->cfg->ops->fill_tx_cmddesc(hw, buffer, 1, 1, skb);
1609 */
1610 return true;
1611}
1612
Georgedc0313f2011-02-19 16:29:22 -06001613void rtl92cu_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
1614{
1615 struct rtl_priv *rtlpriv = rtl_priv(hw);
1616 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1617 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1618 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1619 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Georgedc0313f2011-02-19 16:29:22 -06001620 enum wireless_mode wirelessmode = mac->mode;
1621 u8 idx = 0;
1622
1623 switch (variable) {
1624 case HW_VAR_ETHER_ADDR:{
1625 for (idx = 0; idx < ETH_ALEN; idx++) {
1626 rtl_write_byte(rtlpriv, (REG_MACID + idx),
1627 val[idx]);
1628 }
1629 break;
1630 }
1631 case HW_VAR_BASIC_RATE:{
1632 u16 rate_cfg = ((u16 *) val)[0];
1633 u8 rate_index = 0;
1634
1635 rate_cfg &= 0x15f;
1636 /* TODO */
1637 /* if (mac->current_network.vender == HT_IOT_PEER_CISCO
1638 * && ((rate_cfg & 0x150) == 0)) {
1639 * rate_cfg |= 0x010;
1640 * } */
1641 rate_cfg |= 0x01;
1642 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
1643 rtl_write_byte(rtlpriv, REG_RRSR + 1,
1644 (rate_cfg >> 8) & 0xff);
1645 while (rate_cfg > 0x1) {
1646 rate_cfg >>= 1;
1647 rate_index++;
1648 }
1649 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
1650 rate_index);
1651 break;
1652 }
1653 case HW_VAR_BSSID:{
1654 for (idx = 0; idx < ETH_ALEN; idx++) {
1655 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
1656 val[idx]);
1657 }
1658 break;
1659 }
1660 case HW_VAR_SIFS:{
1661 rtl_write_byte(rtlpriv, REG_SIFS_CCK + 1, val[0]);
1662 rtl_write_byte(rtlpriv, REG_SIFS_OFDM + 1, val[1]);
1663 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
1664 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
1665 rtl_write_byte(rtlpriv, REG_R2T_SIFS+1, val[0]);
1666 rtl_write_byte(rtlpriv, REG_T2T_SIFS+1, val[0]);
Joe Perchesf30d7502012-01-04 19:40:41 -08001667 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD, "HW_VAR_SIFS\n");
Georgedc0313f2011-02-19 16:29:22 -06001668 break;
1669 }
1670 case HW_VAR_SLOT_TIME:{
1671 u8 e_aci;
1672 u8 QOS_MODE = 1;
1673
1674 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
1675 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001676 "HW_VAR_SLOT_TIME %x\n", val[0]);
Georgedc0313f2011-02-19 16:29:22 -06001677 if (QOS_MODE) {
1678 for (e_aci = 0; e_aci < AC_MAX; e_aci++)
1679 rtlpriv->cfg->ops->set_hw_reg(hw,
1680 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +00001681 &e_aci);
Georgedc0313f2011-02-19 16:29:22 -06001682 } else {
1683 u8 sifstime = 0;
1684 u8 u1bAIFS;
1685
1686 if (IS_WIRELESS_MODE_A(wirelessmode) ||
1687 IS_WIRELESS_MODE_N_24G(wirelessmode) ||
1688 IS_WIRELESS_MODE_N_5G(wirelessmode))
1689 sifstime = 16;
1690 else
1691 sifstime = 10;
1692 u1bAIFS = sifstime + (2 * val[0]);
1693 rtl_write_byte(rtlpriv, REG_EDCA_VO_PARAM,
1694 u1bAIFS);
1695 rtl_write_byte(rtlpriv, REG_EDCA_VI_PARAM,
1696 u1bAIFS);
1697 rtl_write_byte(rtlpriv, REG_EDCA_BE_PARAM,
1698 u1bAIFS);
1699 rtl_write_byte(rtlpriv, REG_EDCA_BK_PARAM,
1700 u1bAIFS);
1701 }
1702 break;
1703 }
1704 case HW_VAR_ACK_PREAMBLE:{
1705 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +00001706 u8 short_preamble = (bool)*val;
Georgedc0313f2011-02-19 16:29:22 -06001707 reg_tmp = 0;
1708 if (short_preamble)
1709 reg_tmp |= 0x80;
1710 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
1711 break;
1712 }
1713 case HW_VAR_AMPDU_MIN_SPACE:{
1714 u8 min_spacing_to_set;
1715 u8 sec_min_space;
1716
Joe Perches2c208892012-06-04 12:44:17 +00001717 min_spacing_to_set = *val;
Georgedc0313f2011-02-19 16:29:22 -06001718 if (min_spacing_to_set <= 7) {
1719 switch (rtlpriv->sec.pairwise_enc_algorithm) {
1720 case NO_ENCRYPTION:
1721 case AESCCMP_ENCRYPTION:
1722 sec_min_space = 0;
1723 break;
1724 case WEP40_ENCRYPTION:
1725 case WEP104_ENCRYPTION:
1726 case TKIP_ENCRYPTION:
1727 sec_min_space = 6;
1728 break;
1729 default:
1730 sec_min_space = 7;
1731 break;
1732 }
1733 if (min_spacing_to_set < sec_min_space)
1734 min_spacing_to_set = sec_min_space;
1735 mac->min_space_cfg = ((mac->min_space_cfg &
1736 0xf8) |
1737 min_spacing_to_set);
1738 *val = min_spacing_to_set;
1739 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001740 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
1741 mac->min_space_cfg);
Georgedc0313f2011-02-19 16:29:22 -06001742 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
1743 mac->min_space_cfg);
1744 }
1745 break;
1746 }
1747 case HW_VAR_SHORTGI_DENSITY:{
1748 u8 density_to_set;
1749
Joe Perches2c208892012-06-04 12:44:17 +00001750 density_to_set = *val;
Georgedc0313f2011-02-19 16:29:22 -06001751 density_to_set &= 0x1f;
1752 mac->min_space_cfg &= 0x07;
1753 mac->min_space_cfg |= (density_to_set << 3);
1754 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001755 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
1756 mac->min_space_cfg);
Georgedc0313f2011-02-19 16:29:22 -06001757 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
1758 mac->min_space_cfg);
1759 break;
1760 }
1761 case HW_VAR_AMPDU_FACTOR:{
1762 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
1763 u8 factor_toset;
1764 u8 *p_regtoset = NULL;
1765 u8 index = 0;
1766
1767 p_regtoset = regtoset_normal;
Joe Perches2c208892012-06-04 12:44:17 +00001768 factor_toset = *val;
Georgedc0313f2011-02-19 16:29:22 -06001769 if (factor_toset <= 3) {
1770 factor_toset = (1 << (factor_toset + 2));
1771 if (factor_toset > 0xf)
1772 factor_toset = 0xf;
1773 for (index = 0; index < 4; index++) {
1774 if ((p_regtoset[index] & 0xf0) >
1775 (factor_toset << 4))
1776 p_regtoset[index] =
1777 (p_regtoset[index] & 0x0f)
1778 | (factor_toset << 4);
1779 if ((p_regtoset[index] & 0x0f) >
1780 factor_toset)
1781 p_regtoset[index] =
1782 (p_regtoset[index] & 0xf0)
1783 | (factor_toset);
1784 rtl_write_byte(rtlpriv,
1785 (REG_AGGLEN_LMT + index),
1786 p_regtoset[index]);
1787 }
1788 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001789 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
1790 factor_toset);
Georgedc0313f2011-02-19 16:29:22 -06001791 }
1792 break;
1793 }
1794 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +00001795 u8 e_aci = *val;
Georgedc0313f2011-02-19 16:29:22 -06001796 u32 u4b_ac_param;
1797 u16 cw_min = le16_to_cpu(mac->ac[e_aci].cw_min);
1798 u16 cw_max = le16_to_cpu(mac->ac[e_aci].cw_max);
1799 u16 tx_op = le16_to_cpu(mac->ac[e_aci].tx_op);
1800
1801 u4b_ac_param = (u32) mac->ac[e_aci].aifs;
1802 u4b_ac_param |= (u32) ((cw_min & 0xF) <<
1803 AC_PARAM_ECW_MIN_OFFSET);
1804 u4b_ac_param |= (u32) ((cw_max & 0xF) <<
1805 AC_PARAM_ECW_MAX_OFFSET);
1806 u4b_ac_param |= (u32) tx_op << AC_PARAM_TXOP_OFFSET;
1807 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001808 "queue:%x, ac_param:%x\n",
1809 e_aci, u4b_ac_param);
Georgedc0313f2011-02-19 16:29:22 -06001810 switch (e_aci) {
1811 case AC1_BK:
1812 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM,
1813 u4b_ac_param);
1814 break;
1815 case AC0_BE:
1816 rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM,
1817 u4b_ac_param);
1818 break;
1819 case AC2_VI:
1820 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM,
1821 u4b_ac_param);
1822 break;
1823 case AC3_VO:
1824 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM,
1825 u4b_ac_param);
1826 break;
1827 default:
Taehee Yoo9ff4b6d2015-04-07 03:13:00 +09001828 RT_ASSERT(false, "invalid aci: %d !\n",
Joe Perches9d833ed2012-01-04 19:40:43 -08001829 e_aci);
Georgedc0313f2011-02-19 16:29:22 -06001830 break;
1831 }
Georgedc0313f2011-02-19 16:29:22 -06001832 break;
1833 }
1834 case HW_VAR_RCR:{
1835 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
1836 mac->rx_conf = ((u32 *) (val))[0];
1837 RT_TRACE(rtlpriv, COMP_RECV, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001838 "### Set RCR(0x%08x) ###\n", mac->rx_conf);
Georgedc0313f2011-02-19 16:29:22 -06001839 break;
1840 }
1841 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +00001842 u8 retry_limit = val[0];
Georgedc0313f2011-02-19 16:29:22 -06001843
1844 rtl_write_word(rtlpriv, REG_RL,
1845 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
1846 retry_limit << RETRY_LIMIT_LONG_SHIFT);
Joe Perchesf30d7502012-01-04 19:40:41 -08001847 RT_TRACE(rtlpriv, COMP_MLME, DBG_DMESG,
1848 "Set HW_VAR_RETRY_LIMIT(0x%08x)\n",
1849 retry_limit);
Georgedc0313f2011-02-19 16:29:22 -06001850 break;
1851 }
1852 case HW_VAR_DUAL_TSF_RST:
1853 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
1854 break;
1855 case HW_VAR_EFUSE_BYTES:
1856 rtlefuse->efuse_usedbytes = *((u16 *) val);
1857 break;
1858 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +00001859 rtlefuse->efuse_usedpercentage = *val;
Georgedc0313f2011-02-19 16:29:22 -06001860 break;
1861 case HW_VAR_IO_CMD:
1862 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
1863 break;
1864 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +00001865 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Georgedc0313f2011-02-19 16:29:22 -06001866 break;
1867 case HW_VAR_SET_RPWM:{
1868 u8 rpwm_val = rtl_read_byte(rtlpriv, REG_USB_HRPWM);
1869
1870 if (rpwm_val & BIT(7))
Joe Perches2c208892012-06-04 12:44:17 +00001871 rtl_write_byte(rtlpriv, REG_USB_HRPWM, *val);
Georgedc0313f2011-02-19 16:29:22 -06001872 else
1873 rtl_write_byte(rtlpriv, REG_USB_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +00001874 *val | BIT(7));
Georgedc0313f2011-02-19 16:29:22 -06001875 break;
1876 }
1877 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +00001878 u8 psmode = *val;
Georgedc0313f2011-02-19 16:29:22 -06001879
1880 if ((psmode != FW_PS_ACTIVE_MODE) &&
1881 (!IS_92C_SERIAL(rtlhal->version)))
1882 rtl92c_dm_rf_saving(hw, true);
Joe Perches2c208892012-06-04 12:44:17 +00001883 rtl92c_set_fw_pwrmode_cmd(hw, (*val));
Georgedc0313f2011-02-19 16:29:22 -06001884 break;
1885 }
1886 case HW_VAR_FW_PSMODE_STATUS:
1887 ppsc->fw_current_inpsmode = *((bool *) val);
1888 break;
1889 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +00001890 u8 mstatus = *val;
Georgedc0313f2011-02-19 16:29:22 -06001891 u8 tmp_reg422;
1892 bool recover = false;
1893
1894 if (mstatus == RT_MEDIA_CONNECT) {
1895 rtlpriv->cfg->ops->set_hw_reg(hw,
1896 HW_VAR_AID, NULL);
1897 rtl_write_byte(rtlpriv, REG_CR + 1, 0x03);
1898 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
1899 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(4), 0);
1900 tmp_reg422 = rtl_read_byte(rtlpriv,
1901 REG_FWHW_TXQ_CTRL + 2);
1902 if (tmp_reg422 & BIT(6))
1903 recover = true;
1904 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
1905 tmp_reg422 & (~BIT(6)));
Karsten Wiese4f2b2442014-10-22 15:47:34 +02001906 rtl92c_set_fw_rsvdpagepkt(hw,
1907 &usb_cmd_send_packet);
Georgedc0313f2011-02-19 16:29:22 -06001908 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
1909 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(4));
1910 if (recover)
1911 rtl_write_byte(rtlpriv,
1912 REG_FWHW_TXQ_CTRL + 2,
1913 tmp_reg422 | BIT(6));
1914 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
1915 }
Joe Perches2c208892012-06-04 12:44:17 +00001916 rtl92c_set_fw_joinbss_report_cmd(hw, (*val));
Georgedc0313f2011-02-19 16:29:22 -06001917 break;
1918 }
1919 case HW_VAR_AID:{
1920 u16 u2btmp;
1921
1922 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
1923 u2btmp &= 0xC000;
1924 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT,
1925 (u2btmp | mac->assoc_id));
1926 break;
1927 }
1928 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +00001929 u8 btype_ibss = val[0];
Georgedc0313f2011-02-19 16:29:22 -06001930
Mike McCormacke10542c2011-06-20 10:47:51 +09001931 if (btype_ibss)
Georgedc0313f2011-02-19 16:29:22 -06001932 _rtl92cu_stop_tx_beacon(hw);
1933 _rtl92cu_set_bcn_ctrl_reg(hw, 0, BIT(3));
1934 rtl_write_dword(rtlpriv, REG_TSFTR, (u32)(mac->tsf &
1935 0xffffffff));
1936 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
1937 (u32)((mac->tsf >> 32) & 0xffffffff));
1938 _rtl92cu_set_bcn_ctrl_reg(hw, BIT(3), 0);
Mike McCormacke10542c2011-06-20 10:47:51 +09001939 if (btype_ibss)
Georgedc0313f2011-02-19 16:29:22 -06001940 _rtl92cu_resume_tx_beacon(hw);
1941 break;
1942 }
1943 case HW_VAR_MGT_FILTER:
1944 rtl_write_word(rtlpriv, REG_RXFLTMAP0, *(u16 *)val);
Taehee Yoobf27cea2015-03-31 00:55:32 +09001945 mac->rx_mgt_filter = *(u16 *)val;
Georgedc0313f2011-02-19 16:29:22 -06001946 break;
1947 case HW_VAR_CTRL_FILTER:
1948 rtl_write_word(rtlpriv, REG_RXFLTMAP1, *(u16 *)val);
Taehee Yoobf27cea2015-03-31 00:55:32 +09001949 mac->rx_ctrl_filter = *(u16 *)val;
Georgedc0313f2011-02-19 16:29:22 -06001950 break;
1951 case HW_VAR_DATA_FILTER:
1952 rtl_write_word(rtlpriv, REG_RXFLTMAP2, *(u16 *)val);
Taehee Yoobf27cea2015-03-31 00:55:32 +09001953 mac->rx_data_filter = *(u16 *)val;
Georgedc0313f2011-02-19 16:29:22 -06001954 break;
Priit Laes16a4ea52015-09-15 09:01:56 +03001955 case HW_VAR_KEEP_ALIVE:{
1956 u8 array[2];
1957 array[0] = 0xff;
1958 array[1] = *((u8 *)val);
1959 rtl92c_fill_h2c_cmd(hw, H2C_92C_KEEP_ALIVE_CTRL, 2,
1960 array);
1961 break;
1962 }
Georgedc0313f2011-02-19 16:29:22 -06001963 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08001964 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1965 "switch case not processed\n");
Georgedc0313f2011-02-19 16:29:22 -06001966 break;
1967 }
1968}
1969
Larry Finger5b8df242013-05-30 18:05:55 -05001970static void rtl92cu_update_hal_rate_table(struct ieee80211_hw *hw,
1971 struct ieee80211_sta *sta)
Georgedc0313f2011-02-19 16:29:22 -06001972{
1973 struct rtl_priv *rtlpriv = rtl_priv(hw);
1974 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1975 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Larry Finger5b8df242013-05-30 18:05:55 -05001976 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1977 u32 ratr_value;
Georgedc0313f2011-02-19 16:29:22 -06001978 u8 ratr_index = 0;
1979 u8 nmode = mac->ht_enable;
Larry Finger5b8df242013-05-30 18:05:55 -05001980 u8 mimo_ps = IEEE80211_SMPS_OFF;
1981 u16 shortgi_rate;
1982 u32 tmp_ratr_value;
Georgedc0313f2011-02-19 16:29:22 -06001983 u8 curtxbw_40mhz = mac->bw_40;
Larry Finger5b8df242013-05-30 18:05:55 -05001984 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1985 1 : 0;
1986 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1987 1 : 0;
Georgedc0313f2011-02-19 16:29:22 -06001988 enum wireless_mode wirelessmode = mac->mode;
1989
Larry Finger5b8df242013-05-30 18:05:55 -05001990 if (rtlhal->current_bandtype == BAND_ON_5G)
1991 ratr_value = sta->supp_rates[1] << 4;
1992 else
1993 ratr_value = sta->supp_rates[0];
1994 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1995 ratr_value = 0xfff;
1996
1997 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1998 sta->ht_cap.mcs.rx_mask[0] << 12);
Georgedc0313f2011-02-19 16:29:22 -06001999 switch (wirelessmode) {
2000 case WIRELESS_MODE_B:
2001 if (ratr_value & 0x0000000c)
2002 ratr_value &= 0x0000000d;
2003 else
2004 ratr_value &= 0x0000000f;
2005 break;
2006 case WIRELESS_MODE_G:
2007 ratr_value &= 0x00000FF5;
2008 break;
2009 case WIRELESS_MODE_N_24G:
2010 case WIRELESS_MODE_N_5G:
2011 nmode = 1;
Larry Finger5b8df242013-05-30 18:05:55 -05002012 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Georgedc0313f2011-02-19 16:29:22 -06002013 ratr_value &= 0x0007F005;
2014 } else {
2015 u32 ratr_mask;
2016
2017 if (get_rf_type(rtlphy) == RF_1T2R ||
2018 get_rf_type(rtlphy) == RF_1T1R)
2019 ratr_mask = 0x000ff005;
2020 else
2021 ratr_mask = 0x0f0ff005;
Larry Finger5b8df242013-05-30 18:05:55 -05002022
Georgedc0313f2011-02-19 16:29:22 -06002023 ratr_value &= ratr_mask;
2024 }
2025 break;
2026 default:
2027 if (rtlphy->rf_type == RF_1T2R)
2028 ratr_value &= 0x000ff0ff;
2029 else
2030 ratr_value &= 0x0f0ff0ff;
Larry Finger5b8df242013-05-30 18:05:55 -05002031
Georgedc0313f2011-02-19 16:29:22 -06002032 break;
2033 }
Larry Finger5b8df242013-05-30 18:05:55 -05002034
Georgedc0313f2011-02-19 16:29:22 -06002035 ratr_value &= 0x0FFFFFFF;
Larry Finger5b8df242013-05-30 18:05:55 -05002036
2037 if (nmode && ((curtxbw_40mhz &&
2038 curshortgi_40mhz) || (!curtxbw_40mhz &&
2039 curshortgi_20mhz))) {
2040
Georgedc0313f2011-02-19 16:29:22 -06002041 ratr_value |= 0x10000000;
2042 tmp_ratr_value = (ratr_value >> 12);
Larry Finger5b8df242013-05-30 18:05:55 -05002043
Georgedc0313f2011-02-19 16:29:22 -06002044 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
2045 if ((1 << shortgi_rate) & tmp_ratr_value)
2046 break;
2047 }
Larry Finger5b8df242013-05-30 18:05:55 -05002048
Georgedc0313f2011-02-19 16:29:22 -06002049 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
Larry Finger5b8df242013-05-30 18:05:55 -05002050 (shortgi_rate << 4) | (shortgi_rate);
Georgedc0313f2011-02-19 16:29:22 -06002051 }
Larry Finger5b8df242013-05-30 18:05:55 -05002052
Georgedc0313f2011-02-19 16:29:22 -06002053 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
Larry Finger5b8df242013-05-30 18:05:55 -05002054
2055 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
2056 rtl_read_dword(rtlpriv, REG_ARFR0));
Georgedc0313f2011-02-19 16:29:22 -06002057}
2058
Larry Finger5b8df242013-05-30 18:05:55 -05002059static void rtl92cu_update_hal_rate_mask(struct ieee80211_hw *hw,
2060 struct ieee80211_sta *sta,
2061 u8 rssi_level)
Georgedc0313f2011-02-19 16:29:22 -06002062{
2063 struct rtl_priv *rtlpriv = rtl_priv(hw);
2064 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2065 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Larry Finger5b8df242013-05-30 18:05:55 -05002066 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
2067 struct rtl_sta_info *sta_entry = NULL;
2068 u32 ratr_bitmap;
2069 u8 ratr_index;
2070 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
2071 u8 curshortgi_40mhz = curtxbw_40mhz &&
2072 (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
2073 1 : 0;
2074 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
2075 1 : 0;
2076 enum wireless_mode wirelessmode = 0;
Georgedc0313f2011-02-19 16:29:22 -06002077 bool shortgi = false;
2078 u8 rate_mask[5];
2079 u8 macid = 0;
Larry Finger5b8df242013-05-30 18:05:55 -05002080 u8 mimo_ps = IEEE80211_SMPS_OFF;
Georgedc0313f2011-02-19 16:29:22 -06002081
Larry Finger5b8df242013-05-30 18:05:55 -05002082 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
2083 wirelessmode = sta_entry->wireless_mode;
2084 if (mac->opmode == NL80211_IFTYPE_STATION ||
2085 mac->opmode == NL80211_IFTYPE_MESH_POINT)
2086 curtxbw_40mhz = mac->bw_40;
2087 else if (mac->opmode == NL80211_IFTYPE_AP ||
2088 mac->opmode == NL80211_IFTYPE_ADHOC)
2089 macid = sta->aid + 1;
2090
2091 if (rtlhal->current_bandtype == BAND_ON_5G)
2092 ratr_bitmap = sta->supp_rates[1] << 4;
2093 else
2094 ratr_bitmap = sta->supp_rates[0];
2095 if (mac->opmode == NL80211_IFTYPE_ADHOC)
2096 ratr_bitmap = 0xfff;
2097 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
2098 sta->ht_cap.mcs.rx_mask[0] << 12);
Georgedc0313f2011-02-19 16:29:22 -06002099 switch (wirelessmode) {
2100 case WIRELESS_MODE_B:
2101 ratr_index = RATR_INX_WIRELESS_B;
2102 if (ratr_bitmap & 0x0000000c)
2103 ratr_bitmap &= 0x0000000d;
2104 else
2105 ratr_bitmap &= 0x0000000f;
2106 break;
2107 case WIRELESS_MODE_G:
2108 ratr_index = RATR_INX_WIRELESS_GB;
Larry Finger5b8df242013-05-30 18:05:55 -05002109
Georgedc0313f2011-02-19 16:29:22 -06002110 if (rssi_level == 1)
2111 ratr_bitmap &= 0x00000f00;
2112 else if (rssi_level == 2)
2113 ratr_bitmap &= 0x00000ff0;
2114 else
2115 ratr_bitmap &= 0x00000ff5;
2116 break;
2117 case WIRELESS_MODE_A:
2118 ratr_index = RATR_INX_WIRELESS_A;
2119 ratr_bitmap &= 0x00000ff0;
2120 break;
2121 case WIRELESS_MODE_N_24G:
2122 case WIRELESS_MODE_N_5G:
2123 ratr_index = RATR_INX_WIRELESS_NGB;
Larry Finger5b8df242013-05-30 18:05:55 -05002124
2125 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Georgedc0313f2011-02-19 16:29:22 -06002126 if (rssi_level == 1)
2127 ratr_bitmap &= 0x00070000;
2128 else if (rssi_level == 2)
2129 ratr_bitmap &= 0x0007f000;
2130 else
2131 ratr_bitmap &= 0x0007f005;
2132 } else {
2133 if (rtlphy->rf_type == RF_1T2R ||
2134 rtlphy->rf_type == RF_1T1R) {
2135 if (curtxbw_40mhz) {
2136 if (rssi_level == 1)
2137 ratr_bitmap &= 0x000f0000;
2138 else if (rssi_level == 2)
2139 ratr_bitmap &= 0x000ff000;
2140 else
2141 ratr_bitmap &= 0x000ff015;
2142 } else {
2143 if (rssi_level == 1)
2144 ratr_bitmap &= 0x000f0000;
2145 else if (rssi_level == 2)
2146 ratr_bitmap &= 0x000ff000;
2147 else
2148 ratr_bitmap &= 0x000ff005;
2149 }
2150 } else {
2151 if (curtxbw_40mhz) {
2152 if (rssi_level == 1)
2153 ratr_bitmap &= 0x0f0f0000;
2154 else if (rssi_level == 2)
2155 ratr_bitmap &= 0x0f0ff000;
2156 else
2157 ratr_bitmap &= 0x0f0ff015;
2158 } else {
2159 if (rssi_level == 1)
2160 ratr_bitmap &= 0x0f0f0000;
2161 else if (rssi_level == 2)
2162 ratr_bitmap &= 0x0f0ff000;
2163 else
2164 ratr_bitmap &= 0x0f0ff005;
2165 }
2166 }
2167 }
Larry Finger5b8df242013-05-30 18:05:55 -05002168
Georgedc0313f2011-02-19 16:29:22 -06002169 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2170 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger5b8df242013-05-30 18:05:55 -05002171
Georgedc0313f2011-02-19 16:29:22 -06002172 if (macid == 0)
2173 shortgi = true;
2174 else if (macid == 1)
2175 shortgi = false;
2176 }
2177 break;
2178 default:
2179 ratr_index = RATR_INX_WIRELESS_NGB;
Larry Finger5b8df242013-05-30 18:05:55 -05002180
Georgedc0313f2011-02-19 16:29:22 -06002181 if (rtlphy->rf_type == RF_1T2R)
2182 ratr_bitmap &= 0x000ff0ff;
2183 else
2184 ratr_bitmap &= 0x0f0ff0ff;
2185 break;
2186 }
Larry Finger5b8df242013-05-30 18:05:55 -05002187 sta_entry->ratr_index = ratr_index;
2188
2189 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2190 "ratr_bitmap :%x\n", ratr_bitmap);
2191 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2192 (ratr_index << 28);
Georgedc0313f2011-02-19 16:29:22 -06002193 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08002194 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03002195 "Rate_index:%x, ratr_val:%x, %5phC\n",
2196 ratr_index, ratr_bitmap, rate_mask);
Larry Finger5b8df242013-05-30 18:05:55 -05002197 memcpy(rtlpriv->rate_mask, rate_mask, 5);
2198 /* rtl92c_fill_h2c_cmd() does USB I/O and will result in a
2199 * "scheduled while atomic" if called directly */
2200 schedule_work(&rtlpriv->works.fill_h2c_cmd);
2201
2202 if (macid != 0)
2203 sta_entry->ratr_index = ratr_index;
2204}
2205
2206void rtl92cu_update_hal_rate_tbl(struct ieee80211_hw *hw,
2207 struct ieee80211_sta *sta,
2208 u8 rssi_level)
2209{
2210 struct rtl_priv *rtlpriv = rtl_priv(hw);
2211
2212 if (rtlpriv->dm.useramask)
2213 rtl92cu_update_hal_rate_mask(hw, sta, rssi_level);
2214 else
2215 rtl92cu_update_hal_rate_table(hw, sta);
Georgedc0313f2011-02-19 16:29:22 -06002216}
2217
2218void rtl92cu_update_channel_access_setting(struct ieee80211_hw *hw)
2219{
2220 struct rtl_priv *rtlpriv = rtl_priv(hw);
2221 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2222 u16 sifs_timer;
2223
2224 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00002225 &mac->slot_time);
Georgedc0313f2011-02-19 16:29:22 -06002226 if (!mac->ht_enable)
2227 sifs_timer = 0x0a0a;
2228 else
2229 sifs_timer = 0x0e0e;
2230 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2231}
2232
2233bool rtl92cu_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 * valid)
2234{
2235 struct rtl_priv *rtlpriv = rtl_priv(hw);
2236 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Georgedc0313f2011-02-19 16:29:22 -06002237 enum rf_pwrstate e_rfpowerstate_toset, cur_rfstate;
2238 u8 u1tmp = 0;
2239 bool actuallyset = false;
2240 unsigned long flag = 0;
2241 /* to do - usb autosuspend */
2242 u8 usb_autosuspend = 0;
2243
2244 if (ppsc->swrf_processing)
2245 return false;
2246 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2247 if (ppsc->rfchange_inprogress) {
2248 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2249 return false;
2250 } else {
2251 ppsc->rfchange_inprogress = true;
2252 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2253 }
2254 cur_rfstate = ppsc->rfpwr_state;
2255 if (usb_autosuspend) {
2256 /* to do................... */
2257 } else {
2258 if (ppsc->pwrdown_mode) {
2259 u1tmp = rtl_read_byte(rtlpriv, REG_HSISR);
2260 e_rfpowerstate_toset = (u1tmp & BIT(7)) ?
2261 ERFOFF : ERFON;
2262 RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002263 "pwrdown, 0x5c(BIT7)=%02x\n", u1tmp);
Georgedc0313f2011-02-19 16:29:22 -06002264 } else {
2265 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG,
2266 rtl_read_byte(rtlpriv,
2267 REG_MAC_PINMUX_CFG) & ~(BIT(3)));
2268 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2269 e_rfpowerstate_toset = (u1tmp & BIT(3)) ?
2270 ERFON : ERFOFF;
2271 RT_TRACE(rtlpriv, COMP_POWER, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002272 "GPIO_IN=%02x\n", u1tmp);
Georgedc0313f2011-02-19 16:29:22 -06002273 }
Joe Perchesf30d7502012-01-04 19:40:41 -08002274 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD, "N-SS RF =%x\n",
2275 e_rfpowerstate_toset);
Georgedc0313f2011-02-19 16:29:22 -06002276 }
2277 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08002278 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
2279 "GPIOChangeRF - HW Radio ON, RF ON\n");
Georgedc0313f2011-02-19 16:29:22 -06002280 ppsc->hwradiooff = false;
2281 actuallyset = true;
2282 } else if ((!ppsc->hwradiooff) && (e_rfpowerstate_toset ==
2283 ERFOFF)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08002284 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
2285 "GPIOChangeRF - HW Radio OFF\n");
Georgedc0313f2011-02-19 16:29:22 -06002286 ppsc->hwradiooff = true;
2287 actuallyset = true;
2288 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08002289 RT_TRACE(rtlpriv, COMP_POWER, DBG_LOUD,
2290 "pHalData->bHwRadioOff and eRfPowerStateToSet do not match: pHalData->bHwRadioOff %x, eRfPowerStateToSet %x\n",
2291 ppsc->hwradiooff, e_rfpowerstate_toset);
Georgedc0313f2011-02-19 16:29:22 -06002292 }
2293 if (actuallyset) {
Rusty Russell3db1cd52011-12-19 13:56:45 +00002294 ppsc->hwradiooff = true;
Georgedc0313f2011-02-19 16:29:22 -06002295 if (e_rfpowerstate_toset == ERFON) {
2296 if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM) &&
2297 RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM))
2298 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2299 else if ((ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2300 && RT_IN_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3))
2301 RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2302 }
2303 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2304 ppsc->rfchange_inprogress = false;
2305 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2306 /* For power down module, we need to enable register block
2307 * contrl reg at 0x1c. Then enable power down control bit
2308 * of register 0x04 BIT4 and BIT15 as 1.
2309 */
2310 if (ppsc->pwrdown_mode && e_rfpowerstate_toset == ERFOFF) {
2311 /* Enable register area 0x0-0xc. */
2312 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0);
Taehee Yoo80b20892015-06-20 03:28:15 +09002313 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x8812);
Georgedc0313f2011-02-19 16:29:22 -06002314 }
2315 if (e_rfpowerstate_toset == ERFOFF) {
2316 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
2317 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2318 else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2319 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2320 }
2321 } else if (e_rfpowerstate_toset == ERFOFF || cur_rfstate == ERFOFF) {
2322 /* Enter D3 or ASPM after GPIO had been done. */
2323 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_ASPM)
2324 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_ASPM);
2325 else if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_PCI_D3)
2326 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_PCI_D3);
2327 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2328 ppsc->rfchange_inprogress = false;
2329 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2330 } else {
2331 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2332 ppsc->rfchange_inprogress = false;
2333 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2334 }
2335 *valid = 1;
2336 return !ppsc->hwradiooff;
2337}