blob: 6268b28ed44d49eccf94eef5b4aa98bcd7947826 [file] [log] [blame]
Sascha Hauerc84e3582015-06-24 08:17:04 +02001/*
2 * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13#include <linux/clk.h>
Paul Gortmakere50be5c2015-09-04 19:33:54 -040014#include <linux/init.h>
James Liao6078c652016-10-20 16:56:35 +080015#include <linux/io.h>
16#include <linux/mfd/syscon.h>
Sascha Hauerc84e3582015-06-24 08:17:04 +020017#include <linux/of_device.h>
18#include <linux/platform_device.h>
19#include <linux/pm_domain.h>
Sascha Hauer4688f382015-11-30 11:41:40 +010020#include <linux/regulator/consumer.h>
James Liao6078c652016-10-20 16:56:35 +080021#include <linux/soc/mediatek/infracfg.h>
22
Shunli Wang112ef182016-10-20 16:56:38 +080023#include <dt-bindings/power/mt2701-power.h>
Mars Cheng36c310f2017-04-08 09:20:34 +080024#include <dt-bindings/power/mt6797-power.h>
Sascha Hauerc84e3582015-06-24 08:17:04 +020025#include <dt-bindings/power/mt8173-power.h>
26
27#define SPM_VDE_PWR_CON 0x0210
28#define SPM_MFG_PWR_CON 0x0214
29#define SPM_VEN_PWR_CON 0x0230
30#define SPM_ISP_PWR_CON 0x0238
31#define SPM_DIS_PWR_CON 0x023c
Shunli Wang112ef182016-10-20 16:56:38 +080032#define SPM_CONN_PWR_CON 0x0280
Sascha Hauerc84e3582015-06-24 08:17:04 +020033#define SPM_VEN2_PWR_CON 0x0298
Shunli Wang112ef182016-10-20 16:56:38 +080034#define SPM_AUDIO_PWR_CON 0x029c /* MT8173 */
35#define SPM_BDP_PWR_CON 0x029c /* MT2701 */
36#define SPM_ETH_PWR_CON 0x02a0
37#define SPM_HIF_PWR_CON 0x02a4
38#define SPM_IFR_MSC_PWR_CON 0x02a8
Sascha Hauerc84e3582015-06-24 08:17:04 +020039#define SPM_MFG_2D_PWR_CON 0x02c0
40#define SPM_MFG_ASYNC_PWR_CON 0x02c4
41#define SPM_USB_PWR_CON 0x02cc
James Liao6078c652016-10-20 16:56:35 +080042
Sascha Hauerc84e3582015-06-24 08:17:04 +020043#define SPM_PWR_STATUS 0x060c
44#define SPM_PWR_STATUS_2ND 0x0610
45
46#define PWR_RST_B_BIT BIT(0)
47#define PWR_ISO_BIT BIT(1)
48#define PWR_ON_BIT BIT(2)
49#define PWR_ON_2ND_BIT BIT(3)
50#define PWR_CLK_DIS_BIT BIT(4)
51
Shunli Wang112ef182016-10-20 16:56:38 +080052#define PWR_STATUS_CONN BIT(1)
Sascha Hauerc84e3582015-06-24 08:17:04 +020053#define PWR_STATUS_DISP BIT(3)
54#define PWR_STATUS_MFG BIT(4)
55#define PWR_STATUS_ISP BIT(5)
56#define PWR_STATUS_VDEC BIT(7)
Shunli Wang112ef182016-10-20 16:56:38 +080057#define PWR_STATUS_BDP BIT(14)
58#define PWR_STATUS_ETH BIT(15)
59#define PWR_STATUS_HIF BIT(16)
60#define PWR_STATUS_IFR_MSC BIT(17)
Sascha Hauerc84e3582015-06-24 08:17:04 +020061#define PWR_STATUS_VENC_LT BIT(20)
62#define PWR_STATUS_VENC BIT(21)
63#define PWR_STATUS_MFG_2D BIT(22)
64#define PWR_STATUS_MFG_ASYNC BIT(23)
65#define PWR_STATUS_AUDIO BIT(24)
66#define PWR_STATUS_USB BIT(25)
67
68enum clk_id {
James Liao6078c652016-10-20 16:56:35 +080069 CLK_NONE,
70 CLK_MM,
71 CLK_MFG,
72 CLK_VENC,
73 CLK_VENC_LT,
Shunli Wang112ef182016-10-20 16:56:38 +080074 CLK_ETHIF,
Mars Chenga3acbbf2017-04-08 09:20:32 +080075 CLK_VDEC,
James Liao6078c652016-10-20 16:56:35 +080076 CLK_MAX,
77};
78
79static const char * const clk_names[] = {
80 NULL,
81 "mm",
82 "mfg",
83 "venc",
84 "venc_lt",
Shunli Wang112ef182016-10-20 16:56:38 +080085 "ethif",
Mars Chenga3acbbf2017-04-08 09:20:32 +080086 "vdec",
James Liao6078c652016-10-20 16:56:35 +080087 NULL,
Sascha Hauerc84e3582015-06-24 08:17:04 +020088};
89
James Liao41b3e0f2015-10-07 17:14:40 +080090#define MAX_CLKS 2
91
Sascha Hauerc84e3582015-06-24 08:17:04 +020092struct scp_domain_data {
93 const char *name;
94 u32 sta_mask;
95 int ctl_offs;
96 u32 sram_pdn_bits;
97 u32 sram_pdn_ack_bits;
98 u32 bus_prot_mask;
James Liao41b3e0f2015-10-07 17:14:40 +080099 enum clk_id clk_id[MAX_CLKS];
Eddie Huang47e90152015-08-26 15:14:41 +0800100 bool active_wakeup;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200101};
102
Sascha Hauerc84e3582015-06-24 08:17:04 +0200103struct scp;
104
105struct scp_domain {
106 struct generic_pm_domain genpd;
107 struct scp *scp;
James Liao41b3e0f2015-10-07 17:14:40 +0800108 struct clk *clk[MAX_CLKS];
Matthias Bruggerbe295232015-12-30 09:30:40 +0100109 const struct scp_domain_data *data;
Sascha Hauer4688f382015-11-30 11:41:40 +0100110 struct regulator *supply;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200111};
112
Mars Chengf1be4c42017-04-08 09:20:31 +0800113struct scp_ctrl_reg {
114 int pwr_sta_offs;
115 int pwr_sta2nd_offs;
116};
117
Sascha Hauerc84e3582015-06-24 08:17:04 +0200118struct scp {
James Liao6078c652016-10-20 16:56:35 +0800119 struct scp_domain *domains;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200120 struct genpd_onecell_data pd_data;
121 struct device *dev;
122 void __iomem *base;
123 struct regmap *infracfg;
Mars Chengf1be4c42017-04-08 09:20:31 +0800124 struct scp_ctrl_reg ctrl_reg;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200125};
126
Sean Wang53fddb12017-08-07 15:24:35 +0800127struct scp_subdomain {
128 int origin;
129 int subdomain;
130};
131
132struct scp_soc_data {
133 const struct scp_domain_data *domains;
134 int num_domains;
135 const struct scp_subdomain *subdomains;
136 int num_subdomains;
137 const struct scp_ctrl_reg regs;
138};
139
Sascha Hauerc84e3582015-06-24 08:17:04 +0200140static int scpsys_domain_is_on(struct scp_domain *scpd)
141{
142 struct scp *scp = scpd->scp;
143
Mars Chengf1be4c42017-04-08 09:20:31 +0800144 u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
145 scpd->data->sta_mask;
146 u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
147 scpd->data->sta_mask;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200148
149 /*
150 * A domain is on when both status bits are set. If only one is set
151 * return an error. This happens while powering up a domain
152 */
153
154 if (status && status2)
155 return true;
156 if (!status && !status2)
157 return false;
158
159 return -EINVAL;
160}
161
162static int scpsys_power_on(struct generic_pm_domain *genpd)
163{
164 struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
165 struct scp *scp = scpd->scp;
166 unsigned long timeout;
167 bool expired;
Matthias Bruggerbe295232015-12-30 09:30:40 +0100168 void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
169 u32 sram_pdn_ack = scpd->data->sram_pdn_ack_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200170 u32 val;
171 int ret;
James Liao41b3e0f2015-10-07 17:14:40 +0800172 int i;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200173
Sascha Hauer4688f382015-11-30 11:41:40 +0100174 if (scpd->supply) {
175 ret = regulator_enable(scpd->supply);
176 if (ret)
177 return ret;
178 }
179
James Liao41b3e0f2015-10-07 17:14:40 +0800180 for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++) {
181 ret = clk_prepare_enable(scpd->clk[i]);
182 if (ret) {
183 for (--i; i >= 0; i--)
184 clk_disable_unprepare(scpd->clk[i]);
185
Sascha Hauerc84e3582015-06-24 08:17:04 +0200186 goto err_clk;
James Liao41b3e0f2015-10-07 17:14:40 +0800187 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200188 }
189
190 val = readl(ctl_addr);
191 val |= PWR_ON_BIT;
192 writel(val, ctl_addr);
193 val |= PWR_ON_2ND_BIT;
194 writel(val, ctl_addr);
195
196 /* wait until PWR_ACK = 1 */
197 timeout = jiffies + HZ;
198 expired = false;
199 while (1) {
200 ret = scpsys_domain_is_on(scpd);
201 if (ret > 0)
202 break;
203
204 if (expired) {
205 ret = -ETIMEDOUT;
206 goto err_pwr_ack;
207 }
208
209 cpu_relax();
210
211 if (time_after(jiffies, timeout))
212 expired = true;
213 }
214
215 val &= ~PWR_CLK_DIS_BIT;
216 writel(val, ctl_addr);
217
218 val &= ~PWR_ISO_BIT;
219 writel(val, ctl_addr);
220
221 val |= PWR_RST_B_BIT;
222 writel(val, ctl_addr);
223
Matthias Bruggerbe295232015-12-30 09:30:40 +0100224 val &= ~scpd->data->sram_pdn_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200225 writel(val, ctl_addr);
226
227 /* wait until SRAM_PDN_ACK all 0 */
228 timeout = jiffies + HZ;
229 expired = false;
230 while (sram_pdn_ack && (readl(ctl_addr) & sram_pdn_ack)) {
231
232 if (expired) {
233 ret = -ETIMEDOUT;
234 goto err_pwr_ack;
235 }
236
237 cpu_relax();
238
239 if (time_after(jiffies, timeout))
240 expired = true;
241 }
242
Matthias Bruggerbe295232015-12-30 09:30:40 +0100243 if (scpd->data->bus_prot_mask) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200244 ret = mtk_infracfg_clear_bus_protection(scp->infracfg,
Matthias Bruggerbe295232015-12-30 09:30:40 +0100245 scpd->data->bus_prot_mask);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200246 if (ret)
247 goto err_pwr_ack;
248 }
249
250 return 0;
251
252err_pwr_ack:
James Liao41b3e0f2015-10-07 17:14:40 +0800253 for (i = MAX_CLKS - 1; i >= 0; i--) {
254 if (scpd->clk[i])
255 clk_disable_unprepare(scpd->clk[i]);
256 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200257err_clk:
Sascha Hauer4688f382015-11-30 11:41:40 +0100258 if (scpd->supply)
259 regulator_disable(scpd->supply);
260
Sascha Hauerc84e3582015-06-24 08:17:04 +0200261 dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
262
263 return ret;
264}
265
266static int scpsys_power_off(struct generic_pm_domain *genpd)
267{
268 struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
269 struct scp *scp = scpd->scp;
270 unsigned long timeout;
271 bool expired;
Matthias Bruggerbe295232015-12-30 09:30:40 +0100272 void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
273 u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200274 u32 val;
275 int ret;
James Liao41b3e0f2015-10-07 17:14:40 +0800276 int i;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200277
Matthias Bruggerbe295232015-12-30 09:30:40 +0100278 if (scpd->data->bus_prot_mask) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200279 ret = mtk_infracfg_set_bus_protection(scp->infracfg,
Matthias Bruggerbe295232015-12-30 09:30:40 +0100280 scpd->data->bus_prot_mask);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200281 if (ret)
282 goto out;
283 }
284
285 val = readl(ctl_addr);
Matthias Bruggerbe295232015-12-30 09:30:40 +0100286 val |= scpd->data->sram_pdn_bits;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200287 writel(val, ctl_addr);
288
289 /* wait until SRAM_PDN_ACK all 1 */
290 timeout = jiffies + HZ;
291 expired = false;
292 while (pdn_ack && (readl(ctl_addr) & pdn_ack) != pdn_ack) {
293 if (expired) {
294 ret = -ETIMEDOUT;
295 goto out;
296 }
297
298 cpu_relax();
299
300 if (time_after(jiffies, timeout))
301 expired = true;
302 }
303
304 val |= PWR_ISO_BIT;
305 writel(val, ctl_addr);
306
307 val &= ~PWR_RST_B_BIT;
308 writel(val, ctl_addr);
309
310 val |= PWR_CLK_DIS_BIT;
311 writel(val, ctl_addr);
312
313 val &= ~PWR_ON_BIT;
314 writel(val, ctl_addr);
315
316 val &= ~PWR_ON_2ND_BIT;
317 writel(val, ctl_addr);
318
319 /* wait until PWR_ACK = 0 */
320 timeout = jiffies + HZ;
321 expired = false;
322 while (1) {
323 ret = scpsys_domain_is_on(scpd);
324 if (ret == 0)
325 break;
326
327 if (expired) {
328 ret = -ETIMEDOUT;
329 goto out;
330 }
331
332 cpu_relax();
333
334 if (time_after(jiffies, timeout))
335 expired = true;
336 }
337
James Liao41b3e0f2015-10-07 17:14:40 +0800338 for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++)
339 clk_disable_unprepare(scpd->clk[i]);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200340
Sascha Hauer4688f382015-11-30 11:41:40 +0100341 if (scpd->supply)
342 regulator_disable(scpd->supply);
343
Sascha Hauerc84e3582015-06-24 08:17:04 +0200344 return 0;
345
346out:
347 dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
348
349 return ret;
350}
351
Eddie Huang47e90152015-08-26 15:14:41 +0800352static bool scpsys_active_wakeup(struct device *dev)
353{
354 struct generic_pm_domain *genpd;
355 struct scp_domain *scpd;
356
357 genpd = pd_to_genpd(dev->pm_domain);
358 scpd = container_of(genpd, struct scp_domain, genpd);
359
Matthias Bruggerbe295232015-12-30 09:30:40 +0100360 return scpd->data->active_wakeup;
Eddie Huang47e90152015-08-26 15:14:41 +0800361}
362
James Liao6078c652016-10-20 16:56:35 +0800363static void init_clks(struct platform_device *pdev, struct clk **clk)
364{
365 int i;
366
367 for (i = CLK_NONE + 1; i < CLK_MAX; i++)
368 clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
369}
370
371static struct scp *init_scp(struct platform_device *pdev,
Mars Chengf1be4c42017-04-08 09:20:31 +0800372 const struct scp_domain_data *scp_domain_data, int num,
Sean Wang53fddb12017-08-07 15:24:35 +0800373 const struct scp_ctrl_reg *scp_ctrl_reg)
Sascha Hauerc84e3582015-06-24 08:17:04 +0200374{
375 struct genpd_onecell_data *pd_data;
376 struct resource *res;
James Liao6078c652016-10-20 16:56:35 +0800377 int i, j;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200378 struct scp *scp;
James Liao6078c652016-10-20 16:56:35 +0800379 struct clk *clk[CLK_MAX];
Sascha Hauerc84e3582015-06-24 08:17:04 +0200380
381 scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
382 if (!scp)
James Liao6078c652016-10-20 16:56:35 +0800383 return ERR_PTR(-ENOMEM);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200384
Mars Chengf1be4c42017-04-08 09:20:31 +0800385 scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
386 scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
387
Sascha Hauerc84e3582015-06-24 08:17:04 +0200388 scp->dev = &pdev->dev;
389
390 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
391 scp->base = devm_ioremap_resource(&pdev->dev, res);
392 if (IS_ERR(scp->base))
James Liao6078c652016-10-20 16:56:35 +0800393 return ERR_CAST(scp->base);
394
395 scp->domains = devm_kzalloc(&pdev->dev,
396 sizeof(*scp->domains) * num, GFP_KERNEL);
397 if (!scp->domains)
398 return ERR_PTR(-ENOMEM);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200399
400 pd_data = &scp->pd_data;
401
402 pd_data->domains = devm_kzalloc(&pdev->dev,
James Liao6078c652016-10-20 16:56:35 +0800403 sizeof(*pd_data->domains) * num, GFP_KERNEL);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200404 if (!pd_data->domains)
James Liao6078c652016-10-20 16:56:35 +0800405 return ERR_PTR(-ENOMEM);
James Liao41b3e0f2015-10-07 17:14:40 +0800406
Sascha Hauerc84e3582015-06-24 08:17:04 +0200407 scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
408 "infracfg");
409 if (IS_ERR(scp->infracfg)) {
410 dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
411 PTR_ERR(scp->infracfg));
James Liao6078c652016-10-20 16:56:35 +0800412 return ERR_CAST(scp->infracfg);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200413 }
414
James Liao6078c652016-10-20 16:56:35 +0800415 for (i = 0; i < num; i++) {
Sascha Hauer4688f382015-11-30 11:41:40 +0100416 struct scp_domain *scpd = &scp->domains[i];
417 const struct scp_domain_data *data = &scp_domain_data[i];
418
419 scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
420 if (IS_ERR(scpd->supply)) {
421 if (PTR_ERR(scpd->supply) == -ENODEV)
422 scpd->supply = NULL;
423 else
James Liao6078c652016-10-20 16:56:35 +0800424 return ERR_CAST(scpd->supply);
Sascha Hauer4688f382015-11-30 11:41:40 +0100425 }
426 }
427
James Liao6078c652016-10-20 16:56:35 +0800428 pd_data->num_domains = num;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200429
James Liao6078c652016-10-20 16:56:35 +0800430 init_clks(pdev, clk);
431
432 for (i = 0; i < num; i++) {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200433 struct scp_domain *scpd = &scp->domains[i];
434 struct generic_pm_domain *genpd = &scpd->genpd;
435 const struct scp_domain_data *data = &scp_domain_data[i];
436
437 pd_data->domains[i] = genpd;
438 scpd->scp = scp;
439
Matthias Bruggerbe295232015-12-30 09:30:40 +0100440 scpd->data = data;
James Liao6078c652016-10-20 16:56:35 +0800441
442 for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
443 struct clk *c = clk[data->clk_id[j]];
444
445 if (IS_ERR(c)) {
446 dev_err(&pdev->dev, "%s: clk unavailable\n",
447 data->name);
448 return ERR_CAST(c);
449 }
450
451 scpd->clk[j] = c;
452 }
Sascha Hauerc84e3582015-06-24 08:17:04 +0200453
454 genpd->name = data->name;
455 genpd->power_off = scpsys_power_off;
456 genpd->power_on = scpsys_power_on;
Eddie Huang47e90152015-08-26 15:14:41 +0800457 genpd->dev_ops.active_wakeup = scpsys_active_wakeup;
James Liao6078c652016-10-20 16:56:35 +0800458 }
459
460 return scp;
461}
462
463static void mtk_register_power_domains(struct platform_device *pdev,
464 struct scp *scp, int num)
465{
466 struct genpd_onecell_data *pd_data;
467 int i, ret;
468
469 for (i = 0; i < num; i++) {
470 struct scp_domain *scpd = &scp->domains[i];
471 struct generic_pm_domain *genpd = &scpd->genpd;
Sascha Hauerc84e3582015-06-24 08:17:04 +0200472
473 /*
James Liaod9c9f3b2016-04-12 16:34:30 +0800474 * Initially turn on all domains to make the domains usable
475 * with !CONFIG_PM and to get the hardware in sync with the
476 * software. The unused domains will be switched off during
477 * late_init time.
Sascha Hauerc84e3582015-06-24 08:17:04 +0200478 */
James Liaod9c9f3b2016-04-12 16:34:30 +0800479 genpd->power_on(genpd);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200480
James Liaod9c9f3b2016-04-12 16:34:30 +0800481 pm_genpd_init(genpd, NULL, false);
Sascha Hauerc84e3582015-06-24 08:17:04 +0200482 }
483
484 /*
485 * We are not allowed to fail here since there is no way to unregister
486 * a power domain. Once registered above we have to keep the domains
487 * valid.
488 */
489
James Liao6078c652016-10-20 16:56:35 +0800490 pd_data = &scp->pd_data;
491
492 ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
493 if (ret)
494 dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
495}
496
497/*
Shunli Wang112ef182016-10-20 16:56:38 +0800498 * MT2701 power domain support
499 */
500
501static const struct scp_domain_data scp_domain_data_mt2701[] = {
502 [MT2701_POWER_DOMAIN_CONN] = {
503 .name = "conn",
504 .sta_mask = PWR_STATUS_CONN,
505 .ctl_offs = SPM_CONN_PWR_CON,
506 .bus_prot_mask = 0x0104,
507 .clk_id = {CLK_NONE},
508 .active_wakeup = true,
509 },
510 [MT2701_POWER_DOMAIN_DISP] = {
511 .name = "disp",
512 .sta_mask = PWR_STATUS_DISP,
513 .ctl_offs = SPM_DIS_PWR_CON,
514 .sram_pdn_bits = GENMASK(11, 8),
515 .clk_id = {CLK_MM},
516 .bus_prot_mask = 0x0002,
517 .active_wakeup = true,
518 },
519 [MT2701_POWER_DOMAIN_MFG] = {
520 .name = "mfg",
521 .sta_mask = PWR_STATUS_MFG,
522 .ctl_offs = SPM_MFG_PWR_CON,
523 .sram_pdn_bits = GENMASK(11, 8),
524 .sram_pdn_ack_bits = GENMASK(12, 12),
525 .clk_id = {CLK_MFG},
526 .active_wakeup = true,
527 },
528 [MT2701_POWER_DOMAIN_VDEC] = {
529 .name = "vdec",
530 .sta_mask = PWR_STATUS_VDEC,
531 .ctl_offs = SPM_VDE_PWR_CON,
532 .sram_pdn_bits = GENMASK(11, 8),
533 .sram_pdn_ack_bits = GENMASK(12, 12),
534 .clk_id = {CLK_MM},
535 .active_wakeup = true,
536 },
537 [MT2701_POWER_DOMAIN_ISP] = {
538 .name = "isp",
539 .sta_mask = PWR_STATUS_ISP,
540 .ctl_offs = SPM_ISP_PWR_CON,
541 .sram_pdn_bits = GENMASK(11, 8),
542 .sram_pdn_ack_bits = GENMASK(13, 12),
543 .clk_id = {CLK_MM},
544 .active_wakeup = true,
545 },
546 [MT2701_POWER_DOMAIN_BDP] = {
547 .name = "bdp",
548 .sta_mask = PWR_STATUS_BDP,
549 .ctl_offs = SPM_BDP_PWR_CON,
550 .sram_pdn_bits = GENMASK(11, 8),
551 .clk_id = {CLK_NONE},
552 .active_wakeup = true,
553 },
554 [MT2701_POWER_DOMAIN_ETH] = {
555 .name = "eth",
556 .sta_mask = PWR_STATUS_ETH,
557 .ctl_offs = SPM_ETH_PWR_CON,
558 .sram_pdn_bits = GENMASK(11, 8),
559 .sram_pdn_ack_bits = GENMASK(15, 12),
560 .clk_id = {CLK_ETHIF},
561 .active_wakeup = true,
562 },
563 [MT2701_POWER_DOMAIN_HIF] = {
564 .name = "hif",
565 .sta_mask = PWR_STATUS_HIF,
566 .ctl_offs = SPM_HIF_PWR_CON,
567 .sram_pdn_bits = GENMASK(11, 8),
568 .sram_pdn_ack_bits = GENMASK(15, 12),
569 .clk_id = {CLK_ETHIF},
570 .active_wakeup = true,
571 },
572 [MT2701_POWER_DOMAIN_IFR_MSC] = {
573 .name = "ifr_msc",
574 .sta_mask = PWR_STATUS_IFR_MSC,
575 .ctl_offs = SPM_IFR_MSC_PWR_CON,
576 .clk_id = {CLK_NONE},
577 .active_wakeup = true,
578 },
579};
580
Shunli Wang112ef182016-10-20 16:56:38 +0800581/*
Mars Cheng36c310f2017-04-08 09:20:34 +0800582 * MT6797 power domain support
583 */
584
585static const struct scp_domain_data scp_domain_data_mt6797[] = {
586 [MT6797_POWER_DOMAIN_VDEC] = {
587 .name = "vdec",
588 .sta_mask = BIT(7),
589 .ctl_offs = 0x300,
590 .sram_pdn_bits = GENMASK(8, 8),
591 .sram_pdn_ack_bits = GENMASK(12, 12),
592 .clk_id = {CLK_VDEC},
593 },
594 [MT6797_POWER_DOMAIN_VENC] = {
595 .name = "venc",
596 .sta_mask = BIT(21),
597 .ctl_offs = 0x304,
598 .sram_pdn_bits = GENMASK(11, 8),
599 .sram_pdn_ack_bits = GENMASK(15, 12),
600 .clk_id = {CLK_NONE},
601 },
602 [MT6797_POWER_DOMAIN_ISP] = {
603 .name = "isp",
604 .sta_mask = BIT(5),
605 .ctl_offs = 0x308,
606 .sram_pdn_bits = GENMASK(9, 8),
607 .sram_pdn_ack_bits = GENMASK(13, 12),
608 .clk_id = {CLK_NONE},
609 },
610 [MT6797_POWER_DOMAIN_MM] = {
611 .name = "mm",
612 .sta_mask = BIT(3),
613 .ctl_offs = 0x30C,
614 .sram_pdn_bits = GENMASK(8, 8),
615 .sram_pdn_ack_bits = GENMASK(12, 12),
616 .clk_id = {CLK_MM},
617 .bus_prot_mask = (BIT(1) | BIT(2)),
618 },
619 [MT6797_POWER_DOMAIN_AUDIO] = {
620 .name = "audio",
621 .sta_mask = BIT(24),
622 .ctl_offs = 0x314,
623 .sram_pdn_bits = GENMASK(11, 8),
624 .sram_pdn_ack_bits = GENMASK(15, 12),
625 .clk_id = {CLK_NONE},
626 },
627 [MT6797_POWER_DOMAIN_MFG_ASYNC] = {
628 .name = "mfg_async",
629 .sta_mask = BIT(13),
630 .ctl_offs = 0x334,
631 .sram_pdn_bits = 0,
632 .sram_pdn_ack_bits = 0,
633 .clk_id = {CLK_MFG},
634 },
635 [MT6797_POWER_DOMAIN_MJC] = {
636 .name = "mjc",
637 .sta_mask = BIT(20),
638 .ctl_offs = 0x310,
639 .sram_pdn_bits = GENMASK(8, 8),
640 .sram_pdn_ack_bits = GENMASK(12, 12),
641 .clk_id = {CLK_NONE},
642 },
643};
644
Mars Cheng36c310f2017-04-08 09:20:34 +0800645#define SPM_PWR_STATUS_MT6797 0x0180
646#define SPM_PWR_STATUS_2ND_MT6797 0x0184
647
Sean Wang53fddb12017-08-07 15:24:35 +0800648static const struct scp_subdomain scp_subdomain_mt6797[] = {
649 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VDEC},
650 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_ISP},
651 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VENC},
652 {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_MJC},
653};
Mars Cheng36c310f2017-04-08 09:20:34 +0800654
655/*
James Liao6078c652016-10-20 16:56:35 +0800656 * MT8173 power domain support
657 */
658
659static const struct scp_domain_data scp_domain_data_mt8173[] = {
660 [MT8173_POWER_DOMAIN_VDEC] = {
661 .name = "vdec",
662 .sta_mask = PWR_STATUS_VDEC,
663 .ctl_offs = SPM_VDE_PWR_CON,
664 .sram_pdn_bits = GENMASK(11, 8),
665 .sram_pdn_ack_bits = GENMASK(12, 12),
666 .clk_id = {CLK_MM},
667 },
668 [MT8173_POWER_DOMAIN_VENC] = {
669 .name = "venc",
670 .sta_mask = PWR_STATUS_VENC,
671 .ctl_offs = SPM_VEN_PWR_CON,
672 .sram_pdn_bits = GENMASK(11, 8),
673 .sram_pdn_ack_bits = GENMASK(15, 12),
674 .clk_id = {CLK_MM, CLK_VENC},
675 },
676 [MT8173_POWER_DOMAIN_ISP] = {
677 .name = "isp",
678 .sta_mask = PWR_STATUS_ISP,
679 .ctl_offs = SPM_ISP_PWR_CON,
680 .sram_pdn_bits = GENMASK(11, 8),
681 .sram_pdn_ack_bits = GENMASK(13, 12),
682 .clk_id = {CLK_MM},
683 },
684 [MT8173_POWER_DOMAIN_MM] = {
685 .name = "mm",
686 .sta_mask = PWR_STATUS_DISP,
687 .ctl_offs = SPM_DIS_PWR_CON,
688 .sram_pdn_bits = GENMASK(11, 8),
689 .sram_pdn_ack_bits = GENMASK(12, 12),
690 .clk_id = {CLK_MM},
691 .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
692 MT8173_TOP_AXI_PROT_EN_MM_M1,
693 },
694 [MT8173_POWER_DOMAIN_VENC_LT] = {
695 .name = "venc_lt",
696 .sta_mask = PWR_STATUS_VENC_LT,
697 .ctl_offs = SPM_VEN2_PWR_CON,
698 .sram_pdn_bits = GENMASK(11, 8),
699 .sram_pdn_ack_bits = GENMASK(15, 12),
700 .clk_id = {CLK_MM, CLK_VENC_LT},
701 },
702 [MT8173_POWER_DOMAIN_AUDIO] = {
703 .name = "audio",
704 .sta_mask = PWR_STATUS_AUDIO,
705 .ctl_offs = SPM_AUDIO_PWR_CON,
706 .sram_pdn_bits = GENMASK(11, 8),
707 .sram_pdn_ack_bits = GENMASK(15, 12),
708 .clk_id = {CLK_NONE},
709 },
710 [MT8173_POWER_DOMAIN_USB] = {
711 .name = "usb",
712 .sta_mask = PWR_STATUS_USB,
713 .ctl_offs = SPM_USB_PWR_CON,
714 .sram_pdn_bits = GENMASK(11, 8),
715 .sram_pdn_ack_bits = GENMASK(15, 12),
716 .clk_id = {CLK_NONE},
717 .active_wakeup = true,
718 },
719 [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
720 .name = "mfg_async",
721 .sta_mask = PWR_STATUS_MFG_ASYNC,
722 .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
723 .sram_pdn_bits = GENMASK(11, 8),
724 .sram_pdn_ack_bits = 0,
725 .clk_id = {CLK_MFG},
726 },
727 [MT8173_POWER_DOMAIN_MFG_2D] = {
728 .name = "mfg_2d",
729 .sta_mask = PWR_STATUS_MFG_2D,
730 .ctl_offs = SPM_MFG_2D_PWR_CON,
731 .sram_pdn_bits = GENMASK(11, 8),
732 .sram_pdn_ack_bits = GENMASK(13, 12),
733 .clk_id = {CLK_NONE},
734 },
735 [MT8173_POWER_DOMAIN_MFG] = {
736 .name = "mfg",
737 .sta_mask = PWR_STATUS_MFG,
738 .ctl_offs = SPM_MFG_PWR_CON,
739 .sram_pdn_bits = GENMASK(13, 8),
740 .sram_pdn_ack_bits = GENMASK(21, 16),
741 .clk_id = {CLK_NONE},
742 .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
743 MT8173_TOP_AXI_PROT_EN_MFG_M0 |
744 MT8173_TOP_AXI_PROT_EN_MFG_M1 |
745 MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
746 },
747};
748
Sean Wang53fddb12017-08-07 15:24:35 +0800749static const struct scp_subdomain scp_subdomain_mt8173[] = {
750 {MT8173_POWER_DOMAIN_MFG_ASYNC, MT8173_POWER_DOMAIN_MFG_2D},
751 {MT8173_POWER_DOMAIN_MFG_2D, MT8173_POWER_DOMAIN_MFG},
752};
James Liao6078c652016-10-20 16:56:35 +0800753
Sean Wang53fddb12017-08-07 15:24:35 +0800754static const struct scp_soc_data mt2701_data = {
755 .domains = scp_domain_data_mt2701,
756 .num_domains = ARRAY_SIZE(scp_domain_data_mt2701),
757 .regs = {
758 .pwr_sta_offs = SPM_PWR_STATUS,
759 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
760 }
761};
James Liao6078c652016-10-20 16:56:35 +0800762
Sean Wang53fddb12017-08-07 15:24:35 +0800763static const struct scp_soc_data mt6797_data = {
764 .domains = scp_domain_data_mt6797,
765 .num_domains = ARRAY_SIZE(scp_domain_data_mt6797),
766 .subdomains = scp_subdomain_mt6797,
767 .num_subdomains = ARRAY_SIZE(scp_subdomain_mt6797),
768 .regs = {
769 .pwr_sta_offs = SPM_PWR_STATUS_MT6797,
770 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND_MT6797
771 }
772};
Mars Chengf1be4c42017-04-08 09:20:31 +0800773
Sean Wang53fddb12017-08-07 15:24:35 +0800774static const struct scp_soc_data mt8173_data = {
775 .domains = scp_domain_data_mt8173,
776 .num_domains = ARRAY_SIZE(scp_domain_data_mt8173),
777 .subdomains = scp_subdomain_mt8173,
778 .num_subdomains = ARRAY_SIZE(scp_subdomain_mt8173),
779 .regs = {
780 .pwr_sta_offs = SPM_PWR_STATUS,
781 .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
782 }
783};
Sascha Hauerc84e3582015-06-24 08:17:04 +0200784
James Liao6078c652016-10-20 16:56:35 +0800785/*
786 * scpsys driver init
787 */
788
Sascha Hauerc84e3582015-06-24 08:17:04 +0200789static const struct of_device_id of_scpsys_match_tbl[] = {
790 {
Shunli Wang112ef182016-10-20 16:56:38 +0800791 .compatible = "mediatek,mt2701-scpsys",
Sean Wang53fddb12017-08-07 15:24:35 +0800792 .data = &mt2701_data,
Shunli Wang112ef182016-10-20 16:56:38 +0800793 }, {
Mars Cheng36c310f2017-04-08 09:20:34 +0800794 .compatible = "mediatek,mt6797-scpsys",
Sean Wang53fddb12017-08-07 15:24:35 +0800795 .data = &mt6797_data,
Mars Cheng36c310f2017-04-08 09:20:34 +0800796 }, {
Sascha Hauerc84e3582015-06-24 08:17:04 +0200797 .compatible = "mediatek,mt8173-scpsys",
Sean Wang53fddb12017-08-07 15:24:35 +0800798 .data = &mt8173_data,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200799 }, {
800 /* sentinel */
801 }
802};
803
James Liao6078c652016-10-20 16:56:35 +0800804static int scpsys_probe(struct platform_device *pdev)
805{
Sean Wang53fddb12017-08-07 15:24:35 +0800806 const struct of_device_id *match;
807 const struct scp_subdomain *sd;
808 const struct scp_soc_data *soc;
809 struct scp *scp;
810 struct genpd_onecell_data *pd_data;
811 int i, ret;
James Liao6078c652016-10-20 16:56:35 +0800812
Sean Wang53fddb12017-08-07 15:24:35 +0800813 match = of_match_device(of_scpsys_match_tbl, &pdev->dev);
814 soc = (const struct scp_soc_data *)match->data;
James Liao6078c652016-10-20 16:56:35 +0800815
Sean Wang53fddb12017-08-07 15:24:35 +0800816 scp = init_scp(pdev, soc->domains, soc->num_domains, &soc->regs);
817 if (IS_ERR(scp))
818 return PTR_ERR(scp);
James Liao6078c652016-10-20 16:56:35 +0800819
Sean Wang53fddb12017-08-07 15:24:35 +0800820 mtk_register_power_domains(pdev, scp, soc->num_domains);
821
822 pd_data = &scp->pd_data;
823
824 for (i = 0, sd = soc->subdomains ; i < soc->num_subdomains ; i++) {
825 ret = pm_genpd_add_subdomain(pd_data->domains[sd->origin],
826 pd_data->domains[sd->subdomain]);
827 if (ret && IS_ENABLED(CONFIG_PM))
828 dev_err(&pdev->dev, "Failed to add subdomain: %d\n",
829 ret);
830 }
831
832 return 0;
James Liao6078c652016-10-20 16:56:35 +0800833}
834
Sascha Hauerc84e3582015-06-24 08:17:04 +0200835static struct platform_driver scpsys_drv = {
Matthias Bruggerbe295232015-12-30 09:30:40 +0100836 .probe = scpsys_probe,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200837 .driver = {
838 .name = "mtk-scpsys",
Matthias Bruggerbe295232015-12-30 09:30:40 +0100839 .suppress_bind_attrs = true,
Sascha Hauerc84e3582015-06-24 08:17:04 +0200840 .owner = THIS_MODULE,
841 .of_match_table = of_match_ptr(of_scpsys_match_tbl),
842 },
843};
Matthias Bruggerbe295232015-12-30 09:30:40 +0100844builtin_platform_driver(scpsys_drv);