blob: 6fc82a4a14c03be61f6c74f2d7d7f39511a22f5c [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
archit tanejaaffe3602011-02-23 08:41:03 +0000259 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261 struct clk *dss_clk;
262 struct clk *sys_clk;
263
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300264 int (*enable_pads)(int dsi_id, unsigned lane_mask);
265 void (*disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +0300266
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200267 struct dsi_clock_info current_cinfo;
268
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300269 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200270 struct regulator *vdds_dsi_reg;
271
272 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530273 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200274 struct omap_dss_device *dssdev;
275 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530276 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200277 } vc[4];
278
279 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200280 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200281
282 unsigned pll_locked;
283
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200284 spinlock_t irq_lock;
285 struct dsi_isr_tables isr_tables;
286 /* space for a copy used by the interrupt handler */
287 struct dsi_isr_tables isr_tables_copy;
288
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200289 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200290#ifdef DEBUG
291 unsigned update_bytes;
292#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200294 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300295 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200296
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200297 void (*framedone_callback)(int, void *);
298 void *framedone_data;
299
300 struct delayed_work framedone_timeout_work;
301
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200302#ifdef DSI_CATCH_MISSING_TE
303 struct timer_list te_timer;
304#endif
305
306 unsigned long cache_req_pck;
307 unsigned long cache_clk_freq;
308 struct dsi_clock_info cache_cinfo;
309
310 u32 errors;
311 spinlock_t errors_lock;
312#ifdef DEBUG
313 ktime_t perf_setup_time;
314 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315#endif
316 int debug_read;
317 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200318
319#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
320 spinlock_t irq_stats_lock;
321 struct dsi_irq_stats irq_stats;
322#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500323 /* DSI PLL Parameter Ranges */
324 unsigned long regm_max, regn_max;
325 unsigned long regm_dispc_max, regm_dsi_max;
326 unsigned long fint_min, fint_max;
327 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300328
Tomi Valkeinend9820852011-10-12 15:05:59 +0300329 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530330
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300331 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
332 unsigned num_lanes_used;
333
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300334 unsigned scp_clk_refcount;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530335};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336
Archit Taneja2e868db2011-05-12 17:26:28 +0530337struct dsi_packet_sent_handler_data {
338 struct platform_device *dsidev;
339 struct completion *completion;
340};
341
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344#ifdef DEBUG
345static unsigned int dsi_perf;
346module_param_named(dsi_perf, dsi_perf, bool, 0644);
347#endif
348
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530349static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
350{
351 return dev_get_drvdata(&dsidev->dev);
352}
353
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530354static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
355{
356 return dsi_pdev_map[dssdev->phy.dsi.module];
357}
358
359struct platform_device *dsi_get_dsidev_from_id(int module)
360{
361 return dsi_pdev_map[module];
362}
363
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300364static inline int dsi_get_dsidev_id(struct platform_device *dsidev)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530365{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +0300366 return dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530367}
368
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369static inline void dsi_write_reg(struct platform_device *dsidev,
370 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
373
374 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline u32 dsi_read_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
Archit Taneja1ffefe72011-05-12 17:26:24 +0530385void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392EXPORT_SYMBOL(dsi_bus_lock);
393
Archit Taneja1ffefe72011-05-12 17:26:24 +0530394void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
398
399 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400}
401EXPORT_SYMBOL(dsi_bus_unlock);
402
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530403static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
406
407 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200408}
409
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200410static void dsi_completion_handler(void *data, u32 mask)
411{
412 complete((struct completion *)data);
413}
414
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530415static inline int wait_for_bit_change(struct platform_device *dsidev,
416 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300418 unsigned long timeout;
419 ktime_t wait;
420 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300422 /* first busyloop to see if the bit changes right away */
423 t = 100;
424 while (t-- > 0) {
425 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
426 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427 }
428
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300429 /* then loop for 500ms, sleeping for 1ms in between */
430 timeout = jiffies + msecs_to_jiffies(500);
431 while (time_before(jiffies, timeout)) {
432 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
433 return value;
434
435 wait = ns_to_ktime(1000 * 1000);
436 set_current_state(TASK_UNINTERRUPTIBLE);
437 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
438 }
439
440 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530443u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
444{
445 switch (fmt) {
446 case OMAP_DSS_DSI_FMT_RGB888:
447 case OMAP_DSS_DSI_FMT_RGB666:
448 return 24;
449 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
450 return 18;
451 case OMAP_DSS_DSI_FMT_RGB565:
452 return 16;
453 default:
454 BUG();
455 }
456}
457
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530459static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200460{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
462 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200463}
464
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530465static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
468 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469}
470
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530471static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200472{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474 ktime_t t, setup_time, trans_time;
475 u32 total_bytes;
476 u32 setup_us, trans_us, total_us;
477
478 if (!dsi_perf)
479 return;
480
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200481 t = ktime_get();
482
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530483 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484 setup_us = (u32)ktime_to_us(setup_time);
485 if (setup_us == 0)
486 setup_us = 1;
487
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530488 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200489 trans_us = (u32)ktime_to_us(trans_time);
490 if (trans_us == 0)
491 trans_us = 1;
492
493 total_us = setup_us + trans_us;
494
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200495 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200497 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
498 "%u bytes, %u kbytes/sec\n",
499 name,
500 setup_us,
501 trans_us,
502 total_us,
503 1000*1000 / total_us,
504 total_bytes,
505 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506}
507#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300508static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
509{
510}
511
512static inline void dsi_perf_mark_start(struct platform_device *dsidev)
513{
514}
515
516static inline void dsi_perf_show(struct platform_device *dsidev,
517 const char *name)
518{
519}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520#endif
521
522static void print_irq_status(u32 status)
523{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200524 if (status == 0)
525 return;
526
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200527#ifndef VERBOSE_IRQ
528 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
529 return;
530#endif
531 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
532
533#define PIS(x) \
534 if (status & DSI_IRQ_##x) \
535 printk(#x " ");
536#ifdef VERBOSE_IRQ
537 PIS(VC0);
538 PIS(VC1);
539 PIS(VC2);
540 PIS(VC3);
541#endif
542 PIS(WAKEUP);
543 PIS(RESYNC);
544 PIS(PLL_LOCK);
545 PIS(PLL_UNLOCK);
546 PIS(PLL_RECALL);
547 PIS(COMPLEXIO_ERR);
548 PIS(HS_TX_TIMEOUT);
549 PIS(LP_RX_TIMEOUT);
550 PIS(TE_TRIGGER);
551 PIS(ACK_TRIGGER);
552 PIS(SYNC_LOST);
553 PIS(LDO_POWER_GOOD);
554 PIS(TA_TIMEOUT);
555#undef PIS
556
557 printk("\n");
558}
559
560static void print_irq_status_vc(int channel, u32 status)
561{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200562 if (status == 0)
563 return;
564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200565#ifndef VERBOSE_IRQ
566 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
567 return;
568#endif
569 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
570
571#define PIS(x) \
572 if (status & DSI_VC_IRQ_##x) \
573 printk(#x " ");
574 PIS(CS);
575 PIS(ECC_CORR);
576#ifdef VERBOSE_IRQ
577 PIS(PACKET_SENT);
578#endif
579 PIS(FIFO_TX_OVF);
580 PIS(FIFO_RX_OVF);
581 PIS(BTA);
582 PIS(ECC_NO_CORR);
583 PIS(FIFO_TX_UDF);
584 PIS(PP_BUSY_CHANGE);
585#undef PIS
586 printk("\n");
587}
588
589static void print_irq_status_cio(u32 status)
590{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200591 if (status == 0)
592 return;
593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200594 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
595
596#define PIS(x) \
597 if (status & DSI_CIO_IRQ_##x) \
598 printk(#x " ");
599 PIS(ERRSYNCESC1);
600 PIS(ERRSYNCESC2);
601 PIS(ERRSYNCESC3);
602 PIS(ERRESC1);
603 PIS(ERRESC2);
604 PIS(ERRESC3);
605 PIS(ERRCONTROL1);
606 PIS(ERRCONTROL2);
607 PIS(ERRCONTROL3);
608 PIS(STATEULPS1);
609 PIS(STATEULPS2);
610 PIS(STATEULPS3);
611 PIS(ERRCONTENTIONLP0_1);
612 PIS(ERRCONTENTIONLP1_1);
613 PIS(ERRCONTENTIONLP0_2);
614 PIS(ERRCONTENTIONLP1_2);
615 PIS(ERRCONTENTIONLP0_3);
616 PIS(ERRCONTENTIONLP1_3);
617 PIS(ULPSACTIVENOT_ALL0);
618 PIS(ULPSACTIVENOT_ALL1);
619#undef PIS
620
621 printk("\n");
622}
623
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200624#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530625static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
626 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200627{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530628 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200629 int i;
630
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530631 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200632
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530633 dsi->irq_stats.irq_count++;
634 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200635
636 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530637 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200638
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530639 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200640
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200642}
643#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530644#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200645#endif
646
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200647static int debug_irq;
648
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530649static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
650 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653 int i;
654
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200655 if (irqstatus & DSI_IRQ_ERROR_MASK) {
656 DSSERR("DSI error, irqstatus %x\n", irqstatus);
657 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530658 spin_lock(&dsi->errors_lock);
659 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
660 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661 } else if (debug_irq) {
662 print_irq_status(irqstatus);
663 }
664
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200665 for (i = 0; i < 4; ++i) {
666 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
667 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
668 i, vcstatus[i]);
669 print_irq_status_vc(i, vcstatus[i]);
670 } else if (debug_irq) {
671 print_irq_status_vc(i, vcstatus[i]);
672 }
673 }
674
675 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
676 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
677 print_irq_status_cio(ciostatus);
678 } else if (debug_irq) {
679 print_irq_status_cio(ciostatus);
680 }
681}
682
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200683static void dsi_call_isrs(struct dsi_isr_data *isr_array,
684 unsigned isr_array_size, u32 irqstatus)
685{
686 struct dsi_isr_data *isr_data;
687 int i;
688
689 for (i = 0; i < isr_array_size; i++) {
690 isr_data = &isr_array[i];
691 if (isr_data->isr && isr_data->mask & irqstatus)
692 isr_data->isr(isr_data->arg, irqstatus);
693 }
694}
695
696static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
697 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
698{
699 int i;
700
701 dsi_call_isrs(isr_tables->isr_table,
702 ARRAY_SIZE(isr_tables->isr_table),
703 irqstatus);
704
705 for (i = 0; i < 4; ++i) {
706 if (vcstatus[i] == 0)
707 continue;
708 dsi_call_isrs(isr_tables->isr_table_vc[i],
709 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
710 vcstatus[i]);
711 }
712
713 if (ciostatus != 0)
714 dsi_call_isrs(isr_tables->isr_table_cio,
715 ARRAY_SIZE(isr_tables->isr_table_cio),
716 ciostatus);
717}
718
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
720{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530721 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530722 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200723 u32 irqstatus, vcstatus[4], ciostatus;
724 int i;
725
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530726 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530727 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200730
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530731 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732
733 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200734 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200737 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200740 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200742
743 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 if ((irqstatus & (1 << i)) == 0) {
745 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200746 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300747 }
748
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530749 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200750
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530751 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200752 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530753 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200754 }
755
756 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530757 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200758
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530759 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200760 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530761 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200762 } else {
763 ciostatus = 0;
764 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200766#ifdef DSI_CATCH_MISSING_TE
767 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530768 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200769#endif
770
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200771 /* make a copy and unlock, so that isrs can unregister
772 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530773 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
774 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200775
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530776 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200777
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530778 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200779
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530780 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200781
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530782 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200783
archit tanejaaffe3602011-02-23 08:41:03 +0000784 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200785}
786
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530787/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530788static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
789 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790 unsigned isr_array_size, u32 default_mask,
791 const struct dsi_reg enable_reg,
792 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200793{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200794 struct dsi_isr_data *isr_data;
795 u32 mask;
796 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200797 int i;
798
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200799 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200800
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200801 for (i = 0; i < isr_array_size; i++) {
802 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200803
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804 if (isr_data->isr == NULL)
805 continue;
806
807 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200808 }
809
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530810 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530812 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
813 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200814
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200815 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530816 dsi_read_reg(dsidev, enable_reg);
817 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200818}
819
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530820/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200822{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530823 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200825#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200826 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530828 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
829 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200830 DSI_IRQENABLE, DSI_IRQSTATUS);
831}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
837
838 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
839 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200840 DSI_VC_IRQ_ERROR_MASK,
841 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
842}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200843
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530844/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530845static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200846{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
848
849 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
850 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851 DSI_CIO_IRQ_ERROR_MASK,
852 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
853}
854
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530855static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200856{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200858 unsigned long flags;
859 int vc;
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200862
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530863 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530865 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200866 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530867 _omap_dsi_set_irqs_vc(dsidev, vc);
868 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871}
872
873static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
874 struct dsi_isr_data *isr_array, unsigned isr_array_size)
875{
876 struct dsi_isr_data *isr_data;
877 int free_idx;
878 int i;
879
880 BUG_ON(isr == NULL);
881
882 /* check for duplicate entry and find a free slot */
883 free_idx = -1;
884 for (i = 0; i < isr_array_size; i++) {
885 isr_data = &isr_array[i];
886
887 if (isr_data->isr == isr && isr_data->arg == arg &&
888 isr_data->mask == mask) {
889 return -EINVAL;
890 }
891
892 if (isr_data->isr == NULL && free_idx == -1)
893 free_idx = i;
894 }
895
896 if (free_idx == -1)
897 return -EBUSY;
898
899 isr_data = &isr_array[free_idx];
900 isr_data->isr = isr;
901 isr_data->arg = arg;
902 isr_data->mask = mask;
903
904 return 0;
905}
906
907static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
908 struct dsi_isr_data *isr_array, unsigned isr_array_size)
909{
910 struct dsi_isr_data *isr_data;
911 int i;
912
913 for (i = 0; i < isr_array_size; i++) {
914 isr_data = &isr_array[i];
915 if (isr_data->isr != isr || isr_data->arg != arg ||
916 isr_data->mask != mask)
917 continue;
918
919 isr_data->isr = NULL;
920 isr_data->arg = NULL;
921 isr_data->mask = 0;
922
923 return 0;
924 }
925
926 return -EINVAL;
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
930 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 unsigned long flags;
934 int r;
935
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530936 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200937
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530938 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
939 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940
941 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945
946 return r;
947}
948
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949static int dsi_unregister_isr(struct platform_device *dsidev,
950 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953 unsigned long flags;
954 int r;
955
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530956 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200957
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530958 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
959 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200960
961 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200963
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530964 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200965
966 return r;
967}
968
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530969static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
970 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200971{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530972 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973 unsigned long flags;
974 int r;
975
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530976 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200977
978 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530979 dsi->isr_tables.isr_table_vc[channel],
980 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200981
982 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530983 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986
987 return r;
988}
989
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530990static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
991 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200992{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530993 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994 unsigned long flags;
995 int r;
996
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530997 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200998
999 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301000 dsi->isr_tables.isr_table_vc[channel],
1001 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001002
1003 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301004 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007
1008 return r;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr_cio(struct platform_device *dsidev,
1012 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001054 unsigned long flags;
1055 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301056 spin_lock_irqsave(&dsi->errors_lock, flags);
1057 e = dsi->errors;
1058 dsi->errors = 0;
1059 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001060 return e;
1061}
1062
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001063int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001064{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001065 int r;
1066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1067
1068 DSSDBG("dsi_runtime_get\n");
1069
1070 r = pm_runtime_get_sync(&dsi->pdev->dev);
1071 WARN_ON(r < 0);
1072 return r < 0 ? r : 0;
1073}
1074
1075void dsi_runtime_put(struct platform_device *dsidev)
1076{
1077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1078 int r;
1079
1080 DSSDBG("dsi_runtime_put\n");
1081
1082 r = pm_runtime_put(&dsi->pdev->dev);
1083 WARN_ON(r < 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001084}
1085
1086/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301087static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1088 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001092 if (enable)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001093 clk_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001094 else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001095 clk_disable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001096
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301097 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001099 DSSERR("cannot lock PLL when enabling clocks\n");
1100 }
1101}
1102
1103#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301104static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105{
1106 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001107 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001108
1109 if (!dss_debug)
1110 return;
1111
1112 /* A dummy read using the SCP interface to any DSIPHY register is
1113 * required after DSIPHY reset to complete the reset of the DSI complex
1114 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301115 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001116
1117 printk(KERN_DEBUG "DSI resets: ");
1118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301119 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301122 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1124
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001125 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1126 b0 = 28;
1127 b1 = 27;
1128 b2 = 26;
1129 } else {
1130 b0 = 24;
1131 b1 = 25;
1132 b2 = 26;
1133 }
1134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301135 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001136 printk("PHY (%x%x%x, %d, %d, %d)\n",
1137 FLD_GET(l, b0, b0),
1138 FLD_GET(l, b1, b1),
1139 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001140 FLD_GET(l, 29, 29),
1141 FLD_GET(l, 30, 30),
1142 FLD_GET(l, 31, 31));
1143}
1144#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301145#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146#endif
1147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301148static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001149{
1150 DSSDBG("dsi_if_enable(%d)\n", enable);
1151
1152 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301153 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001154
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301155 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001156 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1157 return -EIO;
1158 }
1159
1160 return 0;
1161}
1162
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301163unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001164{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301165 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1166
1167 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168}
1169
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301170static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001171{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1173
1174 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175}
1176
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301177static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001178{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1180
1181 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182}
1183
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301184static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001185{
1186 unsigned long r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301187 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189
Archit Taneja5a8b5722011-05-12 17:26:29 +05301190 if (dss_get_dsi_clk_source(dsi_module) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301191 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 }
1197
1198 return r;
1199}
1200
1201static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1202{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 unsigned long dsi_fclk;
1206 unsigned lp_clk_div;
1207 unsigned long lp_clk;
1208
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001209 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301211 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 return -EINVAL;
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
1216 lp_clk = dsi_fclk / 2 / lp_clk_div;
1217
1218 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 dsi->current_cinfo.lp_clk = lp_clk;
1220 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_CLK_DIVISOR */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 /* LP_RX_SYNCHRO_ENABLE */
1226 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228 return 0;
1229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1234
1235 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237}
1238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1242
1243 WARN_ON(dsi->scp_clk_refcount == 0);
1244 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248enum dsi_pll_power_state {
1249 DSI_PLL_POWER_OFF = 0x0,
1250 DSI_PLL_POWER_ON_HSCLK = 0x1,
1251 DSI_PLL_POWER_ON_ALL = 0x2,
1252 DSI_PLL_POWER_ON_DIV = 0x3,
1253};
1254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255static int dsi_pll_power(struct platform_device *dsidev,
1256 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
1258 int t = 0;
1259
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001260 /* DSI-PLL power command 0x3 is not working */
1261 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1262 state == DSI_PLL_POWER_ON_DIV)
1263 state = DSI_PLL_POWER_ON_ALL;
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265 /* PLL_PWR_CMD */
1266 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
1268 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001270 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 DSSERR("Failed to set DSI PLL power mode to %d\n",
1272 state);
1273 return -ENODEV;
1274 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return 0;
1279}
1280
1281/* calculate clock rates using dividers in cinfo */
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001282static int dsi_calc_clock_rates(struct omap_dss_device *dssdev,
1283 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301285 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
1286 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1287
1288 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289 return -EINVAL;
1290
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301291 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292 return -EINVAL;
1293
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301294 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001295 return -EINVAL;
1296
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301297 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298 return -EINVAL;
1299
Archit Taneja1bb47832011-02-24 14:17:30 +05301300 if (cinfo->use_sys_clk) {
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001301 cinfo->clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001302 /* XXX it is unclear if highfreq should be used
Archit Taneja1bb47832011-02-24 14:17:30 +05301303 * with DSS_SYS_CLK source also */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001304 cinfo->highfreq = 0;
1305 } else {
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03001306 cinfo->clkin = dispc_mgr_pclk_rate(dssdev->manager->id);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307
1308 if (cinfo->clkin < 32000000)
1309 cinfo->highfreq = 0;
1310 else
1311 cinfo->highfreq = 1;
1312 }
1313
1314 cinfo->fint = cinfo->clkin / (cinfo->regn * (cinfo->highfreq ? 2 : 1));
1315
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301316 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001317 return -EINVAL;
1318
1319 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1320
1321 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1322 return -EINVAL;
1323
Archit Taneja1bb47832011-02-24 14:17:30 +05301324 if (cinfo->regm_dispc > 0)
1325 cinfo->dsi_pll_hsdiv_dispc_clk =
1326 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301328 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001329
Archit Taneja1bb47832011-02-24 14:17:30 +05301330 if (cinfo->regm_dsi > 0)
1331 cinfo->dsi_pll_hsdiv_dsi_clk =
1332 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
1336 return 0;
1337}
1338
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301339int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev, bool is_tft,
1340 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001341 struct dispc_clock_info *dispc_cinfo)
1342{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301343 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001344 struct dsi_clock_info cur, best;
1345 struct dispc_clock_info best_dispc;
1346 int min_fck_per_pck;
1347 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301348 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001349
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001350 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001351
Taneja, Archit31ef8232011-03-14 23:28:22 -05001352 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301353
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 if (req_pck == dsi->cache_req_pck &&
1355 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001356 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301357 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja1bb47832011-02-24 14:17:30 +05301358 dispc_find_clk_divs(is_tft, req_pck,
1359 dsi_cinfo->dsi_pll_hsdiv_dispc_clk, dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360 return 0;
1361 }
1362
1363 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1364
1365 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301366 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367 DSSERR("Requested pixel clock not possible with the current "
1368 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1369 "the constraint off.\n");
1370 min_fck_per_pck = 0;
1371 }
1372
1373 DSSDBG("dsi_pll_calc\n");
1374
1375retry:
1376 memset(&best, 0, sizeof(best));
1377 memset(&best_dispc, 0, sizeof(best_dispc));
1378
1379 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301380 cur.clkin = dss_sys_clk;
1381 cur.use_sys_clk = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382 cur.highfreq = 0;
1383
1384 /* no highfreq: 0.75MHz < Fint = clkin / regn < 2.1MHz */
1385 /* highfreq: 0.75MHz < Fint = clkin / (2*regn) < 2.1MHz */
1386 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301387 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388 if (cur.highfreq == 0)
1389 cur.fint = cur.clkin / cur.regn;
1390 else
1391 cur.fint = cur.clkin / (2 * cur.regn);
1392
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301393 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394 continue;
1395
1396 /* DSIPHY(MHz) = (2 * regm / regn) * (clkin / (highfreq + 1)) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301397 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 unsigned long a, b;
1399
1400 a = 2 * cur.regm * (cur.clkin/1000);
1401 b = cur.regn * (cur.highfreq + 1);
1402 cur.clkin4ddr = a / b * 1000;
1403
1404 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1405 break;
1406
Archit Taneja1bb47832011-02-24 14:17:30 +05301407 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1408 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301409 for (cur.regm_dispc = 1; cur.regm_dispc <
1410 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001411 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk =
1413 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001414
1415 /* this will narrow down the search a bit,
1416 * but still give pixclocks below what was
1417 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301418 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001419 break;
1420
Archit Taneja1bb47832011-02-24 14:17:30 +05301421 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001422 continue;
1423
1424 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301425 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001426 req_pck * min_fck_per_pck)
1427 continue;
1428
1429 match = 1;
1430
1431 dispc_find_clk_divs(is_tft, req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301432 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001433 &cur_dispc);
1434
1435 if (abs(cur_dispc.pck - req_pck) <
1436 abs(best_dispc.pck - req_pck)) {
1437 best = cur;
1438 best_dispc = cur_dispc;
1439
1440 if (cur_dispc.pck == req_pck)
1441 goto found;
1442 }
1443 }
1444 }
1445 }
1446found:
1447 if (!match) {
1448 if (min_fck_per_pck) {
1449 DSSERR("Could not find suitable clock settings.\n"
1450 "Turning FCK/PCK constraint off and"
1451 "trying again.\n");
1452 min_fck_per_pck = 0;
1453 goto retry;
1454 }
1455
1456 DSSERR("Could not find suitable clock settings.\n");
1457
1458 return -EINVAL;
1459 }
1460
Archit Taneja1bb47832011-02-24 14:17:30 +05301461 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1462 best.regm_dsi = 0;
1463 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001464
1465 if (dsi_cinfo)
1466 *dsi_cinfo = best;
1467 if (dispc_cinfo)
1468 *dispc_cinfo = best_dispc;
1469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301470 dsi->cache_req_pck = req_pck;
1471 dsi->cache_clk_freq = 0;
1472 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473
1474 return 0;
1475}
1476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301477int dsi_pll_set_clock_div(struct platform_device *dsidev,
1478 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301480 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 int r = 0;
1482 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001483 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001484 u8 regn_start, regn_end, regm_start, regm_end;
1485 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001486
1487 DSSDBGF();
1488
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301489 dsi->current_cinfo.use_sys_clk = cinfo->use_sys_clk;
1490 dsi->current_cinfo.highfreq = cinfo->highfreq;
Tomi Valkeinenb2765092011-04-07 15:28:47 +03001491
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301492 dsi->current_cinfo.fint = cinfo->fint;
1493 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1494 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301495 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301496 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301497 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001498
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301499 dsi->current_cinfo.regn = cinfo->regn;
1500 dsi->current_cinfo.regm = cinfo->regm;
1501 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1502 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
1504 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1505
1506 DSSDBG("clkin (%s) rate %ld, highfreq %d\n",
Archit Taneja1bb47832011-02-24 14:17:30 +05301507 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001508 cinfo->clkin,
1509 cinfo->highfreq);
1510
1511 /* DSIPHY == CLKIN4DDR */
1512 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu / %d = %lu\n",
1513 cinfo->regm,
1514 cinfo->regn,
1515 cinfo->clkin,
1516 cinfo->highfreq + 1,
1517 cinfo->clkin4ddr);
1518
1519 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1520 cinfo->clkin4ddr / 1000 / 1000 / 2);
1521
1522 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1523
Archit Taneja1bb47832011-02-24 14:17:30 +05301524 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301525 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1526 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301527 cinfo->dsi_pll_hsdiv_dispc_clk);
1528 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301529 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1530 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301531 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001532
Taneja, Archit49641112011-03-14 23:28:23 -05001533 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1534 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1535 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1536 &regm_dispc_end);
1537 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1538 &regm_dsi_end);
1539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301540 /* DSI_PLL_AUTOMODE = manual */
1541 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301543 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001544 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001545 /* DSI_PLL_REGN */
1546 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1547 /* DSI_PLL_REGM */
1548 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1549 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301550 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001551 regm_dispc_start, regm_dispc_end);
1552 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301553 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001554 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301555 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001556
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301557 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001558
1559 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1560 f = cinfo->fint < 1000000 ? 0x3 :
1561 cinfo->fint < 1250000 ? 0x4 :
1562 cinfo->fint < 1500000 ? 0x5 :
1563 cinfo->fint < 1750000 ? 0x6 :
1564 0x7;
1565 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301567 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001568
1569 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1570 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Archit Taneja1bb47832011-02-24 14:17:30 +05301571 l = FLD_MOD(l, cinfo->use_sys_clk ? 0 : 1,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001572 11, 11); /* DSI_PLL_CLKSEL */
1573 l = FLD_MOD(l, cinfo->highfreq,
1574 12, 12); /* DSI_PLL_HIGHFREQ */
1575 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1576 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1577 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301578 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301580 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301582 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001583 DSSERR("dsi pll go bit not going down.\n");
1584 r = -EIO;
1585 goto err;
1586 }
1587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301588 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001589 DSSERR("cannot lock PLL\n");
1590 r = -EIO;
1591 goto err;
1592 }
1593
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301594 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301596 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001597 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1598 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1599 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1600 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1601 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1602 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1603 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1604 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1605 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1606 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1607 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1608 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1609 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1610 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301611 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
1613 DSSDBG("PLL config done\n");
1614err:
1615 return r;
1616}
1617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301618int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1619 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001620{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301621 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622 int r = 0;
1623 enum dsi_pll_power_state pwstate;
1624
1625 DSSDBG("PLL init\n");
1626
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301627 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001628 struct regulator *vdds_dsi;
1629
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301630 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001631
1632 if (IS_ERR(vdds_dsi)) {
1633 DSSERR("can't get VDDS_DSI regulator\n");
1634 return PTR_ERR(vdds_dsi);
1635 }
1636
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301637 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001638 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301640 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001641 /*
1642 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1643 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301644 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001645
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301646 if (!dsi->vdds_dsi_enabled) {
1647 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001648 if (r)
1649 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301650 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001651 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652
1653 /* XXX PLL does not come out of reset without this... */
1654 dispc_pck_free_enable(1);
1655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301656 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001657 DSSERR("PLL not coming out of reset.\n");
1658 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001659 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001660 goto err1;
1661 }
1662
1663 /* XXX ... but if left on, we get problems when planes do not
1664 * fill the whole display. No idea about this */
1665 dispc_pck_free_enable(0);
1666
1667 if (enable_hsclk && enable_hsdiv)
1668 pwstate = DSI_PLL_POWER_ON_ALL;
1669 else if (enable_hsclk)
1670 pwstate = DSI_PLL_POWER_ON_HSCLK;
1671 else if (enable_hsdiv)
1672 pwstate = DSI_PLL_POWER_ON_DIV;
1673 else
1674 pwstate = DSI_PLL_POWER_OFF;
1675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301676 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677
1678 if (r)
1679 goto err1;
1680
1681 DSSDBG("PLL init done\n");
1682
1683 return 0;
1684err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301685 if (dsi->vdds_dsi_enabled) {
1686 regulator_disable(dsi->vdds_dsi_reg);
1687 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001688 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301690 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301691 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692 return r;
1693}
1694
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301695void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301697 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1698
1699 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301700 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001701 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301702 WARN_ON(!dsi->vdds_dsi_enabled);
1703 regulator_disable(dsi->vdds_dsi_reg);
1704 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001705 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001706
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301707 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001709
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710 DSSDBG("PLL uninit done\n");
1711}
1712
Archit Taneja5a8b5722011-05-12 17:26:29 +05301713static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1714 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001715{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301716 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1717 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301718 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301719 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Taneja067a57e2011-03-02 11:57:25 +05301720
1721 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301722 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001724 if (dsi_runtime_get(dsidev))
1725 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001726
Archit Taneja5a8b5722011-05-12 17:26:29 +05301727 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728
1729 seq_printf(s, "dsi pll source = %s\n",
Tomi Valkeinena9a65002011-04-04 10:02:53 +03001730 cinfo->use_sys_clk ? "dss_sys_clk" : "pclkfree");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
1732 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1733
1734 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1735 cinfo->clkin4ddr, cinfo->regm);
1736
Archit Taneja1bb47832011-02-24 14:17:30 +05301737 seq_printf(s, "%s (%s)\t%-16luregm_dispc %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301738 dss_get_generic_clk_source_name(dispc_clk_src),
1739 dss_feat_get_clk_source_name(dispc_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301740 cinfo->dsi_pll_hsdiv_dispc_clk,
1741 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301742 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001743 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001744
Archit Taneja1bb47832011-02-24 14:17:30 +05301745 seq_printf(s, "%s (%s)\t%-16luregm_dsi %u\t(%s)\n",
Archit Taneja067a57e2011-03-02 11:57:25 +05301746 dss_get_generic_clk_source_name(dsi_clk_src),
1747 dss_feat_get_clk_source_name(dsi_clk_src),
Archit Taneja1bb47832011-02-24 14:17:30 +05301748 cinfo->dsi_pll_hsdiv_dsi_clk,
1749 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301750 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001751 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001752
Archit Taneja5a8b5722011-05-12 17:26:29 +05301753 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001754
Archit Taneja067a57e2011-03-02 11:57:25 +05301755 seq_printf(s, "dsi fclk source = %s (%s)\n",
1756 dss_get_generic_clk_source_name(dsi_clk_src),
1757 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301759 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
1761 seq_printf(s, "DDR_CLK\t\t%lu\n",
1762 cinfo->clkin4ddr / 4);
1763
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301764 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001765
1766 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1767
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001768 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769}
1770
Archit Taneja5a8b5722011-05-12 17:26:29 +05301771void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001772{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301773 struct platform_device *dsidev;
1774 int i;
1775
1776 for (i = 0; i < MAX_NUM_DSI; i++) {
1777 dsidev = dsi_get_dsidev_from_id(i);
1778 if (dsidev)
1779 dsi_dump_dsidev_clocks(dsidev, s);
1780 }
1781}
1782
1783#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1784static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1785 struct seq_file *s)
1786{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301787 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001788 unsigned long flags;
1789 struct dsi_irq_stats stats;
Archit Taneja5a8b5722011-05-12 17:26:29 +05301790 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001791
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301792 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001793
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301794 stats = dsi->irq_stats;
1795 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1796 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001797
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301798 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001799
1800 seq_printf(s, "period %u ms\n",
1801 jiffies_to_msecs(jiffies - stats.last_reset));
1802
1803 seq_printf(s, "irqs %d\n", stats.irq_count);
1804#define PIS(x) \
1805 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1806
Archit Taneja5a8b5722011-05-12 17:26:29 +05301807 seq_printf(s, "-- DSI%d interrupts --\n", dsi_module + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001808 PIS(VC0);
1809 PIS(VC1);
1810 PIS(VC2);
1811 PIS(VC3);
1812 PIS(WAKEUP);
1813 PIS(RESYNC);
1814 PIS(PLL_LOCK);
1815 PIS(PLL_UNLOCK);
1816 PIS(PLL_RECALL);
1817 PIS(COMPLEXIO_ERR);
1818 PIS(HS_TX_TIMEOUT);
1819 PIS(LP_RX_TIMEOUT);
1820 PIS(TE_TRIGGER);
1821 PIS(ACK_TRIGGER);
1822 PIS(SYNC_LOST);
1823 PIS(LDO_POWER_GOOD);
1824 PIS(TA_TIMEOUT);
1825#undef PIS
1826
1827#define PIS(x) \
1828 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1829 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1830 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1831 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1832 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1833
1834 seq_printf(s, "-- VC interrupts --\n");
1835 PIS(CS);
1836 PIS(ECC_CORR);
1837 PIS(PACKET_SENT);
1838 PIS(FIFO_TX_OVF);
1839 PIS(FIFO_RX_OVF);
1840 PIS(BTA);
1841 PIS(ECC_NO_CORR);
1842 PIS(FIFO_TX_UDF);
1843 PIS(PP_BUSY_CHANGE);
1844#undef PIS
1845
1846#define PIS(x) \
1847 seq_printf(s, "%-20s %10d\n", #x, \
1848 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1849
1850 seq_printf(s, "-- CIO interrupts --\n");
1851 PIS(ERRSYNCESC1);
1852 PIS(ERRSYNCESC2);
1853 PIS(ERRSYNCESC3);
1854 PIS(ERRESC1);
1855 PIS(ERRESC2);
1856 PIS(ERRESC3);
1857 PIS(ERRCONTROL1);
1858 PIS(ERRCONTROL2);
1859 PIS(ERRCONTROL3);
1860 PIS(STATEULPS1);
1861 PIS(STATEULPS2);
1862 PIS(STATEULPS3);
1863 PIS(ERRCONTENTIONLP0_1);
1864 PIS(ERRCONTENTIONLP1_1);
1865 PIS(ERRCONTENTIONLP0_2);
1866 PIS(ERRCONTENTIONLP1_2);
1867 PIS(ERRCONTENTIONLP0_3);
1868 PIS(ERRCONTENTIONLP1_3);
1869 PIS(ULPSACTIVENOT_ALL0);
1870 PIS(ULPSACTIVENOT_ALL1);
1871#undef PIS
1872}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001873
Archit Taneja5a8b5722011-05-12 17:26:29 +05301874static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001875{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301876 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1877
Archit Taneja5a8b5722011-05-12 17:26:29 +05301878 dsi_dump_dsidev_irqs(dsidev, s);
1879}
1880
1881static void dsi2_dump_irqs(struct seq_file *s)
1882{
1883 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1884
1885 dsi_dump_dsidev_irqs(dsidev, s);
1886}
1887
1888void dsi_create_debugfs_files_irq(struct dentry *debugfs_dir,
1889 const struct file_operations *debug_fops)
1890{
1891 struct platform_device *dsidev;
1892
1893 dsidev = dsi_get_dsidev_from_id(0);
1894 if (dsidev)
1895 debugfs_create_file("dsi1_irqs", S_IRUGO, debugfs_dir,
1896 &dsi1_dump_irqs, debug_fops);
1897
1898 dsidev = dsi_get_dsidev_from_id(1);
1899 if (dsidev)
1900 debugfs_create_file("dsi2_irqs", S_IRUGO, debugfs_dir,
1901 &dsi2_dump_irqs, debug_fops);
1902}
1903#endif
1904
1905static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1906 struct seq_file *s)
1907{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301908#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001909
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001910 if (dsi_runtime_get(dsidev))
1911 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001913
1914 DUMPREG(DSI_REVISION);
1915 DUMPREG(DSI_SYSCONFIG);
1916 DUMPREG(DSI_SYSSTATUS);
1917 DUMPREG(DSI_IRQSTATUS);
1918 DUMPREG(DSI_IRQENABLE);
1919 DUMPREG(DSI_CTRL);
1920 DUMPREG(DSI_COMPLEXIO_CFG1);
1921 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1922 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1923 DUMPREG(DSI_CLK_CTRL);
1924 DUMPREG(DSI_TIMING1);
1925 DUMPREG(DSI_TIMING2);
1926 DUMPREG(DSI_VM_TIMING1);
1927 DUMPREG(DSI_VM_TIMING2);
1928 DUMPREG(DSI_VM_TIMING3);
1929 DUMPREG(DSI_CLK_TIMING);
1930 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1931 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1932 DUMPREG(DSI_COMPLEXIO_CFG2);
1933 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1934 DUMPREG(DSI_VM_TIMING4);
1935 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1936 DUMPREG(DSI_VM_TIMING5);
1937 DUMPREG(DSI_VM_TIMING6);
1938 DUMPREG(DSI_VM_TIMING7);
1939 DUMPREG(DSI_STOPCLK_TIMING);
1940
1941 DUMPREG(DSI_VC_CTRL(0));
1942 DUMPREG(DSI_VC_TE(0));
1943 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1944 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1945 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1946 DUMPREG(DSI_VC_IRQSTATUS(0));
1947 DUMPREG(DSI_VC_IRQENABLE(0));
1948
1949 DUMPREG(DSI_VC_CTRL(1));
1950 DUMPREG(DSI_VC_TE(1));
1951 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1952 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1953 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1954 DUMPREG(DSI_VC_IRQSTATUS(1));
1955 DUMPREG(DSI_VC_IRQENABLE(1));
1956
1957 DUMPREG(DSI_VC_CTRL(2));
1958 DUMPREG(DSI_VC_TE(2));
1959 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1960 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1961 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1962 DUMPREG(DSI_VC_IRQSTATUS(2));
1963 DUMPREG(DSI_VC_IRQENABLE(2));
1964
1965 DUMPREG(DSI_VC_CTRL(3));
1966 DUMPREG(DSI_VC_TE(3));
1967 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1968 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1969 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1970 DUMPREG(DSI_VC_IRQSTATUS(3));
1971 DUMPREG(DSI_VC_IRQENABLE(3));
1972
1973 DUMPREG(DSI_DSIPHY_CFG0);
1974 DUMPREG(DSI_DSIPHY_CFG1);
1975 DUMPREG(DSI_DSIPHY_CFG2);
1976 DUMPREG(DSI_DSIPHY_CFG5);
1977
1978 DUMPREG(DSI_PLL_CONTROL);
1979 DUMPREG(DSI_PLL_STATUS);
1980 DUMPREG(DSI_PLL_GO);
1981 DUMPREG(DSI_PLL_CONFIGURATION1);
1982 DUMPREG(DSI_PLL_CONFIGURATION2);
1983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301984 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001985 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001986#undef DUMPREG
1987}
1988
Archit Taneja5a8b5722011-05-12 17:26:29 +05301989static void dsi1_dump_regs(struct seq_file *s)
1990{
1991 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1992
1993 dsi_dump_dsidev_regs(dsidev, s);
1994}
1995
1996static void dsi2_dump_regs(struct seq_file *s)
1997{
1998 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1999
2000 dsi_dump_dsidev_regs(dsidev, s);
2001}
2002
2003void dsi_create_debugfs_files_reg(struct dentry *debugfs_dir,
2004 const struct file_operations *debug_fops)
2005{
2006 struct platform_device *dsidev;
2007
2008 dsidev = dsi_get_dsidev_from_id(0);
2009 if (dsidev)
2010 debugfs_create_file("dsi1_regs", S_IRUGO, debugfs_dir,
2011 &dsi1_dump_regs, debug_fops);
2012
2013 dsidev = dsi_get_dsidev_from_id(1);
2014 if (dsidev)
2015 debugfs_create_file("dsi2_regs", S_IRUGO, debugfs_dir,
2016 &dsi2_dump_regs, debug_fops);
2017}
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002018enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002019 DSI_COMPLEXIO_POWER_OFF = 0x0,
2020 DSI_COMPLEXIO_POWER_ON = 0x1,
2021 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2022};
2023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302024static int dsi_cio_power(struct platform_device *dsidev,
2025 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002026{
2027 int t = 0;
2028
2029 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302030 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
2032 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302033 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2034 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002035 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002036 DSSERR("failed to set complexio power state to "
2037 "%d\n", state);
2038 return -ENODEV;
2039 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002040 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002041 }
2042
2043 return 0;
2044}
2045
Archit Taneja0c656222011-05-16 15:17:09 +05302046static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2047{
2048 int val;
2049
2050 /* line buffer on OMAP3 is 1024 x 24bits */
2051 /* XXX: for some reason using full buffer size causes
2052 * considerable TX slowdown with update sizes that fill the
2053 * whole buffer */
2054 if (!dss_has_feature(FEAT_DSI_GNQ))
2055 return 1023 * 3;
2056
2057 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2058
2059 switch (val) {
2060 case 1:
2061 return 512 * 3; /* 512x24 bits */
2062 case 2:
2063 return 682 * 3; /* 682x24 bits */
2064 case 3:
2065 return 853 * 3; /* 853x24 bits */
2066 case 4:
2067 return 1024 * 3; /* 1024x24 bits */
2068 case 5:
2069 return 1194 * 3; /* 1194x24 bits */
2070 case 6:
2071 return 1365 * 3; /* 1365x24 bits */
2072 default:
2073 BUG();
2074 }
2075}
2076
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03002077static int dsi_parse_lane_config(struct omap_dss_device *dssdev)
2078{
2079 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2080 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2081 u8 lanes[DSI_MAX_NR_LANES];
2082 u8 polarities[DSI_MAX_NR_LANES];
2083 int num_lanes, i;
2084
2085 static const enum dsi_lane_function functions[] = {
2086 DSI_LANE_CLK,
2087 DSI_LANE_DATA1,
2088 DSI_LANE_DATA2,
2089 DSI_LANE_DATA3,
2090 DSI_LANE_DATA4,
2091 };
2092
2093 lanes[0] = dssdev->phy.dsi.clk_lane;
2094 lanes[1] = dssdev->phy.dsi.data1_lane;
2095 lanes[2] = dssdev->phy.dsi.data2_lane;
2096 lanes[3] = dssdev->phy.dsi.data3_lane;
2097 lanes[4] = dssdev->phy.dsi.data4_lane;
2098 polarities[0] = dssdev->phy.dsi.clk_pol;
2099 polarities[1] = dssdev->phy.dsi.data1_pol;
2100 polarities[2] = dssdev->phy.dsi.data2_pol;
2101 polarities[3] = dssdev->phy.dsi.data3_pol;
2102 polarities[4] = dssdev->phy.dsi.data4_pol;
2103
2104 num_lanes = 0;
2105
2106 for (i = 0; i < dsi->num_lanes_supported; ++i)
2107 dsi->lanes[i].function = DSI_LANE_UNUSED;
2108
2109 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2110 int num;
2111
2112 if (lanes[i] == DSI_LANE_UNUSED)
2113 break;
2114
2115 num = lanes[i] - 1;
2116
2117 if (num >= dsi->num_lanes_supported)
2118 return -EINVAL;
2119
2120 if (dsi->lanes[num].function != DSI_LANE_UNUSED)
2121 return -EINVAL;
2122
2123 dsi->lanes[num].function = functions[i];
2124 dsi->lanes[num].polarity = polarities[i];
2125 num_lanes++;
2126 }
2127
2128 if (num_lanes < 2 || num_lanes > dsi->num_lanes_supported)
2129 return -EINVAL;
2130
2131 dsi->num_lanes_used = num_lanes;
2132
2133 return 0;
2134}
2135
Tomi Valkeinen48368392011-10-13 11:22:39 +03002136static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002137{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302138 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2140 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2141 static const enum dsi_lane_function functions[] = {
2142 DSI_LANE_CLK,
2143 DSI_LANE_DATA1,
2144 DSI_LANE_DATA2,
2145 DSI_LANE_DATA3,
2146 DSI_LANE_DATA4,
2147 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002149 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302152
Tomi Valkeinen48368392011-10-13 11:22:39 +03002153 for (i = 0; i < dsi->num_lanes_used; ++i) {
2154 unsigned offset = offsets[i];
2155 unsigned polarity, lane_number;
2156 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302157
Tomi Valkeinen48368392011-10-13 11:22:39 +03002158 for (t = 0; t < dsi->num_lanes_supported; ++t)
2159 if (dsi->lanes[t].function == functions[i])
2160 break;
2161
2162 if (t == dsi->num_lanes_supported)
2163 return -EINVAL;
2164
2165 lane_number = t;
2166 polarity = dsi->lanes[t].polarity;
2167
2168 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2169 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302170 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002171
2172 /* clear the unused lanes */
2173 for (; i < dsi->num_lanes_supported; ++i) {
2174 unsigned offset = offsets[i];
2175
2176 r = FLD_MOD(r, 0, offset + 2, offset);
2177 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2178 }
2179
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
Tomi Valkeinen48368392011-10-13 11:22:39 +03002182 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183}
2184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302185static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2188
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002189 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302190 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002191 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2192}
2193
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302194static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002195{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302196 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2197
2198 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2200}
2201
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203{
2204 u32 r;
2205 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2206 u32 tlpx_half, tclk_trail, tclk_zero;
2207 u32 tclk_prepare;
2208
2209 /* calculate timings */
2210
2211 /* 1 * DDR_CLK = 2 * UI */
2212
2213 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302214 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215
2216 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302217 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002218
2219 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002221
2222 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302223 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002224
2225 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302226 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002227
2228 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230
2231 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302232 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002233
2234 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302235 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002236
2237 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 ths_prepare, ddr2ns(dsidev, ths_prepare),
2239 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002240 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302241 ths_trail, ddr2ns(dsidev, ths_trail),
2242 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002243
2244 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2245 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302246 tlpx_half, ddr2ns(dsidev, tlpx_half),
2247 tclk_trail, ddr2ns(dsidev, tclk_trail),
2248 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002249 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302250 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002251
2252 /* program timings */
2253
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302254 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002255 r = FLD_MOD(r, ths_prepare, 31, 24);
2256 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2257 r = FLD_MOD(r, ths_trail, 15, 8);
2258 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302259 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302261 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002262 r = FLD_MOD(r, tlpx_half, 22, 16);
2263 r = FLD_MOD(r, tclk_trail, 15, 8);
2264 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002268 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302269 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002270}
2271
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002272/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002273static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002274 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002275{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302277 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002278 int i;
2279 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002280 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002281
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002282 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002283
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002284 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2285 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002286
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002287 if (mask_p & (1 << i))
2288 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002289
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002290 if (mask_n & (1 << i))
2291 l |= 1 << (i * 2 + (p ? 1 : 0));
2292 }
Archit Taneja75d72472011-05-16 15:17:08 +05302293
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002294 /*
2295 * Bits in REGLPTXSCPDAT4TO0DXDY:
2296 * 17: DY0 18: DX0
2297 * 19: DY1 20: DX1
2298 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302299 * 23: DY3 24: DX3
2300 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002301 */
2302
2303 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302304
2305 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302306 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002307
2308 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302309
2310 /* ENLPTXSCPDAT */
2311 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002312}
2313
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302314static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002315{
2316 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302317 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002318 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302319 /* REGLPTXSCPDAT4TO0DXDY */
2320 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002321}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002322
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002323static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2324{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302325 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002326 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2327 int t, i;
2328 bool in_use[DSI_MAX_NR_LANES];
2329 static const u8 offsets_old[] = { 28, 27, 26 };
2330 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2331 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002332
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002333 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2334 offsets = offsets_old;
2335 else
2336 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002337
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002338 for (i = 0; i < dsi->num_lanes_supported; ++i)
2339 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002340
2341 t = 100000;
2342 while (true) {
2343 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002344 int ok;
2345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302346 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002347
2348 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002349 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2350 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002351 ok++;
2352 }
2353
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002354 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002355 break;
2356
2357 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002358 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2359 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002360 continue;
2361
2362 DSSERR("CIO TXCLKESC%d domain not coming " \
2363 "out of reset\n", i);
2364 }
2365 return -EIO;
2366 }
2367 }
2368
2369 return 0;
2370}
2371
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002372/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002373static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2374{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002375 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2376 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2377 unsigned mask = 0;
2378 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002379
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002380 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2381 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2382 mask |= 1 << i;
2383 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002384
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002385 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002386}
2387
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002388static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002389{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302390 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002392 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002393 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002394
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002395 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002396
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002397 r = dsi->enable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
2398 if (r)
2399 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002400
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302401 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002402
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002403 /* A dummy read using the SCP interface to any DSIPHY register is
2404 * required after DSIPHY reset to complete the reset of the DSI complex
2405 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302406 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302408 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002409 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2410 r = -EIO;
2411 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002412 }
2413
Tomi Valkeinen48368392011-10-13 11:22:39 +03002414 r = dsi_set_lane_config(dssdev);
2415 if (r)
2416 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002417
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002418 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302419 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002420 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2421 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2422 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2423 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302424 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002425
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302426 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002427 unsigned mask_p;
2428 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302429
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002430 DSSDBG("manual ulps exit\n");
2431
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002432 /* ULPS is exited by Mark-1 state for 1ms, followed by
2433 * stop state. DSS HW cannot do this via the normal
2434 * ULPS exit sequence, as after reset the DSS HW thinks
2435 * that we are not in ULPS mode, and refuses to send the
2436 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002437 * manually by setting positive lines high and negative lines
2438 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002439 */
2440
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002441 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302442
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002443 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2444 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2445 continue;
2446 mask_p |= 1 << i;
2447 }
Archit Taneja75d72472011-05-16 15:17:08 +05302448
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002449 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002450 }
2451
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302452 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002453 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002454 goto err_cio_pwr;
2455
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302456 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002457 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2458 r = -ENODEV;
2459 goto err_cio_pwr_dom;
2460 }
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_if_enable(dsidev, true);
2463 dsi_if_enable(dsidev, false);
2464 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002466 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2467 if (r)
2468 goto err_tx_clk_esc_rst;
2469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302470 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002471 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2472 ktime_t wait = ns_to_ktime(1000 * 1000);
2473 set_current_state(TASK_UNINTERRUPTIBLE);
2474 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2475
2476 /* Disable the override. The lanes should be set to Mark-11
2477 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002479 }
2480
2481 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302482 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002483
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302484 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002485
Archit Taneja8af6ff02011-09-05 16:48:27 +05302486 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
2487 /* DDR_CLK_ALWAYS_ON */
2488 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
2489 dssdev->panel.dsi_vm_data.ddr_clk_always_on, 13, 13);
2490 }
2491
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302492 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002493
2494 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002495
2496 return 0;
2497
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002498err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302499 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002500err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002502err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302503 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002505err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302506 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002507 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002508 return r;
2509}
2510
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002511static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002512{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002513 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302514 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2515
Archit Taneja8af6ff02011-09-05 16:48:27 +05302516 /* DDR_CLK_ALWAYS_ON */
2517 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302519 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2520 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002521 dsi->disable_pads(dsidev->id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002522}
2523
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302524static void dsi_config_tx_fifo(struct platform_device *dsidev,
2525 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002526 enum fifo_size size3, enum fifo_size size4)
2527{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302528 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529 u32 r = 0;
2530 int add = 0;
2531 int i;
2532
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302533 dsi->vc[0].fifo_size = size1;
2534 dsi->vc[1].fifo_size = size2;
2535 dsi->vc[2].fifo_size = size3;
2536 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002537
2538 for (i = 0; i < 4; i++) {
2539 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302540 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002541
2542 if (add + size > 4) {
2543 DSSERR("Illegal FIFO configuration\n");
2544 BUG();
2545 }
2546
2547 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2548 r |= v << (8 * i);
2549 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2550 add += size;
2551 }
2552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002554}
2555
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302556static void dsi_config_rx_fifo(struct platform_device *dsidev,
2557 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002558 enum fifo_size size3, enum fifo_size size4)
2559{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302560 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002561 u32 r = 0;
2562 int add = 0;
2563 int i;
2564
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302565 dsi->vc[0].fifo_size = size1;
2566 dsi->vc[1].fifo_size = size2;
2567 dsi->vc[2].fifo_size = size3;
2568 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002569
2570 for (i = 0; i < 4; i++) {
2571 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302572 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002573
2574 if (add + size > 4) {
2575 DSSERR("Illegal FIFO configuration\n");
2576 BUG();
2577 }
2578
2579 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2580 r |= v << (8 * i);
2581 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2582 add += size;
2583 }
2584
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302585 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002586}
2587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302588static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002589{
2590 u32 r;
2591
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302592 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002593 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302594 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302596 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002597 DSSERR("TX_STOP bit not going down\n");
2598 return -EIO;
2599 }
2600
2601 return 0;
2602}
2603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002605{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302606 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002607}
2608
2609static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2610{
Archit Taneja2e868db2011-05-12 17:26:28 +05302611 struct dsi_packet_sent_handler_data *vp_data =
2612 (struct dsi_packet_sent_handler_data *) data;
2613 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302614 const int channel = dsi->update_channel;
2615 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002616
Archit Taneja2e868db2011-05-12 17:26:28 +05302617 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2618 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002619}
2620
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302621static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002622{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302623 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302624 DECLARE_COMPLETION_ONSTACK(completion);
2625 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002626 int r = 0;
2627 u8 bit;
2628
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302629 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002630
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302631 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302632 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002633 if (r)
2634 goto err0;
2635
2636 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002638 if (wait_for_completion_timeout(&completion,
2639 msecs_to_jiffies(10)) == 0) {
2640 DSSERR("Failed to complete previous frame transfer\n");
2641 r = -EIO;
2642 goto err1;
2643 }
2644 }
2645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302646 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302647 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002648
2649 return 0;
2650err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302651 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302652 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002653err0:
2654 return r;
2655}
2656
2657static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2658{
Archit Taneja2e868db2011-05-12 17:26:28 +05302659 struct dsi_packet_sent_handler_data *l4_data =
2660 (struct dsi_packet_sent_handler_data *) data;
2661 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302662 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002663
Archit Taneja2e868db2011-05-12 17:26:28 +05302664 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2665 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002666}
2667
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302668static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002669{
Archit Taneja2e868db2011-05-12 17:26:28 +05302670 DECLARE_COMPLETION_ONSTACK(completion);
2671 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672 int r = 0;
2673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302674 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302675 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676 if (r)
2677 goto err0;
2678
2679 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002681 if (wait_for_completion_timeout(&completion,
2682 msecs_to_jiffies(10)) == 0) {
2683 DSSERR("Failed to complete previous l4 transfer\n");
2684 r = -EIO;
2685 goto err1;
2686 }
2687 }
2688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302690 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002691
2692 return 0;
2693err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302694 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302695 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002696err0:
2697 return r;
2698}
2699
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302700static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002701{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302702 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2703
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302704 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002705
2706 WARN_ON(in_interrupt());
2707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002709 return 0;
2710
Archit Tanejad6049142011-08-22 11:58:08 +05302711 switch (dsi->vc[channel].source) {
2712 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302713 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302714 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302715 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002716 default:
2717 BUG();
2718 }
2719}
2720
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302721static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2722 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002724 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2725 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002726
2727 enable = enable ? 1 : 0;
2728
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302731 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2732 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2734 return -EIO;
2735 }
2736
2737 return 0;
2738}
2739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302740static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741{
2742 u32 r;
2743
2744 DSSDBGF("%d", channel);
2745
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302746 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002747
2748 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2749 DSSERR("VC(%d) busy when trying to configure it!\n",
2750 channel);
2751
2752 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2753 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2754 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2755 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2756 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2757 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2758 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002759 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2760 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
2762 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2763 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766}
2767
Archit Tanejad6049142011-08-22 11:58:08 +05302768static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2769 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302771 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2772
Archit Tanejad6049142011-08-22 11:58:08 +05302773 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002774 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775
2776 DSSDBGF("%d", channel);
2777
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002779
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002782 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002784 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002785 return -EIO;
2786 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
Archit Tanejad6049142011-08-22 11:58:08 +05302788 /* SOURCE, 0 = L4, 1 = video port */
2789 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790
Archit Taneja9613c022011-03-22 06:33:36 -05002791 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302792 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2793 bool enable = source == DSI_VC_SOURCE_VP;
2794 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2795 }
Archit Taneja9613c022011-03-22 06:33:36 -05002796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
Archit Tanejad6049142011-08-22 11:58:08 +05302799 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002800
2801 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802}
2803
Archit Taneja1ffefe72011-05-12 17:26:24 +05302804void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2805 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002806{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2808
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002809 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2810
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302811 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002812
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302813 dsi_vc_enable(dsidev, channel, 0);
2814 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002815
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302816 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002817
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302818 dsi_vc_enable(dsidev, channel, 1);
2819 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002820
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302821 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302822
2823 /* start the DDR clock by sending a NULL packet */
2824 if (dssdev->panel.dsi_vm_data.ddr_clk_always_on && enable)
2825 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002826}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002827EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302829static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002830{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302831 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002832 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2835 (val >> 0) & 0xff,
2836 (val >> 8) & 0xff,
2837 (val >> 16) & 0xff,
2838 (val >> 24) & 0xff);
2839 }
2840}
2841
2842static void dsi_show_rx_ack_with_err(u16 err)
2843{
2844 DSSERR("\tACK with ERROR (%#x):\n", err);
2845 if (err & (1 << 0))
2846 DSSERR("\t\tSoT Error\n");
2847 if (err & (1 << 1))
2848 DSSERR("\t\tSoT Sync Error\n");
2849 if (err & (1 << 2))
2850 DSSERR("\t\tEoT Sync Error\n");
2851 if (err & (1 << 3))
2852 DSSERR("\t\tEscape Mode Entry Command Error\n");
2853 if (err & (1 << 4))
2854 DSSERR("\t\tLP Transmit Sync Error\n");
2855 if (err & (1 << 5))
2856 DSSERR("\t\tHS Receive Timeout Error\n");
2857 if (err & (1 << 6))
2858 DSSERR("\t\tFalse Control Error\n");
2859 if (err & (1 << 7))
2860 DSSERR("\t\t(reserved7)\n");
2861 if (err & (1 << 8))
2862 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2863 if (err & (1 << 9))
2864 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2865 if (err & (1 << 10))
2866 DSSERR("\t\tChecksum Error\n");
2867 if (err & (1 << 11))
2868 DSSERR("\t\tData type not recognized\n");
2869 if (err & (1 << 12))
2870 DSSERR("\t\tInvalid VC ID\n");
2871 if (err & (1 << 13))
2872 DSSERR("\t\tInvalid Transmission Length\n");
2873 if (err & (1 << 14))
2874 DSSERR("\t\t(reserved14)\n");
2875 if (err & (1 << 15))
2876 DSSERR("\t\tDSI Protocol Violation\n");
2877}
2878
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302879static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2880 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881{
2882 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302883 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002884 u32 val;
2885 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302886 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002887 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302889 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890 u16 err = FLD_GET(val, 23, 8);
2891 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302892 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002893 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302895 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002896 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302898 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002899 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302901 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902 } else {
2903 DSSERR("\tunknown datatype 0x%02x\n", dt);
2904 }
2905 }
2906 return 0;
2907}
2908
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302909static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002910{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302911 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2912
2913 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 DSSDBG("dsi_vc_send_bta %d\n", channel);
2915
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302916 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302918 /* RX_FIFO_NOT_EMPTY */
2919 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302921 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922 }
2923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302924 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002926 /* flush posted write */
2927 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2928
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 return 0;
2930}
2931
Archit Taneja1ffefe72011-05-12 17:26:24 +05302932int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302934 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002935 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 int r = 0;
2937 u32 err;
2938
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302939 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002940 &completion, DSI_VC_IRQ_BTA);
2941 if (r)
2942 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302944 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002945 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002947 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302949 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002950 if (r)
2951 goto err2;
2952
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002953 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002954 msecs_to_jiffies(500)) == 0) {
2955 DSSERR("Failed to receive BTA\n");
2956 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002957 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958 }
2959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302960 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961 if (err) {
2962 DSSERR("Error while sending BTA: %x\n", err);
2963 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002964 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002966err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302967 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002968 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002969err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302970 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002971 &completion, DSI_VC_IRQ_BTA);
2972err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 return r;
2974}
2975EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2978 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302980 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981 u32 val;
2982 u8 data_id;
2983
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302984 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302986 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987
2988 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2989 FLD_VAL(ecc, 31, 24);
2990
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302991 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992}
2993
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302994static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2995 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002996{
2997 u32 val;
2998
2999 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3000
3001/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3002 b1, b2, b3, b4, val); */
3003
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303004 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003005}
3006
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303007static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3008 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009{
3010 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303011 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 int i;
3013 u8 *p;
3014 int r = 0;
3015 u8 b1, b2, b3, b4;
3016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303017 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3019
3020 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303021 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022 DSSERR("unable to send long packet: packet too long.\n");
3023 return -EINVAL;
3024 }
3025
Archit Tanejad6049142011-08-22 11:58:08 +05303026 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303028 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003029
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003030 p = data;
3031 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303032 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003034
3035 b1 = *p++;
3036 b2 = *p++;
3037 b3 = *p++;
3038 b4 = *p++;
3039
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303040 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003041 }
3042
3043 i = len % 4;
3044 if (i) {
3045 b1 = 0; b2 = 0; b3 = 0;
3046
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303047 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003048 DSSDBG("\tsending remainder bytes %d\n", i);
3049
3050 switch (i) {
3051 case 3:
3052 b1 = *p++;
3053 b2 = *p++;
3054 b3 = *p++;
3055 break;
3056 case 2:
3057 b1 = *p++;
3058 b2 = *p++;
3059 break;
3060 case 1:
3061 b1 = *p++;
3062 break;
3063 }
3064
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303065 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003066 }
3067
3068 return r;
3069}
3070
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303071static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3072 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303074 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 u32 r;
3076 u8 data_id;
3077
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303078 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303080 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3082 channel,
3083 data_type, data & 0xff, (data >> 8) & 0xff);
3084
Archit Tanejad6049142011-08-22 11:58:08 +05303085 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303087 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003088 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3089 return -EINVAL;
3090 }
3091
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303092 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093
3094 r = (data_id << 0) | (data << 8) | (ecc << 24);
3095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303096 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003097
3098 return 0;
3099}
3100
Archit Taneja1ffefe72011-05-12 17:26:24 +05303101int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003102{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303103 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303104
Archit Taneja18b7d092011-09-05 17:01:08 +05303105 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3106 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107}
3108EXPORT_SYMBOL(dsi_vc_send_null);
3109
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303110static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3111 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303113 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003114 int r;
3115
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303116 if (len == 0) {
3117 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303118 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303119 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3120 } else if (len == 1) {
3121 r = dsi_vc_send_short(dsidev, channel,
3122 type == DSS_DSI_CONTENT_GENERIC ?
3123 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303124 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003125 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303126 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303127 type == DSS_DSI_CONTENT_GENERIC ?
3128 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303129 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130 data[0] | (data[1] << 8), 0);
3131 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303132 r = dsi_vc_send_long(dsidev, channel,
3133 type == DSS_DSI_CONTENT_GENERIC ?
3134 MIPI_DSI_GENERIC_LONG_WRITE :
3135 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136 }
3137
3138 return r;
3139}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303140
3141int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3142 u8 *data, int len)
3143{
3144 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3145 DSS_DSI_CONTENT_DCS);
3146}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003147EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3148
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303149int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3150 u8 *data, int len)
3151{
3152 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3153 DSS_DSI_CONTENT_GENERIC);
3154}
3155EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3156
3157static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3158 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303160 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003161 int r;
3162
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303163 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003164 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003165 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003166
Archit Taneja1ffefe72011-05-12 17:26:24 +05303167 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003168 if (r)
3169 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303171 /* RX_FIFO_NOT_EMPTY */
3172 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003173 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303174 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003175 r = -EIO;
3176 goto err;
3177 }
3178
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003179 return 0;
3180err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303181 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003182 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003183 return r;
3184}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303185
3186int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3187 int len)
3188{
3189 return dsi_vc_write_common(dssdev, channel, data, len,
3190 DSS_DSI_CONTENT_DCS);
3191}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192EXPORT_SYMBOL(dsi_vc_dcs_write);
3193
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303194int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3195 int len)
3196{
3197 return dsi_vc_write_common(dssdev, channel, data, len,
3198 DSS_DSI_CONTENT_GENERIC);
3199}
3200EXPORT_SYMBOL(dsi_vc_generic_write);
3201
Archit Taneja1ffefe72011-05-12 17:26:24 +05303202int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003203{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303204 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003205}
3206EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3207
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303208int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3209{
3210 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3211}
3212EXPORT_SYMBOL(dsi_vc_generic_write_0);
3213
Archit Taneja1ffefe72011-05-12 17:26:24 +05303214int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3215 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003216{
3217 u8 buf[2];
3218 buf[0] = dcs_cmd;
3219 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303220 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003221}
3222EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3223
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303224int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3225 u8 param)
3226{
3227 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3228}
3229EXPORT_SYMBOL(dsi_vc_generic_write_1);
3230
3231int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3232 u8 param1, u8 param2)
3233{
3234 u8 buf[2];
3235 buf[0] = param1;
3236 buf[1] = param2;
3237 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3238}
3239EXPORT_SYMBOL(dsi_vc_generic_write_2);
3240
Archit Tanejab8509752011-08-30 15:48:23 +05303241static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3242 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303244 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303245 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303246 int r;
3247
3248 if (dsi->debug_read)
3249 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3250 channel, dcs_cmd);
3251
3252 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3253 if (r) {
3254 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3255 " failed\n", channel, dcs_cmd);
3256 return r;
3257 }
3258
3259 return 0;
3260}
3261
Archit Tanejab3b89c02011-08-30 16:07:39 +05303262static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3263 int channel, u8 *reqdata, int reqlen)
3264{
3265 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3267 u16 data;
3268 u8 data_type;
3269 int r;
3270
3271 if (dsi->debug_read)
3272 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3273 channel, reqlen);
3274
3275 if (reqlen == 0) {
3276 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3277 data = 0;
3278 } else if (reqlen == 1) {
3279 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3280 data = reqdata[0];
3281 } else if (reqlen == 2) {
3282 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3283 data = reqdata[0] | (reqdata[1] << 8);
3284 } else {
3285 BUG();
3286 }
3287
3288 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3289 if (r) {
3290 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3291 " failed\n", channel, reqlen);
3292 return r;
3293 }
3294
3295 return 0;
3296}
3297
3298static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3299 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303300{
3301 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003302 u32 val;
3303 u8 dt;
3304 int r;
3305
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003306 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303307 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003309 r = -EIO;
3310 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003311 }
3312
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303313 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303314 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315 DSSDBG("\theader: %08x\n", val);
3316 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303317 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003318 u16 err = FLD_GET(val, 23, 8);
3319 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003320 r = -EIO;
3321 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003322
Archit Tanejab3b89c02011-08-30 16:07:39 +05303323 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3324 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3325 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003326 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303327 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303328 DSSDBG("\t%s short response, 1 byte: %02x\n",
3329 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3330 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003331
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003332 if (buflen < 1) {
3333 r = -EIO;
3334 goto err;
3335 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003336
3337 buf[0] = data;
3338
3339 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303340 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3341 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3342 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003343 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303344 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303345 DSSDBG("\t%s short response, 2 byte: %04x\n",
3346 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3347 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003348
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003349 if (buflen < 2) {
3350 r = -EIO;
3351 goto err;
3352 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003353
3354 buf[0] = data & 0xff;
3355 buf[1] = (data >> 8) & 0xff;
3356
3357 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303358 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3359 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3360 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003361 int w;
3362 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303363 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303364 DSSDBG("\t%s long response, len %d\n",
3365 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3366 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003367
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003368 if (len > buflen) {
3369 r = -EIO;
3370 goto err;
3371 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003372
3373 /* two byte checksum ends the packet, not included in len */
3374 for (w = 0; w < len + 2;) {
3375 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303376 val = dsi_read_reg(dsidev,
3377 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303378 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003379 DSSDBG("\t\t%02x %02x %02x %02x\n",
3380 (val >> 0) & 0xff,
3381 (val >> 8) & 0xff,
3382 (val >> 16) & 0xff,
3383 (val >> 24) & 0xff);
3384
3385 for (b = 0; b < 4; ++b) {
3386 if (w < len)
3387 buf[w] = (val >> (b * 8)) & 0xff;
3388 /* we discard the 2 byte checksum */
3389 ++w;
3390 }
3391 }
3392
3393 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003394 } else {
3395 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003396 r = -EIO;
3397 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003398 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003399
3400 BUG();
3401err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303402 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3403 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003404
Archit Tanejab8509752011-08-30 15:48:23 +05303405 return r;
3406}
3407
3408int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3409 u8 *buf, int buflen)
3410{
3411 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3412 int r;
3413
3414 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3415 if (r)
3416 goto err;
3417
3418 r = dsi_vc_send_bta_sync(dssdev, channel);
3419 if (r)
3420 goto err;
3421
Archit Tanejab3b89c02011-08-30 16:07:39 +05303422 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3423 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303424 if (r < 0)
3425 goto err;
3426
3427 if (r != buflen) {
3428 r = -EIO;
3429 goto err;
3430 }
3431
3432 return 0;
3433err:
3434 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3435 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003436}
3437EXPORT_SYMBOL(dsi_vc_dcs_read);
3438
Archit Tanejab3b89c02011-08-30 16:07:39 +05303439static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3440 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3441{
3442 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3443 int r;
3444
3445 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3446 if (r)
3447 return r;
3448
3449 r = dsi_vc_send_bta_sync(dssdev, channel);
3450 if (r)
3451 return r;
3452
3453 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3454 DSS_DSI_CONTENT_GENERIC);
3455 if (r < 0)
3456 return r;
3457
3458 if (r != buflen) {
3459 r = -EIO;
3460 return r;
3461 }
3462
3463 return 0;
3464}
3465
3466int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3467 int buflen)
3468{
3469 int r;
3470
3471 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3472 if (r) {
3473 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3474 return r;
3475 }
3476
3477 return 0;
3478}
3479EXPORT_SYMBOL(dsi_vc_generic_read_0);
3480
3481int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3482 u8 *buf, int buflen)
3483{
3484 int r;
3485
3486 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3487 if (r) {
3488 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3489 return r;
3490 }
3491
3492 return 0;
3493}
3494EXPORT_SYMBOL(dsi_vc_generic_read_1);
3495
3496int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3497 u8 param1, u8 param2, u8 *buf, int buflen)
3498{
3499 int r;
3500 u8 reqdata[2];
3501
3502 reqdata[0] = param1;
3503 reqdata[1] = param2;
3504
3505 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3506 if (r) {
3507 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3508 return r;
3509 }
3510
3511 return 0;
3512}
3513EXPORT_SYMBOL(dsi_vc_generic_read_2);
3514
Archit Taneja1ffefe72011-05-12 17:26:24 +05303515int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3516 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003517{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303518 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3519
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303520 return dsi_vc_send_short(dsidev, channel,
3521 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003522}
3523EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303525static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003526{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303527 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003528 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003529 int r, i;
3530 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003531
3532 DSSDBGF();
3533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303534 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003535
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303536 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003537
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303538 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003539 return 0;
3540
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003541 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303542 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003543 dsi_if_enable(dsidev, 0);
3544 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3545 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003546 }
3547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303548 dsi_sync_vc(dsidev, 0);
3549 dsi_sync_vc(dsidev, 1);
3550 dsi_sync_vc(dsidev, 2);
3551 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303553 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303555 dsi_vc_enable(dsidev, 0, false);
3556 dsi_vc_enable(dsidev, 1, false);
3557 dsi_vc_enable(dsidev, 2, false);
3558 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003559
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303560 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003561 DSSERR("HS busy when enabling ULPS\n");
3562 return -EIO;
3563 }
3564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303565 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003566 DSSERR("LP busy when enabling ULPS\n");
3567 return -EIO;
3568 }
3569
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303570 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003571 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3572 if (r)
3573 return r;
3574
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003575 mask = 0;
3576
3577 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3578 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3579 continue;
3580 mask |= 1 << i;
3581 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003582 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3583 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003584 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003585
Tomi Valkeinena702c852011-10-12 10:10:21 +03003586 /* flush posted write and wait for SCP interface to finish the write */
3587 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3588
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003589 if (wait_for_completion_timeout(&completion,
3590 msecs_to_jiffies(1000)) == 0) {
3591 DSSERR("ULPS enable timeout\n");
3592 r = -EIO;
3593 goto err;
3594 }
3595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303596 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003597 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3598
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003599 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003600 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003601
Tomi Valkeinena702c852011-10-12 10:10:21 +03003602 /* flush posted write and wait for SCP interface to finish the write */
3603 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
3604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303605 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003606
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303607 dsi_if_enable(dsidev, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003608
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303609 dsi->ulps_enabled = true;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003610
3611 return 0;
3612
3613err:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303614 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003615 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3616 return r;
3617}
3618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303619static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3620 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003621{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003622 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003623 unsigned long total_ticks;
3624 u32 r;
3625
3626 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003627
3628 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303629 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003630
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303631 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003632 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003633 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
3634 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003635 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303636 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003637
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003638 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3639
3640 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3641 total_ticks,
3642 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3643 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003644}
3645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303646static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3647 bool x8, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003649 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003650 unsigned long total_ticks;
3651 u32 r;
3652
3653 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654
3655 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303656 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003657
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303658 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003660 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
3661 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003662 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303663 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003664
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003665 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3666
3667 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3668 total_ticks,
3669 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3670 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003671}
3672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303673static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3674 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003675{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003676 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003677 unsigned long total_ticks;
3678 u32 r;
3679
3680 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003681
3682 /* ticks in DSI_FCK */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303683 fck = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003684
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303685 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003686 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003687 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
3688 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003689 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303690 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003691
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003692 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3693
3694 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3695 total_ticks,
3696 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3697 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003698}
3699
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303700static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3701 unsigned ticks, bool x4, bool x16)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003702{
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003703 unsigned long fck;
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003704 unsigned long total_ticks;
3705 u32 r;
3706
3707 BUG_ON(ticks > 0x1fff);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003708
3709 /* ticks in TxByteClkHS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303710 fck = dsi_get_txbyteclkhs(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303712 r = dsi_read_reg(dsidev, DSI_TIMING2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003713 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003714 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
3715 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003716 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303717 dsi_write_reg(dsidev, DSI_TIMING2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003718
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003719 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3720
3721 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3722 total_ticks,
3723 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3724 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003725}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303726
3727static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3728{
3729 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3730 int num_line_buffers;
3731
3732 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3733 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3734 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
3735 struct omap_video_timings *timings = &dssdev->panel.timings;
3736 /*
3737 * Don't use line buffers if width is greater than the video
3738 * port's line buffer size
3739 */
3740 if (line_buf_size <= timings->x_res * bpp / 8)
3741 num_line_buffers = 0;
3742 else
3743 num_line_buffers = 2;
3744 } else {
3745 /* Use maximum number of line buffers in command mode */
3746 num_line_buffers = 2;
3747 }
3748
3749 /* LINE_BUFFER */
3750 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3751}
3752
3753static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3754{
3755 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3756 int de_pol = dssdev->panel.dsi_vm_data.vp_de_pol;
3757 int hsync_pol = dssdev->panel.dsi_vm_data.vp_hsync_pol;
3758 int vsync_pol = dssdev->panel.dsi_vm_data.vp_vsync_pol;
3759 bool vsync_end = dssdev->panel.dsi_vm_data.vp_vsync_end;
3760 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3761 u32 r;
3762
3763 r = dsi_read_reg(dsidev, DSI_CTRL);
3764 r = FLD_MOD(r, de_pol, 9, 9); /* VP_DE_POL */
3765 r = FLD_MOD(r, hsync_pol, 10, 10); /* VP_HSYNC_POL */
3766 r = FLD_MOD(r, vsync_pol, 11, 11); /* VP_VSYNC_POL */
3767 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3768 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3769 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3770 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3771 dsi_write_reg(dsidev, DSI_CTRL, r);
3772}
3773
3774static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3775{
3776 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3777 int blanking_mode = dssdev->panel.dsi_vm_data.blanking_mode;
3778 int hfp_blanking_mode = dssdev->panel.dsi_vm_data.hfp_blanking_mode;
3779 int hbp_blanking_mode = dssdev->panel.dsi_vm_data.hbp_blanking_mode;
3780 int hsa_blanking_mode = dssdev->panel.dsi_vm_data.hsa_blanking_mode;
3781 u32 r;
3782
3783 /*
3784 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3785 * 1 = Long blanking packets are sent in corresponding blanking periods
3786 */
3787 r = dsi_read_reg(dsidev, DSI_CTRL);
3788 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3789 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3790 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3791 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3792 dsi_write_reg(dsidev, DSI_CTRL, r);
3793}
3794
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003795static int dsi_proto_config(struct omap_dss_device *dssdev)
3796{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303797 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003798 u32 r;
3799 int buswidth = 0;
3800
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303801 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003802 DSI_FIFO_SIZE_32,
3803 DSI_FIFO_SIZE_32,
3804 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003805
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303806 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003807 DSI_FIFO_SIZE_32,
3808 DSI_FIFO_SIZE_32,
3809 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003810
3811 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303812 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3813 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3814 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3815 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003816
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05303817 switch (dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003818 case 16:
3819 buswidth = 0;
3820 break;
3821 case 18:
3822 buswidth = 1;
3823 break;
3824 case 24:
3825 buswidth = 2;
3826 break;
3827 default:
3828 BUG();
3829 }
3830
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303831 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003832 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3833 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3834 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3835 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3836 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3837 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3839 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003840 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3841 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3842 /* DCS_CMD_CODE, 1=start, 0=continue */
3843 r = FLD_MOD(r, 0, 25, 25);
3844 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003845
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303846 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
Archit Taneja8af6ff02011-09-05 16:48:27 +05303848 dsi_config_vp_num_line_buffers(dssdev);
3849
3850 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3851 dsi_config_vp_sync_events(dssdev);
3852 dsi_config_blanking_modes(dssdev);
3853 }
3854
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303855 dsi_vc_initial_config(dsidev, 0);
3856 dsi_vc_initial_config(dsidev, 1);
3857 dsi_vc_initial_config(dsidev, 2);
3858 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003859
3860 return 0;
3861}
3862
3863static void dsi_proto_timings(struct omap_dss_device *dssdev)
3864{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003866 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003867 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3868 unsigned tclk_pre, tclk_post;
3869 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3870 unsigned ths_trail, ths_exit;
3871 unsigned ddr_clk_pre, ddr_clk_post;
3872 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3873 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003874 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003875 u32 r;
3876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303877 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003878 ths_prepare = FLD_GET(r, 31, 24);
3879 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3880 ths_zero = ths_prepare_ths_zero - ths_prepare;
3881 ths_trail = FLD_GET(r, 15, 8);
3882 ths_exit = FLD_GET(r, 7, 0);
3883
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303884 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885 tlpx = FLD_GET(r, 22, 16) * 2;
3886 tclk_trail = FLD_GET(r, 15, 8);
3887 tclk_zero = FLD_GET(r, 7, 0);
3888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303889 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003890 tclk_prepare = FLD_GET(r, 7, 0);
3891
3892 /* min 8*UI */
3893 tclk_pre = 20;
3894 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303895 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003896
Archit Taneja8af6ff02011-09-05 16:48:27 +05303897 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003898
3899 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3900 4);
3901 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3902
3903 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3904 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3905
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303906 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003907 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3908 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303909 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003910
3911 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3912 ddr_clk_pre,
3913 ddr_clk_post);
3914
3915 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3916 DIV_ROUND_UP(ths_prepare, 4) +
3917 DIV_ROUND_UP(ths_zero + 3, 4);
3918
3919 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3920
3921 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3922 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303923 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924
3925 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3926 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303927
3928 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_VIDEO_MODE) {
3929 /* TODO: Implement a video mode check_timings function */
3930 int hsa = dssdev->panel.dsi_vm_data.hsa;
3931 int hfp = dssdev->panel.dsi_vm_data.hfp;
3932 int hbp = dssdev->panel.dsi_vm_data.hbp;
3933 int vsa = dssdev->panel.dsi_vm_data.vsa;
3934 int vfp = dssdev->panel.dsi_vm_data.vfp;
3935 int vbp = dssdev->panel.dsi_vm_data.vbp;
3936 int window_sync = dssdev->panel.dsi_vm_data.window_sync;
3937 bool hsync_end = dssdev->panel.dsi_vm_data.vp_hsync_end;
3938 struct omap_video_timings *timings = &dssdev->panel.timings;
3939 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3940 int tl, t_he, width_bytes;
3941
3942 t_he = hsync_end ?
3943 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3944
3945 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3946
3947 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3948 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3949 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3950
3951 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3952 hfp, hsync_end ? hsa : 0, tl);
3953 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3954 vsa, timings->y_res);
3955
3956 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3957 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3958 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3959 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3960 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
3961
3962 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
3963 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
3964 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
3965 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
3966 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
3967 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
3968
3969 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
3970 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
3971 r = FLD_MOD(r, tl, 31, 16); /* TL */
3972 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
3973 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003974}
3975
Archit Taneja8af6ff02011-09-05 16:48:27 +05303976int dsi_video_mode_enable(struct omap_dss_device *dssdev, int channel)
3977{
3978 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3979 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
3980 u8 data_type;
3981 u16 word_count;
3982
3983 switch (dssdev->panel.dsi_pix_fmt) {
3984 case OMAP_DSS_DSI_FMT_RGB888:
3985 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
3986 break;
3987 case OMAP_DSS_DSI_FMT_RGB666:
3988 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
3989 break;
3990 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
3991 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
3992 break;
3993 case OMAP_DSS_DSI_FMT_RGB565:
3994 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
3995 break;
3996 default:
3997 BUG();
3998 };
3999
4000 dsi_if_enable(dsidev, false);
4001 dsi_vc_enable(dsidev, channel, false);
4002
4003 /* MODE, 1 = video mode */
4004 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
4005
4006 word_count = DIV_ROUND_UP(dssdev->panel.timings.x_res * bpp, 8);
4007
4008 dsi_vc_write_long_header(dsidev, channel, data_type, word_count, 0);
4009
4010 dsi_vc_enable(dsidev, channel, true);
4011 dsi_if_enable(dsidev, true);
4012
4013 dssdev->manager->enable(dssdev->manager);
4014
4015 return 0;
4016}
4017EXPORT_SYMBOL(dsi_video_mode_enable);
4018
4019void dsi_video_mode_disable(struct omap_dss_device *dssdev, int channel)
4020{
4021 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4022
4023 dsi_if_enable(dsidev, false);
4024 dsi_vc_enable(dsidev, channel, false);
4025
4026 /* MODE, 0 = command mode */
4027 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
4028
4029 dsi_vc_enable(dsidev, channel, true);
4030 dsi_if_enable(dsidev, true);
4031
4032 dssdev->manager->disable(dssdev->manager);
4033}
4034EXPORT_SYMBOL(dsi_video_mode_disable);
4035
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004036static void dsi_update_screen_dispc(struct omap_dss_device *dssdev,
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004037 u16 w, u16 h)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304039 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304040 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041 unsigned bytespp;
4042 unsigned bytespl;
4043 unsigned bytespf;
4044 unsigned total_len;
4045 unsigned packet_payload;
4046 unsigned packet_len;
4047 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004048 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304049 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304050 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004051
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004052 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004053
Archit Tanejad6049142011-08-22 11:58:08 +05304054 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004055
Archit Tanejaa3b3cc22011-09-08 18:42:16 +05304056 bytespp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004057 bytespl = w * bytespp;
4058 bytespf = bytespl * h;
4059
4060 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4061 * number of lines in a packet. See errata about VP_CLK_RATIO */
4062
4063 if (bytespf < line_buf_size)
4064 packet_payload = bytespf;
4065 else
4066 packet_payload = (line_buf_size) / bytespl * bytespl;
4067
4068 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4069 total_len = (bytespf / packet_payload) * packet_len;
4070
4071 if (bytespf % packet_payload)
4072 total_len += (bytespf % packet_payload) + 1;
4073
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004074 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304075 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004076
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304077 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304078 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004079
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304080 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004081 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4082 else
4083 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304084 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004085
4086 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4087 * because DSS interrupts are not capable of waking up the CPU and the
4088 * framedone interrupt could be delayed for quite a long time. I think
4089 * the same goes for any DSS interrupts, but for some reason I have not
4090 * seen the problem anywhere else than here.
4091 */
4092 dispc_disable_sidle();
4093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304094 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004095
Archit Taneja49dbf582011-05-16 15:17:07 +05304096 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4097 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004098 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004099
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004100 dss_start_update(dssdev);
4101
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304102 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004103 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4104 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304105 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004106
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304107 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004108
4109#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304110 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004111#endif
4112 }
4113}
4114
4115#ifdef DSI_CATCH_MISSING_TE
4116static void dsi_te_timeout(unsigned long arg)
4117{
4118 DSSERR("TE not received for 250ms!\n");
4119}
4120#endif
4121
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304122static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004123{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304124 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4125
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004126 /* SIDLEMODE back to smart-idle */
4127 dispc_enable_sidle();
4128
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304129 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004130 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304131 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004132 }
4133
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304134 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004135
4136 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304137 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004138}
4139
4140static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4141{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304142 struct dsi_data *dsi = container_of(work, struct dsi_data,
4143 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004144 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4145 * 250ms which would conflict with this timeout work. What should be
4146 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004147 * possibly scheduled framedone work. However, cancelling the transfer
4148 * on the HW is buggy, and would probably require resetting the whole
4149 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004150
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004151 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004152
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304153 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004154}
4155
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004156static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004157{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304158 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4159 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304160 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4161
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004162 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4163 * turns itself off. However, DSI still has the pixels in its buffers,
4164 * and is sending the data.
4165 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004166
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304167 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004168
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304169 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004170
Archit Tanejacf398fb2011-03-23 09:59:34 +00004171#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
4172 dispc_fake_vsync_irq();
4173#endif
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004174}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004175
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004176int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004177 void (*callback)(int, void *), void *data)
4178{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304179 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004181 u16 dw, dh;
4182
4183 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304184
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304185 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004186
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004187 dsi->framedone_callback = callback;
4188 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004189
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004190 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004191
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004192#ifdef DEBUG
4193 dsi->update_bytes = dw * dh *
4194 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt) / 8;
4195#endif
4196 dsi_update_screen_dispc(dssdev, dw, dh);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004197
4198 return 0;
4199}
4200EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004201
4202/* Display funcs */
4203
4204static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4205{
4206 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304207
Archit Taneja8af6ff02011-09-05 16:48:27 +05304208 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004209 u16 dw, dh;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304210 u32 irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004211 struct omap_video_timings timings = {
4212 .hsw = 1,
4213 .hfp = 1,
4214 .hbp = 1,
4215 .vsw = 1,
4216 .vfp = 0,
4217 .vbp = 0,
4218 };
4219
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004220 dssdev->driver->get_resolution(dssdev, &dw, &dh);
4221 timings.x_res = dw;
4222 timings.y_res = dh;
4223
Archit Taneja8af6ff02011-09-05 16:48:27 +05304224 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4225 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
4226
4227 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4228 (void *) dssdev, irq);
4229 if (r) {
4230 DSSERR("can't get FRAMEDONE irq\n");
4231 return r;
4232 }
4233
4234 dispc_mgr_enable_stallmode(dssdev->manager->id, true);
4235 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 1);
4236
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004237 dispc_mgr_set_lcd_timings(dssdev->manager->id, &timings);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304238 } else {
4239 dispc_mgr_enable_stallmode(dssdev->manager->id, false);
4240 dispc_mgr_enable_fifohandcheck(dssdev->manager->id, 0);
4241
4242 dispc_mgr_set_lcd_timings(dssdev->manager->id,
4243 &dssdev->panel.timings);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004244 }
4245
Archit Taneja8af6ff02011-09-05 16:48:27 +05304246 dispc_mgr_set_lcd_display_type(dssdev->manager->id,
4247 OMAP_DSS_LCD_DISPLAY_TFT);
4248 dispc_mgr_set_tft_data_lines(dssdev->manager->id,
4249 dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250 return 0;
4251}
4252
4253static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4254{
Archit Taneja8af6ff02011-09-05 16:48:27 +05304255 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4256 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304257
Archit Taneja8af6ff02011-09-05 16:48:27 +05304258 irq = dssdev->manager->id == OMAP_DSS_CHANNEL_LCD ?
4259 DISPC_IRQ_FRAMEDONE : DISPC_IRQ_FRAMEDONE2;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304260
Archit Taneja8af6ff02011-09-05 16:48:27 +05304261 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4262 (void *) dssdev, irq);
4263 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004264}
4265
4266static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4267{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004269 struct dsi_clock_info cinfo;
4270 int r;
4271
Archit Taneja1bb47832011-02-24 14:17:30 +05304272 /* we always use DSS_CLK_SYSCK as input clock */
4273 cinfo.use_sys_clk = true;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004274 cinfo.regn = dssdev->clocks.dsi.regn;
4275 cinfo.regm = dssdev->clocks.dsi.regm;
4276 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4277 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00004278 r = dsi_calc_clock_rates(dssdev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004279 if (r) {
4280 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004281 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004282 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004283
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304284 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004285 if (r) {
4286 DSSERR("Failed to set dsi clocks\n");
4287 return r;
4288 }
4289
4290 return 0;
4291}
4292
4293static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4294{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304295 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004296 struct dispc_clock_info dispc_cinfo;
4297 int r;
4298 unsigned long long fck;
4299
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304300 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004301
Archit Tanejae8881662011-04-12 13:52:24 +05304302 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4303 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004304
4305 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4306 if (r) {
4307 DSSERR("Failed to calc dispc clocks\n");
4308 return r;
4309 }
4310
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +03004311 r = dispc_mgr_set_clock_div(dssdev->manager->id, &dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004312 if (r) {
4313 DSSERR("Failed to set dispc clocks\n");
4314 return r;
4315 }
4316
4317 return 0;
4318}
4319
4320static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4321{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304322 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304323 int dsi_module = dsi_get_dsidev_id(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004324 int r;
4325
Tomi Valkeinen739a7f42011-10-13 11:22:06 +03004326 r = dsi_parse_lane_config(dssdev);
4327 if (r) {
4328 DSSERR("illegal lane config");
4329 goto err0;
4330 }
4331
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304332 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004333 if (r)
4334 goto err0;
4335
4336 r = dsi_configure_dsi_clocks(dssdev);
4337 if (r)
4338 goto err1;
4339
Archit Tanejae8881662011-04-12 13:52:24 +05304340 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304341 dss_select_dsi_clk_source(dsi_module, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004342 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304343 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004344
4345 DSSDBG("PLL OK\n");
4346
4347 r = dsi_configure_dispc_clocks(dssdev);
4348 if (r)
4349 goto err2;
4350
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004351 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004352 if (r)
4353 goto err2;
4354
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304355 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004356
4357 dsi_proto_timings(dssdev);
4358 dsi_set_lp_clk_divisor(dssdev);
4359
4360 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304361 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004362
4363 r = dsi_proto_config(dssdev);
4364 if (r)
4365 goto err3;
4366
4367 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304368 dsi_vc_enable(dsidev, 0, 1);
4369 dsi_vc_enable(dsidev, 1, 1);
4370 dsi_vc_enable(dsidev, 2, 1);
4371 dsi_vc_enable(dsidev, 3, 1);
4372 dsi_if_enable(dsidev, 1);
4373 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004374
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004375 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004376err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004377 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004378err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304379 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304380 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004381 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4382
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004383err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304384 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004385err0:
4386 return r;
4387}
4388
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004389static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004390 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004391{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304392 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304393 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304394 int dsi_module = dsi_get_dsidev_id(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304395
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304396 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304397 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004398
Ville Syrjäläd7370102010-04-22 22:50:09 +02004399 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304400 dsi_if_enable(dsidev, 0);
4401 dsi_vc_enable(dsidev, 0, 0);
4402 dsi_vc_enable(dsidev, 1, 0);
4403 dsi_vc_enable(dsidev, 2, 0);
4404 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004405
Archit Taneja89a35e52011-04-12 13:52:23 +05304406 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304407 dss_select_dsi_clk_source(dsi_module, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004408 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004409 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304410 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004411}
4412
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004413int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004414{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304415 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304416 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004417 int r = 0;
4418
4419 DSSDBG("dsi_display_enable\n");
4420
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304421 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004422
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304423 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004424
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004425 if (dssdev->manager == NULL) {
4426 DSSERR("failed to enable display: no manager\n");
4427 r = -ENODEV;
4428 goto err_start_dev;
4429 }
4430
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004431 r = omap_dss_start_device(dssdev);
4432 if (r) {
4433 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004434 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004435 }
4436
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004437 r = dsi_runtime_get(dsidev);
4438 if (r)
4439 goto err_get_dsi;
4440
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304441 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004442
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004443 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444
4445 r = dsi_display_init_dispc(dssdev);
4446 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004447 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448
4449 r = dsi_display_init_dsi(dssdev);
4450 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004451 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004452
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304453 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004454
4455 return 0;
4456
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004457err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004458 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004459err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304460 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004461 dsi_runtime_put(dsidev);
4462err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004464err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304465 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004466 DSSDBG("dsi_display_enable FAILED\n");
4467 return r;
4468}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004469EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004470
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004471void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004472 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304474 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304476
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004477 DSSDBG("dsi_display_disable\n");
4478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304479 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004480
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304481 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004483 dsi_sync_vc(dsidev, 0);
4484 dsi_sync_vc(dsidev, 1);
4485 dsi_sync_vc(dsidev, 2);
4486 dsi_sync_vc(dsidev, 3);
4487
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488 dsi_display_uninit_dispc(dssdev);
4489
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004490 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004491
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004492 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304493 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004494
4495 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004496
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304497 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004498}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004499EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004501int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004502{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304503 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4505
4506 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004507 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004509EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004510
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004511void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004512 u32 fifo_size, u32 burst_size,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513 u32 *fifo_low, u32 *fifo_high)
4514{
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +03004515 *fifo_high = fifo_size - burst_size;
4516 *fifo_low = fifo_size - burst_size * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517}
4518
4519int dsi_init_display(struct omap_dss_device *dssdev)
4520{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304521 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4522 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4523
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004524 DSSDBG("DSI init\n");
4525
Archit Taneja7e951ee2011-07-22 12:45:04 +05304526 if (dssdev->panel.dsi_mode == OMAP_DSS_DSI_CMD_MODE) {
4527 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4528 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4529 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304531 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004532 struct regulator *vdds_dsi;
4533
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304534 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004535
4536 if (IS_ERR(vdds_dsi)) {
4537 DSSERR("can't get VDDS_DSI regulator\n");
4538 return PTR_ERR(vdds_dsi);
4539 }
4540
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304541 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004542 }
4543
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004544 return 0;
4545}
4546
Archit Taneja5ee3c142011-03-02 12:35:53 +05304547int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4548{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304549 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4550 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304551 int i;
4552
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304553 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4554 if (!dsi->vc[i].dssdev) {
4555 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304556 *channel = i;
4557 return 0;
4558 }
4559 }
4560
4561 DSSERR("cannot get VC for display %s", dssdev->name);
4562 return -ENOSPC;
4563}
4564EXPORT_SYMBOL(omap_dsi_request_vc);
4565
4566int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4567{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304568 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4569 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4570
Archit Taneja5ee3c142011-03-02 12:35:53 +05304571 if (vc_id < 0 || vc_id > 3) {
4572 DSSERR("VC ID out of range\n");
4573 return -EINVAL;
4574 }
4575
4576 if (channel < 0 || channel > 3) {
4577 DSSERR("Virtual Channel out of range\n");
4578 return -EINVAL;
4579 }
4580
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304581 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304582 DSSERR("Virtual Channel not allocated to display %s\n",
4583 dssdev->name);
4584 return -EINVAL;
4585 }
4586
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304587 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304588
4589 return 0;
4590}
4591EXPORT_SYMBOL(omap_dsi_set_vc_id);
4592
4593void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4594{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304595 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4596 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4597
Archit Taneja5ee3c142011-03-02 12:35:53 +05304598 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304599 dsi->vc[channel].dssdev == dssdev) {
4600 dsi->vc[channel].dssdev = NULL;
4601 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304602 }
4603}
4604EXPORT_SYMBOL(omap_dsi_release_vc);
4605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304606void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004607{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304608 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304609 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304610 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4611 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004612}
4613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304614void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004615{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304616 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304617 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304618 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4619 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004620}
4621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304622static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004623{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304624 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4625
4626 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4627 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4628 dsi->regm_dispc_max =
4629 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4630 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4631 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4632 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4633 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004634}
4635
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004636static int dsi_get_clocks(struct platform_device *dsidev)
4637{
4638 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4639 struct clk *clk;
4640
4641 clk = clk_get(&dsidev->dev, "fck");
4642 if (IS_ERR(clk)) {
4643 DSSERR("can't get fck\n");
4644 return PTR_ERR(clk);
4645 }
4646
4647 dsi->dss_clk = clk;
4648
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004649 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004650 if (IS_ERR(clk)) {
4651 DSSERR("can't get sys_clk\n");
4652 clk_put(dsi->dss_clk);
4653 dsi->dss_clk = NULL;
4654 return PTR_ERR(clk);
4655 }
4656
4657 dsi->sys_clk = clk;
4658
4659 return 0;
4660}
4661
4662static void dsi_put_clocks(struct platform_device *dsidev)
4663{
4664 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4665
4666 if (dsi->dss_clk)
4667 clk_put(dsi->dss_clk);
4668 if (dsi->sys_clk)
4669 clk_put(dsi->sys_clk);
4670}
4671
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004672/* DSI1 HW IP initialisation */
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004673static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004674{
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03004675 struct omap_display_platform_data *dss_plat_data;
4676 struct omap_dss_board_info *board_info;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004677 u32 rev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304678 int r, i, dsi_module = dsi_get_dsidev_id(dsidev);
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004679 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304680 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004681
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304682 dsi = kzalloc(sizeof(*dsi), GFP_KERNEL);
4683 if (!dsi) {
4684 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004685 goto err_alloc;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304686 }
4687
4688 dsi->pdev = dsidev;
4689 dsi_pdev_map[dsi_module] = dsidev;
4690 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304691
4692 dss_plat_data = dsidev->dev.platform_data;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03004693 board_info = dss_plat_data->board_data;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004694 dsi->enable_pads = board_info->dsi_enable_pads;
4695 dsi->disable_pads = board_info->dsi_disable_pads;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03004696
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304697 spin_lock_init(&dsi->irq_lock);
4698 spin_lock_init(&dsi->errors_lock);
4699 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004700
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004701#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304702 spin_lock_init(&dsi->irq_stats_lock);
4703 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004704#endif
4705
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304706 mutex_init(&dsi->lock);
4707 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004708
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004709 r = dsi_get_clocks(dsidev);
4710 if (r)
4711 goto err_get_clk;
4712
4713 pm_runtime_enable(&dsidev->dev);
4714
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304715 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4716 dsi_framedone_timeout_work_callback);
4717
4718#ifdef DSI_CATCH_MISSING_TE
4719 init_timer(&dsi->te_timer);
4720 dsi->te_timer.function = dsi_te_timeout;
4721 dsi->te_timer.data = 0;
4722#endif
4723 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4724 if (!dsi_mem) {
4725 DSSERR("can't get IORESOURCE_MEM DSI\n");
4726 r = -EINVAL;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004727 goto err_ioremap;
archit tanejaaffe3602011-02-23 08:41:03 +00004728 }
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304729 dsi->base = ioremap(dsi_mem->start, resource_size(dsi_mem));
4730 if (!dsi->base) {
4731 DSSERR("can't ioremap DSI\n");
4732 r = -ENOMEM;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004733 goto err_ioremap;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304734 }
4735 dsi->irq = platform_get_irq(dsi->pdev, 0);
4736 if (dsi->irq < 0) {
4737 DSSERR("platform_get_irq failed\n");
4738 r = -ENODEV;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004739 goto err_get_irq;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304740 }
archit tanejaaffe3602011-02-23 08:41:03 +00004741
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304742 r = request_irq(dsi->irq, omap_dsi_irq_handler, IRQF_SHARED,
4743 dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004744 if (r < 0) {
4745 DSSERR("request_irq failed\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004746 goto err_get_irq;
archit tanejaaffe3602011-02-23 08:41:03 +00004747 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004748
Archit Taneja5ee3c142011-03-02 12:35:53 +05304749 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304750 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304751 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304752 dsi->vc[i].dssdev = NULL;
4753 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304754 }
4755
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304756 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004757
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004758 r = dsi_runtime_get(dsidev);
4759 if (r)
4760 goto err_get_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004761
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304762 rev = dsi_read_reg(dsidev, DSI_REVISION);
4763 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004764 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
4765
Tomi Valkeinend9820852011-10-12 15:05:59 +03004766 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
4767 * of data to 3 by default */
4768 if (dss_has_feature(FEAT_DSI_GNQ))
4769 /* NB_DATA_LANES */
4770 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
4771 else
4772 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05304773
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004774 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004775
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004776 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004777
4778err_get_dsi:
4779 free_irq(dsi->irq, dsi->pdev);
4780err_get_irq:
Archit Taneja49dbf582011-05-16 15:17:07 +05304781 iounmap(dsi->base);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004782err_ioremap:
4783 pm_runtime_disable(&dsidev->dev);
4784err_get_clk:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304785 kfree(dsi);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004786err_alloc:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004787 return r;
4788}
4789
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004790static int omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004791{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304792 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4793
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004794 WARN_ON(dsi->scp_clk_refcount > 0);
4795
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004796 pm_runtime_disable(&dsidev->dev);
4797
4798 dsi_put_clocks(dsidev);
4799
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304800 if (dsi->vdds_dsi_reg != NULL) {
4801 if (dsi->vdds_dsi_enabled) {
4802 regulator_disable(dsi->vdds_dsi_reg);
4803 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02004804 }
4805
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304806 regulator_put(dsi->vdds_dsi_reg);
4807 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004808 }
4809
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304810 free_irq(dsi->irq, dsi->pdev);
4811 iounmap(dsi->base);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004812
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304813 kfree(dsi);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004814
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004815 return 0;
4816}
4817
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004818static int dsi_runtime_suspend(struct device *dev)
4819{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004820 dispc_runtime_put();
4821 dss_runtime_put();
4822
4823 return 0;
4824}
4825
4826static int dsi_runtime_resume(struct device *dev)
4827{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004828 int r;
4829
4830 r = dss_runtime_get();
4831 if (r)
4832 goto err_get_dss;
4833
4834 r = dispc_runtime_get();
4835 if (r)
4836 goto err_get_dispc;
4837
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004838 return 0;
4839
4840err_get_dispc:
4841 dss_runtime_put();
4842err_get_dss:
4843 return r;
4844}
4845
4846static const struct dev_pm_ops dsi_pm_ops = {
4847 .runtime_suspend = dsi_runtime_suspend,
4848 .runtime_resume = dsi_runtime_resume,
4849};
4850
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004851static struct platform_driver omap_dsihw_driver = {
4852 .probe = omap_dsihw_probe,
4853 .remove = omap_dsihw_remove,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004854 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004855 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004856 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004857 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004858 },
4859};
4860
4861int dsi_init_platform_driver(void)
4862{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004863 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004864}
4865
4866void dsi_uninit_platform_driver(void)
4867{
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03004868 return platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00004869}