blob: e08a51a7a76ad95448c29ab8c99065be5b8e301f [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * General-Purpose Memory Controller for OMAP2
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifndef __OMAP2_GPMC_H
12#define __OMAP2_GPMC_H
13
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053014#include <linux/platform_data/mtd-nand-omap2.h>
15
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030016/* Maximum Number of Chip Selects */
17#define GPMC_CS_NUM 8
18
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070019#define GPMC_CS_CONFIG1 0x00
20#define GPMC_CS_CONFIG2 0x04
21#define GPMC_CS_CONFIG3 0x08
22#define GPMC_CS_CONFIG4 0x0c
23#define GPMC_CS_CONFIG5 0x10
24#define GPMC_CS_CONFIG6 0x14
25#define GPMC_CS_CONFIG7 0x18
26#define GPMC_CS_NAND_COMMAND 0x1c
27#define GPMC_CS_NAND_ADDRESS 0x20
28#define GPMC_CS_NAND_DATA 0x24
29
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000030/* Control Commands */
31#define GPMC_CONFIG_RDY_BSY 0x00000001
32#define GPMC_CONFIG_DEV_SIZE 0x00000002
33#define GPMC_CONFIG_DEV_TYPE 0x00000003
34#define GPMC_SET_IRQ_STATUS 0x00000004
35#define GPMC_CONFIG_WP 0x00000005
36
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053037#define GPMC_ENABLE_IRQ 0x0000000d
38
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000039/* ECC commands */
40#define GPMC_ECC_READ 0 /* Reset Hardware ECC for read */
41#define GPMC_ECC_WRITE 1 /* Reset Hardware ECC for write */
42#define GPMC_ECC_READSYN 2 /* Reset before syndrom is read back */
Tony Lindgren646e3ed2008-10-06 15:49:36 +030043
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070044#define GPMC_CONFIG1_WRAPBURST_SUPP (1 << 31)
David Brownell1c22cc12006-12-06 17:13:55 -080045#define GPMC_CONFIG1_READMULTIPLE_SUPP (1 << 30)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070046#define GPMC_CONFIG1_READTYPE_ASYNC (0 << 29)
47#define GPMC_CONFIG1_READTYPE_SYNC (1 << 29)
David Brownell1c22cc12006-12-06 17:13:55 -080048#define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070049#define GPMC_CONFIG1_WRITETYPE_ASYNC (0 << 27)
50#define GPMC_CONFIG1_WRITETYPE_SYNC (1 << 27)
51#define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25)
52#define GPMC_CONFIG1_PAGE_LEN(val) ((val & 3) << 23)
53#define GPMC_CONFIG1_WAIT_READ_MON (1 << 22)
54#define GPMC_CONFIG1_WAIT_WRITE_MON (1 << 21)
55#define GPMC_CONFIG1_WAIT_MON_IIME(val) ((val & 3) << 18)
56#define GPMC_CONFIG1_WAIT_PIN_SEL(val) ((val & 3) << 16)
57#define GPMC_CONFIG1_DEVICESIZE(val) ((val & 3) << 12)
58#define GPMC_CONFIG1_DEVICESIZE_16 GPMC_CONFIG1_DEVICESIZE(1)
59#define GPMC_CONFIG1_DEVICETYPE(val) ((val & 3) << 10)
60#define GPMC_CONFIG1_DEVICETYPE_NOR GPMC_CONFIG1_DEVICETYPE(0)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070061#define GPMC_CONFIG1_MUXADDDATA (1 << 9)
62#define GPMC_CONFIG1_TIME_PARA_GRAN (1 << 4)
63#define GPMC_CONFIG1_FCLK_DIV(val) (val & 3)
64#define GPMC_CONFIG1_FCLK_DIV2 (GPMC_CONFIG1_FCLK_DIV(1))
65#define GPMC_CONFIG1_FCLK_DIV3 (GPMC_CONFIG1_FCLK_DIV(2))
66#define GPMC_CONFIG1_FCLK_DIV4 (GPMC_CONFIG1_FCLK_DIV(3))
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +053067#define GPMC_CONFIG7_CSVALID (1 << 6)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070068
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000069#define GPMC_DEVICETYPE_NOR 0
70#define GPMC_DEVICETYPE_NAND 2
71#define GPMC_CONFIG_WRITEPROTECT 0x00000010
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000072#define WR_RD_PIN_MONITORING 0x00600000
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053073#define GPMC_IRQ_FIFOEVENTENABLE 0x01
74#define GPMC_IRQ_COUNT_EVENT 0x02
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000075
Sukumar Ghorai317379a2011-01-28 15:42:07 +053076
Afzal Mohammed559d94b2012-05-28 17:51:37 +053077/* bool type time settings */
78struct gpmc_bool_timings {
79 bool cycle2cyclediffcsen;
80 bool cycle2cyclesamecsen;
81 bool we_extra_delay;
82 bool oe_extra_delay;
83 bool adv_extra_delay;
84 bool cs_extra_delay;
85 bool time_para_granularity;
86};
87
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070088/*
Adrian Huntera3551f52010-12-09 10:48:27 +020089 * Note that all values in this struct are in nanoseconds except sync_clk
90 * (which is in picoseconds), while the register values are in gpmc_fck cycles.
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070091 */
92struct gpmc_timings {
Adrian Huntera3551f52010-12-09 10:48:27 +020093 /* Minimum clock period for synchronous mode (in picoseconds) */
94 u32 sync_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070095
96 /* Chip-select signal timings corresponding to GPMC_CS_CONFIG2 */
97 u16 cs_on; /* Assertion time */
98 u16 cs_rd_off; /* Read deassertion time */
99 u16 cs_wr_off; /* Write deassertion time */
100
101 /* ADV signal timings corresponding to GPMC_CONFIG3 */
102 u16 adv_on; /* Assertion time */
103 u16 adv_rd_off; /* Read deassertion time */
104 u16 adv_wr_off; /* Write deassertion time */
105
106 /* WE signals timings corresponding to GPMC_CONFIG4 */
107 u16 we_on; /* WE assertion time */
108 u16 we_off; /* WE deassertion time */
109
110 /* OE signals timings corresponding to GPMC_CONFIG4 */
111 u16 oe_on; /* OE assertion time */
112 u16 oe_off; /* OE deassertion time */
113
114 /* Access time and cycle time timings corresponding to GPMC_CONFIG5 */
115 u16 page_burst_access; /* Multiple access word delay */
116 u16 access; /* Start-cycle to first data valid delay */
117 u16 rd_cycle; /* Total read cycle time */
118 u16 wr_cycle; /* Total write cycle time */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300119
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530120 u16 bus_turnaround;
121 u16 cycle2cycle_delay;
122
123 u16 wait_monitoring;
124 u16 clk_activation;
125
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300126 /* The following are only on OMAP3430 */
127 u16 wr_access; /* WRACCESSTIME */
128 u16 wr_data_mux_bus; /* WRDATAONADMUXBUS */
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530129
130 struct gpmc_bool_timings bool_timings;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700131};
132
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700133extern void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700134extern int gpmc_get_client_irq(unsigned irq_config);
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700135
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700136extern unsigned int gpmc_ns_to_ticks(unsigned int time_ns);
Adrian Huntera3551f52010-12-09 10:48:27 +0200137extern unsigned int gpmc_ps_to_ticks(unsigned int time_ps);
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300138extern unsigned int gpmc_ticks_to_ns(unsigned int ticks);
Kai Svahn23300592007-01-26 12:29:40 -0800139extern unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns);
140extern unsigned long gpmc_get_fclk_period(void);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700141
142extern void gpmc_cs_write_reg(int cs, int idx, u32 val);
143extern u32 gpmc_cs_read_reg(int cs, int idx);
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530144extern int gpmc_calc_divider(unsigned int sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700145extern int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t);
Imre Deakf37e4582006-09-25 12:41:33 +0300146extern int gpmc_cs_request(int cs, unsigned long size, unsigned long *base);
147extern void gpmc_cs_free(int cs);
Tony Lindgren39b8e692006-12-12 23:02:43 -0800148extern int gpmc_cs_set_reserved(int cs, int reserved);
Tony Lindgrenf4e4c322006-12-07 13:57:38 -0800149extern int gpmc_cs_reserved(int cs);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530150extern void omap3_gpmc_save_context(void);
151extern void omap3_gpmc_restore_context(void);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000152extern int gpmc_cs_configure(int cs, int cmd, int wval);
Ivan Djelic8d602cf2012-04-26 14:17:49 +0200153
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700154#endif