blob: 570339b03feb56868847110061d505c73147fb8d [file] [log] [blame]
Alexander Grafc215c6e2009-10-30 05:47:14 +00001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright SUSE Linux Products GmbH 2009
16 *
17 * Authors: Alexander Graf <agraf@suse.de>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/disassemble.h>
22#include <asm/kvm_book3s.h>
23#include <asm/reg.h>
Benjamin Herrenschmidt95327d02012-04-01 17:35:53 +000024#include <asm/switch_to.h>
Paul Mackerrasb0a94d42012-11-04 18:15:43 +000025#include <asm/time.h>
Simon Guo57063402018-05-23 15:02:01 +080026#include <asm/tm.h>
Thomas Huth5358a962015-05-22 09:25:02 +020027#include "book3s.h"
Simon Guo533082a2018-05-23 15:02:00 +080028#include <asm/asm-prototypes.h>
Alexander Grafc215c6e2009-10-30 05:47:14 +000029
30#define OP_19_XOP_RFID 18
31#define OP_19_XOP_RFI 50
32
33#define OP_31_XOP_MFMSR 83
34#define OP_31_XOP_MTMSR 146
35#define OP_31_XOP_MTMSRD 178
Alexander Graf71db4082010-02-19 11:00:37 +010036#define OP_31_XOP_MTSR 210
Alexander Grafc215c6e2009-10-30 05:47:14 +000037#define OP_31_XOP_MTSRIN 242
38#define OP_31_XOP_TLBIEL 274
39#define OP_31_XOP_TLBIE 306
Alexander Graf50c7bb82012-12-14 23:42:05 +010040/* Opcode is officially reserved, reuse it as sc 1 when sc 1 doesn't trap */
41#define OP_31_XOP_FAKE_SC1 308
Alexander Grafc215c6e2009-10-30 05:47:14 +000042#define OP_31_XOP_SLBMTE 402
43#define OP_31_XOP_SLBIE 434
44#define OP_31_XOP_SLBIA 498
Alexander Grafc6648762010-03-24 21:48:24 +010045#define OP_31_XOP_MFSR 595
Alexander Grafc215c6e2009-10-30 05:47:14 +000046#define OP_31_XOP_MFSRIN 659
Alexander Grafbd7cdbb2010-03-24 21:48:33 +010047#define OP_31_XOP_DCBA 758
Alexander Grafc215c6e2009-10-30 05:47:14 +000048#define OP_31_XOP_SLBMFEV 851
49#define OP_31_XOP_EIOIO 854
50#define OP_31_XOP_SLBMFEE 915
51
Simon Guo57063402018-05-23 15:02:01 +080052#define OP_31_XOP_TBEGIN 654
53
Alexander Grafc215c6e2009-10-30 05:47:14 +000054/* DCBZ is actually 1014, but we patch it to 1010 so we get a trap */
55#define OP_31_XOP_DCBZ 1010
56
Alexander Grafca7f4202010-03-24 21:48:28 +010057#define OP_LFS 48
58#define OP_LFD 50
59#define OP_STFS 52
60#define OP_STFD 54
61
Alexander Grafd6d549b2010-02-19 11:00:33 +010062#define SPRN_GQR0 912
63#define SPRN_GQR1 913
64#define SPRN_GQR2 914
65#define SPRN_GQR3 915
66#define SPRN_GQR4 916
67#define SPRN_GQR5 917
68#define SPRN_GQR6 918
69#define SPRN_GQR7 919
70
Alexander Graf07b09072010-04-16 00:11:53 +020071/* Book3S_32 defines mfsrin(v) - but that messes up our abstract
72 * function pointers, so let's just disable the define. */
73#undef mfsrin
74
Alexander Graf317a8fa2011-08-08 16:07:16 +020075enum priv_level {
76 PRIV_PROBLEM = 0,
77 PRIV_SUPER = 1,
78 PRIV_HYPER = 2,
79};
80
81static bool spr_allowed(struct kvm_vcpu *vcpu, enum priv_level level)
82{
83 /* PAPR VMs only access supervisor SPRs */
84 if (vcpu->arch.papr_enabled && (level > PRIV_SUPER))
85 return false;
86
87 /* Limit user space to its own small SPR set */
Alexander Graf5deb8e72014-04-24 13:46:24 +020088 if ((kvmppc_get_msr(vcpu) & MSR_PR) && level > PRIV_PROBLEM)
Alexander Graf317a8fa2011-08-08 16:07:16 +020089 return false;
90
91 return true;
92}
93
Simon Guode7ad932018-05-23 15:01:56 +080094#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
95static inline void kvmppc_copyto_vcpu_tm(struct kvm_vcpu *vcpu)
96{
97 memcpy(&vcpu->arch.gpr_tm[0], &vcpu->arch.regs.gpr[0],
98 sizeof(vcpu->arch.gpr_tm));
99 memcpy(&vcpu->arch.fp_tm, &vcpu->arch.fp,
100 sizeof(struct thread_fp_state));
101 memcpy(&vcpu->arch.vr_tm, &vcpu->arch.vr,
102 sizeof(struct thread_vr_state));
103 vcpu->arch.ppr_tm = vcpu->arch.ppr;
104 vcpu->arch.dscr_tm = vcpu->arch.dscr;
105 vcpu->arch.amr_tm = vcpu->arch.amr;
106 vcpu->arch.ctr_tm = vcpu->arch.regs.ctr;
107 vcpu->arch.tar_tm = vcpu->arch.tar;
108 vcpu->arch.lr_tm = vcpu->arch.regs.link;
109 vcpu->arch.cr_tm = vcpu->arch.cr;
110 vcpu->arch.xer_tm = vcpu->arch.regs.xer;
111 vcpu->arch.vrsave_tm = vcpu->arch.vrsave;
112}
113
114static inline void kvmppc_copyfrom_vcpu_tm(struct kvm_vcpu *vcpu)
115{
116 memcpy(&vcpu->arch.regs.gpr[0], &vcpu->arch.gpr_tm[0],
117 sizeof(vcpu->arch.regs.gpr));
118 memcpy(&vcpu->arch.fp, &vcpu->arch.fp_tm,
119 sizeof(struct thread_fp_state));
120 memcpy(&vcpu->arch.vr, &vcpu->arch.vr_tm,
121 sizeof(struct thread_vr_state));
122 vcpu->arch.ppr = vcpu->arch.ppr_tm;
123 vcpu->arch.dscr = vcpu->arch.dscr_tm;
124 vcpu->arch.amr = vcpu->arch.amr_tm;
125 vcpu->arch.regs.ctr = vcpu->arch.ctr_tm;
126 vcpu->arch.tar = vcpu->arch.tar_tm;
127 vcpu->arch.regs.link = vcpu->arch.lr_tm;
128 vcpu->arch.cr = vcpu->arch.cr_tm;
129 vcpu->arch.regs.xer = vcpu->arch.xer_tm;
130 vcpu->arch.vrsave = vcpu->arch.vrsave_tm;
131}
132
133#endif
134
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530135int kvmppc_core_emulate_op_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
136 unsigned int inst, int *advance)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000137{
138 int emulated = EMULATE_DONE;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200139 int rt = get_rt(inst);
140 int rs = get_rs(inst);
141 int ra = get_ra(inst);
142 int rb = get_rb(inst);
Alexander Graf42188362014-05-13 17:05:51 +0200143 u32 inst_sc = 0x44000002;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000144
145 switch (get_op(inst)) {
Alexander Graf42188362014-05-13 17:05:51 +0200146 case 0:
147 emulated = EMULATE_FAIL;
148 if ((kvmppc_get_msr(vcpu) & MSR_LE) &&
149 (inst == swab32(inst_sc))) {
150 /*
151 * This is the byte reversed syscall instruction of our
152 * hypercall handler. Early versions of LE Linux didn't
153 * swap the instructions correctly and ended up in
154 * illegal instructions.
155 * Just always fail hypercalls on these broken systems.
156 */
157 kvmppc_set_gpr(vcpu, 3, EV_UNIMPLEMENTED);
158 kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
159 emulated = EMULATE_DONE;
160 }
161 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000162 case 19:
163 switch (get_xop(inst)) {
164 case OP_19_XOP_RFID:
Simon Guo401a89e2018-05-23 15:01:54 +0800165 case OP_19_XOP_RFI: {
166 unsigned long srr1 = kvmppc_get_srr1(vcpu);
167#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
168 unsigned long cur_msr = kvmppc_get_msr(vcpu);
169
170 /*
171 * add rules to fit in ISA specification regarding TM
172 * state transistion in TM disable/Suspended state,
173 * and target TM state is TM inactive(00) state. (the
174 * change should be suppressed).
175 */
176 if (((cur_msr & MSR_TM) == 0) &&
177 ((srr1 & MSR_TM) == 0) &&
178 MSR_TM_SUSPENDED(cur_msr) &&
179 !MSR_TM_ACTIVE(srr1))
180 srr1 |= MSR_TS_S;
181#endif
Alexander Graf5deb8e72014-04-24 13:46:24 +0200182 kvmppc_set_pc(vcpu, kvmppc_get_srr0(vcpu));
Simon Guo401a89e2018-05-23 15:01:54 +0800183 kvmppc_set_msr(vcpu, srr1);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000184 *advance = 0;
185 break;
Simon Guo401a89e2018-05-23 15:01:54 +0800186 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000187
188 default:
189 emulated = EMULATE_FAIL;
190 break;
191 }
192 break;
193 case 31:
194 switch (get_xop(inst)) {
195 case OP_31_XOP_MFMSR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200196 kvmppc_set_gpr(vcpu, rt, kvmppc_get_msr(vcpu));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000197 break;
198 case OP_31_XOP_MTMSRD:
199 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200200 ulong rs_val = kvmppc_get_gpr(vcpu, rs);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000201 if (inst & 0x10000) {
Alexander Graf5deb8e72014-04-24 13:46:24 +0200202 ulong new_msr = kvmppc_get_msr(vcpu);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200203 new_msr &= ~(MSR_RI | MSR_EE);
204 new_msr |= rs_val & (MSR_RI | MSR_EE);
Alexander Graf5deb8e72014-04-24 13:46:24 +0200205 kvmppc_set_msr_fast(vcpu, new_msr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000206 } else
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200207 kvmppc_set_msr(vcpu, rs_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000208 break;
209 }
210 case OP_31_XOP_MTMSR:
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200211 kvmppc_set_msr(vcpu, kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000212 break;
Alexander Grafc6648762010-03-24 21:48:24 +0100213 case OP_31_XOP_MFSR:
214 {
215 int srnum;
216
217 srnum = kvmppc_get_field(inst, 12 + 32, 15 + 32);
218 if (vcpu->arch.mmu.mfsrin) {
219 u32 sr;
220 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200221 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc6648762010-03-24 21:48:24 +0100222 }
223 break;
224 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000225 case OP_31_XOP_MFSRIN:
226 {
227 int srnum;
228
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200229 srnum = (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000230 if (vcpu->arch.mmu.mfsrin) {
231 u32 sr;
232 sr = vcpu->arch.mmu.mfsrin(vcpu, srnum);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200233 kvmppc_set_gpr(vcpu, rt, sr);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000234 }
235 break;
236 }
Alexander Graf71db4082010-02-19 11:00:37 +0100237 case OP_31_XOP_MTSR:
238 vcpu->arch.mmu.mtsrin(vcpu,
239 (inst >> 16) & 0xf,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200240 kvmppc_get_gpr(vcpu, rs));
Alexander Graf71db4082010-02-19 11:00:37 +0100241 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000242 case OP_31_XOP_MTSRIN:
243 vcpu->arch.mmu.mtsrin(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200244 (kvmppc_get_gpr(vcpu, rb) >> 28) & 0xf,
245 kvmppc_get_gpr(vcpu, rs));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000246 break;
247 case OP_31_XOP_TLBIE:
248 case OP_31_XOP_TLBIEL:
249 {
250 bool large = (inst & 0x00200000) ? true : false;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200251 ulong addr = kvmppc_get_gpr(vcpu, rb);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000252 vcpu->arch.mmu.tlbie(vcpu, addr, large);
253 break;
254 }
Aneesh Kumar K.V2ba9f0d2013-10-07 22:17:59 +0530255#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf50c7bb82012-12-14 23:42:05 +0100256 case OP_31_XOP_FAKE_SC1:
257 {
258 /* SC 1 papr hypercalls */
259 ulong cmd = kvmppc_get_gpr(vcpu, 3);
260 int i;
261
Alexander Graf5deb8e72014-04-24 13:46:24 +0200262 if ((kvmppc_get_msr(vcpu) & MSR_PR) ||
Alexander Graf50c7bb82012-12-14 23:42:05 +0100263 !vcpu->arch.papr_enabled) {
264 emulated = EMULATE_FAIL;
265 break;
266 }
267
268 if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE)
269 break;
270
271 run->papr_hcall.nr = cmd;
272 for (i = 0; i < 9; ++i) {
273 ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
274 run->papr_hcall.args[i] = gpr;
275 }
276
Bharat Bhushan0f47f9b2013-04-08 00:32:14 +0000277 run->exit_reason = KVM_EXIT_PAPR_HCALL;
278 vcpu->arch.hcall_needed = 1;
Bharat Bhushanc402a3f2013-04-08 00:32:13 +0000279 emulated = EMULATE_EXIT_USER;
Alexander Graf50c7bb82012-12-14 23:42:05 +0100280 break;
281 }
282#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000283 case OP_31_XOP_EIOIO:
284 break;
285 case OP_31_XOP_SLBMTE:
286 if (!vcpu->arch.mmu.slbmte)
287 return EMULATE_FAIL;
288
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100289 vcpu->arch.mmu.slbmte(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200290 kvmppc_get_gpr(vcpu, rs),
291 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000292 break;
293 case OP_31_XOP_SLBIE:
294 if (!vcpu->arch.mmu.slbie)
295 return EMULATE_FAIL;
296
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100297 vcpu->arch.mmu.slbie(vcpu,
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200298 kvmppc_get_gpr(vcpu, rb));
Alexander Grafc215c6e2009-10-30 05:47:14 +0000299 break;
300 case OP_31_XOP_SLBIA:
301 if (!vcpu->arch.mmu.slbia)
302 return EMULATE_FAIL;
303
304 vcpu->arch.mmu.slbia(vcpu);
305 break;
306 case OP_31_XOP_SLBMFEE:
307 if (!vcpu->arch.mmu.slbmfee) {
308 emulated = EMULATE_FAIL;
309 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200310 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000311
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200312 rb_val = kvmppc_get_gpr(vcpu, rb);
313 t = vcpu->arch.mmu.slbmfee(vcpu, rb_val);
314 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000315 }
316 break;
317 case OP_31_XOP_SLBMFEV:
318 if (!vcpu->arch.mmu.slbmfev) {
319 emulated = EMULATE_FAIL;
320 } else {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200321 ulong t, rb_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000322
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200323 rb_val = kvmppc_get_gpr(vcpu, rb);
324 t = vcpu->arch.mmu.slbmfev(vcpu, rb_val);
325 kvmppc_set_gpr(vcpu, rt, t);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000326 }
327 break;
Alexander Grafbd7cdbb2010-03-24 21:48:33 +0100328 case OP_31_XOP_DCBA:
329 /* Gets treated as NOP */
330 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000331 case OP_31_XOP_DCBZ:
332 {
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200333 ulong rb_val = kvmppc_get_gpr(vcpu, rb);
334 ulong ra_val = 0;
Alexander Graf5467a972010-02-19 11:00:38 +0100335 ulong addr, vaddr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000336 u32 zeros[8] = { 0, 0, 0, 0, 0, 0, 0, 0 };
Alexander Graf9fb244a2010-03-24 21:48:32 +0100337 u32 dsisr;
338 int r;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000339
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200340 if (ra)
341 ra_val = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000342
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200343 addr = (ra_val + rb_val) & ~31ULL;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200344 if (!(kvmppc_get_msr(vcpu) & MSR_SF))
Alexander Grafc215c6e2009-10-30 05:47:14 +0000345 addr &= 0xffffffff;
Alexander Graf5467a972010-02-19 11:00:38 +0100346 vaddr = addr;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000347
Alexander Graf9fb244a2010-03-24 21:48:32 +0100348 r = kvmppc_st(vcpu, &addr, 32, zeros, true);
349 if ((r == -ENOENT) || (r == -EPERM)) {
350 *advance = 0;
Alexander Graf5deb8e72014-04-24 13:46:24 +0200351 kvmppc_set_dar(vcpu, vaddr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000352 vcpu->arch.fault_dar = vaddr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100353
354 dsisr = DSISR_ISSTORE;
355 if (r == -ENOENT)
356 dsisr |= DSISR_NOHPTE;
357 else if (r == -EPERM)
358 dsisr |= DSISR_PROTFAULT;
359
Alexander Graf5deb8e72014-04-24 13:46:24 +0200360 kvmppc_set_dsisr(vcpu, dsisr);
Paul Mackerrasa2d56022013-09-20 14:52:43 +1000361 vcpu->arch.fault_dsisr = dsisr;
Alexander Graf9fb244a2010-03-24 21:48:32 +0100362
Alexander Grafc215c6e2009-10-30 05:47:14 +0000363 kvmppc_book3s_queue_irqprio(vcpu,
364 BOOK3S_INTERRUPT_DATA_STORAGE);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000365 }
366
367 break;
368 }
Simon Guo57063402018-05-23 15:02:01 +0800369#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
370 case OP_31_XOP_TBEGIN:
371 {
372 if (!cpu_has_feature(CPU_FTR_TM))
373 break;
374
375 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
376 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
377 emulated = EMULATE_AGAIN;
378 break;
379 }
380
381 if (!(kvmppc_get_msr(vcpu) & MSR_PR)) {
382 preempt_disable();
383 vcpu->arch.cr = (CR0_TBEGIN_FAILURE |
384 (vcpu->arch.cr & ~(CR0_MASK << CR0_SHIFT)));
385
386 vcpu->arch.texasr = (TEXASR_FS | TEXASR_EXACT |
387 (((u64)(TM_CAUSE_EMULATE | TM_CAUSE_PERSISTENT))
388 << TEXASR_FC_LG));
389
390 if ((inst >> 21) & 0x1)
391 vcpu->arch.texasr |= TEXASR_ROT;
392
393 if (kvmppc_get_msr(vcpu) & MSR_HV)
394 vcpu->arch.texasr |= TEXASR_HV;
395
396 vcpu->arch.tfhar = kvmppc_get_pc(vcpu) + 4;
397 vcpu->arch.tfiar = kvmppc_get_pc(vcpu);
398
399 kvmppc_restore_tm_sprs(vcpu);
400 preempt_enable();
401 } else
402 emulated = EMULATE_FAIL;
403 break;
404 }
405#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000406 default:
407 emulated = EMULATE_FAIL;
408 }
409 break;
410 default:
411 emulated = EMULATE_FAIL;
412 }
413
Alexander Graf831317b2010-02-19 11:00:44 +0100414 if (emulated == EMULATE_FAIL)
415 emulated = kvmppc_emulate_paired_single(run, vcpu);
416
Alexander Grafc215c6e2009-10-30 05:47:14 +0000417 return emulated;
418}
419
Alexander Grafe15a1132009-11-30 03:02:02 +0000420void kvmppc_set_bat(struct kvm_vcpu *vcpu, struct kvmppc_bat *bat, bool upper,
421 u32 val)
422{
423 if (upper) {
424 /* Upper BAT */
425 u32 bl = (val >> 2) & 0x7ff;
426 bat->bepi_mask = (~bl << 17);
427 bat->bepi = val & 0xfffe0000;
428 bat->vs = (val & 2) ? 1 : 0;
429 bat->vp = (val & 1) ? 1 : 0;
430 bat->raw = (bat->raw & 0xffffffff00000000ULL) | val;
431 } else {
432 /* Lower BAT */
433 bat->brpn = val & 0xfffe0000;
434 bat->wimg = (val >> 3) & 0xf;
435 bat->pp = val & 3;
436 bat->raw = (bat->raw & 0x00000000ffffffffULL) | ((u64)val << 32);
437 }
438}
439
Alexander Grafc1c88e22010-08-02 23:23:04 +0200440static struct kvmppc_bat *kvmppc_find_bat(struct kvm_vcpu *vcpu, int sprn)
Alexander Grafc04a6952010-03-24 21:48:25 +0100441{
442 struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
443 struct kvmppc_bat *bat;
444
445 switch (sprn) {
446 case SPRN_IBAT0U ... SPRN_IBAT3L:
447 bat = &vcpu_book3s->ibat[(sprn - SPRN_IBAT0U) / 2];
448 break;
449 case SPRN_IBAT4U ... SPRN_IBAT7L:
450 bat = &vcpu_book3s->ibat[4 + ((sprn - SPRN_IBAT4U) / 2)];
451 break;
452 case SPRN_DBAT0U ... SPRN_DBAT3L:
453 bat = &vcpu_book3s->dbat[(sprn - SPRN_DBAT0U) / 2];
454 break;
455 case SPRN_DBAT4U ... SPRN_DBAT7L:
456 bat = &vcpu_book3s->dbat[4 + ((sprn - SPRN_DBAT4U) / 2)];
457 break;
458 default:
459 BUG();
460 }
461
Alexander Grafc1c88e22010-08-02 23:23:04 +0200462 return bat;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000463}
464
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530465int kvmppc_core_emulate_mtspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000466{
467 int emulated = EMULATE_DONE;
468
469 switch (sprn) {
470 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200471 if (!spr_allowed(vcpu, PRIV_HYPER))
472 goto unprivileged;
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100473 to_book3s(vcpu)->sdr1 = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000474 break;
475 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200476 kvmppc_set_dsisr(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000477 break;
478 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200479 kvmppc_set_dar(vcpu, spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000480 break;
481 case SPRN_HIOR:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100482 to_book3s(vcpu)->hior = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000483 break;
484 case SPRN_IBAT0U ... SPRN_IBAT3L:
485 case SPRN_IBAT4U ... SPRN_IBAT7L:
486 case SPRN_DBAT0U ... SPRN_DBAT3L:
487 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200488 {
489 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
490
491 kvmppc_set_bat(vcpu, bat, !(sprn % 2), (u32)spr_val);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000492 /* BAT writes happen so rarely that we're ok to flush
493 * everything here */
494 kvmppc_mmu_pte_flush(vcpu, 0, 0);
Alexander Grafc04a6952010-03-24 21:48:25 +0100495 kvmppc_mmu_flush_segments(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000496 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200497 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000498 case SPRN_HID0:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100499 to_book3s(vcpu)->hid[0] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000500 break;
501 case SPRN_HID1:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100502 to_book3s(vcpu)->hid[1] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000503 break;
504 case SPRN_HID2:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100505 to_book3s(vcpu)->hid[2] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000506 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100507 case SPRN_HID2_GEKKO:
508 to_book3s(vcpu)->hid[2] = spr_val;
509 /* HID2.PSE controls paired single on gekko */
510 switch (vcpu->arch.pvr) {
511 case 0x00080200: /* lonestar 2.0 */
512 case 0x00088202: /* lonestar 2.2 */
513 case 0x70000100: /* gekko 1.0 */
514 case 0x00080100: /* gekko 2.0 */
515 case 0x00083203: /* gekko 2.3a */
516 case 0x00083213: /* gekko 2.3b */
517 case 0x00083204: /* gekko 2.4 */
518 case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
Alexander Grafb83d4a92010-04-20 02:49:54 +0200519 case 0x00087200: /* broadway */
520 if (vcpu->arch.hflags & BOOK3S_HFLAG_NATIVE_PS) {
521 /* Native paired singles */
522 } else if (spr_val & (1 << 29)) { /* HID2.PSE */
Alexander Grafd6d549b2010-02-19 11:00:33 +0100523 vcpu->arch.hflags |= BOOK3S_HFLAG_PAIRED_SINGLE;
524 kvmppc_giveup_ext(vcpu, MSR_FP);
525 } else {
526 vcpu->arch.hflags &= ~BOOK3S_HFLAG_PAIRED_SINGLE;
527 }
528 break;
529 }
530 break;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000531 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100532 case SPRN_HID4_GEKKO:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100533 to_book3s(vcpu)->hid[4] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000534 break;
535 case SPRN_HID5:
Alexander Graf8e5b26b2010-01-08 02:58:01 +0100536 to_book3s(vcpu)->hid[5] = spr_val;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000537 /* guest HID5 set can change is_dcbz32 */
538 if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
539 (mfmsr() & MSR_HV))
540 vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
541 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100542 case SPRN_GQR0:
543 case SPRN_GQR1:
544 case SPRN_GQR2:
545 case SPRN_GQR3:
546 case SPRN_GQR4:
547 case SPRN_GQR5:
548 case SPRN_GQR6:
549 case SPRN_GQR7:
550 to_book3s(vcpu)->gqr[sprn - SPRN_GQR0] = spr_val;
551 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200552#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf8e6afa32014-07-31 10:21:59 +0200553 case SPRN_FSCR:
554 kvmppc_set_fscr(vcpu, spr_val);
555 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200556 case SPRN_BESCR:
557 vcpu->arch.bescr = spr_val;
558 break;
559 case SPRN_EBBHR:
560 vcpu->arch.ebbhr = spr_val;
561 break;
562 case SPRN_EBBRR:
563 vcpu->arch.ebbrr = spr_val;
564 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200565#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
566 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200567 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200568 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800569 if (!cpu_has_feature(CPU_FTR_TM))
570 break;
571
572 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
573 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
574 emulated = EMULATE_AGAIN;
575 break;
576 }
577
578 if (MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)) &&
579 !((MSR_TM_SUSPENDED(kvmppc_get_msr(vcpu))) &&
580 (sprn == SPRN_TFHAR))) {
581 /* it is illegal to mtspr() TM regs in
582 * other than non-transactional state, with
583 * the exception of TFHAR in suspend state.
584 */
585 kvmppc_core_queue_program(vcpu, SRR1_PROGTM);
586 emulated = EMULATE_AGAIN;
587 break;
588 }
589
590 tm_enable();
591 if (sprn == SPRN_TFHAR)
592 mtspr(SPRN_TFHAR, spr_val);
593 else if (sprn == SPRN_TEXASR)
594 mtspr(SPRN_TEXASR, spr_val);
595 else
596 mtspr(SPRN_TFIAR, spr_val);
597 tm_disable();
598
Alexander Graf9916d572014-04-29 17:54:40 +0200599 break;
600#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200601#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000602 case SPRN_ICTC:
603 case SPRN_THRM1:
604 case SPRN_THRM2:
605 case SPRN_THRM3:
606 case SPRN_CTRLF:
607 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100608 case SPRN_L2CR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000609 case SPRN_DSCR:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100610 case SPRN_MMCR0_GEKKO:
611 case SPRN_MMCR1_GEKKO:
612 case SPRN_PMC1_GEKKO:
613 case SPRN_PMC2_GEKKO:
614 case SPRN_PMC3_GEKKO:
615 case SPRN_PMC4_GEKKO:
616 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000617 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200618 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200619#ifdef CONFIG_PPC_BOOK3S_64
620 case SPRN_MMCRS:
621 case SPRN_MMCRA:
622 case SPRN_MMCR0:
623 case SPRN_MMCR1:
624 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200625 case SPRN_UMMCR2:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200626#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000627 break;
Alexander Graf317a8fa2011-08-08 16:07:16 +0200628unprivileged:
Alexander Grafc215c6e2009-10-30 05:47:14 +0000629 default:
Thomas Huthfeafd132017-04-05 15:58:51 +0200630 pr_info_ratelimited("KVM: invalid SPR write: %d\n", sprn);
631 if (sprn & 0x10) {
632 if (kvmppc_get_msr(vcpu) & MSR_PR) {
633 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
634 emulated = EMULATE_AGAIN;
635 }
636 } else {
637 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0) {
638 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
639 emulated = EMULATE_AGAIN;
640 }
641 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000642 break;
643 }
644
645 return emulated;
646}
647
Aneesh Kumar K.V3a167bea2013-10-07 22:17:53 +0530648int kvmppc_core_emulate_mfspr_pr(struct kvm_vcpu *vcpu, int sprn, ulong *spr_val)
Alexander Grafc215c6e2009-10-30 05:47:14 +0000649{
650 int emulated = EMULATE_DONE;
651
652 switch (sprn) {
Alexander Grafc04a6952010-03-24 21:48:25 +0100653 case SPRN_IBAT0U ... SPRN_IBAT3L:
654 case SPRN_IBAT4U ... SPRN_IBAT7L:
655 case SPRN_DBAT0U ... SPRN_DBAT3L:
656 case SPRN_DBAT4U ... SPRN_DBAT7L:
Alexander Grafc1c88e22010-08-02 23:23:04 +0200657 {
658 struct kvmppc_bat *bat = kvmppc_find_bat(vcpu, sprn);
659
660 if (sprn % 2)
Alexander Graf54771e62012-05-04 14:55:12 +0200661 *spr_val = bat->raw >> 32;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200662 else
Alexander Graf54771e62012-05-04 14:55:12 +0200663 *spr_val = bat->raw;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200664
Alexander Grafc04a6952010-03-24 21:48:25 +0100665 break;
Alexander Grafc1c88e22010-08-02 23:23:04 +0200666 }
Alexander Grafc215c6e2009-10-30 05:47:14 +0000667 case SPRN_SDR1:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200668 if (!spr_allowed(vcpu, PRIV_HYPER))
669 goto unprivileged;
Alexander Graf54771e62012-05-04 14:55:12 +0200670 *spr_val = to_book3s(vcpu)->sdr1;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000671 break;
672 case SPRN_DSISR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200673 *spr_val = kvmppc_get_dsisr(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000674 break;
675 case SPRN_DAR:
Alexander Graf5deb8e72014-04-24 13:46:24 +0200676 *spr_val = kvmppc_get_dar(vcpu);
Alexander Grafc215c6e2009-10-30 05:47:14 +0000677 break;
678 case SPRN_HIOR:
Alexander Graf54771e62012-05-04 14:55:12 +0200679 *spr_val = to_book3s(vcpu)->hior;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000680 break;
681 case SPRN_HID0:
Alexander Graf54771e62012-05-04 14:55:12 +0200682 *spr_val = to_book3s(vcpu)->hid[0];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000683 break;
684 case SPRN_HID1:
Alexander Graf54771e62012-05-04 14:55:12 +0200685 *spr_val = to_book3s(vcpu)->hid[1];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000686 break;
687 case SPRN_HID2:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100688 case SPRN_HID2_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200689 *spr_val = to_book3s(vcpu)->hid[2];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000690 break;
691 case SPRN_HID4:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100692 case SPRN_HID4_GEKKO:
Alexander Graf54771e62012-05-04 14:55:12 +0200693 *spr_val = to_book3s(vcpu)->hid[4];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000694 break;
695 case SPRN_HID5:
Alexander Graf54771e62012-05-04 14:55:12 +0200696 *spr_val = to_book3s(vcpu)->hid[5];
Alexander Grafc215c6e2009-10-30 05:47:14 +0000697 break;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200698 case SPRN_CFAR:
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000699 case SPRN_DSCR:
Alexander Graf54771e62012-05-04 14:55:12 +0200700 *spr_val = 0;
Alexander Grafaacf9aa2011-08-08 17:22:59 +0200701 break;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000702 case SPRN_PURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530703 /*
704 * On exit we would have updated purr
705 */
706 *spr_val = vcpu->arch.purr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000707 break;
708 case SPRN_SPURR:
Aneesh Kumar K.V3cd60e32014-06-04 16:47:55 +0530709 /*
710 * On exit we would have updated spurr
711 */
712 *spr_val = vcpu->arch.spurr;
Paul Mackerrasb0a94d42012-11-04 18:15:43 +0000713 break;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530714 case SPRN_VTB:
Paul Mackerras88b02cf92016-09-15 13:42:52 +1000715 *spr_val = to_book3s(vcpu)->vtb;
Aneesh Kumar K.V8f42ab22014-06-05 17:38:02 +0530716 break;
Aneesh Kumar K.V06da28e2014-06-05 17:38:05 +0530717 case SPRN_IC:
718 *spr_val = vcpu->arch.ic;
719 break;
Alexander Grafd6d549b2010-02-19 11:00:33 +0100720 case SPRN_GQR0:
721 case SPRN_GQR1:
722 case SPRN_GQR2:
723 case SPRN_GQR3:
724 case SPRN_GQR4:
725 case SPRN_GQR5:
726 case SPRN_GQR6:
727 case SPRN_GQR7:
Alexander Graf54771e62012-05-04 14:55:12 +0200728 *spr_val = to_book3s(vcpu)->gqr[sprn - SPRN_GQR0];
Alexander Grafd6d549b2010-02-19 11:00:33 +0100729 break;
Alexander Graf8e6afa32014-07-31 10:21:59 +0200730#ifdef CONFIG_PPC_BOOK3S_64
Alexander Graf616dff82014-04-29 16:48:44 +0200731 case SPRN_FSCR:
732 *spr_val = vcpu->arch.fscr;
733 break;
Alexander Graf2e23f542014-04-29 13:36:21 +0200734 case SPRN_BESCR:
735 *spr_val = vcpu->arch.bescr;
736 break;
737 case SPRN_EBBHR:
738 *spr_val = vcpu->arch.ebbhr;
739 break;
740 case SPRN_EBBRR:
741 *spr_val = vcpu->arch.ebbrr;
742 break;
Alexander Graf9916d572014-04-29 17:54:40 +0200743#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
744 case SPRN_TFHAR:
Alexander Graf9916d572014-04-29 17:54:40 +0200745 case SPRN_TEXASR:
Alexander Graf9916d572014-04-29 17:54:40 +0200746 case SPRN_TFIAR:
Simon Guo533082a2018-05-23 15:02:00 +0800747 if (!cpu_has_feature(CPU_FTR_TM))
748 break;
749
750 if (!(kvmppc_get_msr(vcpu) & MSR_TM)) {
751 kvmppc_trigger_fac_interrupt(vcpu, FSCR_TM_LG);
752 emulated = EMULATE_AGAIN;
753 break;
754 }
755
756 tm_enable();
757 if (sprn == SPRN_TFHAR)
758 *spr_val = mfspr(SPRN_TFHAR);
759 else if (sprn == SPRN_TEXASR)
760 *spr_val = mfspr(SPRN_TEXASR);
761 else if (sprn == SPRN_TFIAR)
762 *spr_val = mfspr(SPRN_TFIAR);
763 tm_disable();
Alexander Graf9916d572014-04-29 17:54:40 +0200764 break;
765#endif
Alexander Graf2e23f542014-04-29 13:36:21 +0200766#endif
Alexander Grafc215c6e2009-10-30 05:47:14 +0000767 case SPRN_THRM1:
768 case SPRN_THRM2:
769 case SPRN_THRM3:
770 case SPRN_CTRLF:
771 case SPRN_CTRLT:
Alexander Grafd6d549b2010-02-19 11:00:33 +0100772 case SPRN_L2CR:
773 case SPRN_MMCR0_GEKKO:
774 case SPRN_MMCR1_GEKKO:
775 case SPRN_PMC1_GEKKO:
776 case SPRN_PMC2_GEKKO:
777 case SPRN_PMC3_GEKKO:
778 case SPRN_PMC4_GEKKO:
779 case SPRN_WPAR_GEKKO:
Mihai Caramanf2be6552012-12-20 04:52:39 +0000780 case SPRN_MSSSR0:
Alexander Graff3532022013-07-02 16:15:10 +0200781 case SPRN_DABR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200782#ifdef CONFIG_PPC_BOOK3S_64
783 case SPRN_MMCRS:
784 case SPRN_MMCRA:
785 case SPRN_MMCR0:
786 case SPRN_MMCR1:
787 case SPRN_MMCR2:
Thomas Huthfa73c3b2016-09-21 15:06:45 +0200788 case SPRN_UMMCR2:
Alexander Grafa5948fa2014-04-25 16:07:21 +0200789 case SPRN_TIR:
Alexander Graff8f6eb02014-04-22 12:41:06 +0200790#endif
Alexander Graf54771e62012-05-04 14:55:12 +0200791 *spr_val = 0;
Alexander Grafc215c6e2009-10-30 05:47:14 +0000792 break;
793 default:
Alexander Graf317a8fa2011-08-08 16:07:16 +0200794unprivileged:
Thomas Huthfeafd132017-04-05 15:58:51 +0200795 pr_info_ratelimited("KVM: invalid SPR read: %d\n", sprn);
796 if (sprn & 0x10) {
797 if (kvmppc_get_msr(vcpu) & MSR_PR) {
798 kvmppc_core_queue_program(vcpu, SRR1_PROGPRIV);
799 emulated = EMULATE_AGAIN;
800 }
801 } else {
802 if ((kvmppc_get_msr(vcpu) & MSR_PR) || sprn == 0 ||
803 sprn == 4 || sprn == 5 || sprn == 6) {
804 kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
805 emulated = EMULATE_AGAIN;
806 }
807 }
808
Alexander Grafc215c6e2009-10-30 05:47:14 +0000809 break;
810 }
811
812 return emulated;
813}
814
Alexander Grafca7f4202010-03-24 21:48:28 +0100815u32 kvmppc_alignment_dsisr(struct kvm_vcpu *vcpu, unsigned int inst)
816{
Aneesh Kumar K.Vddca1562014-05-12 17:04:06 +0530817 return make_dsisr(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100818}
819
820ulong kvmppc_alignment_dar(struct kvm_vcpu *vcpu, unsigned int inst)
821{
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +0530822#ifdef CONFIG_PPC_BOOK3S_64
823 /*
824 * Linux's fix_alignment() assumes that DAR is valid, so can we
825 */
826 return vcpu->arch.fault_dar;
827#else
Alexander Grafca7f4202010-03-24 21:48:28 +0100828 ulong dar = 0;
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200829 ulong ra = get_ra(inst);
830 ulong rb = get_rb(inst);
Alexander Grafca7f4202010-03-24 21:48:28 +0100831
832 switch (get_op(inst)) {
833 case OP_LFS:
834 case OP_LFD:
835 case OP_STFD:
836 case OP_STFS:
Alexander Grafca7f4202010-03-24 21:48:28 +0100837 if (ra)
838 dar = kvmppc_get_gpr(vcpu, ra);
839 dar += (s32)((s16)inst);
840 break;
841 case 31:
Alexander Grafca7f4202010-03-24 21:48:28 +0100842 if (ra)
843 dar = kvmppc_get_gpr(vcpu, ra);
Alexander Grafc46dc9a2012-05-04 14:01:33 +0200844 dar += kvmppc_get_gpr(vcpu, rb);
Alexander Grafca7f4202010-03-24 21:48:28 +0100845 break;
846 default:
847 printk(KERN_INFO "KVM: Unaligned instruction 0x%x\n", inst);
848 break;
849 }
850
851 return dar;
Aneesh Kumar K.V7310f3a2014-05-12 17:04:05 +0530852#endif
Alexander Grafca7f4202010-03-24 21:48:28 +0100853}