blob: 46d7a690a28704bbb5bc6a546791e99e0bba7497 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
Masahiro Yamada248a1d62017-04-24 13:50:21 +090032#include <drm/ttm/ttm_bo_api.h>
33#include <drm/ttm/ttm_bo_driver.h>
34#include <drm/ttm/ttm_placement.h>
35#include <drm/ttm/ttm_module.h>
36#include <drm/ttm/ttm_page_alloc.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
Tom St Denis38290b22017-09-18 07:28:14 -040045#include <linux/iommu.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040046#include "amdgpu.h"
Andres Rodriguezb82485f2017-09-15 21:05:19 -040047#include "amdgpu_object.h"
Tom St Denisaca81712017-07-31 09:35:24 -040048#include "amdgpu_trace.h"
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049#include "bif/bif_4_1_d.h"
50
51#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
52
Christian Königabca90f2017-06-30 11:05:54 +020053static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
54 struct ttm_mem_reg *mem, unsigned num_pages,
55 uint64_t offset, unsigned window,
56 struct amdgpu_ring *ring,
57 uint64_t *addr);
58
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
60static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
61
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062/*
63 * Global memory.
64 */
65static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
66{
67 return ttm_mem_global_init(ref->object);
68}
69
70static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
71{
72 ttm_mem_global_release(ref->object);
73}
74
Alex Deucher70b5c5a2016-11-15 16:55:53 -050075static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040076{
77 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010078 struct amdgpu_ring *ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +010079 struct drm_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080 int r;
81
82 adev->mman.mem_global_referenced = false;
83 global_ref = &adev->mman.mem_global_ref;
84 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
85 global_ref->size = sizeof(struct ttm_mem_global);
86 global_ref->init = &amdgpu_ttm_mem_global_init;
87 global_ref->release = &amdgpu_ttm_mem_global_release;
88 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +080089 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090 DRM_ERROR("Failed setting up TTM memory accounting "
91 "subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +080092 goto error_mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040093 }
94
95 adev->mman.bo_global_ref.mem_glob =
96 adev->mman.mem_global_ref.object;
97 global_ref = &adev->mman.bo_global_ref.ref;
98 global_ref->global_type = DRM_GLOBAL_TTM_BO;
99 global_ref->size = sizeof(struct ttm_bo_global);
100 global_ref->init = &ttm_bo_global_init;
101 global_ref->release = &ttm_bo_global_release;
102 r = drm_global_item_ref(global_ref);
Huang Ruie9d035e2016-09-07 20:55:42 +0800103 if (r) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400104 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800105 goto error_bo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 }
107
Christian Königabca90f2017-06-30 11:05:54 +0200108 mutex_init(&adev->mman.gtt_window_lock);
109
Christian König703297c2016-02-10 14:20:50 +0100110 ring = adev->mman.buffer_funcs_ring;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100111 rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
112 r = drm_sched_entity_init(&ring->sched, &adev->mman.entity,
Monk Liub3eebe32017-10-23 12:23:29 +0800113 rq, amdgpu_sched_jobs, NULL);
Huang Ruie9d035e2016-09-07 20:55:42 +0800114 if (r) {
Christian König703297c2016-02-10 14:20:50 +0100115 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
Huang Ruie9d035e2016-09-07 20:55:42 +0800116 goto error_entity;
Christian König703297c2016-02-10 14:20:50 +0100117 }
118
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400119 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100120
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121 return 0;
Huang Ruie9d035e2016-09-07 20:55:42 +0800122
123error_entity:
124 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
125error_bo:
126 drm_global_item_unref(&adev->mman.mem_global_ref);
127error_mem:
128 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129}
130
131static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
132{
133 if (adev->mman.mem_global_referenced) {
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100134 drm_sched_entity_fini(adev->mman.entity.sched,
Christian König703297c2016-02-10 14:20:50 +0100135 &adev->mman.entity);
Christian Königabca90f2017-06-30 11:05:54 +0200136 mutex_destroy(&adev->mman.gtt_window_lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400137 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
138 drm_global_item_unref(&adev->mman.mem_global_ref);
139 adev->mman.mem_global_referenced = false;
140 }
141}
142
143static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
144{
145 return 0;
146}
147
148static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
149 struct ttm_mem_type_manager *man)
150{
151 struct amdgpu_device *adev;
152
Christian Königa7d64de2016-09-15 14:58:48 +0200153 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154
155 switch (type) {
156 case TTM_PL_SYSTEM:
157 /* System memory */
158 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
159 man->available_caching = TTM_PL_MASK_CACHING;
160 man->default_caching = TTM_PL_FLAG_CACHED;
161 break;
162 case TTM_PL_TT:
Christian Königbb990bb2016-09-09 16:32:33 +0200163 man->func = &amdgpu_gtt_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100164 man->gpu_offset = adev->gmc.gart_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400165 man->available_caching = TTM_PL_MASK_CACHING;
166 man->default_caching = TTM_PL_FLAG_CACHED;
167 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
168 break;
169 case TTM_PL_VRAM:
170 /* "On-card" video ram */
Christian König6a7f76e2016-08-24 15:51:49 +0200171 man->func = &amdgpu_vram_mgr_func;
Christian König770d13b2018-01-12 14:52:22 +0100172 man->gpu_offset = adev->gmc.vram_start;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 man->flags = TTM_MEMTYPE_FLAG_FIXED |
174 TTM_MEMTYPE_FLAG_MAPPABLE;
175 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
176 man->default_caching = TTM_PL_FLAG_WC;
177 break;
178 case AMDGPU_PL_GDS:
179 case AMDGPU_PL_GWS:
180 case AMDGPU_PL_OA:
181 /* On-chip GDS memory*/
182 man->func = &ttm_bo_manager_func;
183 man->gpu_offset = 0;
184 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
185 man->available_caching = TTM_PL_FLAG_UNCACHED;
186 man->default_caching = TTM_PL_FLAG_UNCACHED;
187 break;
188 default:
189 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
190 return -EINVAL;
191 }
192 return 0;
193}
194
195static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
196 struct ttm_placement *placement)
197{
Christian Königa7d64de2016-09-15 14:58:48 +0200198 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200199 struct amdgpu_bo *abo;
Arvind Yadav1aaa5602017-07-02 14:43:58 +0530200 static const struct ttm_place placements = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400201 .fpfn = 0,
202 .lpfn = 0,
203 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
204 };
205
206 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
207 placement->placement = &placements;
208 placement->busy_placement = &placements;
209 placement->num_placement = 1;
210 placement->num_busy_placement = 1;
211 return;
212 }
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400213 abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400214 switch (bo->mem.mem_type) {
215 case TTM_PL_VRAM:
Huang Ruicbcbea92017-04-11 09:24:56 +0800216 if (adev->mman.buffer_funcs &&
217 adev->mman.buffer_funcs_ring &&
218 adev->mman.buffer_funcs_ring->ready == false) {
Christian König765e7fb2016-09-15 15:06:50 +0200219 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Christian König770d13b2018-01-12 14:52:22 +0100220 } else if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900221 !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
Christian König770d13b2018-01-12 14:52:22 +0100222 unsigned fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900223 struct drm_mm_node *node = bo->mem.mm_node;
224 unsigned long pages_left;
225
226 for (pages_left = bo->mem.num_pages;
227 pages_left;
228 pages_left -= node->size, node++) {
229 if (node->start < fpfn)
230 break;
231 }
232
233 if (!pages_left)
234 goto gtt;
235
236 /* Try evicting to the CPU inaccessible part of VRAM
237 * first, but only set GTT as busy placement, so this
238 * BO will be evicted to GTT rather than causing other
239 * BOs to be evicted from VRAM
240 */
241 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
242 AMDGPU_GEM_DOMAIN_GTT);
243 abo->placements[0].fpfn = fpfn;
244 abo->placements[0].lpfn = 0;
245 abo->placement.busy_placement = &abo->placements[1];
246 abo->placement.num_busy_placement = 1;
Christian König08291c52016-09-12 16:06:18 +0200247 } else {
Michel Dänzercb2dd1a2017-07-04 17:16:42 +0900248gtt:
Christian König765e7fb2016-09-15 15:06:50 +0200249 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
Christian König08291c52016-09-12 16:06:18 +0200250 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400251 break;
252 case TTM_PL_TT:
253 default:
Christian König765e7fb2016-09-15 15:06:50 +0200254 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400255 }
Christian König765e7fb2016-09-15 15:06:50 +0200256 *placement = abo->placement;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400257}
258
259static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
260{
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400261 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400262
Jérôme Glisse054892e2016-04-19 09:07:51 -0400263 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
264 return -EPERM;
Dave Airlie28a39652016-09-30 13:18:26 +1000265 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
David Herrmannd9a1f0b2016-09-01 14:48:33 +0200266 filp->private_data);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400267}
268
269static void amdgpu_move_null(struct ttm_buffer_object *bo,
270 struct ttm_mem_reg *new_mem)
271{
272 struct ttm_mem_reg *old_mem = &bo->mem;
273
274 BUG_ON(old_mem->mm_node != NULL);
275 *old_mem = *new_mem;
276 new_mem->mm_node = NULL;
277}
278
Christian König92c60d92017-06-29 10:44:39 +0200279static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
280 struct drm_mm_node *mm_node,
281 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400282{
Christian Königabca90f2017-06-30 11:05:54 +0200283 uint64_t addr = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400284
Christian König3da917b2017-10-27 14:17:09 +0200285 if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
Christian Königabca90f2017-06-30 11:05:54 +0200286 addr = mm_node->start << PAGE_SHIFT;
287 addr += bo->bdev->man[mem->mem_type].gpu_offset;
288 }
Christian König92c60d92017-06-29 10:44:39 +0200289 return addr;
Christian König8892f152016-08-17 10:46:52 +0200290}
291
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400292/**
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400293 * amdgpu_find_mm_node - Helper function finds the drm_mm_node
294 * corresponding to @offset. It also modifies the offset to be
295 * within the drm_mm_node returned
296 */
297static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
298 unsigned long *offset)
Christian König8892f152016-08-17 10:46:52 +0200299{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400300 struct drm_mm_node *mm_node = mem->mm_node;
301
302 while (*offset >= (mm_node->size << PAGE_SHIFT)) {
303 *offset -= (mm_node->size << PAGE_SHIFT);
304 ++mm_node;
305 }
306 return mm_node;
307}
308
309/**
310 * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400311 *
312 * The function copies @size bytes from {src->mem + src->offset} to
313 * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
314 * move and different for a BO to BO copy.
315 *
316 * @f: Returns the last fence if multiple jobs are submitted.
317 */
318int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
319 struct amdgpu_copy_mem *src,
320 struct amdgpu_copy_mem *dst,
321 uint64_t size,
322 struct reservation_object *resv,
323 struct dma_fence **f)
Christian König8892f152016-08-17 10:46:52 +0200324{
Christian König8892f152016-08-17 10:46:52 +0200325 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400326 struct drm_mm_node *src_mm, *dst_mm;
327 uint64_t src_node_start, dst_node_start, src_node_size,
328 dst_node_size, src_page_offset, dst_page_offset;
Dave Airlie220196b2016-10-28 11:33:52 +1000329 struct dma_fence *fence = NULL;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400330 int r = 0;
331 const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
332 AMDGPU_GPU_PAGE_SIZE);
Christian König8892f152016-08-17 10:46:52 +0200333
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400334 if (!ring->ready) {
335 DRM_ERROR("Trying to move memory with ring turned off.\n");
336 return -EINVAL;
337 }
338
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400339 src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400340 src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
341 src->offset;
342 src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
343 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König92c60d92017-06-29 10:44:39 +0200344
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400345 dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400346 dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
347 dst->offset;
348 dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
349 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200350
Christian Königabca90f2017-06-30 11:05:54 +0200351 mutex_lock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400352
353 while (size) {
354 unsigned long cur_size;
355 uint64_t from = src_node_start, to = dst_node_start;
Dave Airlie220196b2016-10-28 11:33:52 +1000356 struct dma_fence *next;
Christian König8892f152016-08-17 10:46:52 +0200357
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400358 /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
359 * begins at an offset, then adjust the size accordingly
360 */
361 cur_size = min3(min(src_node_size, dst_node_size), size,
362 GTT_MAX_BYTES);
363 if (cur_size + src_page_offset > GTT_MAX_BYTES ||
364 cur_size + dst_page_offset > GTT_MAX_BYTES)
365 cur_size -= max(src_page_offset, dst_page_offset);
366
367 /* Map only what needs to be accessed. Map src to window 0 and
368 * dst to window 1
369 */
370 if (src->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200371 !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400372 r = amdgpu_map_buffer(src->bo, src->mem,
373 PFN_UP(cur_size + src_page_offset),
374 src_node_start, 0, ring,
375 &from);
Christian Königabca90f2017-06-30 11:05:54 +0200376 if (r)
377 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400378 /* Adjust the offset because amdgpu_map_buffer returns
379 * start of mapped page
380 */
381 from += src_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200382 }
383
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400384 if (dst->mem->mem_type == TTM_PL_TT &&
Christian König3da917b2017-10-27 14:17:09 +0200385 !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400386 r = amdgpu_map_buffer(dst->bo, dst->mem,
387 PFN_UP(cur_size + dst_page_offset),
388 dst_node_start, 1, ring,
389 &to);
Christian Königabca90f2017-06-30 11:05:54 +0200390 if (r)
391 goto error;
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400392 to += dst_page_offset;
Christian Königabca90f2017-06-30 11:05:54 +0200393 }
394
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400395 r = amdgpu_copy_buffer(ring, from, to, cur_size,
396 resv, &next, false, true);
Christian König8892f152016-08-17 10:46:52 +0200397 if (r)
398 goto error;
399
Dave Airlie220196b2016-10-28 11:33:52 +1000400 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200401 fence = next;
402
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400403 size -= cur_size;
404 if (!size)
Christian König8892f152016-08-17 10:46:52 +0200405 break;
406
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400407 src_node_size -= cur_size;
408 if (!src_node_size) {
409 src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
410 src->mem);
411 src_node_size = (src_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200412 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400413 src_node_start += cur_size;
414 src_page_offset = src_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200415 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400416 dst_node_size -= cur_size;
417 if (!dst_node_size) {
418 dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
419 dst->mem);
420 dst_node_size = (dst_mm->size << PAGE_SHIFT);
Christian König8892f152016-08-17 10:46:52 +0200421 } else {
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400422 dst_node_start += cur_size;
423 dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
Christian König8892f152016-08-17 10:46:52 +0200424 }
425 }
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400426error:
Christian Königabca90f2017-06-30 11:05:54 +0200427 mutex_unlock(&adev->mman.gtt_window_lock);
Harish Kasiviswanathan1eca5a52017-10-03 15:41:56 -0400428 if (f)
429 *f = dma_fence_get(fence);
430 dma_fence_put(fence);
431 return r;
432}
433
434
435static int amdgpu_move_blit(struct ttm_buffer_object *bo,
436 bool evict, bool no_wait_gpu,
437 struct ttm_mem_reg *new_mem,
438 struct ttm_mem_reg *old_mem)
439{
440 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
441 struct amdgpu_copy_mem src, dst;
442 struct dma_fence *fence = NULL;
443 int r;
444
445 src.bo = bo;
446 dst.bo = bo;
447 src.mem = old_mem;
448 dst.mem = new_mem;
449 src.offset = 0;
450 dst.offset = 0;
451
452 r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
453 new_mem->num_pages << PAGE_SHIFT,
454 bo->resv, &fence);
455 if (r)
456 goto error;
Christian Königce64bc22016-06-15 13:44:05 +0200457
458 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100459 dma_fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400460 return r;
Christian König8892f152016-08-17 10:46:52 +0200461
462error:
463 if (fence)
Dave Airlie220196b2016-10-28 11:33:52 +1000464 dma_fence_wait(fence, false);
465 dma_fence_put(fence);
Christian König8892f152016-08-17 10:46:52 +0200466 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400467}
468
Christian Königdfb8fa92017-04-26 16:44:41 +0200469static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
470 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400471 struct ttm_mem_reg *new_mem)
472{
473 struct amdgpu_device *adev;
474 struct ttm_mem_reg *old_mem = &bo->mem;
475 struct ttm_mem_reg tmp_mem;
476 struct ttm_place placements;
477 struct ttm_placement placement;
478 int r;
479
Christian Königa7d64de2016-09-15 14:58:48 +0200480 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400481 tmp_mem = *new_mem;
482 tmp_mem.mm_node = NULL;
483 placement.num_placement = 1;
484 placement.placement = &placements;
485 placement.num_busy_placement = 1;
486 placement.busy_placement = &placements;
487 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200488 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400489 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200490 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400491 if (unlikely(r)) {
492 return r;
493 }
494
495 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
496 if (unlikely(r)) {
497 goto out_cleanup;
498 }
499
Roger He993baf12017-12-21 17:42:51 +0800500 r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400501 if (unlikely(r)) {
502 goto out_cleanup;
503 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200504 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400505 if (unlikely(r)) {
506 goto out_cleanup;
507 }
Roger He3e98d822017-12-08 20:19:32 +0800508 r = ttm_bo_move_ttm(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400509out_cleanup:
510 ttm_bo_mem_put(bo, &tmp_mem);
511 return r;
512}
513
Christian Königdfb8fa92017-04-26 16:44:41 +0200514static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
515 struct ttm_operation_ctx *ctx,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400516 struct ttm_mem_reg *new_mem)
517{
518 struct amdgpu_device *adev;
519 struct ttm_mem_reg *old_mem = &bo->mem;
520 struct ttm_mem_reg tmp_mem;
521 struct ttm_placement placement;
522 struct ttm_place placements;
523 int r;
524
Christian Königa7d64de2016-09-15 14:58:48 +0200525 adev = amdgpu_ttm_adev(bo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400526 tmp_mem = *new_mem;
527 tmp_mem.mm_node = NULL;
528 placement.num_placement = 1;
529 placement.placement = &placements;
530 placement.num_busy_placement = 1;
531 placement.busy_placement = &placements;
532 placements.fpfn = 0;
Christian König5e7e8392017-06-30 12:19:42 +0200533 placements.lpfn = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400534 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
Christian Königdfb8fa92017-04-26 16:44:41 +0200535 r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400536 if (unlikely(r)) {
537 return r;
538 }
Roger He3e98d822017-12-08 20:19:32 +0800539 r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400540 if (unlikely(r)) {
541 goto out_cleanup;
542 }
Christian Königdfb8fa92017-04-26 16:44:41 +0200543 r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400544 if (unlikely(r)) {
545 goto out_cleanup;
546 }
547out_cleanup:
548 ttm_bo_mem_put(bo, &tmp_mem);
549 return r;
550}
551
Christian König2823f4f2017-04-26 16:31:14 +0200552static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
553 struct ttm_operation_ctx *ctx,
554 struct ttm_mem_reg *new_mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400555{
556 struct amdgpu_device *adev;
Michel Dänzer104ece92016-03-28 12:53:02 +0900557 struct amdgpu_bo *abo;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400558 struct ttm_mem_reg *old_mem = &bo->mem;
559 int r;
560
Michel Dänzer104ece92016-03-28 12:53:02 +0900561 /* Can't move a pinned BO */
Andres Rodriguezb82485f2017-09-15 21:05:19 -0400562 abo = ttm_to_amdgpu_bo(bo);
Michel Dänzer104ece92016-03-28 12:53:02 +0900563 if (WARN_ON_ONCE(abo->pin_count > 0))
564 return -EINVAL;
565
Christian Königa7d64de2016-09-15 14:58:48 +0200566 adev = amdgpu_ttm_adev(bo->bdev);
Christian Königdbd5ed62016-06-21 16:28:14 +0200567
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400568 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
569 amdgpu_move_null(bo, new_mem);
570 return 0;
571 }
572 if ((old_mem->mem_type == TTM_PL_TT &&
573 new_mem->mem_type == TTM_PL_SYSTEM) ||
574 (old_mem->mem_type == TTM_PL_SYSTEM &&
575 new_mem->mem_type == TTM_PL_TT)) {
576 /* bind is enough */
577 amdgpu_move_null(bo, new_mem);
578 return 0;
579 }
580 if (adev->mman.buffer_funcs == NULL ||
581 adev->mman.buffer_funcs_ring == NULL ||
582 !adev->mman.buffer_funcs_ring->ready) {
583 /* use memcpy */
584 goto memcpy;
585 }
586
587 if (old_mem->mem_type == TTM_PL_VRAM &&
588 new_mem->mem_type == TTM_PL_SYSTEM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200589 r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
591 new_mem->mem_type == TTM_PL_VRAM) {
Christian Königdfb8fa92017-04-26 16:44:41 +0200592 r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400593 } else {
Christian König2823f4f2017-04-26 16:31:14 +0200594 r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
595 new_mem, old_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400596 }
597
598 if (r) {
599memcpy:
Roger He3e98d822017-12-08 20:19:32 +0800600 r = ttm_bo_move_memcpy(bo, ctx, new_mem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400601 if (r) {
602 return r;
603 }
604 }
605
John Brooks96cf8272017-06-30 11:31:08 -0400606 if (bo->type == ttm_bo_type_device &&
607 new_mem->mem_type == TTM_PL_VRAM &&
608 old_mem->mem_type != TTM_PL_VRAM) {
609 /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
610 * accesses the BO after it's moved.
611 */
612 abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
613 }
614
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400615 /* update statistics */
616 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
617 return 0;
618}
619
620static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
621{
622 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
Christian Königa7d64de2016-09-15 14:58:48 +0200623 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
Amber Linf8f4b9a2018-02-27 10:01:59 -0500624 struct drm_mm_node *mm_node = mem->mm_node;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400625
626 mem->bus.addr = NULL;
627 mem->bus.offset = 0;
628 mem->bus.size = mem->num_pages << PAGE_SHIFT;
629 mem->bus.base = 0;
630 mem->bus.is_iomem = false;
631 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
632 return -EINVAL;
633 switch (mem->mem_type) {
634 case TTM_PL_SYSTEM:
635 /* system memory */
636 return 0;
637 case TTM_PL_TT:
638 break;
639 case TTM_PL_VRAM:
640 mem->bus.offset = mem->start << PAGE_SHIFT;
641 /* check if it's visible */
Christian König770d13b2018-01-12 14:52:22 +0100642 if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400643 return -EINVAL;
Amber Linf8f4b9a2018-02-27 10:01:59 -0500644 /* Only physically contiguous buffers apply. In a contiguous
645 * buffer, size of the first mm_node would match the number of
646 * pages in ttm_mem_reg.
647 */
648 if (adev->mman.aper_base_kaddr &&
649 (mm_node->size == mem->num_pages))
650 mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
651 mem->bus.offset;
652
Christian König770d13b2018-01-12 14:52:22 +0100653 mem->bus.base = adev->gmc.aper_base;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400654 mem->bus.is_iomem = true;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655 break;
656 default:
657 return -EINVAL;
658 }
659 return 0;
660}
661
662static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
663{
664}
665
Christian König9bbdcc02017-03-29 11:16:05 +0200666static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
667 unsigned long page_offset)
668{
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400669 struct drm_mm_node *mm;
670 unsigned long offset = (page_offset << PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200671
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -0400672 mm = amdgpu_find_mm_node(&bo->mem, &offset);
673 return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
674 (offset >> PAGE_SHIFT);
Christian König9bbdcc02017-03-29 11:16:05 +0200675}
676
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400677/*
678 * TTM backend functions.
679 */
Christian König637dd3b2016-03-03 14:24:57 +0100680struct amdgpu_ttm_gup_task_list {
681 struct list_head list;
682 struct task_struct *task;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400683};
684
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100686 struct ttm_dma_tt ttm;
687 struct amdgpu_device *adev;
688 u64 offset;
689 uint64_t userptr;
690 struct mm_struct *usermm;
691 uint32_t userflags;
692 spinlock_t guptasklock;
693 struct list_head guptasks;
Christian König2f568db2016-02-23 12:36:59 +0100694 atomic_t mmu_invalidations;
Christian Königca666a32017-09-05 14:30:05 +0200695 uint32_t last_set_pages;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400696};
697
Christian König2f568db2016-02-23 12:36:59 +0100698int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400699{
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400700 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100701 unsigned int flags = 0;
Christian König2f568db2016-02-23 12:36:59 +0100702 unsigned pinned = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400703 int r;
704
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100705 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
706 flags |= FOLL_WRITE;
707
Christian Königb72cf4f2017-09-03 15:22:06 +0200708 down_read(&current->mm->mmap_sem);
709
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400710 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
Christian König2f568db2016-02-23 12:36:59 +0100711 /* check that we only use anonymous memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400712 to prevent problems with writeback */
713 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
714 struct vm_area_struct *vma;
715
716 vma = find_vma(gtt->usermm, gtt->userptr);
Christian Königb72cf4f2017-09-03 15:22:06 +0200717 if (!vma || vma->vm_file || vma->vm_end < end) {
718 up_read(&current->mm->mmap_sem);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400719 return -EPERM;
Christian Königb72cf4f2017-09-03 15:22:06 +0200720 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400721 }
722
723 do {
724 unsigned num_pages = ttm->num_pages - pinned;
725 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
Christian König2f568db2016-02-23 12:36:59 +0100726 struct page **p = pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100727 struct amdgpu_ttm_gup_task_list guptask;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400728
Christian König637dd3b2016-03-03 14:24:57 +0100729 guptask.task = current;
730 spin_lock(&gtt->guptasklock);
731 list_add(&guptask.list, &gtt->guptasks);
732 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400733
Lorenzo Stoakes768ae302016-10-13 01:20:16 +0100734 r = get_user_pages(userptr, num_pages, flags, p, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100735
736 spin_lock(&gtt->guptasklock);
737 list_del(&guptask.list);
738 spin_unlock(&gtt->guptasklock);
739
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400740 if (r < 0)
741 goto release_pages;
742
743 pinned += r;
744
745 } while (pinned < ttm->num_pages);
746
Christian Königb72cf4f2017-09-03 15:22:06 +0200747 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100748 return 0;
749
750release_pages:
Mel Gormanc6f92f92017-11-15 17:37:55 -0800751 release_pages(pages, pinned);
Christian Königb72cf4f2017-09-03 15:22:06 +0200752 up_read(&current->mm->mmap_sem);
Christian König2f568db2016-02-23 12:36:59 +0100753 return r;
754}
755
Christian Königa216ab02017-09-02 13:21:31 +0200756void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
Tom St Denisaca81712017-07-31 09:35:24 -0400757{
Tom St Denisaca81712017-07-31 09:35:24 -0400758 struct amdgpu_ttm_tt *gtt = (void *)ttm;
759 unsigned i;
760
Christian Königca666a32017-09-05 14:30:05 +0200761 gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
Christian Königa216ab02017-09-02 13:21:31 +0200762 for (i = 0; i < ttm->num_pages; ++i) {
763 if (ttm->pages[i])
764 put_page(ttm->pages[i]);
765
766 ttm->pages[i] = pages ? pages[i] : NULL;
Tom St Denisaca81712017-07-31 09:35:24 -0400767 }
768}
769
Christian König1b0c0f92017-09-05 14:36:44 +0200770void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
Tom St Denisaca81712017-07-31 09:35:24 -0400771{
Tom St Denisaca81712017-07-31 09:35:24 -0400772 struct amdgpu_ttm_tt *gtt = (void *)ttm;
773 unsigned i;
774
Christian König1b0c0f92017-09-05 14:36:44 +0200775 for (i = 0; i < ttm->num_pages; ++i) {
776 struct page *page = ttm->pages[i];
777
778 if (!page)
779 continue;
780
781 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
782 set_page_dirty(page);
783
784 mark_page_accessed(page);
Tom St Denisaca81712017-07-31 09:35:24 -0400785 }
786}
787
Christian König2f568db2016-02-23 12:36:59 +0100788/* prepare the sg table with the user pages */
789static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
790{
Christian Königa7d64de2016-09-15 14:58:48 +0200791 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Christian König2f568db2016-02-23 12:36:59 +0100792 struct amdgpu_ttm_tt *gtt = (void *)ttm;
793 unsigned nents;
794 int r;
795
796 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
797 enum dma_data_direction direction = write ?
798 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
799
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400800 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
801 ttm->num_pages << PAGE_SHIFT,
802 GFP_KERNEL);
803 if (r)
804 goto release_sg;
805
806 r = -ENOMEM;
807 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
808 if (nents != ttm->sg->nents)
809 goto release_sg;
810
811 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
812 gtt->ttm.dma_address, ttm->num_pages);
813
814 return 0;
815
816release_sg:
817 kfree(ttm->sg);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818 return r;
819}
820
821static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
822{
Christian Königa7d64de2016-09-15 14:58:48 +0200823 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400824 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400825
826 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
827 enum dma_data_direction direction = write ?
828 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
829
830 /* double check that we don't free the table twice */
831 if (!ttm->sg->sgl)
832 return;
833
834 /* free the sg table and pages again */
835 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
836
Christian König1b0c0f92017-09-05 14:36:44 +0200837 amdgpu_ttm_tt_mark_user_pages(ttm);
Tom St Denisaca81712017-07-31 09:35:24 -0400838
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400839 sg_free_table(ttm->sg);
840}
841
842static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
843 struct ttm_mem_reg *bo_mem)
844{
845 struct amdgpu_ttm_tt *gtt = (void*)ttm;
Christian Königac7afe62017-08-22 21:04:47 +0200846 uint64_t flags;
Dan Carpenter2ce3f5dc2017-08-09 13:30:46 +0300847 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400848
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800849 if (gtt->userptr) {
850 r = amdgpu_ttm_tt_pin_userptr(ttm);
851 if (r) {
852 DRM_ERROR("failed to pin userptr\n");
853 return r;
854 }
855 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400856 if (!ttm->num_pages) {
857 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
858 ttm->num_pages, bo_mem, ttm);
859 }
860
861 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
862 bo_mem->mem_type == AMDGPU_PL_GWS ||
863 bo_mem->mem_type == AMDGPU_PL_OA)
864 return -EINVAL;
865
Christian König3da917b2017-10-27 14:17:09 +0200866 if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
867 gtt->offset = AMDGPU_BO_INVALID_OFFSET;
Christian Königac7afe62017-08-22 21:04:47 +0200868 return 0;
Christian König3da917b2017-10-27 14:17:09 +0200869 }
Christian König98a7f882017-06-30 10:41:07 +0200870
Christian Königac7afe62017-08-22 21:04:47 +0200871 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
872 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
873 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
874 ttm->pages, gtt->ttm.dma_address, flags);
875
Christian Königc1c7ce82017-10-16 16:50:32 +0200876 if (r)
Christian Königac7afe62017-08-22 21:04:47 +0200877 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
878 ttm->num_pages, gtt->offset);
Christian König98a7f882017-06-30 10:41:07 +0200879 return r;
Christian Königc855e252016-09-05 17:00:57 +0200880}
881
Christian Königc5835bb2017-10-27 15:43:14 +0200882int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
Christian Königc855e252016-09-05 17:00:57 +0200883{
Christian König1d004022017-08-22 16:58:07 +0200884 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian Königc13c55d2017-04-12 15:33:00 +0200885 struct ttm_operation_ctx ctx = { false, false };
Christian König40575732017-10-26 17:54:12 +0200886 struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
Christian König1d004022017-08-22 16:58:07 +0200887 struct ttm_mem_reg tmp;
Christian König1d004022017-08-22 16:58:07 +0200888 struct ttm_placement placement;
889 struct ttm_place placements;
Christian König40575732017-10-26 17:54:12 +0200890 uint64_t flags;
Christian Königc855e252016-09-05 17:00:57 +0200891 int r;
892
Christian König3da917b2017-10-27 14:17:09 +0200893 if (bo->mem.mem_type != TTM_PL_TT ||
894 amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
Christian Königc855e252016-09-05 17:00:57 +0200895 return 0;
896
Christian König1d004022017-08-22 16:58:07 +0200897 tmp = bo->mem;
898 tmp.mm_node = NULL;
899 placement.num_placement = 1;
900 placement.placement = &placements;
901 placement.num_busy_placement = 1;
902 placement.busy_placement = &placements;
903 placements.fpfn = 0;
Christian König770d13b2018-01-12 14:52:22 +0100904 placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
Christian Königec8c9f82017-10-16 13:47:15 +0200905 placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
906 TTM_PL_FLAG_TT;
Christian Königbb990bb2016-09-09 16:32:33 +0200907
Christian Königc13c55d2017-04-12 15:33:00 +0200908 r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
Christian König1d004022017-08-22 16:58:07 +0200909 if (unlikely(r))
910 return r;
911
Christian König40575732017-10-26 17:54:12 +0200912 flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
913 gtt->offset = (u64)tmp.start << PAGE_SHIFT;
914 r = amdgpu_gart_bind(adev, gtt->offset, bo->ttm->num_pages,
915 bo->ttm->pages, gtt->ttm.dma_address, flags);
916 if (unlikely(r)) {
Christian König1d004022017-08-22 16:58:07 +0200917 ttm_bo_mem_put(bo, &tmp);
Christian König40575732017-10-26 17:54:12 +0200918 return r;
919 }
Christian König1d004022017-08-22 16:58:07 +0200920
Christian König40575732017-10-26 17:54:12 +0200921 ttm_bo_mem_put(bo, &bo->mem);
922 bo->mem = tmp;
923 bo->offset = (bo->mem.start << PAGE_SHIFT) +
924 bo->bdev->man[bo->mem.mem_type].gpu_offset;
925
926 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400927}
928
Christian Königc1c7ce82017-10-16 16:50:32 +0200929int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800930{
Christian Königc1c7ce82017-10-16 16:50:32 +0200931 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
932 struct amdgpu_ttm_tt *gtt = (void *)tbo->ttm;
Monk Liu1d1a2cd2017-04-27 17:14:57 +0800933 uint64_t flags;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800934 int r;
935
Christian Königc1c7ce82017-10-16 16:50:32 +0200936 if (!gtt)
937 return 0;
938
939 flags = amdgpu_ttm_tt_pte_flags(adev, &gtt->ttm.ttm, &tbo->mem);
940 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
941 gtt->ttm.ttm.pages, gtt->ttm.dma_address, flags);
942 if (r)
943 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
944 gtt->ttm.ttm.num_pages, gtt->offset);
945 return r;
Chunming Zhou2c0d7312016-08-30 16:36:25 +0800946}
947
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400948static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
949{
950 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Roger.He738f64c2017-05-05 13:27:10 +0800951 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400952
Christian König85a4b572016-09-22 14:19:50 +0200953 if (gtt->userptr)
954 amdgpu_ttm_tt_unpin_userptr(ttm);
955
Christian König3da917b2017-10-27 14:17:09 +0200956 if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
Christian König78ab0a32016-09-09 15:39:08 +0200957 return 0;
958
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400959 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
Roger.He738f64c2017-05-05 13:27:10 +0800960 r = amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
Christian Königc1c7ce82017-10-16 16:50:32 +0200961 if (r)
Roger.He738f64c2017-05-05 13:27:10 +0800962 DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
963 gtt->ttm.ttm.num_pages, gtt->offset);
Roger.He738f64c2017-05-05 13:27:10 +0800964 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400965}
966
967static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
968{
969 struct amdgpu_ttm_tt *gtt = (void *)ttm;
970
971 ttm_dma_tt_fini(&gtt->ttm);
972 kfree(gtt);
973}
974
975static struct ttm_backend_func amdgpu_backend_func = {
976 .bind = &amdgpu_ttm_backend_bind,
977 .unbind = &amdgpu_ttm_backend_unbind,
978 .destroy = &amdgpu_ttm_backend_destroy,
979};
980
981static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
Christian König231cdaf2018-02-21 20:34:13 +0100982 unsigned long size, uint32_t page_flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400983{
984 struct amdgpu_device *adev;
985 struct amdgpu_ttm_tt *gtt;
986
Christian Königa7d64de2016-09-15 14:58:48 +0200987 adev = amdgpu_ttm_adev(bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400988
989 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
990 if (gtt == NULL) {
991 return NULL;
992 }
993 gtt->ttm.ttm.func = &amdgpu_backend_func;
994 gtt->adev = adev;
Christian König231cdaf2018-02-21 20:34:13 +0100995 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400996 kfree(gtt);
997 return NULL;
998 }
999 return &gtt->ttm.ttm;
1000}
1001
Roger Hed0cef9f2017-12-21 17:42:50 +08001002static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
1003 struct ttm_operation_ctx *ctx)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001004{
Tom St Denisaca81712017-07-31 09:35:24 -04001005 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001006 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001007 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1008
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001009 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +05301010 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001011 if (!ttm->sg)
1012 return -ENOMEM;
1013
1014 ttm->page_flags |= TTM_PAGE_FLAG_SG;
1015 ttm->state = tt_unbound;
1016 return 0;
1017 }
1018
1019 if (slave && ttm->sg) {
1020 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1021 gtt->ttm.dma_address, ttm->num_pages);
1022 ttm->state = tt_unbound;
Tom St Denis79ba2802017-09-18 08:10:00 -04001023 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001024 }
1025
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001026#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001027 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Roger Hed0cef9f2017-12-21 17:42:50 +08001028 return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001029 }
1030#endif
1031
Roger Hed0cef9f2017-12-21 17:42:50 +08001032 return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001033}
1034
1035static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
1036{
1037 struct amdgpu_device *adev;
1038 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1040
1041 if (gtt && gtt->userptr) {
Christian Königa216ab02017-09-02 13:21:31 +02001042 amdgpu_ttm_tt_set_user_pages(ttm, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001043 kfree(ttm->sg);
1044 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
1045 return;
1046 }
1047
1048 if (slave)
1049 return;
1050
Christian Königa7d64de2016-09-15 14:58:48 +02001051 adev = amdgpu_ttm_adev(ttm->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001052
1053#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001054 if (adev->need_swiotlb && swiotlb_nr_tbl()) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001055 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
1056 return;
1057 }
1058#endif
1059
Tom St Denis7405e0d2017-08-18 10:05:48 -04001060 ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001061}
1062
1063int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
1064 uint32_t flags)
1065{
1066 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1067
1068 if (gtt == NULL)
1069 return -EINVAL;
1070
1071 gtt->userptr = addr;
1072 gtt->usermm = current->mm;
1073 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +01001074 spin_lock_init(&gtt->guptasklock);
1075 INIT_LIST_HEAD(&gtt->guptasks);
Christian König2f568db2016-02-23 12:36:59 +01001076 atomic_set(&gtt->mmu_invalidations, 0);
Christian Königca666a32017-09-05 14:30:05 +02001077 gtt->last_set_pages = 0;
Christian König637dd3b2016-03-03 14:24:57 +01001078
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001079 return 0;
1080}
1081
Christian Königcc325d12016-02-08 11:08:35 +01001082struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001083{
1084 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1085
1086 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +01001087 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001088
Christian Königcc325d12016-02-08 11:08:35 +01001089 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001090}
1091
Christian Königcc1de6e2016-02-08 10:57:22 +01001092bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
1093 unsigned long end)
1094{
1095 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +01001096 struct amdgpu_ttm_gup_task_list *entry;
Christian Königcc1de6e2016-02-08 10:57:22 +01001097 unsigned long size;
1098
Christian König637dd3b2016-03-03 14:24:57 +01001099 if (gtt == NULL || !gtt->userptr)
Christian Königcc1de6e2016-02-08 10:57:22 +01001100 return false;
1101
1102 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
1103 if (gtt->userptr > end || gtt->userptr + size <= start)
1104 return false;
1105
Christian König637dd3b2016-03-03 14:24:57 +01001106 spin_lock(&gtt->guptasklock);
1107 list_for_each_entry(entry, &gtt->guptasks, list) {
1108 if (entry->task == current) {
1109 spin_unlock(&gtt->guptasklock);
1110 return false;
1111 }
1112 }
1113 spin_unlock(&gtt->guptasklock);
1114
Christian König2f568db2016-02-23 12:36:59 +01001115 atomic_inc(&gtt->mmu_invalidations);
1116
Christian Königcc1de6e2016-02-08 10:57:22 +01001117 return true;
1118}
1119
Christian König2f568db2016-02-23 12:36:59 +01001120bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1121 int *last_invalidated)
1122{
1123 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1124 int prev_invalidated = *last_invalidated;
1125
1126 *last_invalidated = atomic_read(&gtt->mmu_invalidations);
1127 return prev_invalidated != *last_invalidated;
1128}
1129
Christian Königca666a32017-09-05 14:30:05 +02001130bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
1131{
1132 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1133
1134 if (gtt == NULL || !gtt->userptr)
1135 return false;
1136
1137 return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
1138}
1139
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001140bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1141{
1142 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1143
1144 if (gtt == NULL)
1145 return false;
1146
1147 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1148}
1149
Chunming Zhou6b777602016-09-21 16:19:19 +08001150uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001151 struct ttm_mem_reg *mem)
1152{
Chunming Zhou6b777602016-09-21 16:19:19 +08001153 uint64_t flags = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001154
1155 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1156 flags |= AMDGPU_PTE_VALID;
1157
Christian König6d999052015-12-04 13:32:55 +01001158 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001159 flags |= AMDGPU_PTE_SYSTEM;
1160
Christian König6d999052015-12-04 13:32:55 +01001161 if (ttm->caching_state == tt_cached)
1162 flags |= AMDGPU_PTE_SNOOPED;
1163 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001164
Alex Xie4b98e0c2017-02-14 12:31:36 -05001165 flags |= adev->gart.gart_pte_flags;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001166 flags |= AMDGPU_PTE_READABLE;
1167
1168 if (!amdgpu_ttm_tt_is_readonly(ttm))
1169 flags |= AMDGPU_PTE_WRITEABLE;
1170
1171 return flags;
1172}
1173
Christian König9982ca62016-10-19 14:44:22 +02001174static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1175 const struct ttm_place *place)
1176{
Christian König4fcae782017-04-20 12:11:47 +02001177 unsigned long num_pages = bo->mem.num_pages;
1178 struct drm_mm_node *node = bo->mem.mm_node;
Christian König9982ca62016-10-19 14:44:22 +02001179
Christian König4fcae782017-04-20 12:11:47 +02001180 switch (bo->mem.mem_type) {
1181 case TTM_PL_TT:
1182 return true;
1183
1184 case TTM_PL_VRAM:
Christian König9982ca62016-10-19 14:44:22 +02001185 /* Check each drm MM node individually */
1186 while (num_pages) {
1187 if (place->fpfn < (node->start + node->size) &&
1188 !(place->lpfn && place->lpfn <= node->start))
1189 return true;
1190
1191 num_pages -= node->size;
1192 ++node;
1193 }
Roger He7da2e3e2017-11-02 13:14:27 +08001194 return false;
Christian König9982ca62016-10-19 14:44:22 +02001195
Christian König4fcae782017-04-20 12:11:47 +02001196 default:
1197 break;
Christian König9982ca62016-10-19 14:44:22 +02001198 }
1199
1200 return ttm_bo_eviction_valuable(bo, place);
1201}
1202
Felix Kuehlinge3426102017-07-03 14:18:27 -04001203static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
1204 unsigned long offset,
1205 void *buf, int len, int write)
1206{
Andres Rodriguezb82485f2017-09-15 21:05:19 -04001207 struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001208 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001209 struct drm_mm_node *nodes;
Felix Kuehlinge3426102017-07-03 14:18:27 -04001210 uint32_t value = 0;
1211 int ret = 0;
1212 uint64_t pos;
1213 unsigned long flags;
1214
1215 if (bo->mem.mem_type != TTM_PL_VRAM)
1216 return -EIO;
1217
Harish Kasiviswanathane1d51502017-10-06 17:36:35 -04001218 nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001219 pos = (nodes->start << PAGE_SHIFT) + offset;
1220
Christian König770d13b2018-01-12 14:52:22 +01001221 while (len && pos < adev->gmc.mc_vram_size) {
Felix Kuehlinge3426102017-07-03 14:18:27 -04001222 uint64_t aligned_pos = pos & ~(uint64_t)3;
1223 uint32_t bytes = 4 - (pos & 3);
1224 uint32_t shift = (pos & 3) * 8;
1225 uint32_t mask = 0xffffffff << shift;
1226
1227 if (len < bytes) {
1228 mask &= 0xffffffff >> (bytes - len) * 8;
1229 bytes = len;
1230 }
1231
1232 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denis97bae492017-09-14 08:57:26 -04001233 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
1234 WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001235 if (!write || mask != 0xffffffff)
Tom St Denis97bae492017-09-14 08:57:26 -04001236 value = RREG32_NO_KIQ(mmMM_DATA);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001237 if (write) {
1238 value &= ~mask;
1239 value |= (*(uint32_t *)buf << shift) & mask;
Tom St Denis97bae492017-09-14 08:57:26 -04001240 WREG32_NO_KIQ(mmMM_DATA, value);
Felix Kuehlinge3426102017-07-03 14:18:27 -04001241 }
1242 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1243 if (!write) {
1244 value = (value & mask) >> shift;
1245 memcpy(buf, &value, bytes);
1246 }
1247
1248 ret += bytes;
1249 buf = (uint8_t *)buf + bytes;
1250 pos += bytes;
1251 len -= bytes;
1252 if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
1253 ++nodes;
1254 pos = (nodes->start << PAGE_SHIFT);
1255 }
1256 }
1257
1258 return ret;
1259}
1260
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001261static struct ttm_bo_driver amdgpu_bo_driver = {
1262 .ttm_tt_create = &amdgpu_ttm_tt_create,
1263 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1264 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1265 .invalidate_caches = &amdgpu_invalidate_caches,
1266 .init_mem_type = &amdgpu_init_mem_type,
Christian König9982ca62016-10-19 14:44:22 +02001267 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001268 .evict_flags = &amdgpu_evict_flags,
1269 .move = &amdgpu_bo_move,
1270 .verify_access = &amdgpu_verify_access,
1271 .move_notify = &amdgpu_bo_move_notify,
1272 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1273 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1274 .io_mem_free = &amdgpu_ttm_io_mem_free,
Christian König9bbdcc02017-03-29 11:16:05 +02001275 .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
Felix Kuehlinge3426102017-07-03 14:18:27 -04001276 .access_memory = &amdgpu_ttm_access_memory
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001277};
1278
Alex Deucherf5ec6972017-12-14 16:39:02 -05001279/*
1280 * Firmware Reservation functions
1281 */
1282/**
1283 * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
1284 *
1285 * @adev: amdgpu_device pointer
1286 *
1287 * free fw reserved vram if it has been reserved.
1288 */
1289static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
1290{
1291 amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
1292 NULL, &adev->fw_vram_usage.va);
1293}
1294
1295/**
1296 * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
1297 *
1298 * @adev: amdgpu_device pointer
1299 *
1300 * create bo vram reservation from fw.
1301 */
1302static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
1303{
1304 struct ttm_operation_ctx ctx = { false, false };
1305 int r = 0;
1306 int i;
Christian König770d13b2018-01-12 14:52:22 +01001307 u64 vram_size = adev->gmc.visible_vram_size;
Alex Deucherf5ec6972017-12-14 16:39:02 -05001308 u64 offset = adev->fw_vram_usage.start_offset;
1309 u64 size = adev->fw_vram_usage.size;
1310 struct amdgpu_bo *bo;
1311
1312 adev->fw_vram_usage.va = NULL;
1313 adev->fw_vram_usage.reserved_bo = NULL;
1314
1315 if (adev->fw_vram_usage.size > 0 &&
1316 adev->fw_vram_usage.size <= vram_size) {
1317
1318 r = amdgpu_bo_create(adev, adev->fw_vram_usage.size,
1319 PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM,
1320 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
Christian König8febe612018-01-24 19:55:32 +01001321 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS, NULL, NULL,
Alex Deucherf5ec6972017-12-14 16:39:02 -05001322 &adev->fw_vram_usage.reserved_bo);
1323 if (r)
1324 goto error_create;
1325
1326 r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
1327 if (r)
1328 goto error_reserve;
1329
1330 /* remove the original mem node and create a new one at the
1331 * request position
1332 */
1333 bo = adev->fw_vram_usage.reserved_bo;
1334 offset = ALIGN(offset, PAGE_SIZE);
1335 for (i = 0; i < bo->placement.num_placement; ++i) {
1336 bo->placements[i].fpfn = offset >> PAGE_SHIFT;
1337 bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
1338 }
1339
1340 ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
1341 r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
1342 &bo->tbo.mem, &ctx);
1343 if (r)
1344 goto error_pin;
1345
1346 r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
1347 AMDGPU_GEM_DOMAIN_VRAM,
1348 adev->fw_vram_usage.start_offset,
1349 (adev->fw_vram_usage.start_offset +
1350 adev->fw_vram_usage.size), NULL);
1351 if (r)
1352 goto error_pin;
1353 r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
1354 &adev->fw_vram_usage.va);
1355 if (r)
1356 goto error_kmap;
1357
1358 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1359 }
1360 return r;
1361
1362error_kmap:
1363 amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
1364error_pin:
1365 amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
1366error_reserve:
1367 amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
1368error_create:
1369 adev->fw_vram_usage.va = NULL;
1370 adev->fw_vram_usage.reserved_bo = NULL;
1371 return r;
1372}
1373
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001374int amdgpu_ttm_init(struct amdgpu_device *adev)
1375{
Christian König36d38372017-07-07 13:17:45 +02001376 uint64_t gtt_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001377 int r;
John Brooks218b5dc2017-06-27 22:33:17 -04001378 u64 vis_vram_limit;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001379
Alex Deucher70b5c5a2016-11-15 16:55:53 -05001380 r = amdgpu_ttm_global_init(adev);
1381 if (r) {
1382 return r;
1383 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001384 /* No others user of address space so set it to 0 */
1385 r = ttm_bo_device_init(&adev->mman.bdev,
1386 adev->mman.bo_global_ref.ref.object,
1387 &amdgpu_bo_driver,
1388 adev->ddev->anon_inode->i_mapping,
1389 DRM_FILE_PAGE_OFFSET,
1390 adev->need_dma32);
1391 if (r) {
1392 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1393 return r;
1394 }
1395 adev->mman.initialized = true;
Andrey Grodzovsky7cce9582018-01-16 10:06:36 -05001396
1397 /* We opt to avoid OOM on system pages allocations */
1398 adev->mman.bdev.no_retry = true;
1399
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001400 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
Christian König770d13b2018-01-12 14:52:22 +01001401 adev->gmc.real_vram_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001402 if (r) {
1403 DRM_ERROR("Failed initializing VRAM heap.\n");
1404 return r;
1405 }
John Brooks218b5dc2017-06-27 22:33:17 -04001406
1407 /* Reduce size of CPU-visible VRAM if requested */
1408 vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
1409 if (amdgpu_vis_vram_limit > 0 &&
Christian König770d13b2018-01-12 14:52:22 +01001410 vis_vram_limit <= adev->gmc.visible_vram_size)
1411 adev->gmc.visible_vram_size = vis_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -04001412
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001413 /* Change the size here instead of the init above so only lpfn is affected */
Christian König57adc4c2018-03-01 11:01:52 +01001414 amdgpu_ttm_set_buffer_funcs_status(adev, false);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001415#ifdef CONFIG_64BIT
1416 adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
1417 adev->gmc.visible_vram_size);
1418#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001419
Horace Chena05502e2017-09-29 14:41:57 +08001420 /*
1421 *The reserved vram for firmware must be pinned to the specified
1422 *place on the VRAM, so reserve it early.
1423 */
Alex Deucherf5ec6972017-12-14 16:39:02 -05001424 r = amdgpu_ttm_fw_reserve_vram_init(adev);
Horace Chena05502e2017-09-29 14:41:57 +08001425 if (r) {
1426 return r;
1427 }
1428
Christian König770d13b2018-01-12 14:52:22 +01001429 r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
Christian Königa4a02772017-07-27 17:24:36 +02001430 AMDGPU_GEM_DOMAIN_VRAM,
Kent Russell5af2c102017-08-08 07:48:01 -04001431 &adev->stolen_vga_memory,
Christian Königa4a02772017-07-27 17:24:36 +02001432 NULL, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001433 if (r)
1434 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001435 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
Christian König770d13b2018-01-12 14:52:22 +01001436 (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
Christian König36d38372017-07-07 13:17:45 +02001437
Roger He424e2c82017-11-10 19:05:13 +08001438 if (amdgpu_gtt_size == -1) {
1439 struct sysinfo si;
1440
1441 si_meminfo(&si);
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001442 gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
Christian König770d13b2018-01-12 14:52:22 +01001443 adev->gmc.mc_vram_size),
Andrey Grodzovsky24562522017-12-15 12:09:16 -05001444 ((uint64_t)si.totalram * si.mem_unit * 3/4));
1445 }
1446 else
Christian König36d38372017-07-07 13:17:45 +02001447 gtt_size = (uint64_t)amdgpu_gtt_size << 20;
1448 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001449 if (r) {
1450 DRM_ERROR("Failed initializing GTT heap.\n");
1451 return r;
1452 }
1453 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
Christian König36d38372017-07-07 13:17:45 +02001454 (unsigned)(gtt_size / (1024 * 1024)));
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001455
1456 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1457 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1458 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1459 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1460 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1461 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1462 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1463 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1464 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1465 /* GDS Memory */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001466 if (adev->gds.mem.total_size) {
1467 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1468 adev->gds.mem.total_size >> PAGE_SHIFT);
1469 if (r) {
1470 DRM_ERROR("Failed initializing GDS heap.\n");
1471 return r;
1472 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001473 }
1474
1475 /* GWS */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001476 if (adev->gds.gws.total_size) {
1477 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1478 adev->gds.gws.total_size >> PAGE_SHIFT);
1479 if (r) {
1480 DRM_ERROR("Failed initializing gws heap.\n");
1481 return r;
1482 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001483 }
1484
1485 /* OA */
Alex Deucherd2d51d82017-03-15 09:45:48 -04001486 if (adev->gds.oa.total_size) {
1487 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1488 adev->gds.oa.total_size >> PAGE_SHIFT);
1489 if (r) {
1490 DRM_ERROR("Failed initializing oa heap.\n");
1491 return r;
1492 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001493 }
1494
1495 r = amdgpu_ttm_debugfs_init(adev);
1496 if (r) {
1497 DRM_ERROR("Failed to init debugfs\n");
1498 return r;
1499 }
1500 return 0;
1501}
1502
1503void amdgpu_ttm_fini(struct amdgpu_device *adev)
1504{
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001505 if (!adev->mman.initialized)
1506 return;
Monk Liu11c6b822017-11-13 20:41:56 +08001507
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001508 amdgpu_ttm_debugfs_fini(adev);
Monk Liu11c6b822017-11-13 20:41:56 +08001509 amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
Alex Deucherf5ec6972017-12-14 16:39:02 -05001510 amdgpu_ttm_fw_reserve_vram_fini(adev);
Amber Linf8f4b9a2018-02-27 10:01:59 -05001511 if (adev->mman.aper_base_kaddr)
1512 iounmap(adev->mman.aper_base_kaddr);
1513 adev->mman.aper_base_kaddr = NULL;
Monk Liu11c6b822017-11-13 20:41:56 +08001514
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001515 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1516 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
Alex Deucherd2d51d82017-03-15 09:45:48 -04001517 if (adev->gds.mem.total_size)
1518 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1519 if (adev->gds.gws.total_size)
1520 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1521 if (adev->gds.oa.total_size)
1522 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001523 ttm_bo_device_release(&adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001524 amdgpu_ttm_global_fini(adev);
1525 adev->mman.initialized = false;
1526 DRM_INFO("amdgpu: ttm finalized\n");
1527}
1528
Christian König57adc4c2018-03-01 11:01:52 +01001529/**
1530 * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
1531 *
1532 * @adev: amdgpu_device pointer
1533 * @enable: true when we can use buffer functions.
1534 *
1535 * Enable/disable use of buffer functions during suspend/resume. This should
1536 * only be called at bootup or when userspace isn't running.
1537 */
1538void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001539{
Christian König57adc4c2018-03-01 11:01:52 +01001540 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
1541 uint64_t size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001542
1543 if (!adev->mman.initialized)
1544 return;
1545
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001546 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
Christian König57adc4c2018-03-01 11:01:52 +01001547 if (enable)
1548 size = adev->gmc.real_vram_size;
1549 else
1550 size = adev->gmc.visible_vram_size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001551 man->size = size >> PAGE_SHIFT;
1552}
1553
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001554int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1555{
1556 struct drm_file *file_priv;
1557 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001558
Christian Könige176fe172015-05-27 10:22:47 +02001559 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001560 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001561
1562 file_priv = filp->private_data;
1563 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001564 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001565 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001566
1567 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001568}
1569
Christian Königabca90f2017-06-30 11:05:54 +02001570static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
1571 struct ttm_mem_reg *mem, unsigned num_pages,
1572 uint64_t offset, unsigned window,
1573 struct amdgpu_ring *ring,
1574 uint64_t *addr)
1575{
1576 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
1577 struct amdgpu_device *adev = ring->adev;
1578 struct ttm_tt *ttm = bo->ttm;
1579 struct amdgpu_job *job;
1580 unsigned num_dw, num_bytes;
1581 dma_addr_t *dma_address;
1582 struct dma_fence *fence;
1583 uint64_t src_addr, dst_addr;
1584 uint64_t flags;
1585 int r;
1586
1587 BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
1588 AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
1589
Christian König770d13b2018-01-12 14:52:22 +01001590 *addr = adev->gmc.gart_start;
Christian Königabca90f2017-06-30 11:05:54 +02001591 *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
1592 AMDGPU_GPU_PAGE_SIZE;
1593
1594 num_dw = adev->mman.buffer_funcs->copy_num_dw;
1595 while (num_dw & 0x7)
1596 num_dw++;
1597
1598 num_bytes = num_pages * 8;
1599
1600 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
1601 if (r)
1602 return r;
1603
1604 src_addr = num_dw * 4;
1605 src_addr += job->ibs[0].gpu_addr;
1606
1607 dst_addr = adev->gart.table_addr;
1608 dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
1609 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
1610 dst_addr, num_bytes);
1611
1612 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1613 WARN_ON(job->ibs[0].length_dw > num_dw);
1614
1615 dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
1616 flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
1617 r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
1618 &job->ibs[0].ptr[num_dw]);
1619 if (r)
1620 goto error_free;
1621
1622 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1623 AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
1624 if (r)
1625 goto error_free;
1626
1627 dma_fence_put(fence);
1628
1629 return r;
1630
1631error_free:
1632 amdgpu_job_free(job);
1633 return r;
1634}
1635
Christian Königfc9c8f52017-06-29 11:46:15 +02001636int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
1637 uint64_t dst_offset, uint32_t byte_count,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001638 struct reservation_object *resv,
Christian Königfc9c8f52017-06-29 11:46:15 +02001639 struct dma_fence **fence, bool direct_submit,
1640 bool vm_needs_flush)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001641{
1642 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001643 struct amdgpu_job *job;
1644
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001645 uint32_t max_bytes;
1646 unsigned num_loops, num_dw;
1647 unsigned i;
1648 int r;
1649
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001650 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1651 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1652 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1653
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001654 /* for IB padding */
1655 while (num_dw & 0x7)
1656 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001657
Christian Königd71518b2016-02-01 12:20:25 +01001658 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1659 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001660 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001661
Christian Königfc9c8f52017-06-29 11:46:15 +02001662 job->vm_needs_flush = vm_needs_flush;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001663 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001664 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001665 AMDGPU_FENCE_OWNER_UNDEFINED,
1666 false);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001667 if (r) {
1668 DRM_ERROR("sync failed (%d).\n", r);
1669 goto error_free;
1670 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001671 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001672
1673 for (i = 0; i < num_loops; i++) {
1674 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1675
Christian Königd71518b2016-02-01 12:20:25 +01001676 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1677 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001678
1679 src_offset += cur_size_in_bytes;
1680 dst_offset += cur_size_in_bytes;
1681 byte_count -= cur_size_in_bytes;
1682 }
1683
Christian Königd71518b2016-02-01 12:20:25 +01001684 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1685 WARN_ON(job->ibs[0].length_dw > num_dw);
Chunming Zhoue24db982016-08-15 10:46:04 +08001686 if (direct_submit) {
1687 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +08001688 NULL, fence);
Chris Wilsonf54d1862016-10-25 13:00:45 +01001689 job->fence = dma_fence_get(*fence);
Chunming Zhoue24db982016-08-15 10:46:04 +08001690 if (r)
1691 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1692 amdgpu_job_free(job);
1693 } else {
1694 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1695 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1696 if (r)
1697 goto error_free;
1698 }
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001699
Chunming Zhoue24db982016-08-15 10:46:04 +08001700 return r;
Christian Königd71518b2016-02-01 12:20:25 +01001701
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001702error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001703 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001704 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001705}
1706
Flora Cui59b4a972016-07-19 16:48:22 +08001707int amdgpu_fill_buffer(struct amdgpu_bo *bo,
Christian König44e1bae2018-01-24 19:58:45 +01001708 uint32_t src_data,
Christian Königf29224a62016-11-17 12:06:38 +01001709 struct reservation_object *resv,
1710 struct dma_fence **fence)
Flora Cui59b4a972016-07-19 16:48:22 +08001711{
Christian Königa7d64de2016-09-15 14:58:48 +02001712 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Christian König44e1bae2018-01-24 19:58:45 +01001713 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
Flora Cui59b4a972016-07-19 16:48:22 +08001714 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1715
Christian Königf29224a62016-11-17 12:06:38 +01001716 struct drm_mm_node *mm_node;
1717 unsigned long num_pages;
Flora Cui59b4a972016-07-19 16:48:22 +08001718 unsigned int num_loops, num_dw;
Christian Königf29224a62016-11-17 12:06:38 +01001719
1720 struct amdgpu_job *job;
Flora Cui59b4a972016-07-19 16:48:22 +08001721 int r;
1722
Christian Königf29224a62016-11-17 12:06:38 +01001723 if (!ring->ready) {
1724 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1725 return -EINVAL;
1726 }
1727
Christian König92c60d92017-06-29 10:44:39 +02001728 if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königc5835bb2017-10-27 15:43:14 +02001729 r = amdgpu_ttm_alloc_gart(&bo->tbo);
Christian König92c60d92017-06-29 10:44:39 +02001730 if (r)
1731 return r;
1732 }
1733
Christian Königf29224a62016-11-17 12:06:38 +01001734 num_pages = bo->tbo.num_pages;
1735 mm_node = bo->tbo.mem.mm_node;
1736 num_loops = 0;
1737 while (num_pages) {
1738 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1739
1740 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1741 num_pages -= mm_node->size;
1742 ++mm_node;
1743 }
Christian König44e1bae2018-01-24 19:58:45 +01001744 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
Flora Cui59b4a972016-07-19 16:48:22 +08001745
1746 /* for IB padding */
Christian Königf29224a62016-11-17 12:06:38 +01001747 num_dw += 64;
Flora Cui59b4a972016-07-19 16:48:22 +08001748
1749 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1750 if (r)
1751 return r;
1752
1753 if (resv) {
1754 r = amdgpu_sync_resv(adev, &job->sync, resv,
Andres Rodriguez177ae092017-09-15 20:44:06 -04001755 AMDGPU_FENCE_OWNER_UNDEFINED, false);
Flora Cui59b4a972016-07-19 16:48:22 +08001756 if (r) {
1757 DRM_ERROR("sync failed (%d).\n", r);
1758 goto error_free;
1759 }
1760 }
1761
Christian Königf29224a62016-11-17 12:06:38 +01001762 num_pages = bo->tbo.num_pages;
1763 mm_node = bo->tbo.mem.mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001764
Christian Königf29224a62016-11-17 12:06:38 +01001765 while (num_pages) {
1766 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1767 uint64_t dst_addr;
Flora Cui59b4a972016-07-19 16:48:22 +08001768
Christian König92c60d92017-06-29 10:44:39 +02001769 dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
Christian Königf29224a62016-11-17 12:06:38 +01001770 while (byte_count) {
1771 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1772
Christian König44e1bae2018-01-24 19:58:45 +01001773 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1774 dst_addr, cur_size_in_bytes);
Christian Königf29224a62016-11-17 12:06:38 +01001775
1776 dst_addr += cur_size_in_bytes;
1777 byte_count -= cur_size_in_bytes;
1778 }
1779
1780 num_pages -= mm_node->size;
1781 ++mm_node;
Flora Cui59b4a972016-07-19 16:48:22 +08001782 }
1783
1784 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1785 WARN_ON(job->ibs[0].length_dw > num_dw);
1786 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
Christian Königf29224a62016-11-17 12:06:38 +01001787 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Flora Cui59b4a972016-07-19 16:48:22 +08001788 if (r)
1789 goto error_free;
1790
1791 return 0;
1792
1793error_free:
1794 amdgpu_job_free(job);
1795 return r;
1796}
1797
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001798#if defined(CONFIG_DEBUG_FS)
1799
1800static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1801{
1802 struct drm_info_node *node = (struct drm_info_node *)m->private;
1803 unsigned ttm_pl = *(int *)node->info_ent->data;
1804 struct drm_device *dev = node->minor->dev;
1805 struct amdgpu_device *adev = dev->dev_private;
Christian König12d4ac52017-08-07 14:07:43 +02001806 struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
Daniel Vetterb5c37142016-12-29 12:09:24 +01001807 struct drm_printer p = drm_seq_file_printer(m);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001808
Christian König12d4ac52017-08-07 14:07:43 +02001809 man->func->debug(man, &p);
Daniel Vetterb5c37142016-12-29 12:09:24 +01001810 return 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001811}
1812
1813static int ttm_pl_vram = TTM_PL_VRAM;
1814static int ttm_pl_tt = TTM_PL_TT;
1815
Nils Wallménius06ab6832016-05-02 12:46:15 -04001816static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001817 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1818 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1819 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1820#ifdef CONFIG_SWIOTLB
1821 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1822#endif
1823};
1824
1825static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1826 size_t size, loff_t *pos)
1827{
Al Viro45063092016-12-04 18:24:56 -05001828 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001829 ssize_t result = 0;
1830 int r;
1831
1832 if (size & 0x3 || *pos & 0x3)
1833 return -EINVAL;
1834
Christian König770d13b2018-01-12 14:52:22 +01001835 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis9156e722017-05-23 11:35:22 -04001836 return -ENXIO;
1837
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001838 while (size) {
1839 unsigned long flags;
1840 uint32_t value;
1841
Christian König770d13b2018-01-12 14:52:22 +01001842 if (*pos >= adev->gmc.mc_vram_size)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001843 return result;
1844
1845 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001846 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1847 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1848 value = RREG32_NO_KIQ(mmMM_DATA);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001849 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1850
1851 r = put_user(value, (uint32_t *)buf);
1852 if (r)
1853 return r;
1854
1855 result += 4;
1856 buf += 4;
1857 *pos += 4;
1858 size -= 4;
1859 }
1860
1861 return result;
1862}
1863
Tom St Denis08cab982017-08-29 08:36:52 -04001864static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
1865 size_t size, loff_t *pos)
1866{
1867 struct amdgpu_device *adev = file_inode(f)->i_private;
1868 ssize_t result = 0;
1869 int r;
1870
1871 if (size & 0x3 || *pos & 0x3)
1872 return -EINVAL;
1873
Christian König770d13b2018-01-12 14:52:22 +01001874 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001875 return -ENXIO;
1876
1877 while (size) {
1878 unsigned long flags;
1879 uint32_t value;
1880
Christian König770d13b2018-01-12 14:52:22 +01001881 if (*pos >= adev->gmc.mc_vram_size)
Tom St Denis08cab982017-08-29 08:36:52 -04001882 return result;
1883
1884 r = get_user(value, (uint32_t *)buf);
1885 if (r)
1886 return r;
1887
1888 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
Tom St Denisc30572812017-09-13 12:35:15 -04001889 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1890 WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
1891 WREG32_NO_KIQ(mmMM_DATA, value);
Tom St Denis08cab982017-08-29 08:36:52 -04001892 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1893
1894 result += 4;
1895 buf += 4;
1896 *pos += 4;
1897 size -= 4;
1898 }
1899
1900 return result;
1901}
1902
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001903static const struct file_operations amdgpu_ttm_vram_fops = {
1904 .owner = THIS_MODULE,
1905 .read = amdgpu_ttm_vram_read,
Tom St Denis08cab982017-08-29 08:36:52 -04001906 .write = amdgpu_ttm_vram_write,
1907 .llseek = default_llseek,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001908};
1909
Christian Königa1d29472016-03-30 14:42:57 +02001910#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1911
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001912static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1913 size_t size, loff_t *pos)
1914{
Al Viro45063092016-12-04 18:24:56 -05001915 struct amdgpu_device *adev = file_inode(f)->i_private;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001916 ssize_t result = 0;
1917 int r;
1918
1919 while (size) {
1920 loff_t p = *pos / PAGE_SIZE;
1921 unsigned off = *pos & ~PAGE_MASK;
1922 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1923 struct page *page;
1924 void *ptr;
1925
1926 if (p >= adev->gart.num_cpu_pages)
1927 return result;
1928
1929 page = adev->gart.pages[p];
1930 if (page) {
1931 ptr = kmap(page);
1932 ptr += off;
1933
1934 r = copy_to_user(buf, ptr, cur_size);
1935 kunmap(adev->gart.pages[p]);
1936 } else
1937 r = clear_user(buf, cur_size);
1938
1939 if (r)
1940 return -EFAULT;
1941
1942 result += cur_size;
1943 buf += cur_size;
1944 *pos += cur_size;
1945 size -= cur_size;
1946 }
1947
1948 return result;
1949}
1950
1951static const struct file_operations amdgpu_ttm_gtt_fops = {
1952 .owner = THIS_MODULE,
1953 .read = amdgpu_ttm_gtt_read,
1954 .llseek = default_llseek
1955};
1956
1957#endif
1958
Tom St Denis38290b22017-09-18 07:28:14 -04001959static ssize_t amdgpu_iova_to_phys_read(struct file *f, char __user *buf,
1960 size_t size, loff_t *pos)
1961{
1962 struct amdgpu_device *adev = file_inode(f)->i_private;
Tom St Denis38290b22017-09-18 07:28:14 -04001963 int r;
1964 uint64_t phys;
Tom St Denis38290b22017-09-18 07:28:14 -04001965 struct iommu_domain *dom;
Tom St Denisa40cfa02017-09-18 07:14:56 -04001966
Tom St Denis10cfafd2017-09-19 11:29:04 -04001967 // always return 8 bytes
1968 if (size != 8)
1969 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001970
Tom St Denis10cfafd2017-09-19 11:29:04 -04001971 // only accept page addresses
1972 if (*pos & 0xFFF)
1973 return -EINVAL;
Tom St Denis38290b22017-09-18 07:28:14 -04001974
1975 dom = iommu_get_domain_for_dev(adev->dev);
Tom St Denis10cfafd2017-09-19 11:29:04 -04001976 if (dom)
1977 phys = iommu_iova_to_phys(dom, *pos);
1978 else
1979 phys = *pos;
1980
1981 r = copy_to_user(buf, &phys, 8);
1982 if (r)
Tom St Denis38290b22017-09-18 07:28:14 -04001983 return -EFAULT;
1984
Tom St Denis10cfafd2017-09-19 11:29:04 -04001985 return 8;
Tom St Denis38290b22017-09-18 07:28:14 -04001986}
1987
1988static const struct file_operations amdgpu_ttm_iova_fops = {
1989 .owner = THIS_MODULE,
1990 .read = amdgpu_iova_to_phys_read,
Tom St Denis38290b22017-09-18 07:28:14 -04001991 .llseek = default_llseek
1992};
Tom St Denisa40cfa02017-09-18 07:14:56 -04001993
1994static const struct {
1995 char *name;
1996 const struct file_operations *fops;
1997 int domain;
1998} ttm_debugfs_entries[] = {
1999 { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
2000#ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
2001 { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
2002#endif
Tom St Denis38290b22017-09-18 07:28:14 -04002003 { "amdgpu_iova", &amdgpu_ttm_iova_fops, TTM_PL_SYSTEM },
Tom St Denisa40cfa02017-09-18 07:14:56 -04002004};
2005
Christian Königa1d29472016-03-30 14:42:57 +02002006#endif
2007
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002008static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
2009{
2010#if defined(CONFIG_DEBUG_FS)
2011 unsigned count;
2012
2013 struct drm_minor *minor = adev->ddev->primary;
2014 struct dentry *ent, *root = minor->debugfs_root;
2015
Tom St Denisa40cfa02017-09-18 07:14:56 -04002016 for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
2017 ent = debugfs_create_file(
2018 ttm_debugfs_entries[count].name,
2019 S_IFREG | S_IRUGO, root,
2020 adev,
2021 ttm_debugfs_entries[count].fops);
2022 if (IS_ERR(ent))
2023 return PTR_ERR(ent);
2024 if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
Christian König770d13b2018-01-12 14:52:22 +01002025 i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002026 else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
Christian König770d13b2018-01-12 14:52:22 +01002027 i_size_write(ent->d_inode, adev->gmc.gart_size);
Tom St Denisa40cfa02017-09-18 07:14:56 -04002028 adev->mman.debugfs_entries[count] = ent;
2029 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002030
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002031 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
2032
2033#ifdef CONFIG_SWIOTLB
Chunming Zhoufd5fd482018-02-09 10:44:09 +08002034 if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002035 --count;
2036#endif
2037
2038 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
2039#else
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002040 return 0;
2041#endif
2042}
2043
2044static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
2045{
2046#if defined(CONFIG_DEBUG_FS)
Tom St Denisa40cfa02017-09-18 07:14:56 -04002047 unsigned i;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002048
Tom St Denisa40cfa02017-09-18 07:14:56 -04002049 for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
2050 debugfs_remove(adev->mman.debugfs_entries[i]);
Christian Königa1d29472016-03-30 14:42:57 +02002051#endif
Alex Deucherd38ceaf2015-04-20 16:55:21 -04002052}