blob: 8a8577a1783b59efae0822b1215b358e3d03adc9 [file] [log] [blame]
Larry Fingerc592e632012-10-25 13:46:32 -05001/******************************************************************************
2 *
3 * Copyright(c) 2009-2012 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
33#include "../regd.h"
34#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
37#include "reg.h"
38#include "def.h"
39#include "phy.h"
40#include "dm.h"
Larry Finger57d9d9632014-02-28 15:16:49 -060041#include "../rtl8723com/dm_common.h"
Larry Fingerc592e632012-10-25 13:46:32 -050042#include "fw.h"
Larry Fingercbd0c852014-02-28 15:16:48 -060043#include "../rtl8723com/fw_common.h"
Larry Fingerc592e632012-10-25 13:46:32 -050044#include "led.h"
45#include "hw.h"
46#include "pwrseqcmd.h"
47#include "pwrseq.h"
48#include "btc.h"
49
50static void _rtl8723ae_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
51 u8 set_bits, u8 clear_bits)
52{
53 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
54 struct rtl_priv *rtlpriv = rtl_priv(hw);
55
56 rtlpci->reg_bcn_ctrl_val |= set_bits;
57 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
58
59 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
60}
61
62static void _rtl8723ae_stop_tx_beacon(struct ieee80211_hw *hw)
63{
64 struct rtl_priv *rtlpriv = rtl_priv(hw);
65 u8 tmp1byte;
66
67 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
68 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
69 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
70 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
71 tmp1byte &= ~(BIT(0));
72 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
73}
74
75static void _rtl8723ae_resume_tx_beacon(struct ieee80211_hw *hw)
76{
77 struct rtl_priv *rtlpriv = rtl_priv(hw);
78 u8 tmp1byte;
79
80 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
81 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
82 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
83 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
84 tmp1byte |= BIT(1);
85 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
86}
87
88static void _rtl8723ae_enable_bcn_sufunc(struct ieee80211_hw *hw)
89{
90 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(1));
91}
92
93static void _rtl8723ae_disable_bcn_sufunc(struct ieee80211_hw *hw)
94{
95 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(1), 0);
96}
97
98void rtl8723ae_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
99{
100 struct rtl_priv *rtlpriv = rtl_priv(hw);
101 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
102 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
103
104 switch (variable) {
105 case HW_VAR_RCR:
106 *((u32 *) (val)) = rtlpci->receive_config;
107 break;
108 case HW_VAR_RF_STATE:
109 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
110 break;
111 case HW_VAR_FWLPS_RF_ON:{
112 enum rf_pwrstate rfState;
113 u32 val_rcr;
114
115 rtlpriv->cfg->ops->get_hw_reg(hw,
116 HW_VAR_RF_STATE,
117 (u8 *) (&rfState));
118 if (rfState == ERFOFF) {
119 *((bool *) (val)) = true;
120 } else {
121 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
122 val_rcr &= 0x00070000;
123 if (val_rcr)
124 *((bool *) (val)) = false;
125 else
126 *((bool *) (val)) = true;
127 }
128 break; }
129 case HW_VAR_FW_PSMODE_STATUS:
130 *((bool *) (val)) = ppsc->fw_current_inpsmode;
131 break;
132 case HW_VAR_CORRECT_TSF:{
133 u64 tsf;
134 u32 *ptsf_low = (u32 *)&tsf;
135 u32 *ptsf_high = ((u32 *)&tsf) + 1;
136
137 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
138 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
139
140 *((u64 *) (val)) = tsf;
141
142 break; }
143 default:
144 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
145 "switch case not process\n");
146 break;
147 }
148}
149
150void rtl8723ae_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
151{
152 struct rtl_priv *rtlpriv = rtl_priv(hw);
153 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
154 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
155 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
156 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
157 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
158 u8 idx;
159
160 switch (variable) {
161 case HW_VAR_ETHER_ADDR:
162 for (idx = 0; idx < ETH_ALEN; idx++) {
163 rtl_write_byte(rtlpriv, (REG_MACID + idx),
164 val[idx]);
165 }
166 break;
167 case HW_VAR_BASIC_RATE:{
168 u16 rate_cfg = ((u16 *) val)[0];
169 u8 rate_index = 0;
170 rate_cfg = rate_cfg & 0x15f;
171 rate_cfg |= 0x01;
172 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
173 rtl_write_byte(rtlpriv, REG_RRSR + 1,
174 (rate_cfg >> 8) & 0xff);
175 while (rate_cfg > 0x1) {
176 rate_cfg = (rate_cfg >> 1);
177 rate_index++;
178 }
179 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
180 rate_index);
181 break; }
182 case HW_VAR_BSSID:
183 for (idx = 0; idx < ETH_ALEN; idx++) {
184 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
185 val[idx]);
186 }
187 break;
188 case HW_VAR_SIFS:
189 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
190 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
191
192 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
193 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
194
195 if (!mac->ht_enable)
196 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
197 0x0e0e);
198 else
199 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
200 *((u16 *) val));
201 break;
202 case HW_VAR_SLOT_TIME:{
203 u8 e_aci;
204
205 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
206 "HW_VAR_SLOT_TIME %x\n", val[0]);
207
208 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
209
210 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
211 rtlpriv->cfg->ops->set_hw_reg(hw,
212 HW_VAR_AC_PARAM,
213 (u8 *) (&e_aci));
214 }
215 break; }
216 case HW_VAR_ACK_PREAMBLE:{
217 u8 reg_tmp;
218 u8 short_preamble = (bool) (*(u8 *) val);
219 reg_tmp = (mac->cur_40_prime_sc) << 5;
220 if (short_preamble)
221 reg_tmp |= 0x80;
222
223 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
224 break; }
225 case HW_VAR_AMPDU_MIN_SPACE:{
226 u8 min_spacing_to_set;
227 u8 sec_min_space;
228
229 min_spacing_to_set = *((u8 *) val);
230 if (min_spacing_to_set <= 7) {
231 sec_min_space = 0;
232
233 if (min_spacing_to_set < sec_min_space)
234 min_spacing_to_set = sec_min_space;
235
236 mac->min_space_cfg = ((mac->min_space_cfg &
237 0xf8) |
238 min_spacing_to_set);
239
240 *val = min_spacing_to_set;
241
242 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
243 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
244 mac->min_space_cfg);
245
246 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
247 mac->min_space_cfg);
248 }
249 break; }
250 case HW_VAR_SHORTGI_DENSITY:{
251 u8 density_to_set;
252
253 density_to_set = *((u8 *) val);
254 mac->min_space_cfg |= (density_to_set << 3);
255
256 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
257 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
258 mac->min_space_cfg);
259
260 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
261 mac->min_space_cfg);
262
263 break; }
264 case HW_VAR_AMPDU_FACTOR:{
265 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
266 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
267 u8 factor_toset;
268 u8 *p_regtoset = NULL;
269 u8 index;
270
271 if ((pcipriv->bt_coexist.bt_coexistence) &&
272 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
273 p_regtoset = regtoset_bt;
274 else
275 p_regtoset = regtoset_normal;
276
277 factor_toset = *((u8 *) val);
278 if (factor_toset <= 3) {
279 factor_toset = (1 << (factor_toset + 2));
280 if (factor_toset > 0xf)
281 factor_toset = 0xf;
282
283 for (index = 0; index < 4; index++) {
284 if ((p_regtoset[index] & 0xf0) >
285 (factor_toset << 4))
286 p_regtoset[index] =
287 (p_regtoset[index] & 0x0f) |
288 (factor_toset << 4);
289
290 if ((p_regtoset[index] & 0x0f) >
291 factor_toset)
292 p_regtoset[index] =
293 (p_regtoset[index] & 0xf0) |
294 (factor_toset);
295
296 rtl_write_byte(rtlpriv,
297 (REG_AGGLEN_LMT + index),
298 p_regtoset[index]);
299
300 }
301
302 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
303 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
304 factor_toset);
305 }
306 break; }
307 case HW_VAR_AC_PARAM:{
308 u8 e_aci = *((u8 *) val);
Larry Finger57d9d9632014-02-28 15:16:49 -0600309 rtl8723_dm_init_edca_turbo(hw);
Larry Fingerc592e632012-10-25 13:46:32 -0500310
Larry Finger2cddad32014-02-28 15:16:46 -0600311 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Fingerc592e632012-10-25 13:46:32 -0500312 rtlpriv->cfg->ops->set_hw_reg(hw,
313 HW_VAR_ACM_CTRL,
314 (u8 *) (&e_aci));
315 break; }
316 case HW_VAR_ACM_CTRL:{
317 u8 e_aci = *((u8 *) val);
318 union aci_aifsn *p_aci_aifsn =
319 (union aci_aifsn *)(&(mac->ac[0].aifs));
320 u8 acm = p_aci_aifsn->f.acm;
321 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
322
323 acm_ctrl |= ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
324
325 if (acm) {
326 switch (e_aci) {
327 case AC0_BE:
328 acm_ctrl |= AcmHw_BeqEn;
329 break;
330 case AC2_VI:
331 acm_ctrl |= AcmHw_ViqEn;
332 break;
333 case AC3_VO:
334 acm_ctrl |= AcmHw_VoqEn;
335 break;
336 default:
337 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
338 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
339 acm);
340 break;
341 }
342 } else {
343 switch (e_aci) {
344 case AC0_BE:
345 acm_ctrl &= (~AcmHw_BeqEn);
346 break;
347 case AC2_VI:
348 acm_ctrl &= (~AcmHw_ViqEn);
349 break;
350 case AC3_VO:
351 acm_ctrl &= (~AcmHw_BeqEn);
352 break;
353 default:
354 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
355 "switch case not processed\n");
356 break;
357 }
358 }
359
360 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
361 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
362 acm_ctrl);
363 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
364 break; }
365 case HW_VAR_RCR:
366 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
367 rtlpci->receive_config = ((u32 *) (val))[0];
368 break;
369 case HW_VAR_RETRY_LIMIT:{
370 u8 retry_limit = ((u8 *) (val))[0];
371
372 rtl_write_word(rtlpriv, REG_RL,
373 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
374 retry_limit << RETRY_LIMIT_LONG_SHIFT);
375 break; }
376 case HW_VAR_DUAL_TSF_RST:
377 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
378 break;
379 case HW_VAR_EFUSE_BYTES:
380 rtlefuse->efuse_usedbytes = *((u16 *) val);
381 break;
382 case HW_VAR_EFUSE_USAGE:
383 rtlefuse->efuse_usedpercentage = *((u8 *) val);
384 break;
385 case HW_VAR_IO_CMD:
386 rtl8723ae_phy_set_io_cmd(hw, (*(enum io_type *)val));
387 break;
388 case HW_VAR_WPA_CONFIG:
389 rtl_write_byte(rtlpriv, REG_SECCFG, *((u8 *) val));
390 break;
391 case HW_VAR_SET_RPWM:{
392 u8 rpwm_val;
393
394 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
395 udelay(1);
396
397 if (rpwm_val & BIT(7)) {
398 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
399 (*(u8 *) val));
400 } else {
401 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
402 ((*(u8 *) val) | BIT(7)));
403 }
404
405 break; }
406 case HW_VAR_H2C_FW_PWRMODE:{
407 u8 psmode = (*(u8 *) val);
408
409 if (psmode != FW_PS_ACTIVE_MODE)
410 rtl8723ae_dm_rf_saving(hw, true);
411
412 rtl8723ae_set_fw_pwrmode_cmd(hw, (*(u8 *) val));
413 break; }
414 case HW_VAR_FW_PSMODE_STATUS:
415 ppsc->fw_current_inpsmode = *((bool *) val);
416 break;
417 case HW_VAR_H2C_FW_JOINBSSRPT:{
418 u8 mstatus = (*(u8 *) val);
419 u8 tmp_regcr, tmp_reg422;
420 bool recover = false;
421
422 if (mstatus == RT_MEDIA_CONNECT) {
423 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID, NULL);
424
425 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
426 rtl_write_byte(rtlpriv, REG_CR + 1,
427 (tmp_regcr | BIT(0)));
428
429 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
430 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
431
432 tmp_reg422 = rtl_read_byte(rtlpriv,
433 REG_FWHW_TXQ_CTRL + 2);
434 if (tmp_reg422 & BIT(6))
435 recover = true;
436 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
437 tmp_reg422 & (~BIT(6)));
438
439 rtl8723ae_set_fw_rsvdpagepkt(hw, 0);
440
441 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
442 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
443
444 if (recover)
445 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
446 tmp_reg422);
447
448 rtl_write_byte(rtlpriv, REG_CR + 1,
449 (tmp_regcr & ~(BIT(0))));
450 }
451 rtl8723ae_set_fw_joinbss_report_cmd(hw, (*(u8 *) val));
452
453 break; }
Larry Finger4b04edc2013-03-24 22:06:39 -0500454 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
455 rtl8723ae_set_p2p_ps_offload_cmd(hw, (*(u8 *)val));
456 break;
Larry Fingerc592e632012-10-25 13:46:32 -0500457 case HW_VAR_AID:{
458 u16 u2btmp;
459 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
460 u2btmp &= 0xC000;
461 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
462 mac->assoc_id));
463 break; }
464 case HW_VAR_CORRECT_TSF:{
465 u8 btype_ibss = ((u8 *) (val))[0];
466
467 if (btype_ibss == true)
468 _rtl8723ae_stop_tx_beacon(hw);
469
470 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(3));
471
472 rtl_write_dword(rtlpriv, REG_TSFTR,
473 (u32) (mac->tsf & 0xffffffff));
474 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
475 (u32) ((mac->tsf >> 32) & 0xffffffff));
476
477 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(3), 0);
478
479 if (btype_ibss == true)
480 _rtl8723ae_resume_tx_beacon(hw);
481 break; }
Larry Finger4b04edc2013-03-24 22:06:39 -0500482 case HW_VAR_FW_LPS_ACTION: {
483 bool enter_fwlps = *((bool *)val);
484 u8 rpwm_val, fw_pwrmode;
485 bool fw_current_inps;
486
487 if (enter_fwlps) {
488 rpwm_val = 0x02; /* RF off */
489 fw_current_inps = true;
490 rtlpriv->cfg->ops->set_hw_reg(hw,
491 HW_VAR_FW_PSMODE_STATUS,
492 (u8 *)(&fw_current_inps));
493 rtlpriv->cfg->ops->set_hw_reg(hw,
494 HW_VAR_H2C_FW_PWRMODE,
495 (u8 *)(&ppsc->fwctrl_psmode));
496
497 rtlpriv->cfg->ops->set_hw_reg(hw,
498 HW_VAR_SET_RPWM,
499 (u8 *)(&rpwm_val));
500 } else {
501 rpwm_val = 0x0C; /* RF on */
502 fw_pwrmode = FW_PS_ACTIVE_MODE;
503 fw_current_inps = false;
504 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SET_RPWM,
505 (u8 *)(&rpwm_val));
506 rtlpriv->cfg->ops->set_hw_reg(hw,
507 HW_VAR_H2C_FW_PWRMODE,
508 (u8 *)(&fw_pwrmode));
509
510 rtlpriv->cfg->ops->set_hw_reg(hw,
511 HW_VAR_FW_PSMODE_STATUS,
512 (u8 *)(&fw_current_inps));
513 }
514 break; }
Larry Fingerc592e632012-10-25 13:46:32 -0500515 default:
516 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
517 "switch case not processed\n");
518 break;
519 }
520}
521
522static bool _rtl8723ae_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
523{
524 struct rtl_priv *rtlpriv = rtl_priv(hw);
525 bool status = true;
526 long count = 0;
527 u32 value = _LLT_INIT_ADDR(address) |
528 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
529
530 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
531
532 do {
533 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
534 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
535 break;
536
537 if (count > POLLING_LLT_THRESHOLD) {
538 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
539 "Failed to polling write LLT done at address %d!\n",
540 address);
541 status = false;
542 break;
543 }
544 } while (++count);
545
546 return status;
547}
548
549static bool _rtl8723ae_llt_table_init(struct ieee80211_hw *hw)
550{
551 struct rtl_priv *rtlpriv = rtl_priv(hw);
552 unsigned short i;
553 u8 txpktbuf_bndy;
554 u8 maxPage;
555 bool status;
556 u8 ubyte;
557
558 maxPage = 255;
559 txpktbuf_bndy = 246;
560
561 rtl_write_byte(rtlpriv, REG_CR, 0x8B);
562
563 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
564
565 rtl_write_dword(rtlpriv, REG_RQPN, 0x80ac1c29);
566 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x03);
567
568 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
569 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
570
571 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
572 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
573
574 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
575 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
576 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
577
578 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
579 status = _rtl8723ae_llt_write(hw, i, i + 1);
580 if (true != status)
581 return status;
582 }
583
584 status = _rtl8723ae_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
585 if (true != status)
586 return status;
587
588 for (i = txpktbuf_bndy; i < maxPage; i++) {
589 status = _rtl8723ae_llt_write(hw, i, (i + 1));
590 if (true != status)
591 return status;
592 }
593
594 status = _rtl8723ae_llt_write(hw, maxPage, txpktbuf_bndy);
595 if (true != status)
596 return status;
597
598 rtl_write_byte(rtlpriv, REG_CR, 0xff);
599 ubyte = rtl_read_byte(rtlpriv, REG_RQPN + 3);
600 rtl_write_byte(rtlpriv, REG_RQPN + 3, ubyte | BIT(7));
601
602 return true;
603}
604
605static void _rtl8723ae_gen_refresh_led_state(struct ieee80211_hw *hw)
606{
607 struct rtl_priv *rtlpriv = rtl_priv(hw);
608 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
609 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
610 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
611
612 if (rtlpriv->rtlhal.up_first_time)
613 return;
614
615 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
616 rtl8723ae_sw_led_on(hw, pLed0);
617 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
618 rtl8723ae_sw_led_on(hw, pLed0);
619 else
620 rtl8723ae_sw_led_off(hw, pLed0);
621}
622
623static bool _rtl8712e_init_mac(struct ieee80211_hw *hw)
624{
625 struct rtl_priv *rtlpriv = rtl_priv(hw);
626 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
627 unsigned char bytetmp;
628 unsigned short wordtmp;
629 u16 retry = 0;
630 u16 tmpu2b;
631 bool mac_func_enable;
632
633 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
634 bytetmp = rtl_read_byte(rtlpriv, REG_CR);
635 if (bytetmp == 0xFF)
636 mac_func_enable = true;
637 else
638 mac_func_enable = false;
639
640
641 /* HW Power on sequence */
642 if (!rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
643 PWR_INTF_PCI_MSK, Rtl8723_NIC_ENABLE_FLOW))
644 return false;
645
646 bytetmp = rtl_read_byte(rtlpriv, REG_PCIE_CTRL_REG+2);
647 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG+2, bytetmp | BIT(4));
648
649 /* eMAC time out function enable, 0x369[7]=1 */
650 bytetmp = rtl_read_byte(rtlpriv, 0x369);
651 rtl_write_byte(rtlpriv, 0x369, bytetmp | BIT(7));
652
653 /* ePHY reg 0x1e bit[4]=1 using MDIO interface,
654 * we should do this before Enabling ASPM backdoor.
655 */
656 do {
657 rtl_write_word(rtlpriv, 0x358, 0x5e);
658 udelay(100);
659 rtl_write_word(rtlpriv, 0x356, 0xc280);
660 rtl_write_word(rtlpriv, 0x354, 0xc290);
661 rtl_write_word(rtlpriv, 0x358, 0x3e);
662 udelay(100);
663 rtl_write_word(rtlpriv, 0x358, 0x5e);
664 udelay(100);
665 tmpu2b = rtl_read_word(rtlpriv, 0x356);
666 retry++;
667 } while (tmpu2b != 0xc290 && retry < 100);
668
669 if (retry >= 100) {
670 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
671 "InitMAC(): ePHY configure fail!!!\n");
672 return false;
673 }
674
675 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
676 rtl_write_word(rtlpriv, REG_CR + 1, 0x06);
677
678 if (!mac_func_enable) {
679 if (_rtl8723ae_llt_table_init(hw) == false)
680 return false;
681 }
682
683 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
684 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
685
686 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
687
688 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL) & 0xf;
689 wordtmp |= 0xF771;
690 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
691
692 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
693 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
694 rtl_write_word(rtlpriv, REG_RXFLTMAP2, 0xFFFF);
695 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
696
697 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
698
699 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
700 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
701 DMA_BIT_MASK(32));
702 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
703 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
704 DMA_BIT_MASK(32));
705 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
706 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
707 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
708 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
709 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
710 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
711 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
712 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
713 rtl_write_dword(rtlpriv, REG_HQ_DESA,
714 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
715 DMA_BIT_MASK(32));
716 rtl_write_dword(rtlpriv, REG_RX_DESA,
717 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
718 DMA_BIT_MASK(32));
719
720 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x74);
721
722 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
723
724 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
725 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
726 do {
727 retry++;
728 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
729 } while ((retry < 200) && (bytetmp & BIT(7)));
730
731 _rtl8723ae_gen_refresh_led_state(hw);
732
733 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
734
735 return true;
736}
737
738static void _rtl8723ae_hw_configure(struct ieee80211_hw *hw)
739{
740 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
741 struct rtl_priv *rtlpriv = rtl_priv(hw);
742 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
743 u8 reg_bw_opmode;
Larry Fingerb26f5f02013-02-01 10:40:27 -0600744 u32 reg_prsr;
Larry Fingerc592e632012-10-25 13:46:32 -0500745
746 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Fingerc592e632012-10-25 13:46:32 -0500747 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
748
749 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
750
751 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
752
753 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
754
755 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
756
757 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
758
759 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
760
761 rtl_write_word(rtlpriv, REG_RL, 0x0707);
762
763 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
764
765 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
766
767 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
768 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
769 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
770 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
771
772 if ((pcipriv->bt_coexist.bt_coexistence) &&
773 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
774 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
775 else
776 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
777
778 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
779
780 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
781
782 rtlpci->reg_bcn_ctrl_val = 0x1f;
783 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
784
785 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
786
787 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
788
789 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
790 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
791
792 if ((pcipriv->bt_coexist.bt_coexistence) &&
793 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
794 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
795 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
796 } else {
797 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
798 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
799 }
800
801 if ((pcipriv->bt_coexist.bt_coexistence) &&
802 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
803 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
804 else
805 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
806
807 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
808
809 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
810 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
811
812 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
813
814 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
815
816 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
817 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
818
819 rtl_write_dword(rtlpriv, 0x394, 0x1);
820}
821
822static void _rtl8723ae_enable_aspm_back_door(struct ieee80211_hw *hw)
823{
824 struct rtl_priv *rtlpriv = rtl_priv(hw);
825 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
826
827 rtl_write_byte(rtlpriv, 0x34b, 0x93);
828 rtl_write_word(rtlpriv, 0x350, 0x870c);
829 rtl_write_byte(rtlpriv, 0x352, 0x1);
830
831 if (ppsc->support_backdoor)
832 rtl_write_byte(rtlpriv, 0x349, 0x1b);
833 else
834 rtl_write_byte(rtlpriv, 0x349, 0x03);
835
836 rtl_write_word(rtlpriv, 0x350, 0x2718);
837 rtl_write_byte(rtlpriv, 0x352, 0x1);
838}
839
840void rtl8723ae_enable_hw_security_config(struct ieee80211_hw *hw)
841{
842 struct rtl_priv *rtlpriv = rtl_priv(hw);
843 u8 sec_reg_value;
844
845 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
846 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
847 rtlpriv->sec.pairwise_enc_algorithm,
848 rtlpriv->sec.group_enc_algorithm);
849
850 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
851 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
852 "not open hw encryption\n");
853 return;
854 }
855
856 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
857
858 if (rtlpriv->sec.use_defaultkey) {
859 sec_reg_value |= SCR_TxUseDK;
860 sec_reg_value |= SCR_RxUseDK;
861 }
862
863 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
864
865 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
866
867 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
868 "The SECR-value %x\n", sec_reg_value);
869
870 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
871
872}
873
874int rtl8723ae_hw_init(struct ieee80211_hw *hw)
875{
876 struct rtl_priv *rtlpriv = rtl_priv(hw);
877 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
878 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
879 struct rtl_phy *rtlphy = &(rtlpriv->phy);
880 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
881 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
882 bool rtstatus = true;
883 int err;
884 u8 tmp_u1b;
885
886 rtlpriv->rtlhal.being_init_adapter = true;
887 rtlpriv->intf_ops->disable_aspm(hw);
888 rtstatus = _rtl8712e_init_mac(hw);
889 if (rtstatus != true) {
890 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
891 err = 1;
892 return err;
893 }
894
Larry Fingercbd0c852014-02-28 15:16:48 -0600895 err = rtl8723_download_fw(hw, false);
Larry Fingerc592e632012-10-25 13:46:32 -0500896 if (err) {
897 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
898 "Failed to download FW. Init HW without FW now..\n");
899 err = 1;
900 rtlhal->fw_ready = false;
901 return err;
902 } else {
903 rtlhal->fw_ready = true;
904 }
905
906 rtlhal->last_hmeboxnum = 0;
907 rtl8723ae_phy_mac_config(hw);
908 /* because the last function modifies RCR, we update
909 * rcr var here, or TP will be unstable as ther receive_config
910 * is wrong, RX RCR_ACRC32 will cause TP unstable & Rx
911 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252
912 */
913 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
914 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
915 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
916
917 rtl8723ae_phy_bb_config(hw);
918 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
919 rtl8723ae_phy_rf_config(hw);
920 if (IS_VENDOR_UMC_A_CUT(rtlhal->version)) {
921 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
922 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
923 } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
924 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
925 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
926 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
927 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
928 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
929 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
930 }
931 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
932 RF_CHNLBW, RFREG_OFFSET_MASK);
933 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
934 RF_CHNLBW, RFREG_OFFSET_MASK);
935 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
936 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
937 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
938 _rtl8723ae_hw_configure(hw);
939 rtl_cam_reset_all_entry(hw);
940 rtl8723ae_enable_hw_security_config(hw);
941
942 ppsc->rfpwr_state = ERFON;
943
944 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
945 _rtl8723ae_enable_aspm_back_door(hw);
946 rtlpriv->intf_ops->enable_aspm(hw);
947
948 rtl8723ae_bt_hw_init(hw);
949
950 if (ppsc->rfpwr_state == ERFON) {
951 rtl8723ae_phy_set_rfpath_switch(hw, 1);
952 if (rtlphy->iqk_initialized) {
953 rtl8723ae_phy_iq_calibrate(hw, true);
954 } else {
955 rtl8723ae_phy_iq_calibrate(hw, false);
956 rtlphy->iqk_initialized = true;
957 }
958
959 rtl8723ae_phy_lc_calibrate(hw);
960 }
961
962 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
963 if (!(tmp_u1b & BIT(0))) {
964 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
965 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
966 }
967
968 if (!(tmp_u1b & BIT(4))) {
969 tmp_u1b = rtl_read_byte(rtlpriv, 0x16) & 0x0F;
970 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
971 udelay(10);
972 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
973 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
974 }
975 rtl8723ae_dm_init(hw);
976 rtlpriv->rtlhal.being_init_adapter = false;
977 return err;
978}
979
980static enum version_8723e _rtl8723ae_read_chip_version(struct ieee80211_hw *hw)
981{
982 struct rtl_priv *rtlpriv = rtl_priv(hw);
983 struct rtl_phy *rtlphy = &(rtlpriv->phy);
984 enum version_8723e version = 0x0000;
985 u32 value32;
986
987 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
988 if (value32 & TRP_VAUX_EN) {
989 version = (enum version_8723e)(version |
990 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
991 /* RTL8723 with BT function. */
992 version = (enum version_8723e)(version |
993 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
994
995 } else {
996 /* Normal mass production chip. */
997 version = (enum version_8723e) NORMAL_CHIP;
998 version = (enum version_8723e)(version |
999 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1000 /* RTL8723 with BT function. */
1001 version = (enum version_8723e)(version |
1002 ((value32 & BT_FUNC) ? CHIP_8723 : 0));
1003 if (IS_CHIP_VENDOR_UMC(version))
1004 version = (enum version_8723e)(version |
1005 ((value32 & CHIP_VER_RTL_MASK)));/* IC version (CUT) */
1006 if (IS_8723_SERIES(version)) {
1007 value32 = rtl_read_dword(rtlpriv, REG_GPIO_OUTSTS);
1008 /* ROM code version */
1009 version = (enum version_8723e)(version |
1010 ((value32 & RF_RL_ID)>>20));
1011 }
1012 }
1013
1014 if (IS_8723_SERIES(version)) {
1015 value32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
1016 rtlphy->polarity_ctl = ((value32 & WL_HWPDN_SL) ?
1017 RT_POLARITY_HIGH_ACT :
1018 RT_POLARITY_LOW_ACT);
1019 }
1020 switch (version) {
1021 case VERSION_TEST_UMC_CHIP_8723:
1022 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1023 "Chip Version ID: VERSION_TEST_UMC_CHIP_8723.\n");
1024 break;
1025 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT:
1026 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1027 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_A_CUT.\n");
1028 break;
1029 case VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT:
1030 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1031 "Chip Version ID: VERSION_NORMAL_UMC_CHIP_8723_1T1R_B_CUT.\n");
1032 break;
1033 default:
1034 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1035 "Chip Version ID: Unknown. Bug?\n");
1036 break;
1037 }
1038
1039 if (IS_8723_SERIES(version))
1040 rtlphy->rf_type = RF_1T1R;
1041
1042 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1043 (rtlphy->rf_type == RF_2T2R) ? "RF_2T2R" : "RF_1T1R");
1044
1045 return version;
1046}
1047
1048static int _rtl8723ae_set_media_status(struct ieee80211_hw *hw,
1049 enum nl80211_iftype type)
1050{
1051 struct rtl_priv *rtlpriv = rtl_priv(hw);
1052 u8 bt_msr = rtl_read_byte(rtlpriv, MSR) & 0xfc;
1053 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1054
1055 rtl_write_dword(rtlpriv, REG_BCN_CTRL, 0);
1056 RT_TRACE(rtlpriv, COMP_BEACON, DBG_LOUD,
1057 "clear 0x550 when set HW_VAR_MEDIA_STATUS\n");
1058
1059 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1060 type == NL80211_IFTYPE_STATION) {
1061 _rtl8723ae_stop_tx_beacon(hw);
1062 _rtl8723ae_enable_bcn_sufunc(hw);
1063 } else if (type == NL80211_IFTYPE_ADHOC ||
1064 type == NL80211_IFTYPE_AP) {
1065 _rtl8723ae_resume_tx_beacon(hw);
1066 _rtl8723ae_disable_bcn_sufunc(hw);
1067 } else {
1068 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1069 "Set HW_VAR_MEDIA_STATUS: No such media status(%x).\n",
1070 type);
1071 }
1072
1073 switch (type) {
1074 case NL80211_IFTYPE_UNSPECIFIED:
1075 bt_msr |= MSR_NOLINK;
1076 ledaction = LED_CTL_LINK;
1077 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1078 "Set Network type to NO LINK!\n");
1079 break;
1080 case NL80211_IFTYPE_ADHOC:
1081 bt_msr |= MSR_ADHOC;
1082 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1083 "Set Network type to Ad Hoc!\n");
1084 break;
1085 case NL80211_IFTYPE_STATION:
1086 bt_msr |= MSR_INFRA;
1087 ledaction = LED_CTL_LINK;
1088 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1089 "Set Network type to STA!\n");
1090 break;
1091 case NL80211_IFTYPE_AP:
1092 bt_msr |= MSR_AP;
1093 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1094 "Set Network type to AP!\n");
1095 break;
1096 default:
1097 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1098 "Network type %d not supported!\n",
1099 type);
1100 return 1;
1101 break;
1102
1103 }
1104
1105 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1106 rtlpriv->cfg->ops->led_control(hw, ledaction);
1107 if ((bt_msr & 0x03) == MSR_AP)
1108 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1109 else
1110 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1111 return 0;
1112}
1113
1114void rtl8723ae_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
1115{
1116 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001117 u32 reg_rcr;
Larry Fingerc592e632012-10-25 13:46:32 -05001118
1119 if (rtlpriv->psc.rfpwr_state != ERFON)
1120 return;
1121
Peter Wue51048c2014-02-14 19:03:44 +01001122 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1123
Larry Fingerc592e632012-10-25 13:46:32 -05001124 if (check_bssid == true) {
1125 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1126 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1127 (u8 *)(&reg_rcr));
1128 _rtl8723ae_set_bcn_ctrl_reg(hw, 0, BIT(4));
1129 } else if (check_bssid == false) {
1130 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1131 _rtl8723ae_set_bcn_ctrl_reg(hw, BIT(4), 0);
1132 rtlpriv->cfg->ops->set_hw_reg(hw,
1133 HW_VAR_RCR, (u8 *) (&reg_rcr));
1134 }
1135}
1136
1137int rtl8723ae_set_network_type(struct ieee80211_hw *hw,
1138 enum nl80211_iftype type)
1139{
1140 struct rtl_priv *rtlpriv = rtl_priv(hw);
1141
1142 if (_rtl8723ae_set_media_status(hw, type))
1143 return -EOPNOTSUPP;
1144
1145 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
1146 if (type != NL80211_IFTYPE_AP)
1147 rtl8723ae_set_check_bssid(hw, true);
1148 } else {
1149 rtl8723ae_set_check_bssid(hw, false);
1150 }
1151 return 0;
1152}
1153
1154/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
1155void rtl8723ae_set_qos(struct ieee80211_hw *hw, int aci)
1156{
1157 struct rtl_priv *rtlpriv = rtl_priv(hw);
1158
Larry Finger57d9d9632014-02-28 15:16:49 -06001159 rtl8723_dm_init_edca_turbo(hw);
Larry Fingerc592e632012-10-25 13:46:32 -05001160 switch (aci) {
1161 case AC1_BK:
1162 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
1163 break;
1164 case AC0_BE:
1165 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4ac_param); */
1166 break;
1167 case AC2_VI:
1168 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
1169 break;
1170 case AC3_VO:
1171 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
1172 break;
1173 default:
1174 RT_ASSERT(false, "invalid aci: %d !\n", aci);
1175 break;
1176 }
1177}
1178
1179void rtl8723ae_enable_interrupt(struct ieee80211_hw *hw)
1180{
1181 struct rtl_priv *rtlpriv = rtl_priv(hw);
1182 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1183
1184 rtl_write_dword(rtlpriv, 0x3a8, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1185 rtl_write_dword(rtlpriv, 0x3ac, rtlpci->irq_mask[1] & 0xFFFFFFFF);
1186 rtlpci->irq_enabled = true;
1187}
1188
1189void rtl8723ae_disable_interrupt(struct ieee80211_hw *hw)
1190{
1191 struct rtl_priv *rtlpriv = rtl_priv(hw);
1192 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1193
1194 rtl_write_dword(rtlpriv, 0x3a8, IMR8190_DISABLED);
1195 rtl_write_dword(rtlpriv, 0x3ac, IMR8190_DISABLED);
1196 rtlpci->irq_enabled = false;
1197 synchronize_irq(rtlpci->pdev->irq);
1198}
1199
1200static void _rtl8723ae_poweroff_adapter(struct ieee80211_hw *hw)
1201{
1202 struct rtl_priv *rtlpriv = rtl_priv(hw);
1203 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1204 u8 u1tmp;
1205
1206 /* Combo (PCIe + USB) Card and PCIe-MF Card */
1207 /* 1. Run LPS WL RFOFF flow */
1208 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1209 PWR_INTF_PCI_MSK, Rtl8723_NIC_LPS_ENTER_FLOW);
1210
1211 /* 2. 0x1F[7:0] = 0 */
1212 /* turn off RF */
1213 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1214 if ((rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7)) && rtlhal->fw_ready)
1215 rtl8723ae_firmware_selfreset(hw);
1216
1217 /* Reset MCU. Suggested by Filen. */
1218 u1tmp = rtl_read_byte(rtlpriv, REG_SYS_FUNC_EN+1);
1219 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN+1, (u1tmp & (~BIT(2))));
1220
1221 /* g. MCUFWDL 0x80[1:0]=0 */
1222 /* reset MCU ready status */
1223 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1224
1225 /* HW card disable configuration. */
1226 rtl_hal_pwrseqcmdparsing(rtlpriv, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK,
1227 PWR_INTF_PCI_MSK, Rtl8723_NIC_DISABLE_FLOW);
1228
1229 /* Reset MCU IO Wrapper */
1230 u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1231 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, (u1tmp & (~BIT(0))));
1232 u1tmp = rtl_read_byte(rtlpriv, REG_RSV_CTRL + 1);
1233 rtl_write_byte(rtlpriv, REG_RSV_CTRL + 1, u1tmp | BIT(0));
1234
1235 /* 7. RSV_CTRL 0x1C[7:0] = 0x0E */
1236 /* lock ISO/CLK/Power control register */
1237 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1238}
1239
1240void rtl8723ae_card_disable(struct ieee80211_hw *hw)
1241{
1242 struct rtl_priv *rtlpriv = rtl_priv(hw);
1243 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1244 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1245 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1246 enum nl80211_iftype opmode;
1247
1248 mac->link_state = MAC80211_NOLINK;
1249 opmode = NL80211_IFTYPE_UNSPECIFIED;
1250 _rtl8723ae_set_media_status(hw, opmode);
1251 if (rtlpci->driver_is_goingto_unload ||
1252 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1253 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1254 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1255 _rtl8723ae_poweroff_adapter(hw);
1256
1257 /* after power off we should do iqk again */
1258 rtlpriv->phy.iqk_initialized = false;
1259}
1260
1261void rtl8723ae_interrupt_recognized(struct ieee80211_hw *hw,
1262 u32 *p_inta, u32 *p_intb)
1263{
1264 struct rtl_priv *rtlpriv = rtl_priv(hw);
1265 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1266
1267 *p_inta = rtl_read_dword(rtlpriv, 0x3a0) & rtlpci->irq_mask[0];
1268 rtl_write_dword(rtlpriv, 0x3a0, *p_inta);
1269}
1270
1271void rtl8723ae_set_beacon_related_registers(struct ieee80211_hw *hw)
1272{
1273
1274 struct rtl_priv *rtlpriv = rtl_priv(hw);
1275 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1276 u16 bcn_interval, atim_window;
1277
1278 bcn_interval = mac->beacon_interval;
1279 atim_window = 2; /*FIX MERGE */
1280 rtl8723ae_disable_interrupt(hw);
1281 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1282 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1283 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1284 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1285 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1286 rtl_write_byte(rtlpriv, 0x606, 0x30);
1287 rtl8723ae_enable_interrupt(hw);
1288}
1289
1290void rtl8723ae_set_beacon_interval(struct ieee80211_hw *hw)
1291{
1292 struct rtl_priv *rtlpriv = rtl_priv(hw);
1293 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1294 u16 bcn_interval = mac->beacon_interval;
1295
1296 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
1297 "beacon_interval:%d\n", bcn_interval);
1298 rtl8723ae_disable_interrupt(hw);
1299 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1300 rtl8723ae_enable_interrupt(hw);
1301}
1302
1303void rtl8723ae_update_interrupt_mask(struct ieee80211_hw *hw,
1304 u32 add_msr, u32 rm_msr)
1305{
1306 struct rtl_priv *rtlpriv = rtl_priv(hw);
1307 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1308
1309 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD,
1310 "add_msr:%x, rm_msr:%x\n", add_msr, rm_msr);
1311
1312 if (add_msr)
1313 rtlpci->irq_mask[0] |= add_msr;
1314 if (rm_msr)
1315 rtlpci->irq_mask[0] &= (~rm_msr);
1316 rtl8723ae_disable_interrupt(hw);
1317 rtl8723ae_enable_interrupt(hw);
1318}
1319
1320static u8 _rtl8723ae_get_chnl_group(u8 chnl)
1321{
1322 u8 group;
1323
1324 if (chnl < 3)
1325 group = 0;
1326 else if (chnl < 9)
1327 group = 1;
1328 else
1329 group = 2;
1330 return group;
1331}
1332
1333static void _rtl8723ae_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1334 bool autoload_fail,
1335 u8 *hwinfo)
1336{
1337 struct rtl_priv *rtlpriv = rtl_priv(hw);
1338 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1339 u8 rf_path, index, tempval;
1340 u16 i;
1341
1342 for (rf_path = 0; rf_path < 1; rf_path++) {
1343 for (i = 0; i < 3; i++) {
1344 if (!autoload_fail) {
1345 rtlefuse->eeprom_chnlarea_txpwr_cck
1346 [rf_path][i] =
1347 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1348 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1349 [rf_path][i] =
1350 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path *
1351 3 + i];
1352 } else {
1353 rtlefuse->eeprom_chnlarea_txpwr_cck
1354 [rf_path][i] =
1355 EEPROM_DEFAULT_TXPOWERLEVEL;
1356 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1357 [rf_path][i] =
1358 EEPROM_DEFAULT_TXPOWERLEVEL;
1359 }
1360 }
1361 }
1362
1363 for (i = 0; i < 3; i++) {
1364 if (!autoload_fail)
1365 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1366 else
1367 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
1368 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
1369 (tempval & 0xf);
1370 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
1371 ((tempval & 0xf0) >> 4);
1372 }
1373
1374 for (rf_path = 0; rf_path < 2; rf_path++)
1375 for (i = 0; i < 3; i++)
1376 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1377 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n", rf_path,
1378 i, rtlefuse->eeprom_chnlarea_txpwr_cck
1379 [rf_path][i]);
1380 for (rf_path = 0; rf_path < 2; rf_path++)
1381 for (i = 0; i < 3; i++)
1382 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1383 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1384 rf_path, i,
1385 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1386 [rf_path][i]);
1387 for (rf_path = 0; rf_path < 2; rf_path++)
1388 for (i = 0; i < 3; i++)
1389 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
1390 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1391 rf_path, i,
1392 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1393 [rf_path][i]);
1394
1395 for (rf_path = 0; rf_path < 2; rf_path++) {
1396 for (i = 0; i < 14; i++) {
1397 index = _rtl8723ae_get_chnl_group((u8) i);
1398
1399 rtlefuse->txpwrlevel_cck[rf_path][i] =
1400 rtlefuse->eeprom_chnlarea_txpwr_cck
1401 [rf_path][index];
1402 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1403 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1404 [rf_path][index];
1405
1406 if ((rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1407 [rf_path][index] -
1408 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[rf_path]
1409 [index]) > 0) {
1410 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1411 rtlefuse->eeprom_chnlarea_txpwr_ht40_1s
1412 [rf_path][index] -
1413 rtlefuse->eprom_chnl_txpwr_ht40_2sdf
1414 [rf_path][index];
1415 } else {
1416 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1417 }
1418 }
1419
1420 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001421 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001422 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = "
1423 "[0x%x / 0x%x / 0x%x]\n", rf_path, i,
1424 rtlefuse->txpwrlevel_cck[rf_path][i],
1425 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1426 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
1427 }
1428 }
1429
1430 for (i = 0; i < 3; i++) {
1431 if (!autoload_fail) {
1432 rtlefuse->eeprom_pwrlimit_ht40[i] =
1433 hwinfo[EEPROM_TXPWR_GROUP + i];
1434 rtlefuse->eeprom_pwrlimit_ht20[i] =
1435 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1436 } else {
1437 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1438 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1439 }
1440 }
1441
1442 for (rf_path = 0; rf_path < 2; rf_path++) {
1443 for (i = 0; i < 14; i++) {
1444 index = _rtl8723ae_get_chnl_group((u8) i);
1445
1446 if (rf_path == RF90_PATH_A) {
1447 rtlefuse->pwrgroup_ht20[rf_path][i] =
1448 (rtlefuse->eeprom_pwrlimit_ht20[index] &
1449 0xf);
1450 rtlefuse->pwrgroup_ht40[rf_path][i] =
1451 (rtlefuse->eeprom_pwrlimit_ht40[index] &
1452 0xf);
1453 } else if (rf_path == RF90_PATH_B) {
1454 rtlefuse->pwrgroup_ht20[rf_path][i] =
1455 ((rtlefuse->eeprom_pwrlimit_ht20[index] &
1456 0xf0) >> 4);
1457 rtlefuse->pwrgroup_ht40[rf_path][i] =
1458 ((rtlefuse->eeprom_pwrlimit_ht40[index] &
1459 0xf0) >> 4);
1460 }
1461
Larry Fingere6deaf82013-03-24 22:06:55 -05001462 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001463 "RF-%d pwrgroup_ht20[%d] = 0x%x\n", rf_path, i,
1464 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001465 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001466 "RF-%d pwrgroup_ht40[%d] = 0x%x\n", rf_path, i,
1467 rtlefuse->pwrgroup_ht40[rf_path][i]);
1468 }
1469 }
1470
1471 for (i = 0; i < 14; i++) {
1472 index = _rtl8723ae_get_chnl_group((u8) i);
1473
1474 if (!autoload_fail)
1475 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1476 else
1477 tempval = EEPROM_DEFAULT_HT20_DIFF;
1478
1479 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1480 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1481 ((tempval >> 4) & 0xF);
1482
1483 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1484 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1485
1486 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1487 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1488
1489 index = _rtl8723ae_get_chnl_group((u8) i);
1490
1491 if (!autoload_fail)
1492 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1493 else
1494 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1495
1496 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1497 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1498 ((tempval >> 4) & 0xF);
1499 }
1500
1501 rtlefuse->legacy_ht_txpowerdiff =
1502 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1503
1504 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001505 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001506 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1507 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
1508 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001509 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001510 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n", i,
1511 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
1512 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001513 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001514 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n", i,
1515 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
1516 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001517 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001518 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n", i,
1519 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
1520
1521 if (!autoload_fail)
1522 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1523 else
1524 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001525 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001526 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
1527
1528 if (!autoload_fail)
1529 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1530 else
1531 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
Larry Fingere6deaf82013-03-24 22:06:55 -05001532 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001533 "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
1534 rtlefuse->eeprom_tssi[RF90_PATH_A],
1535 rtlefuse->eeprom_tssi[RF90_PATH_B]);
1536
1537 if (!autoload_fail)
1538 tempval = hwinfo[EEPROM_THERMAL_METER];
1539 else
1540 tempval = EEPROM_DEFAULT_THERMALMETER;
1541 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1542
1543 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
1544 rtlefuse->apk_thermalmeterignore = true;
1545
1546 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001547 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Larry Fingerc592e632012-10-25 13:46:32 -05001548 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
1549}
1550
1551static void _rtl8723ae_read_adapter_info(struct ieee80211_hw *hw,
1552 bool pseudo_test)
1553{
1554 struct rtl_priv *rtlpriv = rtl_priv(hw);
1555 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1556 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1557 u16 i, usvalue;
1558 u8 hwinfo[HWSET_MAX_SIZE];
1559 u16 eeprom_id;
1560
1561 if (pseudo_test) {
1562 /* need add */
1563 return;
1564 }
1565 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1566 rtl_efuse_shadow_map_update(hw);
1567
1568 memcpy(hwinfo, &rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1569 HWSET_MAX_SIZE);
1570 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1571 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
1572 "RTL819X Not boot from eeprom, check it !!");
1573 }
1574
1575 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, ("MAP\n"),
1576 hwinfo, HWSET_MAX_SIZE);
1577
1578 eeprom_id = *((u16 *)&hwinfo[0]);
1579 if (eeprom_id != RTL8190_EEPROM_ID) {
1580 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
1581 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
1582 rtlefuse->autoload_failflag = true;
1583 } else {
1584 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1585 rtlefuse->autoload_failflag = false;
1586 }
1587
1588 if (rtlefuse->autoload_failflag == true)
1589 return;
1590
1591 rtlefuse->eeprom_vid = *(u16 *) &hwinfo[EEPROM_VID];
1592 rtlefuse->eeprom_did = *(u16 *) &hwinfo[EEPROM_DID];
1593 rtlefuse->eeprom_svid = *(u16 *) &hwinfo[EEPROM_SVID];
1594 rtlefuse->eeprom_smid = *(u16 *) &hwinfo[EEPROM_SMID];
1595 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1596 "EEPROMId = 0x%4x\n", eeprom_id);
1597 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1598 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1599 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1600 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1601 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1602 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1603 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1604 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1605
1606 for (i = 0; i < 6; i += 2) {
1607 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1608 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1609 }
1610
1611 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1612 "dev_addr: %pM\n", rtlefuse->dev_addr);
1613
1614 _rtl8723ae_read_txpower_info_from_hwpg(hw,
1615 rtlefuse->autoload_failflag, hwinfo);
1616
1617 rtl8723ae_read_bt_coexist_info_from_hwpg(hw,
1618 rtlefuse->autoload_failflag, hwinfo);
1619
1620 rtlefuse->eeprom_channelplan = *(u8 *)&hwinfo[EEPROM_CHANNELPLAN];
1621 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
1622 rtlefuse->txpwr_fromeprom = true;
1623 rtlefuse->eeprom_oemid = *(u8 *)&hwinfo[EEPROM_CUSTOMER_ID];
1624
1625 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1626 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
1627
1628 /* set channel paln to world wide 13 */
1629 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1630
1631 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1632 switch (rtlefuse->eeprom_oemid) {
1633 case EEPROM_CID_DEFAULT:
1634 if (rtlefuse->eeprom_did == 0x8176) {
1635 if (CHK_SVID_SMID(0x10EC, 0x6151) ||
1636 CHK_SVID_SMID(0x10EC, 0x6152) ||
1637 CHK_SVID_SMID(0x10EC, 0x6154) ||
1638 CHK_SVID_SMID(0x10EC, 0x6155) ||
1639 CHK_SVID_SMID(0x10EC, 0x6177) ||
1640 CHK_SVID_SMID(0x10EC, 0x6178) ||
1641 CHK_SVID_SMID(0x10EC, 0x6179) ||
1642 CHK_SVID_SMID(0x10EC, 0x6180) ||
1643 CHK_SVID_SMID(0x10EC, 0x8151) ||
1644 CHK_SVID_SMID(0x10EC, 0x8152) ||
1645 CHK_SVID_SMID(0x10EC, 0x8154) ||
1646 CHK_SVID_SMID(0x10EC, 0x8155) ||
1647 CHK_SVID_SMID(0x10EC, 0x8181) ||
1648 CHK_SVID_SMID(0x10EC, 0x8182) ||
1649 CHK_SVID_SMID(0x10EC, 0x8184) ||
1650 CHK_SVID_SMID(0x10EC, 0x8185) ||
1651 CHK_SVID_SMID(0x10EC, 0x9151) ||
1652 CHK_SVID_SMID(0x10EC, 0x9152) ||
1653 CHK_SVID_SMID(0x10EC, 0x9154) ||
1654 CHK_SVID_SMID(0x10EC, 0x9155) ||
1655 CHK_SVID_SMID(0x10EC, 0x9181) ||
1656 CHK_SVID_SMID(0x10EC, 0x9182) ||
1657 CHK_SVID_SMID(0x10EC, 0x9184) ||
1658 CHK_SVID_SMID(0x10EC, 0x9185))
1659 rtlhal->oem_id = RT_CID_TOSHIBA;
1660 else if (rtlefuse->eeprom_svid == 0x1025)
Larry Finger2cddad32014-02-28 15:16:46 -06001661 rtlhal->oem_id = RT_CID_819X_ACER;
Larry Fingerc592e632012-10-25 13:46:32 -05001662 else if (CHK_SVID_SMID(0x10EC, 0x6191) ||
1663 CHK_SVID_SMID(0x10EC, 0x6192) ||
1664 CHK_SVID_SMID(0x10EC, 0x6193) ||
1665 CHK_SVID_SMID(0x10EC, 0x7191) ||
1666 CHK_SVID_SMID(0x10EC, 0x7192) ||
1667 CHK_SVID_SMID(0x10EC, 0x7193) ||
1668 CHK_SVID_SMID(0x10EC, 0x8191) ||
1669 CHK_SVID_SMID(0x10EC, 0x8192) ||
1670 CHK_SVID_SMID(0x10EC, 0x8193))
Larry Finger2cddad32014-02-28 15:16:46 -06001671 rtlhal->oem_id = RT_CID_819X_SAMSUNG;
Larry Fingerc592e632012-10-25 13:46:32 -05001672 else if (CHK_SVID_SMID(0x10EC, 0x8195) ||
1673 CHK_SVID_SMID(0x10EC, 0x9195) ||
1674 CHK_SVID_SMID(0x10EC, 0x7194) ||
1675 CHK_SVID_SMID(0x10EC, 0x8200) ||
1676 CHK_SVID_SMID(0x10EC, 0x8201) ||
1677 CHK_SVID_SMID(0x10EC, 0x8202) ||
1678 CHK_SVID_SMID(0x10EC, 0x9200))
Larry Finger2cddad32014-02-28 15:16:46 -06001679 rtlhal->oem_id = RT_CID_819X_LENOVO;
Larry Fingerc592e632012-10-25 13:46:32 -05001680 else if (CHK_SVID_SMID(0x10EC, 0x8197) ||
1681 CHK_SVID_SMID(0x10EC, 0x9196))
Larry Finger2cddad32014-02-28 15:16:46 -06001682 rtlhal->oem_id = RT_CID_819X_CLEVO;
Larry Fingerc592e632012-10-25 13:46:32 -05001683 else if (CHK_SVID_SMID(0x1028, 0x8194) ||
1684 CHK_SVID_SMID(0x1028, 0x8198) ||
1685 CHK_SVID_SMID(0x1028, 0x9197) ||
1686 CHK_SVID_SMID(0x1028, 0x9198))
Larry Finger2cddad32014-02-28 15:16:46 -06001687 rtlhal->oem_id = RT_CID_819X_DELL;
Larry Fingerc592e632012-10-25 13:46:32 -05001688 else if (CHK_SVID_SMID(0x103C, 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -06001689 rtlhal->oem_id = RT_CID_819X_HP;
Larry Fingerc592e632012-10-25 13:46:32 -05001690 else if (CHK_SVID_SMID(0x1A32, 0x2315))
Larry Finger2cddad32014-02-28 15:16:46 -06001691 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Fingerc592e632012-10-25 13:46:32 -05001692 else if (CHK_SVID_SMID(0x10EC, 0x8203))
Larry Finger2cddad32014-02-28 15:16:46 -06001693 rtlhal->oem_id = RT_CID_819X_PRONETS;
Larry Fingerc592e632012-10-25 13:46:32 -05001694 else if (CHK_SVID_SMID(0x1043, 0x84B5))
1695 rtlhal->oem_id =
Larry Finger2cddad32014-02-28 15:16:46 -06001696 RT_CID_819X_EDIMAX_ASUS;
Larry Fingerc592e632012-10-25 13:46:32 -05001697 else
1698 rtlhal->oem_id = RT_CID_DEFAULT;
1699 } else if (rtlefuse->eeprom_did == 0x8178) {
1700 if (CHK_SVID_SMID(0x10EC, 0x6181) ||
1701 CHK_SVID_SMID(0x10EC, 0x6182) ||
1702 CHK_SVID_SMID(0x10EC, 0x6184) ||
1703 CHK_SVID_SMID(0x10EC, 0x6185) ||
1704 CHK_SVID_SMID(0x10EC, 0x7181) ||
1705 CHK_SVID_SMID(0x10EC, 0x7182) ||
1706 CHK_SVID_SMID(0x10EC, 0x7184) ||
1707 CHK_SVID_SMID(0x10EC, 0x7185) ||
1708 CHK_SVID_SMID(0x10EC, 0x8181) ||
1709 CHK_SVID_SMID(0x10EC, 0x8182) ||
1710 CHK_SVID_SMID(0x10EC, 0x8184) ||
1711 CHK_SVID_SMID(0x10EC, 0x8185) ||
1712 CHK_SVID_SMID(0x10EC, 0x9181) ||
1713 CHK_SVID_SMID(0x10EC, 0x9182) ||
1714 CHK_SVID_SMID(0x10EC, 0x9184) ||
1715 CHK_SVID_SMID(0x10EC, 0x9185))
1716 rtlhal->oem_id = RT_CID_TOSHIBA;
1717 else if (rtlefuse->eeprom_svid == 0x1025)
Larry Finger2cddad32014-02-28 15:16:46 -06001718 rtlhal->oem_id = RT_CID_819X_ACER;
Larry Fingerc592e632012-10-25 13:46:32 -05001719 else if (CHK_SVID_SMID(0x10EC, 0x8186))
Larry Finger2cddad32014-02-28 15:16:46 -06001720 rtlhal->oem_id = RT_CID_819X_PRONETS;
Larry Fingerc592e632012-10-25 13:46:32 -05001721 else if (CHK_SVID_SMID(0x1043, 0x8486))
1722 rtlhal->oem_id =
Larry Finger2cddad32014-02-28 15:16:46 -06001723 RT_CID_819X_EDIMAX_ASUS;
Larry Fingerc592e632012-10-25 13:46:32 -05001724 else
1725 rtlhal->oem_id = RT_CID_DEFAULT;
1726 } else {
1727 rtlhal->oem_id = RT_CID_DEFAULT;
1728 }
1729 break;
1730 case EEPROM_CID_TOSHIBA:
1731 rtlhal->oem_id = RT_CID_TOSHIBA;
1732 break;
1733 case EEPROM_CID_CCX:
1734 rtlhal->oem_id = RT_CID_CCX;
1735 break;
1736 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001737 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Fingerc592e632012-10-25 13:46:32 -05001738 break;
1739 case EEPROM_CID_WHQL:
1740 break;
1741 default:
1742 rtlhal->oem_id = RT_CID_DEFAULT;
1743 break;
1744
1745 }
1746 }
1747}
1748
1749static void _rtl8723ae_hal_customized_behavior(struct ieee80211_hw *hw)
1750{
1751 struct rtl_priv *rtlpriv = rtl_priv(hw);
1752 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1753 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1754
Larry Fingere6deaf82013-03-24 22:06:55 -05001755 pcipriv->ledctl.led_opendrain = true;
Larry Fingerc592e632012-10-25 13:46:32 -05001756 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
1757 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
1758}
1759
1760void rtl8723ae_read_eeprom_info(struct ieee80211_hw *hw)
1761{
1762 struct rtl_priv *rtlpriv = rtl_priv(hw);
1763 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1764 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1765 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1766 u8 tmp_u1b;
1767 u32 value32;
1768
1769 value32 = rtl_read_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST]);
1770 value32 = (value32 & ~EFUSE_SEL_MASK) | EFUSE_SEL(EFUSE_WIFI_SEL_0);
1771 rtl_write_dword(rtlpriv, rtlpriv->cfg->maps[EFUSE_TEST], value32);
1772
1773 rtlhal->version = _rtl8723ae_read_chip_version(hw);
1774
1775 if (get_rf_type(rtlphy) == RF_1T1R)
1776 rtlpriv->dm.rfpath_rxenable[0] = true;
1777 else
1778 rtlpriv->dm.rfpath_rxenable[0] =
1779 rtlpriv->dm.rfpath_rxenable[1] = true;
1780 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1781 rtlhal->version);
1782
1783 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1784 if (tmp_u1b & BIT(4)) {
1785 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
1786 rtlefuse->epromtype = EEPROM_93C46;
1787 } else {
1788 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
1789 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1790 }
1791 if (tmp_u1b & BIT(5)) {
1792 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
1793 rtlefuse->autoload_failflag = false;
1794 _rtl8723ae_read_adapter_info(hw, false);
1795 } else {
1796 rtlefuse->autoload_failflag = true;
1797 _rtl8723ae_read_adapter_info(hw, false);
1798 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
1799 }
1800 _rtl8723ae_hal_customized_behavior(hw);
1801}
1802
1803static void rtl8723ae_update_hal_rate_table(struct ieee80211_hw *hw,
1804 struct ieee80211_sta *sta)
1805{
1806 struct rtl_priv *rtlpriv = rtl_priv(hw);
1807 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1808 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1809 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1810 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1811 u32 ratr_value;
1812 u8 ratr_index = 0;
1813 u8 nmode = mac->ht_enable;
1814 u8 mimo_ps = IEEE80211_SMPS_OFF;
1815 u8 curtxbw_40mhz = mac->bw_40;
1816 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1817 1 : 0;
1818 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1819 1 : 0;
1820 enum wireless_mode wirelessmode = mac->mode;
1821
1822 if (rtlhal->current_bandtype == BAND_ON_5G)
1823 ratr_value = sta->supp_rates[1] << 4;
1824 else
1825 ratr_value = sta->supp_rates[0];
1826 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1827 ratr_value = 0xfff;
1828 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1829 sta->ht_cap.mcs.rx_mask[0] << 12);
1830 switch (wirelessmode) {
1831 case WIRELESS_MODE_B:
1832 if (ratr_value & 0x0000000c)
1833 ratr_value &= 0x0000000d;
1834 else
1835 ratr_value &= 0x0000000f;
1836 break;
1837 case WIRELESS_MODE_G:
1838 ratr_value &= 0x00000FF5;
1839 break;
1840 case WIRELESS_MODE_N_24G:
1841 case WIRELESS_MODE_N_5G:
1842 nmode = 1;
1843 if (mimo_ps == IEEE80211_SMPS_STATIC) {
1844 ratr_value &= 0x0007F005;
1845 } else {
1846 u32 ratr_mask;
1847
1848 if (get_rf_type(rtlphy) == RF_1T2R ||
1849 get_rf_type(rtlphy) == RF_1T1R)
1850 ratr_mask = 0x000ff005;
1851 else
1852 ratr_mask = 0x0f0ff005;
1853
1854 ratr_value &= ratr_mask;
1855 }
1856 break;
1857 default:
1858 if (rtlphy->rf_type == RF_1T2R)
1859 ratr_value &= 0x000ff0ff;
1860 else
1861 ratr_value &= 0x0f0ff0ff;
1862
1863 break;
1864 }
1865
1866 if ((pcipriv->bt_coexist.bt_coexistence) &&
1867 (pcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1868 (pcipriv->bt_coexist.bt_cur_state) &&
1869 (pcipriv->bt_coexist.bt_ant_isolation) &&
1870 ((pcipriv->bt_coexist.bt_service == BT_SCO) ||
1871 (pcipriv->bt_coexist.bt_service == BT_BUSY)))
1872 ratr_value &= 0x0fffcfc0;
1873 else
1874 ratr_value &= 0x0FFFFFFF;
1875
1876 if (nmode && ((curtxbw_40mhz && curshortgi_40mhz) ||
1877 (!curtxbw_40mhz && curshortgi_20mhz)))
1878 ratr_value |= 0x10000000;
1879
1880 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1881
1882 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
1883 "%x\n", rtl_read_dword(rtlpriv, REG_ARFR0));
1884}
1885
1886static void rtl8723ae_update_hal_rate_mask(struct ieee80211_hw *hw,
1887 struct ieee80211_sta *sta, u8 rssi_level)
1888{
1889 struct rtl_priv *rtlpriv = rtl_priv(hw);
1890 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1891 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1892 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1893 struct rtl_sta_info *sta_entry = NULL;
1894 u32 ratr_bitmap;
1895 u8 ratr_index;
Johannes Berge1a0c6b2013-02-07 11:47:44 +01001896 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
Larry Fingerc592e632012-10-25 13:46:32 -05001897 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1898 1 : 0;
1899 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1900 1 : 0;
1901 enum wireless_mode wirelessmode = 0;
1902 bool shortgi = false;
1903 u8 rate_mask[5];
1904 u8 macid = 0;
1905 u8 mimo_ps = IEEE80211_SMPS_OFF;
1906
1907 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1908 wirelessmode = sta_entry->wireless_mode;
1909 if (mac->opmode == NL80211_IFTYPE_STATION)
1910 curtxbw_40mhz = mac->bw_40;
1911 else if (mac->opmode == NL80211_IFTYPE_AP ||
1912 mac->opmode == NL80211_IFTYPE_ADHOC)
1913 macid = sta->aid + 1;
1914
1915 if (rtlhal->current_bandtype == BAND_ON_5G)
1916 ratr_bitmap = sta->supp_rates[1] << 4;
1917 else
1918 ratr_bitmap = sta->supp_rates[0];
1919 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1920 ratr_bitmap = 0xfff;
1921 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1922 sta->ht_cap.mcs.rx_mask[0] << 12);
1923 switch (wirelessmode) {
1924 case WIRELESS_MODE_B:
1925 ratr_index = RATR_INX_WIRELESS_B;
1926 if (ratr_bitmap & 0x0000000c)
1927 ratr_bitmap &= 0x0000000d;
1928 else
1929 ratr_bitmap &= 0x0000000f;
1930 break;
1931 case WIRELESS_MODE_G:
1932 ratr_index = RATR_INX_WIRELESS_GB;
1933
1934 if (rssi_level == 1)
1935 ratr_bitmap &= 0x00000f00;
1936 else if (rssi_level == 2)
1937 ratr_bitmap &= 0x00000ff0;
1938 else
1939 ratr_bitmap &= 0x00000ff5;
1940 break;
1941 case WIRELESS_MODE_A:
1942 ratr_index = RATR_INX_WIRELESS_A;
1943 ratr_bitmap &= 0x00000ff0;
1944 break;
1945 case WIRELESS_MODE_N_24G:
1946 case WIRELESS_MODE_N_5G:
1947 ratr_index = RATR_INX_WIRELESS_NGB;
1948
1949 if (mimo_ps == IEEE80211_SMPS_STATIC) {
1950 if (rssi_level == 1)
1951 ratr_bitmap &= 0x00070000;
1952 else if (rssi_level == 2)
1953 ratr_bitmap &= 0x0007f000;
1954 else
1955 ratr_bitmap &= 0x0007f005;
1956 } else {
1957 if (rtlphy->rf_type == RF_1T2R ||
1958 rtlphy->rf_type == RF_1T1R) {
1959 if (curtxbw_40mhz) {
1960 if (rssi_level == 1)
1961 ratr_bitmap &= 0x000f0000;
1962 else if (rssi_level == 2)
1963 ratr_bitmap &= 0x000ff000;
1964 else
1965 ratr_bitmap &= 0x000ff015;
1966 } else {
1967 if (rssi_level == 1)
1968 ratr_bitmap &= 0x000f0000;
1969 else if (rssi_level == 2)
1970 ratr_bitmap &= 0x000ff000;
1971 else
1972 ratr_bitmap &= 0x000ff005;
1973 }
1974 } else {
1975 if (curtxbw_40mhz) {
1976 if (rssi_level == 1)
1977 ratr_bitmap &= 0x0f0f0000;
1978 else if (rssi_level == 2)
1979 ratr_bitmap &= 0x0f0ff000;
1980 else
1981 ratr_bitmap &= 0x0f0ff015;
1982 } else {
1983 if (rssi_level == 1)
1984 ratr_bitmap &= 0x0f0f0000;
1985 else if (rssi_level == 2)
1986 ratr_bitmap &= 0x0f0ff000;
1987 else
1988 ratr_bitmap &= 0x0f0ff005;
1989 }
1990 }
1991 }
1992
1993 if ((curtxbw_40mhz && curshortgi_40mhz) ||
1994 (!curtxbw_40mhz && curshortgi_20mhz)) {
1995 if (macid == 0)
1996 shortgi = true;
1997 else if (macid == 1)
1998 shortgi = false;
1999 }
2000 break;
2001 default:
2002 ratr_index = RATR_INX_WIRELESS_NGB;
2003
2004 if (rtlphy->rf_type == RF_1T2R)
2005 ratr_bitmap &= 0x000ff0ff;
2006 else
2007 ratr_bitmap &= 0x0f0ff0ff;
2008 break;
2009 }
2010 sta_entry->ratr_index = ratr_index;
2011
2012 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2013 "ratr_bitmap :%x\n", ratr_bitmap);
2014 /* convert ratr_bitmap to le byte array */
2015 rate_mask[0] = ratr_bitmap;
2016 rate_mask[1] = (ratr_bitmap >>= 8);
2017 rate_mask[2] = (ratr_bitmap >>= 8);
2018 rate_mask[3] = ((ratr_bitmap >> 8) & 0x0f) | (ratr_index << 4);
2019 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
2020 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
2021 "Rate_index:%x, ratr_bitmap: %*phC\n",
2022 ratr_index, 5, rate_mask);
2023 rtl8723ae_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
2024}
2025
2026void rtl8723ae_update_hal_rate_tbl(struct ieee80211_hw *hw,
2027 struct ieee80211_sta *sta, u8 rssi_level)
2028{
2029 struct rtl_priv *rtlpriv = rtl_priv(hw);
2030
2031 if (rtlpriv->dm.useramask)
2032 rtl8723ae_update_hal_rate_mask(hw, sta, rssi_level);
2033 else
2034 rtl8723ae_update_hal_rate_table(hw, sta);
2035}
2036
2037void rtl8723ae_update_channel_access_setting(struct ieee80211_hw *hw)
2038{
2039 struct rtl_priv *rtlpriv = rtl_priv(hw);
2040 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2041 u16 sifs_timer;
2042
2043 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
2044 (u8 *)&mac->slot_time);
2045 if (!mac->ht_enable)
2046 sifs_timer = 0x0a0a;
2047 else
2048 sifs_timer = 0x1010;
2049 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2050}
2051
2052bool rtl8723ae_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
2053{
2054 struct rtl_priv *rtlpriv = rtl_priv(hw);
2055 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2056 struct rtl_phy *rtlphy = &(rtlpriv->phy);
Larry Fingerb26f5f02013-02-01 10:40:27 -06002057 enum rf_pwrstate e_rfpowerstate_toset;
Larry Fingerc592e632012-10-25 13:46:32 -05002058 u8 u1tmp;
2059 bool actuallyset = false;
2060
2061 if (rtlpriv->rtlhal.being_init_adapter)
2062 return false;
2063
2064 if (ppsc->swrf_processing)
2065 return false;
2066
2067 spin_lock(&rtlpriv->locks.rf_ps_lock);
2068 if (ppsc->rfchange_inprogress) {
2069 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2070 return false;
2071 } else {
2072 ppsc->rfchange_inprogress = true;
2073 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2074 }
2075
Larry Fingerc592e632012-10-25 13:46:32 -05002076 rtl_write_byte(rtlpriv, REG_GPIO_IO_SEL_2,
2077 rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL_2)&~(BIT(1)));
2078
2079 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL_2);
2080
2081 if (rtlphy->polarity_ctl)
2082 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFOFF : ERFON;
2083 else
2084 e_rfpowerstate_toset = (u1tmp & BIT(1)) ? ERFON : ERFOFF;
2085
2086 if ((ppsc->hwradiooff == true) && (e_rfpowerstate_toset == ERFON)) {
2087 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2088 "GPIOChangeRF - HW Radio ON, RF ON\n");
2089
2090 e_rfpowerstate_toset = ERFON;
2091 ppsc->hwradiooff = false;
2092 actuallyset = true;
2093 } else if ((ppsc->hwradiooff == false)
2094 && (e_rfpowerstate_toset == ERFOFF)) {
2095 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
2096 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
2097
2098 e_rfpowerstate_toset = ERFOFF;
2099 ppsc->hwradiooff = true;
2100 actuallyset = true;
2101 }
2102
2103 if (actuallyset) {
2104 spin_lock(&rtlpriv->locks.rf_ps_lock);
2105 ppsc->rfchange_inprogress = false;
2106 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2107 } else {
2108 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2109 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2110
2111 spin_lock(&rtlpriv->locks.rf_ps_lock);
2112 ppsc->rfchange_inprogress = false;
2113 spin_unlock(&rtlpriv->locks.rf_ps_lock);
2114 }
2115
2116 *valid = 1;
2117 return !ppsc->hwradiooff;
2118}
2119
2120void rtl8723ae_set_key(struct ieee80211_hw *hw, u32 key_index,
2121 u8 *p_macaddr, bool is_group, u8 enc_algo,
2122 bool is_wepkey, bool clear_all)
2123{
2124 struct rtl_priv *rtlpriv = rtl_priv(hw);
2125 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2126 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2127 u8 *macaddr = p_macaddr;
2128 u32 entry_id = 0;
2129 bool is_pairwise = false;
2130 static u8 cam_const_addr[4][6] = {
2131 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2132 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2133 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2134 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2135 };
2136 static u8 cam_const_broad[] = {
2137 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2138 };
2139
2140 if (clear_all) {
2141 u8 idx = 0;
2142 u8 cam_offset = 0;
2143 u8 clear_number = 5;
2144
2145 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
2146
2147 for (idx = 0; idx < clear_number; idx++) {
2148 rtl_cam_mark_invalid(hw, cam_offset + idx);
2149 rtl_cam_empty_entry(hw, cam_offset + idx);
2150
2151 if (idx < 5) {
2152 memset(rtlpriv->sec.key_buf[idx], 0,
2153 MAX_KEY_LEN);
2154 rtlpriv->sec.key_len[idx] = 0;
2155 }
2156 }
2157 } else {
2158 switch (enc_algo) {
2159 case WEP40_ENCRYPTION:
2160 enc_algo = CAM_WEP40;
2161 break;
2162 case WEP104_ENCRYPTION:
2163 enc_algo = CAM_WEP104;
2164 break;
2165 case TKIP_ENCRYPTION:
2166 enc_algo = CAM_TKIP;
2167 break;
2168 case AESCCMP_ENCRYPTION:
2169 enc_algo = CAM_AES;
2170 break;
2171 default:
2172 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2173 "switch case not processed\n");
2174 enc_algo = CAM_TKIP;
2175 break;
2176 }
2177
2178 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2179 macaddr = cam_const_addr[key_index];
2180 entry_id = key_index;
2181 } else {
2182 if (is_group) {
2183 macaddr = cam_const_broad;
2184 entry_id = key_index;
2185 } else {
2186 if (mac->opmode == NL80211_IFTYPE_AP) {
2187 entry_id = rtl_cam_get_free_entry(hw,
2188 macaddr);
2189 if (entry_id >= TOTAL_CAM_ENTRY) {
2190 RT_TRACE(rtlpriv, COMP_SEC,
2191 DBG_EMERG,
2192 "Can not find free hw security cam entry\n");
2193 return;
2194 }
2195 } else {
2196 entry_id = CAM_PAIRWISE_KEY_POSITION;
2197 }
2198
2199 key_index = PAIRWISE_KEYIDX;
2200 is_pairwise = true;
2201 }
2202 }
2203
2204 if (rtlpriv->sec.key_len[key_index] == 0) {
2205 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2206 "delete one entry, entry_id is %d\n",
2207 entry_id);
2208 if (mac->opmode == NL80211_IFTYPE_AP)
2209 rtl_cam_del_entry(hw, p_macaddr);
2210 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2211 } else {
2212 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2213 "add one entry\n");
2214 if (is_pairwise) {
2215 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2216 "set Pairwiase key\n");
2217
2218 rtl_cam_add_one_entry(hw, macaddr, key_index,
2219 entry_id, enc_algo,
2220 CAM_CONFIG_NO_USEDK,
2221 rtlpriv->sec.key_buf[key_index]);
2222 } else {
2223 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
2224 "set group key\n");
2225
2226 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2227 rtl_cam_add_one_entry(hw,
2228 rtlefuse->dev_addr,
2229 PAIRWISE_KEYIDX,
2230 CAM_PAIRWISE_KEY_POSITION,
2231 enc_algo,
2232 CAM_CONFIG_NO_USEDK,
2233 rtlpriv->sec.key_buf
2234 [entry_id]);
2235 }
2236
2237 rtl_cam_add_one_entry(hw, macaddr, key_index,
2238 entry_id, enc_algo,
2239 CAM_CONFIG_NO_USEDK,
2240 rtlpriv->sec.key_buf[entry_id]);
2241 }
2242
2243 }
2244 }
2245}
2246
2247static void rtl8723ae_bt_var_init(struct ieee80211_hw *hw)
2248{
2249 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2250 struct rtl_priv *rtlpriv = rtl_priv(hw);
2251
2252 pcipriv->bt_coexist.bt_coexistence =
2253 pcipriv->bt_coexist.eeprom_bt_coexist;
2254 pcipriv->bt_coexist.bt_ant_num =
2255 pcipriv->bt_coexist.eeprom_bt_ant_num;
2256 pcipriv->bt_coexist.bt_coexist_type =
2257 pcipriv->bt_coexist.eeprom_bt_type;
2258
2259 pcipriv->bt_coexist.bt_ant_isolation =
2260 pcipriv->bt_coexist.eeprom_bt_ant_isol;
2261
2262 pcipriv->bt_coexist.bt_radio_shared_type =
2263 pcipriv->bt_coexist.eeprom_bt_radio_shared;
2264
2265 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2266 "BT Coexistance = 0x%x\n",
2267 pcipriv->bt_coexist.bt_coexistence);
2268
2269 if (pcipriv->bt_coexist.bt_coexistence) {
2270 pcipriv->bt_coexist.bt_busy_traffic = false;
2271 pcipriv->bt_coexist.bt_traffic_mode_set = false;
2272 pcipriv->bt_coexist.bt_non_traffic_mode_set = false;
2273
2274 pcipriv->bt_coexist.cstate = 0;
2275 pcipriv->bt_coexist.previous_state = 0;
2276
2277 if (pcipriv->bt_coexist.bt_ant_num == ANT_X2) {
2278 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2279 "BlueTooth BT_Ant_Num = Antx2\n");
2280 } else if (pcipriv->bt_coexist.bt_ant_num == ANT_X1) {
2281 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2282 "BlueTooth BT_Ant_Num = Antx1\n");
2283 }
2284
2285 switch (pcipriv->bt_coexist.bt_coexist_type) {
2286 case BT_2WIRE:
2287 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2288 "BlueTooth BT_CoexistType = BT_2Wire\n");
2289 break;
2290 case BT_ISSC_3WIRE:
2291 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2292 "BlueTooth BT_CoexistType = BT_ISSC_3Wire\n");
2293 break;
2294 case BT_ACCEL:
2295 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2296 "BlueTooth BT_CoexistType = BT_ACCEL\n");
2297 break;
2298 case BT_CSR_BC4:
2299 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2300 "BlueTooth BT_CoexistType = BT_CSR_BC4\n");
2301 break;
2302 case BT_CSR_BC8:
2303 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2304 "BlueTooth BT_CoexistType = BT_CSR_BC8\n");
2305 break;
2306 case BT_RTL8756:
2307 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2308 "BlueTooth BT_CoexistType = BT_RTL8756\n");
2309 break;
2310 default:
2311 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2312 "BlueTooth BT_CoexistType = Unknown\n");
2313 break;
2314 }
2315 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2316 "BlueTooth BT_Ant_isolation = %d\n",
2317 pcipriv->bt_coexist.bt_ant_isolation);
2318 RT_TRACE(rtlpriv, COMP_BT_COEXIST, DBG_TRACE,
2319 "BT_RadioSharedType = 0x%x\n",
2320 pcipriv->bt_coexist.bt_radio_shared_type);
2321 pcipriv->bt_coexist.bt_active_zero_cnt = 0;
2322 pcipriv->bt_coexist.cur_bt_disabled = false;
2323 pcipriv->bt_coexist.pre_bt_disabled = false;
2324 }
2325}
2326
2327void rtl8723ae_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2328 bool auto_load_fail, u8 *hwinfo)
2329{
2330 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2331 struct rtl_priv *rtlpriv = rtl_priv(hw);
2332 u8 value;
2333 u32 tmpu_32;
2334
2335 if (!auto_load_fail) {
2336 tmpu_32 = rtl_read_dword(rtlpriv, REG_MULTI_FUNC_CTRL);
2337 if (tmpu_32 & BIT(18))
2338 pcipriv->bt_coexist.eeprom_bt_coexist = 1;
2339 else
2340 pcipriv->bt_coexist.eeprom_bt_coexist = 0;
2341 value = hwinfo[RF_OPTION4];
2342 pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
2343 pcipriv->bt_coexist.eeprom_bt_ant_num = (value & 0x1);
2344 pcipriv->bt_coexist.eeprom_bt_ant_isol = ((value & 0x10) >> 4);
2345 pcipriv->bt_coexist.eeprom_bt_radio_shared =
2346 ((value & 0x20) >> 5);
2347 } else {
2348 pcipriv->bt_coexist.eeprom_bt_coexist = 0;
2349 pcipriv->bt_coexist.eeprom_bt_type = BT_RTL8723A;
2350 pcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
2351 pcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
2352 pcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2353 }
2354
2355 rtl8723ae_bt_var_init(hw);
2356}
2357
2358void rtl8723ae_bt_reg_init(struct ieee80211_hw *hw)
2359{
2360 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
2361
2362 /* 0:Low, 1:High, 2:From Efuse. */
2363 pcipriv->bt_coexist.reg_bt_iso = 2;
2364 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2365 pcipriv->bt_coexist.reg_bt_sco = 3;
2366 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2367 pcipriv->bt_coexist.reg_bt_sco = 0;
2368}
2369
2370
2371void rtl8723ae_bt_hw_init(struct ieee80211_hw *hw)
2372{
2373}
2374
2375void rtl8723ae_suspend(struct ieee80211_hw *hw)
2376{
2377}
2378
2379void rtl8723ae_resume(struct ieee80211_hw *hw)
2380{
2381}
2382
2383/* Turn on AAP (RCR:bit 0) for promicuous mode. */
2384void rtl8723ae_allow_all_destaddr(struct ieee80211_hw *hw,
2385 bool allow_all_da, bool write_into_reg)
2386{
2387 struct rtl_priv *rtlpriv = rtl_priv(hw);
2388 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
2389
2390 if (allow_all_da) /* Set BIT0 */
2391 rtlpci->receive_config |= RCR_AAP;
2392 else /* Clear BIT0 */
2393 rtlpci->receive_config &= ~RCR_AAP;
2394
2395 if (write_into_reg)
2396 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
2397
2398
2399 RT_TRACE(rtlpriv, COMP_TURBO | COMP_INIT, DBG_LOUD,
2400 "receive_config=0x%08X, write_into_reg=%d\n",
2401 rtlpci->receive_config, write_into_reg);
2402}