blob: 6d8340d5a111dbc6f54a9fb2a261b5349ec4e291 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020048static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050049 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020056static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050057 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010058 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050059 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020064static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050065 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020073static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050074 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020082static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
Egbert Eiche5868a32013-02-28 04:17:12 -050083 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Paulo Zanoni5c502442014-04-01 15:37:11 -030091/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -030092#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -030093 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300102#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300103 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300104 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300105 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300110} while (0)
111
Paulo Zanoni337ba012014-04-01 15:37:16 -0300112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
Paulo Zanoni35079892014-04-01 15:37:15 -0300127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Paulo Zanoni337ba012014-04-01 15:37:16 -0300135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300136 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300139} while (0)
140
Imre Deakc9a9a262014-11-05 20:48:37 +0200141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800143/* For display hotplug interrupt */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200144void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800146{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200147 assert_spin_locked(&dev_priv->irq_lock);
148
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300150 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300151
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000155 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800156 }
157}
158
Daniel Vetter47339cd2014-09-30 10:56:46 +0200159void
Jani Nikula2d1013d2014-03-31 14:27:17 +0300160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800161{
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200162 assert_spin_locked(&dev_priv->irq_lock);
163
Paulo Zanoni06ffc772014-07-17 17:43:46 -0300164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300165 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300166
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000170 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800171 }
172}
173
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300189 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300190
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
Daniel Vetter480c8032014-07-16 09:49:40 +0200197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
Daniel Vetter480c8032014-07-16 09:49:40 +0200202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
Imre Deakb900b942014-11-05 20:48:48 +0200207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
Imre Deaka72fbc32014-11-05 20:48:31 +0200212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
Imre Deakb900b942014-11-05 20:48:48 +0200217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300232 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300233
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300236 assert_spin_locked(&dev_priv->irq_lock);
237
Paulo Zanoni605cd252013-08-06 18:57:15 -0300238 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
Paulo Zanoni605cd252013-08-06 18:57:15 -0300242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300246 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300247}
248
Daniel Vetter480c8032014-07-16 09:49:40 +0200249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300250{
Imre Deak9939fba2014-11-20 23:01:47 +0200251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
Imre Deak9939fba2014-11-20 23:01:47 +0200257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
Daniel Vetter480c8032014-07-16 09:49:40 +0200263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300264{
Imre Deak9939fba2014-11-20 23:01:47 +0200265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300269}
270
Imre Deak3cc134e2014-11-19 15:30:03 +0200271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
Imre Deakb900b942014-11-05 20:48:48 +0200283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200288
Imre Deakb900b942014-11-05 20:48:48 +0200289 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200291 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200295
Imre Deakb900b942014-11-05 20:48:48 +0200296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
Imre Deak59d02a12014-12-19 19:33:26 +0200299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200303 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
Imre Deakb900b942014-11-05 20:48:48 +0200316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
Imre Deakd4d70aa2014-11-19 15:30:04 +0200320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
Imre Deak9939fba2014-11-20 23:01:47 +0200326 spin_lock_irq(&dev_priv->irq_lock);
327
Imre Deak59d02a12014-12-19 19:33:26 +0200328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
Imre Deak9939fba2014-11-20 23:01:47 +0200334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
335
336 dev_priv->rps.pm_iir = 0;
337
338 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deakb900b942014-11-05 20:48:48 +0200339}
340
Ben Widawsky09610212014-05-15 20:58:08 +0300341/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
Daniel Vetterfee884e2013-07-04 23:35:21 +0200357 assert_spin_locked(&dev_priv->irq_lock);
358
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300360 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300361
Daniel Vetterfee884e2013-07-04 23:35:21 +0200362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
Paulo Zanoni86642812013-04-12 17:57:57 -0300365
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100366static void
Imre Deak755e9012014-02-10 18:42:47 +0200367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800369{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200370 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800372
Daniel Vetterb79480b2013-06-27 17:52:10 +0200373 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200374 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200375
Ville Syrjälä04feced2014-04-03 13:28:33 +0300376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200383 return;
384
Imre Deak91d181d2014-02-10 18:42:49 +0200385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200387 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200388 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800391}
392
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100393static void
Imre Deak755e9012014-02-10 18:42:47 +0200394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800396{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200397 u32 reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800399
Daniel Vetterb79480b2013-06-27 17:52:10 +0200400 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200401 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200402
Ville Syrjälä04feced2014-04-03 13:28:33 +0300403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200407 return;
408
Imre Deak755e9012014-02-10 18:42:47 +0200409 if ((pipestat & enable_mask) == 0)
410 return;
411
Imre Deak91d181d2014-02-10 18:42:49 +0200412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
Imre Deak755e9012014-02-10 18:42:47 +0200414 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800417}
418
Imre Deak10c59c52014-02-10 18:42:48 +0200419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
Imre Deak755e9012014-02-10 18:42:47 +0200447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
Imre Deak10c59c52014-02-10 18:42:48 +0200453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
Imre Deak10c59c52014-02-10 18:42:48 +0200467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000475/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Zhao Yakui01c66882009-10-28 05:10:00 +0000477 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300478static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000479{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300480 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000481
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
Daniel Vetter13321782014-09-15 14:55:29 +0200485 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000486
Imre Deak755e9012014-02-10 18:42:47 +0200487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300488 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200489 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200490 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000491
Daniel Vetter13321782014-09-15 14:55:29 +0200492 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000493}
494
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300495/*
496 * This timing diagram depicts the video signal in and
497 * around the vertical blanking period.
498 *
499 * Assumptions about the fictitious mode used in this example:
500 * vblank_start >= 3
501 * vsync_start = vblank_start + 1
502 * vsync_end = vblank_start + 2
503 * vtotal = vblank_start + 3
504 *
505 * start of vblank:
506 * latch double buffered registers
507 * increment frame counter (ctg+)
508 * generate start of vblank interrupt (gen4+)
509 * |
510 * | frame start:
511 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
512 * | may be shifted forward 1-3 extra lines via PIPECONF
513 * | |
514 * | | start of vsync:
515 * | | generate vsync interrupt
516 * | | |
517 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
518 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
519 * ----va---> <-----------------vb--------------------> <--------va-------------
520 * | | <----vs-----> |
521 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
522 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
523 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
524 * | | |
525 * last visible pixel first visible pixel
526 * | increment frame counter (gen3/4)
527 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
528 *
529 * x = horizontal active
530 * _ = horizontal blanking
531 * hs = horizontal sync
532 * va = vertical active
533 * vb = vertical blanking
534 * vs = vertical sync
535 * vbs = vblank_start (number)
536 *
537 * Summary:
538 * - most events happen at the start of horizontal sync
539 * - frame start happens at the start of horizontal blank, 1-4 lines
540 * (depending on PIPECONF settings) after the start of vblank
541 * - gen3/4 pixel and frame counter are synchronized with the start
542 * of horizontal active on the first line of vertical active
543 */
544
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300545static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
546{
547 /* Gen2 doesn't have a hardware frame counter */
548 return 0;
549}
550
Keith Packard42f52ef2008-10-18 19:39:29 -0700551/* Called from drm generic code, passed a 'crtc', which
552 * we use as a pipe index
553 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700554static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700555{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700557 unsigned long high_frame;
558 unsigned long low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300559 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100560 struct intel_crtc *intel_crtc =
561 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
562 const struct drm_display_mode *mode =
563 &intel_crtc->config->base.adjusted_mode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700564
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100565 htotal = mode->crtc_htotal;
566 hsync_start = mode->crtc_hsync_start;
567 vbl_start = mode->crtc_vblank_start;
568 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
569 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300570
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300571 /* Convert to pixel count */
572 vbl_start *= htotal;
573
574 /* Start of vblank event occurs at start of hsync */
575 vbl_start -= htotal - hsync_start;
576
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800577 high_frame = PIPEFRAME(pipe);
578 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100579
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700580 /*
581 * High & low register fields aren't synchronized, so make sure
582 * we get a low value that's stable across two reads of the high
583 * register.
584 */
585 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100586 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300587 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100588 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700589 } while (high1 != high2);
590
Chris Wilson5eddb702010-09-11 13:48:45 +0100591 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300592 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100593 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300594
595 /*
596 * The frame counter increments at beginning of active.
597 * Cook up a vblank counter by also checking the pixel
598 * counter against vblank start.
599 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200600 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700601}
602
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700603static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800604{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300605 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800606 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800607
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800608 return I915_READ(reg);
609}
610
Mario Kleinerad3543e2013-10-30 05:13:08 +0100611/* raw reads, only for fast reads of display block, no need for forcewake etc. */
612#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
Mario Kleinerad3543e2013-10-30 05:13:08 +0100613
Ville Syrjäläa225f072014-04-29 13:35:45 +0300614static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
615{
616 struct drm_device *dev = crtc->base.dev;
617 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200618 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300619 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300620 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300621
Ville Syrjälä80715b22014-05-15 20:23:23 +0300622 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300623 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
624 vtotal /= 2;
625
626 if (IS_GEN2(dev))
627 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
628 else
629 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
630
631 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300632 * See update_scanline_offset() for the details on the
633 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300634 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300635 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300636}
637
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700638static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200639 unsigned int flags, int *vpos, int *hpos,
640 ktime_t *stime, ktime_t *etime)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100641{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300642 struct drm_i915_private *dev_priv = dev->dev_private;
643 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200645 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300646 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300647 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100648 bool in_vbl = true;
649 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100650 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100651
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300652 if (!intel_crtc->active) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100653 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800654 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100655 return 0;
656 }
657
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300658 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300659 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300660 vtotal = mode->crtc_vtotal;
661 vbl_start = mode->crtc_vblank_start;
662 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100663
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200664 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
665 vbl_start = DIV_ROUND_UP(vbl_start, 2);
666 vbl_end /= 2;
667 vtotal /= 2;
668 }
669
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300670 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
671
Mario Kleinerad3543e2013-10-30 05:13:08 +0100672 /*
673 * Lock uncore.lock, as we will do multiple timing critical raw
674 * register reads, potentially with preemption disabled, so the
675 * following code must not block on uncore.lock.
676 */
677 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300678
Mario Kleinerad3543e2013-10-30 05:13:08 +0100679 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
680
681 /* Get optional system timestamp before query. */
682 if (stime)
683 *stime = ktime_get();
684
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300685 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100686 /* No obvious pixelcount register. Only query vertical
687 * scanout position from Display scan line register.
688 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300689 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100690 } else {
691 /* Have access to pixelcount since start of frame.
692 * We can split this into vertical and horizontal
693 * scanout position.
694 */
Mario Kleinerad3543e2013-10-30 05:13:08 +0100695 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100696
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300697 /* convert to pixel counts */
698 vbl_start *= htotal;
699 vbl_end *= htotal;
700 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300701
702 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300703 * In interlaced modes, the pixel counter counts all pixels,
704 * so one field will have htotal more pixels. In order to avoid
705 * the reported position from jumping backwards when the pixel
706 * counter is beyond the length of the shorter field, just
707 * clamp the position the length of the shorter field. This
708 * matches how the scanline counter based position works since
709 * the scanline counter doesn't count the two half lines.
710 */
711 if (position >= vtotal)
712 position = vtotal - 1;
713
714 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300715 * Start of vblank interrupt is triggered at start of hsync,
716 * just prior to the first active line of vblank. However we
717 * consider lines to start at the leading edge of horizontal
718 * active. So, should we get here before we've crossed into
719 * the horizontal active of the first line in vblank, we would
720 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
721 * always add htotal-hsync_start to the current pixel position.
722 */
723 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300724 }
725
Mario Kleinerad3543e2013-10-30 05:13:08 +0100726 /* Get optional system timestamp after query. */
727 if (etime)
728 *etime = ktime_get();
729
730 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
731
732 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
733
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300734 in_vbl = position >= vbl_start && position < vbl_end;
735
736 /*
737 * While in vblank, position will be negative
738 * counting up towards 0 at vbl_end. And outside
739 * vblank, position will be positive counting
740 * up since vbl_end.
741 */
742 if (position >= vbl_start)
743 position -= vbl_end;
744 else
745 position += vtotal - vbl_end;
746
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300747 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300748 *vpos = position;
749 *hpos = 0;
750 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100751 *vpos = position / htotal;
752 *hpos = position - (*vpos * htotal);
753 }
754
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100755 /* In vblank? */
756 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200757 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100758
759 return ret;
760}
761
Ville Syrjäläa225f072014-04-29 13:35:45 +0300762int intel_get_crtc_scanline(struct intel_crtc *crtc)
763{
764 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
765 unsigned long irqflags;
766 int position;
767
768 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
769 position = __intel_get_crtc_scanline(crtc);
770 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
771
772 return position;
773}
774
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700775static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100776 int *max_error,
777 struct timeval *vblank_time,
778 unsigned flags)
779{
Chris Wilson4041b852011-01-22 10:07:56 +0000780 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100781
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700782 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000783 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100784 return -EINVAL;
785 }
786
787 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000788 crtc = intel_get_crtc_for_pipe(dev, pipe);
789 if (crtc == NULL) {
790 DRM_ERROR("Invalid crtc %d\n", pipe);
791 return -EINVAL;
792 }
793
Matt Roper83d65732015-02-25 13:12:16 -0800794 if (!crtc->state->enable) {
Chris Wilson4041b852011-01-22 10:07:56 +0000795 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
796 return -EBUSY;
797 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100798
799 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000800 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
801 vblank_time, flags,
Ville Syrjälä7da903e2013-10-26 17:57:31 +0300802 crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200803 &to_intel_crtc(crtc)->config->base.adjusted_mode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804}
805
Jani Nikula67c347f2013-09-17 14:26:34 +0300806static bool intel_hpd_irq_event(struct drm_device *dev,
807 struct drm_connector *connector)
Egbert Eich321a1b32013-04-11 16:00:26 +0200808{
809 enum drm_connector_status old_status;
810
811 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
812 old_status = connector->status;
813
814 connector->status = connector->funcs->detect(connector, false);
Jani Nikula67c347f2013-09-17 14:26:34 +0300815 if (old_status == connector->status)
816 return false;
817
818 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
Egbert Eich321a1b32013-04-11 16:00:26 +0200819 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +0300820 connector->name,
Jani Nikula67c347f2013-09-17 14:26:34 +0300821 drm_get_connector_status_name(old_status),
822 drm_get_connector_status_name(connector->status));
823
824 return true;
Egbert Eich321a1b32013-04-11 16:00:26 +0200825}
826
Dave Airlie13cf5502014-06-18 11:29:35 +1000827static void i915_digport_work_func(struct work_struct *work)
828{
829 struct drm_i915_private *dev_priv =
830 container_of(work, struct drm_i915_private, dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +1000831 u32 long_port_mask, short_port_mask;
832 struct intel_digital_port *intel_dig_port;
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100833 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +1000834 u32 old_bits = 0;
835
Daniel Vetter4cb21832014-09-15 14:55:26 +0200836 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000837 long_port_mask = dev_priv->long_hpd_port_mask;
838 dev_priv->long_hpd_port_mask = 0;
839 short_port_mask = dev_priv->short_hpd_port_mask;
840 dev_priv->short_hpd_port_mask = 0;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200841 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000842
843 for (i = 0; i < I915_MAX_PORTS; i++) {
844 bool valid = false;
845 bool long_hpd = false;
846 intel_dig_port = dev_priv->hpd_irq_port[i];
847 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
848 continue;
849
850 if (long_port_mask & (1 << i)) {
851 valid = true;
852 long_hpd = true;
853 } else if (short_port_mask & (1 << i))
854 valid = true;
855
856 if (valid) {
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100857 enum irqreturn ret;
858
Dave Airlie13cf5502014-06-18 11:29:35 +1000859 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
Daniel Vetterb2c5c182015-01-23 06:00:31 +0100860 if (ret == IRQ_NONE) {
861 /* fall back to old school hpd */
Dave Airlie13cf5502014-06-18 11:29:35 +1000862 old_bits |= (1 << intel_dig_port->base.hpd_pin);
863 }
864 }
865 }
866
867 if (old_bits) {
Daniel Vetter4cb21832014-09-15 14:55:26 +0200868 spin_lock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000869 dev_priv->hpd_event_bits |= old_bits;
Daniel Vetter4cb21832014-09-15 14:55:26 +0200870 spin_unlock_irq(&dev_priv->irq_lock);
Dave Airlie13cf5502014-06-18 11:29:35 +1000871 schedule_work(&dev_priv->hotplug_work);
872 }
873}
874
Jesse Barnes5ca58282009-03-31 14:11:15 -0700875/*
876 * Handle hotplug events outside the interrupt handler proper.
877 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200878#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
879
Jesse Barnes5ca58282009-03-31 14:11:15 -0700880static void i915_hotplug_work_func(struct work_struct *work)
881{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300882 struct drm_i915_private *dev_priv =
883 container_of(work, struct drm_i915_private, hotplug_work);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700884 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700885 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200886 struct intel_connector *intel_connector;
887 struct intel_encoder *intel_encoder;
888 struct drm_connector *connector;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200889 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200890 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200891 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700892
Keith Packarda65e34c2011-07-25 10:04:56 -0700893 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800894 DRM_DEBUG_KMS("running encoder hotplug functions\n");
895
Daniel Vetter4cb21832014-09-15 14:55:26 +0200896 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eich142e2392013-04-11 15:57:57 +0200897
898 hpd_event_bits = dev_priv->hpd_event_bits;
899 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200900 list_for_each_entry(connector, &mode_config->connector_list, head) {
901 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000902 if (!intel_connector->encoder)
903 continue;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200904 intel_encoder = intel_connector->encoder;
905 if (intel_encoder->hpd_pin > HPD_NONE &&
906 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
907 connector->polled == DRM_CONNECTOR_POLL_HPD) {
908 DRM_INFO("HPD interrupt storm detected on connector %s: "
909 "switching from hotplug detection to polling\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300910 connector->name);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200911 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
912 connector->polled = DRM_CONNECTOR_POLL_CONNECT
913 | DRM_CONNECTOR_POLL_DISCONNECT;
914 hpd_disabled = true;
915 }
Egbert Eich142e2392013-04-11 15:57:57 +0200916 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
917 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300918 connector->name, intel_encoder->hpd_pin);
Egbert Eich142e2392013-04-11 15:57:57 +0200919 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200920 }
921 /* if there were no outputs to poll, poll was disabled,
922 * therefore make sure it's enabled when disabling HPD on
923 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200924 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200925 drm_kms_helper_poll_enable(dev);
Imre Deak63237512014-08-18 15:37:02 +0300926 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
927 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
Egbert Eichac4c16c2013-04-16 13:36:58 +0200928 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200929
Daniel Vetter4cb21832014-09-15 14:55:26 +0200930 spin_unlock_irq(&dev_priv->irq_lock);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200931
Egbert Eich321a1b32013-04-11 16:00:26 +0200932 list_for_each_entry(connector, &mode_config->connector_list, head) {
933 intel_connector = to_intel_connector(connector);
Dave Airlie36cd7442014-05-02 13:44:18 +1000934 if (!intel_connector->encoder)
935 continue;
Egbert Eich321a1b32013-04-11 16:00:26 +0200936 intel_encoder = intel_connector->encoder;
937 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
938 if (intel_encoder->hot_plug)
939 intel_encoder->hot_plug(intel_encoder);
940 if (intel_hpd_irq_event(dev, connector))
941 changed = true;
942 }
943 }
Keith Packard40ee3382011-07-28 15:31:19 -0700944 mutex_unlock(&mode_config->mutex);
945
Egbert Eich321a1b32013-04-11 16:00:26 +0200946 if (changed)
947 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700948}
949
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200950static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800951{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300952 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000953 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200954 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200955
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200956 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800957
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200958 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
959
Daniel Vetter20e4d402012-08-08 23:35:39 +0200960 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200961
Jesse Barnes7648fa92010-05-20 14:28:11 -0700962 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000963 busy_up = I915_READ(RCPREVBSYTUPAVG);
964 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965 max_avg = I915_READ(RCBMAXAVG);
966 min_avg = I915_READ(RCBMINAVG);
967
968 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000969 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200970 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
971 new_delay = dev_priv->ips.cur_delay - 1;
972 if (new_delay < dev_priv->ips.max_delay)
973 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000974 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200975 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
976 new_delay = dev_priv->ips.cur_delay + 1;
977 if (new_delay > dev_priv->ips.min_delay)
978 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800979 }
980
Jesse Barnes7648fa92010-05-20 14:28:11 -0700981 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200982 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800983
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200984 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200985
Jesse Barnesf97108d2010-01-29 11:27:07 -0800986 return;
987}
988
Chris Wilson549f7362010-10-19 11:19:32 +0100989static void notify_ring(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100990 struct intel_engine_cs *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100991{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100992 if (!intel_ring_initialized(ring))
Chris Wilson475553d2011-01-20 09:52:56 +0000993 return;
994
John Harrisonbcfcc8b2014-12-05 13:49:36 +0000995 trace_i915_gem_request_notify(ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000996
Chris Wilson549f7362010-10-19 11:19:32 +0100997 wake_up_all(&ring->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +0100998}
999
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001000static void vlv_c0_read(struct drm_i915_private *dev_priv,
1001 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001002{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001003 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1004 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1005 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001006}
1007
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001008static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1009 const struct intel_rps_ei *old,
1010 const struct intel_rps_ei *now,
1011 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001012{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001013 u64 time, c0;
Deepak S31685c22014-07-03 17:33:01 -04001014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015 if (old->cz_clock == 0)
1016 return false;
Deepak S31685c22014-07-03 17:33:01 -04001017
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001018 time = now->cz_clock - old->cz_clock;
1019 time *= threshold * dev_priv->mem_freq;
Deepak S31685c22014-07-03 17:33:01 -04001020
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001021 /* Workload can be split between render + media, e.g. SwapBuffers
1022 * being blitted in X after being rendered in mesa. To account for
1023 * this we need to combine both engines into our activity counter.
1024 */
1025 c0 = now->render_c0 - old->render_c0;
1026 c0 += now->media_c0 - old->media_c0;
1027 c0 *= 100 * VLV_CZ_CLOCK_TO_MILLI_SEC * 4 / 1000;
Deepak S31685c22014-07-03 17:33:01 -04001028
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001029 return c0 >= time;
1030}
Deepak S31685c22014-07-03 17:33:01 -04001031
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001032void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1033{
1034 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1035 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001036}
1037
1038static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1039{
1040 struct intel_rps_ei now;
1041 u32 events = 0;
1042
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001043 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 return 0;
1045
1046 vlv_c0_read(dev_priv, &now);
1047 if (now.cz_clock == 0)
1048 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001049
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001050 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1051 if (!vlv_c0_above(dev_priv,
1052 &dev_priv->rps.down_ei, &now,
1053 VLV_RP_DOWN_EI_THRESHOLD))
1054 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1055 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001056 }
1057
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001058 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1059 if (vlv_c0_above(dev_priv,
1060 &dev_priv->rps.up_ei, &now,
1061 VLV_RP_UP_EI_THRESHOLD))
1062 events |= GEN6_PM_RP_UP_THRESHOLD;
1063 dev_priv->rps.up_ei = now;
1064 }
1065
1066 return events;
Deepak S31685c22014-07-03 17:33:01 -04001067}
1068
Ben Widawsky4912d042011-04-25 11:25:20 -07001069static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001070{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001071 struct drm_i915_private *dev_priv =
1072 container_of(work, struct drm_i915_private, rps.work);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001073 u32 pm_iir;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001074 int new_delay, adj;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001075
Daniel Vetter59cdb632013-07-04 23:35:28 +02001076 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001077 /* Speed up work cancelation during disabling rps interrupts. */
1078 if (!dev_priv->rps.interrupts_enabled) {
1079 spin_unlock_irq(&dev_priv->irq_lock);
1080 return;
1081 }
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001082 pm_iir = dev_priv->rps.pm_iir;
1083 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001084 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1085 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Daniel Vetter59cdb632013-07-04 23:35:28 +02001086 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001087
Paulo Zanoni60611c12013-08-15 11:50:01 -03001088 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301089 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001090
Deepak Sa6706b42014-03-15 20:23:22 +05301091 if ((pm_iir & dev_priv->pm_rps_events) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092 return;
1093
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001094 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001095
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001096 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1097
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001098 adj = dev_priv->rps.last_adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001099 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001100 if (adj > 0)
1101 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301102 else {
1103 /* CHV needs even encode values */
1104 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1105 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001106 new_delay = dev_priv->rps.cur_freq + adj;
Ville Syrjälä74250342013-06-25 21:38:11 +03001107
1108 /*
1109 * For better performance, jump directly
1110 * to RPe if we're below it.
1111 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001112 if (new_delay < dev_priv->rps.efficient_freq)
1113 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001114 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001115 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1116 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001117 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001118 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001119 adj = 0;
1120 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1121 if (adj < 0)
1122 adj *= 2;
Deepak S13a56602014-05-23 21:00:21 +05301123 else {
1124 /* CHV needs even encode values */
1125 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1126 }
Ben Widawskyb39fb292014-03-19 18:31:11 -07001127 new_delay = dev_priv->rps.cur_freq + adj;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001128 } else { /* unknown event */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001129 new_delay = dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001130 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001131
Ben Widawsky79249632012-09-07 19:43:42 -07001132 /* sysfs frequency interfaces may have snuck in while servicing the
1133 * interrupt
1134 */
Ville Syrjälä1272e7b2013-11-07 19:57:49 +02001135 new_delay = clamp_t(int, new_delay,
Ben Widawskyb39fb292014-03-19 18:31:11 -07001136 dev_priv->rps.min_freq_softlimit,
1137 dev_priv->rps.max_freq_softlimit);
Deepak S27544362014-01-27 21:35:05 +05301138
Ben Widawskyb39fb292014-03-19 18:31:11 -07001139 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001140
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001141 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001142
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001143 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001144}
1145
Ben Widawskye3689192012-05-25 16:56:22 -07001146
1147/**
1148 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1149 * occurred.
1150 * @work: workqueue struct
1151 *
1152 * Doesn't actually do anything except notify userspace. As a consequence of
1153 * this event, userspace should try to remap the bad rows since statistically
1154 * it is likely the same row is more likely to go bad again.
1155 */
1156static void ivybridge_parity_work(struct work_struct *work)
1157{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001158 struct drm_i915_private *dev_priv =
1159 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001160 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001161 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001162 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001163 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001164
1165 /* We must turn off DOP level clock gating to access the L3 registers.
1166 * In order to prevent a get/put style interface, acquire struct mutex
1167 * any time we access those registers.
1168 */
1169 mutex_lock(&dev_priv->dev->struct_mutex);
1170
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001171 /* If we've screwed up tracking, just let the interrupt fire again */
1172 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1173 goto out;
1174
Ben Widawskye3689192012-05-25 16:56:22 -07001175 misccpctl = I915_READ(GEN7_MISCCPCTL);
1176 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1177 POSTING_READ(GEN7_MISCCPCTL);
1178
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001179 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1180 u32 reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001181
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001182 slice--;
1183 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1184 break;
1185
1186 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1187
1188 reg = GEN7_L3CDERRST1 + (slice * 0x200);
1189
1190 error_status = I915_READ(reg);
1191 row = GEN7_PARITY_ERROR_ROW(error_status);
1192 bank = GEN7_PARITY_ERROR_BANK(error_status);
1193 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1194
1195 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1196 POSTING_READ(reg);
1197
1198 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1199 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1200 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1201 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1202 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1203 parity_event[5] = NULL;
1204
Dave Airlie5bdebb12013-10-11 14:07:25 +10001205 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001206 KOBJ_CHANGE, parity_event);
1207
1208 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1209 slice, row, bank, subbank);
1210
1211 kfree(parity_event[4]);
1212 kfree(parity_event[3]);
1213 kfree(parity_event[2]);
1214 kfree(parity_event[1]);
1215 }
Ben Widawskye3689192012-05-25 16:56:22 -07001216
1217 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1218
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001219out:
1220 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001221 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001222 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001223 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001224
1225 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001226}
1227
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001229{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001230 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001231
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001232 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001233 return;
1234
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001235 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001236 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001237 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001238
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239 iir &= GT_PARITY_ERROR(dev);
1240 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1241 dev_priv->l3_parity.which_slice |= 1 << 1;
1242
1243 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1244 dev_priv->l3_parity.which_slice |= 1 << 0;
1245
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001246 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001247}
1248
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001249static void ilk_gt_irq_handler(struct drm_device *dev,
1250 struct drm_i915_private *dev_priv,
1251 u32 gt_iir)
1252{
1253 if (gt_iir &
1254 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1255 notify_ring(dev, &dev_priv->ring[RCS]);
1256 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1257 notify_ring(dev, &dev_priv->ring[VCS]);
1258}
1259
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001260static void snb_gt_irq_handler(struct drm_device *dev,
1261 struct drm_i915_private *dev_priv,
1262 u32 gt_iir)
1263{
1264
Ben Widawskycc609d52013-05-28 19:22:29 -07001265 if (gt_iir &
1266 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001267 notify_ring(dev, &dev_priv->ring[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001268 if (gt_iir & GT_BSD_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001269 notify_ring(dev, &dev_priv->ring[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001270 if (gt_iir & GT_BLT_USER_INTERRUPT)
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001271 notify_ring(dev, &dev_priv->ring[BCS]);
1272
Ben Widawskycc609d52013-05-28 19:22:29 -07001273 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1274 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001275 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1276 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001277
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001278 if (gt_iir & GT_PARITY_ERROR(dev))
1279 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001280}
1281
Ben Widawskyabd58f02013-11-02 21:07:09 -07001282static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1283 struct drm_i915_private *dev_priv,
1284 u32 master_ctl)
1285{
Thomas Daniele981e7b2014-07-24 17:04:39 +01001286 struct intel_engine_cs *ring;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001287 u32 rcs, bcs, vcs;
1288 uint32_t tmp = 0;
1289 irqreturn_t ret = IRQ_NONE;
1290
1291 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1292 tmp = I915_READ(GEN8_GT_IIR(0));
1293 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001294 I915_WRITE(GEN8_GT_IIR(0), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001295 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001296
Ben Widawskyabd58f02013-11-02 21:07:09 -07001297 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001298 ring = &dev_priv->ring[RCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001299 if (rcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001300 notify_ring(dev, ring);
1301 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001302 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001303
1304 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1305 ring = &dev_priv->ring[BCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001306 if (bcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001307 notify_ring(dev, ring);
1308 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001309 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001310 } else
1311 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1312 }
1313
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001314 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07001315 tmp = I915_READ(GEN8_GT_IIR(1));
1316 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001317 I915_WRITE(GEN8_GT_IIR(1), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001318 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001319
Ben Widawskyabd58f02013-11-02 21:07:09 -07001320 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001321 ring = &dev_priv->ring[VCS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001322 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001323 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001324 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001325 intel_lrc_irq_handler(ring);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001326
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001327 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001328 ring = &dev_priv->ring[VCS2];
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001329 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001330 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001331 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001332 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 } else
1334 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1335 }
1336
Ben Widawsky09610212014-05-15 20:58:08 +03001337 if (master_ctl & GEN8_GT_PM_IRQ) {
1338 tmp = I915_READ(GEN8_GT_IIR(2));
1339 if (tmp & dev_priv->pm_rps_events) {
Ben Widawsky09610212014-05-15 20:58:08 +03001340 I915_WRITE(GEN8_GT_IIR(2),
1341 tmp & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001342 ret = IRQ_HANDLED;
Imre Deakc9a9a262014-11-05 20:48:37 +02001343 gen6_rps_irq_handler(dev_priv, tmp);
Ben Widawsky09610212014-05-15 20:58:08 +03001344 } else
1345 DRM_ERROR("The master control interrupt lied (PM)!\n");
1346 }
1347
Ben Widawskyabd58f02013-11-02 21:07:09 -07001348 if (master_ctl & GEN8_GT_VECS_IRQ) {
1349 tmp = I915_READ(GEN8_GT_IIR(3));
1350 if (tmp) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001351 I915_WRITE(GEN8_GT_IIR(3), tmp);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001352 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001353
Ben Widawskyabd58f02013-11-02 21:07:09 -07001354 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001355 ring = &dev_priv->ring[VECS];
Ben Widawskyabd58f02013-11-02 21:07:09 -07001356 if (vcs & GT_RENDER_USER_INTERRUPT)
Thomas Daniele981e7b2014-07-24 17:04:39 +01001357 notify_ring(dev, ring);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001358 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
Daniel Vetter3f7531c2014-12-10 17:41:43 +01001359 intel_lrc_irq_handler(ring);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 } else
1361 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1362 }
1363
1364 return ret;
1365}
1366
Egbert Eichb543fb02013-04-16 13:36:54 +02001367#define HPD_STORM_DETECT_PERIOD 1000
1368#define HPD_STORM_THRESHOLD 5
1369
Jani Nikula07c338c2014-10-02 11:16:32 +03001370static int pch_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001371{
1372 switch (port) {
1373 case PORT_A:
1374 case PORT_E:
1375 default:
1376 return -1;
1377 case PORT_B:
1378 return 0;
1379 case PORT_C:
1380 return 8;
1381 case PORT_D:
1382 return 16;
1383 }
1384}
1385
Jani Nikula07c338c2014-10-02 11:16:32 +03001386static int i915_port_to_hotplug_shift(enum port port)
Dave Airlie13cf5502014-06-18 11:29:35 +10001387{
1388 switch (port) {
1389 case PORT_A:
1390 case PORT_E:
1391 default:
1392 return -1;
1393 case PORT_B:
1394 return 17;
1395 case PORT_C:
1396 return 19;
1397 case PORT_D:
1398 return 21;
1399 }
1400}
1401
1402static inline enum port get_port_from_pin(enum hpd_pin pin)
1403{
1404 switch (pin) {
1405 case HPD_PORT_B:
1406 return PORT_B;
1407 case HPD_PORT_C:
1408 return PORT_C;
1409 case HPD_PORT_D:
1410 return PORT_D;
1411 default:
1412 return PORT_A; /* no hpd */
1413 }
1414}
1415
Daniel Vetter10a504d2013-06-27 17:52:12 +02001416static inline void intel_hpd_irq_handler(struct drm_device *dev,
Daniel Vetter22062db2013-06-27 17:52:11 +02001417 u32 hotplug_trigger,
Dave Airlie13cf5502014-06-18 11:29:35 +10001418 u32 dig_hotplug_reg,
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +02001419 const u32 hpd[HPD_NUM_PINS])
Egbert Eichb543fb02013-04-16 13:36:54 +02001420{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001421 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichb543fb02013-04-16 13:36:54 +02001422 int i;
Dave Airlie13cf5502014-06-18 11:29:35 +10001423 enum port port;
Daniel Vetter10a504d2013-06-27 17:52:12 +02001424 bool storm_detected = false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001425 bool queue_dig = false, queue_hp = false;
1426 u32 dig_shift;
1427 u32 dig_port_mask = 0;
Egbert Eichb543fb02013-04-16 13:36:54 +02001428
Daniel Vetter91d131d2013-06-27 17:52:14 +02001429 if (!hotplug_trigger)
1430 return;
1431
Dave Airlie13cf5502014-06-18 11:29:35 +10001432 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1433 hotplug_trigger, dig_hotplug_reg);
Imre Deakcc9bd492014-01-16 19:56:54 +02001434
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001435 spin_lock(&dev_priv->irq_lock);
Egbert Eichb543fb02013-04-16 13:36:54 +02001436 for (i = 1; i < HPD_NUM_PINS; i++) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001437 if (!(hpd[i] & hotplug_trigger))
1438 continue;
Egbert Eich821450c2013-04-16 13:36:55 +02001439
Dave Airlie13cf5502014-06-18 11:29:35 +10001440 port = get_port_from_pin(i);
1441 if (port && dev_priv->hpd_irq_port[port]) {
1442 bool long_hpd;
1443
Jani Nikula07c338c2014-10-02 11:16:32 +03001444 if (HAS_PCH_SPLIT(dev)) {
1445 dig_shift = pch_port_to_hotplug_shift(port);
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Jani Nikula07c338c2014-10-02 11:16:32 +03001447 } else {
1448 dig_shift = i915_port_to_hotplug_shift(port);
1449 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001450 }
1451
Ville Syrjälä26fbb772014-08-11 18:37:37 +03001452 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1453 port_name(port),
1454 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10001455 /* for long HPD pulses we want to have the digital queue happen,
1456 but we still want HPD storm detection to function. */
1457 if (long_hpd) {
1458 dev_priv->long_hpd_port_mask |= (1 << port);
1459 dig_port_mask |= hpd[i];
1460 } else {
1461 /* for short HPD just trigger the digital queue */
1462 dev_priv->short_hpd_port_mask |= (1 << port);
1463 hotplug_trigger &= ~hpd[i];
1464 }
1465 queue_dig = true;
1466 }
1467 }
1468
1469 for (i = 1; i < HPD_NUM_PINS; i++) {
Daniel Vetter3ff04a162014-04-24 12:03:17 +02001470 if (hpd[i] & hotplug_trigger &&
1471 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1472 /*
1473 * On GMCH platforms the interrupt mask bits only
1474 * prevent irq generation, not the setting of the
1475 * hotplug bits itself. So only WARN about unexpected
1476 * interrupts on saner platforms.
1477 */
1478 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1479 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1480 hotplug_trigger, i, hpd[i]);
1481
1482 continue;
1483 }
Egbert Eichb8f102e2013-07-26 14:14:24 +02001484
Egbert Eichb543fb02013-04-16 13:36:54 +02001485 if (!(hpd[i] & hotplug_trigger) ||
1486 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1487 continue;
1488
Dave Airlie13cf5502014-06-18 11:29:35 +10001489 if (!(dig_port_mask & hpd[i])) {
1490 dev_priv->hpd_event_bits |= (1 << i);
1491 queue_hp = true;
1492 }
1493
Egbert Eichb543fb02013-04-16 13:36:54 +02001494 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1495 dev_priv->hpd_stats[i].hpd_last_jiffies
1496 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1497 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1498 dev_priv->hpd_stats[i].hpd_cnt = 0;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001499 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001500 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1501 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +02001502 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +02001503 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Daniel Vetter10a504d2013-06-27 17:52:12 +02001504 storm_detected = true;
Egbert Eichb543fb02013-04-16 13:36:54 +02001505 } else {
1506 dev_priv->hpd_stats[i].hpd_cnt++;
Egbert Eichb8f102e2013-07-26 14:14:24 +02001507 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1508 dev_priv->hpd_stats[i].hpd_cnt);
Egbert Eichb543fb02013-04-16 13:36:54 +02001509 }
1510 }
1511
Daniel Vetter10a504d2013-06-27 17:52:12 +02001512 if (storm_detected)
1513 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02001514 spin_unlock(&dev_priv->irq_lock);
Daniel Vetter5876fa02013-06-27 17:52:13 +02001515
Daniel Vetter645416f2013-09-02 16:22:25 +02001516 /*
1517 * Our hotplug handler can grab modeset locks (by calling down into the
1518 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1519 * queue for otherwise the flush_work in the pageflip code will
1520 * deadlock.
1521 */
Dave Airlie13cf5502014-06-18 11:29:35 +10001522 if (queue_dig)
Dave Airlie0e32b392014-05-02 14:02:48 +10001523 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
Dave Airlie13cf5502014-06-18 11:29:35 +10001524 if (queue_hp)
1525 schedule_work(&dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001526}
1527
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001528static void gmbus_irq_handler(struct drm_device *dev)
1529{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001530 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001531
Daniel Vetter28c70f12012-12-01 13:53:45 +01001532 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001533}
1534
Daniel Vetterce99c252012-12-01 13:53:47 +01001535static void dp_aux_irq_handler(struct drm_device *dev)
1536{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001537 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001538
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001539 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001540}
1541
Shuang He8bf1e9f2013-10-15 18:55:27 +01001542#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001543static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1544 uint32_t crc0, uint32_t crc1,
1545 uint32_t crc2, uint32_t crc3,
1546 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001547{
1548 struct drm_i915_private *dev_priv = dev->dev_private;
1549 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1550 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001551 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001552
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001553 spin_lock(&pipe_crc->lock);
1554
Damien Lespiau0c912c72013-10-15 18:55:37 +01001555 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001556 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001557 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001558 return;
1559 }
1560
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001561 head = pipe_crc->head;
1562 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001563
1564 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001565 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001566 DRM_ERROR("CRC buffer overflowing\n");
1567 return;
1568 }
1569
1570 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001571
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001572 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001573 entry->crc[0] = crc0;
1574 entry->crc[1] = crc1;
1575 entry->crc[2] = crc2;
1576 entry->crc[3] = crc3;
1577 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001578
1579 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001580 pipe_crc->head = head;
1581
1582 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001583
1584 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001585}
Daniel Vetter277de952013-10-18 16:37:07 +02001586#else
1587static inline void
1588display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1589 uint32_t crc0, uint32_t crc1,
1590 uint32_t crc2, uint32_t crc3,
1591 uint32_t crc4) {}
1592#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001593
Daniel Vetter277de952013-10-18 16:37:07 +02001594
1595static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001596{
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598
Daniel Vetter277de952013-10-18 16:37:07 +02001599 display_pipe_crc_irq_handler(dev, pipe,
1600 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1601 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001602}
1603
Daniel Vetter277de952013-10-18 16:37:07 +02001604static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001605{
1606 struct drm_i915_private *dev_priv = dev->dev_private;
1607
Daniel Vetter277de952013-10-18 16:37:07 +02001608 display_pipe_crc_irq_handler(dev, pipe,
1609 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1610 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1611 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1612 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1613 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001614}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001615
Daniel Vetter277de952013-10-18 16:37:07 +02001616static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001617{
1618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001619 uint32_t res1, res2;
1620
1621 if (INTEL_INFO(dev)->gen >= 3)
1622 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1623 else
1624 res1 = 0;
1625
1626 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1627 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1628 else
1629 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001630
Daniel Vetter277de952013-10-18 16:37:07 +02001631 display_pipe_crc_irq_handler(dev, pipe,
1632 I915_READ(PIPE_CRC_RES_RED(pipe)),
1633 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1634 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1635 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001636}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001637
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001638/* The RPS events need forcewake, so we add them to a work queue and mask their
1639 * IMR bits until the work is done. Other interrupts can be processed without
1640 * the work queue. */
1641static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001642{
Deepak Sa6706b42014-03-15 20:23:22 +05301643 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001644 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001645 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001646 if (dev_priv->rps.interrupts_enabled) {
1647 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1648 queue_work(dev_priv->wq, &dev_priv->rps.work);
1649 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001650 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001651 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001652
Imre Deakc9a9a262014-11-05 20:48:37 +02001653 if (INTEL_INFO(dev_priv)->gen >= 8)
1654 return;
1655
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001656 if (HAS_VEBOX(dev_priv->dev)) {
1657 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1658 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001659
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001660 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1661 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001662 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001663}
1664
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001665static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1666{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001667 if (!drm_handle_vblank(dev, pipe))
1668 return false;
1669
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001670 return true;
1671}
1672
Imre Deakc1874ed2014-02-04 21:35:46 +02001673static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1674{
1675 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001676 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001677 int pipe;
1678
Imre Deak58ead0d2014-02-04 21:35:47 +02001679 spin_lock(&dev_priv->irq_lock);
Damien Lespiau055e3932014-08-18 13:49:10 +01001680 for_each_pipe(dev_priv, pipe) {
Imre Deak91d181d2014-02-10 18:42:49 +02001681 int reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001682 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001683
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001684 /*
1685 * PIPESTAT bits get signalled even when the interrupt is
1686 * disabled with the mask bits, and some of the status bits do
1687 * not generate interrupts at all (like the underrun bit). Hence
1688 * we need to be careful that we only handle what we want to
1689 * handle.
1690 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001691
1692 /* fifo underruns are filterered in the underrun handler. */
1693 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001694
1695 switch (pipe) {
1696 case PIPE_A:
1697 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1698 break;
1699 case PIPE_B:
1700 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1701 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001702 case PIPE_C:
1703 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1704 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001705 }
1706 if (iir & iir_bit)
1707 mask |= dev_priv->pipestat_irq_mask[pipe];
1708
1709 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001710 continue;
1711
1712 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001713 mask |= PIPESTAT_INT_ENABLE_MASK;
1714 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001715
1716 /*
1717 * Clear the PIPE*STAT regs before the IIR
1718 */
Imre Deak91d181d2014-02-10 18:42:49 +02001719 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1720 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001721 I915_WRITE(reg, pipe_stats[pipe]);
1722 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001723 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001724
Damien Lespiau055e3932014-08-18 13:49:10 +01001725 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001726 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1727 intel_pipe_handle_vblank(dev, pipe))
1728 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001729
Imre Deak579a9b02014-02-04 21:35:48 +02001730 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001731 intel_prepare_page_flip(dev, pipe);
1732 intel_finish_page_flip(dev, pipe);
1733 }
1734
1735 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1736 i9xx_pipe_crc_irq_handler(dev, pipe);
1737
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001738 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1739 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001740 }
1741
1742 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1743 gmbus_irq_handler(dev);
1744}
1745
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001746static void i9xx_hpd_irq_handler(struct drm_device *dev)
1747{
1748 struct drm_i915_private *dev_priv = dev->dev_private;
1749 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1750
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001751 if (hotplug_status) {
1752 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1753 /*
1754 * Make sure hotplug status is cleared before we clear IIR, or else we
1755 * may miss hotplug events.
1756 */
1757 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001758
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001759 if (IS_G4X(dev)) {
1760 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001761
Dave Airlie13cf5502014-06-18 11:29:35 +10001762 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001763 } else {
1764 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1765
Dave Airlie13cf5502014-06-18 11:29:35 +10001766 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001767 }
1768
1769 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1770 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1771 dp_aux_irq_handler(dev);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001772 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001773}
1774
Daniel Vetterff1f5252012-10-02 15:10:55 +02001775static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001776{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001777 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001779 u32 iir, gt_iir, pm_iir;
1780 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001781
Imre Deak2dd2a882015-02-24 11:14:30 +02001782 if (!intel_irqs_enabled(dev_priv))
1783 return IRQ_NONE;
1784
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001785 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001786 /* Find, clear, then process each source of interrupt */
1787
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001788 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001789 if (gt_iir)
1790 I915_WRITE(GTIIR, gt_iir);
1791
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001792 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001793 if (pm_iir)
1794 I915_WRITE(GEN6_PMIIR, pm_iir);
1795
1796 iir = I915_READ(VLV_IIR);
1797 if (iir) {
1798 /* Consume port before clearing IIR or we'll miss events */
1799 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1800 i9xx_hpd_irq_handler(dev);
1801 I915_WRITE(VLV_IIR, iir);
1802 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001803
1804 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1805 goto out;
1806
1807 ret = IRQ_HANDLED;
1808
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001809 if (gt_iir)
1810 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001811 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001812 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001813 /* Call regardless, as some status bits might not be
1814 * signalled in iir */
1815 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001816 }
1817
1818out:
1819 return ret;
1820}
1821
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001822static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1823{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001824 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001825 struct drm_i915_private *dev_priv = dev->dev_private;
1826 u32 master_ctl, iir;
1827 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001828
Imre Deak2dd2a882015-02-24 11:14:30 +02001829 if (!intel_irqs_enabled(dev_priv))
1830 return IRQ_NONE;
1831
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001832 for (;;) {
1833 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1834 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001835
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001836 if (master_ctl == 0 && iir == 0)
1837 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001838
Oscar Mateo27b6c122014-06-16 16:11:00 +01001839 ret = IRQ_HANDLED;
1840
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001841 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001842
Oscar Mateo27b6c122014-06-16 16:11:00 +01001843 /* Find, clear, then process each source of interrupt */
1844
1845 if (iir) {
1846 /* Consume port before clearing IIR or we'll miss events */
1847 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1848 i9xx_hpd_irq_handler(dev);
1849 I915_WRITE(VLV_IIR, iir);
1850 }
1851
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001852 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001853
Oscar Mateo27b6c122014-06-16 16:11:00 +01001854 /* Call regardless, as some status bits might not be
1855 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001856 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001857
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001858 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1859 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001860 }
1861
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001862 return ret;
1863}
1864
Adam Jackson23e81d62012-06-06 15:45:44 -04001865static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001866{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001867 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001868 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001869 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Dave Airlie13cf5502014-06-18 11:29:35 +10001870 u32 dig_hotplug_reg;
Jesse Barnes776ad802011-01-04 15:09:39 -08001871
Dave Airlie13cf5502014-06-18 11:29:35 +10001872 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1873 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1874
1875 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001876
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001877 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1878 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1879 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001880 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001881 port_name(port));
1882 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001883
Daniel Vetterce99c252012-12-01 13:53:47 +01001884 if (pch_iir & SDE_AUX_MASK)
1885 dp_aux_irq_handler(dev);
1886
Jesse Barnes776ad802011-01-04 15:09:39 -08001887 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001888 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001889
1890 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1891 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1892
1893 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1894 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1895
1896 if (pch_iir & SDE_POISON)
1897 DRM_ERROR("PCH poison interrupt\n");
1898
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001899 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001900 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001901 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1902 pipe_name(pipe),
1903 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001904
1905 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1906 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1907
1908 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1909 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1910
Jesse Barnes776ad802011-01-04 15:09:39 -08001911 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001912 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001913
1914 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001915 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001916}
1917
1918static void ivb_err_int_handler(struct drm_device *dev)
1919{
1920 struct drm_i915_private *dev_priv = dev->dev_private;
1921 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001922 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001923
Paulo Zanonide032bf2013-04-12 17:57:58 -03001924 if (err_int & ERR_INT_POISON)
1925 DRM_ERROR("Poison interrupt\n");
1926
Damien Lespiau055e3932014-08-18 13:49:10 +01001927 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001928 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1929 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001930
Daniel Vetter5a69b892013-10-16 22:55:52 +02001931 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1932 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001933 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001934 else
Daniel Vetter277de952013-10-18 16:37:07 +02001935 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001936 }
1937 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001938
Paulo Zanoni86642812013-04-12 17:57:57 -03001939 I915_WRITE(GEN7_ERR_INT, err_int);
1940}
1941
1942static void cpt_serr_int_handler(struct drm_device *dev)
1943{
1944 struct drm_i915_private *dev_priv = dev->dev_private;
1945 u32 serr_int = I915_READ(SERR_INT);
1946
Paulo Zanonide032bf2013-04-12 17:57:58 -03001947 if (serr_int & SERR_INT_POISON)
1948 DRM_ERROR("PCH poison interrupt\n");
1949
Paulo Zanoni86642812013-04-12 17:57:57 -03001950 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001951 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001952
1953 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001954 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001955
1956 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001957 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001958
1959 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001960}
1961
Adam Jackson23e81d62012-06-06 15:45:44 -04001962static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1963{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001964 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001965 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001966 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001967 u32 dig_hotplug_reg;
Adam Jackson23e81d62012-06-06 15:45:44 -04001968
Dave Airlie13cf5502014-06-18 11:29:35 +10001969 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1970 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1971
1972 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001973
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001974 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1975 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1976 SDE_AUDIO_POWER_SHIFT_CPT);
1977 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1978 port_name(port));
1979 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001980
1981 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001982 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001983
1984 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001985 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001986
1987 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1988 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1989
1990 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1991 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1992
1993 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01001994 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04001995 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1996 pipe_name(pipe),
1997 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001998
1999 if (pch_iir & SDE_ERROR_CPT)
2000 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002001}
2002
Paulo Zanonic008bc62013-07-12 16:35:10 -03002003static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2004{
2005 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002006 enum pipe pipe;
Paulo Zanonic008bc62013-07-12 16:35:10 -03002007
2008 if (de_iir & DE_AUX_CHANNEL_A)
2009 dp_aux_irq_handler(dev);
2010
2011 if (de_iir & DE_GSE)
2012 intel_opregion_asle_intr(dev);
2013
Paulo Zanonic008bc62013-07-12 16:35:10 -03002014 if (de_iir & DE_POISON)
2015 DRM_ERROR("Poison interrupt\n");
2016
Damien Lespiau055e3932014-08-18 13:49:10 +01002017 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002018 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2019 intel_pipe_handle_vblank(dev, pipe))
2020 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002021
Daniel Vetter40da17c22013-10-21 18:04:36 +02002022 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002023 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002024
Daniel Vetter40da17c22013-10-21 18:04:36 +02002025 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2026 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002027
Daniel Vetter40da17c22013-10-21 18:04:36 +02002028 /* plane/pipes map 1:1 on ilk+ */
2029 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2030 intel_prepare_page_flip(dev, pipe);
2031 intel_finish_page_flip_plane(dev, pipe);
2032 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002033 }
2034
2035 /* check event from PCH */
2036 if (de_iir & DE_PCH_EVENT) {
2037 u32 pch_iir = I915_READ(SDEIIR);
2038
2039 if (HAS_PCH_CPT(dev))
2040 cpt_irq_handler(dev, pch_iir);
2041 else
2042 ibx_irq_handler(dev, pch_iir);
2043
2044 /* should clear PCH hotplug event before clear CPU irq */
2045 I915_WRITE(SDEIIR, pch_iir);
2046 }
2047
2048 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2049 ironlake_rps_change_irq_handler(dev);
2050}
2051
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002052static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2053{
2054 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002055 enum pipe pipe;
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002056
2057 if (de_iir & DE_ERR_INT_IVB)
2058 ivb_err_int_handler(dev);
2059
2060 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2061 dp_aux_irq_handler(dev);
2062
2063 if (de_iir & DE_GSE_IVB)
2064 intel_opregion_asle_intr(dev);
2065
Damien Lespiau055e3932014-08-18 13:49:10 +01002066 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002067 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2068 intel_pipe_handle_vblank(dev, pipe))
2069 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002070
2071 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002072 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2073 intel_prepare_page_flip(dev, pipe);
2074 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002075 }
2076 }
2077
2078 /* check event from PCH */
2079 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2080 u32 pch_iir = I915_READ(SDEIIR);
2081
2082 cpt_irq_handler(dev, pch_iir);
2083
2084 /* clear PCH hotplug event before clear CPU irq */
2085 I915_WRITE(SDEIIR, pch_iir);
2086 }
2087}
2088
Oscar Mateo72c90f62014-06-16 16:10:57 +01002089/*
2090 * To handle irqs with the minimum potential races with fresh interrupts, we:
2091 * 1 - Disable Master Interrupt Control.
2092 * 2 - Find the source(s) of the interrupt.
2093 * 3 - Clear the Interrupt Identity bits (IIR).
2094 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2095 * 5 - Re-enable Master Interrupt Control.
2096 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002097static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002098{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002099 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002100 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002101 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002102 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002103
Imre Deak2dd2a882015-02-24 11:14:30 +02002104 if (!intel_irqs_enabled(dev_priv))
2105 return IRQ_NONE;
2106
Paulo Zanoni86642812013-04-12 17:57:57 -03002107 /* We get interrupts on unclaimed registers, so check for this before we
2108 * do any I915_{READ,WRITE}. */
Chris Wilson907b28c2013-07-19 20:36:52 +01002109 intel_uncore_check_errors(dev);
Paulo Zanoni86642812013-04-12 17:57:57 -03002110
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002111 /* disable master interrupt before clearing iir */
2112 de_ier = I915_READ(DEIER);
2113 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002114 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002115
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002116 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2117 * interrupts will will be stored on its back queue, and then we'll be
2118 * able to process them after we restore SDEIER (as soon as we restore
2119 * it, we'll get an interrupt if SDEIIR still has something to process
2120 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002121 if (!HAS_PCH_NOP(dev)) {
2122 sde_ier = I915_READ(SDEIER);
2123 I915_WRITE(SDEIER, 0);
2124 POSTING_READ(SDEIER);
2125 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002126
Oscar Mateo72c90f62014-06-16 16:10:57 +01002127 /* Find, clear, then process each source of interrupt */
2128
Chris Wilson0e434062012-05-09 21:45:44 +01002129 gt_iir = I915_READ(GTIIR);
2130 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002131 I915_WRITE(GTIIR, gt_iir);
2132 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002133 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002134 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002135 else
2136 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002137 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002138
2139 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002140 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002141 I915_WRITE(DEIIR, de_iir);
2142 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002143 if (INTEL_INFO(dev)->gen >= 7)
2144 ivb_display_irq_handler(dev, de_iir);
2145 else
2146 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002147 }
2148
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002149 if (INTEL_INFO(dev)->gen >= 6) {
2150 u32 pm_iir = I915_READ(GEN6_PMIIR);
2151 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002152 I915_WRITE(GEN6_PMIIR, pm_iir);
2153 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002154 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002155 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002156 }
2157
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002158 I915_WRITE(DEIER, de_ier);
2159 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002160 if (!HAS_PCH_NOP(dev)) {
2161 I915_WRITE(SDEIER, sde_ier);
2162 POSTING_READ(SDEIER);
2163 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002164
2165 return ret;
2166}
2167
Ben Widawskyabd58f02013-11-02 21:07:09 -07002168static irqreturn_t gen8_irq_handler(int irq, void *arg)
2169{
2170 struct drm_device *dev = arg;
2171 struct drm_i915_private *dev_priv = dev->dev_private;
2172 u32 master_ctl;
2173 irqreturn_t ret = IRQ_NONE;
2174 uint32_t tmp = 0;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002175 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002176 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2177
Imre Deak2dd2a882015-02-24 11:14:30 +02002178 if (!intel_irqs_enabled(dev_priv))
2179 return IRQ_NONE;
2180
Jesse Barnes88e04702014-11-13 17:51:48 +00002181 if (IS_GEN9(dev))
2182 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2183 GEN9_AUX_CHANNEL_D;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002184
Ben Widawskyabd58f02013-11-02 21:07:09 -07002185 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2186 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2187 if (!master_ctl)
2188 return IRQ_NONE;
2189
2190 I915_WRITE(GEN8_MASTER_IRQ, 0);
2191 POSTING_READ(GEN8_MASTER_IRQ);
2192
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002193 /* Find, clear, then process each source of interrupt */
2194
Ben Widawskyabd58f02013-11-02 21:07:09 -07002195 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2196
2197 if (master_ctl & GEN8_DE_MISC_IRQ) {
2198 tmp = I915_READ(GEN8_DE_MISC_IIR);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002199 if (tmp) {
2200 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2201 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002202 if (tmp & GEN8_DE_MISC_GSE)
2203 intel_opregion_asle_intr(dev);
2204 else
2205 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002206 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002207 else
2208 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002209 }
2210
Daniel Vetter6d766f02013-11-07 14:49:55 +01002211 if (master_ctl & GEN8_DE_PORT_IRQ) {
2212 tmp = I915_READ(GEN8_DE_PORT_IIR);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002213 if (tmp) {
2214 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2215 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002216
2217 if (tmp & aux_mask)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002218 dp_aux_irq_handler(dev);
2219 else
2220 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002221 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002222 else
2223 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002224 }
2225
Damien Lespiau055e3932014-08-18 13:49:10 +01002226 for_each_pipe(dev_priv, pipe) {
Damien Lespiau770de832014-03-20 20:45:01 +00002227 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002228
Daniel Vetterc42664c2013-11-07 11:05:40 +01002229 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2230 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002231
Daniel Vetterc42664c2013-11-07 11:05:40 +01002232 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
Daniel Vetterc42664c2013-11-07 11:05:40 +01002233 if (pipe_iir) {
2234 ret = IRQ_HANDLED;
2235 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
Damien Lespiau770de832014-03-20 20:45:01 +00002236
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002237 if (pipe_iir & GEN8_PIPE_VBLANK &&
2238 intel_pipe_handle_vblank(dev, pipe))
2239 intel_check_page_flip(dev, pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002240
Damien Lespiau770de832014-03-20 20:45:01 +00002241 if (IS_GEN9(dev))
2242 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2243 else
2244 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2245
2246 if (flip_done) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002247 intel_prepare_page_flip(dev, pipe);
2248 intel_finish_page_flip_plane(dev, pipe);
2249 }
2250
2251 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2252 hsw_pipe_crc_irq_handler(dev, pipe);
2253
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002254 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2255 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2256 pipe);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002257
Damien Lespiau770de832014-03-20 20:45:01 +00002258
2259 if (IS_GEN9(dev))
2260 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2261 else
2262 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2263
2264 if (fault_errors)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002265 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2266 pipe_name(pipe),
2267 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
Daniel Vetterc42664c2013-11-07 11:05:40 +01002268 } else
Ben Widawskyabd58f02013-11-02 21:07:09 -07002269 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2270 }
2271
Daniel Vetter92d03a82013-11-07 11:05:43 +01002272 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2273 /*
2274 * FIXME(BDW): Assume for now that the new interrupt handling
2275 * scheme also closed the SDE interrupt handling race we've seen
2276 * on older pch-split platforms. But this needs testing.
2277 */
2278 u32 pch_iir = I915_READ(SDEIIR);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002279 if (pch_iir) {
2280 I915_WRITE(SDEIIR, pch_iir);
2281 ret = IRQ_HANDLED;
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002282 cpt_irq_handler(dev, pch_iir);
2283 } else
2284 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2285
Daniel Vetter92d03a82013-11-07 11:05:43 +01002286 }
2287
Ben Widawskyabd58f02013-11-02 21:07:09 -07002288 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2289 POSTING_READ(GEN8_MASTER_IRQ);
2290
2291 return ret;
2292}
2293
Daniel Vetter17e1df02013-09-08 21:57:13 +02002294static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2295 bool reset_completed)
2296{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002297 struct intel_engine_cs *ring;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002298 int i;
2299
2300 /*
2301 * Notify all waiters for GPU completion events that reset state has
2302 * been changed, and that they need to restart their wait after
2303 * checking for potential errors (and bail out to drop locks if there is
2304 * a gpu reset pending so that i915_error_work_func can acquire them).
2305 */
2306
2307 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2308 for_each_ring(ring, dev_priv, i)
2309 wake_up_all(&ring->irq_queue);
2310
2311 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2312 wake_up_all(&dev_priv->pending_flip_queue);
2313
2314 /*
2315 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2316 * reset state is cleared.
2317 */
2318 if (reset_completed)
2319 wake_up_all(&dev_priv->gpu_error.reset_queue);
2320}
2321
Jesse Barnes8a905232009-07-11 16:48:03 -04002322/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002323 * i915_reset_and_wakeup - do process context error handling work
Jesse Barnes8a905232009-07-11 16:48:03 -04002324 *
2325 * Fire an error uevent so userspace can see that a hang or error
2326 * was detected.
2327 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002328static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002329{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002330 struct drm_i915_private *dev_priv = to_i915(dev);
2331 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002332 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2333 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2334 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002335 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002336
Dave Airlie5bdebb12013-10-11 14:07:25 +10002337 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002338
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002339 /*
2340 * Note that there's only one work item which does gpu resets, so we
2341 * need not worry about concurrent gpu resets potentially incrementing
2342 * error->reset_counter twice. We only need to take care of another
2343 * racing irq/hangcheck declaring the gpu dead for a second time. A
2344 * quick check for that is good enough: schedule_work ensures the
2345 * correct ordering between hang detection and this work item, and since
2346 * the reset in-progress bit is only ever set by code outside of this
2347 * work we don't need to worry about any other races.
2348 */
2349 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002350 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002351 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002352 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002353
Daniel Vetter17e1df02013-09-08 21:57:13 +02002354 /*
Imre Deakf454c692014-04-23 01:09:04 +03002355 * In most cases it's guaranteed that we get here with an RPM
2356 * reference held, for example because there is a pending GPU
2357 * request that won't finish until the reset is done. This
2358 * isn't the case at least when we get here by doing a
2359 * simulated reset via debugs, so get an RPM reference.
2360 */
2361 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002362
2363 intel_prepare_reset(dev);
2364
Imre Deakf454c692014-04-23 01:09:04 +03002365 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002366 * All state reset _must_ be completed before we update the
2367 * reset counter, for otherwise waiters might miss the reset
2368 * pending state and not properly drop locks, resulting in
2369 * deadlocks with the reset work.
2370 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002371 ret = i915_reset(dev);
2372
Ville Syrjälä75147472014-11-24 18:28:11 +02002373 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002374
Imre Deakf454c692014-04-23 01:09:04 +03002375 intel_runtime_pm_put(dev_priv);
2376
Daniel Vetterf69061b2012-12-06 09:01:42 +01002377 if (ret == 0) {
2378 /*
2379 * After all the gem state is reset, increment the reset
2380 * counter and wake up everyone waiting for the reset to
2381 * complete.
2382 *
2383 * Since unlock operations are a one-sided barrier only,
2384 * we need to insert a barrier here to order any seqno
2385 * updates before
2386 * the counter increment.
2387 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002388 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002389 atomic_inc(&dev_priv->gpu_error.reset_counter);
2390
Dave Airlie5bdebb12013-10-11 14:07:25 +10002391 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002392 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002393 } else {
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002394 atomic_set_mask(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002395 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002396
Daniel Vetter17e1df02013-09-08 21:57:13 +02002397 /*
2398 * Note: The wake_up also serves as a memory barrier so that
2399 * waiters see the update value of the reset counter atomic_t.
2400 */
2401 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002402 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002403}
2404
Chris Wilson35aed2e2010-05-27 13:18:12 +01002405static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002406{
2407 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002408 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002409 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002410 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002411
Chris Wilson35aed2e2010-05-27 13:18:12 +01002412 if (!eir)
2413 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002414
Joe Perchesa70491c2012-03-18 13:00:11 -07002415 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002416
Ben Widawskybd9854f2012-08-23 15:18:09 -07002417 i915_get_extra_instdone(dev, instdone);
2418
Jesse Barnes8a905232009-07-11 16:48:03 -04002419 if (IS_G4X(dev)) {
2420 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2421 u32 ipeir = I915_READ(IPEIR_I965);
2422
Joe Perchesa70491c2012-03-18 13:00:11 -07002423 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2424 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002425 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2426 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002427 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002428 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002429 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002430 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002431 }
2432 if (eir & GM45_ERROR_PAGE_TABLE) {
2433 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002434 pr_err("page table error\n");
2435 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002436 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002437 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002438 }
2439 }
2440
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002441 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002442 if (eir & I915_ERROR_PAGE_TABLE) {
2443 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002444 pr_err("page table error\n");
2445 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002446 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002447 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002448 }
2449 }
2450
2451 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002452 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002453 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002454 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002455 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002456 /* pipestat has already been acked */
2457 }
2458 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002459 pr_err("instruction error\n");
2460 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002461 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2462 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002463 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002464 u32 ipeir = I915_READ(IPEIR);
2465
Joe Perchesa70491c2012-03-18 13:00:11 -07002466 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2467 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002468 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002469 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002470 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002471 } else {
2472 u32 ipeir = I915_READ(IPEIR_I965);
2473
Joe Perchesa70491c2012-03-18 13:00:11 -07002474 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2475 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002476 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002477 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002478 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002479 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002480 }
2481 }
2482
2483 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002484 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002485 eir = I915_READ(EIR);
2486 if (eir) {
2487 /*
2488 * some errors might have become stuck,
2489 * mask them.
2490 */
2491 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2492 I915_WRITE(EMR, I915_READ(EMR) | eir);
2493 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2494 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002495}
2496
2497/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002498 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002499 * @dev: drm device
2500 *
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002501 * Do some basic checking of regsiter state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002502 * dump it to the syslog. Also call i915_capture_error_state() to make
2503 * sure we get a record and make it available in debugfs. Fire a uevent
2504 * so userspace knows something bad happened (should trigger collection
2505 * of a ring dump etc.).
2506 */
Mika Kuoppala58174462014-02-25 17:11:26 +02002507void i915_handle_error(struct drm_device *dev, bool wedged,
2508 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002509{
2510 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002511 va_list args;
2512 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002513
Mika Kuoppala58174462014-02-25 17:11:26 +02002514 va_start(args, fmt);
2515 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2516 va_end(args);
2517
2518 i915_capture_error_state(dev, wedged, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002519 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002520
Ben Gamariba1234d2009-09-14 17:48:47 -04002521 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002522 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2523 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002524
Ben Gamari11ed50e2009-09-14 17:48:45 -04002525 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002526 * Wakeup waiting processes so that the reset function
2527 * i915_reset_and_wakeup doesn't deadlock trying to grab
2528 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002529 * processes will see a reset in progress and back off,
2530 * releasing their locks and then wait for the reset completion.
2531 * We must do this for _all_ gpu waiters that might hold locks
2532 * that the reset work needs to acquire.
2533 *
2534 * Note: The wake_up serves as the required memory barrier to
2535 * ensure that the waiters see the updated value of the reset
2536 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002537 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002538 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002539 }
2540
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002541 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002542}
2543
Keith Packard42f52ef2008-10-18 19:39:29 -07002544/* Called from drm generic code, passed 'crtc' which
2545 * we use as a pipe index
2546 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002547static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002548{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002549 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002550 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002551
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002552 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002553 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002554 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002555 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002556 else
Keith Packard7c463582008-11-04 02:03:27 -08002557 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002558 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002559 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002560
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002561 return 0;
2562}
2563
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002564static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002565{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002566 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002567 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002568 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002569 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002570
Jesse Barnesf796cf82011-04-07 13:58:17 -07002571 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002572 ironlake_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002573 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2574
2575 return 0;
2576}
2577
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002578static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2579{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002580 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002581 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002582
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002583 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002584 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002585 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002586 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2587
2588 return 0;
2589}
2590
Ben Widawskyabd58f02013-11-02 21:07:09 -07002591static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2592{
2593 struct drm_i915_private *dev_priv = dev->dev_private;
2594 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002595
Ben Widawskyabd58f02013-11-02 21:07:09 -07002596 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002597 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2598 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2599 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002600 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2601 return 0;
2602}
2603
Keith Packard42f52ef2008-10-18 19:39:29 -07002604/* Called from drm generic code, passed 'crtc' which
2605 * we use as a pipe index
2606 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002607static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002608{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002609 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002610 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002611
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002612 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002613 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002614 PIPE_VBLANK_INTERRUPT_STATUS |
2615 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2617}
2618
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002619static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002620{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002621 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002622 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002623 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002624 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002625
2626 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Paulo Zanonib5184212013-07-12 20:00:08 -03002627 ironlake_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002628 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2629}
2630
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002631static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2632{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002633 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002634 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002635
2636 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002637 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002638 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002639 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2640}
2641
Ben Widawskyabd58f02013-11-02 21:07:09 -07002642static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2643{
2644 struct drm_i915_private *dev_priv = dev->dev_private;
2645 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002646
Ben Widawskyabd58f02013-11-02 21:07:09 -07002647 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Daniel Vetter7167d7c2013-11-07 11:05:45 +01002648 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2649 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2650 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
Ben Widawskyabd58f02013-11-02 21:07:09 -07002651 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2652}
2653
John Harrison44cdd6d2014-11-24 18:49:40 +00002654static struct drm_i915_gem_request *
2655ring_last_request(struct intel_engine_cs *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002656{
Chris Wilson893eead2010-10-27 14:44:35 +01002657 return list_entry(ring->request_list.prev,
John Harrison44cdd6d2014-11-24 18:49:40 +00002658 struct drm_i915_gem_request, list);
Chris Wilson893eead2010-10-27 14:44:35 +01002659}
2660
Chris Wilson9107e9d2013-06-10 11:20:20 +01002661static bool
John Harrison44cdd6d2014-11-24 18:49:40 +00002662ring_idle(struct intel_engine_cs *ring)
Chris Wilson893eead2010-10-27 14:44:35 +01002663{
Chris Wilson9107e9d2013-06-10 11:20:20 +01002664 return (list_empty(&ring->request_list) ||
John Harrison1b5a4332014-11-24 18:49:42 +00002665 i915_gem_request_completed(ring_last_request(ring), false));
Ben Gamarif65d9422009-09-14 17:48:44 -04002666}
2667
Daniel Vettera028c4b2014-03-15 00:08:56 +01002668static bool
2669ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2670{
2671 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002672 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002673 } else {
2674 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2675 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2676 MI_SEMAPHORE_REGISTER);
2677 }
2678}
2679
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002680static struct intel_engine_cs *
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002681semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002682{
2683 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002684 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002685 int i;
2686
2687 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002688 for_each_ring(signaller, dev_priv, i) {
2689 if (ring == signaller)
2690 continue;
2691
2692 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2693 return signaller;
2694 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002695 } else {
2696 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2697
2698 for_each_ring(signaller, dev_priv, i) {
2699 if(ring == signaller)
2700 continue;
2701
Ben Widawskyebc348b2014-04-29 14:52:28 -07002702 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002703 return signaller;
2704 }
2705 }
2706
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002707 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2708 ring->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002709
2710 return NULL;
2711}
2712
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002713static struct intel_engine_cs *
2714semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002715{
2716 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002717 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002718 u64 offset = 0;
2719 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002720
2721 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
Daniel Vettera028c4b2014-03-15 00:08:56 +01002722 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002723 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002724
Daniel Vetter88fe4292014-03-15 00:08:55 +01002725 /*
2726 * HEAD is likely pointing to the dword after the actual command,
2727 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002728 * or 4 dwords depending on the semaphore wait command size.
2729 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002730 * point at at batch, and semaphores are always emitted into the
2731 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002732 */
Daniel Vetter88fe4292014-03-15 00:08:55 +01002733 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002734 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002735
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002736 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002737 /*
2738 * Be paranoid and presume the hw has gone off into the wild -
2739 * our ring is smaller than what the hardware (and hence
2740 * HEAD_ADDR) allows. Also handles wrap-around.
2741 */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002742 head &= ring->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002743
2744 /* This here seems to blow up */
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002745 cmd = ioread32(ring->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002746 if (cmd == ipehr)
2747 break;
2748
Daniel Vetter88fe4292014-03-15 00:08:55 +01002749 head -= 4;
2750 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002751
Daniel Vetter88fe4292014-03-15 00:08:55 +01002752 if (!i)
2753 return NULL;
2754
Oscar Mateoee1b1e52014-05-22 14:13:35 +01002755 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002756 if (INTEL_INFO(ring->dev)->gen >= 8) {
2757 offset = ioread32(ring->buffer->virtual_start + head + 12);
2758 offset <<= 32;
2759 offset = ioread32(ring->buffer->virtual_start + head + 8);
2760 }
2761 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002762}
2763
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002764static int semaphore_passed(struct intel_engine_cs *ring)
Chris Wilson6274f212013-06-10 11:20:21 +01002765{
2766 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002767 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002768 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002769
Chris Wilson4be17382014-06-06 10:22:29 +01002770 ring->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002771
2772 signaller = semaphore_waits_for(ring, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002773 if (signaller == NULL)
2774 return -1;
2775
2776 /* Prevent pathological recursion due to driver bugs */
2777 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
Chris Wilson6274f212013-06-10 11:20:21 +01002778 return -1;
2779
Chris Wilson4be17382014-06-06 10:22:29 +01002780 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2781 return 1;
2782
Chris Wilsona0d036b2014-07-19 12:40:42 +01002783 /* cursory check for an unkickable deadlock */
2784 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2785 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002786 return -1;
2787
2788 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002789}
2790
2791static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2792{
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002793 struct intel_engine_cs *ring;
Chris Wilson6274f212013-06-10 11:20:21 +01002794 int i;
2795
2796 for_each_ring(ring, dev_priv, i)
Chris Wilson4be17382014-06-06 10:22:29 +01002797 ring->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002798}
2799
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002800static enum intel_ring_hangcheck_action
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002801ring_stuck(struct intel_engine_cs *ring, u64 acthd)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002802{
2803 struct drm_device *dev = ring->dev;
2804 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002805 u32 tmp;
2806
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002807 if (acthd != ring->hangcheck.acthd) {
2808 if (acthd > ring->hangcheck.max_acthd) {
2809 ring->hangcheck.max_acthd = acthd;
2810 return HANGCHECK_ACTIVE;
2811 }
2812
2813 return HANGCHECK_ACTIVE_LOOP;
2814 }
Chris Wilson6274f212013-06-10 11:20:21 +01002815
Chris Wilson9107e9d2013-06-10 11:20:20 +01002816 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002817 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002818
2819 /* Is the chip hanging on a WAIT_FOR_EVENT?
2820 * If so we can simply poke the RB_WAIT bit
2821 * and break the hang. This should work on
2822 * all but the second generation chipsets.
2823 */
2824 tmp = I915_READ_CTL(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002825 if (tmp & RING_WAIT) {
Mika Kuoppala58174462014-02-25 17:11:26 +02002826 i915_handle_error(dev, false,
2827 "Kicking stuck wait on %s",
2828 ring->name);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002829 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002830 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002831 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002832
Chris Wilson6274f212013-06-10 11:20:21 +01002833 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2834 switch (semaphore_passed(ring)) {
2835 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002836 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002837 case 1:
Mika Kuoppala58174462014-02-25 17:11:26 +02002838 i915_handle_error(dev, false,
2839 "Kicking stuck semaphore on %s",
2840 ring->name);
Chris Wilson6274f212013-06-10 11:20:21 +01002841 I915_WRITE_CTL(ring, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002842 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002843 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002844 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01002845 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002846 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002847
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002848 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03002849}
2850
Chris Wilson737b1502015-01-26 18:03:03 +02002851/*
Ben Gamarif65d9422009-09-14 17:48:44 -04002852 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002853 * batchbuffers in a long time. We keep track per ring seqno progress and
2854 * if there are no progress, hangcheck score for that ring is increased.
2855 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2856 * we kick the ring. If we see no progress on three subsequent calls
2857 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04002858 */
Chris Wilson737b1502015-01-26 18:03:03 +02002859static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04002860{
Chris Wilson737b1502015-01-26 18:03:03 +02002861 struct drm_i915_private *dev_priv =
2862 container_of(work, typeof(*dev_priv),
2863 gpu_error.hangcheck_work.work);
2864 struct drm_device *dev = dev_priv->dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002865 struct intel_engine_cs *ring;
Chris Wilsonb4519512012-05-11 14:29:30 +01002866 int i;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002867 int busy_count = 0, rings_hung = 0;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002868 bool stuck[I915_NUM_RINGS] = { 0 };
2869#define BUSY 1
2870#define KICK 5
2871#define HUNG 20
Chris Wilson893eead2010-10-27 14:44:35 +01002872
Jani Nikulad330a952014-01-21 11:24:25 +02002873 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002874 return;
2875
Chris Wilsonb4519512012-05-11 14:29:30 +01002876 for_each_ring(ring, dev_priv, i) {
Chris Wilson50877442014-03-21 12:41:53 +00002877 u64 acthd;
2878 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002879 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01002880
Chris Wilson6274f212013-06-10 11:20:21 +01002881 semaphore_clear_deadlocks(dev_priv);
2882
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002883 seqno = ring->get_seqno(ring, false);
2884 acthd = intel_ring_get_active_head(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002885
Chris Wilson9107e9d2013-06-10 11:20:20 +01002886 if (ring->hangcheck.seqno == seqno) {
John Harrison44cdd6d2014-11-24 18:49:40 +00002887 if (ring_idle(ring)) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002888 ring->hangcheck.action = HANGCHECK_IDLE;
2889
Chris Wilson9107e9d2013-06-10 11:20:20 +01002890 if (waitqueue_active(&ring->irq_queue)) {
2891 /* Issue a wake-up to catch stuck h/w. */
Chris Wilson094f9a52013-09-25 17:34:55 +01002892 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
Daniel Vetterf4adcd22013-10-28 09:24:13 +01002893 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2894 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2895 ring->name);
2896 else
2897 DRM_INFO("Fake missed irq on %s\n",
2898 ring->name);
Chris Wilson094f9a52013-09-25 17:34:55 +01002899 wake_up_all(&ring->irq_queue);
2900 }
2901 /* Safeguard against driver failure */
2902 ring->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002903 } else
2904 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002905 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01002906 /* We always increment the hangcheck score
2907 * if the ring is busy and still processing
2908 * the same request, so that no single request
2909 * can run indefinitely (such as a chain of
2910 * batches). The only time we do not increment
2911 * the hangcheck score on this ring, if this
2912 * ring is in a legitimate wait for another
2913 * ring. In that case the waiting ring is a
2914 * victim and we want to be sure we catch the
2915 * right culprit. Then every time we do kick
2916 * the ring, add a small increment to the
2917 * score so that we can catch a batch that is
2918 * being repeatedly kicked and so responsible
2919 * for stalling the machine.
2920 */
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03002921 ring->hangcheck.action = ring_stuck(ring,
2922 acthd);
2923
2924 switch (ring->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03002925 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002926 case HANGCHECK_WAIT:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002927 case HANGCHECK_ACTIVE:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002928 break;
2929 case HANGCHECK_ACTIVE_LOOP:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002930 ring->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01002931 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002932 case HANGCHECK_KICK:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002933 ring->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01002934 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03002935 case HANGCHECK_HUNG:
Jani Nikulaea04cb32013-08-11 12:44:02 +03002936 ring->hangcheck.score += HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01002937 stuck[i] = true;
2938 break;
2939 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002940 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01002941 } else {
Mika Kuoppalada661462013-09-06 16:03:28 +03002942 ring->hangcheck.action = HANGCHECK_ACTIVE;
2943
Chris Wilson9107e9d2013-06-10 11:20:20 +01002944 /* Gradually reduce the count so that we catch DoS
2945 * attempts across multiple batches.
2946 */
2947 if (ring->hangcheck.score > 0)
2948 ring->hangcheck.score--;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03002949
2950 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002951 }
2952
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002953 ring->hangcheck.seqno = seqno;
2954 ring->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002955 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01002956 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002957
Mika Kuoppala92cab732013-05-24 17:16:07 +03002958 for_each_ring(ring, dev_priv, i) {
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002959 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02002960 DRM_INFO("%s on %s\n",
2961 stuck[i] ? "stuck" : "no progress",
2962 ring->name);
Chris Wilsona43adf02013-06-10 11:20:22 +01002963 rings_hung++;
Mika Kuoppala92cab732013-05-24 17:16:07 +03002964 }
2965 }
2966
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002967 if (rings_hung)
Mika Kuoppala58174462014-02-25 17:11:26 +02002968 return i915_handle_error(dev, true, "Ring hung");
Ben Gamarif65d9422009-09-14 17:48:44 -04002969
Mika Kuoppala05407ff2013-05-30 09:04:29 +03002970 if (busy_count)
2971 /* Reset timer case chip hangs without another request
2972 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002973 i915_queue_hangcheck(dev);
2974}
2975
2976void i915_queue_hangcheck(struct drm_device *dev)
2977{
Chris Wilson737b1502015-01-26 18:03:03 +02002978 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00002979
Jani Nikulad330a952014-01-21 11:24:25 +02002980 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002981 return;
2982
Chris Wilson737b1502015-01-26 18:03:03 +02002983 /* Don't continually defer the hangcheck so that it is always run at
2984 * least once after work has been scheduled on any ring. Otherwise,
2985 * we will ignore a hung ring if a second ring is kept busy.
2986 */
2987
2988 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
2989 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002990}
2991
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03002992static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002993{
2994 struct drm_i915_private *dev_priv = dev->dev_private;
2995
2996 if (HAS_PCH_NOP(dev))
2997 return;
2998
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002999 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003000
3001 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3002 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003003}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003004
Paulo Zanoni622364b2014-04-01 15:37:22 -03003005/*
3006 * SDEIER is also touched by the interrupt handler to work around missed PCH
3007 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3008 * instead we unconditionally enable all PCH interrupt sources here, but then
3009 * only unmask them as needed with SDEIMR.
3010 *
3011 * This function needs to be called before interrupts are enabled.
3012 */
3013static void ibx_irq_pre_postinstall(struct drm_device *dev)
3014{
3015 struct drm_i915_private *dev_priv = dev->dev_private;
3016
3017 if (HAS_PCH_NOP(dev))
3018 return;
3019
3020 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003021 I915_WRITE(SDEIER, 0xffffffff);
3022 POSTING_READ(SDEIER);
3023}
3024
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003025static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003026{
3027 struct drm_i915_private *dev_priv = dev->dev_private;
3028
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003029 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003030 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003031 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003032}
3033
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034/* drm_dma.h hooks
3035*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003036static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003037{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003038 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003039
Paulo Zanoni0c841212014-04-01 15:37:27 -03003040 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003041
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003042 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003043 if (IS_GEN7(dev))
3044 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003045
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003046 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003047
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003048 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003049}
3050
Ville Syrjälä70591a42014-10-30 19:42:58 +02003051static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3052{
3053 enum pipe pipe;
3054
3055 I915_WRITE(PORT_HOTPLUG_EN, 0);
3056 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3057
3058 for_each_pipe(dev_priv, pipe)
3059 I915_WRITE(PIPESTAT(pipe), 0xffff);
3060
3061 GEN5_IRQ_RESET(VLV_);
3062}
3063
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003064static void valleyview_irq_preinstall(struct drm_device *dev)
3065{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003066 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003067
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003068 /* VLV magic */
3069 I915_WRITE(VLV_IMR, 0);
3070 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3071 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3072 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3073
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003074 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003075
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003076 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003077
Ville Syrjälä70591a42014-10-30 19:42:58 +02003078 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003079}
3080
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003081static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3082{
3083 GEN8_IRQ_RESET_NDX(GT, 0);
3084 GEN8_IRQ_RESET_NDX(GT, 1);
3085 GEN8_IRQ_RESET_NDX(GT, 2);
3086 GEN8_IRQ_RESET_NDX(GT, 3);
3087}
3088
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003089static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003090{
3091 struct drm_i915_private *dev_priv = dev->dev_private;
3092 int pipe;
3093
Ben Widawskyabd58f02013-11-02 21:07:09 -07003094 I915_WRITE(GEN8_MASTER_IRQ, 0);
3095 POSTING_READ(GEN8_MASTER_IRQ);
3096
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003097 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003098
Damien Lespiau055e3932014-08-18 13:49:10 +01003099 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003100 if (intel_display_power_is_enabled(dev_priv,
3101 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003102 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003103
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003104 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3105 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3106 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003107
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003108 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003109}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003110
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003111void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3112 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003113{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003114 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003115
Daniel Vetter13321782014-09-15 14:55:29 +02003116 spin_lock_irq(&dev_priv->irq_lock);
Damien Lespiaud14c0342015-03-06 18:50:51 +00003117 if (pipe_mask & 1 << PIPE_A)
3118 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_A,
3119 dev_priv->de_irq_mask[PIPE_A],
3120 ~dev_priv->de_irq_mask[PIPE_A] | extra_ier);
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003121 if (pipe_mask & 1 << PIPE_B)
3122 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B,
3123 dev_priv->de_irq_mask[PIPE_B],
3124 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
3125 if (pipe_mask & 1 << PIPE_C)
3126 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C,
3127 dev_priv->de_irq_mask[PIPE_C],
3128 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003129 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003130}
3131
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003132static void cherryview_irq_preinstall(struct drm_device *dev)
3133{
3134 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003135
3136 I915_WRITE(GEN8_MASTER_IRQ, 0);
3137 POSTING_READ(GEN8_MASTER_IRQ);
3138
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003139 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003140
3141 GEN5_IRQ_RESET(GEN8_PCU_);
3142
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003143 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3144
Ville Syrjälä70591a42014-10-30 19:42:58 +02003145 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003146}
3147
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003148static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003149{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003150 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003151 struct intel_encoder *intel_encoder;
Daniel Vetterfee884e2013-07-04 23:35:21 +02003152 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
Keith Packard7fe0b972011-09-19 13:31:02 -07003153
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003154 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003155 hotplug_irqs = SDE_HOTPLUG_MASK;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003156 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003157 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003158 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003159 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003160 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Damien Lespiaub2784e12014-08-05 11:29:37 +01003161 for_each_intel_encoder(dev, intel_encoder)
Egbert Eichcd569ae2013-04-16 13:36:57 +02003162 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
Daniel Vetterfee884e2013-07-04 23:35:21 +02003163 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003164 }
3165
Daniel Vetterfee884e2013-07-04 23:35:21 +02003166 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003167
3168 /*
3169 * Enable digital hotplug on the PCH, and configure the DP short pulse
3170 * duration to 2ms (which is the minimum in the Display Port spec)
3171 *
3172 * This register is the same on all known PCH chips.
3173 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003174 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3175 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3176 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3177 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3178 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3179 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3180}
3181
Paulo Zanonid46da432013-02-08 17:35:15 -02003182static void ibx_irq_postinstall(struct drm_device *dev)
3183{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003184 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003185 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003186
Daniel Vetter692a04c2013-05-29 21:43:05 +02003187 if (HAS_PCH_NOP(dev))
3188 return;
3189
Paulo Zanoni105b1222014-04-01 15:37:17 -03003190 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003191 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003192 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003193 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003194
Paulo Zanoni337ba012014-04-01 15:37:16 -03003195 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003196 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003197}
3198
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003199static void gen5_gt_irq_postinstall(struct drm_device *dev)
3200{
3201 struct drm_i915_private *dev_priv = dev->dev_private;
3202 u32 pm_irqs, gt_irqs;
3203
3204 pm_irqs = gt_irqs = 0;
3205
3206 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003207 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003208 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003209 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3210 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003211 }
3212
3213 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3214 if (IS_GEN5(dev)) {
3215 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3216 ILK_BSD_USER_INTERRUPT;
3217 } else {
3218 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3219 }
3220
Paulo Zanoni35079892014-04-01 15:37:15 -03003221 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003222
3223 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003224 /*
3225 * RPS interrupts will get enabled/disabled on demand when RPS
3226 * itself is enabled/disabled.
3227 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003228 if (HAS_VEBOX(dev))
3229 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3230
Paulo Zanoni605cd252013-08-06 18:57:15 -03003231 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003232 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003233 }
3234}
3235
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003236static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003237{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003238 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003239 u32 display_mask, extra_mask;
3240
3241 if (INTEL_INFO(dev)->gen >= 7) {
3242 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3243 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3244 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003245 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003246 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003247 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003248 } else {
3249 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3250 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003251 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003252 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3253 DE_POISON);
Daniel Vetter5c673b62014-03-07 20:34:46 +01003254 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3255 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003256 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003257
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003258 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003259
Paulo Zanoni0c841212014-04-01 15:37:27 -03003260 I915_WRITE(HWSTAM, 0xeffe);
3261
Paulo Zanoni622364b2014-04-01 15:37:22 -03003262 ibx_irq_pre_postinstall(dev);
3263
Paulo Zanoni35079892014-04-01 15:37:15 -03003264 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003265
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003266 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003267
Paulo Zanonid46da432013-02-08 17:35:15 -02003268 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003269
Jesse Barnesf97108d2010-01-29 11:27:07 -08003270 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003271 /* Enable PCU event interrupts
3272 *
3273 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003274 * setup is guaranteed to run in single-threaded context. But we
3275 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003276 spin_lock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003277 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003278 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003279 }
3280
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003281 return 0;
3282}
3283
Imre Deakf8b79e52014-03-04 19:23:07 +02003284static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3285{
3286 u32 pipestat_mask;
3287 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003288 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003289
3290 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3291 PIPE_FIFO_UNDERRUN_STATUS;
3292
Ville Syrjälä120dda42014-10-30 19:42:57 +02003293 for_each_pipe(dev_priv, pipe)
3294 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003295 POSTING_READ(PIPESTAT(PIPE_A));
3296
3297 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3298 PIPE_CRC_DONE_INTERRUPT_STATUS;
3299
Ville Syrjälä120dda42014-10-30 19:42:57 +02003300 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3301 for_each_pipe(dev_priv, pipe)
3302 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003303
3304 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3305 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3306 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003307 if (IS_CHERRYVIEW(dev_priv))
3308 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003309 dev_priv->irq_mask &= ~iir_mask;
3310
3311 I915_WRITE(VLV_IIR, iir_mask);
3312 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003313 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003314 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3315 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003316}
3317
3318static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3319{
3320 u32 pipestat_mask;
3321 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003322 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003323
3324 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3325 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003326 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003327 if (IS_CHERRYVIEW(dev_priv))
3328 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003329
3330 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003331 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003332 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003333 I915_WRITE(VLV_IIR, iir_mask);
3334 I915_WRITE(VLV_IIR, iir_mask);
3335 POSTING_READ(VLV_IIR);
3336
3337 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3338 PIPE_CRC_DONE_INTERRUPT_STATUS;
3339
Ville Syrjälä120dda42014-10-30 19:42:57 +02003340 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3341 for_each_pipe(dev_priv, pipe)
3342 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003343
3344 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3345 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003346
3347 for_each_pipe(dev_priv, pipe)
3348 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003349 POSTING_READ(PIPESTAT(PIPE_A));
3350}
3351
3352void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3353{
3354 assert_spin_locked(&dev_priv->irq_lock);
3355
3356 if (dev_priv->display_irqs_enabled)
3357 return;
3358
3359 dev_priv->display_irqs_enabled = true;
3360
Imre Deak950eaba2014-09-08 15:21:09 +03003361 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003362 valleyview_display_irqs_install(dev_priv);
3363}
3364
3365void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3366{
3367 assert_spin_locked(&dev_priv->irq_lock);
3368
3369 if (!dev_priv->display_irqs_enabled)
3370 return;
3371
3372 dev_priv->display_irqs_enabled = false;
3373
Imre Deak950eaba2014-09-08 15:21:09 +03003374 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003375 valleyview_display_irqs_uninstall(dev_priv);
3376}
3377
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003378static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003379{
Imre Deakf8b79e52014-03-04 19:23:07 +02003380 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003381
Daniel Vetter20afbda2012-12-11 14:05:07 +01003382 I915_WRITE(PORT_HOTPLUG_EN, 0);
3383 POSTING_READ(PORT_HOTPLUG_EN);
3384
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003385 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003386 I915_WRITE(VLV_IIR, 0xffffffff);
3387 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3388 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3389 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003390
Daniel Vetterb79480b2013-06-27 17:52:10 +02003391 /* Interrupt setup is already guaranteed to be single-threaded, this is
3392 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003393 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003394 if (dev_priv->display_irqs_enabled)
3395 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003396 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003397}
3398
3399static int valleyview_irq_postinstall(struct drm_device *dev)
3400{
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402
3403 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003404
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003405 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003406
3407 /* ack & enable invalid PTE error interrupts */
3408#if 0 /* FIXME: add support to irq handler for checking these bits */
3409 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3410 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3411#endif
3412
3413 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003414
3415 return 0;
3416}
3417
Ben Widawskyabd58f02013-11-02 21:07:09 -07003418static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3419{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003420 /* These are interrupts we'll toggle with the ring mask register */
3421 uint32_t gt_interrupts[] = {
3422 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003423 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003424 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003425 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3426 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003427 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003428 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3429 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3430 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003431 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003432 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3433 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003434 };
3435
Ben Widawsky09610212014-05-15 20:58:08 +03003436 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303437 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3438 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003439 /*
3440 * RPS interrupts will get enabled/disabled on demand when RPS itself
3441 * is enabled/disabled.
3442 */
3443 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303444 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003445}
3446
3447static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3448{
Damien Lespiau770de832014-03-20 20:45:01 +00003449 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3450 uint32_t de_pipe_enables;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003451 int pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00003452 u32 aux_en = GEN8_AUX_CHANNEL_A;
Damien Lespiau770de832014-03-20 20:45:01 +00003453
Jesse Barnes88e04702014-11-13 17:51:48 +00003454 if (IS_GEN9(dev_priv)) {
Damien Lespiau770de832014-03-20 20:45:01 +00003455 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3456 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Jesse Barnes88e04702014-11-13 17:51:48 +00003457 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3458 GEN9_AUX_CHANNEL_D;
3459 } else
Damien Lespiau770de832014-03-20 20:45:01 +00003460 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3461 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3462
3463 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3464 GEN8_PIPE_FIFO_UNDERRUN;
3465
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003466 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3467 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3468 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003469
Damien Lespiau055e3932014-08-18 13:49:10 +01003470 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003471 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003472 POWER_DOMAIN_PIPE(pipe)))
3473 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3474 dev_priv->de_irq_mask[pipe],
3475 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003476
Jesse Barnes88e04702014-11-13 17:51:48 +00003477 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003478}
3479
3480static int gen8_irq_postinstall(struct drm_device *dev)
3481{
3482 struct drm_i915_private *dev_priv = dev->dev_private;
3483
Paulo Zanoni622364b2014-04-01 15:37:22 -03003484 ibx_irq_pre_postinstall(dev);
3485
Ben Widawskyabd58f02013-11-02 21:07:09 -07003486 gen8_gt_irq_postinstall(dev_priv);
3487 gen8_de_irq_postinstall(dev_priv);
3488
3489 ibx_irq_postinstall(dev);
3490
3491 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3492 POSTING_READ(GEN8_MASTER_IRQ);
3493
3494 return 0;
3495}
3496
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003497static int cherryview_irq_postinstall(struct drm_device *dev)
3498{
3499 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003500
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003501 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003502
3503 gen8_gt_irq_postinstall(dev_priv);
3504
3505 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3506 POSTING_READ(GEN8_MASTER_IRQ);
3507
3508 return 0;
3509}
3510
Ben Widawskyabd58f02013-11-02 21:07:09 -07003511static void gen8_irq_uninstall(struct drm_device *dev)
3512{
3513 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003514
3515 if (!dev_priv)
3516 return;
3517
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003518 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003519}
3520
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003521static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3522{
3523 /* Interrupt setup is already guaranteed to be single-threaded, this is
3524 * just to make the assert_spin_locked check happy. */
3525 spin_lock_irq(&dev_priv->irq_lock);
3526 if (dev_priv->display_irqs_enabled)
3527 valleyview_display_irqs_uninstall(dev_priv);
3528 spin_unlock_irq(&dev_priv->irq_lock);
3529
3530 vlv_display_irq_reset(dev_priv);
3531
Imre Deakc352d1b2014-11-20 16:05:55 +02003532 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003533}
3534
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003535static void valleyview_irq_uninstall(struct drm_device *dev)
3536{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003537 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003538
3539 if (!dev_priv)
3540 return;
3541
Imre Deak843d0e72014-04-14 20:24:23 +03003542 I915_WRITE(VLV_MASTER_IER, 0);
3543
Ville Syrjälä893fce82014-10-30 19:42:56 +02003544 gen5_gt_irq_reset(dev);
3545
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003546 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003547
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003548 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003549}
3550
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003551static void cherryview_irq_uninstall(struct drm_device *dev)
3552{
3553 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003554
3555 if (!dev_priv)
3556 return;
3557
3558 I915_WRITE(GEN8_MASTER_IRQ, 0);
3559 POSTING_READ(GEN8_MASTER_IRQ);
3560
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003561 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003562
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003563 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003564
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003565 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003566}
3567
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003568static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003569{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003570 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003571
3572 if (!dev_priv)
3573 return;
3574
Paulo Zanonibe30b292014-04-01 15:37:25 -03003575 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003576}
3577
Chris Wilsonc2798b12012-04-22 21:13:57 +01003578static void i8xx_irq_preinstall(struct drm_device * dev)
3579{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003580 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003581 int pipe;
3582
Damien Lespiau055e3932014-08-18 13:49:10 +01003583 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003584 I915_WRITE(PIPESTAT(pipe), 0);
3585 I915_WRITE16(IMR, 0xffff);
3586 I915_WRITE16(IER, 0x0);
3587 POSTING_READ16(IER);
3588}
3589
3590static int i8xx_irq_postinstall(struct drm_device *dev)
3591{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003592 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003593
Chris Wilsonc2798b12012-04-22 21:13:57 +01003594 I915_WRITE16(EMR,
3595 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3596
3597 /* Unmask the interrupts that we always want on. */
3598 dev_priv->irq_mask =
3599 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3600 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3601 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3602 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3603 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3604 I915_WRITE16(IMR, dev_priv->irq_mask);
3605
3606 I915_WRITE16(IER,
3607 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3608 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3609 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3610 I915_USER_INTERRUPT);
3611 POSTING_READ16(IER);
3612
Daniel Vetter379ef822013-10-16 22:55:56 +02003613 /* Interrupt setup is already guaranteed to be single-threaded, this is
3614 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003615 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003616 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3617 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003618 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003619
Chris Wilsonc2798b12012-04-22 21:13:57 +01003620 return 0;
3621}
3622
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003623/*
3624 * Returns true when a page flip has completed.
3625 */
3626static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003627 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003628{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003629 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003630 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003631
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003632 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003633 return false;
3634
3635 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003636 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003637
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003638 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3639 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3640 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3641 * the flip is completed (no longer pending). Since this doesn't raise
3642 * an interrupt per se, we watch for the change at vblank.
3643 */
3644 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003645 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003646
Ville Syrjälä7d475592014-12-17 23:08:03 +02003647 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003648 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003649 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003650
3651check_page_flip:
3652 intel_check_page_flip(dev, pipe);
3653 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003654}
3655
Daniel Vetterff1f5252012-10-02 15:10:55 +02003656static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003658 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003659 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003660 u16 iir, new_iir;
3661 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003662 int pipe;
3663 u16 flip_mask =
3664 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3665 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3666
Imre Deak2dd2a882015-02-24 11:14:30 +02003667 if (!intel_irqs_enabled(dev_priv))
3668 return IRQ_NONE;
3669
Chris Wilsonc2798b12012-04-22 21:13:57 +01003670 iir = I915_READ16(IIR);
3671 if (iir == 0)
3672 return IRQ_NONE;
3673
3674 while (iir & ~flip_mask) {
3675 /* Can't rely on pipestat interrupt bit in iir as it might
3676 * have been cleared after the pipestat interrupt was received.
3677 * It doesn't set the bit in iir again, but it still produces
3678 * interrupts (for non-MSI).
3679 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003680 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003681 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003682 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003683
Damien Lespiau055e3932014-08-18 13:49:10 +01003684 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003685 int reg = PIPESTAT(pipe);
3686 pipe_stats[pipe] = I915_READ(reg);
3687
3688 /*
3689 * Clear the PIPE*STAT regs before the IIR
3690 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003691 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003692 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003693 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003694 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003695
3696 I915_WRITE16(IIR, iir & ~flip_mask);
3697 new_iir = I915_READ16(IIR); /* Flush posted writes */
3698
Chris Wilsonc2798b12012-04-22 21:13:57 +01003699 if (iir & I915_USER_INTERRUPT)
3700 notify_ring(dev, &dev_priv->ring[RCS]);
3701
Damien Lespiau055e3932014-08-18 13:49:10 +01003702 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003703 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003704 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003705 plane = !plane;
3706
Daniel Vetter4356d582013-10-16 22:55:55 +02003707 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003708 i8xx_handle_vblank(dev, plane, pipe, iir))
3709 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003710
Daniel Vetter4356d582013-10-16 22:55:55 +02003711 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003712 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003713
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003714 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3715 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3716 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003717 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003718
3719 iir = new_iir;
3720 }
3721
3722 return IRQ_HANDLED;
3723}
3724
3725static void i8xx_irq_uninstall(struct drm_device * dev)
3726{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003727 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003728 int pipe;
3729
Damien Lespiau055e3932014-08-18 13:49:10 +01003730 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003731 /* Clear enable bits; then clear status bits */
3732 I915_WRITE(PIPESTAT(pipe), 0);
3733 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3734 }
3735 I915_WRITE16(IMR, 0xffff);
3736 I915_WRITE16(IER, 0x0);
3737 I915_WRITE16(IIR, I915_READ16(IIR));
3738}
3739
Chris Wilsona266c7d2012-04-24 22:59:44 +01003740static void i915_irq_preinstall(struct drm_device * dev)
3741{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003742 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003743 int pipe;
3744
Chris Wilsona266c7d2012-04-24 22:59:44 +01003745 if (I915_HAS_HOTPLUG(dev)) {
3746 I915_WRITE(PORT_HOTPLUG_EN, 0);
3747 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3748 }
3749
Chris Wilson00d98eb2012-04-24 22:59:48 +01003750 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003751 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003752 I915_WRITE(PIPESTAT(pipe), 0);
3753 I915_WRITE(IMR, 0xffffffff);
3754 I915_WRITE(IER, 0x0);
3755 POSTING_READ(IER);
3756}
3757
3758static int i915_irq_postinstall(struct drm_device *dev)
3759{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003760 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01003761 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003762
Chris Wilson38bde182012-04-24 22:59:50 +01003763 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3764
3765 /* Unmask the interrupts that we always want on. */
3766 dev_priv->irq_mask =
3767 ~(I915_ASLE_INTERRUPT |
3768 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3769 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3770 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3771 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3772 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3773
3774 enable_mask =
3775 I915_ASLE_INTERRUPT |
3776 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3777 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3778 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3779 I915_USER_INTERRUPT;
3780
Chris Wilsona266c7d2012-04-24 22:59:44 +01003781 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01003782 I915_WRITE(PORT_HOTPLUG_EN, 0);
3783 POSTING_READ(PORT_HOTPLUG_EN);
3784
Chris Wilsona266c7d2012-04-24 22:59:44 +01003785 /* Enable in IER... */
3786 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3787 /* and unmask in IMR */
3788 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3789 }
3790
Chris Wilsona266c7d2012-04-24 22:59:44 +01003791 I915_WRITE(IMR, dev_priv->irq_mask);
3792 I915_WRITE(IER, enable_mask);
3793 POSTING_READ(IER);
3794
Jani Nikulaf49e38d2013-04-29 13:02:54 +03003795 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003796
Daniel Vetter379ef822013-10-16 22:55:56 +02003797 /* Interrupt setup is already guaranteed to be single-threaded, this is
3798 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003799 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003800 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3801 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003802 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003803
Daniel Vetter20afbda2012-12-11 14:05:07 +01003804 return 0;
3805}
3806
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003807/*
3808 * Returns true when a page flip has completed.
3809 */
3810static bool i915_handle_vblank(struct drm_device *dev,
3811 int plane, int pipe, u32 iir)
3812{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003813 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003814 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3815
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003816 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003817 return false;
3818
3819 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003820 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003821
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003822 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3823 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3824 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3825 * the flip is completed (no longer pending). Since this doesn't raise
3826 * an interrupt per se, we watch for the change at vblank.
3827 */
3828 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003829 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003830
Ville Syrjälä7d475592014-12-17 23:08:03 +02003831 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003832 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003833 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003834
3835check_page_flip:
3836 intel_check_page_flip(dev, pipe);
3837 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003838}
3839
Daniel Vetterff1f5252012-10-02 15:10:55 +02003840static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003841{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003842 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003843 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003844 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003845 u32 flip_mask =
3846 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3847 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003848 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003849
Imre Deak2dd2a882015-02-24 11:14:30 +02003850 if (!intel_irqs_enabled(dev_priv))
3851 return IRQ_NONE;
3852
Chris Wilsona266c7d2012-04-24 22:59:44 +01003853 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003854 do {
3855 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003856 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003857
3858 /* Can't rely on pipestat interrupt bit in iir as it might
3859 * have been cleared after the pipestat interrupt was received.
3860 * It doesn't set the bit in iir again, but it still produces
3861 * interrupts (for non-MSI).
3862 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003863 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003864 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003865 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003866
Damien Lespiau055e3932014-08-18 13:49:10 +01003867 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003868 int reg = PIPESTAT(pipe);
3869 pipe_stats[pipe] = I915_READ(reg);
3870
Chris Wilson38bde182012-04-24 22:59:50 +01003871 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003872 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003873 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003874 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003875 }
3876 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003877 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003878
3879 if (!irq_received)
3880 break;
3881
Chris Wilsona266c7d2012-04-24 22:59:44 +01003882 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03003883 if (I915_HAS_HOTPLUG(dev) &&
3884 iir & I915_DISPLAY_PORT_INTERRUPT)
3885 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003886
Chris Wilson38bde182012-04-24 22:59:50 +01003887 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003888 new_iir = I915_READ(IIR); /* Flush posted writes */
3889
Chris Wilsona266c7d2012-04-24 22:59:44 +01003890 if (iir & I915_USER_INTERRUPT)
3891 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003892
Damien Lespiau055e3932014-08-18 13:49:10 +01003893 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003894 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01003895 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01003896 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003897
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003898 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3899 i915_handle_vblank(dev, plane, pipe, iir))
3900 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003901
3902 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3903 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003904
3905 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02003906 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003907
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003908 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3909 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3910 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 }
3912
Chris Wilsona266c7d2012-04-24 22:59:44 +01003913 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3914 intel_opregion_asle_intr(dev);
3915
3916 /* With MSI, interrupts are only generated when iir
3917 * transitions from zero to nonzero. If another bit got
3918 * set while we were handling the existing iir bits, then
3919 * we would never get another interrupt.
3920 *
3921 * This is fine on non-MSI as well, as if we hit this path
3922 * we avoid exiting the interrupt handler only to generate
3923 * another one.
3924 *
3925 * Note that for MSI this could cause a stray interrupt report
3926 * if an interrupt landed in the time between writing IIR and
3927 * the posting read. This should be rare enough to never
3928 * trigger the 99% of 100,000 interrupts test for disabling
3929 * stray interrupts.
3930 */
Chris Wilson38bde182012-04-24 22:59:50 +01003931 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003932 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003933 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003934
3935 return ret;
3936}
3937
3938static void i915_irq_uninstall(struct drm_device * dev)
3939{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003940 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003941 int pipe;
3942
Chris Wilsona266c7d2012-04-24 22:59:44 +01003943 if (I915_HAS_HOTPLUG(dev)) {
3944 I915_WRITE(PORT_HOTPLUG_EN, 0);
3945 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3946 }
3947
Chris Wilson00d98eb2012-04-24 22:59:48 +01003948 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003949 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003950 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003951 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003952 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3953 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003954 I915_WRITE(IMR, 0xffffffff);
3955 I915_WRITE(IER, 0x0);
3956
Chris Wilsona266c7d2012-04-24 22:59:44 +01003957 I915_WRITE(IIR, I915_READ(IIR));
3958}
3959
3960static void i965_irq_preinstall(struct drm_device * dev)
3961{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003962 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003963 int pipe;
3964
Chris Wilsonadca4732012-05-11 18:01:31 +01003965 I915_WRITE(PORT_HOTPLUG_EN, 0);
3966 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003967
3968 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003969 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003970 I915_WRITE(PIPESTAT(pipe), 0);
3971 I915_WRITE(IMR, 0xffffffff);
3972 I915_WRITE(IER, 0x0);
3973 POSTING_READ(IER);
3974}
3975
3976static int i965_irq_postinstall(struct drm_device *dev)
3977{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003978 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003979 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003980 u32 error_mask;
3981
Chris Wilsona266c7d2012-04-24 22:59:44 +01003982 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003983 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003984 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003985 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3986 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3987 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3988 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3989 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3990
3991 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003992 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3993 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003994 enable_mask |= I915_USER_INTERRUPT;
3995
3996 if (IS_G4X(dev))
3997 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003998
Daniel Vetterb79480b2013-06-27 17:52:10 +02003999 /* Interrupt setup is already guaranteed to be single-threaded, this is
4000 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004001 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004002 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4003 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4004 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004005 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004006
Chris Wilsona266c7d2012-04-24 22:59:44 +01004007 /*
4008 * Enable some error detection, note the instruction error mask
4009 * bit is reserved, so we leave it masked.
4010 */
4011 if (IS_G4X(dev)) {
4012 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4013 GM45_ERROR_MEM_PRIV |
4014 GM45_ERROR_CP_PRIV |
4015 I915_ERROR_MEMORY_REFRESH);
4016 } else {
4017 error_mask = ~(I915_ERROR_PAGE_TABLE |
4018 I915_ERROR_MEMORY_REFRESH);
4019 }
4020 I915_WRITE(EMR, error_mask);
4021
4022 I915_WRITE(IMR, dev_priv->irq_mask);
4023 I915_WRITE(IER, enable_mask);
4024 POSTING_READ(IER);
4025
Daniel Vetter20afbda2012-12-11 14:05:07 +01004026 I915_WRITE(PORT_HOTPLUG_EN, 0);
4027 POSTING_READ(PORT_HOTPLUG_EN);
4028
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004029 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004030
4031 return 0;
4032}
4033
Egbert Eichbac56d52013-02-25 12:06:51 -05004034static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004035{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004036 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eichcd569ae2013-04-16 13:36:57 +02004037 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004038 u32 hotplug_en;
4039
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004040 assert_spin_locked(&dev_priv->irq_lock);
4041
Ville Syrjälä778eb332015-01-09 14:21:13 +02004042 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4043 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4044 /* Note HDMI and DP share hotplug bits */
4045 /* enable bits are the same for all generations */
4046 for_each_intel_encoder(dev, intel_encoder)
4047 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4048 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4049 /* Programming the CRT detection parameters tends
4050 to generate a spurious hotplug event about three
4051 seconds later. So just do it once.
4052 */
4053 if (IS_G4X(dev))
4054 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4055 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4056 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004057
Ville Syrjälä778eb332015-01-09 14:21:13 +02004058 /* Ignore TV since it's buggy */
4059 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060}
4061
Daniel Vetterff1f5252012-10-02 15:10:55 +02004062static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004064 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004065 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004066 u32 iir, new_iir;
4067 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004068 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004069 u32 flip_mask =
4070 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4071 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004072
Imre Deak2dd2a882015-02-24 11:14:30 +02004073 if (!intel_irqs_enabled(dev_priv))
4074 return IRQ_NONE;
4075
Chris Wilsona266c7d2012-04-24 22:59:44 +01004076 iir = I915_READ(IIR);
4077
Chris Wilsona266c7d2012-04-24 22:59:44 +01004078 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004079 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004080 bool blc_event = false;
4081
Chris Wilsona266c7d2012-04-24 22:59:44 +01004082 /* Can't rely on pipestat interrupt bit in iir as it might
4083 * have been cleared after the pipestat interrupt was received.
4084 * It doesn't set the bit in iir again, but it still produces
4085 * interrupts (for non-MSI).
4086 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004087 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004089 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090
Damien Lespiau055e3932014-08-18 13:49:10 +01004091 for_each_pipe(dev_priv, pipe) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092 int reg = PIPESTAT(pipe);
4093 pipe_stats[pipe] = I915_READ(reg);
4094
4095 /*
4096 * Clear the PIPE*STAT regs before the IIR
4097 */
4098 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004100 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004101 }
4102 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004103 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004104
4105 if (!irq_received)
4106 break;
4107
4108 ret = IRQ_HANDLED;
4109
4110 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004111 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4112 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004113
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004114 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004115 new_iir = I915_READ(IIR); /* Flush posted writes */
4116
Chris Wilsona266c7d2012-04-24 22:59:44 +01004117 if (iir & I915_USER_INTERRUPT)
4118 notify_ring(dev, &dev_priv->ring[RCS]);
4119 if (iir & I915_BSD_USER_INTERRUPT)
4120 notify_ring(dev, &dev_priv->ring[VCS]);
4121
Damien Lespiau055e3932014-08-18 13:49:10 +01004122 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004123 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004124 i915_handle_vblank(dev, pipe, pipe, iir))
4125 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004126
4127 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4128 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004129
4130 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004131 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004132
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004133 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4134 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004135 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004136
4137 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4138 intel_opregion_asle_intr(dev);
4139
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004140 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4141 gmbus_irq_handler(dev);
4142
Chris Wilsona266c7d2012-04-24 22:59:44 +01004143 /* With MSI, interrupts are only generated when iir
4144 * transitions from zero to nonzero. If another bit got
4145 * set while we were handling the existing iir bits, then
4146 * we would never get another interrupt.
4147 *
4148 * This is fine on non-MSI as well, as if we hit this path
4149 * we avoid exiting the interrupt handler only to generate
4150 * another one.
4151 *
4152 * Note that for MSI this could cause a stray interrupt report
4153 * if an interrupt landed in the time between writing IIR and
4154 * the posting read. This should be rare enough to never
4155 * trigger the 99% of 100,000 interrupts test for disabling
4156 * stray interrupts.
4157 */
4158 iir = new_iir;
4159 }
4160
4161 return ret;
4162}
4163
4164static void i965_irq_uninstall(struct drm_device * dev)
4165{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004166 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167 int pipe;
4168
4169 if (!dev_priv)
4170 return;
4171
Chris Wilsonadca4732012-05-11 18:01:31 +01004172 I915_WRITE(PORT_HOTPLUG_EN, 0);
4173 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004174
4175 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004176 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004177 I915_WRITE(PIPESTAT(pipe), 0);
4178 I915_WRITE(IMR, 0xffffffff);
4179 I915_WRITE(IER, 0x0);
4180
Damien Lespiau055e3932014-08-18 13:49:10 +01004181 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004182 I915_WRITE(PIPESTAT(pipe),
4183 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4184 I915_WRITE(IIR, I915_READ(IIR));
4185}
4186
Daniel Vetter4cb21832014-09-15 14:55:26 +02004187static void intel_hpd_irq_reenable_work(struct work_struct *work)
Egbert Eichac4c16c2013-04-16 13:36:58 +02004188{
Imre Deak63237512014-08-18 15:37:02 +03004189 struct drm_i915_private *dev_priv =
4190 container_of(work, typeof(*dev_priv),
4191 hotplug_reenable_work.work);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004192 struct drm_device *dev = dev_priv->dev;
4193 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichac4c16c2013-04-16 13:36:58 +02004194 int i;
4195
Imre Deak63237512014-08-18 15:37:02 +03004196 intel_runtime_pm_get(dev_priv);
4197
Daniel Vetter4cb21832014-09-15 14:55:26 +02004198 spin_lock_irq(&dev_priv->irq_lock);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004199 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4200 struct drm_connector *connector;
4201
4202 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4203 continue;
4204
4205 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4206
4207 list_for_each_entry(connector, &mode_config->connector_list, head) {
4208 struct intel_connector *intel_connector = to_intel_connector(connector);
4209
4210 if (intel_connector->encoder->hpd_pin == i) {
4211 if (connector->polled != intel_connector->polled)
4212 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004213 connector->name);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004214 connector->polled = intel_connector->polled;
4215 if (!connector->polled)
4216 connector->polled = DRM_CONNECTOR_POLL_HPD;
4217 }
4218 }
4219 }
4220 if (dev_priv->display.hpd_irq_setup)
4221 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetter4cb21832014-09-15 14:55:26 +02004222 spin_unlock_irq(&dev_priv->irq_lock);
Imre Deak63237512014-08-18 15:37:02 +03004223
4224 intel_runtime_pm_put(dev_priv);
Egbert Eichac4c16c2013-04-16 13:36:58 +02004225}
4226
Daniel Vetterfca52a52014-09-30 10:56:45 +02004227/**
4228 * intel_irq_init - initializes irq support
4229 * @dev_priv: i915 device instance
4230 *
4231 * This function initializes all the irq support including work items, timers
4232 * and all the vtables. It does not setup the interrupt itself though.
4233 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004234void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004235{
Daniel Vetterb9632912014-09-30 10:56:44 +02004236 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004237
4238 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Dave Airlie13cf5502014-06-18 11:29:35 +10004239 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004240 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004241 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004242
Deepak Sa6706b42014-03-15 20:23:22 +05304243 /* Let's track the enabled rps events */
Daniel Vetterb9632912014-09-30 10:56:44 +02004244 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004245 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004246 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004247 else
4248 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304249
Chris Wilson737b1502015-01-26 18:03:03 +02004250 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4251 i915_hangcheck_elapsed);
Imre Deak63237512014-08-18 15:37:02 +03004252 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
Daniel Vetter4cb21832014-09-15 14:55:26 +02004253 intel_hpd_irq_reenable_work);
Daniel Vetter61bac782012-12-01 21:03:21 +01004254
Tomas Janousek97a19a22012-12-08 13:48:13 +01004255 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01004256
Daniel Vetterb9632912014-09-30 10:56:44 +02004257 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004258 dev->max_vblank_count = 0;
4259 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004260 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004261 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4262 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004263 } else {
4264 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4265 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004266 }
4267
Ville Syrjälä21da2702014-08-06 14:49:55 +03004268 /*
4269 * Opt out of the vblank disable timer on everything except gen2.
4270 * Gen2 doesn't have a hardware frame counter and so depends on
4271 * vblank interrupts to produce sane vblank seuquence numbers.
4272 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004273 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004274 dev->vblank_disable_immediate = true;
4275
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004276 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4277 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004278
Daniel Vetterb9632912014-09-30 10:56:44 +02004279 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004280 dev->driver->irq_handler = cherryview_irq_handler;
4281 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4282 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4283 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4284 dev->driver->enable_vblank = valleyview_enable_vblank;
4285 dev->driver->disable_vblank = valleyview_disable_vblank;
4286 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004287 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004288 dev->driver->irq_handler = valleyview_irq_handler;
4289 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4290 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4291 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4292 dev->driver->enable_vblank = valleyview_enable_vblank;
4293 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004294 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004295 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004296 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004297 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004298 dev->driver->irq_postinstall = gen8_irq_postinstall;
4299 dev->driver->irq_uninstall = gen8_irq_uninstall;
4300 dev->driver->enable_vblank = gen8_enable_vblank;
4301 dev->driver->disable_vblank = gen8_disable_vblank;
4302 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004303 } else if (HAS_PCH_SPLIT(dev)) {
4304 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004305 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004306 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4307 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4308 dev->driver->enable_vblank = ironlake_enable_vblank;
4309 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01004310 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004311 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004312 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004313 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4314 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4315 dev->driver->irq_handler = i8xx_irq_handler;
4316 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004317 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004318 dev->driver->irq_preinstall = i915_irq_preinstall;
4319 dev->driver->irq_postinstall = i915_irq_postinstall;
4320 dev->driver->irq_uninstall = i915_irq_uninstall;
4321 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004322 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004323 dev->driver->irq_preinstall = i965_irq_preinstall;
4324 dev->driver->irq_postinstall = i965_irq_postinstall;
4325 dev->driver->irq_uninstall = i965_irq_uninstall;
4326 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004327 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004328 if (I915_HAS_HOTPLUG(dev_priv))
4329 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004330 dev->driver->enable_vblank = i915_enable_vblank;
4331 dev->driver->disable_vblank = i915_disable_vblank;
4332 }
4333}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004334
Daniel Vetterfca52a52014-09-30 10:56:45 +02004335/**
4336 * intel_hpd_init - initializes and enables hpd support
4337 * @dev_priv: i915 device instance
4338 *
4339 * This function enables the hotplug support. It requires that interrupts have
4340 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4341 * poll request can run concurrently to other code, so locking rules must be
4342 * obeyed.
4343 *
4344 * This is a separate step from interrupt enabling to simplify the locking rules
4345 * in the driver load and resume code.
4346 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004347void intel_hpd_init(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004348{
Daniel Vetterb9632912014-09-30 10:56:44 +02004349 struct drm_device *dev = dev_priv->dev;
Egbert Eich821450c2013-04-16 13:36:55 +02004350 struct drm_mode_config *mode_config = &dev->mode_config;
4351 struct drm_connector *connector;
4352 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004353
Egbert Eich821450c2013-04-16 13:36:55 +02004354 for (i = 1; i < HPD_NUM_PINS; i++) {
4355 dev_priv->hpd_stats[i].hpd_cnt = 0;
4356 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4357 }
4358 list_for_each_entry(connector, &mode_config->connector_list, head) {
4359 struct intel_connector *intel_connector = to_intel_connector(connector);
4360 connector->polled = intel_connector->polled;
Dave Airlie0e32b392014-05-02 14:02:48 +10004361 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4362 connector->polled = DRM_CONNECTOR_POLL_HPD;
4363 if (intel_connector->mst_port)
Egbert Eich821450c2013-04-16 13:36:55 +02004364 connector->polled = DRM_CONNECTOR_POLL_HPD;
4365 }
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004366
4367 /* Interrupt setup is already guaranteed to be single-threaded, this is
4368 * just to make the assert_spin_locked checks happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004369 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004370 if (dev_priv->display.hpd_irq_setup)
4371 dev_priv->display.hpd_irq_setup(dev);
Daniel Vetterd6207432014-09-15 14:55:27 +02004372 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004373}
Paulo Zanonic67a4702013-08-19 13:18:09 -03004374
Daniel Vetterfca52a52014-09-30 10:56:45 +02004375/**
4376 * intel_irq_install - enables the hardware interrupt
4377 * @dev_priv: i915 device instance
4378 *
4379 * This function enables the hardware interrupt handling, but leaves the hotplug
4380 * handling still disabled. It is called after intel_irq_init().
4381 *
4382 * In the driver load and resume code we need working interrupts in a few places
4383 * but don't want to deal with the hassle of concurrent probe and hotplug
4384 * workers. Hence the split into this two-stage approach.
4385 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004386int intel_irq_install(struct drm_i915_private *dev_priv)
4387{
4388 /*
4389 * We enable some interrupt sources in our postinstall hooks, so mark
4390 * interrupts as enabled _before_ actually enabling them to avoid
4391 * special cases in our ordering checks.
4392 */
4393 dev_priv->pm.irqs_enabled = true;
4394
4395 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4396}
4397
Daniel Vetterfca52a52014-09-30 10:56:45 +02004398/**
4399 * intel_irq_uninstall - finilizes all irq handling
4400 * @dev_priv: i915 device instance
4401 *
4402 * This stops interrupt and hotplug handling and unregisters and frees all
4403 * resources acquired in the init functions.
4404 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004405void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4406{
4407 drm_irq_uninstall(dev_priv->dev);
4408 intel_hpd_cancel_work(dev_priv);
4409 dev_priv->pm.irqs_enabled = false;
4410}
4411
Daniel Vetterfca52a52014-09-30 10:56:45 +02004412/**
4413 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4414 * @dev_priv: i915 device instance
4415 *
4416 * This function is used to disable interrupts at runtime, both in the runtime
4417 * pm and the system suspend/resume code.
4418 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004419void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004420{
Daniel Vetterb9632912014-09-30 10:56:44 +02004421 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004422 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004423 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004424}
4425
Daniel Vetterfca52a52014-09-30 10:56:45 +02004426/**
4427 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4428 * @dev_priv: i915 device instance
4429 *
4430 * This function is used to enable interrupts at runtime, both in the runtime
4431 * pm and the system suspend/resume code.
4432 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004433void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004434{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004435 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004436 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4437 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004438}