blob: e392dd021b19069a94bf053fd0a3d4b4776c0bed [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000025#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000027#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000028#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000029#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/io.h>
33#include <asm/irq.h>
34
Francois Romieu865c6522008-05-11 14:51:00 +020035#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
37#define PFX MODULENAME ": "
38
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
françois romieubca03d52011-01-03 15:07:31 +000053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#ifdef RTL8169_DEBUG
55#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020056 if (!(expr)) { \
57 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070058 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020059 }
Joe Perches06fa7352007-10-18 21:15:00 +020060#define dprintk(fmt, args...) \
61 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#else
63#define assert(expr) do {} while (0)
64#define dprintk(fmt, args...) do {} while (0)
65#endif /* RTL8169_DEBUG */
66
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020067#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070068 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020069
Julien Ducourthial477206a2012-05-09 00:00:06 +020070#define TX_SLOTS_AVAIL(tp) \
71 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
72
73/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
74#define TX_FRAGS_READY_FOR(tp,nr_frags) \
75 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
78 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050079static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Francois Romieu9c14cea2008-07-05 00:21:15 +020081#define MAX_READ_REQUEST_SHIFT 12
Michal Schmidtaee77e42012-09-09 13:55:26 +000082#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
84
85#define R8169_REGS_SIZE 256
86#define R8169_NAPI_WEIGHT 64
87#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000088#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070089#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
90#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
91
92#define RTL8169_TX_TIMEOUT (6*HZ)
93#define RTL8169_PHY_TIMEOUT (10*HZ)
94
95/* write/read MMIO register */
96#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
97#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
98#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
99#define RTL_R8(reg) readb (ioaddr + (reg))
100#define RTL_R16(reg) readw (ioaddr + (reg))
Junchang Wang06f555f2010-05-30 02:26:07 +0000101#define RTL_R32(reg) readl (ioaddr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200104 RTL_GIGA_MAC_VER_01 = 0,
105 RTL_GIGA_MAC_VER_02,
106 RTL_GIGA_MAC_VER_03,
107 RTL_GIGA_MAC_VER_04,
108 RTL_GIGA_MAC_VER_05,
109 RTL_GIGA_MAC_VER_06,
110 RTL_GIGA_MAC_VER_07,
111 RTL_GIGA_MAC_VER_08,
112 RTL_GIGA_MAC_VER_09,
113 RTL_GIGA_MAC_VER_10,
114 RTL_GIGA_MAC_VER_11,
115 RTL_GIGA_MAC_VER_12,
116 RTL_GIGA_MAC_VER_13,
117 RTL_GIGA_MAC_VER_14,
118 RTL_GIGA_MAC_VER_15,
119 RTL_GIGA_MAC_VER_16,
120 RTL_GIGA_MAC_VER_17,
121 RTL_GIGA_MAC_VER_18,
122 RTL_GIGA_MAC_VER_19,
123 RTL_GIGA_MAC_VER_20,
124 RTL_GIGA_MAC_VER_21,
125 RTL_GIGA_MAC_VER_22,
126 RTL_GIGA_MAC_VER_23,
127 RTL_GIGA_MAC_VER_24,
128 RTL_GIGA_MAC_VER_25,
129 RTL_GIGA_MAC_VER_26,
130 RTL_GIGA_MAC_VER_27,
131 RTL_GIGA_MAC_VER_28,
132 RTL_GIGA_MAC_VER_29,
133 RTL_GIGA_MAC_VER_30,
134 RTL_GIGA_MAC_VER_31,
135 RTL_GIGA_MAC_VER_32,
136 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800137 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800138 RTL_GIGA_MAC_VER_35,
139 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800140 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800141 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800142 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800143 RTL_GIGA_MAC_VER_40,
144 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000145 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000146 RTL_GIGA_MAC_VER_43,
Francois Romieu85bffe62011-04-27 08:22:39 +0200147 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148};
149
Francois Romieu2b7b4312011-04-18 22:53:24 -0700150enum rtl_tx_desc_version {
151 RTL_TD_0 = 0,
152 RTL_TD_1 = 1,
153};
154
Francois Romieud58d46b2011-05-03 16:38:29 +0200155#define JUMBO_1K ETH_DATA_LEN
156#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
157#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
158#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
159#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
160
161#define _R(NAME,TD,FW,SZ,B) { \
162 .name = NAME, \
163 .txd_version = TD, \
164 .fw_name = FW, \
165 .jumbo_max = SZ, \
166 .jumbo_tx_csum = B \
167}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800169static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700171 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200172 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200173 u16 jumbo_max;
174 bool jumbo_tx_csum;
Francois Romieu85bffe62011-04-27 08:22:39 +0200175} rtl_chip_infos[] = {
176 /* PCI devices. */
177 [RTL_GIGA_MAC_VER_01] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200178 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_02] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200180 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_03] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200182 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 [RTL_GIGA_MAC_VER_04] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200184 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200185 [RTL_GIGA_MAC_VER_05] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200186 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200187 [RTL_GIGA_MAC_VER_06] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200188 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200189 /* PCI-E devices. */
190 [RTL_GIGA_MAC_VER_07] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200191 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_08] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200193 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_09] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200195 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_10] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200197 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_11] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200199 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_12] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200201 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_13] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200203 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_14] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200205 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_15] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200207 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_16] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200209 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_17] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200211 _R("RTL8168b/8111b", RTL_TD_1, NULL, JUMBO_4K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_18] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200213 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_19] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200215 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_20] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200217 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_21] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200219 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_22] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200221 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_23] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200223 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_24] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200225 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_25] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200227 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1,
228 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_26] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200230 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2,
231 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_27] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200233 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_28] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200235 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_29] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200237 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
238 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200239 [RTL_GIGA_MAC_VER_30] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200240 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1,
241 JUMBO_1K, true),
Francois Romieu85bffe62011-04-27 08:22:39 +0200242 [RTL_GIGA_MAC_VER_31] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200243 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200244 [RTL_GIGA_MAC_VER_32] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200245 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1,
246 JUMBO_9K, false),
Francois Romieu85bffe62011-04-27 08:22:39 +0200247 [RTL_GIGA_MAC_VER_33] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200248 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2,
249 JUMBO_9K, false),
Hayes Wang70090422011-07-06 15:58:06 +0800250 [RTL_GIGA_MAC_VER_34] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200251 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3,
252 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800253 [RTL_GIGA_MAC_VER_35] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200254 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1,
255 JUMBO_9K, false),
Hayes Wangc2218922011-09-06 16:55:18 +0800256 [RTL_GIGA_MAC_VER_36] =
Francois Romieud58d46b2011-05-03 16:38:29 +0200257 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2,
258 JUMBO_9K, false),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800259 [RTL_GIGA_MAC_VER_37] =
260 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1,
261 JUMBO_1K, true),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800262 [RTL_GIGA_MAC_VER_38] =
263 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1,
264 JUMBO_9K, false),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800265 [RTL_GIGA_MAC_VER_39] =
266 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1,
267 JUMBO_1K, true),
Hayes Wangc5583862012-07-02 17:23:22 +0800268 [RTL_GIGA_MAC_VER_40] =
hayeswangbeb330a2013-04-01 22:23:39 +0000269 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2,
Hayes Wangc5583862012-07-02 17:23:22 +0800270 JUMBO_9K, false),
271 [RTL_GIGA_MAC_VER_41] =
272 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K, false),
hayeswang57538c42013-04-01 22:23:40 +0000273 [RTL_GIGA_MAC_VER_42] =
274 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3,
275 JUMBO_9K, false),
hayeswang58152cd2013-04-01 22:23:42 +0000276 [RTL_GIGA_MAC_VER_43] =
277 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2,
278 JUMBO_1K, true),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279};
280#undef _R
281
Francois Romieubcf0bf92006-07-26 23:14:13 +0200282enum cfg_version {
283 RTL_CFG_0 = 0x00,
284 RTL_CFG_1,
285 RTL_CFG_2
286};
287
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000288static DEFINE_PCI_DEVICE_TABLE(rtl8169_pci_tbl) = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200290 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200291 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100292 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200293 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200294 { PCI_VENDOR_ID_DLINK, 0x4300,
295 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200296 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000297 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200298 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200299 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
300 { PCI_VENDOR_ID_LINKSYS, 0x1032,
301 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100302 { 0x0001, 0x8168,
303 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 {0,},
305};
306
307MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
308
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000309static int rx_buf_sz = 16383;
David S. Miller4300e8c2010-03-26 10:23:30 -0700310static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200311static struct {
312 u32 msg_enable;
313} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Francois Romieu07d3f512007-02-21 22:40:46 +0100315enum rtl_registers {
316 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100317 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100318 MAR0 = 8, /* Multicast filter. */
319 CounterAddrLow = 0x10,
320 CounterAddrHigh = 0x14,
321 TxDescStartAddrLow = 0x20,
322 TxDescStartAddrHigh = 0x24,
323 TxHDescStartAddrLow = 0x28,
324 TxHDescStartAddrHigh = 0x2c,
325 FLASH = 0x30,
326 ERSR = 0x36,
327 ChipCmd = 0x37,
328 TxPoll = 0x38,
329 IntrMask = 0x3c,
330 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700331
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800332 TxConfig = 0x40,
333#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
334#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
335
336 RxConfig = 0x44,
337#define RX128_INT_EN (1 << 15) /* 8111c and later */
338#define RX_MULTI_EN (1 << 14) /* 8111c only */
339#define RXCFG_FIFO_SHIFT 13
340 /* No threshold before first PCI xfer */
341#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000342#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800343#define RXCFG_DMA_SHIFT 8
344 /* Unlimited maximum PCI burst. */
345#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700346
Francois Romieu07d3f512007-02-21 22:40:46 +0100347 RxMissed = 0x4c,
348 Cfg9346 = 0x50,
349 Config0 = 0x51,
350 Config1 = 0x52,
351 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200352#define PME_SIGNAL (1 << 5) /* 8168c and later */
353
Francois Romieu07d3f512007-02-21 22:40:46 +0100354 Config3 = 0x54,
355 Config4 = 0x55,
356 Config5 = 0x56,
357 MultiIntr = 0x5c,
358 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100359 PHYstatus = 0x6c,
360 RxMaxSize = 0xda,
361 CPlusCmd = 0xe0,
362 IntrMitigate = 0xe2,
363 RxDescAddrLow = 0xe4,
364 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000365 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
366
367#define NoEarlyTx 0x3f /* Max value : no early transmit. */
368
369 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
370
371#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800372#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000373
Francois Romieu07d3f512007-02-21 22:40:46 +0100374 FuncEvent = 0xf0,
375 FuncEventMask = 0xf4,
376 FuncPresetState = 0xf8,
377 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378};
379
Francois Romieuf162a5d2008-06-01 22:37:49 +0200380enum rtl8110_registers {
381 TBICSR = 0x64,
382 TBI_ANAR = 0x68,
383 TBI_LPAR = 0x6a,
384};
385
386enum rtl8168_8101_registers {
387 CSIDR = 0x64,
388 CSIAR = 0x68,
389#define CSIAR_FLAG 0x80000000
390#define CSIAR_WRITE_CMD 0x80000000
391#define CSIAR_BYTE_ENABLE 0x0f
392#define CSIAR_BYTE_ENABLE_SHIFT 12
393#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800394#define CSIAR_FUNC_CARD 0x00000000
395#define CSIAR_FUNC_SDIO 0x00010000
396#define CSIAR_FUNC_NIC 0x00020000
françois romieu065c27c2011-01-03 15:08:12 +0000397 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200398 EPHYAR = 0x80,
399#define EPHYAR_FLAG 0x80000000
400#define EPHYAR_WRITE_CMD 0x80000000
401#define EPHYAR_REG_MASK 0x1f
402#define EPHYAR_REG_SHIFT 16
403#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800404 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800405#define PFM_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200406 DBG_REG = 0xd1,
407#define FIX_NAK_1 (1 << 4)
408#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800409 TWSI = 0xd2,
410 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800411#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800412#define TX_EMPTY (1 << 5)
413#define RX_EMPTY (1 << 4)
414#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800415#define EN_NDP (1 << 3)
416#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800417#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000418 EFUSEAR = 0xdc,
419#define EFUSEAR_FLAG 0x80000000
420#define EFUSEAR_WRITE_CMD 0x80000000
421#define EFUSEAR_READ_CMD 0x00000000
422#define EFUSEAR_REG_MASK 0x03ff
423#define EFUSEAR_REG_SHIFT 8
424#define EFUSEAR_DATA_MASK 0xff
Francois Romieuf162a5d2008-06-01 22:37:49 +0200425};
426
françois romieuc0e45c12011-01-03 15:08:04 +0000427enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800428 LED_FREQ = 0x1a,
429 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000430 ERIDR = 0x70,
431 ERIAR = 0x74,
432#define ERIAR_FLAG 0x80000000
433#define ERIAR_WRITE_CMD 0x80000000
434#define ERIAR_READ_CMD 0x00000000
435#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000436#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800437#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
438#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
439#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
440#define ERIAR_MASK_SHIFT 12
441#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
442#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800443#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800444#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000445 EPHY_RXER_NUM = 0x7c,
446 OCPDR = 0xb0, /* OCP GPHY access */
447#define OCPDR_WRITE_CMD 0x80000000
448#define OCPDR_READ_CMD 0x00000000
449#define OCPDR_REG_MASK 0x7f
450#define OCPDR_GPHY_REG_SHIFT 16
451#define OCPDR_DATA_MASK 0xffff
452 OCPAR = 0xb4,
453#define OCPAR_FLAG 0x80000000
454#define OCPAR_GPHY_WRITE_CMD 0x8000f060
455#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800456 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000457 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
458 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200459#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800460#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800461#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800462#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800463#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000464};
465
Francois Romieu07d3f512007-02-21 22:40:46 +0100466enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100468 SYSErr = 0x8000,
469 PCSTimeout = 0x4000,
470 SWInt = 0x0100,
471 TxDescUnavail = 0x0080,
472 RxFIFOOver = 0x0040,
473 LinkChg = 0x0020,
474 RxOverflow = 0x0010,
475 TxErr = 0x0008,
476 TxOK = 0x0004,
477 RxErr = 0x0002,
478 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400481 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200482 RxFOVF = (1 << 23),
483 RxRWT = (1 << 22),
484 RxRES = (1 << 21),
485 RxRUNT = (1 << 20),
486 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800489 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100490 CmdReset = 0x10,
491 CmdRxEnb = 0x08,
492 CmdTxEnb = 0x04,
493 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Francois Romieu275391a2007-02-23 23:50:28 +0100495 /* TXPoll register p.5 */
496 HPQ = 0x80, /* Poll cmd on the high prio queue */
497 NPQ = 0x40, /* Poll cmd on the low prio queue */
498 FSWInt = 0x01, /* Forced software interrupt */
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100501 Cfg9346_Lock = 0x00,
502 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100505 AcceptErr = 0x20,
506 AcceptRunt = 0x10,
507 AcceptBroadcast = 0x08,
508 AcceptMulticast = 0x04,
509 AcceptMyPhys = 0x02,
510 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200511#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 /* TxConfigBits */
514 TxInterFrameGapShift = 24,
515 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
516
Francois Romieu5d06a992006-02-23 00:47:58 +0100517 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200518 LEDS1 = (1 << 7),
519 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200520 Speed_down = (1 << 4),
521 MEMMAP = (1 << 3),
522 IOMAP = (1 << 2),
523 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100524 PMEnable = (1 << 0), /* Power Management Enable */
525
Francois Romieu6dccd162007-02-13 23:38:05 +0100526 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000527 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000528 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100529 PCI_Clock_66MHz = 0x01,
530 PCI_Clock_33MHz = 0x00,
531
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100532 /* Config3 register p.25 */
533 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
534 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200535 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200536 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100537
Francois Romieud58d46b2011-05-03 16:38:29 +0200538 /* Config4 register */
539 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
540
Francois Romieu5d06a992006-02-23 00:47:58 +0100541 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100542 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
543 MWF = (1 << 5), /* Accept Multicast wakeup frame */
544 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200545 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100546 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100547 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000548 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100549
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 /* TBICSR p.28 */
551 TBIReset = 0x80000000,
552 TBILoopback = 0x40000000,
553 TBINwEnable = 0x20000000,
554 TBINwRestart = 0x10000000,
555 TBILinkOk = 0x02000000,
556 TBINwComplete = 0x01000000,
557
558 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200559 EnableBist = (1 << 15), // 8168 8101
560 Mac_dbgo_oe = (1 << 14), // 8168 8101
561 Normal_mode = (1 << 13), // unused
562 Force_half_dup = (1 << 12), // 8168 8101
563 Force_rxflow_en = (1 << 11), // 8168 8101
564 Force_txflow_en = (1 << 10), // 8168 8101
565 Cxpl_dbg_sel = (1 << 9), // 8168 8101
566 ASF = (1 << 8), // 8168 8101
567 PktCntrDisable = (1 << 7), // 8168 8101
568 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 RxVlan = (1 << 6),
570 RxChkSum = (1 << 5),
571 PCIDAC = (1 << 4),
572 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100573 INTT_0 = 0x0000, // 8168
574 INTT_1 = 0x0001, // 8168
575 INTT_2 = 0x0002, // 8168
576 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
578 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100579 TBI_Enable = 0x80,
580 TxFlowCtrl = 0x40,
581 RxFlowCtrl = 0x20,
582 _1000bpsF = 0x10,
583 _100bps = 0x08,
584 _10bps = 0x04,
585 LinkStatus = 0x02,
586 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100589 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200590
591 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100592 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593};
594
Francois Romieu2b7b4312011-04-18 22:53:24 -0700595enum rtl_desc_bit {
596 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
598 RingEnd = (1 << 30), /* End of descriptor ring */
599 FirstFrag = (1 << 29), /* First segment of a packet */
600 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700601};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Francois Romieu2b7b4312011-04-18 22:53:24 -0700603/* Generic case. */
604enum rtl_tx_desc_bit {
605 /* First doubleword. */
606 TD_LSO = (1 << 27), /* Large Send Offload */
607#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Francois Romieu2b7b4312011-04-18 22:53:24 -0700609 /* Second doubleword. */
610 TxVlanTag = (1 << 17), /* Add VLAN tag */
611};
612
613/* 8169, 8168b and 810x except 8102e. */
614enum rtl_tx_desc_bit_0 {
615 /* First doubleword. */
616#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
617 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
618 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
619 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
620};
621
622/* 8102e, 8168c and beyond. */
623enum rtl_tx_desc_bit_1 {
624 /* Second doubleword. */
625#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
626 TD1_IP_CS = (1 << 29), /* Calculate IP checksum */
627 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
628 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
629};
630
631static const struct rtl_tx_desc_info {
632 struct {
633 u32 udp;
634 u32 tcp;
635 } checksum;
636 u16 mss_shift;
637 u16 opts_offset;
638} tx_desc_info [] = {
639 [RTL_TD_0] = {
640 .checksum = {
641 .udp = TD0_IP_CS | TD0_UDP_CS,
642 .tcp = TD0_IP_CS | TD0_TCP_CS
643 },
644 .mss_shift = TD0_MSS_SHIFT,
645 .opts_offset = 0
646 },
647 [RTL_TD_1] = {
648 .checksum = {
649 .udp = TD1_IP_CS | TD1_UDP_CS,
650 .tcp = TD1_IP_CS | TD1_TCP_CS
651 },
652 .mss_shift = TD1_MSS_SHIFT,
653 .opts_offset = 1
654 }
655};
656
657enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* Rx private */
659 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
660 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
661
662#define RxProtoUDP (PID1)
663#define RxProtoTCP (PID0)
664#define RxProtoIP (PID1 | PID0)
665#define RxProtoMask RxProtoIP
666
667 IPFail = (1 << 16), /* IP checksum failed */
668 UDPFail = (1 << 15), /* UDP/IP checksum failed */
669 TCPFail = (1 << 14), /* TCP/IP checksum failed */
670 RxVlanTag = (1 << 16), /* VLAN tag available */
671};
672
673#define RsvdMask 0x3fffc000
674
675struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200676 __le32 opts1;
677 __le32 opts2;
678 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679};
680
681struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200682 __le32 opts1;
683 __le32 opts2;
684 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685};
686
687struct ring_info {
688 struct sk_buff *skb;
689 u32 len;
690 u8 __pad[sizeof(void *) - sizeof(u32)];
691};
692
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200693enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200694 RTL_FEATURE_WOL = (1 << 0),
695 RTL_FEATURE_MSI = (1 << 1),
696 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200697};
698
Ivan Vecera355423d2009-02-06 21:49:57 -0800699struct rtl8169_counters {
700 __le64 tx_packets;
701 __le64 rx_packets;
702 __le64 tx_errors;
703 __le32 rx_errors;
704 __le16 rx_missed;
705 __le16 align_errors;
706 __le32 tx_one_collision;
707 __le32 tx_multi_collision;
708 __le64 rx_unicast;
709 __le64 rx_broadcast;
710 __le32 rx_multicast;
711 __le16 tx_aborted;
712 __le16 tx_underun;
713};
714
Francois Romieuda78dbf2012-01-26 14:18:23 +0100715enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100716 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100717 RTL_FLAG_TASK_SLOW_PENDING,
718 RTL_FLAG_TASK_RESET_PENDING,
719 RTL_FLAG_TASK_PHY_PENDING,
720 RTL_FLAG_MAX
721};
722
Junchang Wang8027aa22012-03-04 23:30:32 +0100723struct rtl8169_stats {
724 u64 packets;
725 u64 bytes;
726 struct u64_stats_sync syncp;
727};
728
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729struct rtl8169_private {
730 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200731 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000732 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700733 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200734 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700735 u16 txd_version;
736 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
738 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100740 struct rtl8169_stats rx_stats;
741 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
743 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
744 dma_addr_t TxPhyAddr;
745 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000746 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 struct timer_list timer;
749 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100750
751 u16 event_slow;
françois romieuc0e45c12011-01-03 15:08:04 +0000752
753 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200754 void (*write)(struct rtl8169_private *, int, int);
755 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000756 } mdio_ops;
757
françois romieu065c27c2011-01-03 15:08:12 +0000758 struct pll_power_ops {
759 void (*down)(struct rtl8169_private *);
760 void (*up)(struct rtl8169_private *);
761 } pll_power_ops;
762
Francois Romieud58d46b2011-05-03 16:38:29 +0200763 struct jumbo_ops {
764 void (*enable)(struct rtl8169_private *);
765 void (*disable)(struct rtl8169_private *);
766 } jumbo_ops;
767
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800768 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200769 void (*write)(struct rtl8169_private *, int, int);
770 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800771 } csi_ops;
772
Oliver Neukum54405cd2011-01-06 21:55:13 +0100773 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Francois Romieuccdffb92008-07-26 14:26:06 +0200774 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
françois romieu4da19632011-01-03 15:07:55 +0000775 void (*phy_reset_enable)(struct rtl8169_private *tp);
Francois Romieu07ce4062007-02-23 23:36:39 +0100776 void (*hw_start)(struct net_device *);
françois romieu4da19632011-01-03 15:07:55 +0000777 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800779 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100780
781 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100782 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
783 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100784 struct work_struct work;
785 } wk;
786
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200787 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200788
789 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800790 struct rtl8169_counters counters;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000791 u32 saved_wolopts;
David S. Miller8decf862011-09-22 03:23:13 -0400792 u32 opts1_mask;
françois romieuf1e02ed2011-01-13 13:07:53 +0000793
Francois Romieub6ffd972011-06-17 17:00:05 +0200794 struct rtl_fw {
795 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200796
797#define RTL_VER_SIZE 32
798
799 char version[RTL_VER_SIZE];
800
801 struct rtl_fw_phy_action {
802 __le32 *code;
803 size_t size;
804 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200805 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300806#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800807
808 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809};
810
Ralf Baechle979b6c12005-06-13 14:30:40 -0700811MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700814MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200815module_param_named(debug, debug.msg_enable, int, 0);
816MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817MODULE_LICENSE("GPL");
818MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000819MODULE_FIRMWARE(FIRMWARE_8168D_1);
820MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000821MODULE_FIRMWARE(FIRMWARE_8168E_1);
822MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400823MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800824MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800825MODULE_FIRMWARE(FIRMWARE_8168F_1);
826MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800827MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800828MODULE_FIRMWARE(FIRMWARE_8411_1);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800829MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000830MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000831MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000832MODULE_FIRMWARE(FIRMWARE_8168G_3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Francois Romieuda78dbf2012-01-26 14:18:23 +0100834static void rtl_lock_work(struct rtl8169_private *tp)
835{
836 mutex_lock(&tp->wk.mutex);
837}
838
839static void rtl_unlock_work(struct rtl8169_private *tp)
840{
841 mutex_unlock(&tp->wk.mutex);
842}
843
Francois Romieud58d46b2011-05-03 16:38:29 +0200844static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
845{
Jiang Liu7d7903b2012-07-24 17:20:16 +0800846 pcie_capability_clear_and_set_word(pdev, PCI_EXP_DEVCTL,
847 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200848}
849
Francois Romieuffc46952012-07-06 14:19:23 +0200850struct rtl_cond {
851 bool (*check)(struct rtl8169_private *);
852 const char *msg;
853};
854
855static void rtl_udelay(unsigned int d)
856{
857 udelay(d);
858}
859
860static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
861 void (*delay)(unsigned int), unsigned int d, int n,
862 bool high)
863{
864 int i;
865
866 for (i = 0; i < n; i++) {
867 delay(d);
868 if (c->check(tp) == high)
869 return true;
870 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200871 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
872 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200873 return false;
874}
875
876static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
877 const struct rtl_cond *c,
878 unsigned int d, int n)
879{
880 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
881}
882
883static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
884 const struct rtl_cond *c,
885 unsigned int d, int n)
886{
887 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
888}
889
890static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
891 const struct rtl_cond *c,
892 unsigned int d, int n)
893{
894 return rtl_loop_wait(tp, c, msleep, d, n, true);
895}
896
897static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
898 const struct rtl_cond *c,
899 unsigned int d, int n)
900{
901 return rtl_loop_wait(tp, c, msleep, d, n, false);
902}
903
904#define DECLARE_RTL_COND(name) \
905static bool name ## _check(struct rtl8169_private *); \
906 \
907static const struct rtl_cond name = { \
908 .check = name ## _check, \
909 .msg = #name \
910}; \
911 \
912static bool name ## _check(struct rtl8169_private *tp)
913
914DECLARE_RTL_COND(rtl_ocpar_cond)
915{
916 void __iomem *ioaddr = tp->mmio_addr;
917
918 return RTL_R32(OCPAR) & OCPAR_FLAG;
919}
920
françois romieub646d902011-01-03 15:08:21 +0000921static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
922{
923 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000924
925 RTL_W32(OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200926
927 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
928 RTL_R32(OCPDR) : ~0;
françois romieub646d902011-01-03 15:08:21 +0000929}
930
931static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
932{
933 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000934
935 RTL_W32(OCPDR, data);
936 RTL_W32(OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Francois Romieuffc46952012-07-06 14:19:23 +0200937
938 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
939}
940
941DECLARE_RTL_COND(rtl_eriar_cond)
942{
943 void __iomem *ioaddr = tp->mmio_addr;
944
945 return RTL_R32(ERIAR) & ERIAR_FLAG;
françois romieub646d902011-01-03 15:08:21 +0000946}
947
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800948static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
françois romieub646d902011-01-03 15:08:21 +0000949{
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800950 void __iomem *ioaddr = tp->mmio_addr;
françois romieub646d902011-01-03 15:08:21 +0000951
952 RTL_W8(ERIDR, cmd);
953 RTL_W32(ERIAR, 0x800010e8);
954 msleep(2);
Francois Romieuffc46952012-07-06 14:19:23 +0200955
956 if (!rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 5))
957 return;
françois romieub646d902011-01-03 15:08:21 +0000958
Hayes Wangfac5b3c2011-02-22 17:26:20 +0800959 ocp_write(tp, 0x1, 0x30, 0x00000001);
françois romieub646d902011-01-03 15:08:21 +0000960}
961
962#define OOB_CMD_RESET 0x00
963#define OOB_CMD_DRIVER_START 0x05
964#define OOB_CMD_DRIVER_STOP 0x06
965
Francois Romieucecb5fd2011-04-01 10:21:07 +0200966static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
967{
968 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
969}
970
Francois Romieuffc46952012-07-06 14:19:23 +0200971DECLARE_RTL_COND(rtl_ocp_read_cond)
françois romieub646d902011-01-03 15:08:21 +0000972{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200973 u16 reg;
françois romieub646d902011-01-03 15:08:21 +0000974
Francois Romieucecb5fd2011-04-01 10:21:07 +0200975 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000976
Francois Romieuffc46952012-07-06 14:19:23 +0200977 return ocp_read(tp, 0x0f, reg) & 0x00000800;
978}
979
980static void rtl8168_driver_start(struct rtl8169_private *tp)
981{
982 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
983
984 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
françois romieub646d902011-01-03 15:08:21 +0000985}
986
987static void rtl8168_driver_stop(struct rtl8169_private *tp)
988{
françois romieub646d902011-01-03 15:08:21 +0000989 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
990
Francois Romieuffc46952012-07-06 14:19:23 +0200991 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
françois romieub646d902011-01-03 15:08:21 +0000992}
993
hayeswang4804b3b2011-03-21 01:50:29 +0000994static int r8168dp_check_dash(struct rtl8169_private *tp)
995{
Francois Romieucecb5fd2011-04-01 10:21:07 +0200996 u16 reg = rtl8168_get_ocp_reg(tp);
hayeswang4804b3b2011-03-21 01:50:29 +0000997
Francois Romieucecb5fd2011-04-01 10:21:07 +0200998 return (ocp_read(tp, 0x0f, reg) & 0x00008000) ? 1 : 0;
hayeswang4804b3b2011-03-21 01:50:29 +0000999}
françois romieub646d902011-01-03 15:08:21 +00001000
Hayes Wangc5583862012-07-02 17:23:22 +08001001static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
1002{
1003 if (reg & 0xffff0001) {
1004 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
1005 return true;
1006 }
1007 return false;
1008}
1009
1010DECLARE_RTL_COND(rtl_ocp_gphy_cond)
1011{
1012 void __iomem *ioaddr = tp->mmio_addr;
1013
1014 return RTL_R32(GPHY_OCP) & OCPAR_FLAG;
1015}
1016
1017static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1018{
1019 void __iomem *ioaddr = tp->mmio_addr;
1020
1021 if (rtl_ocp_reg_failure(tp, reg))
1022 return;
1023
1024 RTL_W32(GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
1025
1026 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
1027}
1028
1029static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
1030{
1031 void __iomem *ioaddr = tp->mmio_addr;
1032
1033 if (rtl_ocp_reg_failure(tp, reg))
1034 return 0;
1035
1036 RTL_W32(GPHY_OCP, reg << 15);
1037
1038 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
1039 (RTL_R32(GPHY_OCP) & 0xffff) : ~0;
1040}
1041
Hayes Wangc5583862012-07-02 17:23:22 +08001042static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
1043{
1044 void __iomem *ioaddr = tp->mmio_addr;
1045
1046 if (rtl_ocp_reg_failure(tp, reg))
1047 return;
1048
1049 RTL_W32(OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +08001050}
1051
1052static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
1053{
1054 void __iomem *ioaddr = tp->mmio_addr;
1055
1056 if (rtl_ocp_reg_failure(tp, reg))
1057 return 0;
1058
1059 RTL_W32(OCPDR, reg << 15);
1060
Hayes Wang3a83ad12012-07-11 20:31:56 +08001061 return RTL_R32(OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +08001062}
1063
1064#define OCP_STD_PHY_BASE 0xa400
1065
1066static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1067{
1068 if (reg == 0x1f) {
1069 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1070 return;
1071 }
1072
1073 if (tp->ocp_base != OCP_STD_PHY_BASE)
1074 reg -= 0x10;
1075
1076 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1077}
1078
1079static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1080{
1081 if (tp->ocp_base != OCP_STD_PHY_BASE)
1082 reg -= 0x10;
1083
1084 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1085}
1086
hayeswangeee37862013-04-01 22:23:38 +00001087static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1088{
1089 if (reg == 0x1f) {
1090 tp->ocp_base = value << 4;
1091 return;
1092 }
1093
1094 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1095}
1096
1097static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1098{
1099 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1100}
1101
Francois Romieuffc46952012-07-06 14:19:23 +02001102DECLARE_RTL_COND(rtl_phyar_cond)
1103{
1104 void __iomem *ioaddr = tp->mmio_addr;
1105
1106 return RTL_R32(PHYAR) & 0x80000000;
1107}
1108
Francois Romieu24192212012-07-06 20:19:42 +02001109static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110{
Francois Romieu24192212012-07-06 20:19:42 +02001111 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
Francois Romieu24192212012-07-06 20:19:42 +02001113 RTL_W32(PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Francois Romieuffc46952012-07-06 14:19:23 +02001115 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001116 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001117 * According to hardware specs a 20us delay is required after write
1118 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001119 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001120 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121}
1122
Francois Romieu24192212012-07-06 20:19:42 +02001123static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124{
Francois Romieu24192212012-07-06 20:19:42 +02001125 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieuffc46952012-07-06 14:19:23 +02001126 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
Francois Romieu24192212012-07-06 20:19:42 +02001128 RTL_W32(PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Francois Romieuffc46952012-07-06 14:19:23 +02001130 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
1131 RTL_R32(PHYAR) & 0xffff : ~0;
1132
Timo Teräs81a95f02010-06-09 17:31:48 -07001133 /*
1134 * According to hardware specs a 20us delay is required after read
1135 * complete indication, but before sending next command.
1136 */
1137 udelay(20);
1138
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 return value;
1140}
1141
Francois Romieu24192212012-07-06 20:19:42 +02001142static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001143{
Francois Romieu24192212012-07-06 20:19:42 +02001144 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001145
Francois Romieu24192212012-07-06 20:19:42 +02001146 RTL_W32(OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
françois romieuc0e45c12011-01-03 15:08:04 +00001147 RTL_W32(OCPAR, OCPAR_GPHY_WRITE_CMD);
1148 RTL_W32(EPHY_RXER_NUM, 0);
1149
Francois Romieuffc46952012-07-06 14:19:23 +02001150 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001151}
1152
Francois Romieu24192212012-07-06 20:19:42 +02001153static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001154{
Francois Romieu24192212012-07-06 20:19:42 +02001155 r8168dp_1_mdio_access(tp, reg,
1156 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001157}
1158
Francois Romieu24192212012-07-06 20:19:42 +02001159static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001160{
Francois Romieu24192212012-07-06 20:19:42 +02001161 void __iomem *ioaddr = tp->mmio_addr;
françois romieuc0e45c12011-01-03 15:08:04 +00001162
Francois Romieu24192212012-07-06 20:19:42 +02001163 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001164
1165 mdelay(1);
1166 RTL_W32(OCPAR, OCPAR_GPHY_READ_CMD);
1167 RTL_W32(EPHY_RXER_NUM, 0);
1168
Francois Romieuffc46952012-07-06 14:19:23 +02001169 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
1170 RTL_R32(OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001171}
1172
françois romieue6de30d2011-01-03 15:08:37 +00001173#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1174
1175static void r8168dp_2_mdio_start(void __iomem *ioaddr)
1176{
1177 RTL_W32(0xd0, RTL_R32(0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
1178}
1179
1180static void r8168dp_2_mdio_stop(void __iomem *ioaddr)
1181{
1182 RTL_W32(0xd0, RTL_R32(0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
1183}
1184
Francois Romieu24192212012-07-06 20:19:42 +02001185static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001186{
Francois Romieu24192212012-07-06 20:19:42 +02001187 void __iomem *ioaddr = tp->mmio_addr;
1188
françois romieue6de30d2011-01-03 15:08:37 +00001189 r8168dp_2_mdio_start(ioaddr);
1190
Francois Romieu24192212012-07-06 20:19:42 +02001191 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001192
1193 r8168dp_2_mdio_stop(ioaddr);
1194}
1195
Francois Romieu24192212012-07-06 20:19:42 +02001196static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001197{
Francois Romieu24192212012-07-06 20:19:42 +02001198 void __iomem *ioaddr = tp->mmio_addr;
françois romieue6de30d2011-01-03 15:08:37 +00001199 int value;
1200
1201 r8168dp_2_mdio_start(ioaddr);
1202
Francois Romieu24192212012-07-06 20:19:42 +02001203 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001204
1205 r8168dp_2_mdio_stop(ioaddr);
1206
1207 return value;
1208}
1209
françois romieu4da19632011-01-03 15:07:55 +00001210static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001211{
Francois Romieu24192212012-07-06 20:19:42 +02001212 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001213}
1214
françois romieu4da19632011-01-03 15:07:55 +00001215static int rtl_readphy(struct rtl8169_private *tp, int location)
1216{
Francois Romieu24192212012-07-06 20:19:42 +02001217 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001218}
1219
1220static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1221{
1222 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1223}
1224
1225static void rtl_w1w0_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001226{
1227 int val;
1228
françois romieu4da19632011-01-03 15:07:55 +00001229 val = rtl_readphy(tp, reg_addr);
1230 rtl_writephy(tp, reg_addr, (val | p) & ~m);
françois romieudaf9df62009-10-07 12:44:20 +00001231}
1232
Francois Romieuccdffb92008-07-26 14:26:06 +02001233static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1234 int val)
1235{
1236 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001237
françois romieu4da19632011-01-03 15:07:55 +00001238 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001239}
1240
1241static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1242{
1243 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001244
françois romieu4da19632011-01-03 15:07:55 +00001245 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001246}
1247
Francois Romieuffc46952012-07-06 14:19:23 +02001248DECLARE_RTL_COND(rtl_ephyar_cond)
1249{
1250 void __iomem *ioaddr = tp->mmio_addr;
1251
1252 return RTL_R32(EPHYAR) & EPHYAR_FLAG;
1253}
1254
Francois Romieufdf6fc02012-07-06 22:40:38 +02001255static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001256{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001257 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001258
1259 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1260 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1261
Francois Romieuffc46952012-07-06 14:19:23 +02001262 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1263
1264 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001265}
1266
Francois Romieufdf6fc02012-07-06 22:40:38 +02001267static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001268{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001269 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieudacf8152008-08-02 20:44:13 +02001270
1271 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1272
Francois Romieuffc46952012-07-06 14:19:23 +02001273 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1274 RTL_R32(EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001275}
1276
Francois Romieufdf6fc02012-07-06 22:40:38 +02001277static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1278 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001279{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001280 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001281
1282 BUG_ON((addr & 3) || (mask == 0));
1283 RTL_W32(ERIDR, val);
1284 RTL_W32(ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1285
Francois Romieuffc46952012-07-06 14:19:23 +02001286 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001287}
1288
Francois Romieufdf6fc02012-07-06 22:40:38 +02001289static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001290{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001291 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang133ac402011-07-06 15:58:05 +08001292
1293 RTL_W32(ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1294
Francois Romieuffc46952012-07-06 14:19:23 +02001295 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1296 RTL_R32(ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001297}
1298
Francois Romieufdf6fc02012-07-06 22:40:38 +02001299static void rtl_w1w0_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1300 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001301{
1302 u32 val;
1303
Francois Romieufdf6fc02012-07-06 22:40:38 +02001304 val = rtl_eri_read(tp, addr, type);
1305 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001306}
1307
françois romieuc28aa382011-08-02 03:53:43 +00001308struct exgmac_reg {
1309 u16 addr;
1310 u16 mask;
1311 u32 val;
1312};
1313
Francois Romieufdf6fc02012-07-06 22:40:38 +02001314static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001315 const struct exgmac_reg *r, int len)
1316{
1317 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001318 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001319 r++;
1320 }
1321}
1322
Francois Romieuffc46952012-07-06 14:19:23 +02001323DECLARE_RTL_COND(rtl_efusear_cond)
1324{
1325 void __iomem *ioaddr = tp->mmio_addr;
1326
1327 return RTL_R32(EFUSEAR) & EFUSEAR_FLAG;
1328}
1329
Francois Romieufdf6fc02012-07-06 22:40:38 +02001330static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001331{
Francois Romieufdf6fc02012-07-06 22:40:38 +02001332 void __iomem *ioaddr = tp->mmio_addr;
françois romieudaf9df62009-10-07 12:44:20 +00001333
1334 RTL_W32(EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1335
Francois Romieuffc46952012-07-06 14:19:23 +02001336 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1337 RTL_R32(EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001338}
1339
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001340static u16 rtl_get_events(struct rtl8169_private *tp)
1341{
1342 void __iomem *ioaddr = tp->mmio_addr;
1343
1344 return RTL_R16(IntrStatus);
1345}
1346
1347static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1348{
1349 void __iomem *ioaddr = tp->mmio_addr;
1350
1351 RTL_W16(IntrStatus, bits);
1352 mmiowb();
1353}
1354
1355static void rtl_irq_disable(struct rtl8169_private *tp)
1356{
1357 void __iomem *ioaddr = tp->mmio_addr;
1358
1359 RTL_W16(IntrMask, 0);
1360 mmiowb();
1361}
1362
Francois Romieu3e990ff2012-01-26 12:50:01 +01001363static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1364{
1365 void __iomem *ioaddr = tp->mmio_addr;
1366
1367 RTL_W16(IntrMask, bits);
1368}
1369
Francois Romieuda78dbf2012-01-26 14:18:23 +01001370#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1371#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1372#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1373
1374static void rtl_irq_enable_all(struct rtl8169_private *tp)
1375{
1376 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1377}
1378
françois romieu811fd302011-12-04 20:30:45 +00001379static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380{
françois romieu811fd302011-12-04 20:30:45 +00001381 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001383 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001384 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
françois romieu811fd302011-12-04 20:30:45 +00001385 RTL_R8(ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386}
1387
françois romieu4da19632011-01-03 15:07:55 +00001388static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
françois romieu4da19632011-01-03 15:07:55 +00001390 void __iomem *ioaddr = tp->mmio_addr;
1391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 return RTL_R32(TBICSR) & TBIReset;
1393}
1394
françois romieu4da19632011-01-03 15:07:55 +00001395static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396{
françois romieu4da19632011-01-03 15:07:55 +00001397 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398}
1399
1400static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
1401{
1402 return RTL_R32(TBICSR) & TBILinkOk;
1403}
1404
1405static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
1406{
1407 return RTL_R8(PHYstatus) & LinkStatus;
1408}
1409
françois romieu4da19632011-01-03 15:07:55 +00001410static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411{
françois romieu4da19632011-01-03 15:07:55 +00001412 void __iomem *ioaddr = tp->mmio_addr;
1413
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
1415}
1416
françois romieu4da19632011-01-03 15:07:55 +00001417static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418{
1419 unsigned int val;
1420
françois romieu4da19632011-01-03 15:07:55 +00001421 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1422 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423}
1424
Hayes Wang70090422011-07-06 15:58:06 +08001425static void rtl_link_chg_patch(struct rtl8169_private *tp)
1426{
1427 void __iomem *ioaddr = tp->mmio_addr;
1428 struct net_device *dev = tp->dev;
1429
1430 if (!netif_running(dev))
1431 return;
1432
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001433 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1434 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Hayes Wang70090422011-07-06 15:58:06 +08001435 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001436 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1437 ERIAR_EXGMAC);
1438 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1439 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001440 } else if (RTL_R8(PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001441 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1442 ERIAR_EXGMAC);
1443 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1444 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001445 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001446 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1447 ERIAR_EXGMAC);
1448 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1449 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001450 }
1451 /* Reset packet filter */
Francois Romieufdf6fc02012-07-06 22:40:38 +02001452 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001453 ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02001454 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001455 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001456 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1457 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1458 if (RTL_R8(PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001459 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1460 ERIAR_EXGMAC);
1461 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1462 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001463 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001464 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1465 ERIAR_EXGMAC);
1466 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1467 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001468 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001469 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1470 if (RTL_R8(PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001471 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1472 ERIAR_EXGMAC);
1473 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1474 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001475 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001476 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1477 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001478 }
Hayes Wang70090422011-07-06 15:58:06 +08001479 }
1480}
1481
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001482static void __rtl8169_check_link_status(struct net_device *dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02001483 struct rtl8169_private *tp,
1484 void __iomem *ioaddr, bool pm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 if (tp->link_ok(ioaddr)) {
Hayes Wang70090422011-07-06 15:58:06 +08001487 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001488 /* This is to cancel a scheduled suspend if there's one. */
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001489 if (pm)
1490 pm_request_resume(&tp->pci_dev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001492 if (net_ratelimit())
1493 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001494 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001496 netif_info(tp, ifdown, dev, "link down\n");
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001497 if (pm)
hayeswang10953db2011-11-07 20:44:37 +00001498 pm_schedule_suspend(&tp->pci_dev->dev, 5000);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001499 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500}
1501
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00001502static void rtl8169_check_link_status(struct net_device *dev,
1503 struct rtl8169_private *tp,
1504 void __iomem *ioaddr)
1505{
1506 __rtl8169_check_link_status(dev, tp, ioaddr, false);
1507}
1508
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001509#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1510
1511static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1512{
1513 void __iomem *ioaddr = tp->mmio_addr;
1514 u8 options;
1515 u32 wolopts = 0;
1516
1517 options = RTL_R8(Config1);
1518 if (!(options & PMEnable))
1519 return 0;
1520
1521 options = RTL_R8(Config3);
1522 if (options & LinkUp)
1523 wolopts |= WAKE_PHY;
1524 if (options & MagicPacket)
1525 wolopts |= WAKE_MAGIC;
1526
1527 options = RTL_R8(Config5);
1528 if (options & UWF)
1529 wolopts |= WAKE_UCAST;
1530 if (options & BWF)
1531 wolopts |= WAKE_BCAST;
1532 if (options & MWF)
1533 wolopts |= WAKE_MCAST;
1534
1535 return wolopts;
1536}
1537
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001538static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1539{
1540 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001541
Francois Romieuda78dbf2012-01-26 14:18:23 +01001542 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001543
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001544 wol->supported = WAKE_ANY;
1545 wol->wolopts = __rtl8169_get_wol(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001546
Francois Romieuda78dbf2012-01-26 14:18:23 +01001547 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548}
1549
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001550static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001551{
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001552 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001553 unsigned int i;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001554 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001555 u32 opt;
1556 u16 reg;
1557 u8 mask;
1558 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001559 { WAKE_PHY, Config3, LinkUp },
1560 { WAKE_MAGIC, Config3, MagicPacket },
1561 { WAKE_UCAST, Config5, UWF },
1562 { WAKE_BCAST, Config5, BWF },
1563 { WAKE_MCAST, Config5, MWF },
1564 { WAKE_ANY, Config5, LanWake }
1565 };
Francois Romieu851e6022012-04-17 11:10:11 +02001566 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001567
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001568 RTL_W8(Cfg9346, Cfg9346_Unlock);
1569
1570 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
Francois Romieu851e6022012-04-17 11:10:11 +02001571 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001572 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001573 options |= cfg[i].mask;
1574 RTL_W8(cfg[i].reg, options);
1575 }
1576
Francois Romieu851e6022012-04-17 11:10:11 +02001577 switch (tp->mac_version) {
1578 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
1579 options = RTL_R8(Config1) & ~PMEnable;
1580 if (wolopts)
1581 options |= PMEnable;
1582 RTL_W8(Config1, options);
1583 break;
1584 default:
Francois Romieud387b422012-04-17 11:12:01 +02001585 options = RTL_R8(Config2) & ~PME_SIGNAL;
1586 if (wolopts)
1587 options |= PME_SIGNAL;
1588 RTL_W8(Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001589 break;
1590 }
1591
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001592 RTL_W8(Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001593}
1594
1595static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1596{
1597 struct rtl8169_private *tp = netdev_priv(dev);
1598
Francois Romieuda78dbf2012-01-26 14:18:23 +01001599 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001600
Francois Romieuf23e7fd2007-10-04 22:36:14 +02001601 if (wol->wolopts)
1602 tp->features |= RTL_FEATURE_WOL;
1603 else
1604 tp->features &= ~RTL_FEATURE_WOL;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001605 __rtl8169_set_wol(tp, wol->wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001606
1607 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001608
françois romieuea809072010-11-08 13:23:58 +00001609 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
1610
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001611 return 0;
1612}
1613
Francois Romieu31bd2042011-04-26 18:58:59 +02001614static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1615{
Francois Romieu85bffe62011-04-27 08:22:39 +02001616 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001617}
1618
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619static void rtl8169_get_drvinfo(struct net_device *dev,
1620 struct ethtool_drvinfo *info)
1621{
1622 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001623 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Rick Jones68aad782011-11-07 13:29:27 +00001625 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1626 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1627 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001628 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001629 if (!IS_ERR_OR_NULL(rtl_fw))
1630 strlcpy(info->fw_version, rtl_fw->version,
1631 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632}
1633
1634static int rtl8169_get_regs_len(struct net_device *dev)
1635{
1636 return R8169_REGS_SIZE;
1637}
1638
1639static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001640 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641{
1642 struct rtl8169_private *tp = netdev_priv(dev);
1643 void __iomem *ioaddr = tp->mmio_addr;
1644 int ret = 0;
1645 u32 reg;
1646
1647 reg = RTL_R32(TBICSR);
1648 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1649 (duplex == DUPLEX_FULL)) {
1650 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
1651 } else if (autoneg == AUTONEG_ENABLE)
1652 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
1653 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001654 netif_warn(tp, link, dev,
1655 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 ret = -EOPNOTSUPP;
1657 }
1658
1659 return ret;
1660}
1661
1662static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001663 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664{
1665 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001666 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001667 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668
Hayes Wang716b50a2011-02-22 17:26:18 +08001669 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
1671 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001672 int auto_nego;
1673
françois romieu4da19632011-01-03 15:07:55 +00001674 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001675 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1676 ADVERTISE_100HALF | ADVERTISE_100FULL);
1677
1678 if (adv & ADVERTISED_10baseT_Half)
1679 auto_nego |= ADVERTISE_10HALF;
1680 if (adv & ADVERTISED_10baseT_Full)
1681 auto_nego |= ADVERTISE_10FULL;
1682 if (adv & ADVERTISED_100baseT_Half)
1683 auto_nego |= ADVERTISE_100HALF;
1684 if (adv & ADVERTISED_100baseT_Full)
1685 auto_nego |= ADVERTISE_100FULL;
1686
françois romieu3577aa12009-05-19 10:46:48 +00001687 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1688
françois romieu4da19632011-01-03 15:07:55 +00001689 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001690 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1691
1692 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001693 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001694 if (adv & ADVERTISED_1000baseT_Half)
1695 giga_ctrl |= ADVERTISE_1000HALF;
1696 if (adv & ADVERTISED_1000baseT_Full)
1697 giga_ctrl |= ADVERTISE_1000FULL;
1698 } else if (adv & (ADVERTISED_1000baseT_Half |
1699 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001700 netif_info(tp, link, dev,
1701 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001702 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001703 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
françois romieu3577aa12009-05-19 10:46:48 +00001705 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001706
françois romieu4da19632011-01-03 15:07:55 +00001707 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1708 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001709 } else {
1710 giga_ctrl = 0;
1711
1712 if (speed == SPEED_10)
1713 bmcr = 0;
1714 else if (speed == SPEED_100)
1715 bmcr = BMCR_SPEED100;
1716 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001717 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001718
1719 if (duplex == DUPLEX_FULL)
1720 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001721 }
1722
françois romieu4da19632011-01-03 15:07:55 +00001723 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001724
Francois Romieucecb5fd2011-04-01 10:21:07 +02001725 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1726 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001727 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001728 rtl_writephy(tp, 0x17, 0x2138);
1729 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001730 } else {
françois romieu4da19632011-01-03 15:07:55 +00001731 rtl_writephy(tp, 0x17, 0x2108);
1732 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001733 }
1734 }
1735
Oliver Neukum54405cd2011-01-06 21:55:13 +01001736 rc = 0;
1737out:
1738 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001739}
1740
1741static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001742 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743{
1744 struct rtl8169_private *tp = netdev_priv(dev);
1745 int ret;
1746
Oliver Neukum54405cd2011-01-06 21:55:13 +01001747 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001748 if (ret < 0)
1749 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750
Francois Romieu4876cc12011-03-11 21:07:11 +01001751 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
1752 (advertising & ADVERTISED_1000baseT_Full)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001754 }
1755out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001756 return ret;
1757}
1758
1759static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1760{
1761 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001762 int ret;
1763
Francois Romieu4876cc12011-03-11 21:07:11 +01001764 del_timer_sync(&tp->timer);
1765
Francois Romieuda78dbf2012-01-26 14:18:23 +01001766 rtl_lock_work(tp);
Francois Romieucecb5fd2011-04-01 10:21:07 +02001767 ret = rtl8169_set_speed(dev, cmd->autoneg, ethtool_cmd_speed(cmd),
David Decotigny25db0332011-04-27 18:32:39 +00001768 cmd->duplex, cmd->advertising);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001769 rtl_unlock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001770
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 return ret;
1772}
1773
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001774static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1775 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776{
Francois Romieud58d46b2011-05-03 16:38:29 +02001777 struct rtl8169_private *tp = netdev_priv(dev);
1778
Francois Romieu2b7b4312011-04-18 22:53:24 -07001779 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001780 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781
Francois Romieud58d46b2011-05-03 16:38:29 +02001782 if (dev->mtu > JUMBO_1K &&
1783 !rtl_chip_infos[tp->mac_version].jumbo_tx_csum)
1784 features &= ~NETIF_F_IP_CSUM;
1785
Michał Mirosław350fb322011-04-08 06:35:56 +00001786 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787}
1788
Francois Romieuda78dbf2012-01-26 14:18:23 +01001789static void __rtl8169_set_features(struct net_device *dev,
1790 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001791{
1792 struct rtl8169_private *tp = netdev_priv(dev);
Ben Greear6bbe0212012-02-10 15:04:33 +00001793 netdev_features_t changed = features ^ dev->features;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001794 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795
Ben Greear6bbe0212012-02-10 15:04:33 +00001796 if (!(changed & (NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_RX)))
1797 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Ben Greear6bbe0212012-02-10 15:04:33 +00001799 if (changed & (NETIF_F_RXCSUM | NETIF_F_HW_VLAN_RX)) {
1800 if (features & NETIF_F_RXCSUM)
1801 tp->cp_cmd |= RxChkSum;
1802 else
1803 tp->cp_cmd &= ~RxChkSum;
Michał Mirosław350fb322011-04-08 06:35:56 +00001804
Ben Greear6bbe0212012-02-10 15:04:33 +00001805 if (dev->features & NETIF_F_HW_VLAN_RX)
1806 tp->cp_cmd |= RxVlan;
1807 else
1808 tp->cp_cmd &= ~RxVlan;
1809
1810 RTL_W16(CPlusCmd, tp->cp_cmd);
1811 RTL_R16(CPlusCmd);
1812 }
1813 if (changed & NETIF_F_RXALL) {
1814 int tmp = (RTL_R32(RxConfig) & ~(AcceptErr | AcceptRunt));
1815 if (features & NETIF_F_RXALL)
1816 tmp |= (AcceptErr | AcceptRunt);
1817 RTL_W32(RxConfig, tmp);
1818 }
Francois Romieuda78dbf2012-01-26 14:18:23 +01001819}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
Francois Romieuda78dbf2012-01-26 14:18:23 +01001821static int rtl8169_set_features(struct net_device *dev,
1822 netdev_features_t features)
1823{
1824 struct rtl8169_private *tp = netdev_priv(dev);
1825
1826 rtl_lock_work(tp);
1827 __rtl8169_set_features(dev, features);
1828 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
1830 return 0;
1831}
1832
Francois Romieuda78dbf2012-01-26 14:18:23 +01001833
Kirill Smelkov810f4892012-11-10 21:11:02 +04001834static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835{
Jesse Grosseab6d182010-10-20 13:56:03 +00001836 return (vlan_tx_tag_present(skb)) ?
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
1838}
1839
Francois Romieu7a8fc772011-03-01 17:18:33 +01001840static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001841{
1842 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
Francois Romieu7a8fc772011-03-01 17:18:33 +01001844 if (opts2 & RxVlanTag)
1845 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846}
1847
Francois Romieuccdffb92008-07-26 14:26:06 +02001848static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
1850 struct rtl8169_private *tp = netdev_priv(dev);
1851 void __iomem *ioaddr = tp->mmio_addr;
1852 u32 status;
1853
1854 cmd->supported =
1855 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1856 cmd->port = PORT_FIBRE;
1857 cmd->transceiver = XCVR_INTERNAL;
1858
1859 status = RTL_R32(TBICSR);
1860 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1861 cmd->autoneg = !!(status & TBINwEnable);
1862
David Decotigny70739492011-04-27 18:32:40 +00001863 ethtool_cmd_speed_set(cmd, SPEED_1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001865
1866 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867}
1868
Francois Romieuccdffb92008-07-26 14:26:06 +02001869static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870{
1871 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
Francois Romieuccdffb92008-07-26 14:26:06 +02001873 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874}
1875
1876static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1877{
1878 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001879 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
Francois Romieuda78dbf2012-01-26 14:18:23 +01001881 rtl_lock_work(tp);
Francois Romieuccdffb92008-07-26 14:26:06 +02001882 rc = tp->get_settings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001883 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884
Francois Romieuccdffb92008-07-26 14:26:06 +02001885 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001886}
1887
1888static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1889 void *p)
1890{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001891 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Francois Romieu5b0384f2006-08-16 16:00:01 +02001893 if (regs->len > R8169_REGS_SIZE)
1894 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
Francois Romieuda78dbf2012-01-26 14:18:23 +01001896 rtl_lock_work(tp);
Francois Romieu5b0384f2006-08-16 16:00:01 +02001897 memcpy_fromio(p, tp->mmio_addr, regs->len);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001898 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899}
1900
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001901static u32 rtl8169_get_msglevel(struct net_device *dev)
1902{
1903 struct rtl8169_private *tp = netdev_priv(dev);
1904
1905 return tp->msg_enable;
1906}
1907
1908static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1909{
1910 struct rtl8169_private *tp = netdev_priv(dev);
1911
1912 tp->msg_enable = value;
1913}
1914
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001915static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1916 "tx_packets",
1917 "rx_packets",
1918 "tx_errors",
1919 "rx_errors",
1920 "rx_missed",
1921 "align_errors",
1922 "tx_single_collisions",
1923 "tx_multi_collisions",
1924 "unicast",
1925 "broadcast",
1926 "multicast",
1927 "tx_aborted",
1928 "tx_underrun",
1929};
1930
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001931static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001932{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001933 switch (sset) {
1934 case ETH_SS_STATS:
1935 return ARRAY_SIZE(rtl8169_gstrings);
1936 default:
1937 return -EOPNOTSUPP;
1938 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001939}
1940
Francois Romieuffc46952012-07-06 14:19:23 +02001941DECLARE_RTL_COND(rtl_counters_cond)
1942{
1943 void __iomem *ioaddr = tp->mmio_addr;
1944
1945 return RTL_R32(CounterAddrLow) & CounterDump;
1946}
1947
Ivan Vecera355423d2009-02-06 21:49:57 -08001948static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001949{
1950 struct rtl8169_private *tp = netdev_priv(dev);
1951 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieucecb5fd2011-04-01 10:21:07 +02001952 struct device *d = &tp->pci_dev->dev;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001953 struct rtl8169_counters *counters;
1954 dma_addr_t paddr;
1955 u32 cmd;
1956
Ivan Vecera355423d2009-02-06 21:49:57 -08001957 /*
1958 * Some chips are unable to dump tally counters when the receiver
1959 * is disabled.
1960 */
1961 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1962 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001963
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001964 counters = dma_alloc_coherent(d, sizeof(*counters), &paddr, GFP_KERNEL);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001965 if (!counters)
1966 return;
1967
1968 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001969 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001970 RTL_W32(CounterAddrLow, cmd);
1971 RTL_W32(CounterAddrLow, cmd | CounterDump);
1972
Francois Romieuffc46952012-07-06 14:19:23 +02001973 if (rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000))
1974 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001975
1976 RTL_W32(CounterAddrLow, 0);
1977 RTL_W32(CounterAddrHigh, 0);
1978
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00001979 dma_free_coherent(d, sizeof(*counters), counters, paddr);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001980}
1981
Ivan Vecera355423d2009-02-06 21:49:57 -08001982static void rtl8169_get_ethtool_stats(struct net_device *dev,
1983 struct ethtool_stats *stats, u64 *data)
1984{
1985 struct rtl8169_private *tp = netdev_priv(dev);
1986
1987 ASSERT_RTNL();
1988
1989 rtl8169_update_counters(dev);
1990
1991 data[0] = le64_to_cpu(tp->counters.tx_packets);
1992 data[1] = le64_to_cpu(tp->counters.rx_packets);
1993 data[2] = le64_to_cpu(tp->counters.tx_errors);
1994 data[3] = le32_to_cpu(tp->counters.rx_errors);
1995 data[4] = le16_to_cpu(tp->counters.rx_missed);
1996 data[5] = le16_to_cpu(tp->counters.align_errors);
1997 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1998 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1999 data[8] = le64_to_cpu(tp->counters.rx_unicast);
2000 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
2001 data[10] = le32_to_cpu(tp->counters.rx_multicast);
2002 data[11] = le16_to_cpu(tp->counters.tx_aborted);
2003 data[12] = le16_to_cpu(tp->counters.tx_underun);
2004}
2005
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002006static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2007{
2008 switch(stringset) {
2009 case ETH_SS_STATS:
2010 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2011 break;
2012 }
2013}
2014
Jeff Garzik7282d492006-09-13 14:30:00 -04002015static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 .get_drvinfo = rtl8169_get_drvinfo,
2017 .get_regs_len = rtl8169_get_regs_len,
2018 .get_link = ethtool_op_get_link,
2019 .get_settings = rtl8169_get_settings,
2020 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002021 .get_msglevel = rtl8169_get_msglevel,
2022 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002024 .get_wol = rtl8169_get_wol,
2025 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002026 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002027 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002028 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002029 .get_ts_info = ethtool_op_get_ts_info,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030};
2031
Francois Romieu07d3f512007-02-21 22:40:46 +01002032static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002033 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034{
Francois Romieu5d320a22011-05-08 17:47:36 +02002035 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002036 /*
2037 * The driver currently handles the 8168Bf and the 8168Be identically
2038 * but they can be identified more specifically through the test below
2039 * if needed:
2040 *
2041 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002042 *
2043 * Same thing for the 8101Eb and the 8101Ec:
2044 *
2045 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002046 */
Francois Romieu37441002011-06-17 22:58:54 +02002047 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002049 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002050 int mac_version;
2051 } mac_info[] = {
Hayes Wangc5583862012-07-02 17:23:22 +08002052 /* 8168G family. */
hayeswang57538c42013-04-01 22:23:40 +00002053 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002054 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2055 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2056
Hayes Wangc2218922011-09-06 16:55:18 +08002057 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002058 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002059 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2060 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2061
hayeswang01dc7fe2011-03-21 01:50:28 +00002062 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002063 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002064 { 0x7cf00000, 0x2c200000, RTL_GIGA_MAC_VER_33 },
2065 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2066 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2067
Francois Romieu5b538df2008-07-20 16:22:45 +02002068 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002069 { 0x7cf00000, 0x28300000, RTL_GIGA_MAC_VER_26 },
2070 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002071 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002072
françois romieue6de30d2011-01-03 15:08:37 +00002073 /* 8168DP family. */
2074 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2075 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002076 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002077
Francois Romieuef808d52008-06-29 13:10:54 +02002078 /* 8168C family. */
Francois Romieu17c99292010-07-11 17:10:09 -07002079 { 0x7cf00000, 0x3cb00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02002080 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002081 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002082 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002083 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2084 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002085 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02002086 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02002087 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002088
2089 /* 8168B family. */
2090 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
2091 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
2092 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2093 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2094
2095 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002096 { 0x7cf00000, 0x44900000, RTL_GIGA_MAC_VER_39 },
2097 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002098 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
hayeswang36a0e6c2011-03-21 01:50:30 +00002099 { 0x7cf00000, 0x40b00000, RTL_GIGA_MAC_VER_30 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002100 { 0x7cf00000, 0x40a00000, RTL_GIGA_MAC_VER_30 },
2101 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2102 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002103 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
2104 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
2105 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2106 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2107 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2108 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002109 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002110 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002111 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002112 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2113 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002114 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2115 /* FIXME: where did these entries come from ? -- FR */
2116 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2117 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2118
2119 /* 8110 family. */
2120 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2121 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2122 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2123 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2124 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2125 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2126
Jean Delvaref21b75e2009-05-26 20:54:48 -07002127 /* Catch-all */
2128 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002129 };
2130 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131 u32 reg;
2132
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002133 reg = RTL_R32(TxConfig);
2134 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 p++;
2136 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002137
2138 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2139 netif_notice(tp, probe, dev,
2140 "unknown MAC, using family default\n");
2141 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002142 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2143 tp->mac_version = tp->mii.supports_gmii ?
2144 RTL_GIGA_MAC_VER_42 :
2145 RTL_GIGA_MAC_VER_43;
Francois Romieu5d320a22011-05-08 17:47:36 +02002146 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147}
2148
2149static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2150{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002151 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152}
2153
Francois Romieu867763c2007-08-17 18:21:58 +02002154struct phy_reg {
2155 u16 reg;
2156 u16 val;
2157};
2158
françois romieu4da19632011-01-03 15:07:55 +00002159static void rtl_writephy_batch(struct rtl8169_private *tp,
2160 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002161{
2162 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002163 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002164 regs++;
2165 }
2166}
2167
françois romieubca03d52011-01-03 15:07:31 +00002168#define PHY_READ 0x00000000
2169#define PHY_DATA_OR 0x10000000
2170#define PHY_DATA_AND 0x20000000
2171#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002172#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002173#define PHY_CLEAR_READCOUNT 0x70000000
2174#define PHY_WRITE 0x80000000
2175#define PHY_READCOUNT_EQ_SKIP 0x90000000
2176#define PHY_COMP_EQ_SKIPN 0xa0000000
2177#define PHY_COMP_NEQ_SKIPN 0xb0000000
2178#define PHY_WRITE_PREVIOUS 0xc0000000
2179#define PHY_SKIPN 0xd0000000
2180#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002181
Hayes Wang960aee62011-06-18 11:37:48 +02002182struct fw_info {
2183 u32 magic;
2184 char version[RTL_VER_SIZE];
2185 __le32 fw_start;
2186 __le32 fw_len;
2187 u8 chksum;
2188} __packed;
2189
Francois Romieu1c361ef2011-06-17 17:16:24 +02002190#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2191
2192static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002193{
Francois Romieub6ffd972011-06-17 17:00:05 +02002194 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002195 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002196 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2197 char *version = rtl_fw->version;
2198 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002199
Francois Romieu1c361ef2011-06-17 17:16:24 +02002200 if (fw->size < FW_OPCODE_SIZE)
2201 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002202
2203 if (!fw_info->magic) {
2204 size_t i, size, start;
2205 u8 checksum = 0;
2206
2207 if (fw->size < sizeof(*fw_info))
2208 goto out;
2209
2210 for (i = 0; i < fw->size; i++)
2211 checksum += fw->data[i];
2212 if (checksum != 0)
2213 goto out;
2214
2215 start = le32_to_cpu(fw_info->fw_start);
2216 if (start > fw->size)
2217 goto out;
2218
2219 size = le32_to_cpu(fw_info->fw_len);
2220 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2221 goto out;
2222
2223 memcpy(version, fw_info->version, RTL_VER_SIZE);
2224
2225 pa->code = (__le32 *)(fw->data + start);
2226 pa->size = size;
2227 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002228 if (fw->size % FW_OPCODE_SIZE)
2229 goto out;
2230
2231 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2232
2233 pa->code = (__le32 *)fw->data;
2234 pa->size = fw->size / FW_OPCODE_SIZE;
2235 }
2236 version[RTL_VER_SIZE - 1] = 0;
2237
2238 rc = true;
2239out:
2240 return rc;
2241}
2242
Francois Romieufd112f22011-06-18 00:10:29 +02002243static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2244 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002245{
Francois Romieufd112f22011-06-18 00:10:29 +02002246 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002247 size_t index;
2248
Francois Romieu1c361ef2011-06-17 17:16:24 +02002249 for (index = 0; index < pa->size; index++) {
2250 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002251 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002252
hayeswang42b82dc2011-01-10 02:07:25 +00002253 switch(action & 0xf0000000) {
2254 case PHY_READ:
2255 case PHY_DATA_OR:
2256 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002257 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002258 case PHY_CLEAR_READCOUNT:
2259 case PHY_WRITE:
2260 case PHY_WRITE_PREVIOUS:
2261 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002262 break;
2263
hayeswang42b82dc2011-01-10 02:07:25 +00002264 case PHY_BJMPN:
2265 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002266 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002267 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002268 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002269 }
2270 break;
2271 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002272 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002273 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002274 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002275 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002276 }
2277 break;
2278 case PHY_COMP_EQ_SKIPN:
2279 case PHY_COMP_NEQ_SKIPN:
2280 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002281 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002282 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002283 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002284 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002285 }
2286 break;
2287
hayeswang42b82dc2011-01-10 02:07:25 +00002288 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002289 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002290 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002291 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002292 }
2293 }
Francois Romieufd112f22011-06-18 00:10:29 +02002294 rc = true;
2295out:
2296 return rc;
2297}
françois romieubca03d52011-01-03 15:07:31 +00002298
Francois Romieufd112f22011-06-18 00:10:29 +02002299static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2300{
2301 struct net_device *dev = tp->dev;
2302 int rc = -EINVAL;
2303
2304 if (!rtl_fw_format_ok(tp, rtl_fw)) {
2305 netif_err(tp, ifup, dev, "invalid firwmare\n");
2306 goto out;
2307 }
2308
2309 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2310 rc = 0;
2311out:
2312 return rc;
2313}
2314
2315static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2316{
2317 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002318 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002319 u32 predata, count;
2320 size_t index;
2321
2322 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002323 org.write = ops->write;
2324 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002325
Francois Romieu1c361ef2011-06-17 17:16:24 +02002326 for (index = 0; index < pa->size; ) {
2327 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002328 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002329 u32 regno = (action & 0x0fff0000) >> 16;
2330
2331 if (!action)
2332 break;
françois romieubca03d52011-01-03 15:07:31 +00002333
2334 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002335 case PHY_READ:
2336 predata = rtl_readphy(tp, regno);
2337 count++;
2338 index++;
françois romieubca03d52011-01-03 15:07:31 +00002339 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002340 case PHY_DATA_OR:
2341 predata |= data;
2342 index++;
2343 break;
2344 case PHY_DATA_AND:
2345 predata &= data;
2346 index++;
2347 break;
2348 case PHY_BJMPN:
2349 index -= regno;
2350 break;
hayeswangeee37862013-04-01 22:23:38 +00002351 case PHY_MDIO_CHG:
2352 if (data == 0) {
2353 ops->write = org.write;
2354 ops->read = org.read;
2355 } else if (data == 1) {
2356 ops->write = mac_mcu_write;
2357 ops->read = mac_mcu_read;
2358 }
2359
hayeswang42b82dc2011-01-10 02:07:25 +00002360 index++;
2361 break;
2362 case PHY_CLEAR_READCOUNT:
2363 count = 0;
2364 index++;
2365 break;
2366 case PHY_WRITE:
2367 rtl_writephy(tp, regno, data);
2368 index++;
2369 break;
2370 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002371 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002372 break;
2373 case PHY_COMP_EQ_SKIPN:
2374 if (predata == data)
2375 index += regno;
2376 index++;
2377 break;
2378 case PHY_COMP_NEQ_SKIPN:
2379 if (predata != data)
2380 index += regno;
2381 index++;
2382 break;
2383 case PHY_WRITE_PREVIOUS:
2384 rtl_writephy(tp, regno, predata);
2385 index++;
2386 break;
2387 case PHY_SKIPN:
2388 index += regno + 1;
2389 break;
2390 case PHY_DELAY_MS:
2391 mdelay(data);
2392 index++;
2393 break;
2394
françois romieubca03d52011-01-03 15:07:31 +00002395 default:
2396 BUG();
2397 }
2398 }
hayeswangeee37862013-04-01 22:23:38 +00002399
2400 ops->write = org.write;
2401 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002402}
2403
françois romieuf1e02ed2011-01-13 13:07:53 +00002404static void rtl_release_firmware(struct rtl8169_private *tp)
2405{
Francois Romieub6ffd972011-06-17 17:00:05 +02002406 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2407 release_firmware(tp->rtl_fw->fw);
2408 kfree(tp->rtl_fw);
2409 }
2410 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002411}
2412
François Romieu953a12c2011-04-24 17:38:48 +02002413static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002414{
Francois Romieub6ffd972011-06-17 17:00:05 +02002415 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002416
2417 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002418 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002419 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002420}
2421
2422static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2423{
2424 if (rtl_readphy(tp, reg) != val)
2425 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2426 else
2427 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002428}
2429
françois romieu4da19632011-01-03 15:07:55 +00002430static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002432 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002433 { 0x1f, 0x0001 },
2434 { 0x06, 0x006e },
2435 { 0x08, 0x0708 },
2436 { 0x15, 0x4000 },
2437 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438
françois romieu0b9b5712009-08-10 19:44:56 +00002439 { 0x1f, 0x0001 },
2440 { 0x03, 0x00a1 },
2441 { 0x02, 0x0008 },
2442 { 0x01, 0x0120 },
2443 { 0x00, 0x1000 },
2444 { 0x04, 0x0800 },
2445 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446
françois romieu0b9b5712009-08-10 19:44:56 +00002447 { 0x03, 0xff41 },
2448 { 0x02, 0xdf60 },
2449 { 0x01, 0x0140 },
2450 { 0x00, 0x0077 },
2451 { 0x04, 0x7800 },
2452 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453
françois romieu0b9b5712009-08-10 19:44:56 +00002454 { 0x03, 0x802f },
2455 { 0x02, 0x4f02 },
2456 { 0x01, 0x0409 },
2457 { 0x00, 0xf0f9 },
2458 { 0x04, 0x9800 },
2459 { 0x04, 0x9000 },
2460
2461 { 0x03, 0xdf01 },
2462 { 0x02, 0xdf20 },
2463 { 0x01, 0xff95 },
2464 { 0x00, 0xba00 },
2465 { 0x04, 0xa800 },
2466 { 0x04, 0xa000 },
2467
2468 { 0x03, 0xff41 },
2469 { 0x02, 0xdf20 },
2470 { 0x01, 0x0140 },
2471 { 0x00, 0x00bb },
2472 { 0x04, 0xb800 },
2473 { 0x04, 0xb000 },
2474
2475 { 0x03, 0xdf41 },
2476 { 0x02, 0xdc60 },
2477 { 0x01, 0x6340 },
2478 { 0x00, 0x007d },
2479 { 0x04, 0xd800 },
2480 { 0x04, 0xd000 },
2481
2482 { 0x03, 0xdf01 },
2483 { 0x02, 0xdf20 },
2484 { 0x01, 0x100a },
2485 { 0x00, 0xa0ff },
2486 { 0x04, 0xf800 },
2487 { 0x04, 0xf000 },
2488
2489 { 0x1f, 0x0000 },
2490 { 0x0b, 0x0000 },
2491 { 0x00, 0x9200 }
2492 };
2493
françois romieu4da19632011-01-03 15:07:55 +00002494 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002495}
2496
françois romieu4da19632011-01-03 15:07:55 +00002497static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002498{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002499 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002500 { 0x1f, 0x0002 },
2501 { 0x01, 0x90d0 },
2502 { 0x1f, 0x0000 }
2503 };
2504
françois romieu4da19632011-01-03 15:07:55 +00002505 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002506}
2507
françois romieu4da19632011-01-03 15:07:55 +00002508static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002509{
2510 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002511
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002512 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2513 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002514 return;
2515
françois romieu4da19632011-01-03 15:07:55 +00002516 rtl_writephy(tp, 0x1f, 0x0001);
2517 rtl_writephy(tp, 0x10, 0xf01b);
2518 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002519}
2520
françois romieu4da19632011-01-03 15:07:55 +00002521static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002522{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002523 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002524 { 0x1f, 0x0001 },
2525 { 0x04, 0x0000 },
2526 { 0x03, 0x00a1 },
2527 { 0x02, 0x0008 },
2528 { 0x01, 0x0120 },
2529 { 0x00, 0x1000 },
2530 { 0x04, 0x0800 },
2531 { 0x04, 0x9000 },
2532 { 0x03, 0x802f },
2533 { 0x02, 0x4f02 },
2534 { 0x01, 0x0409 },
2535 { 0x00, 0xf099 },
2536 { 0x04, 0x9800 },
2537 { 0x04, 0xa000 },
2538 { 0x03, 0xdf01 },
2539 { 0x02, 0xdf20 },
2540 { 0x01, 0xff95 },
2541 { 0x00, 0xba00 },
2542 { 0x04, 0xa800 },
2543 { 0x04, 0xf000 },
2544 { 0x03, 0xdf01 },
2545 { 0x02, 0xdf20 },
2546 { 0x01, 0x101a },
2547 { 0x00, 0xa0ff },
2548 { 0x04, 0xf800 },
2549 { 0x04, 0x0000 },
2550 { 0x1f, 0x0000 },
2551
2552 { 0x1f, 0x0001 },
2553 { 0x10, 0xf41b },
2554 { 0x14, 0xfb54 },
2555 { 0x18, 0xf5c7 },
2556 { 0x1f, 0x0000 },
2557
2558 { 0x1f, 0x0001 },
2559 { 0x17, 0x0cc0 },
2560 { 0x1f, 0x0000 }
2561 };
2562
françois romieu4da19632011-01-03 15:07:55 +00002563 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002564
françois romieu4da19632011-01-03 15:07:55 +00002565 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002566}
2567
françois romieu4da19632011-01-03 15:07:55 +00002568static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002569{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002570 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002571 { 0x1f, 0x0001 },
2572 { 0x04, 0x0000 },
2573 { 0x03, 0x00a1 },
2574 { 0x02, 0x0008 },
2575 { 0x01, 0x0120 },
2576 { 0x00, 0x1000 },
2577 { 0x04, 0x0800 },
2578 { 0x04, 0x9000 },
2579 { 0x03, 0x802f },
2580 { 0x02, 0x4f02 },
2581 { 0x01, 0x0409 },
2582 { 0x00, 0xf099 },
2583 { 0x04, 0x9800 },
2584 { 0x04, 0xa000 },
2585 { 0x03, 0xdf01 },
2586 { 0x02, 0xdf20 },
2587 { 0x01, 0xff95 },
2588 { 0x00, 0xba00 },
2589 { 0x04, 0xa800 },
2590 { 0x04, 0xf000 },
2591 { 0x03, 0xdf01 },
2592 { 0x02, 0xdf20 },
2593 { 0x01, 0x101a },
2594 { 0x00, 0xa0ff },
2595 { 0x04, 0xf800 },
2596 { 0x04, 0x0000 },
2597 { 0x1f, 0x0000 },
2598
2599 { 0x1f, 0x0001 },
2600 { 0x0b, 0x8480 },
2601 { 0x1f, 0x0000 },
2602
2603 { 0x1f, 0x0001 },
2604 { 0x18, 0x67c7 },
2605 { 0x04, 0x2000 },
2606 { 0x03, 0x002f },
2607 { 0x02, 0x4360 },
2608 { 0x01, 0x0109 },
2609 { 0x00, 0x3022 },
2610 { 0x04, 0x2800 },
2611 { 0x1f, 0x0000 },
2612
2613 { 0x1f, 0x0001 },
2614 { 0x17, 0x0cc0 },
2615 { 0x1f, 0x0000 }
2616 };
2617
françois romieu4da19632011-01-03 15:07:55 +00002618 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002619}
2620
françois romieu4da19632011-01-03 15:07:55 +00002621static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002622{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002623 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002624 { 0x10, 0xf41b },
2625 { 0x1f, 0x0000 }
2626 };
2627
françois romieu4da19632011-01-03 15:07:55 +00002628 rtl_writephy(tp, 0x1f, 0x0001);
2629 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002630
françois romieu4da19632011-01-03 15:07:55 +00002631 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002632}
2633
françois romieu4da19632011-01-03 15:07:55 +00002634static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002635{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002636 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002637 { 0x1f, 0x0001 },
2638 { 0x10, 0xf41b },
2639 { 0x1f, 0x0000 }
2640 };
2641
françois romieu4da19632011-01-03 15:07:55 +00002642 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002643}
2644
françois romieu4da19632011-01-03 15:07:55 +00002645static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002646{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002647 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002648 { 0x1f, 0x0000 },
2649 { 0x1d, 0x0f00 },
2650 { 0x1f, 0x0002 },
2651 { 0x0c, 0x1ec8 },
2652 { 0x1f, 0x0000 }
2653 };
2654
françois romieu4da19632011-01-03 15:07:55 +00002655 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002656}
2657
françois romieu4da19632011-01-03 15:07:55 +00002658static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002659{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002660 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002661 { 0x1f, 0x0001 },
2662 { 0x1d, 0x3d98 },
2663 { 0x1f, 0x0000 }
2664 };
2665
françois romieu4da19632011-01-03 15:07:55 +00002666 rtl_writephy(tp, 0x1f, 0x0000);
2667 rtl_patchphy(tp, 0x14, 1 << 5);
2668 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002669
françois romieu4da19632011-01-03 15:07:55 +00002670 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002671}
2672
françois romieu4da19632011-01-03 15:07:55 +00002673static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002674{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002675 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002676 { 0x1f, 0x0001 },
2677 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002678 { 0x1f, 0x0002 },
2679 { 0x00, 0x88d4 },
2680 { 0x01, 0x82b1 },
2681 { 0x03, 0x7002 },
2682 { 0x08, 0x9e30 },
2683 { 0x09, 0x01f0 },
2684 { 0x0a, 0x5500 },
2685 { 0x0c, 0x00c8 },
2686 { 0x1f, 0x0003 },
2687 { 0x12, 0xc096 },
2688 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002689 { 0x1f, 0x0000 },
2690 { 0x1f, 0x0000 },
2691 { 0x09, 0x2000 },
2692 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002693 };
2694
françois romieu4da19632011-01-03 15:07:55 +00002695 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002696
françois romieu4da19632011-01-03 15:07:55 +00002697 rtl_patchphy(tp, 0x14, 1 << 5);
2698 rtl_patchphy(tp, 0x0d, 1 << 5);
2699 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002700}
2701
françois romieu4da19632011-01-03 15:07:55 +00002702static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002703{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002704 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002705 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002706 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002707 { 0x03, 0x802f },
2708 { 0x02, 0x4f02 },
2709 { 0x01, 0x0409 },
2710 { 0x00, 0xf099 },
2711 { 0x04, 0x9800 },
2712 { 0x04, 0x9000 },
2713 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002714 { 0x1f, 0x0002 },
2715 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002716 { 0x06, 0x0761 },
2717 { 0x1f, 0x0003 },
2718 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002719 { 0x1f, 0x0000 }
2720 };
2721
françois romieu4da19632011-01-03 15:07:55 +00002722 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002723
françois romieu4da19632011-01-03 15:07:55 +00002724 rtl_patchphy(tp, 0x16, 1 << 0);
2725 rtl_patchphy(tp, 0x14, 1 << 5);
2726 rtl_patchphy(tp, 0x0d, 1 << 5);
2727 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002728}
2729
françois romieu4da19632011-01-03 15:07:55 +00002730static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002731{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002732 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002733 { 0x1f, 0x0001 },
2734 { 0x12, 0x2300 },
2735 { 0x1d, 0x3d98 },
2736 { 0x1f, 0x0002 },
2737 { 0x0c, 0x7eb8 },
2738 { 0x06, 0x5461 },
2739 { 0x1f, 0x0003 },
2740 { 0x16, 0x0f0a },
2741 { 0x1f, 0x0000 }
2742 };
2743
françois romieu4da19632011-01-03 15:07:55 +00002744 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002745
françois romieu4da19632011-01-03 15:07:55 +00002746 rtl_patchphy(tp, 0x16, 1 << 0);
2747 rtl_patchphy(tp, 0x14, 1 << 5);
2748 rtl_patchphy(tp, 0x0d, 1 << 5);
2749 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002750}
2751
françois romieu4da19632011-01-03 15:07:55 +00002752static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002753{
françois romieu4da19632011-01-03 15:07:55 +00002754 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002755}
2756
françois romieubca03d52011-01-03 15:07:31 +00002757static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002758{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002759 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002760 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002761 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002762 { 0x06, 0x4064 },
2763 { 0x07, 0x2863 },
2764 { 0x08, 0x059c },
2765 { 0x09, 0x26b4 },
2766 { 0x0a, 0x6a19 },
2767 { 0x0b, 0xdcc8 },
2768 { 0x10, 0xf06d },
2769 { 0x14, 0x7f68 },
2770 { 0x18, 0x7fd9 },
2771 { 0x1c, 0xf0ff },
2772 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002773 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002774 { 0x12, 0xf49f },
2775 { 0x13, 0x070b },
2776 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002777 { 0x14, 0x94c0 },
2778
2779 /*
2780 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002781 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002782 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002783 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002784 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002785 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002786 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002787 { 0x06, 0x5561 },
2788
2789 /*
2790 * Can not link to 1Gbps with bad cable
2791 * Decrease SNR threshold form 21.07dB to 19.04dB
2792 */
2793 { 0x1f, 0x0001 },
2794 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002795
2796 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002797 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002798 };
2799
françois romieu4da19632011-01-03 15:07:55 +00002800 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002801
françois romieubca03d52011-01-03 15:07:31 +00002802 /*
2803 * Rx Error Issue
2804 * Fine Tune Switching regulator parameter
2805 */
françois romieu4da19632011-01-03 15:07:55 +00002806 rtl_writephy(tp, 0x1f, 0x0002);
2807 rtl_w1w0_phy(tp, 0x0b, 0x0010, 0x00ef);
2808 rtl_w1w0_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002809
Francois Romieufdf6fc02012-07-06 22:40:38 +02002810 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002811 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002812 { 0x1f, 0x0002 },
2813 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002814 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002815 { 0x05, 0x8330 },
2816 { 0x06, 0x669a },
2817 { 0x1f, 0x0002 }
2818 };
2819 int val;
2820
françois romieu4da19632011-01-03 15:07:55 +00002821 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002822
françois romieu4da19632011-01-03 15:07:55 +00002823 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002824
2825 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002826 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002827 0x0065, 0x0066, 0x0067, 0x0068,
2828 0x0069, 0x006a, 0x006b, 0x006c
2829 };
2830 int i;
2831
françois romieu4da19632011-01-03 15:07:55 +00002832 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002833
2834 val &= 0xff00;
2835 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002836 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002837 }
2838 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002839 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002840 { 0x1f, 0x0002 },
2841 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002842 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002843 { 0x05, 0x8330 },
2844 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002845 };
2846
françois romieu4da19632011-01-03 15:07:55 +00002847 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002848 }
2849
françois romieubca03d52011-01-03 15:07:31 +00002850 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002851 rtl_writephy(tp, 0x1f, 0x0002);
2852 rtl_patchphy(tp, 0x0d, 0x0300);
2853 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002854
françois romieubca03d52011-01-03 15:07:31 +00002855 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002856 rtl_writephy(tp, 0x1f, 0x0002);
2857 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2858 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002859
françois romieu4da19632011-01-03 15:07:55 +00002860 rtl_writephy(tp, 0x1f, 0x0005);
2861 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002862
2863 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002864
françois romieu4da19632011-01-03 15:07:55 +00002865 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002866}
2867
françois romieubca03d52011-01-03 15:07:31 +00002868static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002869{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002870 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002871 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002872 { 0x1f, 0x0001 },
2873 { 0x06, 0x4064 },
2874 { 0x07, 0x2863 },
2875 { 0x08, 0x059c },
2876 { 0x09, 0x26b4 },
2877 { 0x0a, 0x6a19 },
2878 { 0x0b, 0xdcc8 },
2879 { 0x10, 0xf06d },
2880 { 0x14, 0x7f68 },
2881 { 0x18, 0x7fd9 },
2882 { 0x1c, 0xf0ff },
2883 { 0x1d, 0x3d9c },
2884 { 0x1f, 0x0003 },
2885 { 0x12, 0xf49f },
2886 { 0x13, 0x070b },
2887 { 0x1a, 0x05ad },
2888 { 0x14, 0x94c0 },
2889
françois romieubca03d52011-01-03 15:07:31 +00002890 /*
2891 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002892 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002893 */
françois romieudaf9df62009-10-07 12:44:20 +00002894 { 0x1f, 0x0002 },
2895 { 0x06, 0x5561 },
2896 { 0x1f, 0x0005 },
2897 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002898 { 0x06, 0x5561 },
2899
2900 /*
2901 * Can not link to 1Gbps with bad cable
2902 * Decrease SNR threshold form 21.07dB to 19.04dB
2903 */
2904 { 0x1f, 0x0001 },
2905 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002906
2907 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002908 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00002909 };
2910
françois romieu4da19632011-01-03 15:07:55 +00002911 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00002912
Francois Romieufdf6fc02012-07-06 22:40:38 +02002913 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002914 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002915 { 0x1f, 0x0002 },
2916 { 0x05, 0x669a },
2917 { 0x1f, 0x0005 },
2918 { 0x05, 0x8330 },
2919 { 0x06, 0x669a },
2920
2921 { 0x1f, 0x0002 }
2922 };
2923 int val;
2924
françois romieu4da19632011-01-03 15:07:55 +00002925 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002926
françois romieu4da19632011-01-03 15:07:55 +00002927 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002928 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002929 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002930 0x0065, 0x0066, 0x0067, 0x0068,
2931 0x0069, 0x006a, 0x006b, 0x006c
2932 };
2933 int i;
2934
françois romieu4da19632011-01-03 15:07:55 +00002935 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002936
2937 val &= 0xff00;
2938 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002939 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002940 }
2941 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002942 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002943 { 0x1f, 0x0002 },
2944 { 0x05, 0x2642 },
2945 { 0x1f, 0x0005 },
2946 { 0x05, 0x8330 },
2947 { 0x06, 0x2642 }
2948 };
2949
françois romieu4da19632011-01-03 15:07:55 +00002950 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002951 }
2952
françois romieubca03d52011-01-03 15:07:31 +00002953 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002954 rtl_writephy(tp, 0x1f, 0x0002);
2955 rtl_w1w0_phy(tp, 0x02, 0x0100, 0x0600);
2956 rtl_w1w0_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002957
françois romieubca03d52011-01-03 15:07:31 +00002958 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002959 rtl_writephy(tp, 0x1f, 0x0002);
2960 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002961
françois romieu4da19632011-01-03 15:07:55 +00002962 rtl_writephy(tp, 0x1f, 0x0005);
2963 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002964
2965 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002966
françois romieu4da19632011-01-03 15:07:55 +00002967 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002968}
2969
françois romieu4da19632011-01-03 15:07:55 +00002970static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002971{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002972 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002973 { 0x1f, 0x0002 },
2974 { 0x10, 0x0008 },
2975 { 0x0d, 0x006c },
2976
2977 { 0x1f, 0x0000 },
2978 { 0x0d, 0xf880 },
2979
2980 { 0x1f, 0x0001 },
2981 { 0x17, 0x0cc0 },
2982
2983 { 0x1f, 0x0001 },
2984 { 0x0b, 0xa4d8 },
2985 { 0x09, 0x281c },
2986 { 0x07, 0x2883 },
2987 { 0x0a, 0x6b35 },
2988 { 0x1d, 0x3da4 },
2989 { 0x1c, 0xeffd },
2990 { 0x14, 0x7f52 },
2991 { 0x18, 0x7fc6 },
2992 { 0x08, 0x0601 },
2993 { 0x06, 0x4063 },
2994 { 0x10, 0xf074 },
2995 { 0x1f, 0x0003 },
2996 { 0x13, 0x0789 },
2997 { 0x12, 0xf4bd },
2998 { 0x1a, 0x04fd },
2999 { 0x14, 0x84b0 },
3000 { 0x1f, 0x0000 },
3001 { 0x00, 0x9200 },
3002
3003 { 0x1f, 0x0005 },
3004 { 0x01, 0x0340 },
3005 { 0x1f, 0x0001 },
3006 { 0x04, 0x4000 },
3007 { 0x03, 0x1d21 },
3008 { 0x02, 0x0c32 },
3009 { 0x01, 0x0200 },
3010 { 0x00, 0x5554 },
3011 { 0x04, 0x4800 },
3012 { 0x04, 0x4000 },
3013 { 0x04, 0xf000 },
3014 { 0x03, 0xdf01 },
3015 { 0x02, 0xdf20 },
3016 { 0x01, 0x101a },
3017 { 0x00, 0xa0ff },
3018 { 0x04, 0xf800 },
3019 { 0x04, 0xf000 },
3020 { 0x1f, 0x0000 },
3021
3022 { 0x1f, 0x0007 },
3023 { 0x1e, 0x0023 },
3024 { 0x16, 0x0000 },
3025 { 0x1f, 0x0000 }
3026 };
3027
françois romieu4da19632011-01-03 15:07:55 +00003028 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003029}
3030
françois romieue6de30d2011-01-03 15:08:37 +00003031static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3032{
3033 static const struct phy_reg phy_reg_init[] = {
3034 { 0x1f, 0x0001 },
3035 { 0x17, 0x0cc0 },
3036
3037 { 0x1f, 0x0007 },
3038 { 0x1e, 0x002d },
3039 { 0x18, 0x0040 },
3040 { 0x1f, 0x0000 }
3041 };
3042
3043 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3044 rtl_patchphy(tp, 0x0d, 1 << 5);
3045}
3046
Hayes Wang70090422011-07-06 15:58:06 +08003047static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003048{
3049 static const struct phy_reg phy_reg_init[] = {
3050 /* Enable Delay cap */
3051 { 0x1f, 0x0005 },
3052 { 0x05, 0x8b80 },
3053 { 0x06, 0xc896 },
3054 { 0x1f, 0x0000 },
3055
3056 /* Channel estimation fine tune */
3057 { 0x1f, 0x0001 },
3058 { 0x0b, 0x6c20 },
3059 { 0x07, 0x2872 },
3060 { 0x1c, 0xefff },
3061 { 0x1f, 0x0003 },
3062 { 0x14, 0x6420 },
3063 { 0x1f, 0x0000 },
3064
3065 /* Update PFM & 10M TX idle timer */
3066 { 0x1f, 0x0007 },
3067 { 0x1e, 0x002f },
3068 { 0x15, 0x1919 },
3069 { 0x1f, 0x0000 },
3070
3071 { 0x1f, 0x0007 },
3072 { 0x1e, 0x00ac },
3073 { 0x18, 0x0006 },
3074 { 0x1f, 0x0000 }
3075 };
3076
Francois Romieu15ecd032011-04-27 13:52:22 -07003077 rtl_apply_firmware(tp);
3078
hayeswang01dc7fe2011-03-21 01:50:28 +00003079 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3080
3081 /* DCO enable for 10M IDLE Power */
3082 rtl_writephy(tp, 0x1f, 0x0007);
3083 rtl_writephy(tp, 0x1e, 0x0023);
3084 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
3085 rtl_writephy(tp, 0x1f, 0x0000);
3086
3087 /* For impedance matching */
3088 rtl_writephy(tp, 0x1f, 0x0002);
3089 rtl_w1w0_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003090 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003091
3092 /* PHY auto speed down */
3093 rtl_writephy(tp, 0x1f, 0x0007);
3094 rtl_writephy(tp, 0x1e, 0x002d);
3095 rtl_w1w0_phy(tp, 0x18, 0x0050, 0x0000);
3096 rtl_writephy(tp, 0x1f, 0x0000);
3097 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3098
3099 rtl_writephy(tp, 0x1f, 0x0005);
3100 rtl_writephy(tp, 0x05, 0x8b86);
3101 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3102 rtl_writephy(tp, 0x1f, 0x0000);
3103
3104 rtl_writephy(tp, 0x1f, 0x0005);
3105 rtl_writephy(tp, 0x05, 0x8b85);
3106 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3107 rtl_writephy(tp, 0x1f, 0x0007);
3108 rtl_writephy(tp, 0x1e, 0x0020);
3109 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x1100);
3110 rtl_writephy(tp, 0x1f, 0x0006);
3111 rtl_writephy(tp, 0x00, 0x5a00);
3112 rtl_writephy(tp, 0x1f, 0x0000);
3113 rtl_writephy(tp, 0x0d, 0x0007);
3114 rtl_writephy(tp, 0x0e, 0x003c);
3115 rtl_writephy(tp, 0x0d, 0x4007);
3116 rtl_writephy(tp, 0x0e, 0x0000);
3117 rtl_writephy(tp, 0x0d, 0x0000);
3118}
3119
françois romieu9ecb9aa2012-12-07 11:20:21 +00003120static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3121{
3122 const u16 w[] = {
3123 addr[0] | (addr[1] << 8),
3124 addr[2] | (addr[3] << 8),
3125 addr[4] | (addr[5] << 8)
3126 };
3127 const struct exgmac_reg e[] = {
3128 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3129 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3130 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3131 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3132 };
3133
3134 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3135}
3136
Hayes Wang70090422011-07-06 15:58:06 +08003137static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3138{
3139 static const struct phy_reg phy_reg_init[] = {
3140 /* Enable Delay cap */
3141 { 0x1f, 0x0004 },
3142 { 0x1f, 0x0007 },
3143 { 0x1e, 0x00ac },
3144 { 0x18, 0x0006 },
3145 { 0x1f, 0x0002 },
3146 { 0x1f, 0x0000 },
3147 { 0x1f, 0x0000 },
3148
3149 /* Channel estimation fine tune */
3150 { 0x1f, 0x0003 },
3151 { 0x09, 0xa20f },
3152 { 0x1f, 0x0000 },
3153 { 0x1f, 0x0000 },
3154
3155 /* Green Setting */
3156 { 0x1f, 0x0005 },
3157 { 0x05, 0x8b5b },
3158 { 0x06, 0x9222 },
3159 { 0x05, 0x8b6d },
3160 { 0x06, 0x8000 },
3161 { 0x05, 0x8b76 },
3162 { 0x06, 0x8000 },
3163 { 0x1f, 0x0000 }
3164 };
3165
3166 rtl_apply_firmware(tp);
3167
3168 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3169
3170 /* For 4-corner performance improve */
3171 rtl_writephy(tp, 0x1f, 0x0005);
3172 rtl_writephy(tp, 0x05, 0x8b80);
3173 rtl_w1w0_phy(tp, 0x17, 0x0006, 0x0000);
3174 rtl_writephy(tp, 0x1f, 0x0000);
3175
3176 /* PHY auto speed down */
3177 rtl_writephy(tp, 0x1f, 0x0004);
3178 rtl_writephy(tp, 0x1f, 0x0007);
3179 rtl_writephy(tp, 0x1e, 0x002d);
3180 rtl_w1w0_phy(tp, 0x18, 0x0010, 0x0000);
3181 rtl_writephy(tp, 0x1f, 0x0002);
3182 rtl_writephy(tp, 0x1f, 0x0000);
3183 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3184
3185 /* improve 10M EEE waveform */
3186 rtl_writephy(tp, 0x1f, 0x0005);
3187 rtl_writephy(tp, 0x05, 0x8b86);
3188 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3189 rtl_writephy(tp, 0x1f, 0x0000);
3190
3191 /* Improve 2-pair detection performance */
3192 rtl_writephy(tp, 0x1f, 0x0005);
3193 rtl_writephy(tp, 0x05, 0x8b85);
3194 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3195 rtl_writephy(tp, 0x1f, 0x0000);
3196
3197 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003198 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0000, 0x0003, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003199 rtl_writephy(tp, 0x1f, 0x0005);
3200 rtl_writephy(tp, 0x05, 0x8b85);
3201 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3202 rtl_writephy(tp, 0x1f, 0x0004);
3203 rtl_writephy(tp, 0x1f, 0x0007);
3204 rtl_writephy(tp, 0x1e, 0x0020);
David S. Miller1805b2f2011-10-24 18:18:09 -04003205 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wang70090422011-07-06 15:58:06 +08003206 rtl_writephy(tp, 0x1f, 0x0002);
3207 rtl_writephy(tp, 0x1f, 0x0000);
3208 rtl_writephy(tp, 0x0d, 0x0007);
3209 rtl_writephy(tp, 0x0e, 0x003c);
3210 rtl_writephy(tp, 0x0d, 0x4007);
3211 rtl_writephy(tp, 0x0e, 0x0000);
3212 rtl_writephy(tp, 0x0d, 0x0000);
3213
3214 /* Green feature */
3215 rtl_writephy(tp, 0x1f, 0x0003);
3216 rtl_w1w0_phy(tp, 0x19, 0x0000, 0x0001);
3217 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0400);
3218 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003219
françois romieu9ecb9aa2012-12-07 11:20:21 +00003220 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3221 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003222}
3223
Hayes Wang5f886e02012-03-30 14:33:03 +08003224static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3225{
3226 /* For 4-corner performance improve */
3227 rtl_writephy(tp, 0x1f, 0x0005);
3228 rtl_writephy(tp, 0x05, 0x8b80);
3229 rtl_w1w0_phy(tp, 0x06, 0x0006, 0x0000);
3230 rtl_writephy(tp, 0x1f, 0x0000);
3231
3232 /* PHY auto speed down */
3233 rtl_writephy(tp, 0x1f, 0x0007);
3234 rtl_writephy(tp, 0x1e, 0x002d);
3235 rtl_w1w0_phy(tp, 0x18, 0x0010, 0x0000);
3236 rtl_writephy(tp, 0x1f, 0x0000);
3237 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3238
3239 /* Improve 10M EEE waveform */
3240 rtl_writephy(tp, 0x1f, 0x0005);
3241 rtl_writephy(tp, 0x05, 0x8b86);
3242 rtl_w1w0_phy(tp, 0x06, 0x0001, 0x0000);
3243 rtl_writephy(tp, 0x1f, 0x0000);
3244}
3245
Hayes Wangc2218922011-09-06 16:55:18 +08003246static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3247{
3248 static const struct phy_reg phy_reg_init[] = {
3249 /* Channel estimation fine tune */
3250 { 0x1f, 0x0003 },
3251 { 0x09, 0xa20f },
3252 { 0x1f, 0x0000 },
3253
3254 /* Modify green table for giga & fnet */
3255 { 0x1f, 0x0005 },
3256 { 0x05, 0x8b55 },
3257 { 0x06, 0x0000 },
3258 { 0x05, 0x8b5e },
3259 { 0x06, 0x0000 },
3260 { 0x05, 0x8b67 },
3261 { 0x06, 0x0000 },
3262 { 0x05, 0x8b70 },
3263 { 0x06, 0x0000 },
3264 { 0x1f, 0x0000 },
3265 { 0x1f, 0x0007 },
3266 { 0x1e, 0x0078 },
3267 { 0x17, 0x0000 },
3268 { 0x19, 0x00fb },
3269 { 0x1f, 0x0000 },
3270
3271 /* Modify green table for 10M */
3272 { 0x1f, 0x0005 },
3273 { 0x05, 0x8b79 },
3274 { 0x06, 0xaa00 },
3275 { 0x1f, 0x0000 },
3276
3277 /* Disable hiimpedance detection (RTCT) */
3278 { 0x1f, 0x0003 },
3279 { 0x01, 0x328a },
3280 { 0x1f, 0x0000 }
3281 };
3282
3283 rtl_apply_firmware(tp);
3284
3285 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3286
Hayes Wang5f886e02012-03-30 14:33:03 +08003287 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003288
3289 /* Improve 2-pair detection performance */
3290 rtl_writephy(tp, 0x1f, 0x0005);
3291 rtl_writephy(tp, 0x05, 0x8b85);
3292 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3293 rtl_writephy(tp, 0x1f, 0x0000);
3294}
3295
3296static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3297{
3298 rtl_apply_firmware(tp);
3299
Hayes Wang5f886e02012-03-30 14:33:03 +08003300 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003301}
3302
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003303static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3304{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003305 static const struct phy_reg phy_reg_init[] = {
3306 /* Channel estimation fine tune */
3307 { 0x1f, 0x0003 },
3308 { 0x09, 0xa20f },
3309 { 0x1f, 0x0000 },
3310
3311 /* Modify green table for giga & fnet */
3312 { 0x1f, 0x0005 },
3313 { 0x05, 0x8b55 },
3314 { 0x06, 0x0000 },
3315 { 0x05, 0x8b5e },
3316 { 0x06, 0x0000 },
3317 { 0x05, 0x8b67 },
3318 { 0x06, 0x0000 },
3319 { 0x05, 0x8b70 },
3320 { 0x06, 0x0000 },
3321 { 0x1f, 0x0000 },
3322 { 0x1f, 0x0007 },
3323 { 0x1e, 0x0078 },
3324 { 0x17, 0x0000 },
3325 { 0x19, 0x00aa },
3326 { 0x1f, 0x0000 },
3327
3328 /* Modify green table for 10M */
3329 { 0x1f, 0x0005 },
3330 { 0x05, 0x8b79 },
3331 { 0x06, 0xaa00 },
3332 { 0x1f, 0x0000 },
3333
3334 /* Disable hiimpedance detection (RTCT) */
3335 { 0x1f, 0x0003 },
3336 { 0x01, 0x328a },
3337 { 0x1f, 0x0000 }
3338 };
3339
3340
3341 rtl_apply_firmware(tp);
3342
3343 rtl8168f_hw_phy_config(tp);
3344
3345 /* Improve 2-pair detection performance */
3346 rtl_writephy(tp, 0x1f, 0x0005);
3347 rtl_writephy(tp, 0x05, 0x8b85);
3348 rtl_w1w0_phy(tp, 0x06, 0x4000, 0x0000);
3349 rtl_writephy(tp, 0x1f, 0x0000);
3350
3351 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3352
3353 /* Modify green table for giga */
3354 rtl_writephy(tp, 0x1f, 0x0005);
3355 rtl_writephy(tp, 0x05, 0x8b54);
3356 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0800);
3357 rtl_writephy(tp, 0x05, 0x8b5d);
3358 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0800);
3359 rtl_writephy(tp, 0x05, 0x8a7c);
3360 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3361 rtl_writephy(tp, 0x05, 0x8a7f);
3362 rtl_w1w0_phy(tp, 0x06, 0x0100, 0x0000);
3363 rtl_writephy(tp, 0x05, 0x8a82);
3364 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3365 rtl_writephy(tp, 0x05, 0x8a85);
3366 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3367 rtl_writephy(tp, 0x05, 0x8a88);
3368 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x0100);
3369 rtl_writephy(tp, 0x1f, 0x0000);
3370
3371 /* uc same-seed solution */
3372 rtl_writephy(tp, 0x1f, 0x0005);
3373 rtl_writephy(tp, 0x05, 0x8b85);
3374 rtl_w1w0_phy(tp, 0x06, 0x8000, 0x0000);
3375 rtl_writephy(tp, 0x1f, 0x0000);
3376
3377 /* eee setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003378 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003379 rtl_writephy(tp, 0x1f, 0x0005);
3380 rtl_writephy(tp, 0x05, 0x8b85);
3381 rtl_w1w0_phy(tp, 0x06, 0x0000, 0x2000);
3382 rtl_writephy(tp, 0x1f, 0x0004);
3383 rtl_writephy(tp, 0x1f, 0x0007);
3384 rtl_writephy(tp, 0x1e, 0x0020);
3385 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0100);
3386 rtl_writephy(tp, 0x1f, 0x0000);
3387 rtl_writephy(tp, 0x0d, 0x0007);
3388 rtl_writephy(tp, 0x0e, 0x003c);
3389 rtl_writephy(tp, 0x0d, 0x4007);
3390 rtl_writephy(tp, 0x0e, 0x0000);
3391 rtl_writephy(tp, 0x0d, 0x0000);
3392
3393 /* Green feature */
3394 rtl_writephy(tp, 0x1f, 0x0003);
3395 rtl_w1w0_phy(tp, 0x19, 0x0000, 0x0001);
3396 rtl_w1w0_phy(tp, 0x10, 0x0000, 0x0400);
3397 rtl_writephy(tp, 0x1f, 0x0000);
3398}
3399
Hayes Wangc5583862012-07-02 17:23:22 +08003400static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3401{
Hayes Wangc5583862012-07-02 17:23:22 +08003402 rtl_apply_firmware(tp);
3403
hayeswang41f44d12013-04-01 22:23:36 +00003404 rtl_writephy(tp, 0x1f, 0x0a46);
3405 if (rtl_readphy(tp, 0x10) & 0x0100) {
3406 rtl_writephy(tp, 0x1f, 0x0bcc);
3407 rtl_w1w0_phy(tp, 0x12, 0x0000, 0x8000);
3408 } else {
3409 rtl_writephy(tp, 0x1f, 0x0bcc);
3410 rtl_w1w0_phy(tp, 0x12, 0x8000, 0x0000);
3411 }
Hayes Wangc5583862012-07-02 17:23:22 +08003412
hayeswang41f44d12013-04-01 22:23:36 +00003413 rtl_writephy(tp, 0x1f, 0x0a46);
3414 if (rtl_readphy(tp, 0x13) & 0x0100) {
3415 rtl_writephy(tp, 0x1f, 0x0c41);
3416 rtl_w1w0_phy(tp, 0x15, 0x0002, 0x0000);
3417 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003418 rtl_writephy(tp, 0x1f, 0x0c41);
3419 rtl_w1w0_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003420 }
Hayes Wangc5583862012-07-02 17:23:22 +08003421
hayeswang41f44d12013-04-01 22:23:36 +00003422 /* Enable PHY auto speed down */
3423 rtl_writephy(tp, 0x1f, 0x0a44);
3424 rtl_w1w0_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003425
hayeswangfe7524c2013-04-01 22:23:37 +00003426 rtl_writephy(tp, 0x1f, 0x0bcc);
3427 rtl_w1w0_phy(tp, 0x14, 0x0100, 0x0000);
3428 rtl_writephy(tp, 0x1f, 0x0a44);
3429 rtl_w1w0_phy(tp, 0x11, 0x00c0, 0x0000);
3430 rtl_writephy(tp, 0x1f, 0x0a43);
3431 rtl_writephy(tp, 0x13, 0x8084);
3432 rtl_w1w0_phy(tp, 0x14, 0x0000, 0x6000);
3433 rtl_w1w0_phy(tp, 0x10, 0x1003, 0x0000);
3434
hayeswang41f44d12013-04-01 22:23:36 +00003435 /* EEE auto-fallback function */
3436 rtl_writephy(tp, 0x1f, 0x0a4b);
3437 rtl_w1w0_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003438
hayeswang41f44d12013-04-01 22:23:36 +00003439 /* Enable UC LPF tune function */
3440 rtl_writephy(tp, 0x1f, 0x0a43);
3441 rtl_writephy(tp, 0x13, 0x8012);
3442 rtl_w1w0_phy(tp, 0x14, 0x8000, 0x0000);
3443
3444 rtl_writephy(tp, 0x1f, 0x0c42);
3445 rtl_w1w0_phy(tp, 0x11, 0x4000, 0x2000);
3446
hayeswangfe7524c2013-04-01 22:23:37 +00003447 /* Improve SWR Efficiency */
3448 rtl_writephy(tp, 0x1f, 0x0bcd);
3449 rtl_writephy(tp, 0x14, 0x5065);
3450 rtl_writephy(tp, 0x14, 0xd065);
3451 rtl_writephy(tp, 0x1f, 0x0bc8);
3452 rtl_writephy(tp, 0x11, 0x5655);
3453 rtl_writephy(tp, 0x1f, 0x0bcd);
3454 rtl_writephy(tp, 0x14, 0x1065);
3455 rtl_writephy(tp, 0x14, 0x9065);
3456 rtl_writephy(tp, 0x14, 0x1065);
3457
hayeswang41f44d12013-04-01 22:23:36 +00003458 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003459}
3460
hayeswang57538c42013-04-01 22:23:40 +00003461static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3462{
3463 rtl_apply_firmware(tp);
3464}
3465
françois romieu4da19632011-01-03 15:07:55 +00003466static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003467{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003468 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003469 { 0x1f, 0x0003 },
3470 { 0x08, 0x441d },
3471 { 0x01, 0x9100 },
3472 { 0x1f, 0x0000 }
3473 };
3474
françois romieu4da19632011-01-03 15:07:55 +00003475 rtl_writephy(tp, 0x1f, 0x0000);
3476 rtl_patchphy(tp, 0x11, 1 << 12);
3477 rtl_patchphy(tp, 0x19, 1 << 13);
3478 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003479
françois romieu4da19632011-01-03 15:07:55 +00003480 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003481}
3482
Hayes Wang5a5e4442011-02-22 17:26:21 +08003483static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3484{
3485 static const struct phy_reg phy_reg_init[] = {
3486 { 0x1f, 0x0005 },
3487 { 0x1a, 0x0000 },
3488 { 0x1f, 0x0000 },
3489
3490 { 0x1f, 0x0004 },
3491 { 0x1c, 0x0000 },
3492 { 0x1f, 0x0000 },
3493
3494 { 0x1f, 0x0001 },
3495 { 0x15, 0x7701 },
3496 { 0x1f, 0x0000 }
3497 };
3498
3499 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003500 rtl_writephy(tp, 0x1f, 0x0000);
3501 rtl_writephy(tp, 0x18, 0x0310);
3502 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003503
François Romieu953a12c2011-04-24 17:38:48 +02003504 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003505
3506 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3507}
3508
Hayes Wang7e18dca2012-03-30 14:33:02 +08003509static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3510{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003511 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003512 rtl_writephy(tp, 0x1f, 0x0000);
3513 rtl_writephy(tp, 0x18, 0x0310);
3514 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003515
3516 rtl_apply_firmware(tp);
3517
3518 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003519 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003520 rtl_writephy(tp, 0x1f, 0x0004);
3521 rtl_writephy(tp, 0x10, 0x401f);
3522 rtl_writephy(tp, 0x19, 0x7030);
3523 rtl_writephy(tp, 0x1f, 0x0000);
3524}
3525
Hayes Wang5598bfe2012-07-02 17:23:21 +08003526static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3527{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003528 static const struct phy_reg phy_reg_init[] = {
3529 { 0x1f, 0x0004 },
3530 { 0x10, 0xc07f },
3531 { 0x19, 0x7030 },
3532 { 0x1f, 0x0000 }
3533 };
3534
3535 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003536 rtl_writephy(tp, 0x1f, 0x0000);
3537 rtl_writephy(tp, 0x18, 0x0310);
3538 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003539
3540 rtl_apply_firmware(tp);
3541
Francois Romieufdf6fc02012-07-06 22:40:38 +02003542 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003543 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3544
Francois Romieufdf6fc02012-07-06 22:40:38 +02003545 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003546}
3547
Francois Romieu5615d9f2007-08-17 17:50:46 +02003548static void rtl_hw_phy_config(struct net_device *dev)
3549{
3550 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003551
3552 rtl8169_print_mac_version(tp);
3553
3554 switch (tp->mac_version) {
3555 case RTL_GIGA_MAC_VER_01:
3556 break;
3557 case RTL_GIGA_MAC_VER_02:
3558 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003559 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003560 break;
3561 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003562 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003563 break;
françois romieu2e9558562009-08-10 19:44:19 +00003564 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003565 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003566 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003567 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003568 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003569 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003570 case RTL_GIGA_MAC_VER_07:
3571 case RTL_GIGA_MAC_VER_08:
3572 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003573 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003574 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003575 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003576 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003577 break;
3578 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003579 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003580 break;
3581 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00003582 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003583 break;
Francois Romieu867763c2007-08-17 18:21:58 +02003584 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00003585 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003586 break;
3587 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00003588 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02003589 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02003590 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00003591 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003592 break;
Francois Romieu197ff762008-06-28 13:16:02 +02003593 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00003594 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02003595 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02003596 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00003597 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003598 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003599 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02003600 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00003601 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02003602 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02003603 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00003604 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003605 break;
3606 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00003607 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00003608 break;
3609 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00003610 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02003611 break;
françois romieue6de30d2011-01-03 15:08:37 +00003612 case RTL_GIGA_MAC_VER_28:
3613 rtl8168d_4_hw_phy_config(tp);
3614 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08003615 case RTL_GIGA_MAC_VER_29:
3616 case RTL_GIGA_MAC_VER_30:
3617 rtl8105e_hw_phy_config(tp);
3618 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02003619 case RTL_GIGA_MAC_VER_31:
3620 /* None. */
3621 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00003622 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00003623 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08003624 rtl8168e_1_hw_phy_config(tp);
3625 break;
3626 case RTL_GIGA_MAC_VER_34:
3627 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00003628 break;
Hayes Wangc2218922011-09-06 16:55:18 +08003629 case RTL_GIGA_MAC_VER_35:
3630 rtl8168f_1_hw_phy_config(tp);
3631 break;
3632 case RTL_GIGA_MAC_VER_36:
3633 rtl8168f_2_hw_phy_config(tp);
3634 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02003635
Hayes Wang7e18dca2012-03-30 14:33:02 +08003636 case RTL_GIGA_MAC_VER_37:
3637 rtl8402_hw_phy_config(tp);
3638 break;
3639
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003640 case RTL_GIGA_MAC_VER_38:
3641 rtl8411_hw_phy_config(tp);
3642 break;
3643
Hayes Wang5598bfe2012-07-02 17:23:21 +08003644 case RTL_GIGA_MAC_VER_39:
3645 rtl8106e_hw_phy_config(tp);
3646 break;
3647
Hayes Wangc5583862012-07-02 17:23:22 +08003648 case RTL_GIGA_MAC_VER_40:
3649 rtl8168g_1_hw_phy_config(tp);
3650 break;
hayeswang57538c42013-04-01 22:23:40 +00003651 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003652 case RTL_GIGA_MAC_VER_43:
hayeswang57538c42013-04-01 22:23:40 +00003653 rtl8168g_2_hw_phy_config(tp);
3654 break;
Hayes Wangc5583862012-07-02 17:23:22 +08003655
3656 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02003657 default:
3658 break;
3659 }
3660}
3661
Francois Romieuda78dbf2012-01-26 14:18:23 +01003662static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003663{
Linus Torvalds1da177e2005-04-16 15:20:36 -07003664 struct timer_list *timer = &tp->timer;
3665 void __iomem *ioaddr = tp->mmio_addr;
3666 unsigned long timeout = RTL8169_PHY_TIMEOUT;
3667
Francois Romieubcf0bf92006-07-26 23:14:13 +02003668 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003669
françois romieu4da19632011-01-03 15:07:55 +00003670 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02003671 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003672 * A busy loop could burn quite a few cycles on nowadays CPU.
3673 * Let's delay the execution of the timer for a few ticks.
3674 */
3675 timeout = HZ/10;
3676 goto out_mod_timer;
3677 }
3678
3679 if (tp->link_ok(ioaddr))
Francois Romieuda78dbf2012-01-26 14:18:23 +01003680 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003681
Francois Romieuda78dbf2012-01-26 14:18:23 +01003682 netif_warn(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003683
françois romieu4da19632011-01-03 15:07:55 +00003684 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003685
3686out_mod_timer:
3687 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003688}
3689
3690static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3691{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003692 if (!test_and_set_bit(flag, tp->wk.flags))
3693 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003694}
3695
3696static void rtl8169_phy_timer(unsigned long __opaque)
3697{
3698 struct net_device *dev = (struct net_device *)__opaque;
3699 struct rtl8169_private *tp = netdev_priv(dev);
3700
Francois Romieu98ddf982012-01-31 10:47:34 +01003701 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003702}
3703
Linus Torvalds1da177e2005-04-16 15:20:36 -07003704static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
3705 void __iomem *ioaddr)
3706{
3707 iounmap(ioaddr);
3708 pci_release_regions(pdev);
françois romieu87aeec72010-04-26 11:42:06 +00003709 pci_clear_mwi(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710 pci_disable_device(pdev);
3711 free_netdev(dev);
3712}
3713
Francois Romieuffc46952012-07-06 14:19:23 +02003714DECLARE_RTL_COND(rtl_phy_reset_cond)
3715{
3716 return tp->phy_reset_pending(tp);
3717}
3718
Francois Romieubf793292006-11-01 00:53:05 +01003719static void rtl8169_phy_reset(struct net_device *dev,
3720 struct rtl8169_private *tp)
3721{
françois romieu4da19632011-01-03 15:07:55 +00003722 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02003723 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01003724}
3725
David S. Miller8decf862011-09-22 03:23:13 -04003726static bool rtl_tbi_enabled(struct rtl8169_private *tp)
3727{
3728 void __iomem *ioaddr = tp->mmio_addr;
3729
3730 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
3731 (RTL_R8(PHYstatus) & TBI_Enable);
3732}
3733
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003734static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003735{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003736 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003737
Francois Romieu5615d9f2007-08-17 17:50:46 +02003738 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003739
Marcus Sundberg773328942008-07-10 21:28:08 +02003740 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
3741 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3742 RTL_W8(0x82, 0x01);
3743 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003744
Francois Romieu6dccd162007-02-13 23:38:05 +01003745 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3746
3747 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
3748 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003749
Francois Romieubcf0bf92006-07-26 23:14:13 +02003750 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003751 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
3752 RTL_W8(0x82, 0x01);
3753 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00003754 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003755 }
3756
Francois Romieubf793292006-11-01 00:53:05 +01003757 rtl8169_phy_reset(dev, tp);
3758
Oliver Neukum54405cd2011-01-06 21:55:13 +01003759 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02003760 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3761 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
3762 (tp->mii.supports_gmii ?
3763 ADVERTISED_1000baseT_Half |
3764 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003765
David S. Miller8decf862011-09-22 03:23:13 -04003766 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00003767 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003768}
3769
Francois Romieu773d2022007-01-31 23:47:43 +01003770static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3771{
3772 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu773d2022007-01-31 23:47:43 +01003773
Francois Romieuda78dbf2012-01-26 14:18:23 +01003774 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003775
3776 RTL_W8(Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00003777
françois romieu9ecb9aa2012-12-07 11:20:21 +00003778 RTL_W32(MAC4, addr[4] | addr[5] << 8);
françois romieu908ba2b2010-04-26 11:42:58 +00003779 RTL_R32(MAC4);
3780
françois romieu9ecb9aa2012-12-07 11:20:21 +00003781 RTL_W32(MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
françois romieu908ba2b2010-04-26 11:42:58 +00003782 RTL_R32(MAC0);
3783
françois romieu9ecb9aa2012-12-07 11:20:21 +00003784 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3785 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003786
Francois Romieu773d2022007-01-31 23:47:43 +01003787 RTL_W8(Cfg9346, Cfg9346_Lock);
3788
Francois Romieuda78dbf2012-01-26 14:18:23 +01003789 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003790}
3791
3792static int rtl_set_mac_address(struct net_device *dev, void *p)
3793{
3794 struct rtl8169_private *tp = netdev_priv(dev);
3795 struct sockaddr *addr = p;
3796
3797 if (!is_valid_ether_addr(addr->sa_data))
3798 return -EADDRNOTAVAIL;
3799
3800 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
3801
3802 rtl_rar_set(tp, dev->dev_addr);
3803
3804 return 0;
3805}
3806
Francois Romieu5f787a12006-08-17 13:02:36 +02003807static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
3808{
3809 struct rtl8169_private *tp = netdev_priv(dev);
3810 struct mii_ioctl_data *data = if_mii(ifr);
3811
Francois Romieu8b4ab282008-11-19 22:05:25 -08003812 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
3813}
Francois Romieu5f787a12006-08-17 13:02:36 +02003814
Francois Romieucecb5fd2011-04-01 10:21:07 +02003815static int rtl_xmii_ioctl(struct rtl8169_private *tp,
3816 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003817{
Francois Romieu5f787a12006-08-17 13:02:36 +02003818 switch (cmd) {
3819 case SIOCGMIIPHY:
3820 data->phy_id = 32; /* Internal PHY */
3821 return 0;
3822
3823 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00003824 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02003825 return 0;
3826
3827 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00003828 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02003829 return 0;
3830 }
3831 return -EOPNOTSUPP;
3832}
3833
Francois Romieu8b4ab282008-11-19 22:05:25 -08003834static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
3835{
3836 return -EOPNOTSUPP;
3837}
3838
Francois Romieufbac58f2007-10-04 22:51:38 +02003839static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
3840{
3841 if (tp->features & RTL_FEATURE_MSI) {
3842 pci_disable_msi(pdev);
3843 tp->features &= ~RTL_FEATURE_MSI;
3844 }
3845}
3846
Bill Pembertonbaf63292012-12-03 09:23:28 -05003847static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00003848{
3849 struct mdio_ops *ops = &tp->mdio_ops;
3850
3851 switch (tp->mac_version) {
3852 case RTL_GIGA_MAC_VER_27:
3853 ops->write = r8168dp_1_mdio_write;
3854 ops->read = r8168dp_1_mdio_read;
3855 break;
françois romieue6de30d2011-01-03 15:08:37 +00003856 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00003857 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00003858 ops->write = r8168dp_2_mdio_write;
3859 ops->read = r8168dp_2_mdio_read;
3860 break;
Hayes Wangc5583862012-07-02 17:23:22 +08003861 case RTL_GIGA_MAC_VER_40:
3862 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00003863 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003864 case RTL_GIGA_MAC_VER_43:
Hayes Wangc5583862012-07-02 17:23:22 +08003865 ops->write = r8168g_mdio_write;
3866 ops->read = r8168g_mdio_read;
3867 break;
françois romieuc0e45c12011-01-03 15:08:04 +00003868 default:
3869 ops->write = r8169_mdio_write;
3870 ops->read = r8169_mdio_read;
3871 break;
3872 }
3873}
3874
David S. Miller1805b2f2011-10-24 18:18:09 -04003875static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3876{
3877 void __iomem *ioaddr = tp->mmio_addr;
3878
3879 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003880 case RTL_GIGA_MAC_VER_25:
3881 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003882 case RTL_GIGA_MAC_VER_29:
3883 case RTL_GIGA_MAC_VER_30:
3884 case RTL_GIGA_MAC_VER_32:
3885 case RTL_GIGA_MAC_VER_33:
3886 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08003887 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003888 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08003889 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08003890 case RTL_GIGA_MAC_VER_40:
3891 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00003892 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00003893 case RTL_GIGA_MAC_VER_43:
David S. Miller1805b2f2011-10-24 18:18:09 -04003894 RTL_W32(RxConfig, RTL_R32(RxConfig) |
3895 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3896 break;
3897 default:
3898 break;
3899 }
3900}
3901
3902static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
3903{
3904 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
3905 return false;
3906
3907 rtl_writephy(tp, 0x1f, 0x0000);
3908 rtl_writephy(tp, MII_BMCR, 0x0000);
3909
3910 rtl_wol_suspend_quirk(tp);
3911
3912 return true;
3913}
3914
françois romieu065c27c2011-01-03 15:08:12 +00003915static void r810x_phy_power_down(struct rtl8169_private *tp)
3916{
3917 rtl_writephy(tp, 0x1f, 0x0000);
3918 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
3919}
3920
3921static void r810x_phy_power_up(struct rtl8169_private *tp)
3922{
3923 rtl_writephy(tp, 0x1f, 0x0000);
3924 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3925}
3926
3927static void r810x_pll_power_down(struct rtl8169_private *tp)
3928{
Hayes Wang00042992012-03-30 14:33:00 +08003929 void __iomem *ioaddr = tp->mmio_addr;
3930
David S. Miller1805b2f2011-10-24 18:18:09 -04003931 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003932 return;
françois romieu065c27c2011-01-03 15:08:12 +00003933
3934 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08003935
3936 switch (tp->mac_version) {
3937 case RTL_GIGA_MAC_VER_07:
3938 case RTL_GIGA_MAC_VER_08:
3939 case RTL_GIGA_MAC_VER_09:
3940 case RTL_GIGA_MAC_VER_10:
3941 case RTL_GIGA_MAC_VER_13:
3942 case RTL_GIGA_MAC_VER_16:
3943 break;
3944 default:
3945 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
3946 break;
3947 }
françois romieu065c27c2011-01-03 15:08:12 +00003948}
3949
3950static void r810x_pll_power_up(struct rtl8169_private *tp)
3951{
Hayes Wang00042992012-03-30 14:33:00 +08003952 void __iomem *ioaddr = tp->mmio_addr;
3953
françois romieu065c27c2011-01-03 15:08:12 +00003954 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08003955
3956 switch (tp->mac_version) {
3957 case RTL_GIGA_MAC_VER_07:
3958 case RTL_GIGA_MAC_VER_08:
3959 case RTL_GIGA_MAC_VER_09:
3960 case RTL_GIGA_MAC_VER_10:
3961 case RTL_GIGA_MAC_VER_13:
3962 case RTL_GIGA_MAC_VER_16:
3963 break;
3964 default:
3965 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
3966 break;
3967 }
françois romieu065c27c2011-01-03 15:08:12 +00003968}
3969
3970static void r8168_phy_power_up(struct rtl8169_private *tp)
3971{
3972 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003973 switch (tp->mac_version) {
3974 case RTL_GIGA_MAC_VER_11:
3975 case RTL_GIGA_MAC_VER_12:
3976 case RTL_GIGA_MAC_VER_17:
3977 case RTL_GIGA_MAC_VER_18:
3978 case RTL_GIGA_MAC_VER_19:
3979 case RTL_GIGA_MAC_VER_20:
3980 case RTL_GIGA_MAC_VER_21:
3981 case RTL_GIGA_MAC_VER_22:
3982 case RTL_GIGA_MAC_VER_23:
3983 case RTL_GIGA_MAC_VER_24:
3984 case RTL_GIGA_MAC_VER_25:
3985 case RTL_GIGA_MAC_VER_26:
3986 case RTL_GIGA_MAC_VER_27:
3987 case RTL_GIGA_MAC_VER_28:
3988 case RTL_GIGA_MAC_VER_31:
3989 rtl_writephy(tp, 0x0e, 0x0000);
3990 break;
3991 default:
3992 break;
3993 }
françois romieu065c27c2011-01-03 15:08:12 +00003994 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
3995}
3996
3997static void r8168_phy_power_down(struct rtl8169_private *tp)
3998{
3999 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004000 switch (tp->mac_version) {
4001 case RTL_GIGA_MAC_VER_32:
4002 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004003 case RTL_GIGA_MAC_VER_40:
4004 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004005 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4006 break;
4007
4008 case RTL_GIGA_MAC_VER_11:
4009 case RTL_GIGA_MAC_VER_12:
4010 case RTL_GIGA_MAC_VER_17:
4011 case RTL_GIGA_MAC_VER_18:
4012 case RTL_GIGA_MAC_VER_19:
4013 case RTL_GIGA_MAC_VER_20:
4014 case RTL_GIGA_MAC_VER_21:
4015 case RTL_GIGA_MAC_VER_22:
4016 case RTL_GIGA_MAC_VER_23:
4017 case RTL_GIGA_MAC_VER_24:
4018 case RTL_GIGA_MAC_VER_25:
4019 case RTL_GIGA_MAC_VER_26:
4020 case RTL_GIGA_MAC_VER_27:
4021 case RTL_GIGA_MAC_VER_28:
4022 case RTL_GIGA_MAC_VER_31:
4023 rtl_writephy(tp, 0x0e, 0x0200);
4024 default:
4025 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4026 break;
4027 }
françois romieu065c27c2011-01-03 15:08:12 +00004028}
4029
4030static void r8168_pll_power_down(struct rtl8169_private *tp)
4031{
4032 void __iomem *ioaddr = tp->mmio_addr;
4033
Francois Romieucecb5fd2011-04-01 10:21:07 +02004034 if ((tp->mac_version == RTL_GIGA_MAC_VER_27 ||
4035 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4036 tp->mac_version == RTL_GIGA_MAC_VER_31) &&
hayeswang4804b3b2011-03-21 01:50:29 +00004037 r8168dp_check_dash(tp)) {
françois romieu065c27c2011-01-03 15:08:12 +00004038 return;
Hayes Wang5d2e1952011-02-22 17:26:22 +08004039 }
françois romieu065c27c2011-01-03 15:08:12 +00004040
Francois Romieucecb5fd2011-04-01 10:21:07 +02004041 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4042 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
françois romieu065c27c2011-01-03 15:08:12 +00004043 (RTL_R16(CPlusCmd) & ASF)) {
4044 return;
4045 }
4046
hayeswang01dc7fe2011-03-21 01:50:28 +00004047 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4048 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004049 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004050
David S. Miller1805b2f2011-10-24 18:18:09 -04004051 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004052 return;
françois romieu065c27c2011-01-03 15:08:12 +00004053
4054 r8168_phy_power_down(tp);
4055
4056 switch (tp->mac_version) {
4057 case RTL_GIGA_MAC_VER_25:
4058 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004059 case RTL_GIGA_MAC_VER_27:
4060 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004061 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004062 case RTL_GIGA_MAC_VER_32:
4063 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004064 RTL_W8(PMCH, RTL_R8(PMCH) & ~0x80);
4065 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004066 case RTL_GIGA_MAC_VER_40:
4067 case RTL_GIGA_MAC_VER_41:
4068 rtl_w1w0_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
4069 0xfc000000, ERIAR_EXGMAC);
4070 break;
françois romieu065c27c2011-01-03 15:08:12 +00004071 }
4072}
4073
4074static void r8168_pll_power_up(struct rtl8169_private *tp)
4075{
4076 void __iomem *ioaddr = tp->mmio_addr;
4077
françois romieu065c27c2011-01-03 15:08:12 +00004078 switch (tp->mac_version) {
4079 case RTL_GIGA_MAC_VER_25:
4080 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004081 case RTL_GIGA_MAC_VER_27:
4082 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004083 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004084 case RTL_GIGA_MAC_VER_32:
4085 case RTL_GIGA_MAC_VER_33:
françois romieu065c27c2011-01-03 15:08:12 +00004086 RTL_W8(PMCH, RTL_R8(PMCH) | 0x80);
4087 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004088 case RTL_GIGA_MAC_VER_40:
4089 case RTL_GIGA_MAC_VER_41:
4090 rtl_w1w0_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
4091 0x00000000, ERIAR_EXGMAC);
4092 break;
françois romieu065c27c2011-01-03 15:08:12 +00004093 }
4094
4095 r8168_phy_power_up(tp);
4096}
4097
Francois Romieud58d46b2011-05-03 16:38:29 +02004098static void rtl_generic_op(struct rtl8169_private *tp,
4099 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004100{
4101 if (op)
4102 op(tp);
4103}
4104
4105static void rtl_pll_power_down(struct rtl8169_private *tp)
4106{
Francois Romieud58d46b2011-05-03 16:38:29 +02004107 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004108}
4109
4110static void rtl_pll_power_up(struct rtl8169_private *tp)
4111{
Francois Romieud58d46b2011-05-03 16:38:29 +02004112 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004113}
4114
Bill Pembertonbaf63292012-12-03 09:23:28 -05004115static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004116{
4117 struct pll_power_ops *ops = &tp->pll_power_ops;
4118
4119 switch (tp->mac_version) {
4120 case RTL_GIGA_MAC_VER_07:
4121 case RTL_GIGA_MAC_VER_08:
4122 case RTL_GIGA_MAC_VER_09:
4123 case RTL_GIGA_MAC_VER_10:
4124 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004125 case RTL_GIGA_MAC_VER_29:
4126 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004127 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004128 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004129 case RTL_GIGA_MAC_VER_43:
françois romieu065c27c2011-01-03 15:08:12 +00004130 ops->down = r810x_pll_power_down;
4131 ops->up = r810x_pll_power_up;
4132 break;
4133
4134 case RTL_GIGA_MAC_VER_11:
4135 case RTL_GIGA_MAC_VER_12:
4136 case RTL_GIGA_MAC_VER_17:
4137 case RTL_GIGA_MAC_VER_18:
4138 case RTL_GIGA_MAC_VER_19:
4139 case RTL_GIGA_MAC_VER_20:
4140 case RTL_GIGA_MAC_VER_21:
4141 case RTL_GIGA_MAC_VER_22:
4142 case RTL_GIGA_MAC_VER_23:
4143 case RTL_GIGA_MAC_VER_24:
4144 case RTL_GIGA_MAC_VER_25:
4145 case RTL_GIGA_MAC_VER_26:
4146 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004147 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004148 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004149 case RTL_GIGA_MAC_VER_32:
4150 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004151 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004152 case RTL_GIGA_MAC_VER_35:
4153 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004154 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004155 case RTL_GIGA_MAC_VER_40:
4156 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004157 case RTL_GIGA_MAC_VER_42:
françois romieu065c27c2011-01-03 15:08:12 +00004158 ops->down = r8168_pll_power_down;
4159 ops->up = r8168_pll_power_up;
4160 break;
4161
4162 default:
4163 ops->down = NULL;
4164 ops->up = NULL;
4165 break;
4166 }
4167}
4168
Hayes Wange542a222011-07-06 15:58:04 +08004169static void rtl_init_rxcfg(struct rtl8169_private *tp)
4170{
4171 void __iomem *ioaddr = tp->mmio_addr;
4172
4173 switch (tp->mac_version) {
4174 case RTL_GIGA_MAC_VER_01:
4175 case RTL_GIGA_MAC_VER_02:
4176 case RTL_GIGA_MAC_VER_03:
4177 case RTL_GIGA_MAC_VER_04:
4178 case RTL_GIGA_MAC_VER_05:
4179 case RTL_GIGA_MAC_VER_06:
4180 case RTL_GIGA_MAC_VER_10:
4181 case RTL_GIGA_MAC_VER_11:
4182 case RTL_GIGA_MAC_VER_12:
4183 case RTL_GIGA_MAC_VER_13:
4184 case RTL_GIGA_MAC_VER_14:
4185 case RTL_GIGA_MAC_VER_15:
4186 case RTL_GIGA_MAC_VER_16:
4187 case RTL_GIGA_MAC_VER_17:
4188 RTL_W32(RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
4189 break;
4190 case RTL_GIGA_MAC_VER_18:
4191 case RTL_GIGA_MAC_VER_19:
4192 case RTL_GIGA_MAC_VER_20:
4193 case RTL_GIGA_MAC_VER_21:
4194 case RTL_GIGA_MAC_VER_22:
4195 case RTL_GIGA_MAC_VER_23:
4196 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004197 case RTL_GIGA_MAC_VER_34:
Hayes Wange542a222011-07-06 15:58:04 +08004198 RTL_W32(RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
4199 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004200 case RTL_GIGA_MAC_VER_40:
4201 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004202 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004203 case RTL_GIGA_MAC_VER_43:
hayeswangbeb330a2013-04-01 22:23:39 +00004204 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST | RX_EARLY_OFF);
4205 break;
Hayes Wange542a222011-07-06 15:58:04 +08004206 default:
4207 RTL_W32(RxConfig, RX128_INT_EN | RX_DMA_BURST);
4208 break;
4209 }
4210}
4211
Hayes Wang92fc43b2011-07-06 15:58:03 +08004212static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4213{
Timo Teräs9fba0812013-01-15 21:01:24 +00004214 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004215}
4216
Francois Romieud58d46b2011-05-03 16:38:29 +02004217static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4218{
françois romieu9c5028e2012-03-02 04:43:14 +00004219 void __iomem *ioaddr = tp->mmio_addr;
4220
4221 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004222 rtl_generic_op(tp, tp->jumbo_ops.enable);
françois romieu9c5028e2012-03-02 04:43:14 +00004223 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004224}
4225
4226static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4227{
françois romieu9c5028e2012-03-02 04:43:14 +00004228 void __iomem *ioaddr = tp->mmio_addr;
4229
4230 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004231 rtl_generic_op(tp, tp->jumbo_ops.disable);
françois romieu9c5028e2012-03-02 04:43:14 +00004232 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02004233}
4234
4235static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4236{
4237 void __iomem *ioaddr = tp->mmio_addr;
4238
4239 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4240 RTL_W8(Config4, RTL_R8(Config4) | Jumbo_En1);
4241 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
4242}
4243
4244static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4245{
4246 void __iomem *ioaddr = tp->mmio_addr;
4247
4248 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4249 RTL_W8(Config4, RTL_R8(Config4) & ~Jumbo_En1);
4250 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
4251}
4252
4253static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4254{
4255 void __iomem *ioaddr = tp->mmio_addr;
4256
4257 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4258}
4259
4260static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4261{
4262 void __iomem *ioaddr = tp->mmio_addr;
4263
4264 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4265}
4266
4267static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4268{
4269 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004270
4271 RTL_W8(MaxTxPacketSize, 0x3f);
4272 RTL_W8(Config3, RTL_R8(Config3) | Jumbo_En0);
4273 RTL_W8(Config4, RTL_R8(Config4) | 0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004274 rtl_tx_performance_tweak(tp->pci_dev, 0x2 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004275}
4276
4277static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4278{
4279 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieud58d46b2011-05-03 16:38:29 +02004280
4281 RTL_W8(MaxTxPacketSize, 0x0c);
4282 RTL_W8(Config3, RTL_R8(Config3) & ~Jumbo_En0);
4283 RTL_W8(Config4, RTL_R8(Config4) & ~0x01);
Francois Romieu4512ff92011-12-22 18:59:37 +01004284 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieud58d46b2011-05-03 16:38:29 +02004285}
4286
4287static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4288{
4289 rtl_tx_performance_tweak(tp->pci_dev,
4290 (0x2 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4291}
4292
4293static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4294{
4295 rtl_tx_performance_tweak(tp->pci_dev,
4296 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
4297}
4298
4299static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4300{
4301 void __iomem *ioaddr = tp->mmio_addr;
4302
4303 r8168b_0_hw_jumbo_enable(tp);
4304
4305 RTL_W8(Config4, RTL_R8(Config4) | (1 << 0));
4306}
4307
4308static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4309{
4310 void __iomem *ioaddr = tp->mmio_addr;
4311
4312 r8168b_0_hw_jumbo_disable(tp);
4313
4314 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
4315}
4316
Bill Pembertonbaf63292012-12-03 09:23:28 -05004317static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004318{
4319 struct jumbo_ops *ops = &tp->jumbo_ops;
4320
4321 switch (tp->mac_version) {
4322 case RTL_GIGA_MAC_VER_11:
4323 ops->disable = r8168b_0_hw_jumbo_disable;
4324 ops->enable = r8168b_0_hw_jumbo_enable;
4325 break;
4326 case RTL_GIGA_MAC_VER_12:
4327 case RTL_GIGA_MAC_VER_17:
4328 ops->disable = r8168b_1_hw_jumbo_disable;
4329 ops->enable = r8168b_1_hw_jumbo_enable;
4330 break;
4331 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4332 case RTL_GIGA_MAC_VER_19:
4333 case RTL_GIGA_MAC_VER_20:
4334 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4335 case RTL_GIGA_MAC_VER_22:
4336 case RTL_GIGA_MAC_VER_23:
4337 case RTL_GIGA_MAC_VER_24:
4338 case RTL_GIGA_MAC_VER_25:
4339 case RTL_GIGA_MAC_VER_26:
4340 ops->disable = r8168c_hw_jumbo_disable;
4341 ops->enable = r8168c_hw_jumbo_enable;
4342 break;
4343 case RTL_GIGA_MAC_VER_27:
4344 case RTL_GIGA_MAC_VER_28:
4345 ops->disable = r8168dp_hw_jumbo_disable;
4346 ops->enable = r8168dp_hw_jumbo_enable;
4347 break;
4348 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4349 case RTL_GIGA_MAC_VER_32:
4350 case RTL_GIGA_MAC_VER_33:
4351 case RTL_GIGA_MAC_VER_34:
4352 ops->disable = r8168e_hw_jumbo_disable;
4353 ops->enable = r8168e_hw_jumbo_enable;
4354 break;
4355
4356 /*
4357 * No action needed for jumbo frames with 8169.
4358 * No jumbo for 810x at all.
4359 */
Hayes Wangc5583862012-07-02 17:23:22 +08004360 case RTL_GIGA_MAC_VER_40:
4361 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004362 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004363 case RTL_GIGA_MAC_VER_43:
Francois Romieud58d46b2011-05-03 16:38:29 +02004364 default:
4365 ops->disable = NULL;
4366 ops->enable = NULL;
4367 break;
4368 }
4369}
4370
Francois Romieuffc46952012-07-06 14:19:23 +02004371DECLARE_RTL_COND(rtl_chipcmd_cond)
4372{
4373 void __iomem *ioaddr = tp->mmio_addr;
4374
4375 return RTL_R8(ChipCmd) & CmdReset;
4376}
4377
Francois Romieu6f43adc2011-04-29 15:05:51 +02004378static void rtl_hw_reset(struct rtl8169_private *tp)
4379{
4380 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu6f43adc2011-04-29 15:05:51 +02004381
Francois Romieu6f43adc2011-04-29 15:05:51 +02004382 RTL_W8(ChipCmd, CmdReset);
4383
Francois Romieuffc46952012-07-06 14:19:23 +02004384 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004385}
4386
Francois Romieub6ffd972011-06-17 17:00:05 +02004387static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4388{
4389 struct rtl_fw *rtl_fw;
4390 const char *name;
4391 int rc = -ENOMEM;
4392
4393 name = rtl_lookup_firmware_name(tp);
4394 if (!name)
4395 goto out_no_firmware;
4396
4397 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4398 if (!rtl_fw)
4399 goto err_warn;
4400
4401 rc = request_firmware(&rtl_fw->fw, name, &tp->pci_dev->dev);
4402 if (rc < 0)
4403 goto err_free;
4404
Francois Romieufd112f22011-06-18 00:10:29 +02004405 rc = rtl_check_firmware(tp, rtl_fw);
4406 if (rc < 0)
4407 goto err_release_firmware;
4408
Francois Romieub6ffd972011-06-17 17:00:05 +02004409 tp->rtl_fw = rtl_fw;
4410out:
4411 return;
4412
Francois Romieufd112f22011-06-18 00:10:29 +02004413err_release_firmware:
4414 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004415err_free:
4416 kfree(rtl_fw);
4417err_warn:
4418 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4419 name, rc);
4420out_no_firmware:
4421 tp->rtl_fw = NULL;
4422 goto out;
4423}
4424
François Romieu953a12c2011-04-24 17:38:48 +02004425static void rtl_request_firmware(struct rtl8169_private *tp)
4426{
Francois Romieub6ffd972011-06-17 17:00:05 +02004427 if (IS_ERR(tp->rtl_fw))
4428 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004429}
4430
Hayes Wang92fc43b2011-07-06 15:58:03 +08004431static void rtl_rx_close(struct rtl8169_private *tp)
4432{
4433 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004434
Francois Romieu1687b562011-07-19 17:21:29 +02004435 RTL_W32(RxConfig, RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004436}
4437
Francois Romieuffc46952012-07-06 14:19:23 +02004438DECLARE_RTL_COND(rtl_npq_cond)
4439{
4440 void __iomem *ioaddr = tp->mmio_addr;
4441
4442 return RTL_R8(TxPoll) & NPQ;
4443}
4444
4445DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4446{
4447 void __iomem *ioaddr = tp->mmio_addr;
4448
4449 return RTL_R32(TxConfig) & TXCFG_EMPTY;
4450}
4451
françois romieue6de30d2011-01-03 15:08:37 +00004452static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004453{
françois romieue6de30d2011-01-03 15:08:37 +00004454 void __iomem *ioaddr = tp->mmio_addr;
4455
Linus Torvalds1da177e2005-04-16 15:20:36 -07004456 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004457 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004458
Hayes Wang92fc43b2011-07-06 15:58:03 +08004459 rtl_rx_close(tp);
4460
Hayes Wang5d2e1952011-02-22 17:26:22 +08004461 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00004462 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
4463 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02004464 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08004465 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
4466 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
Hayes Wang7e18dca2012-03-30 14:33:02 +08004467 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004468 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
Hayes Wangc5583862012-07-02 17:23:22 +08004469 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
4470 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
hayeswang57538c42013-04-01 22:23:40 +00004471 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
hayeswang58152cd2013-04-01 22:23:42 +00004472 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004473 tp->mac_version == RTL_GIGA_MAC_VER_38) {
David S. Miller8decf862011-09-22 03:23:13 -04004474 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004475 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004476 } else {
4477 RTL_W8(ChipCmd, RTL_R8(ChipCmd) | StopReq);
4478 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00004479 }
4480
Hayes Wang92fc43b2011-07-06 15:58:03 +08004481 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004482}
4483
Francois Romieu7f796d832007-06-11 23:04:41 +02004484static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004485{
4486 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu9cb427b2006-11-02 00:10:16 +01004487
4488 /* Set DMA burst size and Interframe Gap Time */
4489 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
4490 (InterFrameGap << TxInterFrameGapShift));
4491}
4492
Francois Romieu07ce4062007-02-23 23:36:39 +01004493static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004494{
4495 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004496
Francois Romieu07ce4062007-02-23 23:36:39 +01004497 tp->hw_start(dev);
4498
Francois Romieuda78dbf2012-01-26 14:18:23 +01004499 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01004500}
4501
Francois Romieu7f796d832007-06-11 23:04:41 +02004502static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
4503 void __iomem *ioaddr)
4504{
4505 /*
4506 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4507 * register to be written before TxDescAddrLow to work.
4508 * Switching from MMIO to I/O access fixes the issue as well.
4509 */
4510 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004511 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004512 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07004513 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004514}
4515
4516static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
4517{
4518 u16 cmd;
4519
4520 cmd = RTL_R16(CPlusCmd);
4521 RTL_W16(CPlusCmd, cmd);
4522 return cmd;
4523}
4524
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07004525static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02004526{
4527 /* Low hurts. Let's disable the filtering. */
Raimonds Cicans207d6e872009-10-26 10:52:37 +00004528 RTL_W16(RxMaxSize, rx_buf_sz + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02004529}
4530
Francois Romieu6dccd162007-02-13 23:38:05 +01004531static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
4532{
Francois Romieu37441002011-06-17 22:58:54 +02004533 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004534 u32 mac_version;
4535 u32 clk;
4536 u32 val;
4537 } cfg2_info [] = {
4538 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4539 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4540 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4541 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004542 };
4543 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004544 unsigned int i;
4545 u32 clk;
4546
4547 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004548 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004549 if ((p->mac_version == mac_version) && (p->clk == clk)) {
4550 RTL_W32(0x7c, p->val);
4551 break;
4552 }
4553 }
4554}
4555
Francois Romieue6b763e2012-03-08 09:35:39 +01004556static void rtl_set_rx_mode(struct net_device *dev)
4557{
4558 struct rtl8169_private *tp = netdev_priv(dev);
4559 void __iomem *ioaddr = tp->mmio_addr;
4560 u32 mc_filter[2]; /* Multicast hash filter */
4561 int rx_mode;
4562 u32 tmp = 0;
4563
4564 if (dev->flags & IFF_PROMISC) {
4565 /* Unconditionally log net taps. */
4566 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4567 rx_mode =
4568 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4569 AcceptAllPhys;
4570 mc_filter[1] = mc_filter[0] = 0xffffffff;
4571 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4572 (dev->flags & IFF_ALLMULTI)) {
4573 /* Too many to filter perfectly -- accept all multicasts. */
4574 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4575 mc_filter[1] = mc_filter[0] = 0xffffffff;
4576 } else {
4577 struct netdev_hw_addr *ha;
4578
4579 rx_mode = AcceptBroadcast | AcceptMyPhys;
4580 mc_filter[1] = mc_filter[0] = 0;
4581 netdev_for_each_mc_addr(ha, dev) {
4582 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4583 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4584 rx_mode |= AcceptMulticast;
4585 }
4586 }
4587
4588 if (dev->features & NETIF_F_RXALL)
4589 rx_mode |= (AcceptErr | AcceptRunt);
4590
4591 tmp = (RTL_R32(RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
4592
4593 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4594 u32 data = mc_filter[0];
4595
4596 mc_filter[0] = swab32(mc_filter[1]);
4597 mc_filter[1] = swab32(data);
4598 }
4599
Nathan Walp04817762012-11-01 12:08:47 +00004600 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4601 mc_filter[1] = mc_filter[0] = 0xffffffff;
4602
Francois Romieue6b763e2012-03-08 09:35:39 +01004603 RTL_W32(MAR0 + 4, mc_filter[1]);
4604 RTL_W32(MAR0 + 0, mc_filter[0]);
4605
4606 RTL_W32(RxConfig, tmp);
4607}
4608
Francois Romieu07ce4062007-02-23 23:36:39 +01004609static void rtl_hw_start_8169(struct net_device *dev)
4610{
4611 struct rtl8169_private *tp = netdev_priv(dev);
4612 void __iomem *ioaddr = tp->mmio_addr;
4613 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01004614
Francois Romieu9cb427b2006-11-02 00:10:16 +01004615 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
4616 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
4617 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
4618 }
4619
Linus Torvalds1da177e2005-04-16 15:20:36 -07004620 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02004621 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4622 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4623 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4624 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004625 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4626
Hayes Wange542a222011-07-06 15:58:04 +08004627 rtl_init_rxcfg(tp);
4628
françois romieuf0298f82011-01-03 15:07:42 +00004629 RTL_W8(EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004630
Eric Dumazet6f0333b2010-10-11 11:17:47 +00004631 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004632
Francois Romieucecb5fd2011-04-01 10:21:07 +02004633 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
4634 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4635 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
4636 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02004637 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004638
Francois Romieu7f796d832007-06-11 23:04:41 +02004639 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004640
Francois Romieucecb5fd2011-04-01 10:21:07 +02004641 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4642 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Joe Perches06fa7352007-10-18 21:15:00 +02004643 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07004644 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004645 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004646 }
4647
Francois Romieubcf0bf92006-07-26 23:14:13 +02004648 RTL_W16(CPlusCmd, tp->cp_cmd);
4649
Francois Romieu6dccd162007-02-13 23:38:05 +01004650 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
4651
Linus Torvalds1da177e2005-04-16 15:20:36 -07004652 /*
4653 * Undocumented corner. Supposedly:
4654 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4655 */
4656 RTL_W16(IntrMitigate, 0x0000);
4657
Francois Romieu7f796d832007-06-11 23:04:41 +02004658 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004659
Francois Romieucecb5fd2011-04-01 10:21:07 +02004660 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
4661 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
4662 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
4663 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Francois Romieuc946b302007-10-04 00:42:50 +02004664 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
4665 rtl_set_rx_tx_config_registers(tp);
4666 }
4667
Linus Torvalds1da177e2005-04-16 15:20:36 -07004668 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02004669
4670 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4671 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004672
4673 RTL_W32(RxMissed, 0);
4674
Francois Romieu07ce4062007-02-23 23:36:39 +01004675 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004676
4677 /* no early-rx interrupts */
4678 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu07ce4062007-02-23 23:36:39 +01004679}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004680
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004681static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
4682{
4683 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02004684 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004685}
4686
4687static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
4688{
Francois Romieu52989f02012-07-06 13:37:00 +02004689 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004690}
4691
4692static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02004693{
4694 u32 csi;
4695
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004696 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4697 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00004698}
4699
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004700static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004701{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004702 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00004703}
4704
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004705static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00004706{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004707 rtl_csi_access_enable(tp, 0x27000000);
4708}
4709
Francois Romieuffc46952012-07-06 14:19:23 +02004710DECLARE_RTL_COND(rtl_csiar_cond)
4711{
4712 void __iomem *ioaddr = tp->mmio_addr;
4713
4714 return RTL_R32(CSIAR) & CSIAR_FLAG;
4715}
4716
Francois Romieu52989f02012-07-06 13:37:00 +02004717static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004718{
Francois Romieu52989f02012-07-06 13:37:00 +02004719 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004720
4721 RTL_W32(CSIDR, value);
4722 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4723 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4724
Francois Romieuffc46952012-07-06 14:19:23 +02004725 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004726}
4727
Francois Romieu52989f02012-07-06 13:37:00 +02004728static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004729{
Francois Romieu52989f02012-07-06 13:37:00 +02004730 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004731
4732 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
4733 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4734
Francois Romieuffc46952012-07-06 14:19:23 +02004735 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4736 RTL_R32(CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004737}
4738
Francois Romieu52989f02012-07-06 13:37:00 +02004739static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004740{
Francois Romieu52989f02012-07-06 13:37:00 +02004741 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004742
4743 RTL_W32(CSIDR, value);
4744 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
4745 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
4746 CSIAR_FUNC_NIC);
4747
Francois Romieuffc46952012-07-06 14:19:23 +02004748 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004749}
4750
Francois Romieu52989f02012-07-06 13:37:00 +02004751static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004752{
Francois Romieu52989f02012-07-06 13:37:00 +02004753 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004754
4755 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
4756 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
4757
Francois Romieuffc46952012-07-06 14:19:23 +02004758 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
4759 RTL_R32(CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004760}
4761
Bill Pembertonbaf63292012-12-03 09:23:28 -05004762static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004763{
4764 struct csi_ops *ops = &tp->csi_ops;
4765
4766 switch (tp->mac_version) {
4767 case RTL_GIGA_MAC_VER_01:
4768 case RTL_GIGA_MAC_VER_02:
4769 case RTL_GIGA_MAC_VER_03:
4770 case RTL_GIGA_MAC_VER_04:
4771 case RTL_GIGA_MAC_VER_05:
4772 case RTL_GIGA_MAC_VER_06:
4773 case RTL_GIGA_MAC_VER_10:
4774 case RTL_GIGA_MAC_VER_11:
4775 case RTL_GIGA_MAC_VER_12:
4776 case RTL_GIGA_MAC_VER_13:
4777 case RTL_GIGA_MAC_VER_14:
4778 case RTL_GIGA_MAC_VER_15:
4779 case RTL_GIGA_MAC_VER_16:
4780 case RTL_GIGA_MAC_VER_17:
4781 ops->write = NULL;
4782 ops->read = NULL;
4783 break;
4784
Hayes Wang7e18dca2012-03-30 14:33:02 +08004785 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004786 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004787 ops->write = r8402_csi_write;
4788 ops->read = r8402_csi_read;
4789 break;
4790
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004791 default:
4792 ops->write = r8169_csi_write;
4793 ops->read = r8169_csi_read;
4794 break;
4795 }
Francois Romieudacf8152008-08-02 20:44:13 +02004796}
4797
4798struct ephy_info {
4799 unsigned int offset;
4800 u16 mask;
4801 u16 bits;
4802};
4803
Francois Romieufdf6fc02012-07-06 22:40:38 +02004804static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4805 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004806{
4807 u16 w;
4808
4809 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004810 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4811 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004812 e++;
4813 }
4814}
4815
Francois Romieub726e492008-06-28 12:22:59 +02004816static void rtl_disable_clock_request(struct pci_dev *pdev)
4817{
Jiang Liu7d7903b2012-07-24 17:20:16 +08004818 pcie_capability_clear_word(pdev, PCI_EXP_LNKCTL,
4819 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004820}
4821
françois romieue6de30d2011-01-03 15:08:37 +00004822static void rtl_enable_clock_request(struct pci_dev *pdev)
4823{
Jiang Liu7d7903b2012-07-24 17:20:16 +08004824 pcie_capability_set_word(pdev, PCI_EXP_LNKCTL,
4825 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004826}
4827
Francois Romieub726e492008-06-28 12:22:59 +02004828#define R8168_CPCMD_QUIRK_MASK (\
4829 EnableBist | \
4830 Mac_dbgo_oe | \
4831 Force_half_dup | \
4832 Force_rxflow_en | \
4833 Force_txflow_en | \
4834 Cxpl_dbg_sel | \
4835 ASF | \
4836 PktCntrDisable | \
4837 Mac_dbgo_sel)
4838
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004839static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004840{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004841 void __iomem *ioaddr = tp->mmio_addr;
4842 struct pci_dev *pdev = tp->pci_dev;
4843
Francois Romieub726e492008-06-28 12:22:59 +02004844 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4845
4846 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4847
françois romieufaf1e782013-02-27 13:01:57 +00004848 if (tp->dev->mtu <= ETH_DATA_LEN) {
4849 rtl_tx_performance_tweak(pdev, (0x5 << MAX_READ_REQUEST_SHIFT) |
4850 PCI_EXP_DEVCTL_NOSNOOP_EN);
4851 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004852}
4853
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004854static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004855{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004856 void __iomem *ioaddr = tp->mmio_addr;
4857
4858 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004859
françois romieuf0298f82011-01-03 15:07:42 +00004860 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004861
4862 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004863}
4864
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004865static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004866{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004867 void __iomem *ioaddr = tp->mmio_addr;
4868 struct pci_dev *pdev = tp->pci_dev;
4869
Francois Romieub726e492008-06-28 12:22:59 +02004870 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
4871
4872 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4873
françois romieufaf1e782013-02-27 13:01:57 +00004874 if (tp->dev->mtu <= ETH_DATA_LEN)
4875 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02004876
4877 rtl_disable_clock_request(pdev);
4878
4879 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02004880}
4881
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004882static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004883{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004884 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004885 { 0x01, 0, 0x0001 },
4886 { 0x02, 0x0800, 0x1000 },
4887 { 0x03, 0, 0x0042 },
4888 { 0x06, 0x0080, 0x0000 },
4889 { 0x07, 0, 0x2000 }
4890 };
4891
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004892 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004893
Francois Romieufdf6fc02012-07-06 22:40:38 +02004894 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004895
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004896 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004897}
4898
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004899static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004900{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004901 void __iomem *ioaddr = tp->mmio_addr;
4902 struct pci_dev *pdev = tp->pci_dev;
4903
4904 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004905
4906 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4907
françois romieufaf1e782013-02-27 13:01:57 +00004908 if (tp->dev->mtu <= ETH_DATA_LEN)
4909 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieuef3386f2008-06-29 12:24:30 +02004910
4911 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4912}
4913
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004914static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004915{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004916 void __iomem *ioaddr = tp->mmio_addr;
4917 struct pci_dev *pdev = tp->pci_dev;
4918
4919 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004920
4921 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
4922
4923 /* Magic. */
4924 RTL_W8(DBG_REG, 0x20);
4925
françois romieuf0298f82011-01-03 15:07:42 +00004926 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004927
françois romieufaf1e782013-02-27 13:01:57 +00004928 if (tp->dev->mtu <= ETH_DATA_LEN)
4929 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004930
4931 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4932}
4933
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004934static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004935{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004936 void __iomem *ioaddr = tp->mmio_addr;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004937 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004938 { 0x02, 0x0800, 0x1000 },
4939 { 0x03, 0, 0x0002 },
4940 { 0x06, 0x0080, 0x0000 }
4941 };
4942
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004943 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004944
4945 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
4946
Francois Romieufdf6fc02012-07-06 22:40:38 +02004947 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004948
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004949 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004950}
4951
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004952static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004953{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004954 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004955 { 0x01, 0, 0x0001 },
4956 { 0x03, 0x0400, 0x0220 }
4957 };
4958
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004959 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004960
Francois Romieufdf6fc02012-07-06 22:40:38 +02004961 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004962
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004963 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004964}
4965
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004966static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004967{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004968 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004969}
4970
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004971static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004972{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004973 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004974
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004975 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004976}
4977
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004978static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004979{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004980 void __iomem *ioaddr = tp->mmio_addr;
4981 struct pci_dev *pdev = tp->pci_dev;
4982
4983 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004984
4985 rtl_disable_clock_request(pdev);
4986
françois romieuf0298f82011-01-03 15:07:42 +00004987 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004988
françois romieufaf1e782013-02-27 13:01:57 +00004989 if (tp->dev->mtu <= ETH_DATA_LEN)
4990 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieu5b538df2008-07-20 16:22:45 +02004991
4992 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
4993}
4994
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004995static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004996{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004997 void __iomem *ioaddr = tp->mmio_addr;
4998 struct pci_dev *pdev = tp->pci_dev;
4999
5000 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005001
françois romieufaf1e782013-02-27 13:01:57 +00005002 if (tp->dev->mtu <= ETH_DATA_LEN)
5003 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang4804b3b2011-03-21 01:50:29 +00005004
5005 RTL_W8(MaxTxPacketSize, TxPacketMax);
5006
5007 rtl_disable_clock_request(pdev);
5008}
5009
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005010static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005011{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005012 void __iomem *ioaddr = tp->mmio_addr;
5013 struct pci_dev *pdev = tp->pci_dev;
françois romieue6de30d2011-01-03 15:08:37 +00005014 static const struct ephy_info e_info_8168d_4[] = {
5015 { 0x0b, ~0, 0x48 },
5016 { 0x19, 0x20, 0x50 },
5017 { 0x0c, ~0, 0x20 }
5018 };
5019 int i;
5020
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005021 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005022
5023 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5024
5025 RTL_W8(MaxTxPacketSize, TxPacketMax);
5026
5027 for (i = 0; i < ARRAY_SIZE(e_info_8168d_4); i++) {
5028 const struct ephy_info *e = e_info_8168d_4 + i;
5029 u16 w;
5030
Francois Romieufdf6fc02012-07-06 22:40:38 +02005031 w = rtl_ephy_read(tp, e->offset);
5032 rtl_ephy_write(tp, 0x03, (w & e->mask) | e->bits);
françois romieue6de30d2011-01-03 15:08:37 +00005033 }
5034
5035 rtl_enable_clock_request(pdev);
5036}
5037
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005038static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005039{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005040 void __iomem *ioaddr = tp->mmio_addr;
5041 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005042 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005043 { 0x00, 0x0200, 0x0100 },
5044 { 0x00, 0x0000, 0x0004 },
5045 { 0x06, 0x0002, 0x0001 },
5046 { 0x06, 0x0000, 0x0030 },
5047 { 0x07, 0x0000, 0x2000 },
5048 { 0x00, 0x0000, 0x0020 },
5049 { 0x03, 0x5800, 0x2000 },
5050 { 0x03, 0x0000, 0x0001 },
5051 { 0x01, 0x0800, 0x1000 },
5052 { 0x07, 0x0000, 0x4000 },
5053 { 0x1e, 0x0000, 0x2000 },
5054 { 0x19, 0xffff, 0xfe6c },
5055 { 0x0a, 0x0000, 0x0040 }
5056 };
5057
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005058 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005059
Francois Romieufdf6fc02012-07-06 22:40:38 +02005060 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005061
françois romieufaf1e782013-02-27 13:01:57 +00005062 if (tp->dev->mtu <= ETH_DATA_LEN)
5063 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
hayeswang01dc7fe2011-03-21 01:50:28 +00005064
5065 RTL_W8(MaxTxPacketSize, TxPacketMax);
5066
5067 rtl_disable_clock_request(pdev);
5068
5069 /* Reset tx FIFO pointer */
Francois Romieucecb5fd2011-04-01 10:21:07 +02005070 RTL_W32(MISC, RTL_R32(MISC) | TXPLA_RST);
5071 RTL_W32(MISC, RTL_R32(MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005072
Francois Romieucecb5fd2011-04-01 10:21:07 +02005073 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005074}
5075
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005076static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005077{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005078 void __iomem *ioaddr = tp->mmio_addr;
5079 struct pci_dev *pdev = tp->pci_dev;
Hayes Wang70090422011-07-06 15:58:06 +08005080 static const struct ephy_info e_info_8168e_2[] = {
5081 { 0x09, 0x0000, 0x0080 },
5082 { 0x19, 0x0000, 0x0224 }
5083 };
5084
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005085 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005086
Francois Romieufdf6fc02012-07-06 22:40:38 +02005087 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005088
françois romieufaf1e782013-02-27 13:01:57 +00005089 if (tp->dev->mtu <= ETH_DATA_LEN)
5090 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Hayes Wang70090422011-07-06 15:58:06 +08005091
Francois Romieufdf6fc02012-07-06 22:40:38 +02005092 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5093 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5094 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5095 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5096 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5097 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
5098 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5099 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005100
Hayes Wang3090bd92011-09-06 16:55:15 +08005101 RTL_W8(MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005102
Francois Romieu4521e1a92012-11-01 16:46:28 +00005103 rtl_disable_clock_request(pdev);
5104
Hayes Wang70090422011-07-06 15:58:06 +08005105 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5106 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5107
5108 /* Adjust EEE LED frequency */
5109 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5110
5111 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
5112 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005113 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005114}
5115
Hayes Wang5f886e02012-03-30 14:33:03 +08005116static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005117{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005118 void __iomem *ioaddr = tp->mmio_addr;
5119 struct pci_dev *pdev = tp->pci_dev;
Hayes Wangc2218922011-09-06 16:55:18 +08005120
Hayes Wang5f886e02012-03-30 14:33:03 +08005121 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005122
5123 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5124
Francois Romieufdf6fc02012-07-06 22:40:38 +02005125 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5126 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5127 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5128 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5129 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5130 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5131 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5132 rtl_w1w0_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5133 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5134 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005135
5136 RTL_W8(MaxTxPacketSize, EarlySize);
5137
Francois Romieu4521e1a92012-11-01 16:46:28 +00005138 rtl_disable_clock_request(pdev);
5139
Hayes Wangc2218922011-09-06 16:55:18 +08005140 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5141 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
Hayes Wangc2218922011-09-06 16:55:18 +08005142 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005143 RTL_W32(MISC, RTL_R32(MISC) | PWM_EN);
5144 RTL_W8(Config5, RTL_R8(Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005145}
5146
Hayes Wang5f886e02012-03-30 14:33:03 +08005147static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5148{
5149 void __iomem *ioaddr = tp->mmio_addr;
5150 static const struct ephy_info e_info_8168f_1[] = {
5151 { 0x06, 0x00c0, 0x0020 },
5152 { 0x08, 0x0001, 0x0002 },
5153 { 0x09, 0x0000, 0x0080 },
5154 { 0x19, 0x0000, 0x0224 }
5155 };
5156
5157 rtl_hw_start_8168f(tp);
5158
Francois Romieufdf6fc02012-07-06 22:40:38 +02005159 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005160
Francois Romieufdf6fc02012-07-06 22:40:38 +02005161 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005162
5163 /* Adjust EEE LED frequency */
5164 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5165}
5166
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005167static void rtl_hw_start_8411(struct rtl8169_private *tp)
5168{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005169 static const struct ephy_info e_info_8168f_1[] = {
5170 { 0x06, 0x00c0, 0x0020 },
5171 { 0x0f, 0xffff, 0x5200 },
5172 { 0x1e, 0x0000, 0x4000 },
5173 { 0x19, 0x0000, 0x0224 }
5174 };
5175
5176 rtl_hw_start_8168f(tp);
5177
Francois Romieufdf6fc02012-07-06 22:40:38 +02005178 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005179
Francois Romieufdf6fc02012-07-06 22:40:38 +02005180 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005181}
5182
Hayes Wangc5583862012-07-02 17:23:22 +08005183static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5184{
5185 void __iomem *ioaddr = tp->mmio_addr;
5186 struct pci_dev *pdev = tp->pci_dev;
5187
hayeswangbeb330a2013-04-01 22:23:39 +00005188 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5189
Hayes Wangc5583862012-07-02 17:23:22 +08005190 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5191 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5192 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5193 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5194
5195 rtl_csi_access_enable_1(tp);
5196
5197 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5198
5199 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5200 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005201 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005202
5203 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005204 RTL_W32(MISC, RTL_R32(MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08005205 RTL_W8(MaxTxPacketSize, EarlySize);
5206
5207 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5208 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5209
5210 /* Adjust EEE LED frequency */
5211 RTL_W8(EEE_LED, RTL_R8(EEE_LED) & ~0x07);
5212
hayeswangbeb330a2013-04-01 22:23:39 +00005213 rtl_w1w0_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5214 rtl_w1w0_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005215}
5216
hayeswang57538c42013-04-01 22:23:40 +00005217static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5218{
5219 void __iomem *ioaddr = tp->mmio_addr;
5220 static const struct ephy_info e_info_8168g_2[] = {
5221 { 0x00, 0x0000, 0x0008 },
5222 { 0x0c, 0x3df0, 0x0200 },
5223 { 0x19, 0xffff, 0xfc00 },
5224 { 0x1e, 0xffff, 0x20eb }
5225 };
5226
5227 rtl_hw_start_8168g_1(tp);
5228
5229 /* disable aspm and clock request before access ephy */
5230 RTL_W8(Config2, RTL_R8(Config2) & ~ClkReqEn);
5231 RTL_W8(Config5, RTL_R8(Config5) & ~ASPM_en);
5232 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5233}
5234
Francois Romieu07ce4062007-02-23 23:36:39 +01005235static void rtl_hw_start_8168(struct net_device *dev)
5236{
Francois Romieu2dd99532007-06-11 23:22:52 +02005237 struct rtl8169_private *tp = netdev_priv(dev);
5238 void __iomem *ioaddr = tp->mmio_addr;
5239
5240 RTL_W8(Cfg9346, Cfg9346_Unlock);
5241
françois romieuf0298f82011-01-03 15:07:42 +00005242 RTL_W8(MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005243
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005244 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02005245
Francois Romieu0e485152007-02-20 00:00:26 +01005246 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02005247
5248 RTL_W16(CPlusCmd, tp->cp_cmd);
5249
Francois Romieu0e485152007-02-20 00:00:26 +01005250 RTL_W16(IntrMitigate, 0x5151);
5251
5252 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005253 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005254 tp->event_slow |= RxFIFOOver | PCSTimeout;
5255 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005256 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005257
5258 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5259
hayeswang1a964642013-04-01 22:23:41 +00005260 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02005261
5262 RTL_R8(IntrMask);
5263
Francois Romieu219a1e92008-06-28 11:58:39 +02005264 switch (tp->mac_version) {
5265 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005266 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005267 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005268
5269 case RTL_GIGA_MAC_VER_12:
5270 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005271 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005272 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005273
5274 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005275 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005276 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005277
5278 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005279 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005280 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005281
5282 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005283 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005284 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005285
Francois Romieu197ff762008-06-28 13:16:02 +02005286 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005287 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005288 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005289
Francois Romieu6fb07052008-06-29 11:54:28 +02005290 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005291 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005292 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005293
Francois Romieuef3386f2008-06-29 12:24:30 +02005294 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005295 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005296 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005297
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005298 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005299 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005300 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005301
Francois Romieu5b538df2008-07-20 16:22:45 +02005302 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005303 case RTL_GIGA_MAC_VER_26:
5304 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005305 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005306 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005307
françois romieue6de30d2011-01-03 15:08:37 +00005308 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005309 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005310 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005311
hayeswang4804b3b2011-03-21 01:50:29 +00005312 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005313 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005314 break;
5315
hayeswang01dc7fe2011-03-21 01:50:28 +00005316 case RTL_GIGA_MAC_VER_32:
5317 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005318 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005319 break;
5320 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005321 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005322 break;
françois romieue6de30d2011-01-03 15:08:37 +00005323
Hayes Wangc2218922011-09-06 16:55:18 +08005324 case RTL_GIGA_MAC_VER_35:
5325 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005326 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005327 break;
5328
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005329 case RTL_GIGA_MAC_VER_38:
5330 rtl_hw_start_8411(tp);
5331 break;
5332
Hayes Wangc5583862012-07-02 17:23:22 +08005333 case RTL_GIGA_MAC_VER_40:
5334 case RTL_GIGA_MAC_VER_41:
5335 rtl_hw_start_8168g_1(tp);
5336 break;
hayeswang57538c42013-04-01 22:23:40 +00005337 case RTL_GIGA_MAC_VER_42:
5338 rtl_hw_start_8168g_2(tp);
5339 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005340
Francois Romieu219a1e92008-06-28 11:58:39 +02005341 default:
5342 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
5343 dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005344 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005345 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005346
hayeswang1a964642013-04-01 22:23:41 +00005347 RTL_W8(Cfg9346, Cfg9346_Lock);
5348
Francois Romieu0e485152007-02-20 00:00:26 +01005349 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
5350
hayeswang1a964642013-04-01 22:23:41 +00005351 rtl_set_rx_mode(dev);
Francois Romieub8363902008-06-01 12:31:57 +02005352
Francois Romieu2dd99532007-06-11 23:22:52 +02005353 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005354}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005355
Francois Romieu2857ffb2008-08-02 21:08:49 +02005356#define R810X_CPCMD_QUIRK_MASK (\
5357 EnableBist | \
5358 Mac_dbgo_oe | \
5359 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00005360 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02005361 Force_txflow_en | \
5362 Cxpl_dbg_sel | \
5363 ASF | \
5364 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005365 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005366
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005367static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005368{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005369 void __iomem *ioaddr = tp->mmio_addr;
5370 struct pci_dev *pdev = tp->pci_dev;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005371 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005372 { 0x01, 0, 0x6e65 },
5373 { 0x02, 0, 0x091f },
5374 { 0x03, 0, 0xc2f9 },
5375 { 0x06, 0, 0xafb5 },
5376 { 0x07, 0, 0x0e00 },
5377 { 0x19, 0, 0xec80 },
5378 { 0x01, 0, 0x2e65 },
5379 { 0x01, 0, 0x6e65 }
5380 };
5381 u8 cfg1;
5382
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005383 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005384
5385 RTL_W8(DBG_REG, FIX_NAK_1);
5386
5387 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5388
5389 RTL_W8(Config1,
5390 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
5391 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
5392
5393 cfg1 = RTL_R8(Config1);
5394 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
5395 RTL_W8(Config1, cfg1 & ~LEDS0);
5396
Francois Romieufdf6fc02012-07-06 22:40:38 +02005397 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005398}
5399
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005400static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005401{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005402 void __iomem *ioaddr = tp->mmio_addr;
5403 struct pci_dev *pdev = tp->pci_dev;
5404
5405 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005406
5407 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
5408
5409 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
5410 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005411}
5412
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005413static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005414{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005415 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005416
Francois Romieufdf6fc02012-07-06 22:40:38 +02005417 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005418}
5419
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005420static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005421{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005422 void __iomem *ioaddr = tp->mmio_addr;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005423 static const struct ephy_info e_info_8105e_1[] = {
5424 { 0x07, 0, 0x4000 },
5425 { 0x19, 0, 0x0200 },
5426 { 0x19, 0, 0x0020 },
5427 { 0x1e, 0, 0x2000 },
5428 { 0x03, 0, 0x0001 },
5429 { 0x19, 0, 0x0100 },
5430 { 0x19, 0, 0x0004 },
5431 { 0x0a, 0, 0x0020 }
5432 };
5433
Francois Romieucecb5fd2011-04-01 10:21:07 +02005434 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005435 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5436
Francois Romieucecb5fd2011-04-01 10:21:07 +02005437 /* Disable Early Tally Counter */
Hayes Wang5a5e4442011-02-22 17:26:21 +08005438 RTL_W32(FuncEvent, RTL_R32(FuncEvent) & ~0x010000);
5439
5440 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
Hayes Wang4f6b00e52011-07-06 15:58:02 +08005441 RTL_W8(DLLPR, RTL_R8(DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005442
Francois Romieufdf6fc02012-07-06 22:40:38 +02005443 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
Hayes Wang5a5e4442011-02-22 17:26:21 +08005444}
5445
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005446static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005447{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005448 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005449 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005450}
5451
Hayes Wang7e18dca2012-03-30 14:33:02 +08005452static void rtl_hw_start_8402(struct rtl8169_private *tp)
5453{
5454 void __iomem *ioaddr = tp->mmio_addr;
5455 static const struct ephy_info e_info_8402[] = {
5456 { 0x19, 0xffff, 0xff64 },
5457 { 0x1e, 0, 0x4000 }
5458 };
5459
5460 rtl_csi_access_enable_2(tp);
5461
5462 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5463 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5464
5465 RTL_W32(TxConfig, RTL_R32(TxConfig) | TXCFG_AUTO_FIFO);
5466 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
5467
Francois Romieufdf6fc02012-07-06 22:40:38 +02005468 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005469
5470 rtl_tx_performance_tweak(tp->pci_dev, 0x5 << MAX_READ_REQUEST_SHIFT);
5471
Francois Romieufdf6fc02012-07-06 22:40:38 +02005472 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5473 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
5474 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5475 rtl_w1w0_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5476 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5477 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5478 rtl_w1w0_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005479}
5480
Hayes Wang5598bfe2012-07-02 17:23:21 +08005481static void rtl_hw_start_8106(struct rtl8169_private *tp)
5482{
5483 void __iomem *ioaddr = tp->mmio_addr;
5484
5485 /* Force LAN exit from ASPM if Rx/Tx are not idle */
5486 RTL_W32(FuncEvent, RTL_R32(FuncEvent) | 0x002800);
5487
Francois Romieu4521e1a92012-11-01 16:46:28 +00005488 RTL_W32(MISC, (RTL_R32(MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005489 RTL_W8(MCU, RTL_R8(MCU) | EN_NDP | EN_OOB_RESET);
5490 RTL_W8(DLLPR, RTL_R8(DLLPR) & ~PFM_EN);
5491}
5492
Francois Romieu07ce4062007-02-23 23:36:39 +01005493static void rtl_hw_start_8101(struct net_device *dev)
5494{
Francois Romieucdf1a602007-06-11 23:29:50 +02005495 struct rtl8169_private *tp = netdev_priv(dev);
5496 void __iomem *ioaddr = tp->mmio_addr;
5497 struct pci_dev *pdev = tp->pci_dev;
5498
Francois Romieuda78dbf2012-01-26 14:18:23 +01005499 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5500 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005501
Francois Romieucecb5fd2011-04-01 10:21:07 +02005502 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005503 tp->mac_version == RTL_GIGA_MAC_VER_16)
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005504 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL,
5505 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005506
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005507 RTL_W8(Cfg9346, Cfg9346_Unlock);
5508
hayeswang1a964642013-04-01 22:23:41 +00005509 RTL_W8(MaxTxPacketSize, TxPacketMax);
5510
5511 rtl_set_rx_max_size(ioaddr, rx_buf_sz);
5512
5513 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
5514 RTL_W16(CPlusCmd, tp->cp_cmd);
5515
5516 rtl_set_rx_tx_desc_registers(tp, ioaddr);
5517
5518 rtl_set_rx_tx_config_registers(tp);
5519
Francois Romieu2857ffb2008-08-02 21:08:49 +02005520 switch (tp->mac_version) {
5521 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005522 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005523 break;
5524
5525 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005527 break;
5528
5529 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005530 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005531 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005532
5533 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005535 break;
5536 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005537 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005538 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005539
5540 case RTL_GIGA_MAC_VER_37:
5541 rtl_hw_start_8402(tp);
5542 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005543
5544 case RTL_GIGA_MAC_VER_39:
5545 rtl_hw_start_8106(tp);
5546 break;
hayeswang58152cd2013-04-01 22:23:42 +00005547 case RTL_GIGA_MAC_VER_43:
5548 rtl_hw_start_8168g_2(tp);
5549 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005550 }
5551
Hayes Wangd24e9aa2011-02-22 17:26:19 +08005552 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02005553
Francois Romieucdf1a602007-06-11 23:29:50 +02005554 RTL_W16(IntrMitigate, 0x0000);
5555
Francois Romieucdf1a602007-06-11 23:29:50 +02005556 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02005557
Francois Romieucdf1a602007-06-11 23:29:50 +02005558 rtl_set_rx_mode(dev);
5559
hayeswang1a964642013-04-01 22:23:41 +00005560 RTL_R8(IntrMask);
5561
Francois Romieucdf1a602007-06-11 23:29:50 +02005562 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005563}
5564
5565static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5566{
Francois Romieud58d46b2011-05-03 16:38:29 +02005567 struct rtl8169_private *tp = netdev_priv(dev);
5568
5569 if (new_mtu < ETH_ZLEN ||
5570 new_mtu > rtl_chip_infos[tp->mac_version].jumbo_max)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571 return -EINVAL;
5572
Francois Romieud58d46b2011-05-03 16:38:29 +02005573 if (new_mtu > ETH_DATA_LEN)
5574 rtl_hw_jumbo_enable(tp);
5575 else
5576 rtl_hw_jumbo_disable(tp);
5577
Linus Torvalds1da177e2005-04-16 15:20:36 -07005578 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005579 netdev_update_features(dev);
5580
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005581 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005582}
5583
5584static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5585{
Al Viro95e09182007-12-22 18:55:39 +00005586 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005587 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5588}
5589
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005590static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5591 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005592{
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005593 dma_unmap_single(&tp->pci_dev->dev, le64_to_cpu(desc->addr), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005594 DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005595
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005596 kfree(*data_buff);
5597 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598 rtl8169_make_unusable_by_asic(desc);
5599}
5600
5601static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
5602{
5603 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5604
5605 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
5606}
5607
5608static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
5609 u32 rx_buf_sz)
5610{
5611 desc->addr = cpu_to_le64(mapping);
5612 wmb();
5613 rtl8169_mark_to_asic(desc, rx_buf_sz);
5614}
5615
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005616static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005618 return (void *)ALIGN((long)data, 16);
5619}
5620
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005621static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5622 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005623{
5624 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625 dma_addr_t mapping;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005626 struct device *d = &tp->pci_dev->dev;
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005627 struct net_device *dev = tp->dev;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005628 int node = dev->dev.parent ? dev_to_node(dev->dev.parent) : -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005629
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005630 data = kmalloc_node(rx_buf_sz, GFP_KERNEL, node);
5631 if (!data)
5632 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005633
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005634 if (rtl8169_align(data) != data) {
5635 kfree(data);
5636 data = kmalloc_node(rx_buf_sz + 15, GFP_KERNEL, node);
5637 if (!data)
5638 return NULL;
5639 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005640
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005641 mapping = dma_map_single(d, rtl8169_align(data), rx_buf_sz,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005642 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005643 if (unlikely(dma_mapping_error(d, mapping))) {
5644 if (net_ratelimit())
5645 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005646 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648
5649 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005650 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005651
5652err_out:
5653 kfree(data);
5654 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655}
5656
5657static void rtl8169_rx_clear(struct rtl8169_private *tp)
5658{
Francois Romieu07d3f512007-02-21 22:40:46 +01005659 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660
5661 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005662 if (tp->Rx_databuff[i]) {
5663 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005664 tp->RxDescArray + i);
5665 }
5666 }
5667}
5668
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005669static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005670{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005671 desc->opts1 |= cpu_to_le32(RingEnd);
5672}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005673
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005674static int rtl8169_rx_fill(struct rtl8169_private *tp)
5675{
5676 unsigned int i;
5677
5678 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005679 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005680
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005681 if (tp->Rx_databuff[i])
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005683
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005684 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005685 if (!data) {
5686 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005687 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005688 }
5689 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005690 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005692 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5693 return 0;
5694
5695err_out:
5696 rtl8169_rx_clear(tp);
5697 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005698}
5699
Linus Torvalds1da177e2005-04-16 15:20:36 -07005700static int rtl8169_init_ring(struct net_device *dev)
5701{
5702 struct rtl8169_private *tp = netdev_priv(dev);
5703
5704 rtl8169_init_ring_indexes(tp);
5705
5706 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005707 memset(tp->Rx_databuff, 0x0, NUM_RX_DESC * sizeof(void *));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005708
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005709 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005710}
5711
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005712static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005713 struct TxDesc *desc)
5714{
5715 unsigned int len = tx_skb->len;
5716
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005717 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5718
Linus Torvalds1da177e2005-04-16 15:20:36 -07005719 desc->opts1 = 0x00;
5720 desc->opts2 = 0x00;
5721 desc->addr = 0x00;
5722 tx_skb->len = 0;
5723}
5724
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005725static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5726 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727{
5728 unsigned int i;
5729
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005730 for (i = 0; i < n; i++) {
5731 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005732 struct ring_info *tx_skb = tp->tx_skb + entry;
5733 unsigned int len = tx_skb->len;
5734
5735 if (len) {
5736 struct sk_buff *skb = tx_skb->skb;
5737
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005738 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005739 tp->TxDescArray + entry);
5740 if (skb) {
Stanislaw Gruszkacac4b222010-10-20 22:25:40 +00005741 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005742 dev_kfree_skb(skb);
5743 tx_skb->skb = NULL;
5744 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745 }
5746 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005747}
5748
5749static void rtl8169_tx_clear(struct rtl8169_private *tp)
5750{
5751 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005752 tp->cur_tx = tp->dirty_tx = 0;
5753}
5754
Francois Romieu4422bcd2012-01-26 11:23:32 +01005755static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005756{
David Howellsc4028952006-11-22 14:57:56 +00005757 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005758 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005759
Francois Romieuda78dbf2012-01-26 14:18:23 +01005760 napi_disable(&tp->napi);
5761 netif_stop_queue(dev);
5762 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005763
françois romieuc7c2c392011-12-04 20:30:52 +00005764 rtl8169_hw_reset(tp);
5765
Francois Romieu56de4142011-03-15 17:29:31 +01005766 for (i = 0; i < NUM_RX_DESC; i++)
5767 rtl8169_mark_to_asic(tp->RxDescArray + i, rx_buf_sz);
5768
Linus Torvalds1da177e2005-04-16 15:20:36 -07005769 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005770 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005771
Francois Romieuda78dbf2012-01-26 14:18:23 +01005772 napi_enable(&tp->napi);
Francois Romieu56de4142011-03-15 17:29:31 +01005773 rtl_hw_start(dev);
5774 netif_wake_queue(dev);
5775 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005776}
5777
5778static void rtl8169_tx_timeout(struct net_device *dev)
5779{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005780 struct rtl8169_private *tp = netdev_priv(dev);
5781
5782 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783}
5784
5785static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005786 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005787{
5788 struct skb_shared_info *info = skb_shinfo(skb);
5789 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04005790 struct TxDesc * uninitialized_var(txd);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005791 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005792
5793 entry = tp->cur_tx;
5794 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005795 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 dma_addr_t mapping;
5797 u32 status, len;
5798 void *addr;
5799
5800 entry = (entry + 1) % NUM_TX_DESC;
5801
5802 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005803 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005804 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005805 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005806 if (unlikely(dma_mapping_error(d, mapping))) {
5807 if (net_ratelimit())
5808 netif_err(tp, drv, tp->dev,
5809 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005810 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005811 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812
Francois Romieucecb5fd2011-04-01 10:21:07 +02005813 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005814 status = opts[0] | len |
5815 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005816
5817 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005818 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819 txd->addr = cpu_to_le64(mapping);
5820
5821 tp->tx_skb[entry].len = len;
5822 }
5823
5824 if (cur_frag) {
5825 tp->tx_skb[entry].skb = skb;
5826 txd->opts1 |= cpu_to_le32(LastFrag);
5827 }
5828
5829 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005830
5831err_out:
5832 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5833 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005834}
5835
Francois Romieu2b7b4312011-04-18 22:53:24 -07005836static inline void rtl8169_tso_csum(struct rtl8169_private *tp,
5837 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005838{
Francois Romieu2b7b4312011-04-18 22:53:24 -07005839 const struct rtl_tx_desc_info *info = tx_desc_info + tp->txd_version;
Michał Mirosław350fb322011-04-08 06:35:56 +00005840 u32 mss = skb_shinfo(skb)->gso_size;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005841 int offset = info->opts_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005842
Francois Romieu2b7b4312011-04-18 22:53:24 -07005843 if (mss) {
5844 opts[0] |= TD_LSO;
5845 opts[offset] |= min(mss, TD_MSS_MAX) << info->mss_shift;
5846 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005847 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005848
5849 if (ip->protocol == IPPROTO_TCP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005850 opts[offset] |= info->checksum.tcp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005851 else if (ip->protocol == IPPROTO_UDP)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005852 opts[offset] |= info->checksum.udp;
5853 else
5854 WARN_ON_ONCE(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856}
5857
Stephen Hemminger613573252009-08-31 19:50:58 +00005858static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5859 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005860{
5861 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005862 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005863 struct TxDesc *txd = tp->TxDescArray + entry;
5864 void __iomem *ioaddr = tp->mmio_addr;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005865 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005866 dma_addr_t mapping;
5867 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005868 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005869 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005870
Julien Ducourthial477206a2012-05-09 00:00:06 +02005871 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005872 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005873 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005874 }
5875
5876 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005877 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005879 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005880 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005881 if (unlikely(dma_mapping_error(d, mapping))) {
5882 if (net_ratelimit())
5883 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005884 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005885 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886
5887 tp->tx_skb[entry].len = len;
5888 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889
Kirill Smelkov810f4892012-11-10 21:11:02 +04005890 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
Francois Romieu2b7b4312011-04-18 22:53:24 -07005891 opts[0] = DescOwn;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005892
Francois Romieu2b7b4312011-04-18 22:53:24 -07005893 rtl8169_tso_csum(tp, skb, opts);
5894
5895 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005896 if (frags < 0)
5897 goto err_dma_1;
5898 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005899 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005900 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005901 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005902 tp->tx_skb[entry].skb = skb;
5903 }
5904
Francois Romieu2b7b4312011-04-18 22:53:24 -07005905 txd->opts2 = cpu_to_le32(opts[1]);
5906
Richard Cochran5047fb52012-03-10 07:29:42 +00005907 skb_tx_timestamp(skb);
5908
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 wmb();
5910
Francois Romieucecb5fd2011-04-01 10:21:07 +02005911 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005912 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 txd->opts1 = cpu_to_le32(status);
5914
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 tp->cur_tx += frags + 1;
5916
David Dillow4c020a92010-03-03 16:33:10 +00005917 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918
Francois Romieucecb5fd2011-04-01 10:21:07 +02005919 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920
Francois Romieuda78dbf2012-01-26 14:18:23 +01005921 mmiowb();
5922
Julien Ducourthial477206a2012-05-09 00:00:06 +02005923 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01005924 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5925 * not miss a ring update when it notices a stopped queue.
5926 */
5927 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005929 /* Sync with rtl_tx:
5930 * - publish queue status and cur_tx ring index (write barrier)
5931 * - refresh dirty_tx ring index (read barrier).
5932 * May the current thread have a pessimistic view of the ring
5933 * status and forget to wake up queue, a racing rtl_tx thread
5934 * can't.
5935 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005936 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02005937 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938 netif_wake_queue(dev);
5939 }
5940
Stephen Hemminger613573252009-08-31 19:50:58 +00005941 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005942
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005943err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005944 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005945err_dma_0:
5946 dev_kfree_skb(skb);
5947 dev->stats.tx_dropped++;
5948 return NETDEV_TX_OK;
5949
5950err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005951 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005952 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005953 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954}
5955
5956static void rtl8169_pcierr_interrupt(struct net_device *dev)
5957{
5958 struct rtl8169_private *tp = netdev_priv(dev);
5959 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960 u16 pci_status, pci_cmd;
5961
5962 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5963 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5964
Joe Perchesbf82c182010-02-09 11:49:50 +00005965 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5966 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967
5968 /*
5969 * The recovery sequence below admits a very elaborated explanation:
5970 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005971 * - I did not see what else could be done;
5972 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005973 *
5974 * Feel free to adjust to your needs.
5975 */
Francois Romieua27993f2006-12-18 00:04:19 +01005976 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005977 pci_cmd &= ~PCI_COMMAND_PARITY;
5978 else
5979 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5980
5981 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005982
5983 pci_write_config_word(pdev, PCI_STATUS,
5984 pci_status & (PCI_STATUS_DETECTED_PARITY |
5985 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5986 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5987
5988 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00005989 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
françois romieue6de30d2011-01-03 15:08:37 +00005990 void __iomem *ioaddr = tp->mmio_addr;
5991
Joe Perchesbf82c182010-02-09 11:49:50 +00005992 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993 tp->cp_cmd &= ~PCIDAC;
5994 RTL_W16(CPlusCmd, tp->cp_cmd);
5995 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005996 }
5997
françois romieue6de30d2011-01-03 15:08:37 +00005998 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01005999
Francois Romieu98ddf982012-01-31 10:47:34 +01006000 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001}
6002
Francois Romieuda78dbf2012-01-26 14:18:23 +01006003static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006004{
6005 unsigned int dirty_tx, tx_left;
6006
Linus Torvalds1da177e2005-04-16 15:20:36 -07006007 dirty_tx = tp->dirty_tx;
6008 smp_rmb();
6009 tx_left = tp->cur_tx - dirty_tx;
6010
6011 while (tx_left > 0) {
6012 unsigned int entry = dirty_tx % NUM_TX_DESC;
6013 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006014 u32 status;
6015
6016 rmb();
6017 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6018 if (status & DescOwn)
6019 break;
6020
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006021 rtl8169_unmap_tx_skb(&tp->pci_dev->dev, tx_skb,
6022 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006023 if (status & LastFrag) {
Francois Romieu17bcb682012-07-23 22:55:55 +02006024 u64_stats_update_begin(&tp->tx_stats.syncp);
6025 tp->tx_stats.packets++;
6026 tp->tx_stats.bytes += tx_skb->skb->len;
6027 u64_stats_update_end(&tp->tx_stats.syncp);
6028 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006029 tx_skb->skb = NULL;
6030 }
6031 dirty_tx++;
6032 tx_left--;
6033 }
6034
6035 if (tp->dirty_tx != dirty_tx) {
6036 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006037 /* Sync with rtl8169_start_xmit:
6038 * - publish dirty_tx ring index (write barrier)
6039 * - refresh cur_tx ring index and queue status (read barrier)
6040 * May the current thread miss the stopped queue condition,
6041 * a racing xmit thread can only have a right view of the
6042 * ring status.
6043 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006044 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006045 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006046 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006047 netif_wake_queue(dev);
6048 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006049 /*
6050 * 8168 hack: TxPoll requests are lost when the Tx packets are
6051 * too close. Let's kick an extra TxPoll request when a burst
6052 * of start_xmit activity is detected (if it is not detected,
6053 * it is slow enough). -- FR
6054 */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006055 if (tp->cur_tx != dirty_tx) {
6056 void __iomem *ioaddr = tp->mmio_addr;
6057
Francois Romieud78ae2d2007-08-26 20:08:19 +02006058 RTL_W8(TxPoll, NPQ);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006059 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006060 }
6061}
6062
Francois Romieu126fa4b2005-05-12 20:09:17 -04006063static inline int rtl8169_fragmented_frame(u32 status)
6064{
6065 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6066}
6067
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006068static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006070 u32 status = opts1 & RxProtoMask;
6071
6072 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006073 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006074 skb->ip_summed = CHECKSUM_UNNECESSARY;
6075 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006076 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006077}
6078
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006079static struct sk_buff *rtl8169_try_rx_copy(void *data,
6080 struct rtl8169_private *tp,
6081 int pkt_size,
6082 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006084 struct sk_buff *skb;
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006085 struct device *d = &tp->pci_dev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006086
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006087 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006088 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006089 prefetch(data);
6090 skb = netdev_alloc_skb_ip_align(tp->dev, pkt_size);
6091 if (skb)
6092 memcpy(skb->data, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006093 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6094
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006095 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006096}
6097
Francois Romieuda78dbf2012-01-26 14:18:23 +01006098static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006099{
6100 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006101 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006102
Linus Torvalds1da177e2005-04-16 15:20:36 -07006103 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006104
Timo Teräs9fba0812013-01-15 21:01:24 +00006105 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006106 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006107 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006108 u32 status;
6109
6110 rmb();
David S. Miller8decf862011-09-22 03:23:13 -04006111 status = le32_to_cpu(desc->opts1) & tp->opts1_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112
6113 if (status & DescOwn)
6114 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006115 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006116 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6117 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006118 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006119 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006120 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006121 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006122 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02006123 if (status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006124 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006125 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02006126 }
Ben Greear6bbe0212012-02-10 15:04:33 +00006127 if ((status & (RxRUNT | RxCRC)) &&
6128 !(status & (RxRWT | RxFOVF)) &&
6129 (dev->features & NETIF_F_RXALL))
6130 goto process_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006131 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006132 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006133 dma_addr_t addr;
6134 int pkt_size;
6135
6136process_pkt:
6137 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006138 if (likely(!(dev->features & NETIF_F_RXFCS)))
6139 pkt_size = (status & 0x00003fff) - 4;
6140 else
6141 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006142
Francois Romieu126fa4b2005-05-12 20:09:17 -04006143 /*
6144 * The driver does not support incoming fragmented
6145 * frames. They are seen as a symptom of over-mtu
6146 * sized frames.
6147 */
6148 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006149 dev->stats.rx_dropped++;
6150 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006151 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006152 }
6153
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006154 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6155 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006156 if (!skb) {
6157 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006158 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006159 }
6160
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006161 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006162 skb_put(skb, pkt_size);
6163 skb->protocol = eth_type_trans(skb, dev);
6164
Francois Romieu7a8fc772011-03-01 17:18:33 +01006165 rtl8169_rx_vlan_tag(desc, skb);
6166
Francois Romieu56de4142011-03-15 17:29:31 +01006167 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168
Junchang Wang8027aa22012-03-04 23:30:32 +01006169 u64_stats_update_begin(&tp->rx_stats.syncp);
6170 tp->rx_stats.packets++;
6171 tp->rx_stats.bytes += pkt_size;
6172 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006173 }
françois romieuce11ff52013-01-24 13:30:06 +00006174release_descriptor:
6175 desc->opts2 = 0;
6176 wmb();
6177 rtl8169_mark_to_asic(desc, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178 }
6179
6180 count = cur_rx - tp->cur_rx;
6181 tp->cur_rx = cur_rx;
6182
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183 return count;
6184}
6185
Francois Romieu07d3f512007-02-21 22:40:46 +01006186static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187{
Francois Romieu07d3f512007-02-21 22:40:46 +01006188 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006191 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006192
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006193 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006194 if (status && status != 0xffff) {
6195 status &= RTL_EVENT_NAPI | tp->event_slow;
6196 if (status) {
6197 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006198
Francois Romieuda78dbf2012-01-26 14:18:23 +01006199 rtl_irq_disable(tp);
6200 napi_schedule(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203 return IRQ_RETVAL(handled);
6204}
6205
Francois Romieuda78dbf2012-01-26 14:18:23 +01006206/*
6207 * Workqueue context.
6208 */
6209static void rtl_slow_event_work(struct rtl8169_private *tp)
6210{
6211 struct net_device *dev = tp->dev;
6212 u16 status;
6213
6214 status = rtl_get_events(tp) & tp->event_slow;
6215 rtl_ack_events(tp, status);
6216
6217 if (unlikely(status & RxFIFOOver)) {
6218 switch (tp->mac_version) {
6219 /* Work around for rx fifo overflow */
6220 case RTL_GIGA_MAC_VER_11:
6221 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006222 /* XXX - Hack alert. See rtl_task(). */
6223 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006224 default:
6225 break;
6226 }
6227 }
6228
6229 if (unlikely(status & SYSErr))
6230 rtl8169_pcierr_interrupt(dev);
6231
6232 if (status & LinkChg)
6233 __rtl8169_check_link_status(dev, tp, tp->mmio_addr, true);
6234
françois romieu7dbb4912012-06-09 10:53:16 +00006235 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006236}
6237
Francois Romieu4422bcd2012-01-26 11:23:32 +01006238static void rtl_task(struct work_struct *work)
6239{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006240 static const struct {
6241 int bitnr;
6242 void (*action)(struct rtl8169_private *);
6243 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006244 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006245 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6246 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
6247 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
6248 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006249 struct rtl8169_private *tp =
6250 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006251 struct net_device *dev = tp->dev;
6252 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006253
Francois Romieuda78dbf2012-01-26 14:18:23 +01006254 rtl_lock_work(tp);
6255
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006256 if (!netif_running(dev) ||
6257 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006258 goto out_unlock;
6259
6260 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6261 bool pending;
6262
Francois Romieuda78dbf2012-01-26 14:18:23 +01006263 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006264 if (pending)
6265 rtl_work[i].action(tp);
6266 }
6267
6268out_unlock:
6269 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006270}
6271
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006272static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006273{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006274 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6275 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006276 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6277 int work_done= 0;
6278 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006279
Francois Romieuda78dbf2012-01-26 14:18:23 +01006280 status = rtl_get_events(tp);
6281 rtl_ack_events(tp, status & ~tp->event_slow);
6282
6283 if (status & RTL_EVENT_NAPI_RX)
6284 work_done = rtl_rx(dev, tp, (u32) budget);
6285
6286 if (status & RTL_EVENT_NAPI_TX)
6287 rtl_tx(dev, tp);
6288
6289 if (status & tp->event_slow) {
6290 enable_mask &= ~tp->event_slow;
6291
6292 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6293 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006294
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006295 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08006296 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00006297
Francois Romieuda78dbf2012-01-26 14:18:23 +01006298 rtl_irq_enable(tp, enable_mask);
6299 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300 }
6301
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006302 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006304
Francois Romieu523a6092008-09-10 22:28:56 +02006305static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
6306{
6307 struct rtl8169_private *tp = netdev_priv(dev);
6308
6309 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6310 return;
6311
6312 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
6313 RTL_W32(RxMissed, 0);
6314}
6315
Linus Torvalds1da177e2005-04-16 15:20:36 -07006316static void rtl8169_down(struct net_device *dev)
6317{
6318 struct rtl8169_private *tp = netdev_priv(dev);
6319 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320
Francois Romieu4876cc12011-03-11 21:07:11 +01006321 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006323 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006324 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006325
Hayes Wang92fc43b2011-07-06 15:58:03 +08006326 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006327 /*
6328 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006329 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6330 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006331 */
Francois Romieu523a6092008-09-10 22:28:56 +02006332 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006333
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006335 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336
Linus Torvalds1da177e2005-04-16 15:20:36 -07006337 rtl8169_tx_clear(tp);
6338
6339 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006340
6341 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006342}
6343
6344static int rtl8169_close(struct net_device *dev)
6345{
6346 struct rtl8169_private *tp = netdev_priv(dev);
6347 struct pci_dev *pdev = tp->pci_dev;
6348
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006349 pm_runtime_get_sync(&pdev->dev);
6350
Francois Romieucecb5fd2011-04-01 10:21:07 +02006351 /* Update counters before going down */
Ivan Vecera355423d2009-02-06 21:49:57 -08006352 rtl8169_update_counters(dev);
6353
Francois Romieuda78dbf2012-01-26 14:18:23 +01006354 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006355 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006356
Linus Torvalds1da177e2005-04-16 15:20:36 -07006357 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006358 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006360 free_irq(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006361
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006362 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6363 tp->RxPhyAddr);
6364 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6365 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006366 tp->TxDescArray = NULL;
6367 tp->RxDescArray = NULL;
6368
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006369 pm_runtime_put_sync(&pdev->dev);
6370
Linus Torvalds1da177e2005-04-16 15:20:36 -07006371 return 0;
6372}
6373
Francois Romieudc1c00c2012-03-08 10:06:18 +01006374#ifdef CONFIG_NET_POLL_CONTROLLER
6375static void rtl8169_netpoll(struct net_device *dev)
6376{
6377 struct rtl8169_private *tp = netdev_priv(dev);
6378
6379 rtl8169_interrupt(tp->pci_dev->irq, dev);
6380}
6381#endif
6382
Francois Romieudf43ac72012-03-08 09:48:40 +01006383static int rtl_open(struct net_device *dev)
6384{
6385 struct rtl8169_private *tp = netdev_priv(dev);
6386 void __iomem *ioaddr = tp->mmio_addr;
6387 struct pci_dev *pdev = tp->pci_dev;
6388 int retval = -ENOMEM;
6389
6390 pm_runtime_get_sync(&pdev->dev);
6391
6392 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006393 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006394 * dma_alloc_coherent provides more.
6395 */
6396 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6397 &tp->TxPhyAddr, GFP_KERNEL);
6398 if (!tp->TxDescArray)
6399 goto err_pm_runtime_put;
6400
6401 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6402 &tp->RxPhyAddr, GFP_KERNEL);
6403 if (!tp->RxDescArray)
6404 goto err_free_tx_0;
6405
6406 retval = rtl8169_init_ring(dev);
6407 if (retval < 0)
6408 goto err_free_rx_1;
6409
6410 INIT_WORK(&tp->wk.work, rtl_task);
6411
6412 smp_mb();
6413
6414 rtl_request_firmware(tp);
6415
Francois Romieu92a7c4e2012-03-10 10:42:12 +01006416 retval = request_irq(pdev->irq, rtl8169_interrupt,
Francois Romieudf43ac72012-03-08 09:48:40 +01006417 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
6418 dev->name, dev);
6419 if (retval < 0)
6420 goto err_release_fw_2;
6421
6422 rtl_lock_work(tp);
6423
6424 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6425
6426 napi_enable(&tp->napi);
6427
6428 rtl8169_init_phy(dev, tp);
6429
6430 __rtl8169_set_features(dev, dev->features);
6431
6432 rtl_pll_power_up(tp);
6433
6434 rtl_hw_start(dev);
6435
6436 netif_start_queue(dev);
6437
6438 rtl_unlock_work(tp);
6439
6440 tp->saved_wolopts = 0;
6441 pm_runtime_put_noidle(&pdev->dev);
6442
6443 rtl8169_check_link_status(dev, tp, ioaddr);
6444out:
6445 return retval;
6446
6447err_release_fw_2:
6448 rtl_release_firmware(tp);
6449 rtl8169_rx_clear(tp);
6450err_free_rx_1:
6451 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6452 tp->RxPhyAddr);
6453 tp->RxDescArray = NULL;
6454err_free_tx_0:
6455 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6456 tp->TxPhyAddr);
6457 tp->TxDescArray = NULL;
6458err_pm_runtime_put:
6459 pm_runtime_put_noidle(&pdev->dev);
6460 goto out;
6461}
6462
Junchang Wang8027aa22012-03-04 23:30:32 +01006463static struct rtnl_link_stats64 *
6464rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006465{
6466 struct rtl8169_private *tp = netdev_priv(dev);
6467 void __iomem *ioaddr = tp->mmio_addr;
Junchang Wang8027aa22012-03-04 23:30:32 +01006468 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006469
Francois Romieuda78dbf2012-01-26 14:18:23 +01006470 if (netif_running(dev))
Francois Romieu523a6092008-09-10 22:28:56 +02006471 rtl8169_rx_missed(dev, ioaddr);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006472
Junchang Wang8027aa22012-03-04 23:30:32 +01006473 do {
6474 start = u64_stats_fetch_begin_bh(&tp->rx_stats.syncp);
6475 stats->rx_packets = tp->rx_stats.packets;
6476 stats->rx_bytes = tp->rx_stats.bytes;
6477 } while (u64_stats_fetch_retry_bh(&tp->rx_stats.syncp, start));
6478
6479
6480 do {
6481 start = u64_stats_fetch_begin_bh(&tp->tx_stats.syncp);
6482 stats->tx_packets = tp->tx_stats.packets;
6483 stats->tx_bytes = tp->tx_stats.bytes;
6484 } while (u64_stats_fetch_retry_bh(&tp->tx_stats.syncp, start));
6485
6486 stats->rx_dropped = dev->stats.rx_dropped;
6487 stats->tx_dropped = dev->stats.tx_dropped;
6488 stats->rx_length_errors = dev->stats.rx_length_errors;
6489 stats->rx_errors = dev->stats.rx_errors;
6490 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6491 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6492 stats->rx_missed_errors = dev->stats.rx_missed_errors;
6493
6494 return stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495}
6496
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006497static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006498{
françois romieu065c27c2011-01-03 15:08:12 +00006499 struct rtl8169_private *tp = netdev_priv(dev);
6500
Francois Romieu5d06a992006-02-23 00:47:58 +01006501 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006502 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006503
6504 netif_device_detach(dev);
6505 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006506
6507 rtl_lock_work(tp);
6508 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006509 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006510 rtl_unlock_work(tp);
6511
6512 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006513}
Francois Romieu5d06a992006-02-23 00:47:58 +01006514
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006515#ifdef CONFIG_PM
6516
6517static int rtl8169_suspend(struct device *device)
6518{
6519 struct pci_dev *pdev = to_pci_dev(device);
6520 struct net_device *dev = pci_get_drvdata(pdev);
6521
6522 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006523
Francois Romieu5d06a992006-02-23 00:47:58 +01006524 return 0;
6525}
6526
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006527static void __rtl8169_resume(struct net_device *dev)
6528{
françois romieu065c27c2011-01-03 15:08:12 +00006529 struct rtl8169_private *tp = netdev_priv(dev);
6530
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006531 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006532
6533 rtl_pll_power_up(tp);
6534
Artem Savkovcff4c162012-04-03 10:29:11 +00006535 rtl_lock_work(tp);
6536 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006537 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006538 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006539
Francois Romieu98ddf982012-01-31 10:47:34 +01006540 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006541}
6542
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006543static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006544{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006545 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006546 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00006547 struct rtl8169_private *tp = netdev_priv(dev);
6548
6549 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01006550
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006551 if (netif_running(dev))
6552 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006553
Francois Romieu5d06a992006-02-23 00:47:58 +01006554 return 0;
6555}
6556
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006557static int rtl8169_runtime_suspend(struct device *device)
6558{
6559 struct pci_dev *pdev = to_pci_dev(device);
6560 struct net_device *dev = pci_get_drvdata(pdev);
6561 struct rtl8169_private *tp = netdev_priv(dev);
6562
6563 if (!tp->TxDescArray)
6564 return 0;
6565
Francois Romieuda78dbf2012-01-26 14:18:23 +01006566 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006567 tp->saved_wolopts = __rtl8169_get_wol(tp);
6568 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006570
6571 rtl8169_net_suspend(dev);
6572
6573 return 0;
6574}
6575
6576static int rtl8169_runtime_resume(struct device *device)
6577{
6578 struct pci_dev *pdev = to_pci_dev(device);
6579 struct net_device *dev = pci_get_drvdata(pdev);
6580 struct rtl8169_private *tp = netdev_priv(dev);
6581
6582 if (!tp->TxDescArray)
6583 return 0;
6584
Francois Romieuda78dbf2012-01-26 14:18:23 +01006585 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006586 __rtl8169_set_wol(tp, tp->saved_wolopts);
6587 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006588 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006589
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00006590 rtl8169_init_phy(dev, tp);
6591
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006592 __rtl8169_resume(dev);
6593
6594 return 0;
6595}
6596
6597static int rtl8169_runtime_idle(struct device *device)
6598{
6599 struct pci_dev *pdev = to_pci_dev(device);
6600 struct net_device *dev = pci_get_drvdata(pdev);
6601 struct rtl8169_private *tp = netdev_priv(dev);
6602
Rafael J. Wysockie4fbce72010-12-08 15:32:14 +00006603 return tp->TxDescArray ? -EBUSY : 0;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006604}
6605
Alexey Dobriyan47145212009-12-14 18:00:08 -08006606static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006607 .suspend = rtl8169_suspend,
6608 .resume = rtl8169_resume,
6609 .freeze = rtl8169_suspend,
6610 .thaw = rtl8169_resume,
6611 .poweroff = rtl8169_suspend,
6612 .restore = rtl8169_resume,
6613 .runtime_suspend = rtl8169_runtime_suspend,
6614 .runtime_resume = rtl8169_runtime_resume,
6615 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006616};
6617
6618#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6619
6620#else /* !CONFIG_PM */
6621
6622#define RTL8169_PM_OPS NULL
6623
6624#endif /* !CONFIG_PM */
6625
David S. Miller1805b2f2011-10-24 18:18:09 -04006626static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6627{
6628 void __iomem *ioaddr = tp->mmio_addr;
6629
6630 /* WoL fails with 8168b when the receiver is disabled. */
6631 switch (tp->mac_version) {
6632 case RTL_GIGA_MAC_VER_11:
6633 case RTL_GIGA_MAC_VER_12:
6634 case RTL_GIGA_MAC_VER_17:
6635 pci_clear_master(tp->pci_dev);
6636
6637 RTL_W8(ChipCmd, CmdRxEnb);
6638 /* PCI commit */
6639 RTL_R8(ChipCmd);
6640 break;
6641 default:
6642 break;
6643 }
6644}
6645
Francois Romieu1765f952008-09-13 17:21:40 +02006646static void rtl_shutdown(struct pci_dev *pdev)
6647{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006648 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006649 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu2a15cd22012-03-06 01:14:12 +00006650 struct device *d = &pdev->dev;
6651
6652 pm_runtime_get_sync(d);
Francois Romieu1765f952008-09-13 17:21:40 +02006653
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006654 rtl8169_net_suspend(dev);
6655
Francois Romieucecb5fd2011-04-01 10:21:07 +02006656 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006657 rtl_rar_set(tp, dev->perm_addr);
6658
Hayes Wang92fc43b2011-07-06 15:58:03 +08006659 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006660
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006661 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006662 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
6663 rtl_wol_suspend_quirk(tp);
6664 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006665 }
6666
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006667 pci_wake_from_d3(pdev, true);
6668 pci_set_power_state(pdev, PCI_D3hot);
6669 }
françois romieu2a15cd22012-03-06 01:14:12 +00006670
6671 pm_runtime_put_noidle(d);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006672}
Francois Romieu5d06a992006-02-23 00:47:58 +01006673
Bill Pembertonbaf63292012-12-03 09:23:28 -05006674static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006675{
6676 struct net_device *dev = pci_get_drvdata(pdev);
6677 struct rtl8169_private *tp = netdev_priv(dev);
6678
6679 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
6680 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
6681 tp->mac_version == RTL_GIGA_MAC_VER_31) {
6682 rtl8168_driver_stop(tp);
6683 }
6684
6685 cancel_work_sync(&tp->wk.work);
6686
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006687 netif_napi_del(&tp->napi);
6688
Francois Romieue27566e2012-03-08 09:54:01 +01006689 unregister_netdev(dev);
6690
6691 rtl_release_firmware(tp);
6692
6693 if (pci_dev_run_wake(pdev))
6694 pm_runtime_get_noresume(&pdev->dev);
6695
6696 /* restore original MAC address */
6697 rtl_rar_set(tp, dev->perm_addr);
6698
6699 rtl_disable_msi(pdev, tp);
6700 rtl8169_release_board(pdev, dev, tp->mmio_addr);
6701 pci_set_drvdata(pdev, NULL);
6702}
6703
Francois Romieufa9c3852012-03-08 10:01:50 +01006704static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006705 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006706 .ndo_stop = rtl8169_close,
6707 .ndo_get_stats64 = rtl8169_get_stats64,
6708 .ndo_start_xmit = rtl8169_start_xmit,
6709 .ndo_tx_timeout = rtl8169_tx_timeout,
6710 .ndo_validate_addr = eth_validate_addr,
6711 .ndo_change_mtu = rtl8169_change_mtu,
6712 .ndo_fix_features = rtl8169_fix_features,
6713 .ndo_set_features = rtl8169_set_features,
6714 .ndo_set_mac_address = rtl_set_mac_address,
6715 .ndo_do_ioctl = rtl8169_ioctl,
6716 .ndo_set_rx_mode = rtl_set_rx_mode,
6717#ifdef CONFIG_NET_POLL_CONTROLLER
6718 .ndo_poll_controller = rtl8169_netpoll,
6719#endif
6720
6721};
6722
Francois Romieu31fa8b12012-03-08 10:09:40 +01006723static const struct rtl_cfg_info {
6724 void (*hw_start)(struct net_device *);
6725 unsigned int region;
6726 unsigned int align;
6727 u16 event_slow;
6728 unsigned features;
6729 u8 default_ver;
6730} rtl_cfg_infos [] = {
6731 [RTL_CFG_0] = {
6732 .hw_start = rtl_hw_start_8169,
6733 .region = 1,
6734 .align = 0,
6735 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
6736 .features = RTL_FEATURE_GMII,
6737 .default_ver = RTL_GIGA_MAC_VER_01,
6738 },
6739 [RTL_CFG_1] = {
6740 .hw_start = rtl_hw_start_8168,
6741 .region = 2,
6742 .align = 8,
6743 .event_slow = SYSErr | LinkChg | RxOverflow,
6744 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
6745 .default_ver = RTL_GIGA_MAC_VER_11,
6746 },
6747 [RTL_CFG_2] = {
6748 .hw_start = rtl_hw_start_8101,
6749 .region = 2,
6750 .align = 8,
6751 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
6752 PCSTimeout,
6753 .features = RTL_FEATURE_MSI,
6754 .default_ver = RTL_GIGA_MAC_VER_13,
6755 }
6756};
6757
6758/* Cfg9346_Unlock assumed. */
6759static unsigned rtl_try_msi(struct rtl8169_private *tp,
6760 const struct rtl_cfg_info *cfg)
6761{
6762 void __iomem *ioaddr = tp->mmio_addr;
6763 unsigned msi = 0;
6764 u8 cfg2;
6765
6766 cfg2 = RTL_R8(Config2) & ~MSIEnable;
6767 if (cfg->features & RTL_FEATURE_MSI) {
6768 if (pci_enable_msi(tp->pci_dev)) {
6769 netif_info(tp, hw, tp->dev, "no MSI. Back to INTx.\n");
6770 } else {
6771 cfg2 |= MSIEnable;
6772 msi = RTL_FEATURE_MSI;
6773 }
6774 }
6775 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6776 RTL_W8(Config2, cfg2);
6777 return msi;
6778}
6779
Hayes Wangc5583862012-07-02 17:23:22 +08006780DECLARE_RTL_COND(rtl_link_list_ready_cond)
6781{
6782 void __iomem *ioaddr = tp->mmio_addr;
6783
6784 return RTL_R8(MCU) & LINK_LIST_RDY;
6785}
6786
6787DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6788{
6789 void __iomem *ioaddr = tp->mmio_addr;
6790
6791 return (RTL_R8(MCU) & RXTX_EMPTY) == RXTX_EMPTY;
6792}
6793
Bill Pembertonbaf63292012-12-03 09:23:28 -05006794static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006795{
6796 void __iomem *ioaddr = tp->mmio_addr;
6797 u32 data;
6798
6799 tp->ocp_base = OCP_STD_PHY_BASE;
6800
6801 RTL_W32(MISC, RTL_R32(MISC) | RXDV_GATED_EN);
6802
6803 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6804 return;
6805
6806 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6807 return;
6808
6809 RTL_W8(ChipCmd, RTL_R8(ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
6810 msleep(1);
6811 RTL_W8(MCU, RTL_R8(MCU) & ~NOW_IS_OOB);
6812
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006813 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006814 data &= ~(1 << 14);
6815 r8168_mac_ocp_write(tp, 0xe8de, data);
6816
6817 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6818 return;
6819
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006820 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006821 data |= (1 << 15);
6822 r8168_mac_ocp_write(tp, 0xe8de, data);
6823
6824 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6825 return;
6826}
6827
Bill Pembertonbaf63292012-12-03 09:23:28 -05006828static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006829{
6830 switch (tp->mac_version) {
6831 case RTL_GIGA_MAC_VER_40:
6832 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00006833 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00006834 case RTL_GIGA_MAC_VER_43:
Hayes Wangc5583862012-07-02 17:23:22 +08006835 rtl_hw_init_8168g(tp);
6836 break;
6837
6838 default:
6839 break;
6840 }
6841}
6842
Bill Pembertonbaf63292012-12-03 09:23:28 -05006843static int
Francois Romieu3b6cf252012-03-08 09:59:04 +01006844rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
6845{
6846 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
6847 const unsigned int region = cfg->region;
6848 struct rtl8169_private *tp;
6849 struct mii_if_info *mii;
6850 struct net_device *dev;
6851 void __iomem *ioaddr;
6852 int chipset, i;
6853 int rc;
6854
6855 if (netif_msg_drv(&debug)) {
6856 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
6857 MODULENAME, RTL8169_VERSION);
6858 }
6859
6860 dev = alloc_etherdev(sizeof (*tp));
6861 if (!dev) {
6862 rc = -ENOMEM;
6863 goto out;
6864 }
6865
6866 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006867 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006868 tp = netdev_priv(dev);
6869 tp->dev = dev;
6870 tp->pci_dev = pdev;
6871 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
6872
6873 mii = &tp->mii;
6874 mii->dev = dev;
6875 mii->mdio_read = rtl_mdio_read;
6876 mii->mdio_write = rtl_mdio_write;
6877 mii->phy_id_mask = 0x1f;
6878 mii->reg_num_mask = 0x1f;
6879 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
6880
6881 /* disable ASPM completely as that cause random device stop working
6882 * problems as well as full system hangs for some PCIe devices users */
6883 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
6884 PCIE_LINK_STATE_CLKPM);
6885
6886 /* enable device (incl. PCI PM wakeup and hotplug setup) */
6887 rc = pci_enable_device(pdev);
6888 if (rc < 0) {
6889 netif_err(tp, probe, dev, "enable failure\n");
6890 goto err_out_free_dev_1;
6891 }
6892
6893 if (pci_set_mwi(pdev) < 0)
6894 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
6895
6896 /* make sure PCI base addr 1 is MMIO */
6897 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
6898 netif_err(tp, probe, dev,
6899 "region #%d not an MMIO resource, aborting\n",
6900 region);
6901 rc = -ENODEV;
6902 goto err_out_mwi_2;
6903 }
6904
6905 /* check for weird/broken PCI region reporting */
6906 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
6907 netif_err(tp, probe, dev,
6908 "Invalid PCI region size(s), aborting\n");
6909 rc = -ENODEV;
6910 goto err_out_mwi_2;
6911 }
6912
6913 rc = pci_request_regions(pdev, MODULENAME);
6914 if (rc < 0) {
6915 netif_err(tp, probe, dev, "could not request regions\n");
6916 goto err_out_mwi_2;
6917 }
6918
6919 tp->cp_cmd = RxChkSum;
6920
6921 if ((sizeof(dma_addr_t) > 4) &&
6922 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
6923 tp->cp_cmd |= PCIDAC;
6924 dev->features |= NETIF_F_HIGHDMA;
6925 } else {
6926 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6927 if (rc < 0) {
6928 netif_err(tp, probe, dev, "DMA configuration failed\n");
6929 goto err_out_free_res_3;
6930 }
6931 }
6932
6933 /* ioremap MMIO region */
6934 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
6935 if (!ioaddr) {
6936 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
6937 rc = -EIO;
6938 goto err_out_free_res_3;
6939 }
6940 tp->mmio_addr = ioaddr;
6941
6942 if (!pci_is_pcie(pdev))
6943 netif_info(tp, probe, dev, "not PCI Express\n");
6944
6945 /* Identify chip attached to board */
6946 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
6947
6948 rtl_init_rxcfg(tp);
6949
6950 rtl_irq_disable(tp);
6951
Hayes Wangc5583862012-07-02 17:23:22 +08006952 rtl_hw_initialize(tp);
6953
Francois Romieu3b6cf252012-03-08 09:59:04 +01006954 rtl_hw_reset(tp);
6955
6956 rtl_ack_events(tp, 0xffff);
6957
6958 pci_set_master(pdev);
6959
6960 /*
6961 * Pretend we are using VLANs; This bypasses a nasty bug where
6962 * Interrupts stop flowing on high load on 8110SCd controllers.
6963 */
6964 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
6965 tp->cp_cmd |= RxVlan;
6966
6967 rtl_init_mdio_ops(tp);
6968 rtl_init_pll_power_ops(tp);
6969 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006970 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006971
6972 rtl8169_print_mac_version(tp);
6973
6974 chipset = tp->mac_version;
6975 tp->txd_version = rtl_chip_infos[chipset].txd_version;
6976
6977 RTL_W8(Cfg9346, Cfg9346_Unlock);
6978 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
6979 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
6980 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
6981 tp->features |= RTL_FEATURE_WOL;
6982 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
6983 tp->features |= RTL_FEATURE_WOL;
6984 tp->features |= rtl_try_msi(tp, cfg);
6985 RTL_W8(Cfg9346, Cfg9346_Lock);
6986
6987 if (rtl_tbi_enabled(tp)) {
6988 tp->set_speed = rtl8169_set_speed_tbi;
6989 tp->get_settings = rtl8169_gset_tbi;
6990 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
6991 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
6992 tp->link_ok = rtl8169_tbi_link_ok;
6993 tp->do_ioctl = rtl_tbi_ioctl;
6994 } else {
6995 tp->set_speed = rtl8169_set_speed_xmii;
6996 tp->get_settings = rtl8169_gset_xmii;
6997 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
6998 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
6999 tp->link_ok = rtl8169_xmii_link_ok;
7000 tp->do_ioctl = rtl_xmii_ioctl;
7001 }
7002
7003 mutex_init(&tp->wk.mutex);
7004
7005 /* Get MAC address */
7006 for (i = 0; i < ETH_ALEN; i++)
7007 dev->dev_addr[i] = RTL_R8(MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007008
7009 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
7010 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007011
7012 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
7013
7014 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7015 * properly for all devices */
7016 dev->features |= NETIF_F_RXCSUM |
7017 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7018
7019 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7020 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7021 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7022 NETIF_F_HIGHDMA;
7023
7024 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
7025 /* 8110SCd requires hardware Rx VLAN - disallow toggling */
7026 dev->hw_features &= ~NETIF_F_HW_VLAN_RX;
7027
7028 dev->hw_features |= NETIF_F_RXALL;
7029 dev->hw_features |= NETIF_F_RXFCS;
7030
7031 tp->hw_start = cfg->hw_start;
7032 tp->event_slow = cfg->event_slow;
7033
7034 tp->opts1_mask = (tp->mac_version != RTL_GIGA_MAC_VER_01) ?
7035 ~(RxBOVF | RxFOVF) : ~0;
7036
7037 init_timer(&tp->timer);
7038 tp->timer.data = (unsigned long) dev;
7039 tp->timer.function = rtl8169_phy_timer;
7040
7041 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7042
7043 rc = register_netdev(dev);
7044 if (rc < 0)
7045 goto err_out_msi_4;
7046
7047 pci_set_drvdata(pdev, dev);
7048
Francois Romieu92a7c4e2012-03-10 10:42:12 +01007049 netif_info(tp, probe, dev, "%s at 0x%p, %pM, XID %08x IRQ %d\n",
7050 rtl_chip_infos[chipset].name, ioaddr, dev->dev_addr,
7051 (u32)(RTL_R32(TxConfig) & 0x9cf0f8ff), pdev->irq);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007052 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7053 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7054 "tx checksumming: %s]\n",
7055 rtl_chip_infos[chipset].jumbo_max,
7056 rtl_chip_infos[chipset].jumbo_tx_csum ? "ok" : "ko");
7057 }
7058
7059 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
7060 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
7061 tp->mac_version == RTL_GIGA_MAC_VER_31) {
7062 rtl8168_driver_start(tp);
7063 }
7064
7065 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
7066
7067 if (pci_dev_run_wake(pdev))
7068 pm_runtime_put_noidle(&pdev->dev);
7069
7070 netif_carrier_off(dev);
7071
7072out:
7073 return rc;
7074
7075err_out_msi_4:
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007076 netif_napi_del(&tp->napi);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007077 rtl_disable_msi(pdev, tp);
7078 iounmap(ioaddr);
7079err_out_free_res_3:
7080 pci_release_regions(pdev);
7081err_out_mwi_2:
7082 pci_clear_mwi(pdev);
7083 pci_disable_device(pdev);
7084err_out_free_dev_1:
7085 free_netdev(dev);
7086 goto out;
7087}
7088
Linus Torvalds1da177e2005-04-16 15:20:36 -07007089static struct pci_driver rtl8169_pci_driver = {
7090 .name = MODULENAME,
7091 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007092 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007093 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007094 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007095 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007096};
7097
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007098module_pci_driver(rtl8169_pci_driver);