blob: 0da95eb77d8e5b696d5a5197476a94c6f5df20db [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include "atom-bits.h"
32
33/* from radeon_encoder.c */
34extern uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040035radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
36 uint8_t dac);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037extern void radeon_link_encoder_connector(struct drm_device *dev);
38extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040039radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
Alex Deucher36868bd2011-01-06 21:19:21 -050040 uint32_t supported_device, u16 caps);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/* from radeon_connector.c */
43extern void
44radeon_add_atom_connector(struct drm_device *dev,
45 uint32_t connector_id,
46 uint32_t supported_device,
47 int connector_type,
48 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -040049 uint32_t igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -050050 uint16_t connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -040051 struct radeon_hpd *hpd,
52 struct radeon_router *router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053
54/* from radeon_legacy_encoder.c */
55extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040056radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057 uint32_t supported_device);
58
59union atom_supported_devices {
60 struct _ATOM_SUPPORTED_DEVICES_INFO info;
61 struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
62 struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
63};
64
Alex Deucher21240f92011-11-21 12:41:21 -050065static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
66 ATOM_GPIO_I2C_ASSIGMENT *gpio,
67 u8 index)
68{
69 /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
70 if ((rdev->family == CHIP_R420) ||
71 (rdev->family == CHIP_R423) ||
72 (rdev->family == CHIP_RV410)) {
73 if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
74 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
75 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
76 gpio->ucClkMaskShift = 0x19;
77 gpio->ucDataMaskShift = 0x18;
78 }
79 }
80
81 /* some evergreen boards have bad data for this entry */
82 if (ASIC_IS_DCE4(rdev)) {
83 if ((index == 7) &&
84 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
85 (gpio->sucI2cId.ucAccess == 0)) {
86 gpio->sucI2cId.ucAccess = 0x97;
87 gpio->ucDataMaskShift = 8;
88 gpio->ucDataEnShift = 8;
89 gpio->ucDataY_Shift = 8;
90 gpio->ucDataA_Shift = 8;
91 }
92 }
93
94 /* some DCE3 boards have bad data for this entry */
95 if (ASIC_IS_DCE3(rdev)) {
96 if ((index == 4) &&
97 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
98 (gpio->sucI2cId.ucAccess == 0x94))
99 gpio->sucI2cId.ucAccess = 0x14;
100 }
101}
102
103static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
104{
105 struct radeon_i2c_bus_rec i2c;
106
107 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
108
109 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
110 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
111 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
112 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
113 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
114 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
115 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
116 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
117 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
118 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
119 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
120 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
121 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
122 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
123 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
124 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
125
126 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
127 i2c.hw_capable = true;
128 else
129 i2c.hw_capable = false;
130
131 if (gpio->sucI2cId.ucAccess == 0xa0)
132 i2c.mm_i2c = true;
133 else
134 i2c.mm_i2c = false;
135
136 i2c.i2c_id = gpio->sucI2cId.ucAccess;
137
138 if (i2c.mask_clk_reg)
139 i2c.valid = true;
140 else
141 i2c.valid = false;
142
143 return i2c;
144}
145
Andi Kleence580fa2011-10-13 16:08:47 -0700146static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500147 uint8_t id)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200148{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149 struct atom_context *ctx = rdev->mode_info.atom_context;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500150 ATOM_GPIO_I2C_ASSIGMENT *gpio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151 struct radeon_i2c_bus_rec i2c;
152 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
153 struct _ATOM_GPIO_I2C_INFO *i2c_info;
Alex Deucher95beb692010-04-01 19:08:47 +0000154 uint16_t data_offset, size;
155 int i, num_indices;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200156
157 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
158 i2c.valid = false;
159
Alex Deucher95beb692010-04-01 19:08:47 +0000160 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400161 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162
Alex Deucher95beb692010-04-01 19:08:47 +0000163 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
164 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
165
166 for (i = 0; i < num_indices; i++) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400167 gpio = &i2c_info->asGPIO_Info[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200168
Alex Deucher21240f92011-11-21 12:41:21 -0500169 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucher3074adc2010-11-30 00:15:10 -0500170
Alex Deuchera084e6e2010-03-18 01:04:01 -0400171 if (gpio->sucI2cId.ucAccess == id) {
Alex Deucher21240f92011-11-21 12:41:21 -0500172 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400173 break;
174 }
Alex Deucherd3f420d2009-12-08 14:30:49 -0500175 }
176 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200177
178 return i2c;
179}
180
Alex Deucherf376b942010-08-05 21:21:16 -0400181void radeon_atombios_i2c_init(struct radeon_device *rdev)
182{
183 struct atom_context *ctx = rdev->mode_info.atom_context;
184 ATOM_GPIO_I2C_ASSIGMENT *gpio;
185 struct radeon_i2c_bus_rec i2c;
186 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
187 struct _ATOM_GPIO_I2C_INFO *i2c_info;
188 uint16_t data_offset, size;
189 int i, num_indices;
190 char stmp[32];
191
Alex Deucherf376b942010-08-05 21:21:16 -0400192 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
193 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
194
195 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
196 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
197
198 for (i = 0; i < num_indices; i++) {
199 gpio = &i2c_info->asGPIO_Info[i];
Alex Deucherea393022010-08-27 16:04:29 -0400200
Alex Deucher21240f92011-11-21 12:41:21 -0500201 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucherd7245022011-11-21 12:10:14 -0500202
Alex Deucher21240f92011-11-21 12:41:21 -0500203 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deucherea393022010-08-27 16:04:29 -0400204
Alex Deucher21240f92011-11-21 12:41:21 -0500205 if (i2c.valid) {
Alex Deucherf376b942010-08-05 21:21:16 -0400206 sprintf(stmp, "0x%x", i2c.i2c_id);
207 rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
208 }
209 }
210 }
211}
212
Andi Kleence580fa2011-10-13 16:08:47 -0700213static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500214 u8 id)
215{
216 struct atom_context *ctx = rdev->mode_info.atom_context;
217 struct radeon_gpio_rec gpio;
218 int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
219 struct _ATOM_GPIO_PIN_LUT *gpio_info;
220 ATOM_GPIO_PIN_ASSIGNMENT *pin;
221 u16 data_offset, size;
222 int i, num_indices;
223
224 memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
225 gpio.valid = false;
226
Alex Deuchera084e6e2010-03-18 01:04:01 -0400227 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
228 gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
Alex Deuchereed45b32009-12-04 14:45:27 -0500229
Alex Deuchera084e6e2010-03-18 01:04:01 -0400230 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
231 sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
Alex Deuchereed45b32009-12-04 14:45:27 -0500232
Alex Deuchera084e6e2010-03-18 01:04:01 -0400233 for (i = 0; i < num_indices; i++) {
234 pin = &gpio_info->asGPIO_Pin[i];
235 if (id == pin->ucGPIO_ID) {
236 gpio.id = pin->ucGPIO_ID;
Cédric Cano45894332011-02-11 19:45:37 -0500237 gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400238 gpio.mask = (1 << pin->ucGpioPinBitShift);
239 gpio.valid = true;
240 break;
241 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500242 }
243 }
244
245 return gpio;
246}
247
248static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
249 struct radeon_gpio_rec *gpio)
250{
251 struct radeon_hpd hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500252 u32 reg;
253
Jean Delvare1d978da2010-08-15 14:11:24 +0200254 memset(&hpd, 0, sizeof(struct radeon_hpd));
255
Alex Deucher82d118e2012-03-20 17:18:01 -0400256 if (ASIC_IS_DCE6(rdev))
257 reg = SI_DC_GPIO_HPD_A;
258 else if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500259 reg = EVERGREEN_DC_GPIO_HPD_A;
260 else
261 reg = AVIVO_DC_GPIO_HPD_A;
262
Alex Deuchereed45b32009-12-04 14:45:27 -0500263 hpd.gpio = *gpio;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500264 if (gpio->reg == reg) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500265 switch(gpio->mask) {
266 case (1 << 0):
267 hpd.hpd = RADEON_HPD_1;
268 break;
269 case (1 << 8):
270 hpd.hpd = RADEON_HPD_2;
271 break;
272 case (1 << 16):
273 hpd.hpd = RADEON_HPD_3;
274 break;
275 case (1 << 24):
276 hpd.hpd = RADEON_HPD_4;
277 break;
278 case (1 << 26):
279 hpd.hpd = RADEON_HPD_5;
280 break;
281 case (1 << 28):
282 hpd.hpd = RADEON_HPD_6;
283 break;
284 default:
285 hpd.hpd = RADEON_HPD_NONE;
286 break;
287 }
288 } else
289 hpd.hpd = RADEON_HPD_NONE;
290 return hpd;
291}
292
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200293static bool radeon_atom_apply_quirks(struct drm_device *dev,
294 uint32_t supported_device,
295 int *connector_type,
Alex Deucher848577e2009-07-08 16:15:30 -0400296 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deuchereed45b32009-12-04 14:45:27 -0500297 uint16_t *line_mux,
298 struct radeon_hpd *hpd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200299{
300
301 /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
302 if ((dev->pdev->device == 0x791e) &&
303 (dev->pdev->subsystem_vendor == 0x1043) &&
304 (dev->pdev->subsystem_device == 0x826d)) {
305 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
306 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
307 *connector_type = DRM_MODE_CONNECTOR_DVID;
308 }
309
Alex Deucherc86a9032010-02-18 14:14:58 -0500310 /* Asrock RS600 board lists the DVI port as HDMI */
311 if ((dev->pdev->device == 0x7941) &&
312 (dev->pdev->subsystem_vendor == 0x1849) &&
313 (dev->pdev->subsystem_device == 0x7941)) {
314 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
315 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
316 *connector_type = DRM_MODE_CONNECTOR_DVID;
317 }
318
Alex Deucherf36fce02010-09-27 11:33:00 -0400319 /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
320 if ((dev->pdev->device == 0x796e) &&
321 (dev->pdev->subsystem_vendor == 0x1462) &&
322 (dev->pdev->subsystem_device == 0x7302)) {
323 if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
324 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
325 return false;
326 }
327
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200328 /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
329 if ((dev->pdev->device == 0x7941) &&
330 (dev->pdev->subsystem_vendor == 0x147b) &&
331 (dev->pdev->subsystem_device == 0x2412)) {
332 if (*connector_type == DRM_MODE_CONNECTOR_DVII)
333 return false;
334 }
335
336 /* Falcon NW laptop lists vga ddc line for LVDS */
337 if ((dev->pdev->device == 0x5653) &&
338 (dev->pdev->subsystem_vendor == 0x1462) &&
339 (dev->pdev->subsystem_device == 0x0291)) {
Alex Deucher848577e2009-07-08 16:15:30 -0400340 if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341 i2c_bus->valid = false;
Alex Deucher848577e2009-07-08 16:15:30 -0400342 *line_mux = 53;
343 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200344 }
345
Alex Deucher4e3f9b782009-12-01 14:49:50 -0500346 /* HIS X1300 is DVI+VGA, not DVI+DVI */
347 if ((dev->pdev->device == 0x7146) &&
348 (dev->pdev->subsystem_vendor == 0x17af) &&
349 (dev->pdev->subsystem_device == 0x2058)) {
350 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
351 return false;
352 }
353
Dave Airlieaa1a7502009-12-04 11:51:34 +1000354 /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
355 if ((dev->pdev->device == 0x7142) &&
356 (dev->pdev->subsystem_vendor == 0x1458) &&
357 (dev->pdev->subsystem_device == 0x2134)) {
358 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
359 return false;
360 }
361
362
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200363 /* Funky macbooks */
364 if ((dev->pdev->device == 0x71C5) &&
365 (dev->pdev->subsystem_vendor == 0x106b) &&
366 (dev->pdev->subsystem_device == 0x0080)) {
367 if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
368 (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
369 return false;
Alex Deuchere1e8a5d2010-03-26 17:14:37 -0400370 if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
371 *line_mux = 0x90;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200372 }
373
Alex Deucherbe23da82011-01-18 18:26:11 +0000374 /* mac rv630, rv730, others */
375 if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
376 (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
377 *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
378 *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
Alex Deucherf598aa72011-01-04 00:43:39 -0500379 }
380
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381 /* ASUS HD 3600 XT board lists the DVI port as HDMI */
382 if ((dev->pdev->device == 0x9598) &&
383 (dev->pdev->subsystem_vendor == 0x1043) &&
384 (dev->pdev->subsystem_device == 0x01da)) {
Alex Deucher705af9c2009-09-10 16:31:13 -0400385 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400386 *connector_type = DRM_MODE_CONNECTOR_DVII;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200387 }
388 }
389
Alex Deuchere153b702010-07-20 18:07:22 -0400390 /* ASUS HD 3600 board lists the DVI port as HDMI */
391 if ((dev->pdev->device == 0x9598) &&
392 (dev->pdev->subsystem_vendor == 0x1043) &&
393 (dev->pdev->subsystem_device == 0x01e4)) {
394 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
395 *connector_type = DRM_MODE_CONNECTOR_DVII;
396 }
397 }
398
Alex Deucher705af9c2009-09-10 16:31:13 -0400399 /* ASUS HD 3450 board lists the DVI port as HDMI */
400 if ((dev->pdev->device == 0x95C5) &&
401 (dev->pdev->subsystem_vendor == 0x1043) &&
402 (dev->pdev->subsystem_device == 0x01e2)) {
403 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400404 *connector_type = DRM_MODE_CONNECTOR_DVII;
Alex Deucher705af9c2009-09-10 16:31:13 -0400405 }
406 }
407
408 /* some BIOSes seem to report DAC on HDMI - usually this is a board with
409 * HDMI + VGA reporting as HDMI
410 */
411 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
412 if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
413 *connector_type = DRM_MODE_CONNECTOR_VGA;
414 *line_mux = 0;
415 }
416 }
417
Alex Deucher4f87af42011-05-04 11:41:47 -0400418 /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
Alex Deucher2f299d52011-01-04 17:42:20 -0500419 * on the laptop and a DVI port on the docking station and
420 * both share the same encoder, hpd pin, and ddc line.
421 * So while the bios table is technically correct,
422 * we drop the DVI port here since xrandr has no concept of
423 * encoders and will try and drive both connectors
424 * with different crtcs which isn't possible on the hardware
425 * side and leaves no crtcs for LVDS or VGA.
426 */
Alex Deucher4f87af42011-05-04 11:41:47 -0400427 if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500428 (dev->pdev->subsystem_vendor == 0x1025) &&
429 (dev->pdev->subsystem_device == 0x013c)) {
430 if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400431 (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
Alex Deucher2f299d52011-01-04 17:42:20 -0500432 /* actually it's a DVI-D port not DVI-I */
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500433 *connector_type = DRM_MODE_CONNECTOR_DVID;
Alex Deucher2f299d52011-01-04 17:42:20 -0500434 return false;
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400435 }
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500436 }
437
Dave Airlieefa84502010-02-09 09:06:00 +1000438 /* XFX Pine Group device rv730 reports no VGA DDC lines
439 * even though they are wired up to record 0x93
440 */
441 if ((dev->pdev->device == 0x9498) &&
442 (dev->pdev->subsystem_vendor == 0x1682) &&
Alex Deucher1ebf1692012-05-23 11:48:59 -0400443 (dev->pdev->subsystem_device == 0x2452) &&
444 (i2c_bus->valid == false) &&
445 !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
Dave Airlieefa84502010-02-09 09:06:00 +1000446 struct radeon_device *rdev = dev->dev_private;
447 *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
448 }
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400449
450 /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
Tvrtko Ursulin52e9b392012-08-20 15:16:04 +0100451 if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400452 (dev->pdev->subsystem_vendor == 0x1734) &&
453 (dev->pdev->subsystem_device == 0x11bd)) {
454 if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
455 *connector_type = DRM_MODE_CONNECTOR_DVII;
456 *line_mux = 0x3103;
457 } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
458 *connector_type = DRM_MODE_CONNECTOR_DVII;
459 }
460 }
461
462
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200463 return true;
464}
465
466const int supported_devices_connector_convert[] = {
467 DRM_MODE_CONNECTOR_Unknown,
468 DRM_MODE_CONNECTOR_VGA,
469 DRM_MODE_CONNECTOR_DVII,
470 DRM_MODE_CONNECTOR_DVID,
471 DRM_MODE_CONNECTOR_DVIA,
472 DRM_MODE_CONNECTOR_SVIDEO,
473 DRM_MODE_CONNECTOR_Composite,
474 DRM_MODE_CONNECTOR_LVDS,
475 DRM_MODE_CONNECTOR_Unknown,
476 DRM_MODE_CONNECTOR_Unknown,
477 DRM_MODE_CONNECTOR_HDMIA,
478 DRM_MODE_CONNECTOR_HDMIB,
479 DRM_MODE_CONNECTOR_Unknown,
480 DRM_MODE_CONNECTOR_Unknown,
481 DRM_MODE_CONNECTOR_9PinDIN,
482 DRM_MODE_CONNECTOR_DisplayPort
483};
484
Alex Deucherb75fad02009-11-05 13:16:01 -0500485const uint16_t supported_devices_connector_object_id_convert[] = {
486 CONNECTOR_OBJECT_ID_NONE,
487 CONNECTOR_OBJECT_ID_VGA,
488 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
489 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
490 CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
491 CONNECTOR_OBJECT_ID_COMPOSITE,
492 CONNECTOR_OBJECT_ID_SVIDEO,
493 CONNECTOR_OBJECT_ID_LVDS,
494 CONNECTOR_OBJECT_ID_9PIN_DIN,
495 CONNECTOR_OBJECT_ID_9PIN_DIN,
496 CONNECTOR_OBJECT_ID_DISPLAYPORT,
497 CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
498 CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
499 CONNECTOR_OBJECT_ID_SVIDEO
500};
501
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200502const int object_connector_convert[] = {
503 DRM_MODE_CONNECTOR_Unknown,
504 DRM_MODE_CONNECTOR_DVII,
505 DRM_MODE_CONNECTOR_DVII,
506 DRM_MODE_CONNECTOR_DVID,
507 DRM_MODE_CONNECTOR_DVID,
508 DRM_MODE_CONNECTOR_VGA,
509 DRM_MODE_CONNECTOR_Composite,
510 DRM_MODE_CONNECTOR_SVIDEO,
511 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher705af9c2009-09-10 16:31:13 -0400512 DRM_MODE_CONNECTOR_Unknown,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200513 DRM_MODE_CONNECTOR_9PinDIN,
514 DRM_MODE_CONNECTOR_Unknown,
515 DRM_MODE_CONNECTOR_HDMIA,
516 DRM_MODE_CONNECTOR_HDMIB,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517 DRM_MODE_CONNECTOR_LVDS,
518 DRM_MODE_CONNECTOR_9PinDIN,
519 DRM_MODE_CONNECTOR_Unknown,
520 DRM_MODE_CONNECTOR_Unknown,
521 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher196c58d2010-01-07 14:22:32 -0500522 DRM_MODE_CONNECTOR_DisplayPort,
523 DRM_MODE_CONNECTOR_eDP,
524 DRM_MODE_CONNECTOR_Unknown
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525};
526
527bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
528{
529 struct radeon_device *rdev = dev->dev_private;
530 struct radeon_mode_info *mode_info = &rdev->mode_info;
531 struct atom_context *ctx = mode_info->atom_context;
532 int index = GetIndexIntoMasterTable(DATA, Object_Header);
Alex Deuchereed45b32009-12-04 14:45:27 -0500533 u16 size, data_offset;
534 u8 frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
Alex Deucher36868bd2011-01-06 21:19:21 -0500536 ATOM_ENCODER_OBJECT_TABLE *enc_obj;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400537 ATOM_OBJECT_TABLE *router_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200538 ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
539 ATOM_OBJECT_HEADER *obj_header;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400540 int i, j, k, path_size, device_support;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200541 int connector_type;
Alex Deuchereed45b32009-12-04 14:45:27 -0500542 u16 igp_lane_info, conn_id, connector_object_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200543 struct radeon_i2c_bus_rec ddc_bus;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400544 struct radeon_router router;
Alex Deuchereed45b32009-12-04 14:45:27 -0500545 struct radeon_gpio_rec gpio;
546 struct radeon_hpd hpd;
547
Alex Deuchera084e6e2010-03-18 01:04:01 -0400548 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200549 return false;
550
551 if (crev < 2)
552 return false;
553
554 obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
555 path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
556 (ctx->bios + data_offset +
557 le16_to_cpu(obj_header->usDisplayPathTableOffset));
558 con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
559 (ctx->bios + data_offset +
560 le16_to_cpu(obj_header->usConnectorObjectTableOffset));
Alex Deucher36868bd2011-01-06 21:19:21 -0500561 enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
562 (ctx->bios + data_offset +
563 le16_to_cpu(obj_header->usEncoderObjectTableOffset));
Alex Deucher26b5bc92010-08-05 21:21:18 -0400564 router_obj = (ATOM_OBJECT_TABLE *)
565 (ctx->bios + data_offset +
566 le16_to_cpu(obj_header->usRouterObjectTableOffset));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 device_support = le16_to_cpu(obj_header->usDeviceSupport);
568
569 path_size = 0;
570 for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
571 uint8_t *addr = (uint8_t *) path_obj->asDispPath;
572 ATOM_DISPLAY_OBJECT_PATH *path;
573 addr += path_size;
574 path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
575 path_size += le16_to_cpu(path->usSize);
Alex Deucher5137ee92010-08-12 18:58:47 -0400576
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200577 if (device_support & le16_to_cpu(path->usDeviceTag)) {
578 uint8_t con_obj_id, con_obj_num, con_obj_type;
579
580 con_obj_id =
581 (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
582 >> OBJECT_ID_SHIFT;
583 con_obj_num =
584 (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
585 >> ENUM_ID_SHIFT;
586 con_obj_type =
587 (le16_to_cpu(path->usConnObjectId) &
588 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
589
Dave Airlie4bbd4972009-09-25 08:56:12 +1000590 /* TODO CV support */
591 if (le16_to_cpu(path->usDeviceTag) ==
592 ATOM_DEVICE_CV_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200593 continue;
594
Alex Deucheree59f2b2009-11-05 13:11:46 -0500595 /* IGP chips */
596 if ((rdev->flags & RADEON_IS_IGP) &&
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 (con_obj_id ==
598 CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
599 uint16_t igp_offset = 0;
600 ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
601
602 index =
603 GetIndexIntoMasterTable(DATA,
604 IntegratedSystemInfo);
605
Alex Deuchera084e6e2010-03-18 01:04:01 -0400606 if (atom_parse_data_header(ctx, index, &size, &frev,
607 &crev, &igp_offset)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200608
Alex Deuchera084e6e2010-03-18 01:04:01 -0400609 if (crev >= 2) {
610 igp_obj =
611 (ATOM_INTEGRATED_SYSTEM_INFO_V2
612 *) (ctx->bios + igp_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200613
Alex Deuchera084e6e2010-03-18 01:04:01 -0400614 if (igp_obj) {
615 uint32_t slot_config, ct;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200616
Alex Deuchera084e6e2010-03-18 01:04:01 -0400617 if (con_obj_num == 1)
618 slot_config =
619 igp_obj->
620 ulDDISlot1Config;
621 else
622 slot_config =
623 igp_obj->
624 ulDDISlot2Config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200625
Alex Deuchera084e6e2010-03-18 01:04:01 -0400626 ct = (slot_config >> 16) & 0xff;
627 connector_type =
628 object_connector_convert
629 [ct];
630 connector_object_id = ct;
631 igp_lane_info =
632 slot_config & 0xffff;
633 } else
634 continue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635 } else
636 continue;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400637 } else {
638 igp_lane_info = 0;
639 connector_type =
640 object_connector_convert[con_obj_id];
641 connector_object_id = con_obj_id;
642 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200643 } else {
644 igp_lane_info = 0;
645 connector_type =
646 object_connector_convert[con_obj_id];
Alex Deucherb75fad02009-11-05 13:16:01 -0500647 connector_object_id = con_obj_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200648 }
649
650 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
651 continue;
652
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000653 router.ddc_valid = false;
654 router.cd_valid = false;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400655 for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
656 uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200657
Alex Deucher26b5bc92010-08-05 21:21:18 -0400658 grph_obj_id =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659 (le16_to_cpu(path->usGraphicObjIds[j]) &
660 OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400661 grph_obj_num =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200662 (le16_to_cpu(path->usGraphicObjIds[j]) &
663 ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400664 grph_obj_type =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200665 (le16_to_cpu(path->usGraphicObjIds[j]) &
666 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
667
Alex Deucher26b5bc92010-08-05 21:21:18 -0400668 if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
Alex Deucher36868bd2011-01-06 21:19:21 -0500669 for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
670 u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
671 if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
672 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
673 (ctx->bios + data_offset +
674 le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
675 ATOM_ENCODER_CAP_RECORD *cap_record;
676 u16 caps = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200677
John Lindgren97ea5302011-03-24 23:28:31 +0000678 while (record->ucRecordSize > 0 &&
679 record->ucRecordType > 0 &&
Alex Deucher36868bd2011-01-06 21:19:21 -0500680 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
681 switch (record->ucRecordType) {
682 case ATOM_ENCODER_CAP_RECORD_TYPE:
683 cap_record =(ATOM_ENCODER_CAP_RECORD *)
684 record;
685 caps = le16_to_cpu(cap_record->usEncoderCap);
686 break;
687 }
688 record = (ATOM_COMMON_RECORD_HEADER *)
689 ((char *)record + record->ucRecordSize);
690 }
691 radeon_add_atom_encoder(dev,
692 encoder_obj,
693 le16_to_cpu
694 (path->
695 usDeviceTag),
696 caps);
697 }
698 }
Alex Deucher26b5bc92010-08-05 21:21:18 -0400699 } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400700 for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000701 u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400702 if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
703 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
704 (ctx->bios + data_offset +
705 le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
706 ATOM_I2C_RECORD *i2c_record;
707 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
708 ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
Alex Deucherfb939df2010-11-08 16:08:29 +0000709 ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400710 ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
711 (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
712 (ctx->bios + data_offset +
713 le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
714 int enum_id;
715
716 router.router_id = router_obj_id;
717 for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
718 enum_id++) {
719 if (le16_to_cpu(path->usConnObjectId) ==
720 le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
721 break;
722 }
723
John Lindgren97ea5302011-03-24 23:28:31 +0000724 while (record->ucRecordSize > 0 &&
725 record->ucRecordType > 0 &&
Alex Deucher26b5bc92010-08-05 21:21:18 -0400726 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
727 switch (record->ucRecordType) {
728 case ATOM_I2C_RECORD_TYPE:
729 i2c_record =
730 (ATOM_I2C_RECORD *)
731 record;
732 i2c_config =
733 (ATOM_I2C_ID_CONFIG_ACCESS *)
734 &i2c_record->sucI2cId;
735 router.i2c_info =
736 radeon_lookup_i2c_gpio(rdev,
737 i2c_config->
738 ucAccess);
739 router.i2c_addr = i2c_record->ucI2CAddr >> 1;
740 break;
741 case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
742 ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
743 record;
Alex Deucherfb939df2010-11-08 16:08:29 +0000744 router.ddc_valid = true;
745 router.ddc_mux_type = ddc_path->ucMuxType;
746 router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
747 router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
748 break;
749 case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
750 cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
751 record;
752 router.cd_valid = true;
753 router.cd_mux_type = cd_path->ucMuxType;
754 router.cd_mux_control_pin = cd_path->ucMuxControlPin;
755 router.cd_mux_state = cd_path->ucMuxState[enum_id];
Alex Deucher26b5bc92010-08-05 21:21:18 -0400756 break;
757 }
758 record = (ATOM_COMMON_RECORD_HEADER *)
759 ((char *)record + record->ucRecordSize);
760 }
761 }
762 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200763 }
764 }
765
Alex Deuchereed45b32009-12-04 14:45:27 -0500766 /* look up gpio for ddc, hpd */
Alex Deucher2bfcc0f2010-05-18 19:26:46 -0400767 ddc_bus.valid = false;
768 hpd.hpd = RADEON_HPD_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200769 if ((le16_to_cpu(path->usDeviceTag) &
Alex Deuchereed45b32009-12-04 14:45:27 -0500770 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200771 for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
772 if (le16_to_cpu(path->usConnObjectId) ==
773 le16_to_cpu(con_obj->asObjects[j].
774 usObjectID)) {
775 ATOM_COMMON_RECORD_HEADER
776 *record =
777 (ATOM_COMMON_RECORD_HEADER
778 *)
779 (ctx->bios + data_offset +
780 le16_to_cpu(con_obj->
781 asObjects[j].
782 usRecordOffset));
783 ATOM_I2C_RECORD *i2c_record;
Alex Deuchereed45b32009-12-04 14:45:27 -0500784 ATOM_HPD_INT_RECORD *hpd_record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500785 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500786
John Lindgren97ea5302011-03-24 23:28:31 +0000787 while (record->ucRecordSize > 0 &&
788 record->ucRecordType > 0 &&
789 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500790 switch (record->ucRecordType) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200791 case ATOM_I2C_RECORD_TYPE:
792 i2c_record =
Alex Deuchereed45b32009-12-04 14:45:27 -0500793 (ATOM_I2C_RECORD *)
794 record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500795 i2c_config =
796 (ATOM_I2C_ID_CONFIG_ACCESS *)
797 &i2c_record->sucI2cId;
Alex Deuchereed45b32009-12-04 14:45:27 -0500798 ddc_bus = radeon_lookup_i2c_gpio(rdev,
Alex Deucherd3f420d2009-12-08 14:30:49 -0500799 i2c_config->
800 ucAccess);
Alex Deuchereed45b32009-12-04 14:45:27 -0500801 break;
802 case ATOM_HPD_INT_RECORD_TYPE:
803 hpd_record =
804 (ATOM_HPD_INT_RECORD *)
805 record;
806 gpio = radeon_lookup_gpio(rdev,
807 hpd_record->ucHPDIntGPIOID);
808 hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
809 hpd.plugged_state = hpd_record->ucPlugged_PinState;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200810 break;
811 }
812 record =
813 (ATOM_COMMON_RECORD_HEADER
814 *) ((char *)record
815 +
816 record->
817 ucRecordSize);
818 }
819 break;
820 }
821 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500822 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500824 /* needed for aux chan transactions */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400825 ddc_bus.hpd = hpd.hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500826
Alex Deucher705af9c2009-09-10 16:31:13 -0400827 conn_id = le16_to_cpu(path->usConnObjectId);
828
829 if (!radeon_atom_apply_quirks
830 (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -0500831 &ddc_bus, &conn_id, &hpd))
Alex Deucher705af9c2009-09-10 16:31:13 -0400832 continue;
833
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200834 radeon_add_atom_connector(dev,
Alex Deucher705af9c2009-09-10 16:31:13 -0400835 conn_id,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200836 le16_to_cpu(path->
837 usDeviceTag),
838 connector_type, &ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -0400839 igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -0500840 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -0400841 &hpd,
842 &router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843
844 }
845 }
846
847 radeon_link_encoder_connector(dev);
848
849 return true;
850}
851
Alex Deucherb75fad02009-11-05 13:16:01 -0500852static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
853 int connector_type,
854 uint16_t devices)
855{
856 struct radeon_device *rdev = dev->dev_private;
857
858 if (rdev->flags & RADEON_IS_IGP) {
859 return supported_devices_connector_object_id_convert
860 [connector_type];
861 } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
862 (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
863 (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
864 struct radeon_mode_info *mode_info = &rdev->mode_info;
865 struct atom_context *ctx = mode_info->atom_context;
866 int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
867 uint16_t size, data_offset;
868 uint8_t frev, crev;
869 ATOM_XTMDS_INFO *xtmds;
870
Alex Deuchera084e6e2010-03-18 01:04:01 -0400871 if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
872 xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
Alex Deucherb75fad02009-11-05 13:16:01 -0500873
Alex Deuchera084e6e2010-03-18 01:04:01 -0400874 if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
875 if (connector_type == DRM_MODE_CONNECTOR_DVII)
876 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
877 else
878 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
879 } else {
880 if (connector_type == DRM_MODE_CONNECTOR_DVII)
881 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
882 else
883 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
884 }
885 } else
886 return supported_devices_connector_object_id_convert
887 [connector_type];
Alex Deucherb75fad02009-11-05 13:16:01 -0500888 } else {
889 return supported_devices_connector_object_id_convert
890 [connector_type];
891 }
892}
893
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894struct bios_connector {
895 bool valid;
Alex Deucher705af9c2009-09-10 16:31:13 -0400896 uint16_t line_mux;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200897 uint16_t devices;
898 int connector_type;
899 struct radeon_i2c_bus_rec ddc_bus;
Alex Deuchereed45b32009-12-04 14:45:27 -0500900 struct radeon_hpd hpd;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901};
902
903bool radeon_get_atom_connector_info_from_supported_devices_table(struct
904 drm_device
905 *dev)
906{
907 struct radeon_device *rdev = dev->dev_private;
908 struct radeon_mode_info *mode_info = &rdev->mode_info;
909 struct atom_context *ctx = mode_info->atom_context;
910 int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
911 uint16_t size, data_offset;
912 uint8_t frev, crev;
913 uint16_t device_support;
914 uint8_t dac;
915 union atom_supported_devices *supported_devices;
Alex Deuchereed45b32009-12-04 14:45:27 -0500916 int i, j, max_device;
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000917 struct bios_connector *bios_connectors;
918 size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400919 struct radeon_router router;
920
Alex Deucherfb939df2010-11-08 16:08:29 +0000921 router.ddc_valid = false;
922 router.cd_valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000924 bios_connectors = kzalloc(bc_size, GFP_KERNEL);
925 if (!bios_connectors)
Alex Deuchera084e6e2010-03-18 01:04:01 -0400926 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000928 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
929 &data_offset)) {
930 kfree(bios_connectors);
931 return false;
932 }
933
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934 supported_devices =
935 (union atom_supported_devices *)(ctx->bios + data_offset);
936
937 device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
938
Alex Deuchereed45b32009-12-04 14:45:27 -0500939 if (frev > 1)
940 max_device = ATOM_MAX_SUPPORTED_DEVICE;
941 else
942 max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
943
944 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945 ATOM_CONNECTOR_INFO_I2C ci =
946 supported_devices->info.asConnInfo[i];
947
948 bios_connectors[i].valid = false;
949
950 if (!(device_support & (1 << i))) {
951 continue;
952 }
953
954 if (i == ATOM_DEVICE_CV_INDEX) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000955 DRM_DEBUG_KMS("Skipping Component Video\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956 continue;
957 }
958
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959 bios_connectors[i].connector_type =
960 supported_devices_connector_convert[ci.sucConnectorInfo.
961 sbfAccess.
962 bfConnectorType];
963
964 if (bios_connectors[i].connector_type ==
965 DRM_MODE_CONNECTOR_Unknown)
966 continue;
967
968 dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
969
Alex Deucherd3f420d2009-12-08 14:30:49 -0500970 bios_connectors[i].line_mux =
971 ci.sucI2cId.ucAccess;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972
973 /* give tv unique connector ids */
974 if (i == ATOM_DEVICE_TV1_INDEX) {
975 bios_connectors[i].ddc_bus.valid = false;
976 bios_connectors[i].line_mux = 50;
977 } else if (i == ATOM_DEVICE_TV2_INDEX) {
978 bios_connectors[i].ddc_bus.valid = false;
979 bios_connectors[i].line_mux = 51;
980 } else if (i == ATOM_DEVICE_CV_INDEX) {
981 bios_connectors[i].ddc_bus.valid = false;
982 bios_connectors[i].line_mux = 52;
983 } else
984 bios_connectors[i].ddc_bus =
Alex Deuchereed45b32009-12-04 14:45:27 -0500985 radeon_lookup_i2c_gpio(rdev,
986 bios_connectors[i].line_mux);
987
988 if ((crev > 1) && (frev > 1)) {
989 u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
990 switch (isb) {
991 case 0x4:
992 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
993 break;
994 case 0xa:
995 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
996 break;
997 default:
998 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
999 break;
1000 }
1001 } else {
1002 if (i == ATOM_DEVICE_DFP1_INDEX)
1003 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
1004 else if (i == ATOM_DEVICE_DFP2_INDEX)
1005 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
1006 else
1007 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
1008 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001009
1010 /* Always set the connector type to VGA for CRT1/CRT2. if they are
1011 * shared with a DVI port, we'll pick up the DVI connector when we
1012 * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
1013 */
1014 if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
1015 bios_connectors[i].connector_type =
1016 DRM_MODE_CONNECTOR_VGA;
1017
1018 if (!radeon_atom_apply_quirks
1019 (dev, (1 << i), &bios_connectors[i].connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -05001020 &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
1021 &bios_connectors[i].hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022 continue;
1023
1024 bios_connectors[i].valid = true;
1025 bios_connectors[i].devices = (1 << i);
1026
1027 if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
1028 radeon_add_atom_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001029 radeon_get_encoder_enum(dev,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001030 (1 << i),
1031 dac),
Alex Deucher36868bd2011-01-06 21:19:21 -05001032 (1 << i),
1033 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 else
1035 radeon_add_legacy_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001036 radeon_get_encoder_enum(dev,
Alex Deucherf56cd642009-12-18 11:28:22 -05001037 (1 << i),
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038 dac),
1039 (1 << i));
1040 }
1041
1042 /* combine shared connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001043 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001044 if (bios_connectors[i].valid) {
Alex Deuchereed45b32009-12-04 14:45:27 -05001045 for (j = 0; j < max_device; j++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001046 if (bios_connectors[j].valid && (i != j)) {
1047 if (bios_connectors[i].line_mux ==
1048 bios_connectors[j].line_mux) {
Alex Deucherf56cd642009-12-18 11:28:22 -05001049 /* make sure not to combine LVDS */
1050 if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1051 bios_connectors[i].line_mux = 53;
1052 bios_connectors[i].ddc_bus.valid = false;
1053 continue;
1054 }
1055 if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1056 bios_connectors[j].line_mux = 53;
1057 bios_connectors[j].ddc_bus.valid = false;
1058 continue;
1059 }
1060 /* combine analog and digital for DVI-I */
1061 if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1062 (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
1063 ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1064 (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
1065 bios_connectors[i].devices |=
1066 bios_connectors[j].devices;
1067 bios_connectors[i].connector_type =
1068 DRM_MODE_CONNECTOR_DVII;
1069 if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
Alex Deuchereed45b32009-12-04 14:45:27 -05001070 bios_connectors[i].hpd =
1071 bios_connectors[j].hpd;
Alex Deucherf56cd642009-12-18 11:28:22 -05001072 bios_connectors[j].valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001073 }
1074 }
1075 }
1076 }
1077 }
1078 }
1079
1080 /* add the connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001081 for (i = 0; i < max_device; i++) {
Alex Deucherb75fad02009-11-05 13:16:01 -05001082 if (bios_connectors[i].valid) {
1083 uint16_t connector_object_id =
1084 atombios_get_connector_object_id(dev,
1085 bios_connectors[i].connector_type,
1086 bios_connectors[i].devices);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001087 radeon_add_atom_connector(dev,
1088 bios_connectors[i].line_mux,
1089 bios_connectors[i].devices,
1090 bios_connectors[i].
1091 connector_type,
1092 &bios_connectors[i].ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -04001093 0,
Alex Deuchereed45b32009-12-04 14:45:27 -05001094 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -04001095 &bios_connectors[i].hpd,
1096 &router);
Alex Deucherb75fad02009-11-05 13:16:01 -05001097 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001098 }
1099
1100 radeon_link_encoder_connector(dev);
1101
Prarit Bhargavaf49d2732010-05-24 10:24:07 +10001102 kfree(bios_connectors);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103 return true;
1104}
1105
1106union firmware_info {
1107 ATOM_FIRMWARE_INFO info;
1108 ATOM_FIRMWARE_INFO_V1_2 info_12;
1109 ATOM_FIRMWARE_INFO_V1_3 info_13;
1110 ATOM_FIRMWARE_INFO_V1_4 info_14;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001111 ATOM_FIRMWARE_INFO_V2_1 info_21;
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001112 ATOM_FIRMWARE_INFO_V2_2 info_22;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001113};
1114
1115bool radeon_atom_get_clock_info(struct drm_device *dev)
1116{
1117 struct radeon_device *rdev = dev->dev_private;
1118 struct radeon_mode_info *mode_info = &rdev->mode_info;
1119 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1120 union firmware_info *firmware_info;
1121 uint8_t frev, crev;
1122 struct radeon_pll *p1pll = &rdev->clock.p1pll;
1123 struct radeon_pll *p2pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001124 struct radeon_pll *dcpll = &rdev->clock.dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 struct radeon_pll *spll = &rdev->clock.spll;
1126 struct radeon_pll *mpll = &rdev->clock.mpll;
1127 uint16_t data_offset;
1128
Alex Deuchera084e6e2010-03-18 01:04:01 -04001129 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1130 &frev, &crev, &data_offset)) {
1131 firmware_info =
1132 (union firmware_info *)(mode_info->atom_context->bios +
1133 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001134 /* pixel clocks */
1135 p1pll->reference_freq =
1136 le16_to_cpu(firmware_info->info.usReferenceClock);
1137 p1pll->reference_div = 0;
1138
Mathias Fröhlichbc293e52009-10-19 17:49:49 -04001139 if (crev < 2)
1140 p1pll->pll_out_min =
1141 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
1142 else
1143 p1pll->pll_out_min =
1144 le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001145 p1pll->pll_out_max =
1146 le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
1147
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001148 if (crev >= 4) {
1149 p1pll->lcd_pll_out_min =
1150 le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
1151 if (p1pll->lcd_pll_out_min == 0)
1152 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1153 p1pll->lcd_pll_out_max =
1154 le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
1155 if (p1pll->lcd_pll_out_max == 0)
1156 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1157 } else {
1158 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1159 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1160 }
1161
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001162 if (p1pll->pll_out_min == 0) {
1163 if (ASIC_IS_AVIVO(rdev))
1164 p1pll->pll_out_min = 64800;
1165 else
1166 p1pll->pll_out_min = 20000;
1167 }
1168
1169 p1pll->pll_in_min =
1170 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
1171 p1pll->pll_in_max =
1172 le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
1173
1174 *p2pll = *p1pll;
1175
1176 /* system clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001177 if (ASIC_IS_DCE4(rdev))
1178 spll->reference_freq =
1179 le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
1180 else
1181 spll->reference_freq =
1182 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001183 spll->reference_div = 0;
1184
1185 spll->pll_out_min =
1186 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
1187 spll->pll_out_max =
1188 le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
1189
1190 /* ??? */
1191 if (spll->pll_out_min == 0) {
1192 if (ASIC_IS_AVIVO(rdev))
1193 spll->pll_out_min = 64800;
1194 else
1195 spll->pll_out_min = 20000;
1196 }
1197
1198 spll->pll_in_min =
1199 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
1200 spll->pll_in_max =
1201 le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
1202
1203 /* memory clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001204 if (ASIC_IS_DCE4(rdev))
1205 mpll->reference_freq =
1206 le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
1207 else
1208 mpll->reference_freq =
1209 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001210 mpll->reference_div = 0;
1211
1212 mpll->pll_out_min =
1213 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
1214 mpll->pll_out_max =
1215 le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
1216
1217 /* ??? */
1218 if (mpll->pll_out_min == 0) {
1219 if (ASIC_IS_AVIVO(rdev))
1220 mpll->pll_out_min = 64800;
1221 else
1222 mpll->pll_out_min = 20000;
1223 }
1224
1225 mpll->pll_in_min =
1226 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
1227 mpll->pll_in_max =
1228 le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
1229
1230 rdev->clock.default_sclk =
1231 le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
1232 rdev->clock.default_mclk =
1233 le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
1234
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001235 if (ASIC_IS_DCE4(rdev)) {
1236 rdev->clock.default_dispclk =
1237 le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001238 if (rdev->clock.default_dispclk == 0) {
1239 if (ASIC_IS_DCE5(rdev))
1240 rdev->clock.default_dispclk = 54000; /* 540 Mhz */
1241 else
1242 rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1243 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001244 rdev->clock.dp_extclk =
1245 le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
1246 }
1247 *dcpll = *p1pll;
1248
Alex Deucherb20f9be2011-06-08 13:01:11 -04001249 rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
1250 if (rdev->clock.max_pixel_clock == 0)
1251 rdev->clock.max_pixel_clock = 40000;
1252
Alex Deucheraf7912e2012-07-26 09:50:57 -04001253 /* not technically a clock, but... */
1254 rdev->mode_info.firmware_flags =
1255 le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
1256
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257 return true;
1258 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001259
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001260 return false;
1261}
1262
Alex Deucher06b64762010-01-05 11:27:29 -05001263union igp_info {
1264 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1265 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
Alex Deucher3838f462012-07-25 12:32:59 -04001266 struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1267 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
Alex Deucherc2037ad2012-07-25 12:45:16 -04001268 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
Alex Deucher06b64762010-01-05 11:27:29 -05001269};
1270
1271bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1272{
1273 struct radeon_mode_info *mode_info = &rdev->mode_info;
1274 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1275 union igp_info *igp_info;
1276 u8 frev, crev;
1277 u16 data_offset;
1278
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001279 /* sideport is AMD only */
1280 if (rdev->family == CHIP_RS600)
1281 return false;
1282
Alex Deuchera084e6e2010-03-18 01:04:01 -04001283 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1284 &frev, &crev, &data_offset)) {
1285 igp_info = (union igp_info *)(mode_info->atom_context->bios +
Alex Deucher06b64762010-01-05 11:27:29 -05001286 data_offset);
Alex Deucher06b64762010-01-05 11:27:29 -05001287 switch (crev) {
1288 case 1:
Cédric Cano45894332011-02-11 19:45:37 -05001289 if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001290 return true;
Alex Deucher06b64762010-01-05 11:27:29 -05001291 break;
1292 case 2:
Cédric Cano45894332011-02-11 19:45:37 -05001293 if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
Alex Deucher06b64762010-01-05 11:27:29 -05001294 return true;
1295 break;
1296 default:
1297 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1298 break;
1299 }
1300 }
1301 return false;
1302}
1303
Dave Airlie445282d2009-09-09 17:40:54 +10001304bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1305 struct radeon_encoder_int_tmds *tmds)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001306{
1307 struct drm_device *dev = encoder->base.dev;
1308 struct radeon_device *rdev = dev->dev_private;
1309 struct radeon_mode_info *mode_info = &rdev->mode_info;
1310 int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1311 uint16_t data_offset;
1312 struct _ATOM_TMDS_INFO *tmds_info;
1313 uint8_t frev, crev;
1314 uint16_t maxfreq;
1315 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001316
Alex Deuchera084e6e2010-03-18 01:04:01 -04001317 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1318 &frev, &crev, &data_offset)) {
1319 tmds_info =
1320 (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1321 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001322
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001323 maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1324 for (i = 0; i < 4; i++) {
1325 tmds->tmds_pll[i].freq =
1326 le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1327 tmds->tmds_pll[i].value =
1328 tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1329 tmds->tmds_pll[i].value |=
1330 (tmds_info->asMiscInfo[i].
1331 ucPLL_VCO_Gain & 0x3f) << 6;
1332 tmds->tmds_pll[i].value |=
1333 (tmds_info->asMiscInfo[i].
1334 ucPLL_DutyCycle & 0xf) << 12;
1335 tmds->tmds_pll[i].value |=
1336 (tmds_info->asMiscInfo[i].
1337 ucPLL_VoltageSwing & 0xf) << 16;
1338
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001339 DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001340 tmds->tmds_pll[i].freq,
1341 tmds->tmds_pll[i].value);
1342
1343 if (maxfreq == tmds->tmds_pll[i].freq) {
1344 tmds->tmds_pll[i].freq = 0xffffffff;
1345 break;
1346 }
1347 }
Dave Airlie445282d2009-09-09 17:40:54 +10001348 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001349 }
Dave Airlie445282d2009-09-09 17:40:54 +10001350 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351}
1352
Alex Deucherba032a52010-10-04 17:13:01 -04001353bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
1354 struct radeon_atom_ss *ss,
1355 int id)
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001356{
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001357 struct radeon_mode_info *mode_info = &rdev->mode_info;
1358 int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
Alex Deucherba032a52010-10-04 17:13:01 -04001359 uint16_t data_offset, size;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001360 struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1361 uint8_t frev, crev;
Alex Deucherba032a52010-10-04 17:13:01 -04001362 int i, num_indices;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001363
Alex Deucherba032a52010-10-04 17:13:01 -04001364 memset(ss, 0, sizeof(struct radeon_atom_ss));
1365 if (atom_parse_data_header(mode_info->atom_context, index, &size,
Alex Deuchera084e6e2010-03-18 01:04:01 -04001366 &frev, &crev, &data_offset)) {
1367 ss_info =
1368 (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001369
Alex Deucherba032a52010-10-04 17:13:01 -04001370 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1371 sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001372
Alex Deucherba032a52010-10-04 17:13:01 -04001373 for (i = 0; i < num_indices; i++) {
Alex Deucher279b2152009-12-08 14:07:03 -05001374 if (ss_info->asSS_Info[i].ucSS_Id == id) {
1375 ss->percentage =
1376 le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
1377 ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
1378 ss->step = ss_info->asSS_Info[i].ucSS_Step;
1379 ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
1380 ss->range = ss_info->asSS_Info[i].ucSS_Range;
1381 ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
Alex Deucherba032a52010-10-04 17:13:01 -04001382 return true;
Alex Deucher279b2152009-12-08 14:07:03 -05001383 }
1384 }
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001385 }
Alex Deucherba032a52010-10-04 17:13:01 -04001386 return false;
1387}
1388
Alex Deucher4339c442010-11-22 17:56:25 -05001389static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
1390 struct radeon_atom_ss *ss,
1391 int id)
1392{
1393 struct radeon_mode_info *mode_info = &rdev->mode_info;
1394 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1395 u16 data_offset, size;
Alex Deucher3838f462012-07-25 12:32:59 -04001396 union igp_info *igp_info;
Alex Deucher4339c442010-11-22 17:56:25 -05001397 u8 frev, crev;
1398 u16 percentage = 0, rate = 0;
1399
1400 /* get any igp specific overrides */
1401 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1402 &frev, &crev, &data_offset)) {
Alex Deucher3838f462012-07-25 12:32:59 -04001403 igp_info = (union igp_info *)
Alex Deucher4339c442010-11-22 17:56:25 -05001404 (mode_info->atom_context->bios + data_offset);
Alex Deucher3838f462012-07-25 12:32:59 -04001405 switch (crev) {
1406 case 6:
1407 switch (id) {
1408 case ASIC_INTERNAL_SS_ON_TMDS:
1409 percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
1410 rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
1411 break;
1412 case ASIC_INTERNAL_SS_ON_HDMI:
1413 percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
1414 rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
1415 break;
1416 case ASIC_INTERNAL_SS_ON_LVDS:
1417 percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
1418 rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
1419 break;
1420 }
Alex Deucher4339c442010-11-22 17:56:25 -05001421 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001422 case 7:
1423 switch (id) {
1424 case ASIC_INTERNAL_SS_ON_TMDS:
1425 percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
1426 rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
1427 break;
1428 case ASIC_INTERNAL_SS_ON_HDMI:
1429 percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
1430 rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
1431 break;
1432 case ASIC_INTERNAL_SS_ON_LVDS:
1433 percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
1434 rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
1435 break;
1436 }
Alex Deucher4339c442010-11-22 17:56:25 -05001437 break;
Alex Deucherc2037ad2012-07-25 12:45:16 -04001438 case 8:
1439 switch (id) {
1440 case ASIC_INTERNAL_SS_ON_TMDS:
1441 percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
1442 rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
1443 break;
1444 case ASIC_INTERNAL_SS_ON_HDMI:
1445 percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
1446 rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
1447 break;
1448 case ASIC_INTERNAL_SS_ON_LVDS:
1449 percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
1450 rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
1451 break;
1452 }
1453 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001454 default:
1455 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
Alex Deucher4339c442010-11-22 17:56:25 -05001456 break;
1457 }
1458 if (percentage)
1459 ss->percentage = percentage;
1460 if (rate)
1461 ss->rate = rate;
1462 }
1463}
1464
Alex Deucherba032a52010-10-04 17:13:01 -04001465union asic_ss_info {
1466 struct _ATOM_ASIC_INTERNAL_SS_INFO info;
1467 struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
1468 struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
1469};
1470
1471bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
1472 struct radeon_atom_ss *ss,
1473 int id, u32 clock)
1474{
1475 struct radeon_mode_info *mode_info = &rdev->mode_info;
1476 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1477 uint16_t data_offset, size;
1478 union asic_ss_info *ss_info;
1479 uint8_t frev, crev;
1480 int i, num_indices;
1481
1482 memset(ss, 0, sizeof(struct radeon_atom_ss));
1483 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1484 &frev, &crev, &data_offset)) {
1485
1486 ss_info =
1487 (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
1488
1489 switch (frev) {
1490 case 1:
1491 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1492 sizeof(ATOM_ASIC_SS_ASSIGNMENT);
1493
1494 for (i = 0; i < num_indices; i++) {
1495 if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001496 (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001497 ss->percentage =
1498 le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1499 ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1500 ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
1501 return true;
1502 }
1503 }
1504 break;
1505 case 2:
1506 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1507 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
1508 for (i = 0; i < num_indices; i++) {
1509 if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001510 (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001511 ss->percentage =
1512 le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1513 ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1514 ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04001515 if ((crev == 2) &&
1516 ((id == ASIC_INTERNAL_ENGINE_SS) ||
1517 (id == ASIC_INTERNAL_MEMORY_SS)))
1518 ss->rate /= 100;
Alex Deucherba032a52010-10-04 17:13:01 -04001519 return true;
1520 }
1521 }
1522 break;
1523 case 3:
1524 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1525 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
1526 for (i = 0; i < num_indices; i++) {
1527 if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001528 (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001529 ss->percentage =
1530 le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1531 ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1532 ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04001533 if ((id == ASIC_INTERNAL_ENGINE_SS) ||
1534 (id == ASIC_INTERNAL_MEMORY_SS))
1535 ss->rate /= 100;
Alex Deucher4339c442010-11-22 17:56:25 -05001536 if (rdev->flags & RADEON_IS_IGP)
1537 radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
Alex Deucherba032a52010-10-04 17:13:01 -04001538 return true;
1539 }
1540 }
1541 break;
1542 default:
1543 DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
1544 break;
1545 }
1546
1547 }
1548 return false;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001549}
1550
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001551union lvds_info {
1552 struct _ATOM_LVDS_INFO info;
1553 struct _ATOM_LVDS_INFO_V12 info_12;
1554};
1555
1556struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1557 radeon_encoder
1558 *encoder)
1559{
1560 struct drm_device *dev = encoder->base.dev;
1561 struct radeon_device *rdev = dev->dev_private;
1562 struct radeon_mode_info *mode_info = &rdev->mode_info;
1563 int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
Alex Deucher7dde8a192009-11-30 01:40:24 -05001564 uint16_t data_offset, misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001565 union lvds_info *lvds_info;
1566 uint8_t frev, crev;
1567 struct radeon_encoder_atom_dig *lvds = NULL;
Alex Deucher5137ee92010-08-12 18:58:47 -04001568 int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569
Alex Deuchera084e6e2010-03-18 01:04:01 -04001570 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1571 &frev, &crev, &data_offset)) {
1572 lvds_info =
1573 (union lvds_info *)(mode_info->atom_context->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001574 lvds =
1575 kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1576
1577 if (!lvds)
1578 return NULL;
1579
Alex Deucherde2103e2009-10-09 15:14:30 -04001580 lvds->native_mode.clock =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001581 le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
Alex Deucherde2103e2009-10-09 15:14:30 -04001582 lvds->native_mode.hdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001583 le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001584 lvds->native_mode.vdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001585 le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001586 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1587 le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1588 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1589 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1590 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1591 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1592 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1593 le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1594 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
Alex Deucher1ff26a32010-05-18 00:23:15 -04001595 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
Alex Deucherde2103e2009-10-09 15:14:30 -04001596 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1597 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001598 lvds->panel_pwr_delay =
1599 le16_to_cpu(lvds_info->info.usOffDelayInMs);
Alex Deucherba032a52010-10-04 17:13:01 -04001600 lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
Alex Deucher7dde8a192009-11-30 01:40:24 -05001601
1602 misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1603 if (misc & ATOM_VSYNC_POLARITY)
1604 lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1605 if (misc & ATOM_HSYNC_POLARITY)
1606 lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1607 if (misc & ATOM_COMPOSITESYNC)
1608 lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1609 if (misc & ATOM_INTERLACE)
1610 lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1611 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1612 lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1613
Cédric Cano45894332011-02-11 19:45:37 -05001614 lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
1615 lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
Alex Deucher7a868e12010-12-08 22:13:05 -05001616
Alex Deucherde2103e2009-10-09 15:14:30 -04001617 /* set crtc values */
1618 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001619
Alex Deucherba032a52010-10-04 17:13:01 -04001620 lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001621
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001622 encoder->native_mode = lvds->native_mode;
Alex Deucher5137ee92010-08-12 18:58:47 -04001623
1624 if (encoder_enum == 2)
1625 lvds->linkb = true;
1626 else
1627 lvds->linkb = false;
1628
Alex Deucherc324acd2010-12-08 22:13:06 -05001629 /* parse the lcd record table */
Cédric Cano45894332011-02-11 19:45:37 -05001630 if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001631 ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
1632 ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
1633 bool bad_record = false;
Alex Deucher05fa7ea2011-05-11 14:02:07 -04001634 u8 *record;
1635
1636 if ((frev == 1) && (crev < 2))
1637 /* absolute */
1638 record = (u8 *)(mode_info->atom_context->bios +
1639 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
1640 else
1641 /* relative */
1642 record = (u8 *)(mode_info->atom_context->bios +
1643 data_offset +
1644 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
Alex Deucherc324acd2010-12-08 22:13:06 -05001645 while (*record != ATOM_RECORD_END_TYPE) {
1646 switch (*record) {
1647 case LCD_MODE_PATCH_RECORD_MODE_TYPE:
1648 record += sizeof(ATOM_PATCH_RECORD_MODE);
1649 break;
1650 case LCD_RTS_RECORD_TYPE:
1651 record += sizeof(ATOM_LCD_RTS_RECORD);
1652 break;
1653 case LCD_CAP_RECORD_TYPE:
1654 record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
1655 break;
1656 case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
1657 fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
1658 if (fake_edid_record->ucFakeEDIDLength) {
1659 struct edid *edid;
1660 int edid_size =
1661 max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
1662 edid = kmalloc(edid_size, GFP_KERNEL);
1663 if (edid) {
1664 memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
1665 fake_edid_record->ucFakeEDIDLength);
1666
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001667 if (drm_edid_is_valid(edid)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001668 rdev->mode_info.bios_hardcoded_edid = edid;
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001669 rdev->mode_info.bios_hardcoded_edid_size = edid_size;
1670 } else
Alex Deucherc324acd2010-12-08 22:13:06 -05001671 kfree(edid);
1672 }
1673 }
1674 record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
1675 break;
1676 case LCD_PANEL_RESOLUTION_RECORD_TYPE:
1677 panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
1678 lvds->native_mode.width_mm = panel_res_record->usHSize;
1679 lvds->native_mode.height_mm = panel_res_record->usVSize;
1680 record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
1681 break;
1682 default:
1683 DRM_ERROR("Bad LCD record %d\n", *record);
1684 bad_record = true;
1685 break;
1686 }
1687 if (bad_record)
1688 break;
1689 }
1690 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001691 }
1692 return lvds;
1693}
1694
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001695struct radeon_encoder_primary_dac *
1696radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1697{
1698 struct drm_device *dev = encoder->base.dev;
1699 struct radeon_device *rdev = dev->dev_private;
1700 struct radeon_mode_info *mode_info = &rdev->mode_info;
1701 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1702 uint16_t data_offset;
1703 struct _COMPASSIONATE_DATA *dac_info;
1704 uint8_t frev, crev;
1705 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001706 struct radeon_encoder_primary_dac *p_dac = NULL;
1707
Alex Deuchera084e6e2010-03-18 01:04:01 -04001708 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1709 &frev, &crev, &data_offset)) {
1710 dac_info = (struct _COMPASSIONATE_DATA *)
1711 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001712
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001713 p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1714
1715 if (!p_dac)
1716 return NULL;
1717
1718 bg = dac_info->ucDAC1_BG_Adjustment;
1719 dac = dac_info->ucDAC1_DAC_Adjustment;
1720 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1721
1722 }
1723 return p_dac;
1724}
1725
Dave Airlie4ce001a2009-08-13 16:32:14 +10001726bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001727 struct drm_display_mode *mode)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001728{
1729 struct radeon_mode_info *mode_info = &rdev->mode_info;
1730 ATOM_ANALOG_TV_INFO *tv_info;
1731 ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1732 ATOM_DTD_FORMAT *dtd_timings;
1733 int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1734 u8 frev, crev;
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001735 u16 data_offset, misc;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001736
Alex Deuchera084e6e2010-03-18 01:04:01 -04001737 if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1738 &frev, &crev, &data_offset))
1739 return false;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001740
1741 switch (crev) {
1742 case 1:
1743 tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001744 if (index >= MAX_SUPPORTED_TV_TIMING)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001745 return false;
1746
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001747 mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1748 mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1749 mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1750 mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1751 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001752
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001753 mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1754 mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1755 mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1756 mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1757 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001758
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001759 mode->flags = 0;
1760 misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1761 if (misc & ATOM_VSYNC_POLARITY)
1762 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1763 if (misc & ATOM_HSYNC_POLARITY)
1764 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1765 if (misc & ATOM_COMPOSITESYNC)
1766 mode->flags |= DRM_MODE_FLAG_CSYNC;
1767 if (misc & ATOM_INTERLACE)
1768 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1769 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1770 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001771
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001772 mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001773
1774 if (index == 1) {
1775 /* PAL timings appear to have wrong values for totals */
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001776 mode->crtc_htotal -= 1;
1777 mode->crtc_vtotal -= 1;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001778 }
1779 break;
1780 case 2:
1781 tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001782 if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001783 return false;
1784
1785 dtd_timings = &tv_info_v1_2->aModeTimings[index];
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001786 mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1787 le16_to_cpu(dtd_timings->usHBlanking_Time);
1788 mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1789 mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1790 le16_to_cpu(dtd_timings->usHSyncOffset);
1791 mode->crtc_hsync_end = mode->crtc_hsync_start +
1792 le16_to_cpu(dtd_timings->usHSyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001793
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001794 mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1795 le16_to_cpu(dtd_timings->usVBlanking_Time);
1796 mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1797 mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1798 le16_to_cpu(dtd_timings->usVSyncOffset);
1799 mode->crtc_vsync_end = mode->crtc_vsync_start +
1800 le16_to_cpu(dtd_timings->usVSyncWidth);
1801
1802 mode->flags = 0;
1803 misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1804 if (misc & ATOM_VSYNC_POLARITY)
1805 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1806 if (misc & ATOM_HSYNC_POLARITY)
1807 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1808 if (misc & ATOM_COMPOSITESYNC)
1809 mode->flags |= DRM_MODE_FLAG_CSYNC;
1810 if (misc & ATOM_INTERLACE)
1811 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1812 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1813 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1814
1815 mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001816 break;
1817 }
1818 return true;
1819}
1820
Alex Deucherd79766f2009-12-17 19:00:29 -05001821enum radeon_tv_std
1822radeon_atombios_get_tv_info(struct radeon_device *rdev)
1823{
1824 struct radeon_mode_info *mode_info = &rdev->mode_info;
1825 int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1826 uint16_t data_offset;
1827 uint8_t frev, crev;
1828 struct _ATOM_ANALOG_TV_INFO *tv_info;
1829 enum radeon_tv_std tv_std = TV_STD_NTSC;
1830
Alex Deuchera084e6e2010-03-18 01:04:01 -04001831 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1832 &frev, &crev, &data_offset)) {
Alex Deucherd79766f2009-12-17 19:00:29 -05001833
Alex Deuchera084e6e2010-03-18 01:04:01 -04001834 tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1835 (mode_info->atom_context->bios + data_offset);
Alex Deucherd79766f2009-12-17 19:00:29 -05001836
Alex Deuchera084e6e2010-03-18 01:04:01 -04001837 switch (tv_info->ucTV_BootUpDefaultStandard) {
1838 case ATOM_TV_NTSC:
1839 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001840 DRM_DEBUG_KMS("Default TV standard: NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001841 break;
1842 case ATOM_TV_NTSCJ:
1843 tv_std = TV_STD_NTSC_J;
Alex Deucher40f76d82010-10-07 22:38:42 -04001844 DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001845 break;
1846 case ATOM_TV_PAL:
1847 tv_std = TV_STD_PAL;
Alex Deucher40f76d82010-10-07 22:38:42 -04001848 DRM_DEBUG_KMS("Default TV standard: PAL\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001849 break;
1850 case ATOM_TV_PALM:
1851 tv_std = TV_STD_PAL_M;
Alex Deucher40f76d82010-10-07 22:38:42 -04001852 DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001853 break;
1854 case ATOM_TV_PALN:
1855 tv_std = TV_STD_PAL_N;
Alex Deucher40f76d82010-10-07 22:38:42 -04001856 DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001857 break;
1858 case ATOM_TV_PALCN:
1859 tv_std = TV_STD_PAL_CN;
Alex Deucher40f76d82010-10-07 22:38:42 -04001860 DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001861 break;
1862 case ATOM_TV_PAL60:
1863 tv_std = TV_STD_PAL_60;
Alex Deucher40f76d82010-10-07 22:38:42 -04001864 DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001865 break;
1866 case ATOM_TV_SECAM:
1867 tv_std = TV_STD_SECAM;
Alex Deucher40f76d82010-10-07 22:38:42 -04001868 DRM_DEBUG_KMS("Default TV standard: SECAM\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001869 break;
1870 default:
1871 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001872 DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001873 break;
1874 }
Alex Deucherd79766f2009-12-17 19:00:29 -05001875 }
1876 return tv_std;
1877}
1878
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001879struct radeon_encoder_tv_dac *
1880radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1881{
1882 struct drm_device *dev = encoder->base.dev;
1883 struct radeon_device *rdev = dev->dev_private;
1884 struct radeon_mode_info *mode_info = &rdev->mode_info;
1885 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1886 uint16_t data_offset;
1887 struct _COMPASSIONATE_DATA *dac_info;
1888 uint8_t frev, crev;
1889 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001890 struct radeon_encoder_tv_dac *tv_dac = NULL;
1891
Alex Deuchera084e6e2010-03-18 01:04:01 -04001892 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1893 &frev, &crev, &data_offset)) {
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001894
Alex Deuchera084e6e2010-03-18 01:04:01 -04001895 dac_info = (struct _COMPASSIONATE_DATA *)
1896 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001897
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001898 tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1899
1900 if (!tv_dac)
1901 return NULL;
1902
1903 bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1904 dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1905 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1906
1907 bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1908 dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1909 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1910
1911 bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1912 dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1913 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1914
Alex Deucherd79766f2009-12-17 19:00:29 -05001915 tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001916 }
1917 return tv_dac;
1918}
1919
Alex Deucher29fb52c2010-03-11 10:01:17 -05001920static const char *thermal_controller_names[] = {
1921 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001922 "lm63",
1923 "adm1032",
1924 "adm1030",
1925 "max6649",
1926 "lm64",
1927 "f75375",
1928 "asc7xxx",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001929};
1930
1931static const char *pp_lib_thermal_controller_names[] = {
1932 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001933 "lm63",
1934 "adm1032",
1935 "adm1030",
1936 "max6649",
1937 "lm64",
1938 "f75375",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001939 "RV6xx",
1940 "RV770",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001941 "adt7473",
Alex Deucher560154e2010-11-22 17:56:34 -05001942 "NONE",
Alex Deucher49f65982010-03-24 16:39:45 -04001943 "External GPIO",
1944 "Evergreen",
Alex Deucherb0e66412010-11-22 17:56:35 -05001945 "emc2103",
1946 "Sumo",
Alex Deucher4fddba12011-01-06 21:19:22 -05001947 "Northern Islands",
Alex Deucher14607d02012-03-20 17:18:09 -04001948 "Southern Islands",
1949 "lm96163",
Alex Deucher51150202012-12-18 22:07:14 -05001950 "Sea Islands",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001951};
1952
Alex Deucher56278a82009-12-28 13:58:44 -05001953union power_info {
1954 struct _ATOM_POWERPLAY_INFO info;
1955 struct _ATOM_POWERPLAY_INFO_V2 info_2;
1956 struct _ATOM_POWERPLAY_INFO_V3 info_3;
Alex Deucher560154e2010-11-22 17:56:34 -05001957 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
Alex Deucherb0e66412010-11-22 17:56:35 -05001958 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1959 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
Alex Deucher56278a82009-12-28 13:58:44 -05001960};
1961
Alex Deucher560154e2010-11-22 17:56:34 -05001962union pplib_clock_info {
1963 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1964 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1965 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
Alex Deucherb0e66412010-11-22 17:56:35 -05001966 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
Alex Deucher14607d02012-03-20 17:18:09 -04001967 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Alex Deucherbc19f592013-06-07 11:41:05 -04001968 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
Alex Deucher560154e2010-11-22 17:56:34 -05001969};
1970
1971union pplib_power_state {
1972 struct _ATOM_PPLIB_STATE v1;
1973 struct _ATOM_PPLIB_STATE_V2 v2;
1974};
1975
1976static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
1977 int state_index,
1978 u32 misc, u32 misc2)
1979{
1980 rdev->pm.power_state[state_index].misc = misc;
1981 rdev->pm.power_state[state_index].misc2 = misc2;
1982 /* order matters! */
1983 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1984 rdev->pm.power_state[state_index].type =
1985 POWER_STATE_TYPE_POWERSAVE;
1986 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1987 rdev->pm.power_state[state_index].type =
1988 POWER_STATE_TYPE_BATTERY;
1989 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1990 rdev->pm.power_state[state_index].type =
1991 POWER_STATE_TYPE_BATTERY;
1992 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1993 rdev->pm.power_state[state_index].type =
1994 POWER_STATE_TYPE_BALANCED;
1995 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1996 rdev->pm.power_state[state_index].type =
1997 POWER_STATE_TYPE_PERFORMANCE;
1998 rdev->pm.power_state[state_index].flags &=
1999 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2000 }
2001 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
2002 rdev->pm.power_state[state_index].type =
2003 POWER_STATE_TYPE_BALANCED;
2004 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
2005 rdev->pm.power_state[state_index].type =
2006 POWER_STATE_TYPE_DEFAULT;
2007 rdev->pm.default_power_state_index = state_index;
2008 rdev->pm.power_state[state_index].default_clock_mode =
2009 &rdev->pm.power_state[state_index].clock_info[0];
2010 } else if (state_index == 0) {
2011 rdev->pm.power_state[state_index].clock_info[0].flags |=
2012 RADEON_PM_MODE_NO_DISPLAY;
2013 }
2014}
2015
2016static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
2017{
2018 struct radeon_mode_info *mode_info = &rdev->mode_info;
2019 u32 misc, misc2 = 0;
2020 int num_modes = 0, i;
2021 int state_index = 0;
2022 struct radeon_i2c_bus_rec i2c_bus;
2023 union power_info *power_info;
2024 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2025 u16 data_offset;
2026 u8 frev, crev;
2027
2028 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2029 &frev, &crev, &data_offset))
2030 return state_index;
2031 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2032
2033 /* add the i2c bus for thermal/fan chip */
Alex Deucher4755fab2012-08-30 13:30:49 -04002034 if ((power_info->info.ucOverdriveThermalController > 0) &&
2035 (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
Alex Deucher560154e2010-11-22 17:56:34 -05002036 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2037 thermal_controller_names[power_info->info.ucOverdriveThermalController],
2038 power_info->info.ucOverdriveControllerAddress >> 1);
2039 i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
2040 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2041 if (rdev->pm.i2c_bus) {
2042 struct i2c_board_info info = { };
2043 const char *name = thermal_controller_names[power_info->info.
2044 ucOverdriveThermalController];
2045 info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
2046 strlcpy(info.type, name, sizeof(info.type));
2047 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2048 }
2049 }
2050 num_modes = power_info->info.ucNumOfPowerModeEntries;
2051 if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
2052 num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002053 if (num_modes == 0)
2054 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002055 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
2056 if (!rdev->pm.power_state)
2057 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002058 /* last mode is usually default, array is low to high */
2059 for (i = 0; i < num_modes; i++) {
Alex Deucher6991b8f2011-11-14 17:52:51 -05002060 rdev->pm.power_state[state_index].clock_info =
2061 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2062 if (!rdev->pm.power_state[state_index].clock_info)
2063 return state_index;
2064 rdev->pm.power_state[state_index].num_clock_modes = 1;
Alex Deucher560154e2010-11-22 17:56:34 -05002065 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2066 switch (frev) {
2067 case 1:
Alex Deucher560154e2010-11-22 17:56:34 -05002068 rdev->pm.power_state[state_index].clock_info[0].mclk =
2069 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
2070 rdev->pm.power_state[state_index].clock_info[0].sclk =
2071 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
2072 /* skip invalid modes */
2073 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2074 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2075 continue;
2076 rdev->pm.power_state[state_index].pcie_lanes =
2077 power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
2078 misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
2079 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2080 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2081 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2082 VOLTAGE_GPIO;
2083 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2084 radeon_lookup_gpio(rdev,
2085 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
2086 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2087 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2088 true;
2089 else
2090 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2091 false;
2092 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2093 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2094 VOLTAGE_VDDC;
2095 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2096 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
2097 }
2098 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2099 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
2100 state_index++;
2101 break;
2102 case 2:
Alex Deucher560154e2010-11-22 17:56:34 -05002103 rdev->pm.power_state[state_index].clock_info[0].mclk =
2104 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
2105 rdev->pm.power_state[state_index].clock_info[0].sclk =
2106 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
2107 /* skip invalid modes */
2108 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2109 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2110 continue;
2111 rdev->pm.power_state[state_index].pcie_lanes =
2112 power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
2113 misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
2114 misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
2115 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2116 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2117 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2118 VOLTAGE_GPIO;
2119 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2120 radeon_lookup_gpio(rdev,
2121 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
2122 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2123 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2124 true;
2125 else
2126 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2127 false;
2128 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2129 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2130 VOLTAGE_VDDC;
2131 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2132 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
2133 }
2134 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2135 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2136 state_index++;
2137 break;
2138 case 3:
Alex Deucher560154e2010-11-22 17:56:34 -05002139 rdev->pm.power_state[state_index].clock_info[0].mclk =
2140 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
2141 rdev->pm.power_state[state_index].clock_info[0].sclk =
2142 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
2143 /* skip invalid modes */
2144 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2145 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2146 continue;
2147 rdev->pm.power_state[state_index].pcie_lanes =
2148 power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
2149 misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
2150 misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
2151 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2152 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2153 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2154 VOLTAGE_GPIO;
2155 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2156 radeon_lookup_gpio(rdev,
2157 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
2158 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2159 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2160 true;
2161 else
2162 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2163 false;
2164 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2165 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2166 VOLTAGE_VDDC;
2167 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2168 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
2169 if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
2170 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
2171 true;
2172 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
2173 power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
2174 }
2175 }
2176 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2177 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2178 state_index++;
2179 break;
2180 }
2181 }
2182 /* last mode is usually default */
2183 if (rdev->pm.default_power_state_index == -1) {
2184 rdev->pm.power_state[state_index - 1].type =
2185 POWER_STATE_TYPE_DEFAULT;
2186 rdev->pm.default_power_state_index = state_index - 1;
2187 rdev->pm.power_state[state_index - 1].default_clock_mode =
2188 &rdev->pm.power_state[state_index - 1].clock_info[0];
2189 rdev->pm.power_state[state_index].flags &=
2190 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2191 rdev->pm.power_state[state_index].misc = 0;
2192 rdev->pm.power_state[state_index].misc2 = 0;
2193 }
2194 return state_index;
2195}
2196
2197static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
2198 ATOM_PPLIB_THERMALCONTROLLER *controller)
2199{
2200 struct radeon_i2c_bus_rec i2c_bus;
2201
2202 /* add the i2c bus for thermal/fan chip */
2203 if (controller->ucType > 0) {
2204 if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
2205 DRM_INFO("Internal thermal controller %s fan control\n",
2206 (controller->ucFanParameters &
2207 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2208 rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
2209 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
2210 DRM_INFO("Internal thermal controller %s fan control\n",
2211 (controller->ucFanParameters &
2212 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2213 rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
2214 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
2215 DRM_INFO("Internal thermal controller %s fan control\n",
2216 (controller->ucFanParameters &
2217 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2218 rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
Alex Deucherb0e66412010-11-22 17:56:35 -05002219 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
2220 DRM_INFO("Internal thermal controller %s fan control\n",
2221 (controller->ucFanParameters &
2222 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2223 rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
Alex Deucher4fddba12011-01-06 21:19:22 -05002224 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
2225 DRM_INFO("Internal thermal controller %s fan control\n",
2226 (controller->ucFanParameters &
2227 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2228 rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
Alex Deucher14607d02012-03-20 17:18:09 -04002229 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
2230 DRM_INFO("Internal thermal controller %s fan control\n",
2231 (controller->ucFanParameters &
2232 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2233 rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
Alex Deucher51150202012-12-18 22:07:14 -05002234 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
2235 DRM_INFO("Internal thermal controller %s fan control\n",
2236 (controller->ucFanParameters &
2237 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2238 rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
Alex Deucher560154e2010-11-22 17:56:34 -05002239 } else if ((controller->ucType ==
2240 ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
2241 (controller->ucType ==
Alex Deucherb0e66412010-11-22 17:56:35 -05002242 ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
2243 (controller->ucType ==
2244 ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002245 DRM_INFO("Special thermal controller config\n");
Alex Deucher4755fab2012-08-30 13:30:49 -04002246 } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002247 DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
2248 pp_lib_thermal_controller_names[controller->ucType],
2249 controller->ucI2cAddress >> 1,
2250 (controller->ucFanParameters &
2251 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2252 i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
2253 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2254 if (rdev->pm.i2c_bus) {
2255 struct i2c_board_info info = { };
2256 const char *name = pp_lib_thermal_controller_names[controller->ucType];
2257 info.addr = controller->ucI2cAddress >> 1;
2258 strlcpy(info.type, name, sizeof(info.type));
2259 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2260 }
Alex Deucher4755fab2012-08-30 13:30:49 -04002261 } else {
2262 DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
2263 controller->ucType,
2264 controller->ucI2cAddress >> 1,
2265 (controller->ucFanParameters &
2266 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
Alex Deucher560154e2010-11-22 17:56:34 -05002267 }
2268 }
2269}
2270
Alex Deucher4a6369e2013-04-12 14:04:10 -04002271void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
2272 u16 *vddc, u16 *vddci)
Alex Deucher560154e2010-11-22 17:56:34 -05002273{
2274 struct radeon_mode_info *mode_info = &rdev->mode_info;
2275 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
2276 u8 frev, crev;
2277 u16 data_offset;
2278 union firmware_info *firmware_info;
Alex Deucher2feea492011-04-12 14:49:24 -04002279
2280 *vddc = 0;
2281 *vddci = 0;
Alex Deucher560154e2010-11-22 17:56:34 -05002282
2283 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2284 &frev, &crev, &data_offset)) {
2285 firmware_info =
2286 (union firmware_info *)(mode_info->atom_context->bios +
2287 data_offset);
Alex Deucher2feea492011-04-12 14:49:24 -04002288 *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
2289 if ((frev == 2) && (crev >= 2))
2290 *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
Alex Deucher560154e2010-11-22 17:56:34 -05002291 }
Alex Deucher560154e2010-11-22 17:56:34 -05002292}
2293
2294static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
2295 int state_index, int mode_index,
2296 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
2297{
2298 int j;
2299 u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2300 u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
Alex Deucher2feea492011-04-12 14:49:24 -04002301 u16 vddc, vddci;
2302
2303 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
Alex Deucher560154e2010-11-22 17:56:34 -05002304
2305 rdev->pm.power_state[state_index].misc = misc;
2306 rdev->pm.power_state[state_index].misc2 = misc2;
2307 rdev->pm.power_state[state_index].pcie_lanes =
2308 ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
2309 ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
2310 switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
2311 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
2312 rdev->pm.power_state[state_index].type =
2313 POWER_STATE_TYPE_BATTERY;
2314 break;
2315 case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
2316 rdev->pm.power_state[state_index].type =
2317 POWER_STATE_TYPE_BALANCED;
2318 break;
2319 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
2320 rdev->pm.power_state[state_index].type =
2321 POWER_STATE_TYPE_PERFORMANCE;
2322 break;
2323 case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
2324 if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2325 rdev->pm.power_state[state_index].type =
2326 POWER_STATE_TYPE_PERFORMANCE;
2327 break;
2328 }
2329 rdev->pm.power_state[state_index].flags = 0;
2330 if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
2331 rdev->pm.power_state[state_index].flags |=
2332 RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2333 if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2334 rdev->pm.power_state[state_index].type =
2335 POWER_STATE_TYPE_DEFAULT;
2336 rdev->pm.default_power_state_index = state_index;
2337 rdev->pm.power_state[state_index].default_clock_mode =
2338 &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
Alex Deucher982cb322013-04-29 10:51:26 -04002339 if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher9ace9f72011-01-06 21:19:26 -05002340 /* NI chips post without MC ucode, so default clocks are strobe mode only */
2341 rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
2342 rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
2343 rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04002344 rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05002345 } else {
Alex Deucherae5b0ab2013-06-24 10:50:34 -04002346 u16 max_vddci = 0;
2347
2348 if (ASIC_IS_DCE4(rdev))
2349 radeon_atom_get_max_voltage(rdev,
2350 SET_VOLTAGE_TYPE_ASIC_VDDCI,
2351 &max_vddci);
2352 /* patch the table values with the default sclk/mclk from firmware info */
Alex Deucher9ace9f72011-01-06 21:19:26 -05002353 for (j = 0; j < mode_index; j++) {
2354 rdev->pm.power_state[state_index].clock_info[j].mclk =
2355 rdev->clock.default_mclk;
2356 rdev->pm.power_state[state_index].clock_info[j].sclk =
2357 rdev->clock.default_sclk;
2358 if (vddc)
2359 rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
2360 vddc;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04002361 if (max_vddci)
2362 rdev->pm.power_state[state_index].clock_info[j].voltage.vddci =
2363 max_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05002364 }
Alex Deucher560154e2010-11-22 17:56:34 -05002365 }
2366 }
2367}
2368
2369static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
2370 int state_index, int mode_index,
2371 union pplib_clock_info *clock_info)
2372{
2373 u32 sclk, mclk;
Alex Deuchere83753b2012-03-20 17:18:08 -04002374 u16 vddc;
Alex Deucher560154e2010-11-22 17:56:34 -05002375
2376 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucherb0e66412010-11-22 17:56:35 -05002377 if (rdev->family >= CHIP_PALM) {
2378 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2379 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2380 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2381 } else {
2382 sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
2383 sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
2384 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2385 }
Alex Deucherbc19f592013-06-07 11:41:05 -04002386 } else if (rdev->family >= CHIP_BONAIRE) {
2387 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
2388 sclk |= clock_info->ci.ucEngineClockHigh << 16;
2389 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
2390 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
2391 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2392 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2393 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2394 VOLTAGE_NONE;
Alex Deucher982cb322013-04-29 10:51:26 -04002395 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher14607d02012-03-20 17:18:09 -04002396 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
2397 sclk |= clock_info->si.ucEngineClockHigh << 16;
2398 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
2399 mclk |= clock_info->si.ucMemoryClockHigh << 16;
2400 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2401 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2402 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2403 VOLTAGE_SW;
2404 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2405 le16_to_cpu(clock_info->si.usVDDC);
2406 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2407 le16_to_cpu(clock_info->si.usVDDCI);
Alex Deucher982cb322013-04-29 10:51:26 -04002408 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher560154e2010-11-22 17:56:34 -05002409 sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
2410 sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
2411 mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
2412 mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
2413 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2414 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2415 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2416 VOLTAGE_SW;
2417 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002418 le16_to_cpu(clock_info->evergreen.usVDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04002419 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2420 le16_to_cpu(clock_info->evergreen.usVDDCI);
Alex Deucher560154e2010-11-22 17:56:34 -05002421 } else {
2422 sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
2423 sclk |= clock_info->r600.ucEngineClockHigh << 16;
2424 mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
2425 mclk |= clock_info->r600.ucMemoryClockHigh << 16;
2426 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2427 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2428 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2429 VOLTAGE_SW;
2430 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002431 le16_to_cpu(clock_info->r600.usVDDC);
Alex Deucher560154e2010-11-22 17:56:34 -05002432 }
2433
Alex Deucheree4017f2011-06-23 12:19:32 -04002434 /* patch up vddc if necessary */
Alex Deuchere83753b2012-03-20 17:18:08 -04002435 switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
2436 case ATOM_VIRTUAL_VOLTAGE_ID0:
2437 case ATOM_VIRTUAL_VOLTAGE_ID1:
2438 case ATOM_VIRTUAL_VOLTAGE_ID2:
2439 case ATOM_VIRTUAL_VOLTAGE_ID3:
2440 if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
2441 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
2442 &vddc) == 0)
Alex Deucheree4017f2011-06-23 12:19:32 -04002443 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
Alex Deuchere83753b2012-03-20 17:18:08 -04002444 break;
2445 default:
2446 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04002447 }
2448
Alex Deucher560154e2010-11-22 17:56:34 -05002449 if (rdev->flags & RADEON_IS_IGP) {
2450 /* skip invalid modes */
2451 if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
2452 return false;
2453 } else {
2454 /* skip invalid modes */
2455 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2456 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2457 return false;
2458 }
2459 return true;
2460}
2461
2462static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
2463{
2464 struct radeon_mode_info *mode_info = &rdev->mode_info;
2465 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2466 union pplib_power_state *power_state;
2467 int i, j;
2468 int state_index = 0, mode_index = 0;
2469 union pplib_clock_info *clock_info;
2470 bool valid;
2471 union power_info *power_info;
2472 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2473 u16 data_offset;
2474 u8 frev, crev;
2475
2476 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2477 &frev, &crev, &data_offset))
2478 return state_index;
2479 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2480
2481 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002482 if (power_info->pplib.ucNumStates == 0)
2483 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002484 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2485 power_info->pplib.ucNumStates, GFP_KERNEL);
2486 if (!rdev->pm.power_state)
2487 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002488 /* first mode is usually default, followed by low to high */
2489 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
2490 mode_index = 0;
2491 power_state = (union pplib_power_state *)
2492 (mode_info->atom_context->bios + data_offset +
2493 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
2494 i * power_info->pplib.ucStateEntrySize);
2495 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2496 (mode_info->atom_context->bios + data_offset +
2497 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
2498 (power_state->v1.ucNonClockStateIndex *
2499 power_info->pplib.ucNonClockSize));
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002500 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2501 ((power_info->pplib.ucStateEntrySize - 1) ?
2502 (power_info->pplib.ucStateEntrySize - 1) : 1),
2503 GFP_KERNEL);
2504 if (!rdev->pm.power_state[i].clock_info)
2505 return state_index;
2506 if (power_info->pplib.ucStateEntrySize - 1) {
2507 for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
2508 clock_info = (union pplib_clock_info *)
2509 (mode_info->atom_context->bios + data_offset +
2510 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
2511 (power_state->v1.ucClockStateIndices[j] *
2512 power_info->pplib.ucClockInfoSize));
2513 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2514 state_index, mode_index,
2515 clock_info);
2516 if (valid)
2517 mode_index++;
2518 }
2519 } else {
2520 rdev->pm.power_state[state_index].clock_info[0].mclk =
2521 rdev->clock.default_mclk;
2522 rdev->pm.power_state[state_index].clock_info[0].sclk =
2523 rdev->clock.default_sclk;
2524 mode_index++;
Alex Deucher560154e2010-11-22 17:56:34 -05002525 }
2526 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2527 if (mode_index) {
2528 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2529 non_clock_info);
2530 state_index++;
2531 }
2532 }
2533 /* if multiple clock modes, mark the lowest as no display */
2534 for (i = 0; i < state_index; i++) {
2535 if (rdev->pm.power_state[i].num_clock_modes > 1)
2536 rdev->pm.power_state[i].clock_info[0].flags |=
2537 RADEON_PM_MODE_NO_DISPLAY;
2538 }
2539 /* first mode is usually default */
2540 if (rdev->pm.default_power_state_index == -1) {
2541 rdev->pm.power_state[0].type =
2542 POWER_STATE_TYPE_DEFAULT;
2543 rdev->pm.default_power_state_index = 0;
2544 rdev->pm.power_state[0].default_clock_mode =
2545 &rdev->pm.power_state[0].clock_info[0];
2546 }
2547 return state_index;
2548}
2549
Alex Deucherb0e66412010-11-22 17:56:35 -05002550static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
2551{
2552 struct radeon_mode_info *mode_info = &rdev->mode_info;
2553 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2554 union pplib_power_state *power_state;
2555 int i, j, non_clock_array_index, clock_array_index;
2556 int state_index = 0, mode_index = 0;
2557 union pplib_clock_info *clock_info;
Alex Deucherf7346882012-03-20 17:17:58 -04002558 struct _StateArray *state_array;
2559 struct _ClockInfoArray *clock_info_array;
2560 struct _NonClockInfoArray *non_clock_info_array;
Alex Deucherb0e66412010-11-22 17:56:35 -05002561 bool valid;
2562 union power_info *power_info;
2563 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2564 u16 data_offset;
2565 u8 frev, crev;
Alex Deucher441e76c2013-05-01 14:34:54 -04002566 u8 *power_state_offset;
Alex Deucherb0e66412010-11-22 17:56:35 -05002567
2568 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2569 &frev, &crev, &data_offset))
2570 return state_index;
2571 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2572
2573 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf7346882012-03-20 17:17:58 -04002574 state_array = (struct _StateArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002575 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002576 le16_to_cpu(power_info->pplib.usStateArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002577 clock_info_array = (struct _ClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002578 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002579 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002580 non_clock_info_array = (struct _NonClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002581 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002582 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002583 if (state_array->ucNumEntries == 0)
2584 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002585 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2586 state_array->ucNumEntries, GFP_KERNEL);
2587 if (!rdev->pm.power_state)
2588 return state_index;
Alex Deucher441e76c2013-05-01 14:34:54 -04002589 power_state_offset = (u8 *)state_array->states;
Alex Deucherb0e66412010-11-22 17:56:35 -05002590 for (i = 0; i < state_array->ucNumEntries; i++) {
2591 mode_index = 0;
Alex Deucher441e76c2013-05-01 14:34:54 -04002592 power_state = (union pplib_power_state *)power_state_offset;
2593 non_clock_array_index = power_state->v2.nonClockInfoIndex;
Alex Deucherb0e66412010-11-22 17:56:35 -05002594 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2595 &non_clock_info_array->nonClockInfo[non_clock_array_index];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002596 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2597 (power_state->v2.ucNumDPMLevels ?
2598 power_state->v2.ucNumDPMLevels : 1),
2599 GFP_KERNEL);
2600 if (!rdev->pm.power_state[i].clock_info)
2601 return state_index;
2602 if (power_state->v2.ucNumDPMLevels) {
2603 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2604 clock_array_index = power_state->v2.clockInfoIndex[j];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002605 clock_info = (union pplib_clock_info *)
Alex Deucherf7346882012-03-20 17:17:58 -04002606 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002607 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2608 state_index, mode_index,
2609 clock_info);
2610 if (valid)
2611 mode_index++;
2612 }
2613 } else {
2614 rdev->pm.power_state[state_index].clock_info[0].mclk =
2615 rdev->clock.default_mclk;
2616 rdev->pm.power_state[state_index].clock_info[0].sclk =
2617 rdev->clock.default_sclk;
2618 mode_index++;
Alex Deucherb0e66412010-11-22 17:56:35 -05002619 }
2620 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2621 if (mode_index) {
2622 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2623 non_clock_info);
2624 state_index++;
2625 }
Alex Deucher441e76c2013-05-01 14:34:54 -04002626 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
Alex Deucherb0e66412010-11-22 17:56:35 -05002627 }
2628 /* if multiple clock modes, mark the lowest as no display */
2629 for (i = 0; i < state_index; i++) {
2630 if (rdev->pm.power_state[i].num_clock_modes > 1)
2631 rdev->pm.power_state[i].clock_info[0].flags |=
2632 RADEON_PM_MODE_NO_DISPLAY;
2633 }
2634 /* first mode is usually default */
2635 if (rdev->pm.default_power_state_index == -1) {
2636 rdev->pm.power_state[0].type =
2637 POWER_STATE_TYPE_DEFAULT;
2638 rdev->pm.default_power_state_index = 0;
2639 rdev->pm.power_state[0].default_clock_mode =
2640 &rdev->pm.power_state[0].clock_info[0];
2641 }
2642 return state_index;
2643}
2644
Alex Deucher56278a82009-12-28 13:58:44 -05002645void radeon_atombios_get_power_modes(struct radeon_device *rdev)
2646{
2647 struct radeon_mode_info *mode_info = &rdev->mode_info;
2648 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2649 u16 data_offset;
2650 u8 frev, crev;
Alex Deucher560154e2010-11-22 17:56:34 -05002651 int state_index = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002652
Alex Deuchera48b9b42010-04-22 14:03:55 -04002653 rdev->pm.default_power_state_index = -1;
Alex Deucher56278a82009-12-28 13:58:44 -05002654
Alex Deuchera084e6e2010-03-18 01:04:01 -04002655 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2656 &frev, &crev, &data_offset)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002657 switch (frev) {
2658 case 1:
2659 case 2:
2660 case 3:
2661 state_index = radeon_atombios_parse_power_table_1_3(rdev);
2662 break;
2663 case 4:
2664 case 5:
2665 state_index = radeon_atombios_parse_power_table_4_5(rdev);
2666 break;
Alex Deucherb0e66412010-11-22 17:56:35 -05002667 case 6:
2668 state_index = radeon_atombios_parse_power_table_6(rdev);
2669 break;
Alex Deucher560154e2010-11-22 17:56:34 -05002670 default:
2671 break;
Alex Deucher56278a82009-12-28 13:58:44 -05002672 }
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002673 }
2674
2675 if (state_index == 0) {
Alex Deucher0975b162011-02-02 18:42:03 -05002676 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
2677 if (rdev->pm.power_state) {
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002678 rdev->pm.power_state[0].clock_info =
2679 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2680 if (rdev->pm.power_state[0].clock_info) {
2681 /* add the default mode */
2682 rdev->pm.power_state[state_index].type =
2683 POWER_STATE_TYPE_DEFAULT;
2684 rdev->pm.power_state[state_index].num_clock_modes = 1;
2685 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2686 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2687 rdev->pm.power_state[state_index].default_clock_mode =
2688 &rdev->pm.power_state[state_index].clock_info[0];
2689 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2690 rdev->pm.power_state[state_index].pcie_lanes = 16;
2691 rdev->pm.default_power_state_index = state_index;
2692 rdev->pm.power_state[state_index].flags = 0;
2693 state_index++;
2694 }
Alex Deucher0975b162011-02-02 18:42:03 -05002695 }
Alex Deucher56278a82009-12-28 13:58:44 -05002696 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04002697
Alex Deucher56278a82009-12-28 13:58:44 -05002698 rdev->pm.num_power_states = state_index;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +00002699
Alex Deuchera48b9b42010-04-22 14:03:55 -04002700 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2701 rdev->pm.current_clock_mode_index = 0;
Alexander Müller4376eee2011-12-30 12:55:48 -05002702 if (rdev->pm.default_power_state_index >= 0)
2703 rdev->pm.current_vddc =
2704 rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2705 else
2706 rdev->pm.current_vddc = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002707}
2708
Christian König7062ab62013-04-08 12:41:31 +02002709union get_clock_dividers {
2710 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
2711 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
2712 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
2713 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
2714 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
Alex Deucher9219ed62013-02-19 14:35:34 -05002715 struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
2716 struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
Christian König7062ab62013-04-08 12:41:31 +02002717};
2718
2719int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
2720 u8 clock_type,
2721 u32 clock,
2722 bool strobe_mode,
2723 struct atom_clock_dividers *dividers)
2724{
2725 union get_clock_dividers args;
2726 int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
2727 u8 frev, crev;
2728
2729 memset(&args, 0, sizeof(args));
2730 memset(dividers, 0, sizeof(struct atom_clock_dividers));
2731
2732 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2733 return -EINVAL;
2734
2735 switch (crev) {
2736 case 1:
2737 /* r4xx, r5xx */
2738 args.v1.ucAction = clock_type;
2739 args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
2740
2741 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2742
2743 dividers->post_div = args.v1.ucPostDiv;
2744 dividers->fb_div = args.v1.ucFbDiv;
2745 dividers->enable_post_div = true;
2746 break;
2747 case 2:
2748 case 3:
Alex Deucher360b1f52013-06-07 11:50:12 -04002749 case 5:
2750 /* r6xx, r7xx, evergreen, ni, si */
Christian König7062ab62013-04-08 12:41:31 +02002751 if (rdev->family <= CHIP_RV770) {
2752 args.v2.ucAction = clock_type;
2753 args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
2754
2755 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2756
2757 dividers->post_div = args.v2.ucPostDiv;
2758 dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
2759 dividers->ref_div = args.v2.ucAction;
2760 if (rdev->family == CHIP_RV770) {
2761 dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
2762 true : false;
2763 dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
2764 } else
2765 dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
2766 } else {
2767 if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
Alex Deucherf4a25962013-04-22 09:59:01 -04002768 args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002769
2770 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2771
2772 dividers->post_div = args.v3.ucPostDiv;
2773 dividers->enable_post_div = (args.v3.ucCntlFlag &
2774 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2775 dividers->enable_dithen = (args.v3.ucCntlFlag &
2776 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2777 dividers->fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
2778 dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
2779 dividers->ref_div = args.v3.ucRefDiv;
2780 dividers->vco_mode = (args.v3.ucCntlFlag &
2781 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2782 } else {
Alex Deucher360b1f52013-06-07 11:50:12 -04002783 /* for SI we use ComputeMemoryClockParam for memory plls */
2784 if (rdev->family >= CHIP_TAHITI)
2785 return -EINVAL;
Alex Deucherf4a25962013-04-22 09:59:01 -04002786 args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002787 if (strobe_mode)
2788 args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
2789
2790 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2791
2792 dividers->post_div = args.v5.ucPostDiv;
2793 dividers->enable_post_div = (args.v5.ucCntlFlag &
2794 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2795 dividers->enable_dithen = (args.v5.ucCntlFlag &
2796 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2797 dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
2798 dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
2799 dividers->ref_div = args.v5.ucRefDiv;
2800 dividers->vco_mode = (args.v5.ucCntlFlag &
2801 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2802 }
2803 }
2804 break;
2805 case 4:
2806 /* fusion */
2807 args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
2808
2809 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2810
Alex Deucher9219ed62013-02-19 14:35:34 -05002811 dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
Christian König7062ab62013-04-08 12:41:31 +02002812 dividers->real_clock = le32_to_cpu(args.v4.ulClock);
2813 break;
Alex Deucher9219ed62013-02-19 14:35:34 -05002814 case 6:
2815 /* CI */
2816 /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
2817 args.v6_in.ulClock.ulComputeClockFlag = clock_type;
2818 args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
2819
2820 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2821
2822 dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
2823 dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
2824 dividers->ref_div = args.v6_out.ucPllRefDiv;
2825 dividers->post_div = args.v6_out.ucPllPostDiv;
2826 dividers->flags = args.v6_out.ucPllCntlFlag;
2827 dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
2828 dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
2829 break;
Christian König7062ab62013-04-08 12:41:31 +02002830 default:
2831 return -EINVAL;
2832 }
2833 return 0;
2834}
2835
Alex Deuchereaa778a2013-02-13 16:38:25 -05002836int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
2837 u32 clock,
2838 bool strobe_mode,
2839 struct atom_mpll_param *mpll_param)
2840{
2841 COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
2842 int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
2843 u8 frev, crev;
2844
2845 memset(&args, 0, sizeof(args));
2846 memset(mpll_param, 0, sizeof(struct atom_mpll_param));
2847
2848 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2849 return -EINVAL;
2850
2851 switch (frev) {
2852 case 2:
2853 switch (crev) {
2854 case 1:
2855 /* SI */
2856 args.ulClock = cpu_to_le32(clock); /* 10 khz */
2857 args.ucInputFlag = 0;
2858 if (strobe_mode)
2859 args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
2860
2861 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2862
2863 mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
2864 mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
2865 mpll_param->post_div = args.ucPostDiv;
2866 mpll_param->dll_speed = args.ucDllSpeed;
2867 mpll_param->bwcntl = args.ucBWCntl;
2868 mpll_param->vco_mode =
2869 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK) ? 1 : 0;
2870 mpll_param->yclk_sel =
2871 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
2872 mpll_param->qdr =
2873 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
2874 mpll_param->half_rate =
2875 (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
2876 break;
2877 default:
2878 return -EINVAL;
2879 }
2880 break;
2881 default:
2882 return -EINVAL;
2883 }
2884 return 0;
2885}
2886
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002887void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
2888{
2889 DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
2890 int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
2891
2892 args.ucEnable = enable;
2893
2894 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2895}
2896
Rafał Miłecki74338742009-11-03 00:53:02 +01002897uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
2898{
2899 GET_ENGINE_CLOCK_PS_ALLOCATION args;
2900 int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
2901
2902 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002903 return le32_to_cpu(args.ulReturnEngineClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002904}
2905
2906uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
2907{
2908 GET_MEMORY_CLOCK_PS_ALLOCATION args;
2909 int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
2910
2911 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002912 return le32_to_cpu(args.ulReturnMemoryClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002913}
2914
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002915void radeon_atom_set_engine_clock(struct radeon_device *rdev,
2916 uint32_t eng_clock)
2917{
2918 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2919 int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
2920
Cédric Cano45894332011-02-11 19:45:37 -05002921 args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002922
2923 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2924}
2925
2926void radeon_atom_set_memory_clock(struct radeon_device *rdev,
2927 uint32_t mem_clock)
2928{
2929 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2930 int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
2931
2932 if (rdev->flags & RADEON_IS_IGP)
2933 return;
2934
Cédric Cano45894332011-02-11 19:45:37 -05002935 args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002936
2937 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2938}
2939
Alex Deucherae5b0ab2013-06-24 10:50:34 -04002940void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
2941 u32 eng_clock, u32 mem_clock)
2942{
2943 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2944 int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
2945 u32 tmp;
2946
2947 memset(&args, 0, sizeof(args));
2948
2949 tmp = eng_clock & SET_CLOCK_FREQ_MASK;
2950 tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
2951
2952 args.ulTargetEngineClock = cpu_to_le32(tmp);
2953 if (mem_clock)
2954 args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
2955
2956 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2957}
2958
2959void radeon_atom_update_memory_dll(struct radeon_device *rdev,
2960 u32 mem_clock)
2961{
2962 u32 args;
2963 int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
2964
2965 args = cpu_to_le32(mem_clock); /* 10 khz */
2966
2967 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2968}
2969
2970void radeon_atom_set_ac_timing(struct radeon_device *rdev,
2971 u32 mem_clock)
2972{
2973 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2974 int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
2975 u32 tmp = mem_clock | (COMPUTE_MEMORY_PLL_PARAM << 24);
2976
2977 args.ulTargetMemoryClock = cpu_to_le32(tmp); /* 10 khz */
2978
2979 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2980}
2981
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002982union set_voltage {
2983 struct _SET_VOLTAGE_PS_ALLOCATION alloc;
2984 struct _SET_VOLTAGE_PARAMETERS v1;
2985 struct _SET_VOLTAGE_PARAMETERS_V2 v2;
Alex Deuchere83753b2012-03-20 17:18:08 -04002986 struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002987};
2988
Alex Deucher8a83ec52011-04-12 14:49:23 -04002989void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002990{
2991 union set_voltage args;
2992 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
Alex Deucher8a83ec52011-04-12 14:49:23 -04002993 u8 frev, crev, volt_index = voltage_level;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002994
2995 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2996 return;
2997
Alex Deuchera377e182011-06-20 13:00:31 -04002998 /* 0xff01 is a flag rather then an actual voltage */
2999 if (voltage_level == 0xff01)
3000 return;
3001
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003002 switch (crev) {
3003 case 1:
Alex Deucher8a83ec52011-04-12 14:49:23 -04003004 args.v1.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003005 args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
3006 args.v1.ucVoltageIndex = volt_index;
3007 break;
3008 case 2:
Alex Deucher8a83ec52011-04-12 14:49:23 -04003009 args.v2.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003010 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
Alex Deucher8a83ec52011-04-12 14:49:23 -04003011 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003012 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04003013 case 3:
3014 args.v3.ucVoltageType = voltage_type;
3015 args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
3016 args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
3017 break;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003018 default:
3019 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3020 return;
3021 }
3022
3023 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3024}
3025
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003026int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
3027 u16 voltage_id, u16 *voltage)
Alex Deucheree4017f2011-06-23 12:19:32 -04003028{
3029 union set_voltage args;
3030 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3031 u8 frev, crev;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003032
Alex Deucheree4017f2011-06-23 12:19:32 -04003033 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3034 return -EINVAL;
3035
3036 switch (crev) {
3037 case 1:
3038 return -EINVAL;
3039 case 2:
3040 args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
3041 args.v2.ucVoltageMode = 0;
3042 args.v2.usVoltageLevel = 0;
3043
3044 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3045
3046 *voltage = le16_to_cpu(args.v2.usVoltageLevel);
3047 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04003048 case 3:
3049 args.v3.ucVoltageType = voltage_type;
3050 args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
3051 args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
3052
3053 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3054
3055 *voltage = le16_to_cpu(args.v3.usVoltageLevel);
3056 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04003057 default:
3058 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3059 return -EINVAL;
3060 }
3061
3062 return 0;
3063}
Alex Deucher7ac9aa52010-05-27 19:25:54 -04003064
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003065int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
3066 u16 voltage_level, u8 voltage_type,
3067 u32 *gpio_value, u32 *gpio_mask)
3068{
3069 union set_voltage args;
3070 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
3071 u8 frev, crev;
3072
3073 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
3074 return -EINVAL;
3075
3076 switch (crev) {
3077 case 1:
3078 return -EINVAL;
3079 case 2:
3080 args.v2.ucVoltageType = voltage_type;
3081 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOMASK;
3082 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3083
3084 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3085
3086 *gpio_mask = le32_to_cpu(*(u32 *)&args.v2);
3087
3088 args.v2.ucVoltageType = voltage_type;
3089 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_GET_GPIOVAL;
3090 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
3091
3092 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
3093
3094 *gpio_value = le32_to_cpu(*(u32 *)&args.v2);
3095 break;
3096 default:
3097 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3098 return -EINVAL;
3099 }
3100
3101 return 0;
3102}
3103
3104union voltage_object_info {
Alex Deucher58653ab2013-02-13 17:04:59 -05003105 struct _ATOM_VOLTAGE_OBJECT_INFO v1;
3106 struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
3107 struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003108};
3109
3110bool
Alex Deucher58653ab2013-02-13 17:04:59 -05003111radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
3112 u8 voltage_type, u8 voltage_mode)
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003113{
3114 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3115 u8 frev, crev;
3116 u16 data_offset, size;
3117 int num_indices, i;
3118 union voltage_object_info *voltage_info;
3119
3120 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3121 &frev, &crev, &data_offset)) {
3122 voltage_info = (union voltage_object_info *)
3123 (rdev->mode_info.atom_context->bios + data_offset);
3124
Alex Deucher58653ab2013-02-13 17:04:59 -05003125 switch (frev) {
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003126 case 1:
Alex Deucher58653ab2013-02-13 17:04:59 -05003127 case 2:
3128 switch (crev) {
3129 case 1:
3130 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3131 sizeof(ATOM_VOLTAGE_OBJECT);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003132
Alex Deucher58653ab2013-02-13 17:04:59 -05003133 for (i = 0; i < num_indices; i++) {
3134 if ((voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) &&
3135 (voltage_info->v1.asVoltageObj[i].asControl.ucVoltageControlId ==
3136 VOLTAGE_CONTROLLED_BY_GPIO))
3137 return true;
3138 }
3139 break;
3140 case 2:
3141 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3142 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3143
3144 for (i = 0; i < num_indices; i++) {
3145 if ((voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) &&
3146 (voltage_info->v2.asVoltageObj[i].asControl.ucVoltageControlId ==
3147 VOLTAGE_CONTROLLED_BY_GPIO))
3148 return true;
3149 }
3150 break;
3151 default:
3152 DRM_ERROR("unknown voltage object table\n");
3153 return false;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003154 }
3155 break;
Alex Deucher58653ab2013-02-13 17:04:59 -05003156 case 3:
3157 switch (crev) {
3158 case 1:
3159 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3160 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V3_1);
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003161
Alex Deucher58653ab2013-02-13 17:04:59 -05003162 for (i = 0; i < num_indices; i++) {
3163 if ((voltage_info->v3.asVoltageObj[i].asGpioVoltageObj.sHeader.ucVoltageType ==
3164 voltage_type) &&
3165 (voltage_info->v3.asVoltageObj[i].asGpioVoltageObj.sHeader.ucVoltageMode ==
3166 voltage_mode))
3167 return true;
3168 }
3169 break;
3170 default:
3171 DRM_ERROR("unknown voltage object table\n");
3172 return false;
Alex Deucherae5b0ab2013-06-24 10:50:34 -04003173 }
3174 break;
3175 default:
3176 DRM_ERROR("unknown voltage object table\n");
3177 return false;
3178 }
3179
3180 }
3181 return false;
3182}
3183
3184int radeon_atom_get_max_voltage(struct radeon_device *rdev,
3185 u8 voltage_type, u16 *max_voltage)
3186{
3187 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3188 u8 frev, crev;
3189 u16 data_offset, size;
3190 int num_indices, i;
3191 union voltage_object_info *voltage_info;
3192
3193 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3194 &frev, &crev, &data_offset)) {
3195 voltage_info = (union voltage_object_info *)
3196 (rdev->mode_info.atom_context->bios + data_offset);
3197
3198 switch (crev) {
3199 case 1:
3200 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3201 sizeof(ATOM_VOLTAGE_OBJECT);
3202
3203 for (i = 0; i < num_indices; i++) {
3204 if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
3205 ATOM_VOLTAGE_FORMULA *formula =
3206 &voltage_info->v1.asVoltageObj[i].asFormula;
3207 if (formula->ucFlag & 1)
3208 *max_voltage =
3209 le16_to_cpu(formula->usVoltageBaseLevel) +
3210 formula->ucNumOfVoltageEntries / 2 *
3211 le16_to_cpu(formula->usVoltageStep);
3212 else
3213 *max_voltage =
3214 le16_to_cpu(formula->usVoltageBaseLevel) +
3215 (formula->ucNumOfVoltageEntries - 1) *
3216 le16_to_cpu(formula->usVoltageStep);
3217 return 0;
3218 }
3219 }
3220 break;
3221 case 2:
3222 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3223 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3224
3225 for (i = 0; i < num_indices; i++) {
3226 if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
3227 ATOM_VOLTAGE_FORMULA_V2 *formula =
3228 &voltage_info->v2.asVoltageObj[i].asFormula;
3229 if (formula->ucNumOfVoltageEntries) {
3230 *max_voltage =
3231 le16_to_cpu(formula->asVIDAdjustEntries[
3232 formula->ucNumOfVoltageEntries - 1
3233 ].usVoltageValue);
3234 return 0;
3235 }
3236 }
3237 }
3238 break;
3239 default:
3240 DRM_ERROR("unknown voltage object table\n");
3241 return -EINVAL;
3242 }
3243
3244 }
3245 return -EINVAL;
3246}
3247
3248int radeon_atom_get_min_voltage(struct radeon_device *rdev,
3249 u8 voltage_type, u16 *min_voltage)
3250{
3251 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3252 u8 frev, crev;
3253 u16 data_offset, size;
3254 int num_indices, i;
3255 union voltage_object_info *voltage_info;
3256
3257 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3258 &frev, &crev, &data_offset)) {
3259 voltage_info = (union voltage_object_info *)
3260 (rdev->mode_info.atom_context->bios + data_offset);
3261
3262 switch (crev) {
3263 case 1:
3264 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3265 sizeof(ATOM_VOLTAGE_OBJECT);
3266
3267 for (i = 0; i < num_indices; i++) {
3268 if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
3269 ATOM_VOLTAGE_FORMULA *formula =
3270 &voltage_info->v1.asVoltageObj[i].asFormula;
3271 *min_voltage =
3272 le16_to_cpu(formula->usVoltageBaseLevel);
3273 return 0;
3274 }
3275 }
3276 break;
3277 case 2:
3278 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3279 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3280
3281 for (i = 0; i < num_indices; i++) {
3282 if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
3283 ATOM_VOLTAGE_FORMULA_V2 *formula =
3284 &voltage_info->v2.asVoltageObj[i].asFormula;
3285 if (formula->ucNumOfVoltageEntries) {
3286 *min_voltage =
3287 le16_to_cpu(formula->asVIDAdjustEntries[
3288 0
3289 ].usVoltageValue);
3290 return 0;
3291 }
3292 }
3293 }
3294 break;
3295 default:
3296 DRM_ERROR("unknown voltage object table\n");
3297 return -EINVAL;
3298 }
3299
3300 }
3301 return -EINVAL;
3302}
3303
3304int radeon_atom_get_voltage_step(struct radeon_device *rdev,
3305 u8 voltage_type, u16 *voltage_step)
3306{
3307 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3308 u8 frev, crev;
3309 u16 data_offset, size;
3310 int num_indices, i;
3311 union voltage_object_info *voltage_info;
3312
3313 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3314 &frev, &crev, &data_offset)) {
3315 voltage_info = (union voltage_object_info *)
3316 (rdev->mode_info.atom_context->bios + data_offset);
3317
3318 switch (crev) {
3319 case 1:
3320 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3321 sizeof(ATOM_VOLTAGE_OBJECT);
3322
3323 for (i = 0; i < num_indices; i++) {
3324 if (voltage_info->v1.asVoltageObj[i].ucVoltageType == voltage_type) {
3325 ATOM_VOLTAGE_FORMULA *formula =
3326 &voltage_info->v1.asVoltageObj[i].asFormula;
3327 if (formula->ucFlag & 1)
3328 *voltage_step =
3329 (le16_to_cpu(formula->usVoltageStep) + 1) / 2;
3330 else
3331 *voltage_step =
3332 le16_to_cpu(formula->usVoltageStep);
3333 return 0;
3334 }
3335 }
3336 break;
3337 case 2:
3338 return -EINVAL;
3339 default:
3340 DRM_ERROR("unknown voltage object table\n");
3341 return -EINVAL;
3342 }
3343
3344 }
3345 return -EINVAL;
3346}
3347
3348int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
3349 u8 voltage_type,
3350 u16 nominal_voltage,
3351 u16 *true_voltage)
3352{
3353 u16 min_voltage, max_voltage, voltage_step;
3354
3355 if (radeon_atom_get_max_voltage(rdev, voltage_type, &max_voltage))
3356 return -EINVAL;
3357 if (radeon_atom_get_min_voltage(rdev, voltage_type, &min_voltage))
3358 return -EINVAL;
3359 if (radeon_atom_get_voltage_step(rdev, voltage_type, &voltage_step))
3360 return -EINVAL;
3361
3362 if (nominal_voltage <= min_voltage)
3363 *true_voltage = min_voltage;
3364 else if (nominal_voltage >= max_voltage)
3365 *true_voltage = max_voltage;
3366 else
3367 *true_voltage = min_voltage +
3368 ((nominal_voltage - min_voltage) / voltage_step) *
3369 voltage_step;
3370
3371 return 0;
3372}
3373
3374int radeon_atom_get_voltage_table(struct radeon_device *rdev,
3375 u8 voltage_type,
3376 struct atom_voltage_table *voltage_table)
3377{
3378 int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
3379 u8 frev, crev;
3380 u16 data_offset, size;
3381 int num_indices, i, j, ret;
3382 union voltage_object_info *voltage_info;
3383
3384 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3385 &frev, &crev, &data_offset)) {
3386 voltage_info = (union voltage_object_info *)
3387 (rdev->mode_info.atom_context->bios + data_offset);
3388
3389 switch (crev) {
3390 case 1:
3391 DRM_ERROR("old table version %d, %d\n", frev, crev);
3392 return -EINVAL;
3393 case 2:
3394 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
3395 sizeof(ATOM_VOLTAGE_OBJECT_INFO_V2);
3396
3397 for (i = 0; i < num_indices; i++) {
3398 if (voltage_info->v2.asVoltageObj[i].ucVoltageType == voltage_type) {
3399 ATOM_VOLTAGE_FORMULA_V2 *formula =
3400 &voltage_info->v2.asVoltageObj[i].asFormula;
3401 if (formula->ucNumOfVoltageEntries > MAX_VOLTAGE_ENTRIES)
3402 return -EINVAL;
3403 for (j = 0; j < formula->ucNumOfVoltageEntries; j++) {
3404 voltage_table->entries[j].value =
3405 le16_to_cpu(formula->asVIDAdjustEntries[j].usVoltageValue);
3406 ret = radeon_atom_get_voltage_gpio_settings(rdev,
3407 voltage_table->entries[j].value,
3408 voltage_type,
3409 &voltage_table->entries[j].smio_low,
3410 &voltage_table->mask_low);
3411 if (ret)
3412 return ret;
3413 }
3414 voltage_table->count = formula->ucNumOfVoltageEntries;
3415 return 0;
3416 }
3417 }
3418 break;
3419 default:
3420 DRM_ERROR("unknown voltage object table\n");
3421 return -EINVAL;
3422 }
3423
3424 }
3425 return -EINVAL;
3426}
3427
3428union vram_info {
3429 struct _ATOM_VRAM_INFO_V3 v1_3;
3430 struct _ATOM_VRAM_INFO_V4 v1_4;
3431 struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
3432};
3433
3434int radeon_atom_get_memory_info(struct radeon_device *rdev,
3435 u8 module_index, struct atom_memory_info *mem_info)
3436{
3437 int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3438 u8 frev, crev, i;
3439 u16 data_offset, size;
3440 union vram_info *vram_info;
3441 u8 *p;
3442
3443 memset(mem_info, 0, sizeof(struct atom_memory_info));
3444
3445 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3446 &frev, &crev, &data_offset)) {
3447 vram_info = (union vram_info *)
3448 (rdev->mode_info.atom_context->bios + data_offset);
3449 switch (frev) {
3450 case 1:
3451 switch (crev) {
3452 case 3:
3453 /* r6xx */
3454 if (module_index < vram_info->v1_3.ucNumOfVRAMModule) {
3455 ATOM_VRAM_MODULE_V3 *vram_module =
3456 (ATOM_VRAM_MODULE_V3 *)vram_info->v1_3.aVramInfo;
3457 p = (u8 *)vram_info->v1_3.aVramInfo;
3458
3459 for (i = 0; i < module_index; i++) {
3460 vram_module = (ATOM_VRAM_MODULE_V3 *)p;
3461 if (le16_to_cpu(vram_module->usSize) == 0)
3462 return -EINVAL;
3463 p += le16_to_cpu(vram_module->usSize);
3464 }
3465 mem_info->mem_vendor = vram_module->asMemory.ucMemoryVenderID & 0xf;
3466 mem_info->mem_type = vram_module->asMemory.ucMemoryType & 0xf0;
3467 } else
3468 return -EINVAL;
3469 break;
3470 case 4:
3471 /* r7xx, evergreen */
3472 if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
3473 ATOM_VRAM_MODULE_V4 *vram_module =
3474 (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
3475 p = (u8 *)vram_info->v1_4.aVramInfo;
3476
3477 for (i = 0; i < module_index; i++) {
3478 vram_module = (ATOM_VRAM_MODULE_V4 *)p;
3479 if (le16_to_cpu(vram_module->usModuleSize) == 0)
3480 return -EINVAL;
3481 p += le16_to_cpu(vram_module->usModuleSize);
3482 }
3483 mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
3484 mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
3485 } else
3486 return -EINVAL;
3487 break;
3488 default:
3489 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3490 return -EINVAL;
3491 }
3492 break;
3493 case 2:
3494 switch (crev) {
3495 case 1:
3496 /* ni */
3497 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
3498 ATOM_VRAM_MODULE_V7 *vram_module =
3499 (ATOM_VRAM_MODULE_V7 *)vram_info->v2_1.aVramInfo;
3500 p = (u8 *)vram_info->v2_1.aVramInfo;
3501
3502 for (i = 0; i < module_index; i++) {
3503 vram_module = (ATOM_VRAM_MODULE_V7 *)p;
3504 if (le16_to_cpu(vram_module->usModuleSize) == 0)
3505 return -EINVAL;
3506 p += le16_to_cpu(vram_module->usModuleSize);
3507 }
3508 mem_info->mem_vendor = vram_module->ucMemoryVenderID & 0xf;
3509 mem_info->mem_type = vram_module->ucMemoryType & 0xf0;
3510 } else
3511 return -EINVAL;
3512 break;
3513 default:
3514 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3515 return -EINVAL;
3516 }
3517 break;
3518 default:
3519 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3520 return -EINVAL;
3521 }
3522 return 0;
3523 }
3524 return -EINVAL;
3525}
3526
3527int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
3528 bool gddr5, u8 module_index,
3529 struct atom_memory_clock_range_table *mclk_range_table)
3530{
3531 int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3532 u8 frev, crev, i;
3533 u16 data_offset, size;
3534 union vram_info *vram_info;
3535 u32 mem_timing_size = gddr5 ?
3536 sizeof(ATOM_MEMORY_TIMING_FORMAT_V2) : sizeof(ATOM_MEMORY_TIMING_FORMAT);
3537 u8 *p;
3538
3539 memset(mclk_range_table, 0, sizeof(struct atom_memory_clock_range_table));
3540
3541 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3542 &frev, &crev, &data_offset)) {
3543 vram_info = (union vram_info *)
3544 (rdev->mode_info.atom_context->bios + data_offset);
3545 switch (frev) {
3546 case 1:
3547 switch (crev) {
3548 case 3:
3549 DRM_ERROR("old table version %d, %d\n", frev, crev);
3550 return -EINVAL;
3551 case 4:
3552 /* r7xx, evergreen */
3553 if (module_index < vram_info->v1_4.ucNumOfVRAMModule) {
3554 ATOM_VRAM_MODULE_V4 *vram_module =
3555 (ATOM_VRAM_MODULE_V4 *)vram_info->v1_4.aVramInfo;
3556 ATOM_MEMORY_TIMING_FORMAT *format;
3557 p = (u8 *)vram_info->v1_4.aVramInfo;
3558
3559 for (i = 0; i < module_index; i++) {
3560 vram_module = (ATOM_VRAM_MODULE_V4 *)p;
3561 if (le16_to_cpu(vram_module->usModuleSize) == 0)
3562 return -EINVAL;
3563 p += le16_to_cpu(vram_module->usModuleSize);
3564 }
3565 mclk_range_table->num_entries = (u8)
3566 ((vram_module->usModuleSize - offsetof(ATOM_VRAM_MODULE_V4, asMemTiming)) /
3567 mem_timing_size);
3568 p = (u8 *)vram_module->asMemTiming;
3569 for (i = 0; i < mclk_range_table->num_entries; i++) {
3570 format = (ATOM_MEMORY_TIMING_FORMAT *)p;
3571 mclk_range_table->mclk[i] = format->ulClkRange;
3572 p += mem_timing_size;
3573 }
3574 } else
3575 return -EINVAL;
3576 break;
3577 default:
3578 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3579 return -EINVAL;
3580 }
3581 break;
3582 case 2:
3583 DRM_ERROR("new table version %d, %d\n", frev, crev);
3584 return -EINVAL;
3585 default:
3586 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3587 return -EINVAL;
3588 }
3589 return 0;
3590 }
3591 return -EINVAL;
3592}
3593
3594#define MEM_ID_MASK 0xff000000
3595#define MEM_ID_SHIFT 24
3596#define CLOCK_RANGE_MASK 0x00ffffff
3597#define CLOCK_RANGE_SHIFT 0
3598#define LOW_NIBBLE_MASK 0xf
3599#define DATA_EQU_PREV 0
3600#define DATA_FROM_TABLE 4
3601
3602int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
3603 u8 module_index,
3604 struct atom_mc_reg_table *reg_table)
3605{
3606 int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
3607 u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
3608 u32 i = 0, j;
3609 u16 data_offset, size;
3610 union vram_info *vram_info;
3611
3612 memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
3613
3614 if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
3615 &frev, &crev, &data_offset)) {
3616 vram_info = (union vram_info *)
3617 (rdev->mode_info.atom_context->bios + data_offset);
3618 switch (frev) {
3619 case 1:
3620 DRM_ERROR("old table version %d, %d\n", frev, crev);
3621 return -EINVAL;
3622 case 2:
3623 switch (crev) {
3624 case 1:
3625 if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
3626 ATOM_INIT_REG_BLOCK *reg_block =
3627 (ATOM_INIT_REG_BLOCK *)
3628 ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
3629 ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
3630 (ATOM_MEMORY_SETTING_DATA_BLOCK *)
3631 ((u8 *)reg_block + (2 * sizeof(u16)) +
3632 le16_to_cpu(reg_block->usRegIndexTblSize));
3633 num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
3634 sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
3635 if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
3636 return -EINVAL;
3637 while (!(reg_block->asRegIndexBuf[i].ucPreRegDataLength & ACCESS_PLACEHOLDER) &&
3638 (i < num_entries)) {
3639 reg_table->mc_reg_address[i].s1 =
3640 (u16)(reg_block->asRegIndexBuf[i].usRegIndex);
3641 reg_table->mc_reg_address[i].pre_reg_data =
3642 (u8)(reg_block->asRegIndexBuf[i].ucPreRegDataLength);
3643 i++;
3644 }
3645 reg_table->last = i;
3646 while ((*(u32 *)reg_data != END_OF_REG_DATA_BLOCK) &&
3647 (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
3648 t_mem_id = (u8)((*(u32 *)reg_data & MEM_ID_MASK) >> MEM_ID_SHIFT);
3649 if (module_index == t_mem_id) {
3650 reg_table->mc_reg_table_entry[num_ranges].mclk_max =
3651 (u32)((*(u32 *)reg_data & CLOCK_RANGE_MASK) >> CLOCK_RANGE_SHIFT);
3652 for (i = 0, j = 1; i < reg_table->last; i++) {
3653 if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
3654 reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
3655 (u32)*((u32 *)reg_data + j);
3656 j++;
3657 } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
3658 reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
3659 reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
3660 }
3661 }
3662 num_ranges++;
3663 }
3664 reg_data += reg_block->usRegDataBlkSize;
3665 }
3666 if (*(u32 *)reg_data != END_OF_REG_DATA_BLOCK)
3667 return -EINVAL;
3668 reg_table->num_entries = num_ranges;
3669 } else
3670 return -EINVAL;
3671 break;
3672 default:
3673 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3674 return -EINVAL;
3675 }
3676 break;
3677 default:
3678 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
3679 return -EINVAL;
3680 }
3681 return 0;
3682 }
3683 return -EINVAL;
3684}
3685
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003686void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
3687{
3688 struct radeon_device *rdev = dev->dev_private;
3689 uint32_t bios_2_scratch, bios_6_scratch;
3690
3691 if (rdev->family >= CHIP_R600) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10003692 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003693 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3694 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10003695 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003696 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3697 }
3698
3699 /* let the bios control the backlight */
3700 bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
3701
3702 /* tell the bios not to handle mode switching */
Alex Deucher87364762011-02-02 19:46:06 -05003703 bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003704
3705 if (rdev->family >= CHIP_R600) {
3706 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
3707 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3708 } else {
3709 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
3710 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3711 }
3712
3713}
3714
Yang Zhaof657c2a2009-09-15 12:21:01 +10003715void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
3716{
3717 uint32_t scratch_reg;
3718 int i;
3719
3720 if (rdev->family >= CHIP_R600)
3721 scratch_reg = R600_BIOS_0_SCRATCH;
3722 else
3723 scratch_reg = RADEON_BIOS_0_SCRATCH;
3724
3725 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
3726 rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
3727}
3728
3729void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
3730{
3731 uint32_t scratch_reg;
3732 int i;
3733
3734 if (rdev->family >= CHIP_R600)
3735 scratch_reg = R600_BIOS_0_SCRATCH;
3736 else
3737 scratch_reg = RADEON_BIOS_0_SCRATCH;
3738
3739 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
3740 WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
3741}
3742
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003743void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
3744{
3745 struct drm_device *dev = encoder->dev;
3746 struct radeon_device *rdev = dev->dev_private;
3747 uint32_t bios_6_scratch;
3748
3749 if (rdev->family >= CHIP_R600)
3750 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3751 else
3752 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3753
Alex Deucher87364762011-02-02 19:46:06 -05003754 if (lock) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003755 bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05003756 bios_6_scratch &= ~ATOM_S6_ACC_MODE;
3757 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003758 bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05003759 bios_6_scratch |= ATOM_S6_ACC_MODE;
3760 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003761
3762 if (rdev->family >= CHIP_R600)
3763 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3764 else
3765 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3766}
3767
3768/* at some point we may want to break this out into individual functions */
3769void
3770radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
3771 struct drm_encoder *encoder,
3772 bool connected)
3773{
3774 struct drm_device *dev = connector->dev;
3775 struct radeon_device *rdev = dev->dev_private;
3776 struct radeon_connector *radeon_connector =
3777 to_radeon_connector(connector);
3778 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3779 uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
3780
3781 if (rdev->family >= CHIP_R600) {
3782 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
3783 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3784 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3785 } else {
3786 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
3787 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3788 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3789 }
3790
3791 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
3792 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
3793 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003794 DRM_DEBUG_KMS("TV1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003795 bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
3796 bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
3797 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003798 DRM_DEBUG_KMS("TV1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003799 bios_0_scratch &= ~ATOM_S0_TV1_MASK;
3800 bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
3801 bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
3802 }
3803 }
3804 if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
3805 (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
3806 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003807 DRM_DEBUG_KMS("CV connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003808 bios_3_scratch |= ATOM_S3_CV_ACTIVE;
3809 bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
3810 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003811 DRM_DEBUG_KMS("CV disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003812 bios_0_scratch &= ~ATOM_S0_CV_MASK;
3813 bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
3814 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
3815 }
3816 }
3817 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
3818 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
3819 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003820 DRM_DEBUG_KMS("LCD1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003821 bios_0_scratch |= ATOM_S0_LCD1;
3822 bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
3823 bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
3824 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003825 DRM_DEBUG_KMS("LCD1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003826 bios_0_scratch &= ~ATOM_S0_LCD1;
3827 bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
3828 bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
3829 }
3830 }
3831 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
3832 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
3833 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003834 DRM_DEBUG_KMS("CRT1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003835 bios_0_scratch |= ATOM_S0_CRT1_COLOR;
3836 bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
3837 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
3838 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003839 DRM_DEBUG_KMS("CRT1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003840 bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
3841 bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
3842 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
3843 }
3844 }
3845 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
3846 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
3847 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003848 DRM_DEBUG_KMS("CRT2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003849 bios_0_scratch |= ATOM_S0_CRT2_COLOR;
3850 bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
3851 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
3852 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003853 DRM_DEBUG_KMS("CRT2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003854 bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
3855 bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
3856 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
3857 }
3858 }
3859 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
3860 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
3861 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003862 DRM_DEBUG_KMS("DFP1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003863 bios_0_scratch |= ATOM_S0_DFP1;
3864 bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
3865 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
3866 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003867 DRM_DEBUG_KMS("DFP1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003868 bios_0_scratch &= ~ATOM_S0_DFP1;
3869 bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
3870 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
3871 }
3872 }
3873 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
3874 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
3875 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003876 DRM_DEBUG_KMS("DFP2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003877 bios_0_scratch |= ATOM_S0_DFP2;
3878 bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
3879 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
3880 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003881 DRM_DEBUG_KMS("DFP2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003882 bios_0_scratch &= ~ATOM_S0_DFP2;
3883 bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
3884 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
3885 }
3886 }
3887 if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
3888 (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
3889 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003890 DRM_DEBUG_KMS("DFP3 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003891 bios_0_scratch |= ATOM_S0_DFP3;
3892 bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
3893 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
3894 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003895 DRM_DEBUG_KMS("DFP3 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003896 bios_0_scratch &= ~ATOM_S0_DFP3;
3897 bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
3898 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
3899 }
3900 }
3901 if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
3902 (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
3903 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003904 DRM_DEBUG_KMS("DFP4 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003905 bios_0_scratch |= ATOM_S0_DFP4;
3906 bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
3907 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
3908 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003909 DRM_DEBUG_KMS("DFP4 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003910 bios_0_scratch &= ~ATOM_S0_DFP4;
3911 bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
3912 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
3913 }
3914 }
3915 if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
3916 (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
3917 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003918 DRM_DEBUG_KMS("DFP5 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003919 bios_0_scratch |= ATOM_S0_DFP5;
3920 bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
3921 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
3922 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003923 DRM_DEBUG_KMS("DFP5 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003924 bios_0_scratch &= ~ATOM_S0_DFP5;
3925 bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
3926 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
3927 }
3928 }
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003929 if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
3930 (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
3931 if (connected) {
3932 DRM_DEBUG_KMS("DFP6 connected\n");
3933 bios_0_scratch |= ATOM_S0_DFP6;
3934 bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
3935 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
3936 } else {
3937 DRM_DEBUG_KMS("DFP6 disconnected\n");
3938 bios_0_scratch &= ~ATOM_S0_DFP6;
3939 bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
3940 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
3941 }
3942 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003943
3944 if (rdev->family >= CHIP_R600) {
3945 WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
3946 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
3947 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3948 } else {
3949 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
3950 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
3951 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3952 }
3953}
3954
3955void
3956radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
3957{
3958 struct drm_device *dev = encoder->dev;
3959 struct radeon_device *rdev = dev->dev_private;
3960 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3961 uint32_t bios_3_scratch;
3962
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003963 if (ASIC_IS_DCE4(rdev))
3964 return;
3965
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003966 if (rdev->family >= CHIP_R600)
3967 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3968 else
3969 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3970
3971 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3972 bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
3973 bios_3_scratch |= (crtc << 18);
3974 }
3975 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
3976 bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
3977 bios_3_scratch |= (crtc << 24);
3978 }
3979 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3980 bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
3981 bios_3_scratch |= (crtc << 16);
3982 }
3983 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3984 bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
3985 bios_3_scratch |= (crtc << 20);
3986 }
3987 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3988 bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
3989 bios_3_scratch |= (crtc << 17);
3990 }
3991 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3992 bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
3993 bios_3_scratch |= (crtc << 19);
3994 }
3995 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3996 bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
3997 bios_3_scratch |= (crtc << 23);
3998 }
3999 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
4000 bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
4001 bios_3_scratch |= (crtc << 25);
4002 }
4003
4004 if (rdev->family >= CHIP_R600)
4005 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
4006 else
4007 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
4008}
4009
4010void
4011radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
4012{
4013 struct drm_device *dev = encoder->dev;
4014 struct radeon_device *rdev = dev->dev_private;
4015 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
4016 uint32_t bios_2_scratch;
4017
Alex Deucher3ac0eb62012-02-19 21:42:03 -05004018 if (ASIC_IS_DCE4(rdev))
4019 return;
4020
Jerome Glisse771fe6b2009-06-05 14:42:42 +02004021 if (rdev->family >= CHIP_R600)
4022 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
4023 else
4024 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
4025
4026 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
4027 if (on)
4028 bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
4029 else
4030 bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
4031 }
4032 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
4033 if (on)
4034 bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
4035 else
4036 bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
4037 }
4038 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
4039 if (on)
4040 bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
4041 else
4042 bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
4043 }
4044 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
4045 if (on)
4046 bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
4047 else
4048 bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
4049 }
4050 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
4051 if (on)
4052 bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
4053 else
4054 bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
4055 }
4056 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
4057 if (on)
4058 bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
4059 else
4060 bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
4061 }
4062 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
4063 if (on)
4064 bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
4065 else
4066 bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
4067 }
4068 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
4069 if (on)
4070 bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
4071 else
4072 bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
4073 }
4074 if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
4075 if (on)
4076 bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
4077 else
4078 bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
4079 }
4080 if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
4081 if (on)
4082 bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
4083 else
4084 bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
4085 }
4086
4087 if (rdev->family >= CHIP_R600)
4088 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
4089 else
4090 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
4091}