blob: 3236755857a8c7cfd9968ca6a8da5410b8482b1b [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
David Howells760285e2012-10-02 18:01:07 +010026#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020028#include "radeon.h"
29
30#include "atom.h"
31#include "atom-bits.h"
32
33/* from radeon_encoder.c */
34extern uint32_t
Alex Deucher5137ee92010-08-12 18:58:47 -040035radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
36 uint8_t dac);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037extern void radeon_link_encoder_connector(struct drm_device *dev);
38extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040039radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
Alex Deucher36868bd2011-01-06 21:19:21 -050040 uint32_t supported_device, u16 caps);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
42/* from radeon_connector.c */
43extern void
44radeon_add_atom_connector(struct drm_device *dev,
45 uint32_t connector_id,
46 uint32_t supported_device,
47 int connector_type,
48 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -040049 uint32_t igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -050050 uint16_t connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -040051 struct radeon_hpd *hpd,
52 struct radeon_router *router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020053
54/* from radeon_legacy_encoder.c */
55extern void
Alex Deucher5137ee92010-08-12 18:58:47 -040056radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
Jerome Glisse771fe6b2009-06-05 14:42:42 +020057 uint32_t supported_device);
58
Alex Deuchere83753b2012-03-20 17:18:08 -040059/* local */
60static int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
61 u16 voltage_id, u16 *voltage);
62
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063union atom_supported_devices {
64 struct _ATOM_SUPPORTED_DEVICES_INFO info;
65 struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
66 struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
67};
68
Alex Deucher21240f92011-11-21 12:41:21 -050069static void radeon_lookup_i2c_gpio_quirks(struct radeon_device *rdev,
70 ATOM_GPIO_I2C_ASSIGMENT *gpio,
71 u8 index)
72{
73 /* r4xx mask is technically not used by the hw, so patch in the legacy mask bits */
74 if ((rdev->family == CHIP_R420) ||
75 (rdev->family == CHIP_R423) ||
76 (rdev->family == CHIP_RV410)) {
77 if ((le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0018) ||
78 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x0019) ||
79 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x001a)) {
80 gpio->ucClkMaskShift = 0x19;
81 gpio->ucDataMaskShift = 0x18;
82 }
83 }
84
85 /* some evergreen boards have bad data for this entry */
86 if (ASIC_IS_DCE4(rdev)) {
87 if ((index == 7) &&
88 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1936) &&
89 (gpio->sucI2cId.ucAccess == 0)) {
90 gpio->sucI2cId.ucAccess = 0x97;
91 gpio->ucDataMaskShift = 8;
92 gpio->ucDataEnShift = 8;
93 gpio->ucDataY_Shift = 8;
94 gpio->ucDataA_Shift = 8;
95 }
96 }
97
98 /* some DCE3 boards have bad data for this entry */
99 if (ASIC_IS_DCE3(rdev)) {
100 if ((index == 4) &&
101 (le16_to_cpu(gpio->usClkMaskRegisterIndex) == 0x1fda) &&
102 (gpio->sucI2cId.ucAccess == 0x94))
103 gpio->sucI2cId.ucAccess = 0x14;
104 }
105}
106
107static struct radeon_i2c_bus_rec radeon_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
108{
109 struct radeon_i2c_bus_rec i2c;
110
111 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
112
113 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
114 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
115 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
116 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
117 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
118 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
119 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
120 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
121 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
122 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
123 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
124 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
125 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
126 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
127 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
128 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
129
130 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
131 i2c.hw_capable = true;
132 else
133 i2c.hw_capable = false;
134
135 if (gpio->sucI2cId.ucAccess == 0xa0)
136 i2c.mm_i2c = true;
137 else
138 i2c.mm_i2c = false;
139
140 i2c.i2c_id = gpio->sucI2cId.ucAccess;
141
142 if (i2c.mask_clk_reg)
143 i2c.valid = true;
144 else
145 i2c.valid = false;
146
147 return i2c;
148}
149
Andi Kleence580fa2011-10-13 16:08:47 -0700150static struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500151 uint8_t id)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200152{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 struct atom_context *ctx = rdev->mode_info.atom_context;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500154 ATOM_GPIO_I2C_ASSIGMENT *gpio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 struct radeon_i2c_bus_rec i2c;
156 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
157 struct _ATOM_GPIO_I2C_INFO *i2c_info;
Alex Deucher95beb692010-04-01 19:08:47 +0000158 uint16_t data_offset, size;
159 int i, num_indices;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200160
161 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
162 i2c.valid = false;
163
Alex Deucher95beb692010-04-01 19:08:47 +0000164 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400165 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200166
Alex Deucher95beb692010-04-01 19:08:47 +0000167 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
168 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
169
170 for (i = 0; i < num_indices; i++) {
Alex Deuchera084e6e2010-03-18 01:04:01 -0400171 gpio = &i2c_info->asGPIO_Info[i];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200172
Alex Deucher21240f92011-11-21 12:41:21 -0500173 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucher3074adc2010-11-30 00:15:10 -0500174
Alex Deuchera084e6e2010-03-18 01:04:01 -0400175 if (gpio->sucI2cId.ucAccess == id) {
Alex Deucher21240f92011-11-21 12:41:21 -0500176 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400177 break;
178 }
Alex Deucherd3f420d2009-12-08 14:30:49 -0500179 }
180 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200181
182 return i2c;
183}
184
Alex Deucherf376b942010-08-05 21:21:16 -0400185void radeon_atombios_i2c_init(struct radeon_device *rdev)
186{
187 struct atom_context *ctx = rdev->mode_info.atom_context;
188 ATOM_GPIO_I2C_ASSIGMENT *gpio;
189 struct radeon_i2c_bus_rec i2c;
190 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
191 struct _ATOM_GPIO_I2C_INFO *i2c_info;
192 uint16_t data_offset, size;
193 int i, num_indices;
194 char stmp[32];
195
Alex Deucherf376b942010-08-05 21:21:16 -0400196 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
197 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
198
199 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
200 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
201
202 for (i = 0; i < num_indices; i++) {
203 gpio = &i2c_info->asGPIO_Info[i];
Alex Deucherea393022010-08-27 16:04:29 -0400204
Alex Deucher21240f92011-11-21 12:41:21 -0500205 radeon_lookup_i2c_gpio_quirks(rdev, gpio, i);
Alex Deucherd7245022011-11-21 12:10:14 -0500206
Alex Deucher21240f92011-11-21 12:41:21 -0500207 i2c = radeon_get_bus_rec_for_i2c_gpio(gpio);
Alex Deucherea393022010-08-27 16:04:29 -0400208
Alex Deucher21240f92011-11-21 12:41:21 -0500209 if (i2c.valid) {
Alex Deucherf376b942010-08-05 21:21:16 -0400210 sprintf(stmp, "0x%x", i2c.i2c_id);
211 rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
212 }
213 }
214 }
215}
216
Andi Kleence580fa2011-10-13 16:08:47 -0700217static struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
Alex Deuchereed45b32009-12-04 14:45:27 -0500218 u8 id)
219{
220 struct atom_context *ctx = rdev->mode_info.atom_context;
221 struct radeon_gpio_rec gpio;
222 int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
223 struct _ATOM_GPIO_PIN_LUT *gpio_info;
224 ATOM_GPIO_PIN_ASSIGNMENT *pin;
225 u16 data_offset, size;
226 int i, num_indices;
227
228 memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
229 gpio.valid = false;
230
Alex Deuchera084e6e2010-03-18 01:04:01 -0400231 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
232 gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
Alex Deuchereed45b32009-12-04 14:45:27 -0500233
Alex Deuchera084e6e2010-03-18 01:04:01 -0400234 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
235 sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
Alex Deuchereed45b32009-12-04 14:45:27 -0500236
Alex Deuchera084e6e2010-03-18 01:04:01 -0400237 for (i = 0; i < num_indices; i++) {
238 pin = &gpio_info->asGPIO_Pin[i];
239 if (id == pin->ucGPIO_ID) {
240 gpio.id = pin->ucGPIO_ID;
Cédric Cano45894332011-02-11 19:45:37 -0500241 gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex) * 4;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400242 gpio.mask = (1 << pin->ucGpioPinBitShift);
243 gpio.valid = true;
244 break;
245 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500246 }
247 }
248
249 return gpio;
250}
251
252static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
253 struct radeon_gpio_rec *gpio)
254{
255 struct radeon_hpd hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500256 u32 reg;
257
Jean Delvare1d978da2010-08-15 14:11:24 +0200258 memset(&hpd, 0, sizeof(struct radeon_hpd));
259
Alex Deucher82d118e2012-03-20 17:18:01 -0400260 if (ASIC_IS_DCE6(rdev))
261 reg = SI_DC_GPIO_HPD_A;
262 else if (ASIC_IS_DCE4(rdev))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500263 reg = EVERGREEN_DC_GPIO_HPD_A;
264 else
265 reg = AVIVO_DC_GPIO_HPD_A;
266
Alex Deuchereed45b32009-12-04 14:45:27 -0500267 hpd.gpio = *gpio;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500268 if (gpio->reg == reg) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500269 switch(gpio->mask) {
270 case (1 << 0):
271 hpd.hpd = RADEON_HPD_1;
272 break;
273 case (1 << 8):
274 hpd.hpd = RADEON_HPD_2;
275 break;
276 case (1 << 16):
277 hpd.hpd = RADEON_HPD_3;
278 break;
279 case (1 << 24):
280 hpd.hpd = RADEON_HPD_4;
281 break;
282 case (1 << 26):
283 hpd.hpd = RADEON_HPD_5;
284 break;
285 case (1 << 28):
286 hpd.hpd = RADEON_HPD_6;
287 break;
288 default:
289 hpd.hpd = RADEON_HPD_NONE;
290 break;
291 }
292 } else
293 hpd.hpd = RADEON_HPD_NONE;
294 return hpd;
295}
296
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200297static bool radeon_atom_apply_quirks(struct drm_device *dev,
298 uint32_t supported_device,
299 int *connector_type,
Alex Deucher848577e2009-07-08 16:15:30 -0400300 struct radeon_i2c_bus_rec *i2c_bus,
Alex Deuchereed45b32009-12-04 14:45:27 -0500301 uint16_t *line_mux,
302 struct radeon_hpd *hpd)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303{
304
305 /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
306 if ((dev->pdev->device == 0x791e) &&
307 (dev->pdev->subsystem_vendor == 0x1043) &&
308 (dev->pdev->subsystem_device == 0x826d)) {
309 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
310 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
311 *connector_type = DRM_MODE_CONNECTOR_DVID;
312 }
313
Alex Deucherc86a9032010-02-18 14:14:58 -0500314 /* Asrock RS600 board lists the DVI port as HDMI */
315 if ((dev->pdev->device == 0x7941) &&
316 (dev->pdev->subsystem_vendor == 0x1849) &&
317 (dev->pdev->subsystem_device == 0x7941)) {
318 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
319 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
320 *connector_type = DRM_MODE_CONNECTOR_DVID;
321 }
322
Alex Deucherf36fce02010-09-27 11:33:00 -0400323 /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
324 if ((dev->pdev->device == 0x796e) &&
325 (dev->pdev->subsystem_vendor == 0x1462) &&
326 (dev->pdev->subsystem_device == 0x7302)) {
327 if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
328 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
329 return false;
330 }
331
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332 /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
333 if ((dev->pdev->device == 0x7941) &&
334 (dev->pdev->subsystem_vendor == 0x147b) &&
335 (dev->pdev->subsystem_device == 0x2412)) {
336 if (*connector_type == DRM_MODE_CONNECTOR_DVII)
337 return false;
338 }
339
340 /* Falcon NW laptop lists vga ddc line for LVDS */
341 if ((dev->pdev->device == 0x5653) &&
342 (dev->pdev->subsystem_vendor == 0x1462) &&
343 (dev->pdev->subsystem_device == 0x0291)) {
Alex Deucher848577e2009-07-08 16:15:30 -0400344 if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345 i2c_bus->valid = false;
Alex Deucher848577e2009-07-08 16:15:30 -0400346 *line_mux = 53;
347 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200348 }
349
Alex Deucher4e3f9b782009-12-01 14:49:50 -0500350 /* HIS X1300 is DVI+VGA, not DVI+DVI */
351 if ((dev->pdev->device == 0x7146) &&
352 (dev->pdev->subsystem_vendor == 0x17af) &&
353 (dev->pdev->subsystem_device == 0x2058)) {
354 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
355 return false;
356 }
357
Dave Airlieaa1a7502009-12-04 11:51:34 +1000358 /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
359 if ((dev->pdev->device == 0x7142) &&
360 (dev->pdev->subsystem_vendor == 0x1458) &&
361 (dev->pdev->subsystem_device == 0x2134)) {
362 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
363 return false;
364 }
365
366
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200367 /* Funky macbooks */
368 if ((dev->pdev->device == 0x71C5) &&
369 (dev->pdev->subsystem_vendor == 0x106b) &&
370 (dev->pdev->subsystem_device == 0x0080)) {
371 if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
372 (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
373 return false;
Alex Deuchere1e8a5d2010-03-26 17:14:37 -0400374 if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
375 *line_mux = 0x90;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200376 }
377
Alex Deucherbe23da82011-01-18 18:26:11 +0000378 /* mac rv630, rv730, others */
379 if ((supported_device == ATOM_DEVICE_TV1_SUPPORT) &&
380 (*connector_type == DRM_MODE_CONNECTOR_DVII)) {
381 *connector_type = DRM_MODE_CONNECTOR_9PinDIN;
382 *line_mux = CONNECTOR_7PIN_DIN_ENUM_ID1;
Alex Deucherf598aa72011-01-04 00:43:39 -0500383 }
384
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200385 /* ASUS HD 3600 XT board lists the DVI port as HDMI */
386 if ((dev->pdev->device == 0x9598) &&
387 (dev->pdev->subsystem_vendor == 0x1043) &&
388 (dev->pdev->subsystem_device == 0x01da)) {
Alex Deucher705af9c2009-09-10 16:31:13 -0400389 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400390 *connector_type = DRM_MODE_CONNECTOR_DVII;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200391 }
392 }
393
Alex Deuchere153b702010-07-20 18:07:22 -0400394 /* ASUS HD 3600 board lists the DVI port as HDMI */
395 if ((dev->pdev->device == 0x9598) &&
396 (dev->pdev->subsystem_vendor == 0x1043) &&
397 (dev->pdev->subsystem_device == 0x01e4)) {
398 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
399 *connector_type = DRM_MODE_CONNECTOR_DVII;
400 }
401 }
402
Alex Deucher705af9c2009-09-10 16:31:13 -0400403 /* ASUS HD 3450 board lists the DVI port as HDMI */
404 if ((dev->pdev->device == 0x95C5) &&
405 (dev->pdev->subsystem_vendor == 0x1043) &&
406 (dev->pdev->subsystem_device == 0x01e2)) {
407 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
Alex Deucherd42571e2009-09-11 15:27:14 -0400408 *connector_type = DRM_MODE_CONNECTOR_DVII;
Alex Deucher705af9c2009-09-10 16:31:13 -0400409 }
410 }
411
412 /* some BIOSes seem to report DAC on HDMI - usually this is a board with
413 * HDMI + VGA reporting as HDMI
414 */
415 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
416 if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
417 *connector_type = DRM_MODE_CONNECTOR_VGA;
418 *line_mux = 0;
419 }
420 }
421
Alex Deucher4f87af42011-05-04 11:41:47 -0400422 /* Acer laptop (Acer TravelMate 5730/5730G) has an HDMI port
Alex Deucher2f299d52011-01-04 17:42:20 -0500423 * on the laptop and a DVI port on the docking station and
424 * both share the same encoder, hpd pin, and ddc line.
425 * So while the bios table is technically correct,
426 * we drop the DVI port here since xrandr has no concept of
427 * encoders and will try and drive both connectors
428 * with different crtcs which isn't possible on the hardware
429 * side and leaves no crtcs for LVDS or VGA.
430 */
Alex Deucher4f87af42011-05-04 11:41:47 -0400431 if (((dev->pdev->device == 0x95c4) || (dev->pdev->device == 0x9591)) &&
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500432 (dev->pdev->subsystem_vendor == 0x1025) &&
433 (dev->pdev->subsystem_device == 0x013c)) {
434 if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400435 (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
Alex Deucher2f299d52011-01-04 17:42:20 -0500436 /* actually it's a DVI-D port not DVI-I */
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500437 *connector_type = DRM_MODE_CONNECTOR_DVID;
Alex Deucher2f299d52011-01-04 17:42:20 -0500438 return false;
Alex Deucher9ea2c4b2010-08-06 00:27:44 -0400439 }
Alex Deucher3e5f8ff2009-11-17 17:12:10 -0500440 }
441
Dave Airlieefa84502010-02-09 09:06:00 +1000442 /* XFX Pine Group device rv730 reports no VGA DDC lines
443 * even though they are wired up to record 0x93
444 */
445 if ((dev->pdev->device == 0x9498) &&
446 (dev->pdev->subsystem_vendor == 0x1682) &&
Alex Deucher1ebf1692012-05-23 11:48:59 -0400447 (dev->pdev->subsystem_device == 0x2452) &&
448 (i2c_bus->valid == false) &&
449 !(supported_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))) {
Dave Airlieefa84502010-02-09 09:06:00 +1000450 struct radeon_device *rdev = dev->dev_private;
451 *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
452 }
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400453
454 /* Fujitsu D3003-S2 board lists DVI-I as DVI-D and VGA */
Tvrtko Ursulin52e9b392012-08-20 15:16:04 +0100455 if (((dev->pdev->device == 0x9802) || (dev->pdev->device == 0x9806)) &&
Alex Deucher4c1b2d22012-03-16 12:22:10 -0400456 (dev->pdev->subsystem_vendor == 0x1734) &&
457 (dev->pdev->subsystem_device == 0x11bd)) {
458 if (*connector_type == DRM_MODE_CONNECTOR_VGA) {
459 *connector_type = DRM_MODE_CONNECTOR_DVII;
460 *line_mux = 0x3103;
461 } else if (*connector_type == DRM_MODE_CONNECTOR_DVID) {
462 *connector_type = DRM_MODE_CONNECTOR_DVII;
463 }
464 }
465
466
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200467 return true;
468}
469
470const int supported_devices_connector_convert[] = {
471 DRM_MODE_CONNECTOR_Unknown,
472 DRM_MODE_CONNECTOR_VGA,
473 DRM_MODE_CONNECTOR_DVII,
474 DRM_MODE_CONNECTOR_DVID,
475 DRM_MODE_CONNECTOR_DVIA,
476 DRM_MODE_CONNECTOR_SVIDEO,
477 DRM_MODE_CONNECTOR_Composite,
478 DRM_MODE_CONNECTOR_LVDS,
479 DRM_MODE_CONNECTOR_Unknown,
480 DRM_MODE_CONNECTOR_Unknown,
481 DRM_MODE_CONNECTOR_HDMIA,
482 DRM_MODE_CONNECTOR_HDMIB,
483 DRM_MODE_CONNECTOR_Unknown,
484 DRM_MODE_CONNECTOR_Unknown,
485 DRM_MODE_CONNECTOR_9PinDIN,
486 DRM_MODE_CONNECTOR_DisplayPort
487};
488
Alex Deucherb75fad02009-11-05 13:16:01 -0500489const uint16_t supported_devices_connector_object_id_convert[] = {
490 CONNECTOR_OBJECT_ID_NONE,
491 CONNECTOR_OBJECT_ID_VGA,
492 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
493 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
494 CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
495 CONNECTOR_OBJECT_ID_COMPOSITE,
496 CONNECTOR_OBJECT_ID_SVIDEO,
497 CONNECTOR_OBJECT_ID_LVDS,
498 CONNECTOR_OBJECT_ID_9PIN_DIN,
499 CONNECTOR_OBJECT_ID_9PIN_DIN,
500 CONNECTOR_OBJECT_ID_DISPLAYPORT,
501 CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
502 CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
503 CONNECTOR_OBJECT_ID_SVIDEO
504};
505
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200506const int object_connector_convert[] = {
507 DRM_MODE_CONNECTOR_Unknown,
508 DRM_MODE_CONNECTOR_DVII,
509 DRM_MODE_CONNECTOR_DVII,
510 DRM_MODE_CONNECTOR_DVID,
511 DRM_MODE_CONNECTOR_DVID,
512 DRM_MODE_CONNECTOR_VGA,
513 DRM_MODE_CONNECTOR_Composite,
514 DRM_MODE_CONNECTOR_SVIDEO,
515 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher705af9c2009-09-10 16:31:13 -0400516 DRM_MODE_CONNECTOR_Unknown,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200517 DRM_MODE_CONNECTOR_9PinDIN,
518 DRM_MODE_CONNECTOR_Unknown,
519 DRM_MODE_CONNECTOR_HDMIA,
520 DRM_MODE_CONNECTOR_HDMIB,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521 DRM_MODE_CONNECTOR_LVDS,
522 DRM_MODE_CONNECTOR_9PinDIN,
523 DRM_MODE_CONNECTOR_Unknown,
524 DRM_MODE_CONNECTOR_Unknown,
525 DRM_MODE_CONNECTOR_Unknown,
Alex Deucher196c58d2010-01-07 14:22:32 -0500526 DRM_MODE_CONNECTOR_DisplayPort,
527 DRM_MODE_CONNECTOR_eDP,
528 DRM_MODE_CONNECTOR_Unknown
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200529};
530
531bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
532{
533 struct radeon_device *rdev = dev->dev_private;
534 struct radeon_mode_info *mode_info = &rdev->mode_info;
535 struct atom_context *ctx = mode_info->atom_context;
536 int index = GetIndexIntoMasterTable(DATA, Object_Header);
Alex Deuchereed45b32009-12-04 14:45:27 -0500537 u16 size, data_offset;
538 u8 frev, crev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539 ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
Alex Deucher36868bd2011-01-06 21:19:21 -0500540 ATOM_ENCODER_OBJECT_TABLE *enc_obj;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400541 ATOM_OBJECT_TABLE *router_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542 ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
543 ATOM_OBJECT_HEADER *obj_header;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400544 int i, j, k, path_size, device_support;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200545 int connector_type;
Alex Deuchereed45b32009-12-04 14:45:27 -0500546 u16 igp_lane_info, conn_id, connector_object_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200547 struct radeon_i2c_bus_rec ddc_bus;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400548 struct radeon_router router;
Alex Deuchereed45b32009-12-04 14:45:27 -0500549 struct radeon_gpio_rec gpio;
550 struct radeon_hpd hpd;
551
Alex Deuchera084e6e2010-03-18 01:04:01 -0400552 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200553 return false;
554
555 if (crev < 2)
556 return false;
557
558 obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
559 path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
560 (ctx->bios + data_offset +
561 le16_to_cpu(obj_header->usDisplayPathTableOffset));
562 con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
563 (ctx->bios + data_offset +
564 le16_to_cpu(obj_header->usConnectorObjectTableOffset));
Alex Deucher36868bd2011-01-06 21:19:21 -0500565 enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
566 (ctx->bios + data_offset +
567 le16_to_cpu(obj_header->usEncoderObjectTableOffset));
Alex Deucher26b5bc92010-08-05 21:21:18 -0400568 router_obj = (ATOM_OBJECT_TABLE *)
569 (ctx->bios + data_offset +
570 le16_to_cpu(obj_header->usRouterObjectTableOffset));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571 device_support = le16_to_cpu(obj_header->usDeviceSupport);
572
573 path_size = 0;
574 for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
575 uint8_t *addr = (uint8_t *) path_obj->asDispPath;
576 ATOM_DISPLAY_OBJECT_PATH *path;
577 addr += path_size;
578 path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
579 path_size += le16_to_cpu(path->usSize);
Alex Deucher5137ee92010-08-12 18:58:47 -0400580
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200581 if (device_support & le16_to_cpu(path->usDeviceTag)) {
582 uint8_t con_obj_id, con_obj_num, con_obj_type;
583
584 con_obj_id =
585 (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
586 >> OBJECT_ID_SHIFT;
587 con_obj_num =
588 (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
589 >> ENUM_ID_SHIFT;
590 con_obj_type =
591 (le16_to_cpu(path->usConnObjectId) &
592 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
593
Dave Airlie4bbd4972009-09-25 08:56:12 +1000594 /* TODO CV support */
595 if (le16_to_cpu(path->usDeviceTag) ==
596 ATOM_DEVICE_CV_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200597 continue;
598
Alex Deucheree59f2b2009-11-05 13:11:46 -0500599 /* IGP chips */
600 if ((rdev->flags & RADEON_IS_IGP) &&
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200601 (con_obj_id ==
602 CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
603 uint16_t igp_offset = 0;
604 ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
605
606 index =
607 GetIndexIntoMasterTable(DATA,
608 IntegratedSystemInfo);
609
Alex Deuchera084e6e2010-03-18 01:04:01 -0400610 if (atom_parse_data_header(ctx, index, &size, &frev,
611 &crev, &igp_offset)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200612
Alex Deuchera084e6e2010-03-18 01:04:01 -0400613 if (crev >= 2) {
614 igp_obj =
615 (ATOM_INTEGRATED_SYSTEM_INFO_V2
616 *) (ctx->bios + igp_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200617
Alex Deuchera084e6e2010-03-18 01:04:01 -0400618 if (igp_obj) {
619 uint32_t slot_config, ct;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620
Alex Deuchera084e6e2010-03-18 01:04:01 -0400621 if (con_obj_num == 1)
622 slot_config =
623 igp_obj->
624 ulDDISlot1Config;
625 else
626 slot_config =
627 igp_obj->
628 ulDDISlot2Config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200629
Alex Deuchera084e6e2010-03-18 01:04:01 -0400630 ct = (slot_config >> 16) & 0xff;
631 connector_type =
632 object_connector_convert
633 [ct];
634 connector_object_id = ct;
635 igp_lane_info =
636 slot_config & 0xffff;
637 } else
638 continue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 } else
640 continue;
Alex Deuchera084e6e2010-03-18 01:04:01 -0400641 } else {
642 igp_lane_info = 0;
643 connector_type =
644 object_connector_convert[con_obj_id];
645 connector_object_id = con_obj_id;
646 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200647 } else {
648 igp_lane_info = 0;
649 connector_type =
650 object_connector_convert[con_obj_id];
Alex Deucherb75fad02009-11-05 13:16:01 -0500651 connector_object_id = con_obj_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200652 }
653
654 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
655 continue;
656
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000657 router.ddc_valid = false;
658 router.cd_valid = false;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400659 for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
660 uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661
Alex Deucher26b5bc92010-08-05 21:21:18 -0400662 grph_obj_id =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200663 (le16_to_cpu(path->usGraphicObjIds[j]) &
664 OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400665 grph_obj_num =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200666 (le16_to_cpu(path->usGraphicObjIds[j]) &
667 ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400668 grph_obj_type =
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 (le16_to_cpu(path->usGraphicObjIds[j]) &
670 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
671
Alex Deucher26b5bc92010-08-05 21:21:18 -0400672 if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
Alex Deucher36868bd2011-01-06 21:19:21 -0500673 for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
674 u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
675 if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
676 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
677 (ctx->bios + data_offset +
678 le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
679 ATOM_ENCODER_CAP_RECORD *cap_record;
680 u16 caps = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200681
John Lindgren97ea5302011-03-24 23:28:31 +0000682 while (record->ucRecordSize > 0 &&
683 record->ucRecordType > 0 &&
Alex Deucher36868bd2011-01-06 21:19:21 -0500684 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
685 switch (record->ucRecordType) {
686 case ATOM_ENCODER_CAP_RECORD_TYPE:
687 cap_record =(ATOM_ENCODER_CAP_RECORD *)
688 record;
689 caps = le16_to_cpu(cap_record->usEncoderCap);
690 break;
691 }
692 record = (ATOM_COMMON_RECORD_HEADER *)
693 ((char *)record + record->ucRecordSize);
694 }
695 radeon_add_atom_encoder(dev,
696 encoder_obj,
697 le16_to_cpu
698 (path->
699 usDeviceTag),
700 caps);
701 }
702 }
Alex Deucher26b5bc92010-08-05 21:21:18 -0400703 } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
Alex Deucher26b5bc92010-08-05 21:21:18 -0400704 for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
Tyson Whiteheadbdd91b22010-11-08 16:08:30 +0000705 u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
Alex Deucher26b5bc92010-08-05 21:21:18 -0400706 if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
707 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
708 (ctx->bios + data_offset +
709 le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
710 ATOM_I2C_RECORD *i2c_record;
711 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
712 ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
Alex Deucherfb939df2010-11-08 16:08:29 +0000713 ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400714 ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
715 (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
716 (ctx->bios + data_offset +
717 le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
718 int enum_id;
719
720 router.router_id = router_obj_id;
721 for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
722 enum_id++) {
723 if (le16_to_cpu(path->usConnObjectId) ==
724 le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
725 break;
726 }
727
John Lindgren97ea5302011-03-24 23:28:31 +0000728 while (record->ucRecordSize > 0 &&
729 record->ucRecordType > 0 &&
Alex Deucher26b5bc92010-08-05 21:21:18 -0400730 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
731 switch (record->ucRecordType) {
732 case ATOM_I2C_RECORD_TYPE:
733 i2c_record =
734 (ATOM_I2C_RECORD *)
735 record;
736 i2c_config =
737 (ATOM_I2C_ID_CONFIG_ACCESS *)
738 &i2c_record->sucI2cId;
739 router.i2c_info =
740 radeon_lookup_i2c_gpio(rdev,
741 i2c_config->
742 ucAccess);
743 router.i2c_addr = i2c_record->ucI2CAddr >> 1;
744 break;
745 case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
746 ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
747 record;
Alex Deucherfb939df2010-11-08 16:08:29 +0000748 router.ddc_valid = true;
749 router.ddc_mux_type = ddc_path->ucMuxType;
750 router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
751 router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
752 break;
753 case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
754 cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
755 record;
756 router.cd_valid = true;
757 router.cd_mux_type = cd_path->ucMuxType;
758 router.cd_mux_control_pin = cd_path->ucMuxControlPin;
759 router.cd_mux_state = cd_path->ucMuxState[enum_id];
Alex Deucher26b5bc92010-08-05 21:21:18 -0400760 break;
761 }
762 record = (ATOM_COMMON_RECORD_HEADER *)
763 ((char *)record + record->ucRecordSize);
764 }
765 }
766 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200767 }
768 }
769
Alex Deuchereed45b32009-12-04 14:45:27 -0500770 /* look up gpio for ddc, hpd */
Alex Deucher2bfcc0f2010-05-18 19:26:46 -0400771 ddc_bus.valid = false;
772 hpd.hpd = RADEON_HPD_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200773 if ((le16_to_cpu(path->usDeviceTag) &
Alex Deuchereed45b32009-12-04 14:45:27 -0500774 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200775 for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
776 if (le16_to_cpu(path->usConnObjectId) ==
777 le16_to_cpu(con_obj->asObjects[j].
778 usObjectID)) {
779 ATOM_COMMON_RECORD_HEADER
780 *record =
781 (ATOM_COMMON_RECORD_HEADER
782 *)
783 (ctx->bios + data_offset +
784 le16_to_cpu(con_obj->
785 asObjects[j].
786 usRecordOffset));
787 ATOM_I2C_RECORD *i2c_record;
Alex Deuchereed45b32009-12-04 14:45:27 -0500788 ATOM_HPD_INT_RECORD *hpd_record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500789 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
Alex Deucher6a93cb22009-11-23 17:39:28 -0500790
John Lindgren97ea5302011-03-24 23:28:31 +0000791 while (record->ucRecordSize > 0 &&
792 record->ucRecordType > 0 &&
793 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
Alex Deuchereed45b32009-12-04 14:45:27 -0500794 switch (record->ucRecordType) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200795 case ATOM_I2C_RECORD_TYPE:
796 i2c_record =
Alex Deuchereed45b32009-12-04 14:45:27 -0500797 (ATOM_I2C_RECORD *)
798 record;
Alex Deucherd3f420d2009-12-08 14:30:49 -0500799 i2c_config =
800 (ATOM_I2C_ID_CONFIG_ACCESS *)
801 &i2c_record->sucI2cId;
Alex Deuchereed45b32009-12-04 14:45:27 -0500802 ddc_bus = radeon_lookup_i2c_gpio(rdev,
Alex Deucherd3f420d2009-12-08 14:30:49 -0500803 i2c_config->
804 ucAccess);
Alex Deuchereed45b32009-12-04 14:45:27 -0500805 break;
806 case ATOM_HPD_INT_RECORD_TYPE:
807 hpd_record =
808 (ATOM_HPD_INT_RECORD *)
809 record;
810 gpio = radeon_lookup_gpio(rdev,
811 hpd_record->ucHPDIntGPIOID);
812 hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
813 hpd.plugged_state = hpd_record->ucPlugged_PinState;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200814 break;
815 }
816 record =
817 (ATOM_COMMON_RECORD_HEADER
818 *) ((char *)record
819 +
820 record->
821 ucRecordSize);
822 }
823 break;
824 }
825 }
Alex Deuchereed45b32009-12-04 14:45:27 -0500826 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200827
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500828 /* needed for aux chan transactions */
Alex Deucher8e36ed02010-05-18 19:26:47 -0400829 ddc_bus.hpd = hpd.hpd;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500830
Alex Deucher705af9c2009-09-10 16:31:13 -0400831 conn_id = le16_to_cpu(path->usConnObjectId);
832
833 if (!radeon_atom_apply_quirks
834 (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -0500835 &ddc_bus, &conn_id, &hpd))
Alex Deucher705af9c2009-09-10 16:31:13 -0400836 continue;
837
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200838 radeon_add_atom_connector(dev,
Alex Deucher705af9c2009-09-10 16:31:13 -0400839 conn_id,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840 le16_to_cpu(path->
841 usDeviceTag),
842 connector_type, &ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -0400843 igp_lane_info,
Alex Deuchereed45b32009-12-04 14:45:27 -0500844 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -0400845 &hpd,
846 &router);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200847
848 }
849 }
850
851 radeon_link_encoder_connector(dev);
852
853 return true;
854}
855
Alex Deucherb75fad02009-11-05 13:16:01 -0500856static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
857 int connector_type,
858 uint16_t devices)
859{
860 struct radeon_device *rdev = dev->dev_private;
861
862 if (rdev->flags & RADEON_IS_IGP) {
863 return supported_devices_connector_object_id_convert
864 [connector_type];
865 } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
866 (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
867 (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
868 struct radeon_mode_info *mode_info = &rdev->mode_info;
869 struct atom_context *ctx = mode_info->atom_context;
870 int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
871 uint16_t size, data_offset;
872 uint8_t frev, crev;
873 ATOM_XTMDS_INFO *xtmds;
874
Alex Deuchera084e6e2010-03-18 01:04:01 -0400875 if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
876 xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
Alex Deucherb75fad02009-11-05 13:16:01 -0500877
Alex Deuchera084e6e2010-03-18 01:04:01 -0400878 if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
879 if (connector_type == DRM_MODE_CONNECTOR_DVII)
880 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
881 else
882 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
883 } else {
884 if (connector_type == DRM_MODE_CONNECTOR_DVII)
885 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
886 else
887 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
888 }
889 } else
890 return supported_devices_connector_object_id_convert
891 [connector_type];
Alex Deucherb75fad02009-11-05 13:16:01 -0500892 } else {
893 return supported_devices_connector_object_id_convert
894 [connector_type];
895 }
896}
897
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200898struct bios_connector {
899 bool valid;
Alex Deucher705af9c2009-09-10 16:31:13 -0400900 uint16_t line_mux;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901 uint16_t devices;
902 int connector_type;
903 struct radeon_i2c_bus_rec ddc_bus;
Alex Deuchereed45b32009-12-04 14:45:27 -0500904 struct radeon_hpd hpd;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905};
906
907bool radeon_get_atom_connector_info_from_supported_devices_table(struct
908 drm_device
909 *dev)
910{
911 struct radeon_device *rdev = dev->dev_private;
912 struct radeon_mode_info *mode_info = &rdev->mode_info;
913 struct atom_context *ctx = mode_info->atom_context;
914 int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
915 uint16_t size, data_offset;
916 uint8_t frev, crev;
917 uint16_t device_support;
918 uint8_t dac;
919 union atom_supported_devices *supported_devices;
Alex Deuchereed45b32009-12-04 14:45:27 -0500920 int i, j, max_device;
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000921 struct bios_connector *bios_connectors;
922 size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
Alex Deucher26b5bc92010-08-05 21:21:18 -0400923 struct radeon_router router;
924
Alex Deucherfb939df2010-11-08 16:08:29 +0000925 router.ddc_valid = false;
926 router.cd_valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200927
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000928 bios_connectors = kzalloc(bc_size, GFP_KERNEL);
929 if (!bios_connectors)
Alex Deuchera084e6e2010-03-18 01:04:01 -0400930 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200931
Prarit Bhargavaf49d2732010-05-24 10:24:07 +1000932 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
933 &data_offset)) {
934 kfree(bios_connectors);
935 return false;
936 }
937
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200938 supported_devices =
939 (union atom_supported_devices *)(ctx->bios + data_offset);
940
941 device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
942
Alex Deuchereed45b32009-12-04 14:45:27 -0500943 if (frev > 1)
944 max_device = ATOM_MAX_SUPPORTED_DEVICE;
945 else
946 max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
947
948 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200949 ATOM_CONNECTOR_INFO_I2C ci =
950 supported_devices->info.asConnInfo[i];
951
952 bios_connectors[i].valid = false;
953
954 if (!(device_support & (1 << i))) {
955 continue;
956 }
957
958 if (i == ATOM_DEVICE_CV_INDEX) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000959 DRM_DEBUG_KMS("Skipping Component Video\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960 continue;
961 }
962
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 bios_connectors[i].connector_type =
964 supported_devices_connector_convert[ci.sucConnectorInfo.
965 sbfAccess.
966 bfConnectorType];
967
968 if (bios_connectors[i].connector_type ==
969 DRM_MODE_CONNECTOR_Unknown)
970 continue;
971
972 dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
973
Alex Deucherd3f420d2009-12-08 14:30:49 -0500974 bios_connectors[i].line_mux =
975 ci.sucI2cId.ucAccess;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976
977 /* give tv unique connector ids */
978 if (i == ATOM_DEVICE_TV1_INDEX) {
979 bios_connectors[i].ddc_bus.valid = false;
980 bios_connectors[i].line_mux = 50;
981 } else if (i == ATOM_DEVICE_TV2_INDEX) {
982 bios_connectors[i].ddc_bus.valid = false;
983 bios_connectors[i].line_mux = 51;
984 } else if (i == ATOM_DEVICE_CV_INDEX) {
985 bios_connectors[i].ddc_bus.valid = false;
986 bios_connectors[i].line_mux = 52;
987 } else
988 bios_connectors[i].ddc_bus =
Alex Deuchereed45b32009-12-04 14:45:27 -0500989 radeon_lookup_i2c_gpio(rdev,
990 bios_connectors[i].line_mux);
991
992 if ((crev > 1) && (frev > 1)) {
993 u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
994 switch (isb) {
995 case 0x4:
996 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
997 break;
998 case 0xa:
999 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
1000 break;
1001 default:
1002 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
1003 break;
1004 }
1005 } else {
1006 if (i == ATOM_DEVICE_DFP1_INDEX)
1007 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
1008 else if (i == ATOM_DEVICE_DFP2_INDEX)
1009 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
1010 else
1011 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
1012 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013
1014 /* Always set the connector type to VGA for CRT1/CRT2. if they are
1015 * shared with a DVI port, we'll pick up the DVI connector when we
1016 * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
1017 */
1018 if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
1019 bios_connectors[i].connector_type =
1020 DRM_MODE_CONNECTOR_VGA;
1021
1022 if (!radeon_atom_apply_quirks
1023 (dev, (1 << i), &bios_connectors[i].connector_type,
Alex Deuchereed45b32009-12-04 14:45:27 -05001024 &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
1025 &bios_connectors[i].hpd))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001026 continue;
1027
1028 bios_connectors[i].valid = true;
1029 bios_connectors[i].devices = (1 << i);
1030
1031 if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
1032 radeon_add_atom_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001033 radeon_get_encoder_enum(dev,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 (1 << i),
1035 dac),
Alex Deucher36868bd2011-01-06 21:19:21 -05001036 (1 << i),
1037 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001038 else
1039 radeon_add_legacy_encoder(dev,
Alex Deucher5137ee92010-08-12 18:58:47 -04001040 radeon_get_encoder_enum(dev,
Alex Deucherf56cd642009-12-18 11:28:22 -05001041 (1 << i),
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001042 dac),
1043 (1 << i));
1044 }
1045
1046 /* combine shared connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001047 for (i = 0; i < max_device; i++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001048 if (bios_connectors[i].valid) {
Alex Deuchereed45b32009-12-04 14:45:27 -05001049 for (j = 0; j < max_device; j++) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050 if (bios_connectors[j].valid && (i != j)) {
1051 if (bios_connectors[i].line_mux ==
1052 bios_connectors[j].line_mux) {
Alex Deucherf56cd642009-12-18 11:28:22 -05001053 /* make sure not to combine LVDS */
1054 if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1055 bios_connectors[i].line_mux = 53;
1056 bios_connectors[i].ddc_bus.valid = false;
1057 continue;
1058 }
1059 if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1060 bios_connectors[j].line_mux = 53;
1061 bios_connectors[j].ddc_bus.valid = false;
1062 continue;
1063 }
1064 /* combine analog and digital for DVI-I */
1065 if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1066 (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
1067 ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1068 (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
1069 bios_connectors[i].devices |=
1070 bios_connectors[j].devices;
1071 bios_connectors[i].connector_type =
1072 DRM_MODE_CONNECTOR_DVII;
1073 if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
Alex Deuchereed45b32009-12-04 14:45:27 -05001074 bios_connectors[i].hpd =
1075 bios_connectors[j].hpd;
Alex Deucherf56cd642009-12-18 11:28:22 -05001076 bios_connectors[j].valid = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001077 }
1078 }
1079 }
1080 }
1081 }
1082 }
1083
1084 /* add the connectors */
Alex Deuchereed45b32009-12-04 14:45:27 -05001085 for (i = 0; i < max_device; i++) {
Alex Deucherb75fad02009-11-05 13:16:01 -05001086 if (bios_connectors[i].valid) {
1087 uint16_t connector_object_id =
1088 atombios_get_connector_object_id(dev,
1089 bios_connectors[i].connector_type,
1090 bios_connectors[i].devices);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001091 radeon_add_atom_connector(dev,
1092 bios_connectors[i].line_mux,
1093 bios_connectors[i].devices,
1094 bios_connectors[i].
1095 connector_type,
1096 &bios_connectors[i].ddc_bus,
Alex Deucher5137ee92010-08-12 18:58:47 -04001097 0,
Alex Deuchereed45b32009-12-04 14:45:27 -05001098 connector_object_id,
Alex Deucher26b5bc92010-08-05 21:21:18 -04001099 &bios_connectors[i].hpd,
1100 &router);
Alex Deucherb75fad02009-11-05 13:16:01 -05001101 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001102 }
1103
1104 radeon_link_encoder_connector(dev);
1105
Prarit Bhargavaf49d2732010-05-24 10:24:07 +10001106 kfree(bios_connectors);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001107 return true;
1108}
1109
1110union firmware_info {
1111 ATOM_FIRMWARE_INFO info;
1112 ATOM_FIRMWARE_INFO_V1_2 info_12;
1113 ATOM_FIRMWARE_INFO_V1_3 info_13;
1114 ATOM_FIRMWARE_INFO_V1_4 info_14;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001115 ATOM_FIRMWARE_INFO_V2_1 info_21;
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001116 ATOM_FIRMWARE_INFO_V2_2 info_22;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117};
1118
1119bool radeon_atom_get_clock_info(struct drm_device *dev)
1120{
1121 struct radeon_device *rdev = dev->dev_private;
1122 struct radeon_mode_info *mode_info = &rdev->mode_info;
1123 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1124 union firmware_info *firmware_info;
1125 uint8_t frev, crev;
1126 struct radeon_pll *p1pll = &rdev->clock.p1pll;
1127 struct radeon_pll *p2pll = &rdev->clock.p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001128 struct radeon_pll *dcpll = &rdev->clock.dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129 struct radeon_pll *spll = &rdev->clock.spll;
1130 struct radeon_pll *mpll = &rdev->clock.mpll;
1131 uint16_t data_offset;
1132
Alex Deuchera084e6e2010-03-18 01:04:01 -04001133 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1134 &frev, &crev, &data_offset)) {
1135 firmware_info =
1136 (union firmware_info *)(mode_info->atom_context->bios +
1137 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138 /* pixel clocks */
1139 p1pll->reference_freq =
1140 le16_to_cpu(firmware_info->info.usReferenceClock);
1141 p1pll->reference_div = 0;
1142
Mathias Fröhlichbc293e52009-10-19 17:49:49 -04001143 if (crev < 2)
1144 p1pll->pll_out_min =
1145 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
1146 else
1147 p1pll->pll_out_min =
1148 le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001149 p1pll->pll_out_max =
1150 le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
1151
Alex Deucher86cb2bb2010-03-08 12:55:16 -05001152 if (crev >= 4) {
1153 p1pll->lcd_pll_out_min =
1154 le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
1155 if (p1pll->lcd_pll_out_min == 0)
1156 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1157 p1pll->lcd_pll_out_max =
1158 le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
1159 if (p1pll->lcd_pll_out_max == 0)
1160 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1161 } else {
1162 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1163 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1164 }
1165
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166 if (p1pll->pll_out_min == 0) {
1167 if (ASIC_IS_AVIVO(rdev))
1168 p1pll->pll_out_min = 64800;
1169 else
1170 p1pll->pll_out_min = 20000;
1171 }
1172
1173 p1pll->pll_in_min =
1174 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
1175 p1pll->pll_in_max =
1176 le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
1177
1178 *p2pll = *p1pll;
1179
1180 /* system clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001181 if (ASIC_IS_DCE4(rdev))
1182 spll->reference_freq =
1183 le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
1184 else
1185 spll->reference_freq =
1186 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 spll->reference_div = 0;
1188
1189 spll->pll_out_min =
1190 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
1191 spll->pll_out_max =
1192 le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
1193
1194 /* ??? */
1195 if (spll->pll_out_min == 0) {
1196 if (ASIC_IS_AVIVO(rdev))
1197 spll->pll_out_min = 64800;
1198 else
1199 spll->pll_out_min = 20000;
1200 }
1201
1202 spll->pll_in_min =
1203 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
1204 spll->pll_in_max =
1205 le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
1206
1207 /* memory clock */
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001208 if (ASIC_IS_DCE4(rdev))
1209 mpll->reference_freq =
1210 le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
1211 else
1212 mpll->reference_freq =
1213 le16_to_cpu(firmware_info->info.usReferenceClock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 mpll->reference_div = 0;
1215
1216 mpll->pll_out_min =
1217 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
1218 mpll->pll_out_max =
1219 le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
1220
1221 /* ??? */
1222 if (mpll->pll_out_min == 0) {
1223 if (ASIC_IS_AVIVO(rdev))
1224 mpll->pll_out_min = 64800;
1225 else
1226 mpll->pll_out_min = 20000;
1227 }
1228
1229 mpll->pll_in_min =
1230 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
1231 mpll->pll_in_max =
1232 le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
1233
1234 rdev->clock.default_sclk =
1235 le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
1236 rdev->clock.default_mclk =
1237 le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
1238
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001239 if (ASIC_IS_DCE4(rdev)) {
1240 rdev->clock.default_dispclk =
1241 le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
Alex Deucherf82b3dd2011-01-06 21:19:15 -05001242 if (rdev->clock.default_dispclk == 0) {
1243 if (ASIC_IS_DCE5(rdev))
1244 rdev->clock.default_dispclk = 54000; /* 540 Mhz */
1245 else
1246 rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1247 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001248 rdev->clock.dp_extclk =
1249 le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
1250 }
1251 *dcpll = *p1pll;
1252
Alex Deucherb20f9be2011-06-08 13:01:11 -04001253 rdev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
1254 if (rdev->clock.max_pixel_clock == 0)
1255 rdev->clock.max_pixel_clock = 40000;
1256
Alex Deucheraf7912e2012-07-26 09:50:57 -04001257 /* not technically a clock, but... */
1258 rdev->mode_info.firmware_flags =
1259 le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
1260
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001261 return true;
1262 }
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05001263
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001264 return false;
1265}
1266
Alex Deucher06b64762010-01-05 11:27:29 -05001267union igp_info {
1268 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1269 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
Alex Deucher3838f462012-07-25 12:32:59 -04001270 struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
1271 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
Alex Deucherc2037ad2012-07-25 12:45:16 -04001272 struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
Alex Deucher06b64762010-01-05 11:27:29 -05001273};
1274
1275bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1276{
1277 struct radeon_mode_info *mode_info = &rdev->mode_info;
1278 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1279 union igp_info *igp_info;
1280 u8 frev, crev;
1281 u16 data_offset;
1282
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001283 /* sideport is AMD only */
1284 if (rdev->family == CHIP_RS600)
1285 return false;
1286
Alex Deuchera084e6e2010-03-18 01:04:01 -04001287 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1288 &frev, &crev, &data_offset)) {
1289 igp_info = (union igp_info *)(mode_info->atom_context->bios +
Alex Deucher06b64762010-01-05 11:27:29 -05001290 data_offset);
Alex Deucher06b64762010-01-05 11:27:29 -05001291 switch (crev) {
1292 case 1:
Cédric Cano45894332011-02-11 19:45:37 -05001293 if (le32_to_cpu(igp_info->info.ulBootUpMemoryClock))
Alex Deucher4c70b2e2010-08-02 19:39:15 -04001294 return true;
Alex Deucher06b64762010-01-05 11:27:29 -05001295 break;
1296 case 2:
Cédric Cano45894332011-02-11 19:45:37 -05001297 if (le32_to_cpu(igp_info->info_2.ulBootUpSidePortClock))
Alex Deucher06b64762010-01-05 11:27:29 -05001298 return true;
1299 break;
1300 default:
1301 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1302 break;
1303 }
1304 }
1305 return false;
1306}
1307
Dave Airlie445282d2009-09-09 17:40:54 +10001308bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1309 struct radeon_encoder_int_tmds *tmds)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310{
1311 struct drm_device *dev = encoder->base.dev;
1312 struct radeon_device *rdev = dev->dev_private;
1313 struct radeon_mode_info *mode_info = &rdev->mode_info;
1314 int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1315 uint16_t data_offset;
1316 struct _ATOM_TMDS_INFO *tmds_info;
1317 uint8_t frev, crev;
1318 uint16_t maxfreq;
1319 int i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001320
Alex Deuchera084e6e2010-03-18 01:04:01 -04001321 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1322 &frev, &crev, &data_offset)) {
1323 tmds_info =
1324 (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1325 data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001326
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001327 maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1328 for (i = 0; i < 4; i++) {
1329 tmds->tmds_pll[i].freq =
1330 le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1331 tmds->tmds_pll[i].value =
1332 tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1333 tmds->tmds_pll[i].value |=
1334 (tmds_info->asMiscInfo[i].
1335 ucPLL_VCO_Gain & 0x3f) << 6;
1336 tmds->tmds_pll[i].value |=
1337 (tmds_info->asMiscInfo[i].
1338 ucPLL_DutyCycle & 0xf) << 12;
1339 tmds->tmds_pll[i].value |=
1340 (tmds_info->asMiscInfo[i].
1341 ucPLL_VoltageSwing & 0xf) << 16;
1342
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001343 DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001344 tmds->tmds_pll[i].freq,
1345 tmds->tmds_pll[i].value);
1346
1347 if (maxfreq == tmds->tmds_pll[i].freq) {
1348 tmds->tmds_pll[i].freq = 0xffffffff;
1349 break;
1350 }
1351 }
Dave Airlie445282d2009-09-09 17:40:54 +10001352 return true;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001353 }
Dave Airlie445282d2009-09-09 17:40:54 +10001354 return false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001355}
1356
Alex Deucherba032a52010-10-04 17:13:01 -04001357bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
1358 struct radeon_atom_ss *ss,
1359 int id)
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001360{
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001361 struct radeon_mode_info *mode_info = &rdev->mode_info;
1362 int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
Alex Deucherba032a52010-10-04 17:13:01 -04001363 uint16_t data_offset, size;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001364 struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1365 uint8_t frev, crev;
Alex Deucherba032a52010-10-04 17:13:01 -04001366 int i, num_indices;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001367
Alex Deucherba032a52010-10-04 17:13:01 -04001368 memset(ss, 0, sizeof(struct radeon_atom_ss));
1369 if (atom_parse_data_header(mode_info->atom_context, index, &size,
Alex Deuchera084e6e2010-03-18 01:04:01 -04001370 &frev, &crev, &data_offset)) {
1371 ss_info =
1372 (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001373
Alex Deucherba032a52010-10-04 17:13:01 -04001374 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1375 sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001376
Alex Deucherba032a52010-10-04 17:13:01 -04001377 for (i = 0; i < num_indices; i++) {
Alex Deucher279b2152009-12-08 14:07:03 -05001378 if (ss_info->asSS_Info[i].ucSS_Id == id) {
1379 ss->percentage =
1380 le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
1381 ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
1382 ss->step = ss_info->asSS_Info[i].ucSS_Step;
1383 ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
1384 ss->range = ss_info->asSS_Info[i].ucSS_Range;
1385 ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
Alex Deucherba032a52010-10-04 17:13:01 -04001386 return true;
Alex Deucher279b2152009-12-08 14:07:03 -05001387 }
1388 }
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001389 }
Alex Deucherba032a52010-10-04 17:13:01 -04001390 return false;
1391}
1392
Alex Deucher4339c442010-11-22 17:56:25 -05001393static void radeon_atombios_get_igp_ss_overrides(struct radeon_device *rdev,
1394 struct radeon_atom_ss *ss,
1395 int id)
1396{
1397 struct radeon_mode_info *mode_info = &rdev->mode_info;
1398 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1399 u16 data_offset, size;
Alex Deucher3838f462012-07-25 12:32:59 -04001400 union igp_info *igp_info;
Alex Deucher4339c442010-11-22 17:56:25 -05001401 u8 frev, crev;
1402 u16 percentage = 0, rate = 0;
1403
1404 /* get any igp specific overrides */
1405 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1406 &frev, &crev, &data_offset)) {
Alex Deucher3838f462012-07-25 12:32:59 -04001407 igp_info = (union igp_info *)
Alex Deucher4339c442010-11-22 17:56:25 -05001408 (mode_info->atom_context->bios + data_offset);
Alex Deucher3838f462012-07-25 12:32:59 -04001409 switch (crev) {
1410 case 6:
1411 switch (id) {
1412 case ASIC_INTERNAL_SS_ON_TMDS:
1413 percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
1414 rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
1415 break;
1416 case ASIC_INTERNAL_SS_ON_HDMI:
1417 percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
1418 rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
1419 break;
1420 case ASIC_INTERNAL_SS_ON_LVDS:
1421 percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
1422 rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
1423 break;
1424 }
Alex Deucher4339c442010-11-22 17:56:25 -05001425 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001426 case 7:
1427 switch (id) {
1428 case ASIC_INTERNAL_SS_ON_TMDS:
1429 percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
1430 rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
1431 break;
1432 case ASIC_INTERNAL_SS_ON_HDMI:
1433 percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
1434 rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
1435 break;
1436 case ASIC_INTERNAL_SS_ON_LVDS:
1437 percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
1438 rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
1439 break;
1440 }
Alex Deucher4339c442010-11-22 17:56:25 -05001441 break;
Alex Deucherc2037ad2012-07-25 12:45:16 -04001442 case 8:
1443 switch (id) {
1444 case ASIC_INTERNAL_SS_ON_TMDS:
1445 percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
1446 rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
1447 break;
1448 case ASIC_INTERNAL_SS_ON_HDMI:
1449 percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
1450 rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
1451 break;
1452 case ASIC_INTERNAL_SS_ON_LVDS:
1453 percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
1454 rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
1455 break;
1456 }
1457 break;
Alex Deucher3838f462012-07-25 12:32:59 -04001458 default:
1459 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
Alex Deucher4339c442010-11-22 17:56:25 -05001460 break;
1461 }
1462 if (percentage)
1463 ss->percentage = percentage;
1464 if (rate)
1465 ss->rate = rate;
1466 }
1467}
1468
Alex Deucherba032a52010-10-04 17:13:01 -04001469union asic_ss_info {
1470 struct _ATOM_ASIC_INTERNAL_SS_INFO info;
1471 struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
1472 struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
1473};
1474
1475bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
1476 struct radeon_atom_ss *ss,
1477 int id, u32 clock)
1478{
1479 struct radeon_mode_info *mode_info = &rdev->mode_info;
1480 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1481 uint16_t data_offset, size;
1482 union asic_ss_info *ss_info;
1483 uint8_t frev, crev;
1484 int i, num_indices;
1485
1486 memset(ss, 0, sizeof(struct radeon_atom_ss));
1487 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1488 &frev, &crev, &data_offset)) {
1489
1490 ss_info =
1491 (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
1492
1493 switch (frev) {
1494 case 1:
1495 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1496 sizeof(ATOM_ASIC_SS_ASSIGNMENT);
1497
1498 for (i = 0; i < num_indices; i++) {
1499 if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001500 (clock <= le32_to_cpu(ss_info->info.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001501 ss->percentage =
1502 le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1503 ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1504 ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
1505 return true;
1506 }
1507 }
1508 break;
1509 case 2:
1510 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1511 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
1512 for (i = 0; i < num_indices; i++) {
1513 if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001514 (clock <= le32_to_cpu(ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001515 ss->percentage =
1516 le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1517 ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1518 ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
1519 return true;
1520 }
1521 }
1522 break;
1523 case 3:
1524 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1525 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
1526 for (i = 0; i < num_indices; i++) {
1527 if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
Cédric Cano45894332011-02-11 19:45:37 -05001528 (clock <= le32_to_cpu(ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange))) {
Alex Deucherba032a52010-10-04 17:13:01 -04001529 ss->percentage =
1530 le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1531 ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1532 ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
Alex Deucher4339c442010-11-22 17:56:25 -05001533 if (rdev->flags & RADEON_IS_IGP)
1534 radeon_atombios_get_igp_ss_overrides(rdev, ss, id);
Alex Deucherba032a52010-10-04 17:13:01 -04001535 return true;
1536 }
1537 }
1538 break;
1539 default:
1540 DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
1541 break;
1542 }
1543
1544 }
1545 return false;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001546}
1547
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001548union lvds_info {
1549 struct _ATOM_LVDS_INFO info;
1550 struct _ATOM_LVDS_INFO_V12 info_12;
1551};
1552
1553struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1554 radeon_encoder
1555 *encoder)
1556{
1557 struct drm_device *dev = encoder->base.dev;
1558 struct radeon_device *rdev = dev->dev_private;
1559 struct radeon_mode_info *mode_info = &rdev->mode_info;
1560 int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
Alex Deucher7dde8a192009-11-30 01:40:24 -05001561 uint16_t data_offset, misc;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001562 union lvds_info *lvds_info;
1563 uint8_t frev, crev;
1564 struct radeon_encoder_atom_dig *lvds = NULL;
Alex Deucher5137ee92010-08-12 18:58:47 -04001565 int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001566
Alex Deuchera084e6e2010-03-18 01:04:01 -04001567 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1568 &frev, &crev, &data_offset)) {
1569 lvds_info =
1570 (union lvds_info *)(mode_info->atom_context->bios + data_offset);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001571 lvds =
1572 kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1573
1574 if (!lvds)
1575 return NULL;
1576
Alex Deucherde2103e2009-10-09 15:14:30 -04001577 lvds->native_mode.clock =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001578 le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
Alex Deucherde2103e2009-10-09 15:14:30 -04001579 lvds->native_mode.hdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001580 le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001581 lvds->native_mode.vdisplay =
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001582 le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
Alex Deucherde2103e2009-10-09 15:14:30 -04001583 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1584 le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1585 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1586 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1587 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1588 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1589 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1590 le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1591 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
Alex Deucher1ff26a32010-05-18 00:23:15 -04001592 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
Alex Deucherde2103e2009-10-09 15:14:30 -04001593 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1594 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001595 lvds->panel_pwr_delay =
1596 le16_to_cpu(lvds_info->info.usOffDelayInMs);
Alex Deucherba032a52010-10-04 17:13:01 -04001597 lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
Alex Deucher7dde8a192009-11-30 01:40:24 -05001598
1599 misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1600 if (misc & ATOM_VSYNC_POLARITY)
1601 lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1602 if (misc & ATOM_HSYNC_POLARITY)
1603 lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1604 if (misc & ATOM_COMPOSITESYNC)
1605 lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1606 if (misc & ATOM_INTERLACE)
1607 lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1608 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1609 lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1610
Cédric Cano45894332011-02-11 19:45:37 -05001611 lvds->native_mode.width_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageHSize);
1612 lvds->native_mode.height_mm = le16_to_cpu(lvds_info->info.sLCDTiming.usImageVSize);
Alex Deucher7a868e12010-12-08 22:13:05 -05001613
Alex Deucherde2103e2009-10-09 15:14:30 -04001614 /* set crtc values */
1615 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001616
Alex Deucherba032a52010-10-04 17:13:01 -04001617 lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
Alex Deucherebbe1cb2009-10-16 11:15:25 -04001618
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001619 encoder->native_mode = lvds->native_mode;
Alex Deucher5137ee92010-08-12 18:58:47 -04001620
1621 if (encoder_enum == 2)
1622 lvds->linkb = true;
1623 else
1624 lvds->linkb = false;
1625
Alex Deucherc324acd2010-12-08 22:13:06 -05001626 /* parse the lcd record table */
Cédric Cano45894332011-02-11 19:45:37 -05001627 if (le16_to_cpu(lvds_info->info.usModePatchTableOffset)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001628 ATOM_FAKE_EDID_PATCH_RECORD *fake_edid_record;
1629 ATOM_PANEL_RESOLUTION_PATCH_RECORD *panel_res_record;
1630 bool bad_record = false;
Alex Deucher05fa7ea2011-05-11 14:02:07 -04001631 u8 *record;
1632
1633 if ((frev == 1) && (crev < 2))
1634 /* absolute */
1635 record = (u8 *)(mode_info->atom_context->bios +
1636 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
1637 else
1638 /* relative */
1639 record = (u8 *)(mode_info->atom_context->bios +
1640 data_offset +
1641 le16_to_cpu(lvds_info->info.usModePatchTableOffset));
Alex Deucherc324acd2010-12-08 22:13:06 -05001642 while (*record != ATOM_RECORD_END_TYPE) {
1643 switch (*record) {
1644 case LCD_MODE_PATCH_RECORD_MODE_TYPE:
1645 record += sizeof(ATOM_PATCH_RECORD_MODE);
1646 break;
1647 case LCD_RTS_RECORD_TYPE:
1648 record += sizeof(ATOM_LCD_RTS_RECORD);
1649 break;
1650 case LCD_CAP_RECORD_TYPE:
1651 record += sizeof(ATOM_LCD_MODE_CONTROL_CAP);
1652 break;
1653 case LCD_FAKE_EDID_PATCH_RECORD_TYPE:
1654 fake_edid_record = (ATOM_FAKE_EDID_PATCH_RECORD *)record;
1655 if (fake_edid_record->ucFakeEDIDLength) {
1656 struct edid *edid;
1657 int edid_size =
1658 max((int)EDID_LENGTH, (int)fake_edid_record->ucFakeEDIDLength);
1659 edid = kmalloc(edid_size, GFP_KERNEL);
1660 if (edid) {
1661 memcpy((u8 *)edid, (u8 *)&fake_edid_record->ucFakeEDIDString[0],
1662 fake_edid_record->ucFakeEDIDLength);
1663
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001664 if (drm_edid_is_valid(edid)) {
Alex Deucherc324acd2010-12-08 22:13:06 -05001665 rdev->mode_info.bios_hardcoded_edid = edid;
Dave Airlieeaa4f5e2011-05-01 20:16:30 +10001666 rdev->mode_info.bios_hardcoded_edid_size = edid_size;
1667 } else
Alex Deucherc324acd2010-12-08 22:13:06 -05001668 kfree(edid);
1669 }
1670 }
1671 record += sizeof(ATOM_FAKE_EDID_PATCH_RECORD);
1672 break;
1673 case LCD_PANEL_RESOLUTION_RECORD_TYPE:
1674 panel_res_record = (ATOM_PANEL_RESOLUTION_PATCH_RECORD *)record;
1675 lvds->native_mode.width_mm = panel_res_record->usHSize;
1676 lvds->native_mode.height_mm = panel_res_record->usVSize;
1677 record += sizeof(ATOM_PANEL_RESOLUTION_PATCH_RECORD);
1678 break;
1679 default:
1680 DRM_ERROR("Bad LCD record %d\n", *record);
1681 bad_record = true;
1682 break;
1683 }
1684 if (bad_record)
1685 break;
1686 }
1687 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001688 }
1689 return lvds;
1690}
1691
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001692struct radeon_encoder_primary_dac *
1693radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1694{
1695 struct drm_device *dev = encoder->base.dev;
1696 struct radeon_device *rdev = dev->dev_private;
1697 struct radeon_mode_info *mode_info = &rdev->mode_info;
1698 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1699 uint16_t data_offset;
1700 struct _COMPASSIONATE_DATA *dac_info;
1701 uint8_t frev, crev;
1702 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001703 struct radeon_encoder_primary_dac *p_dac = NULL;
1704
Alex Deuchera084e6e2010-03-18 01:04:01 -04001705 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1706 &frev, &crev, &data_offset)) {
1707 dac_info = (struct _COMPASSIONATE_DATA *)
1708 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001709
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001710 p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1711
1712 if (!p_dac)
1713 return NULL;
1714
1715 bg = dac_info->ucDAC1_BG_Adjustment;
1716 dac = dac_info->ucDAC1_DAC_Adjustment;
1717 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1718
1719 }
1720 return p_dac;
1721}
1722
Dave Airlie4ce001a2009-08-13 16:32:14 +10001723bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001724 struct drm_display_mode *mode)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001725{
1726 struct radeon_mode_info *mode_info = &rdev->mode_info;
1727 ATOM_ANALOG_TV_INFO *tv_info;
1728 ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1729 ATOM_DTD_FORMAT *dtd_timings;
1730 int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1731 u8 frev, crev;
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001732 u16 data_offset, misc;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001733
Alex Deuchera084e6e2010-03-18 01:04:01 -04001734 if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1735 &frev, &crev, &data_offset))
1736 return false;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001737
1738 switch (crev) {
1739 case 1:
1740 tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001741 if (index >= MAX_SUPPORTED_TV_TIMING)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001742 return false;
1743
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001744 mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1745 mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1746 mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1747 mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1748 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001749
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001750 mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1751 mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1752 mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1753 mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1754 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001755
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001756 mode->flags = 0;
1757 misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1758 if (misc & ATOM_VSYNC_POLARITY)
1759 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1760 if (misc & ATOM_HSYNC_POLARITY)
1761 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1762 if (misc & ATOM_COMPOSITESYNC)
1763 mode->flags |= DRM_MODE_FLAG_CSYNC;
1764 if (misc & ATOM_INTERLACE)
1765 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1766 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1767 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001768
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001769 mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001770
1771 if (index == 1) {
1772 /* PAL timings appear to have wrong values for totals */
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001773 mode->crtc_htotal -= 1;
1774 mode->crtc_vtotal -= 1;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001775 }
1776 break;
1777 case 2:
1778 tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
Dan Carpenter0031c412010-04-27 14:11:04 -07001779 if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
Dave Airlie4ce001a2009-08-13 16:32:14 +10001780 return false;
1781
1782 dtd_timings = &tv_info_v1_2->aModeTimings[index];
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001783 mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1784 le16_to_cpu(dtd_timings->usHBlanking_Time);
1785 mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1786 mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1787 le16_to_cpu(dtd_timings->usHSyncOffset);
1788 mode->crtc_hsync_end = mode->crtc_hsync_start +
1789 le16_to_cpu(dtd_timings->usHSyncWidth);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001790
Alex Deucher5a9bcac2009-10-08 15:09:31 -04001791 mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1792 le16_to_cpu(dtd_timings->usVBlanking_Time);
1793 mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1794 mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1795 le16_to_cpu(dtd_timings->usVSyncOffset);
1796 mode->crtc_vsync_end = mode->crtc_vsync_start +
1797 le16_to_cpu(dtd_timings->usVSyncWidth);
1798
1799 mode->flags = 0;
1800 misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1801 if (misc & ATOM_VSYNC_POLARITY)
1802 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1803 if (misc & ATOM_HSYNC_POLARITY)
1804 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1805 if (misc & ATOM_COMPOSITESYNC)
1806 mode->flags |= DRM_MODE_FLAG_CSYNC;
1807 if (misc & ATOM_INTERLACE)
1808 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1809 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1810 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1811
1812 mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001813 break;
1814 }
1815 return true;
1816}
1817
Alex Deucherd79766f2009-12-17 19:00:29 -05001818enum radeon_tv_std
1819radeon_atombios_get_tv_info(struct radeon_device *rdev)
1820{
1821 struct radeon_mode_info *mode_info = &rdev->mode_info;
1822 int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1823 uint16_t data_offset;
1824 uint8_t frev, crev;
1825 struct _ATOM_ANALOG_TV_INFO *tv_info;
1826 enum radeon_tv_std tv_std = TV_STD_NTSC;
1827
Alex Deuchera084e6e2010-03-18 01:04:01 -04001828 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1829 &frev, &crev, &data_offset)) {
Alex Deucherd79766f2009-12-17 19:00:29 -05001830
Alex Deuchera084e6e2010-03-18 01:04:01 -04001831 tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1832 (mode_info->atom_context->bios + data_offset);
Alex Deucherd79766f2009-12-17 19:00:29 -05001833
Alex Deuchera084e6e2010-03-18 01:04:01 -04001834 switch (tv_info->ucTV_BootUpDefaultStandard) {
1835 case ATOM_TV_NTSC:
1836 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001837 DRM_DEBUG_KMS("Default TV standard: NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001838 break;
1839 case ATOM_TV_NTSCJ:
1840 tv_std = TV_STD_NTSC_J;
Alex Deucher40f76d82010-10-07 22:38:42 -04001841 DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001842 break;
1843 case ATOM_TV_PAL:
1844 tv_std = TV_STD_PAL;
Alex Deucher40f76d82010-10-07 22:38:42 -04001845 DRM_DEBUG_KMS("Default TV standard: PAL\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001846 break;
1847 case ATOM_TV_PALM:
1848 tv_std = TV_STD_PAL_M;
Alex Deucher40f76d82010-10-07 22:38:42 -04001849 DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001850 break;
1851 case ATOM_TV_PALN:
1852 tv_std = TV_STD_PAL_N;
Alex Deucher40f76d82010-10-07 22:38:42 -04001853 DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001854 break;
1855 case ATOM_TV_PALCN:
1856 tv_std = TV_STD_PAL_CN;
Alex Deucher40f76d82010-10-07 22:38:42 -04001857 DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001858 break;
1859 case ATOM_TV_PAL60:
1860 tv_std = TV_STD_PAL_60;
Alex Deucher40f76d82010-10-07 22:38:42 -04001861 DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001862 break;
1863 case ATOM_TV_SECAM:
1864 tv_std = TV_STD_SECAM;
Alex Deucher40f76d82010-10-07 22:38:42 -04001865 DRM_DEBUG_KMS("Default TV standard: SECAM\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001866 break;
1867 default:
1868 tv_std = TV_STD_NTSC;
Alex Deucher40f76d82010-10-07 22:38:42 -04001869 DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
Alex Deuchera084e6e2010-03-18 01:04:01 -04001870 break;
1871 }
Alex Deucherd79766f2009-12-17 19:00:29 -05001872 }
1873 return tv_std;
1874}
1875
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001876struct radeon_encoder_tv_dac *
1877radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1878{
1879 struct drm_device *dev = encoder->base.dev;
1880 struct radeon_device *rdev = dev->dev_private;
1881 struct radeon_mode_info *mode_info = &rdev->mode_info;
1882 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1883 uint16_t data_offset;
1884 struct _COMPASSIONATE_DATA *dac_info;
1885 uint8_t frev, crev;
1886 uint8_t bg, dac;
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001887 struct radeon_encoder_tv_dac *tv_dac = NULL;
1888
Alex Deuchera084e6e2010-03-18 01:04:01 -04001889 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1890 &frev, &crev, &data_offset)) {
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001891
Alex Deuchera084e6e2010-03-18 01:04:01 -04001892 dac_info = (struct _COMPASSIONATE_DATA *)
1893 (mode_info->atom_context->bios + data_offset);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001894
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001895 tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1896
1897 if (!tv_dac)
1898 return NULL;
1899
1900 bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1901 dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1902 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1903
1904 bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1905 dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1906 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1907
1908 bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1909 dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1910 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1911
Alex Deucherd79766f2009-12-17 19:00:29 -05001912 tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
Alex Deucher6fe7ac32009-06-12 17:26:08 +00001913 }
1914 return tv_dac;
1915}
1916
Alex Deucher29fb52c2010-03-11 10:01:17 -05001917static const char *thermal_controller_names[] = {
1918 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001919 "lm63",
1920 "adm1032",
1921 "adm1030",
1922 "max6649",
1923 "lm64",
1924 "f75375",
1925 "asc7xxx",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001926};
1927
1928static const char *pp_lib_thermal_controller_names[] = {
1929 "NONE",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001930 "lm63",
1931 "adm1032",
1932 "adm1030",
1933 "max6649",
1934 "lm64",
1935 "f75375",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001936 "RV6xx",
1937 "RV770",
Alex Deucher678e7dfa2010-04-22 14:17:56 -04001938 "adt7473",
Alex Deucher560154e2010-11-22 17:56:34 -05001939 "NONE",
Alex Deucher49f65982010-03-24 16:39:45 -04001940 "External GPIO",
1941 "Evergreen",
Alex Deucherb0e66412010-11-22 17:56:35 -05001942 "emc2103",
1943 "Sumo",
Alex Deucher4fddba12011-01-06 21:19:22 -05001944 "Northern Islands",
Alex Deucher14607d02012-03-20 17:18:09 -04001945 "Southern Islands",
1946 "lm96163",
Alex Deucher51150202012-12-18 22:07:14 -05001947 "Sea Islands",
Alex Deucher29fb52c2010-03-11 10:01:17 -05001948};
1949
Alex Deucher56278a82009-12-28 13:58:44 -05001950union power_info {
1951 struct _ATOM_POWERPLAY_INFO info;
1952 struct _ATOM_POWERPLAY_INFO_V2 info_2;
1953 struct _ATOM_POWERPLAY_INFO_V3 info_3;
Alex Deucher560154e2010-11-22 17:56:34 -05001954 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
Alex Deucherb0e66412010-11-22 17:56:35 -05001955 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
1956 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
Alex Deucher56278a82009-12-28 13:58:44 -05001957};
1958
Alex Deucher560154e2010-11-22 17:56:34 -05001959union pplib_clock_info {
1960 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
1961 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
1962 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
Alex Deucherb0e66412010-11-22 17:56:35 -05001963 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
Alex Deucher14607d02012-03-20 17:18:09 -04001964 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
Alex Deucherbc19f592013-06-07 11:41:05 -04001965 struct _ATOM_PPLIB_CI_CLOCK_INFO ci;
Alex Deucher560154e2010-11-22 17:56:34 -05001966};
1967
1968union pplib_power_state {
1969 struct _ATOM_PPLIB_STATE v1;
1970 struct _ATOM_PPLIB_STATE_V2 v2;
1971};
1972
1973static void radeon_atombios_parse_misc_flags_1_3(struct radeon_device *rdev,
1974 int state_index,
1975 u32 misc, u32 misc2)
1976{
1977 rdev->pm.power_state[state_index].misc = misc;
1978 rdev->pm.power_state[state_index].misc2 = misc2;
1979 /* order matters! */
1980 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1981 rdev->pm.power_state[state_index].type =
1982 POWER_STATE_TYPE_POWERSAVE;
1983 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1984 rdev->pm.power_state[state_index].type =
1985 POWER_STATE_TYPE_BATTERY;
1986 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1987 rdev->pm.power_state[state_index].type =
1988 POWER_STATE_TYPE_BATTERY;
1989 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1990 rdev->pm.power_state[state_index].type =
1991 POWER_STATE_TYPE_BALANCED;
1992 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1993 rdev->pm.power_state[state_index].type =
1994 POWER_STATE_TYPE_PERFORMANCE;
1995 rdev->pm.power_state[state_index].flags &=
1996 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1997 }
1998 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
1999 rdev->pm.power_state[state_index].type =
2000 POWER_STATE_TYPE_BALANCED;
2001 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
2002 rdev->pm.power_state[state_index].type =
2003 POWER_STATE_TYPE_DEFAULT;
2004 rdev->pm.default_power_state_index = state_index;
2005 rdev->pm.power_state[state_index].default_clock_mode =
2006 &rdev->pm.power_state[state_index].clock_info[0];
2007 } else if (state_index == 0) {
2008 rdev->pm.power_state[state_index].clock_info[0].flags |=
2009 RADEON_PM_MODE_NO_DISPLAY;
2010 }
2011}
2012
2013static int radeon_atombios_parse_power_table_1_3(struct radeon_device *rdev)
2014{
2015 struct radeon_mode_info *mode_info = &rdev->mode_info;
2016 u32 misc, misc2 = 0;
2017 int num_modes = 0, i;
2018 int state_index = 0;
2019 struct radeon_i2c_bus_rec i2c_bus;
2020 union power_info *power_info;
2021 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2022 u16 data_offset;
2023 u8 frev, crev;
2024
2025 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2026 &frev, &crev, &data_offset))
2027 return state_index;
2028 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2029
2030 /* add the i2c bus for thermal/fan chip */
Alex Deucher4755fab2012-08-30 13:30:49 -04002031 if ((power_info->info.ucOverdriveThermalController > 0) &&
2032 (power_info->info.ucOverdriveThermalController < ARRAY_SIZE(thermal_controller_names))) {
Alex Deucher560154e2010-11-22 17:56:34 -05002033 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
2034 thermal_controller_names[power_info->info.ucOverdriveThermalController],
2035 power_info->info.ucOverdriveControllerAddress >> 1);
2036 i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
2037 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2038 if (rdev->pm.i2c_bus) {
2039 struct i2c_board_info info = { };
2040 const char *name = thermal_controller_names[power_info->info.
2041 ucOverdriveThermalController];
2042 info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
2043 strlcpy(info.type, name, sizeof(info.type));
2044 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2045 }
2046 }
2047 num_modes = power_info->info.ucNumOfPowerModeEntries;
2048 if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
2049 num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002050 if (num_modes == 0)
2051 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002052 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) * num_modes, GFP_KERNEL);
2053 if (!rdev->pm.power_state)
2054 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002055 /* last mode is usually default, array is low to high */
2056 for (i = 0; i < num_modes; i++) {
Alex Deucher6991b8f2011-11-14 17:52:51 -05002057 rdev->pm.power_state[state_index].clock_info =
2058 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2059 if (!rdev->pm.power_state[state_index].clock_info)
2060 return state_index;
2061 rdev->pm.power_state[state_index].num_clock_modes = 1;
Alex Deucher560154e2010-11-22 17:56:34 -05002062 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2063 switch (frev) {
2064 case 1:
Alex Deucher560154e2010-11-22 17:56:34 -05002065 rdev->pm.power_state[state_index].clock_info[0].mclk =
2066 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
2067 rdev->pm.power_state[state_index].clock_info[0].sclk =
2068 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
2069 /* skip invalid modes */
2070 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2071 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2072 continue;
2073 rdev->pm.power_state[state_index].pcie_lanes =
2074 power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
2075 misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
2076 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2077 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2078 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2079 VOLTAGE_GPIO;
2080 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2081 radeon_lookup_gpio(rdev,
2082 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
2083 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2084 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2085 true;
2086 else
2087 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2088 false;
2089 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2090 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2091 VOLTAGE_VDDC;
2092 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2093 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
2094 }
2095 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2096 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, 0);
2097 state_index++;
2098 break;
2099 case 2:
Alex Deucher560154e2010-11-22 17:56:34 -05002100 rdev->pm.power_state[state_index].clock_info[0].mclk =
2101 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
2102 rdev->pm.power_state[state_index].clock_info[0].sclk =
2103 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
2104 /* skip invalid modes */
2105 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2106 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2107 continue;
2108 rdev->pm.power_state[state_index].pcie_lanes =
2109 power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
2110 misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
2111 misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
2112 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2113 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2114 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2115 VOLTAGE_GPIO;
2116 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2117 radeon_lookup_gpio(rdev,
2118 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
2119 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2120 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2121 true;
2122 else
2123 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2124 false;
2125 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2126 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2127 VOLTAGE_VDDC;
2128 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2129 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
2130 }
2131 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2132 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2133 state_index++;
2134 break;
2135 case 3:
Alex Deucher560154e2010-11-22 17:56:34 -05002136 rdev->pm.power_state[state_index].clock_info[0].mclk =
2137 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
2138 rdev->pm.power_state[state_index].clock_info[0].sclk =
2139 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
2140 /* skip invalid modes */
2141 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
2142 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
2143 continue;
2144 rdev->pm.power_state[state_index].pcie_lanes =
2145 power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
2146 misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
2147 misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
2148 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
2149 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
2150 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2151 VOLTAGE_GPIO;
2152 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
2153 radeon_lookup_gpio(rdev,
2154 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
2155 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
2156 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2157 true;
2158 else
2159 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
2160 false;
2161 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
2162 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
2163 VOLTAGE_VDDC;
2164 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
2165 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
2166 if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
2167 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
2168 true;
2169 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
2170 power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
2171 }
2172 }
2173 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2174 radeon_atombios_parse_misc_flags_1_3(rdev, state_index, misc, misc2);
2175 state_index++;
2176 break;
2177 }
2178 }
2179 /* last mode is usually default */
2180 if (rdev->pm.default_power_state_index == -1) {
2181 rdev->pm.power_state[state_index - 1].type =
2182 POWER_STATE_TYPE_DEFAULT;
2183 rdev->pm.default_power_state_index = state_index - 1;
2184 rdev->pm.power_state[state_index - 1].default_clock_mode =
2185 &rdev->pm.power_state[state_index - 1].clock_info[0];
2186 rdev->pm.power_state[state_index].flags &=
2187 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2188 rdev->pm.power_state[state_index].misc = 0;
2189 rdev->pm.power_state[state_index].misc2 = 0;
2190 }
2191 return state_index;
2192}
2193
2194static void radeon_atombios_add_pplib_thermal_controller(struct radeon_device *rdev,
2195 ATOM_PPLIB_THERMALCONTROLLER *controller)
2196{
2197 struct radeon_i2c_bus_rec i2c_bus;
2198
2199 /* add the i2c bus for thermal/fan chip */
2200 if (controller->ucType > 0) {
2201 if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
2202 DRM_INFO("Internal thermal controller %s fan control\n",
2203 (controller->ucFanParameters &
2204 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2205 rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
2206 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
2207 DRM_INFO("Internal thermal controller %s fan control\n",
2208 (controller->ucFanParameters &
2209 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2210 rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
2211 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
2212 DRM_INFO("Internal thermal controller %s fan control\n",
2213 (controller->ucFanParameters &
2214 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2215 rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
Alex Deucherb0e66412010-11-22 17:56:35 -05002216 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SUMO) {
2217 DRM_INFO("Internal thermal controller %s fan control\n",
2218 (controller->ucFanParameters &
2219 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2220 rdev->pm.int_thermal_type = THERMAL_TYPE_SUMO;
Alex Deucher4fddba12011-01-06 21:19:22 -05002221 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_NISLANDS) {
2222 DRM_INFO("Internal thermal controller %s fan control\n",
2223 (controller->ucFanParameters &
2224 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2225 rdev->pm.int_thermal_type = THERMAL_TYPE_NI;
Alex Deucher14607d02012-03-20 17:18:09 -04002226 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_SISLANDS) {
2227 DRM_INFO("Internal thermal controller %s fan control\n",
2228 (controller->ucFanParameters &
2229 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2230 rdev->pm.int_thermal_type = THERMAL_TYPE_SI;
Alex Deucher51150202012-12-18 22:07:14 -05002231 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_CISLANDS) {
2232 DRM_INFO("Internal thermal controller %s fan control\n",
2233 (controller->ucFanParameters &
2234 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2235 rdev->pm.int_thermal_type = THERMAL_TYPE_CI;
Alex Deucher560154e2010-11-22 17:56:34 -05002236 } else if ((controller->ucType ==
2237 ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
2238 (controller->ucType ==
Alex Deucherb0e66412010-11-22 17:56:35 -05002239 ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL) ||
2240 (controller->ucType ==
2241 ATOM_PP_THERMALCONTROLLER_EMC2103_WITH_INTERNAL)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002242 DRM_INFO("Special thermal controller config\n");
Alex Deucher4755fab2012-08-30 13:30:49 -04002243 } else if (controller->ucType < ARRAY_SIZE(pp_lib_thermal_controller_names)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002244 DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
2245 pp_lib_thermal_controller_names[controller->ucType],
2246 controller->ucI2cAddress >> 1,
2247 (controller->ucFanParameters &
2248 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2249 i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
2250 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2251 if (rdev->pm.i2c_bus) {
2252 struct i2c_board_info info = { };
2253 const char *name = pp_lib_thermal_controller_names[controller->ucType];
2254 info.addr = controller->ucI2cAddress >> 1;
2255 strlcpy(info.type, name, sizeof(info.type));
2256 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2257 }
Alex Deucher4755fab2012-08-30 13:30:49 -04002258 } else {
2259 DRM_INFO("Unknown thermal controller type %d at 0x%02x %s fan control\n",
2260 controller->ucType,
2261 controller->ucI2cAddress >> 1,
2262 (controller->ucFanParameters &
2263 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
Alex Deucher560154e2010-11-22 17:56:34 -05002264 }
2265 }
2266}
2267
Alex Deucher2feea492011-04-12 14:49:24 -04002268static void radeon_atombios_get_default_voltages(struct radeon_device *rdev,
2269 u16 *vddc, u16 *vddci)
Alex Deucher560154e2010-11-22 17:56:34 -05002270{
2271 struct radeon_mode_info *mode_info = &rdev->mode_info;
2272 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
2273 u8 frev, crev;
2274 u16 data_offset;
2275 union firmware_info *firmware_info;
Alex Deucher2feea492011-04-12 14:49:24 -04002276
2277 *vddc = 0;
2278 *vddci = 0;
Alex Deucher560154e2010-11-22 17:56:34 -05002279
2280 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2281 &frev, &crev, &data_offset)) {
2282 firmware_info =
2283 (union firmware_info *)(mode_info->atom_context->bios +
2284 data_offset);
Alex Deucher2feea492011-04-12 14:49:24 -04002285 *vddc = le16_to_cpu(firmware_info->info_14.usBootUpVDDCVoltage);
2286 if ((frev == 2) && (crev >= 2))
2287 *vddci = le16_to_cpu(firmware_info->info_22.usBootUpVDDCIVoltage);
Alex Deucher560154e2010-11-22 17:56:34 -05002288 }
Alex Deucher560154e2010-11-22 17:56:34 -05002289}
2290
2291static void radeon_atombios_parse_pplib_non_clock_info(struct radeon_device *rdev,
2292 int state_index, int mode_index,
2293 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info)
2294{
2295 int j;
2296 u32 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2297 u32 misc2 = le16_to_cpu(non_clock_info->usClassification);
Alex Deucher2feea492011-04-12 14:49:24 -04002298 u16 vddc, vddci;
2299
2300 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci);
Alex Deucher560154e2010-11-22 17:56:34 -05002301
2302 rdev->pm.power_state[state_index].misc = misc;
2303 rdev->pm.power_state[state_index].misc2 = misc2;
2304 rdev->pm.power_state[state_index].pcie_lanes =
2305 ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
2306 ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
2307 switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
2308 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
2309 rdev->pm.power_state[state_index].type =
2310 POWER_STATE_TYPE_BATTERY;
2311 break;
2312 case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
2313 rdev->pm.power_state[state_index].type =
2314 POWER_STATE_TYPE_BALANCED;
2315 break;
2316 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
2317 rdev->pm.power_state[state_index].type =
2318 POWER_STATE_TYPE_PERFORMANCE;
2319 break;
2320 case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
2321 if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2322 rdev->pm.power_state[state_index].type =
2323 POWER_STATE_TYPE_PERFORMANCE;
2324 break;
2325 }
2326 rdev->pm.power_state[state_index].flags = 0;
2327 if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
2328 rdev->pm.power_state[state_index].flags |=
2329 RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2330 if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2331 rdev->pm.power_state[state_index].type =
2332 POWER_STATE_TYPE_DEFAULT;
2333 rdev->pm.default_power_state_index = state_index;
2334 rdev->pm.power_state[state_index].default_clock_mode =
2335 &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
Alex Deucher982cb322013-04-29 10:51:26 -04002336 if ((rdev->family >= CHIP_BARTS) && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher9ace9f72011-01-06 21:19:26 -05002337 /* NI chips post without MC ucode, so default clocks are strobe mode only */
2338 rdev->pm.default_sclk = rdev->pm.power_state[state_index].clock_info[0].sclk;
2339 rdev->pm.default_mclk = rdev->pm.power_state[state_index].clock_info[0].mclk;
2340 rdev->pm.default_vddc = rdev->pm.power_state[state_index].clock_info[0].voltage.voltage;
Alex Deucher2feea492011-04-12 14:49:24 -04002341 rdev->pm.default_vddci = rdev->pm.power_state[state_index].clock_info[0].voltage.vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05002342 } else {
2343 /* patch the table values with the default slck/mclk from firmware info */
2344 for (j = 0; j < mode_index; j++) {
2345 rdev->pm.power_state[state_index].clock_info[j].mclk =
2346 rdev->clock.default_mclk;
2347 rdev->pm.power_state[state_index].clock_info[j].sclk =
2348 rdev->clock.default_sclk;
2349 if (vddc)
2350 rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
2351 vddc;
2352 }
Alex Deucher560154e2010-11-22 17:56:34 -05002353 }
2354 }
2355}
2356
2357static bool radeon_atombios_parse_pplib_clock_info(struct radeon_device *rdev,
2358 int state_index, int mode_index,
2359 union pplib_clock_info *clock_info)
2360{
2361 u32 sclk, mclk;
Alex Deuchere83753b2012-03-20 17:18:08 -04002362 u16 vddc;
Alex Deucher560154e2010-11-22 17:56:34 -05002363
2364 if (rdev->flags & RADEON_IS_IGP) {
Alex Deucherb0e66412010-11-22 17:56:35 -05002365 if (rdev->family >= CHIP_PALM) {
2366 sclk = le16_to_cpu(clock_info->sumo.usEngineClockLow);
2367 sclk |= clock_info->sumo.ucEngineClockHigh << 16;
2368 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2369 } else {
2370 sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
2371 sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
2372 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2373 }
Alex Deucherbc19f592013-06-07 11:41:05 -04002374 } else if (rdev->family >= CHIP_BONAIRE) {
2375 sclk = le16_to_cpu(clock_info->ci.usEngineClockLow);
2376 sclk |= clock_info->ci.ucEngineClockHigh << 16;
2377 mclk = le16_to_cpu(clock_info->ci.usMemoryClockLow);
2378 mclk |= clock_info->ci.ucMemoryClockHigh << 16;
2379 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2380 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2381 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2382 VOLTAGE_NONE;
Alex Deucher982cb322013-04-29 10:51:26 -04002383 } else if (rdev->family >= CHIP_TAHITI) {
Alex Deucher14607d02012-03-20 17:18:09 -04002384 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
2385 sclk |= clock_info->si.ucEngineClockHigh << 16;
2386 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
2387 mclk |= clock_info->si.ucMemoryClockHigh << 16;
2388 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2389 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2390 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2391 VOLTAGE_SW;
2392 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2393 le16_to_cpu(clock_info->si.usVDDC);
2394 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2395 le16_to_cpu(clock_info->si.usVDDCI);
Alex Deucher982cb322013-04-29 10:51:26 -04002396 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher560154e2010-11-22 17:56:34 -05002397 sclk = le16_to_cpu(clock_info->evergreen.usEngineClockLow);
2398 sclk |= clock_info->evergreen.ucEngineClockHigh << 16;
2399 mclk = le16_to_cpu(clock_info->evergreen.usMemoryClockLow);
2400 mclk |= clock_info->evergreen.ucMemoryClockHigh << 16;
2401 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2402 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2403 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2404 VOLTAGE_SW;
2405 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002406 le16_to_cpu(clock_info->evergreen.usVDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04002407 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.vddci =
2408 le16_to_cpu(clock_info->evergreen.usVDDCI);
Alex Deucher560154e2010-11-22 17:56:34 -05002409 } else {
2410 sclk = le16_to_cpu(clock_info->r600.usEngineClockLow);
2411 sclk |= clock_info->r600.ucEngineClockHigh << 16;
2412 mclk = le16_to_cpu(clock_info->r600.usMemoryClockLow);
2413 mclk |= clock_info->r600.ucMemoryClockHigh << 16;
2414 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2415 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2416 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2417 VOLTAGE_SW;
2418 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
Cédric Cano45894332011-02-11 19:45:37 -05002419 le16_to_cpu(clock_info->r600.usVDDC);
Alex Deucher560154e2010-11-22 17:56:34 -05002420 }
2421
Alex Deucheree4017f2011-06-23 12:19:32 -04002422 /* patch up vddc if necessary */
Alex Deuchere83753b2012-03-20 17:18:08 -04002423 switch (rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage) {
2424 case ATOM_VIRTUAL_VOLTAGE_ID0:
2425 case ATOM_VIRTUAL_VOLTAGE_ID1:
2426 case ATOM_VIRTUAL_VOLTAGE_ID2:
2427 case ATOM_VIRTUAL_VOLTAGE_ID3:
2428 if (radeon_atom_get_max_vddc(rdev, VOLTAGE_TYPE_VDDC,
2429 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage,
2430 &vddc) == 0)
Alex Deucheree4017f2011-06-23 12:19:32 -04002431 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage = vddc;
Alex Deuchere83753b2012-03-20 17:18:08 -04002432 break;
2433 default:
2434 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04002435 }
2436
Alex Deucher560154e2010-11-22 17:56:34 -05002437 if (rdev->flags & RADEON_IS_IGP) {
2438 /* skip invalid modes */
2439 if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
2440 return false;
2441 } else {
2442 /* skip invalid modes */
2443 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2444 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2445 return false;
2446 }
2447 return true;
2448}
2449
2450static int radeon_atombios_parse_power_table_4_5(struct radeon_device *rdev)
2451{
2452 struct radeon_mode_info *mode_info = &rdev->mode_info;
2453 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2454 union pplib_power_state *power_state;
2455 int i, j;
2456 int state_index = 0, mode_index = 0;
2457 union pplib_clock_info *clock_info;
2458 bool valid;
2459 union power_info *power_info;
2460 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2461 u16 data_offset;
2462 u8 frev, crev;
2463
2464 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2465 &frev, &crev, &data_offset))
2466 return state_index;
2467 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2468
2469 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002470 if (power_info->pplib.ucNumStates == 0)
2471 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002472 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2473 power_info->pplib.ucNumStates, GFP_KERNEL);
2474 if (!rdev->pm.power_state)
2475 return state_index;
Alex Deucher560154e2010-11-22 17:56:34 -05002476 /* first mode is usually default, followed by low to high */
2477 for (i = 0; i < power_info->pplib.ucNumStates; i++) {
2478 mode_index = 0;
2479 power_state = (union pplib_power_state *)
2480 (mode_info->atom_context->bios + data_offset +
2481 le16_to_cpu(power_info->pplib.usStateArrayOffset) +
2482 i * power_info->pplib.ucStateEntrySize);
2483 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2484 (mode_info->atom_context->bios + data_offset +
2485 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
2486 (power_state->v1.ucNonClockStateIndex *
2487 power_info->pplib.ucNonClockSize));
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002488 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2489 ((power_info->pplib.ucStateEntrySize - 1) ?
2490 (power_info->pplib.ucStateEntrySize - 1) : 1),
2491 GFP_KERNEL);
2492 if (!rdev->pm.power_state[i].clock_info)
2493 return state_index;
2494 if (power_info->pplib.ucStateEntrySize - 1) {
2495 for (j = 0; j < (power_info->pplib.ucStateEntrySize - 1); j++) {
2496 clock_info = (union pplib_clock_info *)
2497 (mode_info->atom_context->bios + data_offset +
2498 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
2499 (power_state->v1.ucClockStateIndices[j] *
2500 power_info->pplib.ucClockInfoSize));
2501 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2502 state_index, mode_index,
2503 clock_info);
2504 if (valid)
2505 mode_index++;
2506 }
2507 } else {
2508 rdev->pm.power_state[state_index].clock_info[0].mclk =
2509 rdev->clock.default_mclk;
2510 rdev->pm.power_state[state_index].clock_info[0].sclk =
2511 rdev->clock.default_sclk;
2512 mode_index++;
Alex Deucher560154e2010-11-22 17:56:34 -05002513 }
2514 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2515 if (mode_index) {
2516 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2517 non_clock_info);
2518 state_index++;
2519 }
2520 }
2521 /* if multiple clock modes, mark the lowest as no display */
2522 for (i = 0; i < state_index; i++) {
2523 if (rdev->pm.power_state[i].num_clock_modes > 1)
2524 rdev->pm.power_state[i].clock_info[0].flags |=
2525 RADEON_PM_MODE_NO_DISPLAY;
2526 }
2527 /* first mode is usually default */
2528 if (rdev->pm.default_power_state_index == -1) {
2529 rdev->pm.power_state[0].type =
2530 POWER_STATE_TYPE_DEFAULT;
2531 rdev->pm.default_power_state_index = 0;
2532 rdev->pm.power_state[0].default_clock_mode =
2533 &rdev->pm.power_state[0].clock_info[0];
2534 }
2535 return state_index;
2536}
2537
Alex Deucherb0e66412010-11-22 17:56:35 -05002538static int radeon_atombios_parse_power_table_6(struct radeon_device *rdev)
2539{
2540 struct radeon_mode_info *mode_info = &rdev->mode_info;
2541 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
2542 union pplib_power_state *power_state;
2543 int i, j, non_clock_array_index, clock_array_index;
2544 int state_index = 0, mode_index = 0;
2545 union pplib_clock_info *clock_info;
Alex Deucherf7346882012-03-20 17:17:58 -04002546 struct _StateArray *state_array;
2547 struct _ClockInfoArray *clock_info_array;
2548 struct _NonClockInfoArray *non_clock_info_array;
Alex Deucherb0e66412010-11-22 17:56:35 -05002549 bool valid;
2550 union power_info *power_info;
2551 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2552 u16 data_offset;
2553 u8 frev, crev;
Alex Deucher441e76c2013-05-01 14:34:54 -04002554 u8 *power_state_offset;
Alex Deucherb0e66412010-11-22 17:56:35 -05002555
2556 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
2557 &frev, &crev, &data_offset))
2558 return state_index;
2559 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
2560
2561 radeon_atombios_add_pplib_thermal_controller(rdev, &power_info->pplib.sThermalController);
Alex Deucherf7346882012-03-20 17:17:58 -04002562 state_array = (struct _StateArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002563 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002564 le16_to_cpu(power_info->pplib.usStateArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002565 clock_info_array = (struct _ClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002566 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002567 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
Alex Deucherf7346882012-03-20 17:17:58 -04002568 non_clock_info_array = (struct _NonClockInfoArray *)
Alex Deucherb0e66412010-11-22 17:56:35 -05002569 (mode_info->atom_context->bios + data_offset +
Cédric Cano45894332011-02-11 19:45:37 -05002570 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002571 if (state_array->ucNumEntries == 0)
2572 return state_index;
Alex Deucher0975b162011-02-02 18:42:03 -05002573 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state) *
2574 state_array->ucNumEntries, GFP_KERNEL);
2575 if (!rdev->pm.power_state)
2576 return state_index;
Alex Deucher441e76c2013-05-01 14:34:54 -04002577 power_state_offset = (u8 *)state_array->states;
Alex Deucherb0e66412010-11-22 17:56:35 -05002578 for (i = 0; i < state_array->ucNumEntries; i++) {
2579 mode_index = 0;
Alex Deucher441e76c2013-05-01 14:34:54 -04002580 power_state = (union pplib_power_state *)power_state_offset;
2581 non_clock_array_index = power_state->v2.nonClockInfoIndex;
Alex Deucherb0e66412010-11-22 17:56:35 -05002582 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2583 &non_clock_info_array->nonClockInfo[non_clock_array_index];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002584 rdev->pm.power_state[i].clock_info = kzalloc(sizeof(struct radeon_pm_clock_info) *
2585 (power_state->v2.ucNumDPMLevels ?
2586 power_state->v2.ucNumDPMLevels : 1),
2587 GFP_KERNEL);
2588 if (!rdev->pm.power_state[i].clock_info)
2589 return state_index;
2590 if (power_state->v2.ucNumDPMLevels) {
2591 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
2592 clock_array_index = power_state->v2.clockInfoIndex[j];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002593 clock_info = (union pplib_clock_info *)
Alex Deucherf7346882012-03-20 17:17:58 -04002594 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002595 valid = radeon_atombios_parse_pplib_clock_info(rdev,
2596 state_index, mode_index,
2597 clock_info);
2598 if (valid)
2599 mode_index++;
2600 }
2601 } else {
2602 rdev->pm.power_state[state_index].clock_info[0].mclk =
2603 rdev->clock.default_mclk;
2604 rdev->pm.power_state[state_index].clock_info[0].sclk =
2605 rdev->clock.default_sclk;
2606 mode_index++;
Alex Deucherb0e66412010-11-22 17:56:35 -05002607 }
2608 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2609 if (mode_index) {
2610 radeon_atombios_parse_pplib_non_clock_info(rdev, state_index, mode_index,
2611 non_clock_info);
2612 state_index++;
2613 }
Alex Deucher441e76c2013-05-01 14:34:54 -04002614 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
Alex Deucherb0e66412010-11-22 17:56:35 -05002615 }
2616 /* if multiple clock modes, mark the lowest as no display */
2617 for (i = 0; i < state_index; i++) {
2618 if (rdev->pm.power_state[i].num_clock_modes > 1)
2619 rdev->pm.power_state[i].clock_info[0].flags |=
2620 RADEON_PM_MODE_NO_DISPLAY;
2621 }
2622 /* first mode is usually default */
2623 if (rdev->pm.default_power_state_index == -1) {
2624 rdev->pm.power_state[0].type =
2625 POWER_STATE_TYPE_DEFAULT;
2626 rdev->pm.default_power_state_index = 0;
2627 rdev->pm.power_state[0].default_clock_mode =
2628 &rdev->pm.power_state[0].clock_info[0];
2629 }
2630 return state_index;
2631}
2632
Alex Deucher56278a82009-12-28 13:58:44 -05002633void radeon_atombios_get_power_modes(struct radeon_device *rdev)
2634{
2635 struct radeon_mode_info *mode_info = &rdev->mode_info;
2636 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
2637 u16 data_offset;
2638 u8 frev, crev;
Alex Deucher560154e2010-11-22 17:56:34 -05002639 int state_index = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002640
Alex Deuchera48b9b42010-04-22 14:03:55 -04002641 rdev->pm.default_power_state_index = -1;
Alex Deucher56278a82009-12-28 13:58:44 -05002642
Alex Deuchera084e6e2010-03-18 01:04:01 -04002643 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
2644 &frev, &crev, &data_offset)) {
Alex Deucher560154e2010-11-22 17:56:34 -05002645 switch (frev) {
2646 case 1:
2647 case 2:
2648 case 3:
2649 state_index = radeon_atombios_parse_power_table_1_3(rdev);
2650 break;
2651 case 4:
2652 case 5:
2653 state_index = radeon_atombios_parse_power_table_4_5(rdev);
2654 break;
Alex Deucherb0e66412010-11-22 17:56:35 -05002655 case 6:
2656 state_index = radeon_atombios_parse_power_table_6(rdev);
2657 break;
Alex Deucher560154e2010-11-22 17:56:34 -05002658 default:
2659 break;
Alex Deucher56278a82009-12-28 13:58:44 -05002660 }
Alex Deucherf8e6bfc2013-04-25 09:29:17 -04002661 }
2662
2663 if (state_index == 0) {
Alex Deucher0975b162011-02-02 18:42:03 -05002664 rdev->pm.power_state = kzalloc(sizeof(struct radeon_power_state), GFP_KERNEL);
2665 if (rdev->pm.power_state) {
Alex Deucher8f3f1c92011-11-04 10:09:43 -04002666 rdev->pm.power_state[0].clock_info =
2667 kzalloc(sizeof(struct radeon_pm_clock_info) * 1, GFP_KERNEL);
2668 if (rdev->pm.power_state[0].clock_info) {
2669 /* add the default mode */
2670 rdev->pm.power_state[state_index].type =
2671 POWER_STATE_TYPE_DEFAULT;
2672 rdev->pm.power_state[state_index].num_clock_modes = 1;
2673 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2674 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2675 rdev->pm.power_state[state_index].default_clock_mode =
2676 &rdev->pm.power_state[state_index].clock_info[0];
2677 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2678 rdev->pm.power_state[state_index].pcie_lanes = 16;
2679 rdev->pm.default_power_state_index = state_index;
2680 rdev->pm.power_state[state_index].flags = 0;
2681 state_index++;
2682 }
Alex Deucher0975b162011-02-02 18:42:03 -05002683 }
Alex Deucher56278a82009-12-28 13:58:44 -05002684 }
Alex Deucher02b17cc2010-04-22 13:25:06 -04002685
Alex Deucher56278a82009-12-28 13:58:44 -05002686 rdev->pm.num_power_states = state_index;
Rafał Miłecki9038dfd2010-02-20 23:15:04 +00002687
Alex Deuchera48b9b42010-04-22 14:03:55 -04002688 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2689 rdev->pm.current_clock_mode_index = 0;
Alexander Müller4376eee2011-12-30 12:55:48 -05002690 if (rdev->pm.default_power_state_index >= 0)
2691 rdev->pm.current_vddc =
2692 rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2693 else
2694 rdev->pm.current_vddc = 0;
Alex Deucher56278a82009-12-28 13:58:44 -05002695}
2696
Christian König7062ab62013-04-08 12:41:31 +02002697union get_clock_dividers {
2698 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
2699 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
2700 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
2701 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
2702 struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
2703};
2704
2705int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
2706 u8 clock_type,
2707 u32 clock,
2708 bool strobe_mode,
2709 struct atom_clock_dividers *dividers)
2710{
2711 union get_clock_dividers args;
2712 int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
2713 u8 frev, crev;
2714
2715 memset(&args, 0, sizeof(args));
2716 memset(dividers, 0, sizeof(struct atom_clock_dividers));
2717
2718 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2719 return -EINVAL;
2720
2721 switch (crev) {
2722 case 1:
2723 /* r4xx, r5xx */
2724 args.v1.ucAction = clock_type;
2725 args.v1.ulClock = cpu_to_le32(clock); /* 10 khz */
2726
2727 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2728
2729 dividers->post_div = args.v1.ucPostDiv;
2730 dividers->fb_div = args.v1.ucFbDiv;
2731 dividers->enable_post_div = true;
2732 break;
2733 case 2:
2734 case 3:
2735 /* r6xx, r7xx, evergreen, ni */
2736 if (rdev->family <= CHIP_RV770) {
2737 args.v2.ucAction = clock_type;
2738 args.v2.ulClock = cpu_to_le32(clock); /* 10 khz */
2739
2740 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2741
2742 dividers->post_div = args.v2.ucPostDiv;
2743 dividers->fb_div = le16_to_cpu(args.v2.usFbDiv);
2744 dividers->ref_div = args.v2.ucAction;
2745 if (rdev->family == CHIP_RV770) {
2746 dividers->enable_post_div = (le32_to_cpu(args.v2.ulClock) & (1 << 24)) ?
2747 true : false;
2748 dividers->vco_mode = (le32_to_cpu(args.v2.ulClock) & (1 << 25)) ? 1 : 0;
2749 } else
2750 dividers->enable_post_div = (dividers->fb_div & 1) ? true : false;
2751 } else {
2752 if (clock_type == COMPUTE_ENGINE_PLL_PARAM) {
Alex Deucherf4a25962013-04-22 09:59:01 -04002753 args.v3.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002754
2755 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2756
2757 dividers->post_div = args.v3.ucPostDiv;
2758 dividers->enable_post_div = (args.v3.ucCntlFlag &
2759 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2760 dividers->enable_dithen = (args.v3.ucCntlFlag &
2761 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2762 dividers->fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDiv);
2763 dividers->frac_fb_div = le16_to_cpu(args.v3.ulFbDiv.usFbDivFrac);
2764 dividers->ref_div = args.v3.ucRefDiv;
2765 dividers->vco_mode = (args.v3.ucCntlFlag &
2766 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2767 } else {
Alex Deucherf4a25962013-04-22 09:59:01 -04002768 args.v5.ulClockParams = cpu_to_le32((clock_type << 24) | clock);
Christian König7062ab62013-04-08 12:41:31 +02002769 if (strobe_mode)
2770 args.v5.ucInputFlag = ATOM_PLL_INPUT_FLAG_PLL_STROBE_MODE_EN;
2771
2772 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2773
2774 dividers->post_div = args.v5.ucPostDiv;
2775 dividers->enable_post_div = (args.v5.ucCntlFlag &
2776 ATOM_PLL_CNTL_FLAG_PLL_POST_DIV_EN) ? true : false;
2777 dividers->enable_dithen = (args.v5.ucCntlFlag &
2778 ATOM_PLL_CNTL_FLAG_FRACTION_DISABLE) ? false : true;
2779 dividers->whole_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDiv);
2780 dividers->frac_fb_div = le16_to_cpu(args.v5.ulFbDiv.usFbDivFrac);
2781 dividers->ref_div = args.v5.ucRefDiv;
2782 dividers->vco_mode = (args.v5.ucCntlFlag &
2783 ATOM_PLL_CNTL_FLAG_MPLL_VCO_MODE) ? 1 : 0;
2784 }
2785 }
2786 break;
2787 case 4:
2788 /* fusion */
2789 args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
2790
2791 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2792
2793 dividers->post_div = args.v4.ucPostDiv;
2794 dividers->real_clock = le32_to_cpu(args.v4.ulClock);
2795 break;
2796 default:
2797 return -EINVAL;
2798 }
2799 return 0;
2800}
2801
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002802void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
2803{
2804 DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
2805 int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
2806
2807 args.ucEnable = enable;
2808
2809 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2810}
2811
Rafał Miłecki74338742009-11-03 00:53:02 +01002812uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
2813{
2814 GET_ENGINE_CLOCK_PS_ALLOCATION args;
2815 int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
2816
2817 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002818 return le32_to_cpu(args.ulReturnEngineClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002819}
2820
2821uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
2822{
2823 GET_MEMORY_CLOCK_PS_ALLOCATION args;
2824 int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
2825
2826 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
Cédric Cano45894332011-02-11 19:45:37 -05002827 return le32_to_cpu(args.ulReturnMemoryClock);
Rafał Miłecki74338742009-11-03 00:53:02 +01002828}
2829
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002830void radeon_atom_set_engine_clock(struct radeon_device *rdev,
2831 uint32_t eng_clock)
2832{
2833 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2834 int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
2835
Cédric Cano45894332011-02-11 19:45:37 -05002836 args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002837
2838 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2839}
2840
2841void radeon_atom_set_memory_clock(struct radeon_device *rdev,
2842 uint32_t mem_clock)
2843{
2844 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2845 int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
2846
2847 if (rdev->flags & RADEON_IS_IGP)
2848 return;
2849
Cédric Cano45894332011-02-11 19:45:37 -05002850 args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002851
2852 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2853}
2854
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002855union set_voltage {
2856 struct _SET_VOLTAGE_PS_ALLOCATION alloc;
2857 struct _SET_VOLTAGE_PARAMETERS v1;
2858 struct _SET_VOLTAGE_PARAMETERS_V2 v2;
Alex Deuchere83753b2012-03-20 17:18:08 -04002859 struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002860};
2861
Alex Deucher8a83ec52011-04-12 14:49:23 -04002862void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type)
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002863{
2864 union set_voltage args;
2865 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
Alex Deucher8a83ec52011-04-12 14:49:23 -04002866 u8 frev, crev, volt_index = voltage_level;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002867
2868 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2869 return;
2870
Alex Deuchera377e182011-06-20 13:00:31 -04002871 /* 0xff01 is a flag rather then an actual voltage */
2872 if (voltage_level == 0xff01)
2873 return;
2874
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002875 switch (crev) {
2876 case 1:
Alex Deucher8a83ec52011-04-12 14:49:23 -04002877 args.v1.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002878 args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
2879 args.v1.ucVoltageIndex = volt_index;
2880 break;
2881 case 2:
Alex Deucher8a83ec52011-04-12 14:49:23 -04002882 args.v2.ucVoltageType = voltage_type;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002883 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
Alex Deucher8a83ec52011-04-12 14:49:23 -04002884 args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002885 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04002886 case 3:
2887 args.v3.ucVoltageType = voltage_type;
2888 args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
2889 args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
2890 break;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002891 default:
2892 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
2893 return;
2894 }
2895
2896 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2897}
2898
Alex Deuchere83753b2012-03-20 17:18:08 -04002899static int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
2900 u16 voltage_id, u16 *voltage)
Alex Deucheree4017f2011-06-23 12:19:32 -04002901{
2902 union set_voltage args;
2903 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
2904 u8 frev, crev;
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002905
Alex Deucheree4017f2011-06-23 12:19:32 -04002906 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2907 return -EINVAL;
2908
2909 switch (crev) {
2910 case 1:
2911 return -EINVAL;
2912 case 2:
2913 args.v2.ucVoltageType = SET_VOLTAGE_GET_MAX_VOLTAGE;
2914 args.v2.ucVoltageMode = 0;
2915 args.v2.usVoltageLevel = 0;
2916
2917 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2918
2919 *voltage = le16_to_cpu(args.v2.usVoltageLevel);
2920 break;
Alex Deuchere83753b2012-03-20 17:18:08 -04002921 case 3:
2922 args.v3.ucVoltageType = voltage_type;
2923 args.v3.ucVoltageMode = ATOM_GET_VOLTAGE_LEVEL;
2924 args.v3.usVoltageLevel = cpu_to_le16(voltage_id);
2925
2926 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2927
2928 *voltage = le16_to_cpu(args.v3.usVoltageLevel);
2929 break;
Alex Deucheree4017f2011-06-23 12:19:32 -04002930 default:
2931 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
2932 return -EINVAL;
2933 }
2934
2935 return 0;
2936}
Alex Deucher7ac9aa52010-05-27 19:25:54 -04002937
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002938void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
2939{
2940 struct radeon_device *rdev = dev->dev_private;
2941 uint32_t bios_2_scratch, bios_6_scratch;
2942
2943 if (rdev->family >= CHIP_R600) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10002944 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002945 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2946 } else {
Dave Airlie4ce001a2009-08-13 16:32:14 +10002947 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002948 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2949 }
2950
2951 /* let the bios control the backlight */
2952 bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
2953
2954 /* tell the bios not to handle mode switching */
Alex Deucher87364762011-02-02 19:46:06 -05002955 bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002956
2957 if (rdev->family >= CHIP_R600) {
2958 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
2959 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2960 } else {
2961 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
2962 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2963 }
2964
2965}
2966
Yang Zhaof657c2a2009-09-15 12:21:01 +10002967void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
2968{
2969 uint32_t scratch_reg;
2970 int i;
2971
2972 if (rdev->family >= CHIP_R600)
2973 scratch_reg = R600_BIOS_0_SCRATCH;
2974 else
2975 scratch_reg = RADEON_BIOS_0_SCRATCH;
2976
2977 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2978 rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
2979}
2980
2981void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
2982{
2983 uint32_t scratch_reg;
2984 int i;
2985
2986 if (rdev->family >= CHIP_R600)
2987 scratch_reg = R600_BIOS_0_SCRATCH;
2988 else
2989 scratch_reg = RADEON_BIOS_0_SCRATCH;
2990
2991 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2992 WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
2993}
2994
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002995void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
2996{
2997 struct drm_device *dev = encoder->dev;
2998 struct radeon_device *rdev = dev->dev_private;
2999 uint32_t bios_6_scratch;
3000
3001 if (rdev->family >= CHIP_R600)
3002 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3003 else
3004 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3005
Alex Deucher87364762011-02-02 19:46:06 -05003006 if (lock) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003007 bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05003008 bios_6_scratch &= ~ATOM_S6_ACC_MODE;
3009 } else {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003010 bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
Alex Deucher87364762011-02-02 19:46:06 -05003011 bios_6_scratch |= ATOM_S6_ACC_MODE;
3012 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003013
3014 if (rdev->family >= CHIP_R600)
3015 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3016 else
3017 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3018}
3019
3020/* at some point we may want to break this out into individual functions */
3021void
3022radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
3023 struct drm_encoder *encoder,
3024 bool connected)
3025{
3026 struct drm_device *dev = connector->dev;
3027 struct radeon_device *rdev = dev->dev_private;
3028 struct radeon_connector *radeon_connector =
3029 to_radeon_connector(connector);
3030 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3031 uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
3032
3033 if (rdev->family >= CHIP_R600) {
3034 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
3035 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3036 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
3037 } else {
3038 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
3039 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3040 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
3041 }
3042
3043 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
3044 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
3045 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003046 DRM_DEBUG_KMS("TV1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003047 bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
3048 bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
3049 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003050 DRM_DEBUG_KMS("TV1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003051 bios_0_scratch &= ~ATOM_S0_TV1_MASK;
3052 bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
3053 bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
3054 }
3055 }
3056 if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
3057 (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
3058 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003059 DRM_DEBUG_KMS("CV connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003060 bios_3_scratch |= ATOM_S3_CV_ACTIVE;
3061 bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
3062 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003063 DRM_DEBUG_KMS("CV disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003064 bios_0_scratch &= ~ATOM_S0_CV_MASK;
3065 bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
3066 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
3067 }
3068 }
3069 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
3070 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
3071 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003072 DRM_DEBUG_KMS("LCD1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003073 bios_0_scratch |= ATOM_S0_LCD1;
3074 bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
3075 bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
3076 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003077 DRM_DEBUG_KMS("LCD1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003078 bios_0_scratch &= ~ATOM_S0_LCD1;
3079 bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
3080 bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
3081 }
3082 }
3083 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
3084 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
3085 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003086 DRM_DEBUG_KMS("CRT1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003087 bios_0_scratch |= ATOM_S0_CRT1_COLOR;
3088 bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
3089 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
3090 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003091 DRM_DEBUG_KMS("CRT1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003092 bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
3093 bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
3094 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
3095 }
3096 }
3097 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
3098 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
3099 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003100 DRM_DEBUG_KMS("CRT2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003101 bios_0_scratch |= ATOM_S0_CRT2_COLOR;
3102 bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
3103 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
3104 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003105 DRM_DEBUG_KMS("CRT2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003106 bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
3107 bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
3108 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
3109 }
3110 }
3111 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
3112 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
3113 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003114 DRM_DEBUG_KMS("DFP1 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003115 bios_0_scratch |= ATOM_S0_DFP1;
3116 bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
3117 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
3118 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003119 DRM_DEBUG_KMS("DFP1 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003120 bios_0_scratch &= ~ATOM_S0_DFP1;
3121 bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
3122 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
3123 }
3124 }
3125 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
3126 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
3127 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003128 DRM_DEBUG_KMS("DFP2 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003129 bios_0_scratch |= ATOM_S0_DFP2;
3130 bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
3131 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
3132 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003133 DRM_DEBUG_KMS("DFP2 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003134 bios_0_scratch &= ~ATOM_S0_DFP2;
3135 bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
3136 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
3137 }
3138 }
3139 if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
3140 (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
3141 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003142 DRM_DEBUG_KMS("DFP3 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003143 bios_0_scratch |= ATOM_S0_DFP3;
3144 bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
3145 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
3146 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003147 DRM_DEBUG_KMS("DFP3 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003148 bios_0_scratch &= ~ATOM_S0_DFP3;
3149 bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
3150 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
3151 }
3152 }
3153 if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
3154 (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
3155 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003156 DRM_DEBUG_KMS("DFP4 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003157 bios_0_scratch |= ATOM_S0_DFP4;
3158 bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
3159 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
3160 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003161 DRM_DEBUG_KMS("DFP4 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003162 bios_0_scratch &= ~ATOM_S0_DFP4;
3163 bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
3164 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
3165 }
3166 }
3167 if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
3168 (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
3169 if (connected) {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003170 DRM_DEBUG_KMS("DFP5 connected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003171 bios_0_scratch |= ATOM_S0_DFP5;
3172 bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
3173 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
3174 } else {
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003175 DRM_DEBUG_KMS("DFP5 disconnected\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003176 bios_0_scratch &= ~ATOM_S0_DFP5;
3177 bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
3178 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
3179 }
3180 }
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003181 if ((radeon_encoder->devices & ATOM_DEVICE_DFP6_SUPPORT) &&
3182 (radeon_connector->devices & ATOM_DEVICE_DFP6_SUPPORT)) {
3183 if (connected) {
3184 DRM_DEBUG_KMS("DFP6 connected\n");
3185 bios_0_scratch |= ATOM_S0_DFP6;
3186 bios_3_scratch |= ATOM_S3_DFP6_ACTIVE;
3187 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP6;
3188 } else {
3189 DRM_DEBUG_KMS("DFP6 disconnected\n");
3190 bios_0_scratch &= ~ATOM_S0_DFP6;
3191 bios_3_scratch &= ~ATOM_S3_DFP6_ACTIVE;
3192 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP6;
3193 }
3194 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003195
3196 if (rdev->family >= CHIP_R600) {
3197 WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
3198 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
3199 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
3200 } else {
3201 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
3202 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
3203 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
3204 }
3205}
3206
3207void
3208radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
3209{
3210 struct drm_device *dev = encoder->dev;
3211 struct radeon_device *rdev = dev->dev_private;
3212 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3213 uint32_t bios_3_scratch;
3214
Alex Deucher6f9f8a62012-02-13 08:59:41 -05003215 if (ASIC_IS_DCE4(rdev))
3216 return;
3217
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003218 if (rdev->family >= CHIP_R600)
3219 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
3220 else
3221 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
3222
3223 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3224 bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
3225 bios_3_scratch |= (crtc << 18);
3226 }
3227 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
3228 bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
3229 bios_3_scratch |= (crtc << 24);
3230 }
3231 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3232 bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
3233 bios_3_scratch |= (crtc << 16);
3234 }
3235 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3236 bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
3237 bios_3_scratch |= (crtc << 20);
3238 }
3239 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3240 bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
3241 bios_3_scratch |= (crtc << 17);
3242 }
3243 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3244 bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
3245 bios_3_scratch |= (crtc << 19);
3246 }
3247 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3248 bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
3249 bios_3_scratch |= (crtc << 23);
3250 }
3251 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
3252 bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
3253 bios_3_scratch |= (crtc << 25);
3254 }
3255
3256 if (rdev->family >= CHIP_R600)
3257 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
3258 else
3259 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
3260}
3261
3262void
3263radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
3264{
3265 struct drm_device *dev = encoder->dev;
3266 struct radeon_device *rdev = dev->dev_private;
3267 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
3268 uint32_t bios_2_scratch;
3269
Alex Deucher3ac0eb62012-02-19 21:42:03 -05003270 if (ASIC_IS_DCE4(rdev))
3271 return;
3272
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003273 if (rdev->family >= CHIP_R600)
3274 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
3275 else
3276 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
3277
3278 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
3279 if (on)
3280 bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
3281 else
3282 bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
3283 }
3284 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
3285 if (on)
3286 bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
3287 else
3288 bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
3289 }
3290 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
3291 if (on)
3292 bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
3293 else
3294 bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
3295 }
3296 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
3297 if (on)
3298 bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
3299 else
3300 bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
3301 }
3302 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
3303 if (on)
3304 bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
3305 else
3306 bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
3307 }
3308 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
3309 if (on)
3310 bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
3311 else
3312 bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
3313 }
3314 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
3315 if (on)
3316 bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
3317 else
3318 bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
3319 }
3320 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
3321 if (on)
3322 bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
3323 else
3324 bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
3325 }
3326 if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
3327 if (on)
3328 bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
3329 else
3330 bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
3331 }
3332 if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
3333 if (on)
3334 bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
3335 else
3336 bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
3337 }
3338
3339 if (rdev->family >= CHIP_R600)
3340 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
3341 else
3342 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
3343}