blob: d7790c08e523b9579741d0dc8d6e42ae84b916c6 [file] [log] [blame]
Greg Rose7f12ad72013-12-21 06:12:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Virtual Function Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Greg Rose7f12ad72013-12-21 06:12:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Jesse Brandeburgb8316072014-04-05 07:46:11 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
17 *
Greg Rose7f12ad72013-12-21 06:12:51 +000018 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Paul Gortmaker7ed3f5f2014-01-11 04:00:31 +000029
Greg Rose7f12ad72013-12-21 06:12:51 +000030#include "i40evf.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000031#include "i40e_prototype.h"
Greg Rose7f12ad72013-12-21 06:12:51 +000032
33static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
34 u32 td_tag)
35{
36 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
37 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
38 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
39 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
40 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
41}
42
43#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
44
45/**
46 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
47 * @ring: the ring that owns the buffer
48 * @tx_buffer: the buffer to free
49 **/
50static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
51 struct i40e_tx_buffer *tx_buffer)
52{
53 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -070054 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
55 kfree(tx_buffer->raw_buf);
56 else
57 dev_kfree_skb_any(tx_buffer->skb);
Greg Rose7f12ad72013-12-21 06:12:51 +000058 if (dma_unmap_len(tx_buffer, len))
59 dma_unmap_single(ring->dev,
60 dma_unmap_addr(tx_buffer, dma),
61 dma_unmap_len(tx_buffer, len),
62 DMA_TO_DEVICE);
63 } else if (dma_unmap_len(tx_buffer, len)) {
64 dma_unmap_page(ring->dev,
65 dma_unmap_addr(tx_buffer, dma),
66 dma_unmap_len(tx_buffer, len),
67 DMA_TO_DEVICE);
68 }
Kiran Patila42e7a32015-11-06 15:26:03 -080069
Greg Rose7f12ad72013-12-21 06:12:51 +000070 tx_buffer->next_to_watch = NULL;
71 tx_buffer->skb = NULL;
72 dma_unmap_len_set(tx_buffer, len, 0);
73 /* tx_buffer must be completely set up in the transmit path */
74}
75
76/**
77 * i40evf_clean_tx_ring - Free any empty Tx buffers
78 * @tx_ring: ring to be cleaned
79 **/
80void i40evf_clean_tx_ring(struct i40e_ring *tx_ring)
81{
82 unsigned long bi_size;
83 u16 i;
84
85 /* ring already cleared, nothing to do */
86 if (!tx_ring->tx_bi)
87 return;
88
89 /* Free all the Tx ring sk_buffs */
90 for (i = 0; i < tx_ring->count; i++)
91 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
92
93 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
94 memset(tx_ring->tx_bi, 0, bi_size);
95
96 /* Zero out the descriptor ring */
97 memset(tx_ring->desc, 0, tx_ring->size);
98
99 tx_ring->next_to_use = 0;
100 tx_ring->next_to_clean = 0;
101
102 if (!tx_ring->netdev)
103 return;
104
105 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700106 netdev_tx_reset_queue(txring_txq(tx_ring));
Greg Rose7f12ad72013-12-21 06:12:51 +0000107}
108
109/**
110 * i40evf_free_tx_resources - Free Tx resources per queue
111 * @tx_ring: Tx descriptor ring for a specific queue
112 *
113 * Free all transmit software resources
114 **/
115void i40evf_free_tx_resources(struct i40e_ring *tx_ring)
116{
117 i40evf_clean_tx_ring(tx_ring);
118 kfree(tx_ring->tx_bi);
119 tx_ring->tx_bi = NULL;
120
121 if (tx_ring->desc) {
122 dma_free_coherent(tx_ring->dev, tx_ring->size,
123 tx_ring->desc, tx_ring->dma);
124 tx_ring->desc = NULL;
125 }
126}
127
128/**
Kiran Patil9c6c1252015-11-06 15:26:02 -0800129 * i40evf_get_tx_pending - how many Tx descriptors not processed
130 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800131 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburga68de582015-02-24 05:26:03 +0000132 *
Kiran Patil9c6c1252015-11-06 15:26:02 -0800133 * Since there is no access to the ring head register
134 * in XL710, we need to use our local copies
Jesse Brandeburga68de582015-02-24 05:26:03 +0000135 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800136u32 i40evf_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburga68de582015-02-24 05:26:03 +0000137{
Kiran Patil9c6c1252015-11-06 15:26:02 -0800138 u32 head, tail;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000139
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800140 if (!in_sw)
141 head = i40e_get_head(ring);
142 else
143 head = ring->next_to_clean;
Kiran Patil9c6c1252015-11-06 15:26:02 -0800144 tail = readl(ring->tail);
145
146 if (head != tail)
147 return (head < tail) ?
148 tail - head : (tail + ring->count - head);
149
150 return 0;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000151}
152
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700153#define WB_STRIDE 4
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000154
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000155/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000156 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800157 * @vsi: the VSI we care about
158 * @tx_ring: Tx ring to clean
159 * @napi_budget: Used to determine if we are in netpoll
Greg Rose7f12ad72013-12-21 06:12:51 +0000160 *
161 * Returns true if there's any budget left (e.g. the clean is finished)
162 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800163static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
164 struct i40e_ring *tx_ring, int napi_budget)
Greg Rose7f12ad72013-12-21 06:12:51 +0000165{
166 u16 i = tx_ring->next_to_clean;
167 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000168 struct i40e_tx_desc *tx_head;
Greg Rose7f12ad72013-12-21 06:12:51 +0000169 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800170 unsigned int total_bytes = 0, total_packets = 0;
171 unsigned int budget = vsi->work_limit;
Greg Rose7f12ad72013-12-21 06:12:51 +0000172
173 tx_buf = &tx_ring->tx_bi[i];
174 tx_desc = I40E_TX_DESC(tx_ring, i);
175 i -= tx_ring->count;
176
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000177 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
178
Greg Rose7f12ad72013-12-21 06:12:51 +0000179 do {
180 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
181
182 /* if next_to_watch is not set then there is no work pending */
183 if (!eop_desc)
184 break;
185
186 /* prevent any other reads prior to eop_desc */
187 read_barrier_depends();
188
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000189 /* we have caught up to head, no work left to do */
190 if (tx_head == tx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000191 break;
192
193 /* clear next_to_watch to prevent false hangs */
194 tx_buf->next_to_watch = NULL;
195
196 /* update the statistics for this packet */
197 total_bytes += tx_buf->bytecount;
198 total_packets += tx_buf->gso_segs;
199
200 /* free the skb */
Alexander Duycka619afe2016-03-07 09:30:03 -0800201 napi_consume_skb(tx_buf->skb, napi_budget);
Greg Rose7f12ad72013-12-21 06:12:51 +0000202
203 /* unmap skb header data */
204 dma_unmap_single(tx_ring->dev,
205 dma_unmap_addr(tx_buf, dma),
206 dma_unmap_len(tx_buf, len),
207 DMA_TO_DEVICE);
208
209 /* clear tx_buffer data */
210 tx_buf->skb = NULL;
211 dma_unmap_len_set(tx_buf, len, 0);
212
213 /* unmap remaining buffers */
214 while (tx_desc != eop_desc) {
215
216 tx_buf++;
217 tx_desc++;
218 i++;
219 if (unlikely(!i)) {
220 i -= tx_ring->count;
221 tx_buf = tx_ring->tx_bi;
222 tx_desc = I40E_TX_DESC(tx_ring, 0);
223 }
224
225 /* unmap any remaining paged data */
226 if (dma_unmap_len(tx_buf, len)) {
227 dma_unmap_page(tx_ring->dev,
228 dma_unmap_addr(tx_buf, dma),
229 dma_unmap_len(tx_buf, len),
230 DMA_TO_DEVICE);
231 dma_unmap_len_set(tx_buf, len, 0);
232 }
233 }
234
235 /* move us one more past the eop_desc for start of next pkt */
236 tx_buf++;
237 tx_desc++;
238 i++;
239 if (unlikely(!i)) {
240 i -= tx_ring->count;
241 tx_buf = tx_ring->tx_bi;
242 tx_desc = I40E_TX_DESC(tx_ring, 0);
243 }
244
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000245 prefetch(tx_desc);
246
Greg Rose7f12ad72013-12-21 06:12:51 +0000247 /* update budget accounting */
248 budget--;
249 } while (likely(budget));
250
251 i += tx_ring->count;
252 tx_ring->next_to_clean = i;
253 u64_stats_update_begin(&tx_ring->syncp);
254 tx_ring->stats.bytes += total_bytes;
255 tx_ring->stats.packets += total_packets;
256 u64_stats_update_end(&tx_ring->syncp);
257 tx_ring->q_vector->tx.total_bytes += total_bytes;
258 tx_ring->q_vector->tx.total_packets += total_packets;
259
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800260 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800261 /* check to see if there are < 4 descriptors
262 * waiting to be written back, then kick the hardware to force
263 * them to be written back in case we stay in NAPI.
264 * In this mode on X722 we do not enable Interrupt.
265 */
Mitch Williams88dc9e62016-06-20 09:10:35 -0700266 unsigned int j = i40evf_get_tx_pending(tx_ring, false);
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800267
268 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700269 ((j / WB_STRIDE) == 0) && (j > 0) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800270 !test_bit(__I40E_DOWN, &vsi->state) &&
Anjali Singhai Jainf6d83d12015-12-22 14:25:07 -0800271 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
272 tx_ring->arm_wb = true;
273 }
274
Alexander Duycke486bdf2016-09-12 14:18:40 -0700275 /* notify netdev of completed buffers */
276 netdev_tx_completed_queue(txring_txq(tx_ring),
Greg Rose7f12ad72013-12-21 06:12:51 +0000277 total_packets, total_bytes);
278
279#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
280 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
281 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
282 /* Make sure that anybody stopping the queue after this
283 * sees the new next_to_clean.
284 */
285 smp_mb();
286 if (__netif_subqueue_stopped(tx_ring->netdev,
287 tx_ring->queue_index) &&
Alexander Duycka619afe2016-03-07 09:30:03 -0800288 !test_bit(__I40E_DOWN, &vsi->state)) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000289 netif_wake_subqueue(tx_ring->netdev,
290 tx_ring->queue_index);
291 ++tx_ring->tx_stats.restart_queue;
292 }
293 }
294
Kiran Patilb03a8c12015-09-24 18:13:15 -0400295 return !!budget;
Greg Rose7f12ad72013-12-21 06:12:51 +0000296}
297
298/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800299 * i40evf_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
300 * @vsi: the VSI we care about
301 * @q_vector: the vector on which to enable writeback
302 *
303 **/
304static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
305 struct i40e_q_vector *q_vector)
306{
307 u16 flags = q_vector->tx.ring[0].flags;
308 u32 val;
309
310 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
311 return;
312
313 if (q_vector->arm_wb_state)
314 return;
315
316 val = I40E_VFINT_DYN_CTLN1_WB_ON_ITR_MASK |
317 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK; /* set noitr */
318
319 wr32(&vsi->back->hw,
320 I40E_VFINT_DYN_CTLN1(q_vector->v_idx +
321 vsi->base_vector - 1), val);
322 q_vector->arm_wb_state = true;
323}
324
325/**
326 * i40evf_force_wb - Issue SW Interrupt so HW does a wb
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000327 * @vsi: the VSI we care about
328 * @q_vector: the vector on which to force writeback
329 *
330 **/
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800331void i40evf_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000332{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800333 u32 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
334 I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK | /* set noitr */
335 I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK |
336 I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK
337 /* allow 00 to be written to the index */;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000338
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800339 wr32(&vsi->back->hw,
340 I40E_VFINT_DYN_CTLN1(q_vector->v_idx + vsi->base_vector - 1),
341 val);
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000342}
343
344/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000345 * i40e_set_new_dynamic_itr - Find new ITR level
346 * @rc: structure containing ring performance data
347 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400348 * Returns true if ITR changed, false if not
349 *
Greg Rose7f12ad72013-12-21 06:12:51 +0000350 * Stores a new ITR value based on packets and byte counts during
351 * the last interrupt. The advantage of per interrupt computation
352 * is faster updates and more accurate ITR for the current traffic
353 * pattern. Constants in this function were computed based on
354 * theoretical maximum wire speed and thresholds were set based on
355 * testing data as well as attempting to minimize response time
356 * while increasing bulk throughput.
357 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400358static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000359{
360 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400361 struct i40e_q_vector *qv = rc->ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000362 u32 new_itr = rc->itr;
363 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400364 int usecs;
Greg Rose7f12ad72013-12-21 06:12:51 +0000365
366 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400367 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000368
369 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400370 * 0-10MB/s lowest (50000 ints/s)
Greg Rose7f12ad72013-12-21 06:12:51 +0000371 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400372 * 20-1249MB/s bulk (18000 ints/s)
373 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400374 *
375 * The math works out because the divisor is in 10^(-6) which
376 * turns the bytes/us input value into MB/s values, but
377 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400378 * are in 2 usec increments in the ITR registers, and make sure
379 * to use the smoothed values that the countdown timer gives us.
Greg Rose7f12ad72013-12-21 06:12:51 +0000380 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400381 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400382 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400383
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400384 switch (new_latency_range) {
Greg Rose7f12ad72013-12-21 06:12:51 +0000385 case I40E_LOWEST_LATENCY:
386 if (bytes_per_int > 10)
387 new_latency_range = I40E_LOW_LATENCY;
388 break;
389 case I40E_LOW_LATENCY:
390 if (bytes_per_int > 20)
391 new_latency_range = I40E_BULK_LATENCY;
392 else if (bytes_per_int <= 10)
393 new_latency_range = I40E_LOWEST_LATENCY;
394 break;
395 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400396 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400397 default:
398 if (bytes_per_int <= 20)
399 new_latency_range = I40E_LOW_LATENCY;
Greg Rose7f12ad72013-12-21 06:12:51 +0000400 break;
401 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400402
403 /* this is to adjust RX more aggressively when streaming small
404 * packets. The value of 40000 was picked as it is just beyond
405 * what the hardware can receive per second if in low latency
406 * mode.
407 */
408#define RX_ULTRA_PACKET_RATE 40000
409
410 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
411 (&qv->rx == rc))
412 new_latency_range = I40E_ULTRA_LATENCY;
413
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400414 rc->latency_range = new_latency_range;
Greg Rose7f12ad72013-12-21 06:12:51 +0000415
416 switch (new_latency_range) {
417 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400418 new_itr = I40E_ITR_50K;
Greg Rose7f12ad72013-12-21 06:12:51 +0000419 break;
420 case I40E_LOW_LATENCY:
421 new_itr = I40E_ITR_20K;
422 break;
423 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400424 new_itr = I40E_ITR_18K;
425 break;
426 case I40E_ULTRA_LATENCY:
Greg Rose7f12ad72013-12-21 06:12:51 +0000427 new_itr = I40E_ITR_8K;
428 break;
429 default:
430 break;
431 }
432
Greg Rose7f12ad72013-12-21 06:12:51 +0000433 rc->total_bytes = 0;
434 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400435
436 if (new_itr != rc->itr) {
437 rc->itr = new_itr;
438 return true;
439 }
440
441 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000442}
443
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800444/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000445 * i40evf_setup_tx_descriptors - Allocate the Tx descriptors
446 * @tx_ring: the tx ring to set up
447 *
448 * Return 0 on success, negative on error
449 **/
450int i40evf_setup_tx_descriptors(struct i40e_ring *tx_ring)
451{
452 struct device *dev = tx_ring->dev;
453 int bi_size;
454
455 if (!dev)
456 return -ENOMEM;
457
Mitch Williams67c818a2015-06-19 08:56:30 -0700458 /* warn if we are about to overwrite the pointer */
459 WARN_ON(tx_ring->tx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000460 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
461 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
462 if (!tx_ring->tx_bi)
463 goto err;
464
465 /* round up to nearest 4K */
466 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000467 /* add u32 for head writeback, align after this takes care of
468 * guaranteeing this is at least one cache line in size
469 */
470 tx_ring->size += sizeof(u32);
Greg Rose7f12ad72013-12-21 06:12:51 +0000471 tx_ring->size = ALIGN(tx_ring->size, 4096);
472 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
473 &tx_ring->dma, GFP_KERNEL);
474 if (!tx_ring->desc) {
475 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
476 tx_ring->size);
477 goto err;
478 }
479
480 tx_ring->next_to_use = 0;
481 tx_ring->next_to_clean = 0;
482 return 0;
483
484err:
485 kfree(tx_ring->tx_bi);
486 tx_ring->tx_bi = NULL;
487 return -ENOMEM;
488}
489
490/**
491 * i40evf_clean_rx_ring - Free Rx buffers
492 * @rx_ring: ring to be cleaned
493 **/
494void i40evf_clean_rx_ring(struct i40e_ring *rx_ring)
495{
Greg Rose7f12ad72013-12-21 06:12:51 +0000496 unsigned long bi_size;
497 u16 i;
498
499 /* ring already cleared, nothing to do */
500 if (!rx_ring->rx_bi)
501 return;
502
Scott Petersone72e5652017-02-09 23:40:25 -0800503 if (rx_ring->skb) {
504 dev_kfree_skb(rx_ring->skb);
505 rx_ring->skb = NULL;
506 }
507
Greg Rose7f12ad72013-12-21 06:12:51 +0000508 /* Free all the Rx ring sk_buffs */
509 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700510 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
511
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700512 if (!rx_bi->page)
513 continue;
514
Alexander Duyck59605bc2017-01-30 12:29:35 -0800515 /* Invalidate cache lines that may have been written to by
516 * device so that we avoid corrupting memory.
517 */
518 dma_sync_single_range_for_cpu(rx_ring->dev,
519 rx_bi->dma,
520 rx_bi->page_offset,
521 I40E_RXBUFFER_2048,
522 DMA_FROM_DEVICE);
523
524 /* free resources associated with mapping */
525 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
526 PAGE_SIZE,
527 DMA_FROM_DEVICE,
528 I40E_RX_DMA_ATTR);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700529 __free_pages(rx_bi->page, 0);
530
531 rx_bi->page = NULL;
532 rx_bi->page_offset = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000533 }
534
535 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
536 memset(rx_ring->rx_bi, 0, bi_size);
537
538 /* Zero out the descriptor ring */
539 memset(rx_ring->desc, 0, rx_ring->size);
540
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700541 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000542 rx_ring->next_to_clean = 0;
543 rx_ring->next_to_use = 0;
544}
545
546/**
547 * i40evf_free_rx_resources - Free Rx resources
548 * @rx_ring: ring to clean the resources from
549 *
550 * Free all receive software resources
551 **/
552void i40evf_free_rx_resources(struct i40e_ring *rx_ring)
553{
554 i40evf_clean_rx_ring(rx_ring);
555 kfree(rx_ring->rx_bi);
556 rx_ring->rx_bi = NULL;
557
558 if (rx_ring->desc) {
559 dma_free_coherent(rx_ring->dev, rx_ring->size,
560 rx_ring->desc, rx_ring->dma);
561 rx_ring->desc = NULL;
562 }
563}
564
565/**
566 * i40evf_setup_rx_descriptors - Allocate Rx descriptors
567 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
568 *
569 * Returns 0 on success, negative on failure
570 **/
571int i40evf_setup_rx_descriptors(struct i40e_ring *rx_ring)
572{
573 struct device *dev = rx_ring->dev;
574 int bi_size;
575
Mitch Williams67c818a2015-06-19 08:56:30 -0700576 /* warn if we are about to overwrite the pointer */
577 WARN_ON(rx_ring->rx_bi);
Greg Rose7f12ad72013-12-21 06:12:51 +0000578 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
579 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
580 if (!rx_ring->rx_bi)
581 goto err;
582
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -0800583 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +0000584
Greg Rose7f12ad72013-12-21 06:12:51 +0000585 /* Round up to nearest 4K */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700586 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Greg Rose7f12ad72013-12-21 06:12:51 +0000587 rx_ring->size = ALIGN(rx_ring->size, 4096);
588 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
589 &rx_ring->dma, GFP_KERNEL);
590
591 if (!rx_ring->desc) {
592 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
593 rx_ring->size);
594 goto err;
595 }
596
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700597 rx_ring->next_to_alloc = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +0000598 rx_ring->next_to_clean = 0;
599 rx_ring->next_to_use = 0;
600
601 return 0;
602err:
603 kfree(rx_ring->rx_bi);
604 rx_ring->rx_bi = NULL;
605 return -ENOMEM;
606}
607
608/**
609 * i40e_release_rx_desc - Store the new tail and head values
610 * @rx_ring: ring to bump
611 * @val: new head index
612 **/
613static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
614{
615 rx_ring->next_to_use = val;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700616
617 /* update next to alloc since we have filled the ring */
618 rx_ring->next_to_alloc = val;
619
Greg Rose7f12ad72013-12-21 06:12:51 +0000620 /* Force memory writes to complete before letting h/w
621 * know there are new descriptors to fetch. (Only
622 * applicable for weak-ordered memory model archs,
623 * such as IA-64).
624 */
625 wmb();
626 writel(val, rx_ring->tail);
627}
628
629/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700630 * i40e_alloc_mapped_page - recycle or make a new page
631 * @rx_ring: ring to use
632 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800633 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700634 * Returns true if the page was successfully allocated or
635 * reused.
Greg Rose7f12ad72013-12-21 06:12:51 +0000636 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700637static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
638 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +0000639{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700640 struct page *page = bi->page;
641 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +0000642
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700643 /* since we are recycling buffers we should seldom need to alloc */
644 if (likely(page)) {
645 rx_ring->rx_stats.page_reuse_count++;
646 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +0000647 }
648
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700649 /* alloc new page for storage */
650 page = dev_alloc_page();
651 if (unlikely(!page)) {
652 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800653 return false;
Greg Rose7f12ad72013-12-21 06:12:51 +0000654 }
655
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700656 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -0800657 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
658 PAGE_SIZE,
659 DMA_FROM_DEVICE,
660 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800661
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700662 /* if mapping failed free memory back to system since
663 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800664 */
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700665 if (dma_mapping_error(rx_ring->dev, dma)) {
666 __free_pages(page, 0);
667 rx_ring->rx_stats.alloc_page_failed++;
668 return false;
669 }
670
671 bi->dma = dma;
672 bi->page = page;
673 bi->page_offset = 0;
674
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -0800675 return true;
Greg Rose7f12ad72013-12-21 06:12:51 +0000676}
677
678/**
679 * i40e_receive_skb - Send a completed packet up the stack
680 * @rx_ring: rx ring in play
681 * @skb: packet to send up
682 * @vlan_tag: vlan tag for packet
683 **/
684static void i40e_receive_skb(struct i40e_ring *rx_ring,
685 struct sk_buff *skb, u16 vlan_tag)
686{
687 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Greg Rose7f12ad72013-12-21 06:12:51 +0000688
Jesse Brandeburga149f2c2016-04-12 08:30:49 -0700689 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
690 (vlan_tag & VLAN_VID_MASK))
Greg Rose7f12ad72013-12-21 06:12:51 +0000691 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
692
Alexander Duyck8b650352015-09-24 09:04:32 -0700693 napi_gro_receive(&q_vector->napi, skb);
Greg Rose7f12ad72013-12-21 06:12:51 +0000694}
695
696/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700697 * i40evf_alloc_rx_buffers - Replace used receive buffers
698 * @rx_ring: ring to place buffers on
699 * @cleaned_count: number of buffers to replace
700 *
701 * Returns false if all allocations were successful, true if any fail
702 **/
703bool i40evf_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
704{
705 u16 ntu = rx_ring->next_to_use;
706 union i40e_rx_desc *rx_desc;
707 struct i40e_rx_buffer *bi;
708
709 /* do nothing if no valid netdev defined */
710 if (!rx_ring->netdev || !cleaned_count)
711 return false;
712
713 rx_desc = I40E_RX_DESC(rx_ring, ntu);
714 bi = &rx_ring->rx_bi[ntu];
715
716 do {
717 if (!i40e_alloc_mapped_page(rx_ring, bi))
718 goto no_buffers;
719
Alexander Duyck59605bc2017-01-30 12:29:35 -0800720 /* sync the buffer for use by the device */
721 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
722 bi->page_offset,
723 I40E_RXBUFFER_2048,
724 DMA_FROM_DEVICE);
725
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700726 /* Refresh the desc even if buffer_addrs didn't change
727 * because each write-back erases this info.
728 */
729 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700730
731 rx_desc++;
732 bi++;
733 ntu++;
734 if (unlikely(ntu == rx_ring->count)) {
735 rx_desc = I40E_RX_DESC(rx_ring, 0);
736 bi = rx_ring->rx_bi;
737 ntu = 0;
738 }
739
740 /* clear the status bits for the next_to_use descriptor */
741 rx_desc->wb.qword1.status_error_len = 0;
742
743 cleaned_count--;
744 } while (cleaned_count);
745
746 if (rx_ring->next_to_use != ntu)
747 i40e_release_rx_desc(rx_ring, ntu);
748
749 return false;
750
751no_buffers:
752 if (rx_ring->next_to_use != ntu)
753 i40e_release_rx_desc(rx_ring, ntu);
754
755 /* make sure to come back via polling to try again after
756 * allocation failure
757 */
758 return true;
759}
760
761/**
Greg Rose7f12ad72013-12-21 06:12:51 +0000762 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
763 * @vsi: the VSI we care about
764 * @skb: skb currently being received and modified
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700765 * @rx_desc: the receive descriptor
766 *
767 * skb->protocol must be set before this function is called
Greg Rose7f12ad72013-12-21 06:12:51 +0000768 **/
769static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
770 struct sk_buff *skb,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700771 union i40e_rx_desc *rx_desc)
Greg Rose7f12ad72013-12-21 06:12:51 +0000772{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700773 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700774 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -0700775 bool ipv4, ipv6;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700776 u8 ptype;
777 u64 qword;
778
779 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
780 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
781 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
782 I40E_RXD_QW1_ERROR_SHIFT;
783 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
784 I40E_RXD_QW1_STATUS_SHIFT;
785 decoded = decode_rx_desc_ptype(ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000786
Greg Rose7f12ad72013-12-21 06:12:51 +0000787 skb->ip_summed = CHECKSUM_NONE;
788
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700789 skb_checksum_none_assert(skb);
790
Greg Rose7f12ad72013-12-21 06:12:51 +0000791 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000792 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Greg Rose7f12ad72013-12-21 06:12:51 +0000793 return;
794
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000795 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400796 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000797 return;
798
799 /* both known and outer_ip must be set for the below code to work */
800 if (!(decoded.known && decoded.outer_ip))
801 return;
802
Alexander Duyckfad57332016-01-24 21:17:22 -0800803 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
804 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
805 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
806 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000807
808 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400809 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
810 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000811 goto checksum_fail;
812
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -0800813 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000814 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400815 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000816 /* don't increment checksum err here, non-fatal err */
Greg Rose7f12ad72013-12-21 06:12:51 +0000817 return;
818
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000819 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400820 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000821 goto checksum_fail;
Greg Rose7f12ad72013-12-21 06:12:51 +0000822
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000823 /* handle packets that were not able to be checksummed due
824 * to arrival speed, in this case the stack can compute
825 * the csum.
826 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400827 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000828 return;
829
Alexander Duyck858296c82016-06-14 15:45:42 -0700830 /* If there is an outer header present that might contain a checksum
831 * we need to bump the checksum level by 1 to reflect the fact that
832 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000833 */
Alexander Duyck858296c82016-06-14 15:45:42 -0700834 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
835 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -0800836
Alexander Duyck858296c82016-06-14 15:45:42 -0700837 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
838 switch (decoded.inner_prot) {
839 case I40E_RX_PTYPE_INNER_PROT_TCP:
840 case I40E_RX_PTYPE_INNER_PROT_UDP:
841 case I40E_RX_PTYPE_INNER_PROT_SCTP:
842 skb->ip_summed = CHECKSUM_UNNECESSARY;
843 /* fall though */
844 default:
845 break;
846 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +0000847
848 return;
849
850checksum_fail:
851 vsi->back->hw_csum_rx_error++;
Greg Rose7f12ad72013-12-21 06:12:51 +0000852}
853
854/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800855 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000856 * @ptype: the ptype value from the descriptor
857 *
858 * Returns a hash type to be used by skb_set_hash
859 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700860static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +0000861{
862 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
863
864 if (!decoded.known)
865 return PKT_HASH_TYPE_NONE;
866
867 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
868 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
869 return PKT_HASH_TYPE_L4;
870 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
871 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
872 return PKT_HASH_TYPE_L3;
873 else
874 return PKT_HASH_TYPE_L2;
875}
876
877/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800878 * i40e_rx_hash - set the hash value in the skb
879 * @ring: descriptor ring
880 * @rx_desc: specific descriptor
881 **/
882static inline void i40e_rx_hash(struct i40e_ring *ring,
883 union i40e_rx_desc *rx_desc,
884 struct sk_buff *skb,
885 u8 rx_ptype)
886{
887 u32 hash;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700888 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -0800889 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
890 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
891
892 if (ring->netdev->features & NETIF_F_RXHASH)
893 return;
894
895 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
896 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
897 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
898 }
899}
900
901/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700902 * i40evf_process_skb_fields - Populate skb header fields from Rx descriptor
903 * @rx_ring: rx descriptor ring packet is being transacted on
904 * @rx_desc: pointer to the EOP Rx descriptor
905 * @skb: pointer to current skb being populated
906 * @rx_ptype: the packet type decoded by hardware
Greg Rose7f12ad72013-12-21 06:12:51 +0000907 *
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700908 * This function checks the ring, descriptor, and packet information in
909 * order to populate the hash, checksum, VLAN, protocol, and
910 * other fields within the skb.
Greg Rose7f12ad72013-12-21 06:12:51 +0000911 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700912static inline
913void i40evf_process_skb_fields(struct i40e_ring *rx_ring,
914 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
915 u8 rx_ptype)
Greg Rose7f12ad72013-12-21 06:12:51 +0000916{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700917 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +0000918
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700919 /* modifies the skb - consumes the enet header */
920 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Mitch Williamsa132af22015-01-24 09:58:35 +0000921
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700922 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +0000923
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700924 skb_record_rx_queue(skb, rx_ring->queue_index);
Mitch Williamsa132af22015-01-24 09:58:35 +0000925}
926
927/**
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700928 * i40e_cleanup_headers - Correct empty headers
929 * @rx_ring: rx descriptor ring packet is being transacted on
930 * @skb: pointer to current skb being fixed
931 *
932 * Also address the case where we are pulling data in on pages only
933 * and as such no data is present in the skb header.
934 *
935 * In addition if skb is not at least 60 bytes we need to pad it so that
936 * it is large enough to qualify as a valid Ethernet frame.
937 *
938 * Returns true if an error was encountered and skb was freed.
Mitch Williamsa132af22015-01-24 09:58:35 +0000939 **/
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700940static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb)
941{
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700942 /* if eth_skb_pad returns an error the skb was freed */
943 if (eth_skb_pad(skb))
944 return true;
945
946 return false;
947}
948
949/**
950 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
951 * @rx_ring: rx descriptor ring to store buffers on
952 * @old_buff: donor buffer to have page reused
953 *
954 * Synchronizes page for reuse by the adapter
955 **/
956static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
957 struct i40e_rx_buffer *old_buff)
958{
959 struct i40e_rx_buffer *new_buff;
960 u16 nta = rx_ring->next_to_alloc;
961
962 new_buff = &rx_ring->rx_bi[nta];
963
964 /* update, and store next to alloc */
965 nta++;
966 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
967
968 /* transfer page from old buffer to new buffer */
969 *new_buff = *old_buff;
970}
971
972/**
Scott Peterson9b37c932017-02-09 23:43:30 -0800973 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700974 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -0800975 *
976 * A page is not reusable if it was allocated under low memory
977 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700978 */
Scott Peterson9b37c932017-02-09 23:43:30 -0800979static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -0700980{
Scott Peterson9b37c932017-02-09 23:43:30 -0800981 return (page_to_nid(page) == numa_mem_id()) &&
982 !page_is_pfmemalloc(page);
983}
984
985/**
986 * i40e_can_reuse_rx_page - Determine if this page can be reused by
987 * the adapter for another receive
988 *
989 * @rx_buffer: buffer containing the page
990 * @page: page address from rx_buffer
991 * @truesize: actual size of the buffer in this page
992 *
993 * If page is reusable, rx_buffer->page_offset is adjusted to point to
994 * an unused region in the page.
995 *
996 * For small pages, @truesize will be a constant value, half the size
997 * of the memory at page. We'll attempt to alternate between high and
998 * low halves of the page, with one half ready for use by the hardware
999 * and the other half being consumed by the stack. We use the page
1000 * ref count to determine whether the stack has finished consuming the
1001 * portion of this page that was passed up with a previous packet. If
1002 * the page ref count is >1, we'll assume the "other" half page is
1003 * still busy, and this page cannot be reused.
1004 *
1005 * For larger pages, @truesize will be the actual space used by the
1006 * received packet (adjusted upward to an even multiple of the cache
1007 * line size). This will advance through the page by the amount
1008 * actually consumed by the received packets while there is still
1009 * space for a buffer. Each region of larger pages will be used at
1010 * most once, after which the page will not be reused.
1011 *
1012 * In either case, if the page is reusable its refcount is increased.
1013 **/
1014static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer,
1015 struct page *page,
1016 const unsigned int truesize)
1017{
1018#if (PAGE_SIZE >= 8192)
1019 unsigned int last_offset = PAGE_SIZE - I40E_RXBUFFER_2048;
1020#endif
1021
1022 /* Is any reuse possible? */
1023 if (unlikely(!i40e_page_is_reusable(page)))
1024 return false;
1025
1026#if (PAGE_SIZE < 8192)
1027 /* if we are only owner of page we can reuse it */
1028 if (unlikely(page_count(page) != 1))
1029 return false;
1030
1031 /* flip page offset to other buffer */
1032 rx_buffer->page_offset ^= truesize;
1033#else
1034 /* move offset up to the next cache line */
1035 rx_buffer->page_offset += truesize;
1036
1037 if (rx_buffer->page_offset > last_offset)
1038 return false;
1039#endif
1040
1041 /* Inc ref count on page before passing it up to the stack */
1042 get_page(page);
1043
1044 return true;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001045}
1046
1047/**
1048 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1049 * @rx_ring: rx descriptor ring to transact packets on
1050 * @rx_buffer: buffer containing page to add
Scott Peterson7987dcd2017-02-09 23:37:28 -08001051 * @size: packet length from rx_desc
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001052 * @skb: sk_buff to place the data into
1053 *
1054 * This function will add the data contained in rx_buffer->page to the skb.
1055 * This is done either through a direct copy if the data in the buffer is
1056 * less than the skb header size, otherwise it will just attach the page as
1057 * a frag to the skb.
1058 *
1059 * The function will then update the page offset if necessary and return
1060 * true if the buffer can be reused by the adapter.
1061 **/
1062static bool i40e_add_rx_frag(struct i40e_ring *rx_ring,
1063 struct i40e_rx_buffer *rx_buffer,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001064 unsigned int size,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001065 struct sk_buff *skb)
1066{
1067 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001068 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001069#if (PAGE_SIZE < 8192)
1070 unsigned int truesize = I40E_RXBUFFER_2048;
1071#else
1072 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001073#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001074 unsigned int pull_len;
1075
1076 if (unlikely(skb_is_nonlinear(skb)))
1077 goto add_tail_frag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001078
1079 /* will the data fit in the skb we allocated? if so, just
1080 * copy it as it is pretty small anyway
1081 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001082 if (size <= I40E_RX_HDR_SIZE) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001083 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1084
Scott Peterson9b37c932017-02-09 23:43:30 -08001085 /* page is reusable, we can reuse buffer as-is */
1086 if (likely(i40e_page_is_reusable(page)))
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001087 return true;
1088
1089 /* this page cannot be reused so discard it */
1090 __free_pages(page, 0);
1091 return false;
1092 }
1093
Scott Peterson9b37c932017-02-09 23:43:30 -08001094 /* we need the header to contain the greater of either
1095 * ETH_HLEN or 60 bytes if the skb->len is less than
1096 * 60 for skb_pad.
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001097 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001098 pull_len = eth_get_headlen(va, I40E_RX_HDR_SIZE);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001099
Scott Peterson9b37c932017-02-09 23:43:30 -08001100 /* align pull length to size of long to optimize
1101 * memcpy performance
1102 */
1103 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
1104
1105 /* update all of the pointers */
1106 va += pull_len;
1107 size -= pull_len;
1108
1109add_tail_frag:
1110 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1111 (unsigned long)va & ~PAGE_MASK, size, truesize);
1112
1113 return i40e_can_reuse_rx_page(rx_buffer, page, truesize);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001114}
1115
1116/**
1117 * i40evf_fetch_rx_buffer - Allocate skb and populate it
1118 * @rx_ring: rx descriptor ring to transact packets on
1119 * @rx_desc: descriptor containing info written by hardware
1120 *
1121 * This function allocates an skb on the fly, and populates it with the page
1122 * data from the current receive descriptor, taking care to set up the skb
1123 * correctly, as well as handling calling the page recycle function if
1124 * necessary.
1125 */
1126static inline
1127struct sk_buff *i40evf_fetch_rx_buffer(struct i40e_ring *rx_ring,
Scott Petersone72e5652017-02-09 23:40:25 -08001128 union i40e_rx_desc *rx_desc,
1129 struct sk_buff *skb)
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001130{
Scott Peterson7987dcd2017-02-09 23:37:28 -08001131 u64 local_status_error_len =
1132 le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1133 unsigned int size =
1134 (local_status_error_len & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1135 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001136 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001137 struct page *page;
1138
1139 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1140 page = rx_buffer->page;
1141 prefetchw(page);
1142
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001143 if (likely(!skb)) {
1144 void *page_addr = page_address(page) + rx_buffer->page_offset;
1145
1146 /* prefetch first cache line of first page */
1147 prefetch(page_addr);
1148#if L1_CACHE_BYTES < 128
1149 prefetch(page_addr + L1_CACHE_BYTES);
1150#endif
1151
1152 /* allocate a skb to store the frags */
1153 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1154 I40E_RX_HDR_SIZE,
1155 GFP_ATOMIC | __GFP_NOWARN);
1156 if (unlikely(!skb)) {
1157 rx_ring->rx_stats.alloc_buff_failed++;
1158 return NULL;
1159 }
1160
1161 /* we will be copying header into skb->data in
1162 * pskb_may_pull so it is in our interest to prefetch
1163 * it now to avoid a possible cache miss
1164 */
1165 prefetchw(skb->data);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001166 }
1167
1168 /* we are reusing so sync this buffer for CPU use */
1169 dma_sync_single_range_for_cpu(rx_ring->dev,
1170 rx_buffer->dma,
1171 rx_buffer->page_offset,
Scott Peterson7987dcd2017-02-09 23:37:28 -08001172 size,
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001173 DMA_FROM_DEVICE);
1174
1175 /* pull page into skb */
Scott Peterson7987dcd2017-02-09 23:37:28 -08001176 if (i40e_add_rx_frag(rx_ring, rx_buffer, size, skb)) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001177 /* hand second half of page back to the ring */
1178 i40e_reuse_rx_page(rx_ring, rx_buffer);
1179 rx_ring->rx_stats.page_reuse_count++;
1180 } else {
1181 /* we are not reusing the buffer so unmap it */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001182 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma, PAGE_SIZE,
1183 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001184 }
1185
1186 /* clear contents of buffer_info */
1187 rx_buffer->page = NULL;
1188
1189 return skb;
1190}
1191
1192/**
1193 * i40e_is_non_eop - process handling of non-EOP buffers
1194 * @rx_ring: Rx ring being processed
1195 * @rx_desc: Rx descriptor for current buffer
1196 * @skb: Current socket buffer containing buffer in progress
1197 *
1198 * This function updates next to clean. If the buffer is an EOP buffer
1199 * this function exits returning false, otherwise it will place the
1200 * sk_buff in the next buffer to be chained and return true indicating
1201 * that this is in fact a non-EOP buffer.
1202 **/
1203static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
1204 union i40e_rx_desc *rx_desc,
1205 struct sk_buff *skb)
1206{
1207 u32 ntc = rx_ring->next_to_clean + 1;
1208
1209 /* fetch, update, and store next to clean */
1210 ntc = (ntc < rx_ring->count) ? ntc : 0;
1211 rx_ring->next_to_clean = ntc;
1212
1213 prefetch(I40E_RX_DESC(rx_ring, ntc));
1214
1215 /* if we are the last buffer then there is nothing else to do */
1216#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
1217 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
1218 return false;
1219
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001220 rx_ring->rx_stats.non_eop_descs++;
1221
1222 return true;
1223}
1224
1225/**
1226 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1227 * @rx_ring: rx descriptor ring to transact packets on
1228 * @budget: Total limit on number of packets to process
1229 *
1230 * This function provides a "bounce buffer" approach to Rx interrupt
1231 * processing. The advantage to this is that on systems that have
1232 * expensive overhead for IOMMU access this provides a means of avoiding
1233 * it by maintaining the mapping of the page to the system.
1234 *
1235 * Returns amount of work completed
1236 **/
1237static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00001238{
1239 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08001240 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001241 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001242 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001243
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001244 while (likely(total_rx_packets < budget)) {
1245 union i40e_rx_desc *rx_desc;
Mitch Williamsa132af22015-01-24 09:58:35 +00001246 u16 vlan_tag;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001247 u8 rx_ptype;
1248 u64 qword;
1249
Mitch Williamsa132af22015-01-24 09:58:35 +00001250 /* return some buffers to hardware, one at a time is too slow */
1251 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001252 failure = failure ||
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001253 i40evf_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001254 cleaned_count = 0;
1255 }
1256
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001257 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
1258
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001259 /* status_error_len will always be zero for unused descriptors
1260 * because it's cleared in cleanup, and overlaps with hdr_addr
1261 * which is always zero because packet split isn't used, if the
1262 * hardware wrote DD then it will be non-zero
1263 */
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001264 if (!i40e_test_staterr(rx_desc,
1265 BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001266 break;
1267
Mitch Williamsa132af22015-01-24 09:58:35 +00001268 /* This memory barrier is needed to keep us from reading
1269 * any other fields out of the rx_desc until we know the
1270 * DD bit is set.
1271 */
Alexander Duyck67317162015-04-08 18:49:43 -07001272 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001273
Scott Petersone72e5652017-02-09 23:40:25 -08001274 skb = i40evf_fetch_rx_buffer(rx_ring, rx_desc, skb);
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001275 if (!skb)
1276 break;
Mitch Williamsa132af22015-01-24 09:58:35 +00001277
Mitch Williamsa132af22015-01-24 09:58:35 +00001278 cleaned_count++;
1279
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001280 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00001281 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00001282
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001283 /* ERR_MASK will only have valid bits if EOP set, and
1284 * what we are doing here is actually checking
1285 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1286 * the error field
1287 */
1288 if (unlikely(i40e_test_staterr(rx_desc, BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001289 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001290 continue;
Greg Rose7f12ad72013-12-21 06:12:51 +00001291 }
1292
Scott Petersone72e5652017-02-09 23:40:25 -08001293 if (i40e_cleanup_headers(rx_ring, skb)) {
1294 skb = NULL;
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001295 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08001296 }
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001297
Greg Rose7f12ad72013-12-21 06:12:51 +00001298 /* probably a little skewed due to removing CRC */
1299 total_rx_bytes += skb->len;
Greg Rose7f12ad72013-12-21 06:12:51 +00001300
Alexander Duyck99dad8b2016-09-27 11:28:50 -07001301 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1302 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1303 I40E_RXD_QW1_PTYPE_SHIFT;
1304
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001305 /* populate checksum, VLAN, and protocol */
1306 i40evf_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Greg Rose7f12ad72013-12-21 06:12:51 +00001307
Greg Rose7f12ad72013-12-21 06:12:51 +00001308
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001309 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
1310 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
1311
Greg Rose7f12ad72013-12-21 06:12:51 +00001312 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08001313 skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00001314
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001315 /* update budget accounting */
1316 total_rx_packets++;
1317 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001318
Scott Petersone72e5652017-02-09 23:40:25 -08001319 rx_ring->skb = skb;
1320
Greg Rose7f12ad72013-12-21 06:12:51 +00001321 u64_stats_update_begin(&rx_ring->syncp);
1322 rx_ring->stats.packets += total_rx_packets;
1323 rx_ring->stats.bytes += total_rx_bytes;
1324 u64_stats_update_end(&rx_ring->syncp);
1325 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1326 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1327
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001328 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001329 return failure ? budget : total_rx_packets;
Greg Rose7f12ad72013-12-21 06:12:51 +00001330}
1331
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001332static u32 i40e_buildreg_itr(const int type, const u16 itr)
1333{
1334 u32 val;
1335
1336 val = I40E_VFINT_DYN_CTLN1_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001337 /* Don't clear PBA because that can cause lost interrupts that
1338 * came in while we were cleaning/polling
1339 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001340 (type << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT) |
1341 (itr << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT);
1342
1343 return val;
1344}
1345
1346/* a small macro to shorten up some long lines */
1347#define INTREG I40E_VFINT_DYN_CTLN1
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001348static inline int get_rx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001349{
1350 struct i40evf_adapter *adapter = vsi->back;
1351
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001352 return adapter->rx_rings[idx].rx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001353}
1354
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001355static inline int get_tx_itr(struct i40e_vsi *vsi, int idx)
Jacob Keller65e87c02016-09-12 14:18:44 -07001356{
1357 struct i40evf_adapter *adapter = vsi->back;
1358
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001359 return adapter->tx_rings[idx].tx_itr_setting;
Jacob Keller65e87c02016-09-12 14:18:44 -07001360}
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001361
Greg Rose7f12ad72013-12-21 06:12:51 +00001362/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001363 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1364 * @vsi: the VSI we care about
1365 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1366 *
1367 **/
1368static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1369 struct i40e_q_vector *q_vector)
1370{
1371 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001372 bool rx = false, tx = false;
1373 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001374 int vector;
Jacob Keller65e87c02016-09-12 14:18:44 -07001375 int idx = q_vector->v_idx;
1376 int rx_itr_setting, tx_itr_setting;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001377
1378 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001379
1380 /* avoid dynamic calculation if in countdown mode OR if
1381 * all dynamic is disabled
1382 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001383 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1384
Carolyn Wyborny3c234c42016-12-12 15:44:12 -08001385 rx_itr_setting = get_rx_itr(vsi, idx);
1386 tx_itr_setting = get_tx_itr(vsi, idx);
Jacob Keller65e87c02016-09-12 14:18:44 -07001387
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001388 if (q_vector->itr_countdown > 0 ||
Jacob Keller65e87c02016-09-12 14:18:44 -07001389 (!ITR_IS_DYNAMIC(rx_itr_setting) &&
1390 !ITR_IS_DYNAMIC(tx_itr_setting))) {
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001391 goto enable_int;
1392 }
1393
Jacob Keller65e87c02016-09-12 14:18:44 -07001394 if (ITR_IS_DYNAMIC(rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001395 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1396 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001397 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001398
Jacob Keller65e87c02016-09-12 14:18:44 -07001399 if (ITR_IS_DYNAMIC(tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001400 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1401 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001402 }
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001403
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001404 if (rx || tx) {
1405 /* get the higher of the two ITR adjustments and
1406 * use the same value for both ITR registers
1407 * when in adaptive mode (Rx and/or Tx)
1408 */
1409 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1410
1411 q_vector->tx.itr = q_vector->rx.itr = itr;
1412 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1413 tx = true;
1414 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1415 rx = true;
1416 }
1417
1418 /* only need to enable the interrupt once, but need
1419 * to possibly update both ITR values
1420 */
1421 if (rx) {
1422 /* set the INTENA_MSK_MASK so that this first write
1423 * won't actually enable the interrupt, instead just
1424 * updating the ITR (it's bit 31 PF and VF)
1425 */
1426 rxval |= BIT(31);
1427 /* don't check _DOWN because interrupt isn't being enabled */
1428 wr32(hw, INTREG(vector - 1), rxval);
1429 }
1430
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001431enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001432 if (!test_bit(__I40E_DOWN, &vsi->state))
1433 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001434
1435 if (q_vector->itr_countdown)
1436 q_vector->itr_countdown--;
1437 else
1438 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001439}
1440
1441/**
Greg Rose7f12ad72013-12-21 06:12:51 +00001442 * i40evf_napi_poll - NAPI polling Rx/Tx cleanup routine
1443 * @napi: napi struct with our devices info in it
1444 * @budget: amount of work driver is allowed to do this pass, in packets
1445 *
1446 * This function will clean all queues associated with a q_vector.
1447 *
1448 * Returns the amount of work done
1449 **/
1450int i40evf_napi_poll(struct napi_struct *napi, int budget)
1451{
1452 struct i40e_q_vector *q_vector =
1453 container_of(napi, struct i40e_q_vector, napi);
1454 struct i40e_vsi *vsi = q_vector->vsi;
1455 struct i40e_ring *ring;
1456 bool clean_complete = true;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001457 bool arm_wb = false;
Greg Rose7f12ad72013-12-21 06:12:51 +00001458 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001459 int work_done = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001460
1461 if (test_bit(__I40E_DOWN, &vsi->state)) {
1462 napi_complete(napi);
1463 return 0;
1464 }
1465
1466 /* Since the actual Tx work is minimal, we can give the Tx a larger
1467 * budget and be more aggressive about cleaning up the Tx descriptors.
1468 */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001469 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08001470 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001471 clean_complete = false;
1472 continue;
1473 }
1474 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001475 ring->arm_wb = false;
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001476 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001477
Alexander Duyckc67cace2015-09-24 09:04:26 -07001478 /* Handle case where we are called by netpoll with a budget of 0 */
1479 if (budget <= 0)
1480 goto tx_only;
1481
Greg Rose7f12ad72013-12-21 06:12:51 +00001482 /* We attempt to distribute budget to each Rx queue fairly, but don't
1483 * allow the budget to go below 1 because that would exit polling early.
1484 */
1485 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
1486
Mitch Williamsa132af22015-01-24 09:58:35 +00001487 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburgab9ad982016-04-18 11:33:46 -07001488 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001489
1490 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08001491 /* if we clean as many as budgeted, we must not be done */
1492 if (cleaned >= budget_per_ring)
1493 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001494 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001495
1496 /* If work not completed, return budget and polling will return */
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001497 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07001498 const cpumask_t *aff_mask = &q_vector->affinity_mask;
1499 int cpu_id = smp_processor_id();
1500
1501 /* It is possible that the interrupt affinity has changed but,
1502 * if the cpu is pegged at 100%, polling will never exit while
1503 * traffic continues and the interrupt will be stuck on this
1504 * cpu. We check to make sure affinity is correct before we
1505 * continue to poll, otherwise we must stop polling so the
1506 * interrupt can move to the correct cpu.
1507 */
1508 if (likely(cpumask_test_cpu(cpu_id, aff_mask))) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001509tx_only:
Alan Brady96db7762016-09-14 16:24:38 -07001510 if (arm_wb) {
1511 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
1512 i40e_enable_wb_on_itr(vsi, q_vector);
1513 }
1514 return budget;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04001515 }
Anjali Singhai Jainc29af372015-01-10 01:07:19 +00001516 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001517
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001518 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1519 q_vector->arm_wb_state = false;
1520
Greg Rose7f12ad72013-12-21 06:12:51 +00001521 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001522 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07001523
1524 /* If we're prematurely stopping polling to fix the interrupt
1525 * affinity we want to make sure polling starts back up so we
1526 * issue a call to i40evf_force_wb which triggers a SW interrupt.
1527 */
1528 if (!clean_complete)
1529 i40evf_force_wb(vsi, q_vector);
1530 else
1531 i40e_update_enable_itr(vsi, q_vector);
1532
Alexander Duyck6beb84a2016-11-08 13:05:16 -08001533 return min(work_done, budget - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00001534}
1535
1536/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001537 * i40evf_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
Greg Rose7f12ad72013-12-21 06:12:51 +00001538 * @skb: send buffer
1539 * @tx_ring: ring to send buffer on
1540 * @flags: the tx flags to be set
1541 *
1542 * Checks the skb and set up correspondingly several generic transmit flags
1543 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
1544 *
1545 * Returns error code indicate the frame should be dropped upon error and the
1546 * otherwise returns 0 to indicate the flags has been set properly.
1547 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001548static inline int i40evf_tx_prepare_vlan_flags(struct sk_buff *skb,
1549 struct i40e_ring *tx_ring,
1550 u32 *flags)
Greg Rose7f12ad72013-12-21 06:12:51 +00001551{
1552 __be16 protocol = skb->protocol;
1553 u32 tx_flags = 0;
1554
Greg Rose31eaacc2015-03-31 00:45:03 -07001555 if (protocol == htons(ETH_P_8021Q) &&
1556 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
1557 /* When HW VLAN acceleration is turned off by the user the
1558 * stack sets the protocol to 8021q so that the driver
1559 * can take any steps required to support the SW only
1560 * VLAN handling. In our case the driver doesn't need
1561 * to take any further steps so just set the protocol
1562 * to the encapsulated ethertype.
1563 */
1564 skb->protocol = vlan_get_protocol(skb);
1565 goto out;
1566 }
1567
Greg Rose7f12ad72013-12-21 06:12:51 +00001568 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001569 if (skb_vlan_tag_present(skb)) {
1570 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001571 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
1572 /* else if it is a SW VLAN, check the next protocol and store the tag */
1573 } else if (protocol == htons(ETH_P_8021Q)) {
1574 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001575
Greg Rose7f12ad72013-12-21 06:12:51 +00001576 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
1577 if (!vhdr)
1578 return -EINVAL;
1579
1580 protocol = vhdr->h_vlan_encapsulated_proto;
1581 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
1582 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
1583 }
1584
Greg Rose31eaacc2015-03-31 00:45:03 -07001585out:
Greg Rose7f12ad72013-12-21 06:12:51 +00001586 *flags = tx_flags;
1587 return 0;
1588}
1589
1590/**
1591 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001592 * @first: pointer to first Tx buffer for xmit
Greg Rose7f12ad72013-12-21 06:12:51 +00001593 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04001594 * @cd_type_cmd_tso_mss: Quad Word 1
Greg Rose7f12ad72013-12-21 06:12:51 +00001595 *
1596 * Returns 0 if no TSO can happen, 1 if tso is going, or error
1597 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001598static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
1599 u64 *cd_type_cmd_tso_mss)
Greg Rose7f12ad72013-12-21 06:12:51 +00001600{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001601 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001602 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08001603 union {
1604 struct iphdr *v4;
1605 struct ipv6hdr *v6;
1606 unsigned char *hdr;
1607 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001608 union {
1609 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08001610 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001611 unsigned char *hdr;
1612 } l4;
1613 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001614 u16 gso_segs, gso_size;
Greg Rose7f12ad72013-12-21 06:12:51 +00001615 int err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001616
Shannon Nelsone9f65632016-01-04 10:33:04 -08001617 if (skb->ip_summed != CHECKSUM_PARTIAL)
1618 return 0;
1619
Greg Rose7f12ad72013-12-21 06:12:51 +00001620 if (!skb_is_gso(skb))
1621 return 0;
1622
Francois Romieufe6d4aa2014-03-30 03:14:53 +00001623 err = skb_cow_head(skb, 0);
1624 if (err < 0)
1625 return err;
Greg Rose7f12ad72013-12-21 06:12:51 +00001626
Alexander Duyckc7770192016-01-24 21:16:35 -08001627 ip.hdr = skb_network_header(skb);
1628 l4.hdr = skb_transport_header(skb);
Anjali Singhai85e76d02015-02-21 06:44:16 +00001629
Alexander Duyckc7770192016-01-24 21:16:35 -08001630 /* initialize outer IP header fields */
1631 if (ip.v4->version == 4) {
1632 ip.v4->tot_len = 0;
1633 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001634 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08001635 ip.v6->payload_len = 0;
1636 }
1637
Alexander Duyck577389a2016-04-02 00:06:56 -07001638 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001639 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07001640 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07001641 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07001642 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08001643 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001644 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
1645 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
1646 l4.udp->len = 0;
1647
Alexander Duyck54532052016-01-24 21:17:29 -08001648 /* determine offset of outer transport header */
1649 l4_offset = l4.hdr - skb->data;
1650
1651 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001652 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001653 csum_replace_by_diff(&l4.udp->check,
1654 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08001655 }
1656
Alexander Duyckc7770192016-01-24 21:16:35 -08001657 /* reset pointers to inner headers */
1658 ip.hdr = skb_inner_network_header(skb);
1659 l4.hdr = skb_inner_transport_header(skb);
1660
1661 /* initialize inner IP header fields */
1662 if (ip.v4->version == 4) {
1663 ip.v4->tot_len = 0;
1664 ip.v4->check = 0;
1665 } else {
1666 ip.v6->payload_len = 0;
1667 }
Greg Rose7f12ad72013-12-21 06:12:51 +00001668 }
1669
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001670 /* determine offset of inner transport header */
1671 l4_offset = l4.hdr - skb->data;
1672
1673 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07001674 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08001675 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08001676
1677 /* compute length of segmentation header */
1678 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Greg Rose7f12ad72013-12-21 06:12:51 +00001679
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001680 /* pull values out of skb_shinfo */
1681 gso_size = skb_shinfo(skb)->gso_size;
1682 gso_segs = skb_shinfo(skb)->gso_segs;
1683
1684 /* update GSO size and bytecount with header size */
1685 first->gso_segs = gso_segs;
1686 first->bytecount += (first->gso_segs - 1) * *hdr_len;
1687
Greg Rose7f12ad72013-12-21 06:12:51 +00001688 /* find the field values */
1689 cd_cmd = I40E_TX_CTX_DESC_TSO;
1690 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08001691 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08001692 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
1693 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
1694 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Greg Rose7f12ad72013-12-21 06:12:51 +00001695 return 1;
1696}
1697
1698/**
1699 * i40e_tx_enable_csum - Enable Tx checksum offloads
1700 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001701 * @tx_flags: pointer to Tx flags currently set
Greg Rose7f12ad72013-12-21 06:12:51 +00001702 * @td_cmd: Tx descriptor command bits to set
1703 * @td_offset: Tx descriptor header offsets to set
Alexander Duyck529f1f62016-01-24 21:17:10 -08001704 * @tx_ring: Tx descriptor ring
Greg Rose7f12ad72013-12-21 06:12:51 +00001705 * @cd_tunneling: ptr to context desc bits
1706 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08001707static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
1708 u32 *td_cmd, u32 *td_offset,
1709 struct i40e_ring *tx_ring,
1710 u32 *cd_tunneling)
Greg Rose7f12ad72013-12-21 06:12:51 +00001711{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001712 union {
1713 struct iphdr *v4;
1714 struct ipv6hdr *v6;
1715 unsigned char *hdr;
1716 } ip;
1717 union {
1718 struct tcphdr *tcp;
1719 struct udphdr *udp;
1720 unsigned char *hdr;
1721 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001722 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001723 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001724 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001725 u8 l4_proto = 0;
1726
Alexander Duyck529f1f62016-01-24 21:17:10 -08001727 if (skb->ip_summed != CHECKSUM_PARTIAL)
1728 return 0;
1729
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001730 ip.hdr = skb_network_header(skb);
1731 l4.hdr = skb_transport_header(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00001732
Alexander Duyck475b4202016-01-24 21:17:01 -08001733 /* compute outer L2 header size */
1734 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
1735
Greg Rose7f12ad72013-12-21 06:12:51 +00001736 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07001737 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08001738 /* define outer network header type */
1739 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001740 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1741 I40E_TX_CTX_EXT_IP_IPV4 :
1742 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
1743
Alexander Duycka0064722016-01-24 21:16:48 -08001744 l4_proto = ip.v4->protocol;
1745 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001746 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001747
1748 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08001749 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001750 if (l4.hdr != exthdr)
1751 ipv6_skip_exthdr(skb, exthdr - skb->data,
1752 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08001753 }
1754
1755 /* define outer transport */
1756 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001757 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08001758 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001759 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001760 break;
Alexander Duycka0064722016-01-24 21:16:48 -08001761 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08001762 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08001763 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1764 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07001765 case IPPROTO_IPIP:
1766 case IPPROTO_IPV6:
1767 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
1768 l4.hdr = skb_inner_network_header(skb);
1769 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001770 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001771 if (*tx_flags & I40E_TX_FLAGS_TSO)
1772 return -1;
1773
1774 skb_checksum_help(skb);
1775 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00001776 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001777
Alexander Duyck577389a2016-04-02 00:06:56 -07001778 /* compute outer L3 header size */
1779 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
1780 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
1781
1782 /* switch IP header pointer from outer to inner header */
1783 ip.hdr = skb_inner_network_header(skb);
1784
Alexander Duyck475b4202016-01-24 21:17:01 -08001785 /* compute tunnel header size */
1786 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
1787 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
1788
Alexander Duyck54532052016-01-24 21:17:29 -08001789 /* indicate if we need to offload outer UDP header */
1790 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04001791 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08001792 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
1793 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
1794
Alexander Duyck475b4202016-01-24 21:17:01 -08001795 /* record tunnel offload values */
1796 *cd_tunneling |= tunnel;
1797
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001798 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001799 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08001800 l4_proto = 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001801
Alexander Duycka0064722016-01-24 21:16:48 -08001802 /* reset type as we transition from outer to inner headers */
1803 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
1804 if (ip.v4->version == 4)
1805 *tx_flags |= I40E_TX_FLAGS_IPV4;
1806 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001807 *tx_flags |= I40E_TX_FLAGS_IPV6;
Greg Rose7f12ad72013-12-21 06:12:51 +00001808 }
1809
1810 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001811 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001812 l4_proto = ip.v4->protocol;
Greg Rose7f12ad72013-12-21 06:12:51 +00001813 /* the stack computes the IP header already, the only time we
1814 * need the hardware to recompute it is in the case of TSO.
1815 */
Alexander Duyck475b4202016-01-24 21:17:01 -08001816 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
1817 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
1818 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001819 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08001820 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08001821
1822 exthdr = ip.hdr + sizeof(*ip.v6);
1823 l4_proto = ip.v6->nexthdr;
1824 if (l4.hdr != exthdr)
1825 ipv6_skip_exthdr(skb, exthdr - skb->data,
1826 &l4_proto, &frag_off);
Greg Rose7f12ad72013-12-21 06:12:51 +00001827 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001828
Alexander Duyck475b4202016-01-24 21:17:01 -08001829 /* compute inner L3 header size */
1830 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001831
1832 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08001833 switch (l4_proto) {
Greg Rose7f12ad72013-12-21 06:12:51 +00001834 case IPPROTO_TCP:
1835 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08001836 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
1837 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001838 break;
1839 case IPPROTO_SCTP:
1840 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001841 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
1842 offset |= (sizeof(struct sctphdr) >> 2) <<
1843 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001844 break;
1845 case IPPROTO_UDP:
1846 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08001847 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
1848 offset |= (sizeof(struct udphdr) >> 2) <<
1849 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Greg Rose7f12ad72013-12-21 06:12:51 +00001850 break;
1851 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08001852 if (*tx_flags & I40E_TX_FLAGS_TSO)
1853 return -1;
1854 skb_checksum_help(skb);
1855 return 0;
Greg Rose7f12ad72013-12-21 06:12:51 +00001856 }
Alexander Duyck475b4202016-01-24 21:17:01 -08001857
1858 *td_cmd |= cmd;
1859 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08001860
1861 return 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00001862}
1863
1864/**
1865 * i40e_create_tx_ctx Build the Tx context descriptor
1866 * @tx_ring: ring to create the descriptor on
1867 * @cd_type_cmd_tso_mss: Quad Word 1
1868 * @cd_tunneling: Quad Word 0 - bits 0-31
1869 * @cd_l2tag2: Quad Word 0 - bits 32-63
1870 **/
1871static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
1872 const u64 cd_type_cmd_tso_mss,
1873 const u32 cd_tunneling, const u32 cd_l2tag2)
1874{
1875 struct i40e_tx_context_desc *context_desc;
1876 int i = tx_ring->next_to_use;
1877
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00001878 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
1879 !cd_tunneling && !cd_l2tag2)
Greg Rose7f12ad72013-12-21 06:12:51 +00001880 return;
1881
1882 /* grab the next descriptor */
1883 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
1884
1885 i++;
1886 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
1887
1888 /* cpu_to_le32 and assign to struct fields */
1889 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
1890 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00001891 context_desc->rsvd = cpu_to_le16(0);
Greg Rose7f12ad72013-12-21 06:12:51 +00001892 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
1893}
1894
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -08001895/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001896 * __i40evf_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00001897 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00001898 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001899 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
1900 * and so we need to figure out the cases where we need to linearize the skb.
1901 *
1902 * For TSO we need to count the TSO header and segment payload separately.
1903 * As such we need to check cases where we have 7 fragments or more as we
1904 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
1905 * the segment payload in the first descriptor, and another 7 for the
1906 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00001907 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08001908bool __i40evf_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00001909{
Alexander Duyck2d374902016-02-17 11:02:50 -08001910 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001911 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00001912
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001913 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08001914 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001915 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08001916 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001917
Alexander Duyck2d374902016-02-17 11:02:50 -08001918 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07001919 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08001920 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001921 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08001922 frag = &skb_shinfo(skb)->frags[0];
1923
1924 /* Initialize size to the negative value of gso_size minus 1. We
1925 * use this as the worst case scenerio in which the frag ahead
1926 * of us only provides one byte which is why we are limited to 6
1927 * descriptors for a single transmit as the header and previous
1928 * fragment are already consuming 2 descriptors.
1929 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001930 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08001931
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001932 /* Add size of frags 0 through 4 to create our initial sum */
1933 sum += skb_frag_size(frag++);
1934 sum += skb_frag_size(frag++);
1935 sum += skb_frag_size(frag++);
1936 sum += skb_frag_size(frag++);
1937 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001938
1939 /* Walk through fragments adding latest fragment, testing it, and
1940 * then removing stale fragments from the sum.
1941 */
1942 stale = &skb_shinfo(skb)->frags[0];
1943 for (;;) {
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001944 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08001945
1946 /* if sum is negative we failed to make sufficient progress */
1947 if (sum < 0)
1948 return true;
1949
Alexander Duyck841493a2016-09-06 18:05:04 -07001950 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08001951 break;
1952
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07001953 sum -= skb_frag_size(stale++);
Anjali Singhai71da6192015-02-21 06:42:35 +00001954 }
1955
Alexander Duyck2d374902016-02-17 11:02:50 -08001956 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00001957}
1958
Greg Rose7f12ad72013-12-21 06:12:51 +00001959/**
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001960 * __i40evf_maybe_stop_tx - 2nd level check for tx stop conditions
1961 * @tx_ring: the ring to be checked
1962 * @size: the size buffer we want to assure is available
1963 *
1964 * Returns -EBUSY if a stop is needed, else 0
1965 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08001966int __i40evf_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Jesse Brandeburg8f6a2b02015-04-16 20:06:09 -04001967{
1968 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
1969 /* Memory barrier before checking head and tail */
1970 smp_mb();
1971
1972 /* Check again in a case another CPU has just made room available. */
1973 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
1974 return -EBUSY;
1975
1976 /* A reprieve! - use start_queue because it doesn't call schedule */
1977 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
1978 ++tx_ring->tx_stats.restart_queue;
1979 return 0;
1980}
1981
1982/**
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001983 * i40evf_tx_map - Build the Tx descriptor
Greg Rose7f12ad72013-12-21 06:12:51 +00001984 * @tx_ring: ring to send buffer on
1985 * @skb: send buffer
1986 * @first: first buffer info buffer to use
1987 * @tx_flags: collected send information
1988 * @hdr_len: size of the packet header
1989 * @td_cmd: the command field in the descriptor
1990 * @td_offset: offset for checksum or crc
1991 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04001992static inline void i40evf_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
1993 struct i40e_tx_buffer *first, u32 tx_flags,
1994 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Greg Rose7f12ad72013-12-21 06:12:51 +00001995{
1996 unsigned int data_len = skb->data_len;
1997 unsigned int size = skb_headlen(skb);
1998 struct skb_frag_struct *frag;
1999 struct i40e_tx_buffer *tx_bi;
2000 struct i40e_tx_desc *tx_desc;
2001 u16 i = tx_ring->next_to_use;
2002 u32 td_tag = 0;
2003 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002004 u16 desc_count = 1;
Greg Rose7f12ad72013-12-21 06:12:51 +00002005
2006 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2007 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2008 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2009 I40E_TX_FLAGS_VLAN_SHIFT;
2010 }
2011
Greg Rose7f12ad72013-12-21 06:12:51 +00002012 first->tx_flags = tx_flags;
2013
2014 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2015
2016 tx_desc = I40E_TX_DESC(tx_ring, i);
2017 tx_bi = first;
2018
2019 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002020 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
2021
Greg Rose7f12ad72013-12-21 06:12:51 +00002022 if (dma_mapping_error(tx_ring->dev, dma))
2023 goto dma_error;
2024
2025 /* record length, and DMA address */
2026 dma_unmap_len_set(tx_bi, len, size);
2027 dma_unmap_addr_set(tx_bi, dma, dma);
2028
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002029 /* align size to end of page */
2030 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Greg Rose7f12ad72013-12-21 06:12:51 +00002031 tx_desc->buffer_addr = cpu_to_le64(dma);
2032
2033 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
2034 tx_desc->cmd_type_offset_bsz =
2035 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002036 max_data, td_tag);
Greg Rose7f12ad72013-12-21 06:12:51 +00002037
2038 tx_desc++;
2039 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002040 desc_count++;
2041
Greg Rose7f12ad72013-12-21 06:12:51 +00002042 if (i == tx_ring->count) {
2043 tx_desc = I40E_TX_DESC(tx_ring, 0);
2044 i = 0;
2045 }
2046
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002047 dma += max_data;
2048 size -= max_data;
Greg Rose7f12ad72013-12-21 06:12:51 +00002049
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002050 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Greg Rose7f12ad72013-12-21 06:12:51 +00002051 tx_desc->buffer_addr = cpu_to_le64(dma);
2052 }
2053
2054 if (likely(!data_len))
2055 break;
2056
2057 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2058 size, td_tag);
2059
2060 tx_desc++;
2061 i++;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002062 desc_count++;
2063
Greg Rose7f12ad72013-12-21 06:12:51 +00002064 if (i == tx_ring->count) {
2065 tx_desc = I40E_TX_DESC(tx_ring, 0);
2066 i = 0;
2067 }
2068
2069 size = skb_frag_size(frag);
2070 data_len -= size;
2071
2072 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2073 DMA_TO_DEVICE);
2074
2075 tx_bi = &tx_ring->tx_bi[i];
2076 }
2077
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002078 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Greg Rose7f12ad72013-12-21 06:12:51 +00002079
2080 i++;
2081 if (i == tx_ring->count)
2082 i = 0;
2083
2084 tx_ring->next_to_use = i;
2085
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002086 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002087
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002088 /* write last descriptor with EOP bit */
2089 td_cmd |= I40E_TX_DESC_CMD_EOP;
2090
2091 /* We can OR these values together as they both are checked against
2092 * 4 below and at this point desc_count will be used as a boolean value
2093 * after this if/else block.
2094 */
2095 desc_count |= ++tx_ring->packet_stride;
2096
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002097 /* Algorithm to optimize tail and RS bit setting:
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002098 * if queue is stopped
2099 * mark RS bit
2100 * reset packet counter
2101 * else if xmit_more is supported and is true
2102 * advance packet counter to 4
2103 * reset desc_count to 0
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002104 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002105 * if desc_count >= 4
2106 * mark RS bit
2107 * reset packet counter
2108 * if desc_count > 0
2109 * update tail
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002110 *
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002111 * Note: If there are less than 4 descriptors
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002112 * pending and interrupts were disabled the service task will
2113 * trigger a force WB.
2114 */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002115 if (netif_xmit_stopped(txring_txq(tx_ring))) {
2116 goto do_rs;
2117 } else if (skb->xmit_more) {
2118 /* set stride to arm on next packet and reset desc_count */
2119 tx_ring->packet_stride = WB_STRIDE;
2120 desc_count = 0;
2121 } else if (desc_count >= WB_STRIDE) {
2122do_rs:
2123 /* write last descriptor with RS bit set */
2124 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002125 tx_ring->packet_stride = 0;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002126 }
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002127
2128 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002129 build_ctob(td_cmd, td_offset, size, td_tag);
2130
2131 /* Force memory writes to complete before letting h/w know there
2132 * are new descriptors to fetch.
2133 *
2134 * We also use this memory barrier to make certain all of the
2135 * status bits have been updated before next_to_watch is written.
2136 */
2137 wmb();
2138
2139 /* set next_to_watch value indicating a packet is present */
2140 first->next_to_watch = tx_desc;
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002141
Greg Rose7f12ad72013-12-21 06:12:51 +00002142 /* notify HW of packet */
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002143 if (desc_count) {
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002144 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002145
2146 /* we need this if more than one processor can write to our tail
2147 * at a time, it synchronizes IO on IA64/Altix systems
2148 */
2149 mmiowb();
Anjali Singhai Jain6a7fded2015-10-26 19:44:29 -04002150 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07002151
Greg Rose7f12ad72013-12-21 06:12:51 +00002152 return;
2153
2154dma_error:
2155 dev_info(tx_ring->dev, "TX DMA map failed\n");
2156
2157 /* clear dma mappings for failed tx_bi map */
2158 for (;;) {
2159 tx_bi = &tx_ring->tx_bi[i];
2160 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
2161 if (tx_bi == first)
2162 break;
2163 if (i == 0)
2164 i = tx_ring->count;
2165 i--;
2166 }
2167
2168 tx_ring->next_to_use = i;
2169}
2170
2171/**
Greg Rose7f12ad72013-12-21 06:12:51 +00002172 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2173 * @skb: send buffer
2174 * @tx_ring: ring to send buffer on
2175 *
2176 * Returns NETDEV_TX_OK if sent, else an error code
2177 **/
2178static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2179 struct i40e_ring *tx_ring)
2180{
2181 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2182 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2183 struct i40e_tx_buffer *first;
2184 u32 td_offset = 0;
2185 u32 tx_flags = 0;
2186 __be16 protocol;
2187 u32 td_cmd = 0;
2188 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002189 int tso, count;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002190
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002191 /* prefetch the data, we'll need it later */
2192 prefetch(skb->data);
2193
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002194 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08002195 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002196 if (__skb_linearize(skb)) {
2197 dev_kfree_skb_any(skb);
2198 return NETDEV_TX_OK;
2199 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08002200 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08002201 tx_ring->tx_stats.tx_linearize++;
2202 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002203
2204 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2205 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
2206 * + 4 desc gap to avoid the cache line where head is,
2207 * + 1 desc for context descriptor,
2208 * otherwise try next time
2209 */
2210 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
2211 tx_ring->tx_stats.tx_busy++;
Greg Rose7f12ad72013-12-21 06:12:51 +00002212 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08002213 }
Greg Rose7f12ad72013-12-21 06:12:51 +00002214
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002215 /* record the location of the first descriptor for this packet */
2216 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2217 first->skb = skb;
2218 first->bytecount = skb->len;
2219 first->gso_segs = 1;
2220
Greg Rose7f12ad72013-12-21 06:12:51 +00002221 /* prepare the xmit flags */
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002222 if (i40evf_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
Greg Rose7f12ad72013-12-21 06:12:51 +00002223 goto out_drop;
2224
2225 /* obtain protocol of skb */
Vlad Yasevicha12c4152014-08-25 10:34:53 -04002226 protocol = vlan_get_protocol(skb);
Greg Rose7f12ad72013-12-21 06:12:51 +00002227
Greg Rose7f12ad72013-12-21 06:12:51 +00002228 /* setup IPv4/IPv6 offloads */
2229 if (protocol == htons(ETH_P_IP))
2230 tx_flags |= I40E_TX_FLAGS_IPV4;
2231 else if (protocol == htons(ETH_P_IPV6))
2232 tx_flags |= I40E_TX_FLAGS_IPV6;
2233
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002234 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Greg Rose7f12ad72013-12-21 06:12:51 +00002235
2236 if (tso < 0)
2237 goto out_drop;
2238 else if (tso)
2239 tx_flags |= I40E_TX_FLAGS_TSO;
2240
Greg Rose7f12ad72013-12-21 06:12:51 +00002241 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002242 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2243 tx_ring, &cd_tunneling);
2244 if (tso < 0)
2245 goto out_drop;
Greg Rose7f12ad72013-12-21 06:12:51 +00002246
Alexander Duyck3bc67972016-02-17 11:02:56 -08002247 skb_tx_timestamp(skb);
2248
2249 /* always enable CRC insertion offload */
2250 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2251
Greg Rose7f12ad72013-12-21 06:12:51 +00002252 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2253 cd_tunneling, cd_l2tag2);
2254
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002255 i40evf_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2256 td_cmd, td_offset);
Greg Rose7f12ad72013-12-21 06:12:51 +00002257
Greg Rose7f12ad72013-12-21 06:12:51 +00002258 return NETDEV_TX_OK;
2259
2260out_drop:
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002261 dev_kfree_skb_any(first->skb);
2262 first->skb = NULL;
Greg Rose7f12ad72013-12-21 06:12:51 +00002263 return NETDEV_TX_OK;
2264}
2265
2266/**
2267 * i40evf_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2268 * @skb: send buffer
2269 * @netdev: network interface device structure
2270 *
2271 * Returns NETDEV_TX_OK if sent, else an error code
2272 **/
2273netdev_tx_t i40evf_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2274{
2275 struct i40evf_adapter *adapter = netdev_priv(netdev);
Mitch Williams0dd438d2015-10-26 19:44:40 -04002276 struct i40e_ring *tx_ring = &adapter->tx_rings[skb->queue_mapping];
Greg Rose7f12ad72013-12-21 06:12:51 +00002277
2278 /* hardware can't handle really short frames, hardware padding works
2279 * beyond this point
2280 */
2281 if (unlikely(skb->len < I40E_MIN_TX_LEN)) {
2282 if (skb_pad(skb, I40E_MIN_TX_LEN - skb->len))
2283 return NETDEV_TX_OK;
2284 skb->len = I40E_MIN_TX_LEN;
2285 skb_set_tail_pointer(skb, I40E_MIN_TX_LEN);
2286 }
2287
2288 return i40e_xmit_frame_ring(skb, tx_ring);
2289}