blob: 166aa1ae65cfd31cfd1d03921cd645c82b951193 [file] [log] [blame]
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001#ifndef _INTEL_RINGBUFFER_H_
2#define _INTEL_RINGBUFFER_H_
3
Brad Volkin44e895a2014-05-10 14:10:43 -07004#include <linux/hashtable.h>
Chris Wilson06fbca72015-04-07 16:20:36 +01005#include "i915_gem_batch_pool.h"
Chris Wilsondcff85c2016-08-05 10:14:11 +01006#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +01007#include "i915_gem_timeline.h"
Chris Wilsonf97fbf92017-02-13 17:15:14 +00008#include "i915_selftest.h"
Brad Volkin44e895a2014-05-10 14:10:43 -07009
10#define I915_CMD_HASH_ORDER 9
11
Oscar Mateo47122742014-07-24 17:04:28 +010012/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
13 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
14 * to give some inclination as to some of the magic values used in the various
15 * workarounds!
16 */
17#define CACHELINE_BYTES 64
Arun Siluvery17ee9502015-06-19 19:07:01 +010018#define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t))
Oscar Mateo47122742014-07-24 17:04:28 +010019
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020020/*
21 * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use"
22 * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use"
23 * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use"
24 *
25 * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same
26 * cacheline, the Head Pointer must not be greater than the Tail
27 * Pointer."
28 */
29#define I915_RING_FREE_SPACE 64
30
Chris Wilson57e88532016-08-15 10:48:57 +010031struct intel_hw_status_page {
32 struct i915_vma *vma;
33 u32 *page_addr;
34 u32 ggtt_offset;
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035};
36
Dave Gordonbbdc070a2016-07-20 18:16:05 +010037#define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base))
38#define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080039
Dave Gordonbbdc070a2016-07-20 18:16:05 +010040#define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base))
41#define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080042
Dave Gordonbbdc070a2016-07-20 18:16:05 +010043#define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base))
44#define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080045
Dave Gordonbbdc070a2016-07-20 18:16:05 +010046#define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base))
47#define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val)
Zou Nan haicae58522010-11-09 17:17:32 +080048
Dave Gordonbbdc070a2016-07-20 18:16:05 +010049#define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base))
50#define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val)
Daniel Vetter870e86d2010-08-02 16:29:44 +020051
Dave Gordonbbdc070a2016-07-20 18:16:05 +010052#define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base))
53#define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +053054
Ben Widawsky3e789982014-06-30 09:53:37 -070055/* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to
56 * do the writes, and that must have qw aligned offsets, simply pretend it's 8b.
57 */
Chris Wilson8c126722016-04-07 07:29:14 +010058#define gen8_semaphore_seqno_size sizeof(uint64_t)
59#define GEN8_SEMAPHORE_OFFSET(__from, __to) \
60 (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size)
Ben Widawsky3e789982014-06-30 09:53:37 -070061#define GEN8_SIGNAL_OFFSET(__ring, to) \
Chris Wilson51d545d2016-08-15 10:49:02 +010062 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010063 GEN8_SEMAPHORE_OFFSET((__ring)->id, (to)))
Ben Widawsky3e789982014-06-30 09:53:37 -070064#define GEN8_WAIT_OFFSET(__ring, from) \
Chris Wilson51d545d2016-08-15 10:49:02 +010065 (dev_priv->semaphore->node.start + \
Chris Wilson8c126722016-04-07 07:29:14 +010066 GEN8_SEMAPHORE_OFFSET(from, (__ring)->id))
Ben Widawsky3e789982014-06-30 09:53:37 -070067
Chris Wilson7e37f882016-08-02 22:50:21 +010068enum intel_engine_hangcheck_action {
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020069 ENGINE_IDLE = 0,
70 ENGINE_WAIT,
71 ENGINE_ACTIVE_SEQNO,
72 ENGINE_ACTIVE_HEAD,
73 ENGINE_ACTIVE_SUBUNITS,
74 ENGINE_WAIT_KICK,
75 ENGINE_DEAD,
Jani Nikulaf2f4d822013-08-11 12:44:01 +030076};
Mika Kuoppalaad8beae2013-06-12 12:35:32 +030077
Mika Kuoppala3fe3b032016-11-18 15:09:04 +020078static inline const char *
79hangcheck_action_to_str(const enum intel_engine_hangcheck_action a)
80{
81 switch (a) {
82 case ENGINE_IDLE:
83 return "idle";
84 case ENGINE_WAIT:
85 return "wait";
86 case ENGINE_ACTIVE_SEQNO:
87 return "active seqno";
88 case ENGINE_ACTIVE_HEAD:
89 return "active head";
90 case ENGINE_ACTIVE_SUBUNITS:
91 return "active subunits";
92 case ENGINE_WAIT_KICK:
93 return "wait kick";
94 case ENGINE_DEAD:
95 return "dead";
96 }
97
98 return "unknown";
99}
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +0200100
Ben Widawskyf9e61372016-09-20 16:54:33 +0300101#define I915_MAX_SLICES 3
102#define I915_MAX_SUBSLICES 3
103
104#define instdone_slice_mask(dev_priv__) \
105 (INTEL_GEN(dev_priv__) == 7 ? \
106 1 : INTEL_INFO(dev_priv__)->sseu.slice_mask)
107
108#define instdone_subslice_mask(dev_priv__) \
109 (INTEL_GEN(dev_priv__) == 7 ? \
110 1 : INTEL_INFO(dev_priv__)->sseu.subslice_mask)
111
112#define for_each_instdone_slice_subslice(dev_priv__, slice__, subslice__) \
113 for ((slice__) = 0, (subslice__) = 0; \
114 (slice__) < I915_MAX_SLICES; \
115 (subslice__) = ((subslice__) + 1) < I915_MAX_SUBSLICES ? (subslice__) + 1 : 0, \
116 (slice__) += ((subslice__) == 0)) \
117 for_each_if((BIT(slice__) & instdone_slice_mask(dev_priv__)) && \
118 (BIT(subslice__) & instdone_subslice_mask(dev_priv__)))
119
Ben Widawskyd6369512016-09-20 16:54:32 +0300120struct intel_instdone {
121 u32 instdone;
122 /* The following exist only in the RCS engine */
123 u32 slice_common;
Ben Widawskyf9e61372016-09-20 16:54:33 +0300124 u32 sampler[I915_MAX_SLICES][I915_MAX_SUBSLICES];
125 u32 row[I915_MAX_SLICES][I915_MAX_SUBSLICES];
Ben Widawskyd6369512016-09-20 16:54:32 +0300126};
127
Chris Wilson7e37f882016-08-02 22:50:21 +0100128struct intel_engine_hangcheck {
Chris Wilson50877442014-03-21 12:41:53 +0000129 u64 acthd;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300130 u32 seqno;
Chris Wilson7e37f882016-08-02 22:50:21 +0100131 enum intel_engine_hangcheck_action action;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200132 unsigned long action_timestamp;
Chris Wilson4be17382014-06-06 10:22:29 +0100133 int deadlock;
Ben Widawskyd6369512016-09-20 16:54:32 +0300134 struct intel_instdone instdone;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200135 bool stalled;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300136};
137
Chris Wilson7e37f882016-08-02 22:50:21 +0100138struct intel_ring {
Tvrtko Ursulin0eb973d2016-01-15 15:10:28 +0000139 struct i915_vma *vma;
Chris Wilson57e88532016-08-15 10:48:57 +0100140 void *vaddr;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100141
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000142 struct intel_engine_cs *engine;
Daniel Vetter0c7dd532014-08-11 16:17:44 +0200143
Chris Wilson675d9ad2016-08-04 07:52:36 +0100144 struct list_head request_list;
145
Oscar Mateo8ee14972014-05-22 14:13:34 +0100146 u32 head;
147 u32 tail;
Chris Wilsoneca56a32017-02-06 17:05:01 +0000148
Oscar Mateo8ee14972014-05-22 14:13:34 +0100149 int space;
150 int size;
151 int effective_size;
Oscar Mateo8ee14972014-05-22 14:13:34 +0100152};
153
Chris Wilsone2efd132016-05-24 14:53:34 +0100154struct i915_gem_context;
Jordan Justen361b0272016-03-06 23:30:27 -0800155struct drm_i915_reg_table;
Nick Hoath21076372015-01-15 13:10:38 +0000156
Arun Siluvery17ee9502015-06-19 19:07:01 +0100157/*
158 * we use a single page to load ctx workarounds so all of these
159 * values are referred in terms of dwords
160 *
161 * struct i915_wa_ctx_bb:
162 * offset: specifies batch starting position, also helpful in case
163 * if we want to have multiple batches at different offsets based on
164 * some criteria. It is not a requirement at the moment but provides
165 * an option for future use.
166 * size: size of the batch in DWORDS
167 */
Chris Wilson48bb74e2016-08-15 10:49:04 +0100168struct i915_ctx_workarounds {
Arun Siluvery17ee9502015-06-19 19:07:01 +0100169 struct i915_wa_ctx_bb {
170 u32 offset;
171 u32 size;
172 } indirect_ctx, per_ctx;
Chris Wilson48bb74e2016-08-15 10:49:04 +0100173 struct i915_vma *vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100174};
175
Chris Wilsonc81d4612016-07-01 17:23:25 +0100176struct drm_i915_gem_request;
Chris Wilson4e50f082016-10-28 13:58:31 +0100177struct intel_render_state;
Chris Wilsonc81d4612016-07-01 17:23:25 +0100178
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000179/*
180 * Engine IDs definitions.
181 * Keep instances of the same type engine together.
182 */
183enum intel_engine_id {
184 RCS = 0,
185 BCS,
186 VCS,
187 VCS2,
188#define _VCS(n) (VCS + (n))
189 VECS
190};
191
Chris Wilsonc0336662016-05-06 15:40:21 +0100192struct intel_engine_cs {
193 struct drm_i915_private *i915;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800194 const char *name;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000195 enum intel_engine_id id;
Chris Wilson426960b2016-01-15 16:51:46 +0000196 unsigned int exec_id;
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +0000197 unsigned int hw_id;
198 unsigned int guc_id;
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200199 u32 mmio_base;
Dave Gordonc2c7f242016-07-13 16:03:35 +0100200 unsigned int irq_shift;
Chris Wilson7e37f882016-08-02 22:50:21 +0100201 struct intel_ring *buffer;
Chris Wilson73cb9702016-10-28 13:58:46 +0100202 struct intel_timeline *timeline;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800203
Chris Wilson4e50f082016-10-28 13:58:31 +0100204 struct intel_render_state *render_state;
205
Chris Wilson2246bea2017-02-17 15:13:00 +0000206 atomic_t irq_count;
Chris Wilson538b2572017-01-24 15:18:05 +0000207 unsigned long irq_posted;
208#define ENGINE_IRQ_BREADCRUMB 0
Chris Wilsonf7470262017-01-24 15:20:21 +0000209#define ENGINE_IRQ_EXECLIST 1
Chris Wilson538b2572017-01-24 15:18:05 +0000210
Chris Wilson688e6c72016-07-01 17:23:15 +0100211 /* Rather than have every client wait upon all user interrupts,
212 * with the herd waking after every interrupt and each doing the
213 * heavyweight seqno dance, we delegate the task (of being the
214 * bottom-half of the user interrupt) to the first client. After
215 * every interrupt, we wake up one client, who does the heavyweight
216 * coherent seqno read and either goes back to sleep (if incomplete),
217 * or wakes up all the completed clients in parallel, before then
218 * transferring the bottom-half status to the next client in the queue.
219 *
220 * Compared to walking the entire list of waiters in a single dedicated
221 * bottom-half, we reduce the latency of the first waiter by avoiding
222 * a context switch, but incur additional coherent seqno reads when
223 * following the chain of request breadcrumbs. Since it is most likely
224 * that we have a single client waiting on each seqno, then reducing
225 * the overhead of waking that client is much preferred.
226 */
227 struct intel_breadcrumbs {
Chris Wilson61d3dc72017-03-03 19:08:24 +0000228 spinlock_t irq_lock; /* protects irq_*; irqsafe */
229 struct intel_wait *irq_wait; /* oldest waiter by retirement */
230
231 spinlock_t rb_lock; /* protects the rb and wraps irq_lock */
Chris Wilson688e6c72016-07-01 17:23:15 +0100232 struct rb_root waiters; /* sorted by retirement, priority */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100233 struct rb_root signals; /* sorted by retirement */
Chris Wilsonc81d4612016-07-01 17:23:25 +0100234 struct task_struct *signaler; /* used for fence signalling */
Chris Wilsoncced5e22017-02-23 07:44:15 +0000235 struct drm_i915_gem_request __rcu *first_signal;
Chris Wilson688e6c72016-07-01 17:23:15 +0100236 struct timer_list fake_irq; /* used after a missed interrupt */
Chris Wilson83348ba2016-08-09 17:47:51 +0100237 struct timer_list hangcheck; /* detect missed interrupts */
238
Chris Wilson2246bea2017-02-17 15:13:00 +0000239 unsigned int hangcheck_interrupts;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100240
Chris Wilson67b807a82017-02-27 20:58:50 +0000241 bool irq_armed : 1;
Chris Wilsonaca34b62016-07-06 12:39:02 +0100242 bool irq_enabled : 1;
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000243 I915_SELFTEST_DECLARE(bool mock : 1);
Chris Wilson688e6c72016-07-01 17:23:15 +0100244 } breadcrumbs;
245
Chris Wilson06fbca72015-04-07 16:20:36 +0100246 /*
247 * A pool of objects to use as shadow copies of client batch buffers
248 * when the command parser is enabled. Prevents the client from
249 * modifying the batch contents after software parsing.
250 */
251 struct i915_gem_batch_pool batch_pool;
252
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800253 struct intel_hw_status_page status_page;
Arun Siluvery17ee9502015-06-19 19:07:01 +0100254 struct i915_ctx_workarounds wa_ctx;
Chris Wilson56c0f1a2016-08-15 10:48:58 +0100255 struct i915_vma *scratch;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800256
Chris Wilson61ff75a2016-07-01 17:23:28 +0100257 u32 irq_keep_mask; /* always keep these interrupts */
258 u32 irq_enable_mask; /* bitmask to enable ring interrupt */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100259 void (*irq_enable)(struct intel_engine_cs *engine);
260 void (*irq_disable)(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800261
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100262 int (*init_hw)(struct intel_engine_cs *engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +0100263 void (*reset_hw)(struct intel_engine_cs *engine,
264 struct drm_i915_gem_request *req);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800265
Chris Wilsonff44ad52017-03-16 17:13:03 +0000266 void (*set_default_submission)(struct intel_engine_cs *engine);
267
Chris Wilsone8a9c582016-12-18 15:37:20 +0000268 int (*context_pin)(struct intel_engine_cs *engine,
269 struct i915_gem_context *ctx);
270 void (*context_unpin)(struct intel_engine_cs *engine,
271 struct i915_gem_context *ctx);
Chris Wilsonf73e7392016-12-18 15:37:24 +0000272 int (*request_alloc)(struct drm_i915_gem_request *req);
John Harrison87531812015-05-29 17:43:44 +0100273 int (*init_context)(struct drm_i915_gem_request *req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100274
Chris Wilsonddd66c52016-08-02 22:50:31 +0100275 int (*emit_flush)(struct drm_i915_gem_request *request,
276 u32 mode);
277#define EMIT_INVALIDATE BIT(0)
278#define EMIT_FLUSH BIT(1)
279#define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH)
280 int (*emit_bb_start)(struct drm_i915_gem_request *req,
281 u64 offset, u32 length,
282 unsigned int dispatch_flags);
283#define I915_DISPATCH_SECURE BIT(0)
284#define I915_DISPATCH_PINNED BIT(1)
285#define I915_DISPATCH_RS BIT(2)
Chris Wilsoncaddfe72016-10-28 13:58:52 +0100286 void (*emit_breadcrumb)(struct drm_i915_gem_request *req,
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000287 u32 *cs);
Chris Wilson98f29e82016-10-28 13:58:51 +0100288 int emit_breadcrumb_sz;
Chris Wilson5590af32016-09-09 14:11:54 +0100289
290 /* Pass the request to the hardware queue (e.g. directly into
291 * the legacy ringbuffer or to the end of an execlist).
292 *
293 * This is called from an atomic context with irqs disabled; must
294 * be irq safe.
295 */
Chris Wilsonddd66c52016-08-02 22:50:31 +0100296 void (*submit_request)(struct drm_i915_gem_request *req);
Chris Wilson5590af32016-09-09 14:11:54 +0100297
Chris Wilson0de91362016-11-14 20:41:01 +0000298 /* Call when the priority on a request has changed and it and its
299 * dependencies may need rescheduling. Note the request itself may
300 * not be ready to run!
301 *
302 * Called under the struct_mutex.
303 */
304 void (*schedule)(struct drm_i915_gem_request *request,
305 int priority);
306
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100307 /* Some chipsets are not quite as coherent as advertised and need
308 * an expensive kick to force a true read of the up-to-date seqno.
309 * However, the up-to-date seqno is not always required and the last
310 * seen value is good enough. Note that the seqno will always be
311 * monotonic, even if not coherent.
312 */
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100313 void (*irq_seqno_barrier)(struct intel_engine_cs *engine);
Dave Gordon38a0f2d2016-07-20 18:16:06 +0100314 void (*cleanup)(struct intel_engine_cs *engine);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700315
Ben Widawsky3e789982014-06-30 09:53:37 -0700316 /* GEN8 signal/wait table - never trust comments!
317 * signal to signal to signal to signal to signal to
318 * RCS VCS BCS VECS VCS2
319 * --------------------------------------------------------------------
320 * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) |
321 * |-------------------------------------------------------------------
322 * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) |
323 * |-------------------------------------------------------------------
324 * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) |
325 * |-------------------------------------------------------------------
326 * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) |
327 * |-------------------------------------------------------------------
328 * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) |
329 * |-------------------------------------------------------------------
330 *
331 * Generalization:
332 * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id)
333 * ie. transpose of g(x, y)
334 *
335 * sync from sync from sync from sync from sync from
336 * RCS VCS BCS VECS VCS2
337 * --------------------------------------------------------------------
338 * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) |
339 * |-------------------------------------------------------------------
340 * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) |
341 * |-------------------------------------------------------------------
342 * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) |
343 * |-------------------------------------------------------------------
344 * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) |
345 * |-------------------------------------------------------------------
346 * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) |
347 * |-------------------------------------------------------------------
348 *
349 * Generalization:
350 * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id)
351 * ie. transpose of f(x, y)
352 */
Ben Widawskyebc348b2014-04-29 14:52:28 -0700353 struct {
Ben Widawsky3e789982014-06-30 09:53:37 -0700354 union {
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100355#define GEN6_SEMAPHORE_LAST VECS_HW
356#define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1)
357#define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700358 struct {
359 /* our mbox written by others */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100360 u32 wait[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700361 /* mboxes this ring signals to */
Tvrtko Ursulin318f89c2016-08-16 17:04:21 +0100362 i915_reg_t signal[GEN6_NUM_SEMAPHORES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700363 } mbox;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000364 u64 signal_ggtt[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -0700365 };
Ben Widawsky78325f22014-04-29 14:52:29 -0700366
367 /* AKA wait() */
Chris Wilsonad7bdb22016-08-02 22:50:40 +0100368 int (*sync_to)(struct drm_i915_gem_request *req,
369 struct drm_i915_gem_request *signal);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000370 u32 *(*signal)(struct drm_i915_gem_request *req, u32 *cs);
Ben Widawskyebc348b2014-04-29 14:52:28 -0700371 } semaphore;
Ben Widawskyad776f82013-05-28 19:22:18 -0700372
Oscar Mateo4da46e12014-07-24 17:04:27 +0100373 /* Execlists */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100374 struct tasklet_struct irq_tasklet;
Chris Wilson70c2a242016-09-09 14:11:46 +0100375 struct execlist_port {
376 struct drm_i915_gem_request *request;
377 unsigned int count;
Chris Wilsonae9a0432017-02-07 10:23:19 +0000378 GEM_DEBUG_DECL(u32 context_id);
Chris Wilson70c2a242016-09-09 14:11:46 +0100379 } execlist_port[2];
Chris Wilson20311bd2016-11-14 20:41:03 +0000380 struct rb_root execlist_queue;
381 struct rb_node *execlist_first;
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100382 unsigned int fw_domains;
Oscar Mateo4da46e12014-07-24 17:04:27 +0100383
Chris Wilsone8a9c582016-12-18 15:37:20 +0000384 /* Contexts are pinned whilst they are active on the GPU. The last
385 * context executed remains active whilst the GPU is idle - the
386 * switch away and write to the context object only occurs on the
387 * next execution. Contexts are only unpinned on retirement of the
388 * following request ensuring that we can always write to the object
389 * on the context switch even after idling. Across suspend, we switch
390 * to the kernel context and trash it as the save may not happen
391 * before the hardware is powered down.
392 */
393 struct i915_gem_context *last_retired_context;
394
395 /* We track the current MI_SET_CONTEXT in order to eliminate
396 * redudant context switches. This presumes that requests are not
397 * reordered! Or when they are the tracking is updated along with
398 * the emission of individual requests into the legacy command
399 * stream (ring).
400 */
401 struct i915_gem_context *legacy_active_context;
Ben Widawsky40521052012-06-04 14:42:43 -0700402
Changbin Du3fc03062017-03-13 10:47:11 +0800403 /* status_notifier: list of callbacks for context-switch changes */
404 struct atomic_notifier_head context_status_notifier;
405
Chris Wilson7e37f882016-08-02 22:50:21 +0100406 struct intel_engine_hangcheck hangcheck;
Mika Kuoppala92cab732013-05-24 17:16:07 +0300407
Brad Volkin44e895a2014-05-10 14:10:43 -0700408 bool needs_cmd_parser;
409
Brad Volkin351e3db2014-02-18 10:15:46 -0800410 /*
Brad Volkin44e895a2014-05-10 14:10:43 -0700411 * Table of commands the command parser needs to know about
Chris Wilson33a051a2016-07-27 09:07:26 +0100412 * for this engine.
Brad Volkin351e3db2014-02-18 10:15:46 -0800413 */
Brad Volkin44e895a2014-05-10 14:10:43 -0700414 DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER);
Brad Volkin351e3db2014-02-18 10:15:46 -0800415
416 /*
417 * Table of registers allowed in commands that read/write registers.
418 */
Jordan Justen361b0272016-03-06 23:30:27 -0800419 const struct drm_i915_reg_table *reg_tables;
420 int reg_table_count;
Brad Volkin351e3db2014-02-18 10:15:46 -0800421
422 /*
423 * Returns the bitmask for the length field of the specified command.
424 * Return 0 for an unrecognized/invalid command.
425 *
Chris Wilson33a051a2016-07-27 09:07:26 +0100426 * If the command parser finds an entry for a command in the engine's
Brad Volkin351e3db2014-02-18 10:15:46 -0800427 * cmd_tables, it gets the command's length based on the table entry.
Chris Wilson33a051a2016-07-27 09:07:26 +0100428 * If not, it calls this function to determine the per-engine length
429 * field encoding for the command (i.e. different opcode ranges use
430 * certain bits to encode the command length in the header).
Brad Volkin351e3db2014-02-18 10:15:46 -0800431 */
432 u32 (*get_cmd_length_mask)(u32 cmd_header);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800433};
434
Chris Wilson59ce1312017-03-24 16:35:40 +0000435static inline unsigned int
Chris Wilson67d97da2016-07-04 08:08:31 +0100436intel_engine_flag(const struct intel_engine_cs *engine)
Daniel Vetter96154f22011-12-14 13:57:00 +0100437{
Chris Wilson59ce1312017-03-24 16:35:40 +0000438 return BIT(engine->id);
Daniel Vetter96154f22011-12-14 13:57:00 +0100439}
440
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000441static inline u32
Chris Wilson5dd8e502016-04-09 10:57:57 +0100442intel_read_status_page(struct intel_engine_cs *engine, int reg)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800443{
Daniel Vetter4225d0f2012-04-26 23:28:16 +0200444 /* Ensure that the compiler doesn't optimize away the load. */
Chris Wilson5dd8e502016-04-09 10:57:57 +0100445 return READ_ONCE(engine->status_page.page_addr[reg]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446}
447
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200448static inline void
Chris Wilson9a29dd82017-03-24 16:35:38 +0000449intel_write_status_page(struct intel_engine_cs *engine, int reg, u32 value)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200450{
Chris Wilson9a29dd82017-03-24 16:35:38 +0000451 /* Writing into the status page should be done sparingly. Since
452 * we do when we are uncertain of the device state, we take a bit
453 * of extra paranoia to try and ensure that the HWS takes the value
454 * we give and that it doesn't end up trapped inside the CPU!
455 */
456 if (static_cpu_has(X86_FEATURE_CLFLUSH)) {
457 mb();
458 clflush(&engine->status_page.page_addr[reg]);
459 engine->status_page.page_addr[reg] = value;
460 clflush(&engine->status_page.page_addr[reg]);
461 mb();
462 } else {
463 WRITE_ONCE(engine->status_page.page_addr[reg], value);
464 }
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200465}
466
Jani Nikulae2828912016-01-18 09:19:47 +0200467/*
Chris Wilson311bd682011-01-13 19:06:50 +0000468 * Reads a dword out of the status page, which is written to from the command
469 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
470 * MI_STORE_DATA_IMM.
471 *
472 * The following dwords have a reserved meaning:
473 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
474 * 0x04: ring 0 head pointer
475 * 0x05: ring 1 head pointer (915-class)
476 * 0x06: ring 2 head pointer (915-class)
477 * 0x10-0x1b: Context status DWords (GM45)
478 * 0x1f: Last written status offset. (GM45)
Thomas Danielb07da532015-02-18 11:48:21 +0000479 * 0x20-0x2f: Reserved (Gen6+)
Chris Wilson311bd682011-01-13 19:06:50 +0000480 *
Thomas Danielb07da532015-02-18 11:48:21 +0000481 * The area from dword 0x30 to 0x3ff is available for driver usage.
Chris Wilson311bd682011-01-13 19:06:50 +0000482 */
Thomas Danielb07da532015-02-18 11:48:21 +0000483#define I915_GEM_HWS_INDEX 0x30
Chris Wilson7c17d372016-01-20 15:43:35 +0200484#define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Thomas Danielb07da532015-02-18 11:48:21 +0000485#define I915_GEM_HWS_SCRATCH_INDEX 0x40
Jesse Barnes9a289772012-10-26 09:42:42 -0700486#define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT)
Chris Wilson311bd682011-01-13 19:06:50 +0000487
Chris Wilson7e37f882016-08-02 22:50:21 +0100488struct intel_ring *
489intel_engine_create_ring(struct intel_engine_cs *engine, int size);
Daniele Ceraolo Spuriod3ef1af2016-12-23 15:56:21 -0800490int intel_ring_pin(struct intel_ring *ring, unsigned int offset_bias);
Chris Wilsonaad29fb2016-08-02 22:50:23 +0100491void intel_ring_unpin(struct intel_ring *ring);
Chris Wilson7e37f882016-08-02 22:50:21 +0100492void intel_ring_free(struct intel_ring *ring);
Oscar Mateo84c23772014-07-24 17:04:15 +0100493
Chris Wilson7e37f882016-08-02 22:50:21 +0100494void intel_engine_stop(struct intel_engine_cs *engine);
495void intel_engine_cleanup(struct intel_engine_cs *engine);
Ben Widawsky96f298a2011-03-19 18:14:27 -0700496
Chris Wilson821ed7d2016-09-09 14:11:53 +0100497void intel_legacy_submission_resume(struct drm_i915_private *dev_priv);
498
John Harrisonbba09b12015-05-29 17:44:06 +0100499int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100500
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000501u32 __must_check *intel_ring_begin(struct drm_i915_gem_request *req, int n);
Chris Wilson406ea8d2016-07-20 13:31:55 +0100502
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000503static inline void
504intel_ring_advance(struct drm_i915_gem_request *req, u32 *cs)
Chris Wilson09246732013-08-10 22:16:32 +0100505{
Chris Wilson8f942012016-08-02 22:50:30 +0100506 /* Dummy function.
507 *
508 * This serves as a placeholder in the code so that the reader
509 * can compare against the preceding intel_ring_begin() and
510 * check that the number of dwords emitted matches the space
511 * reserved for the command packet (i.e. the value passed to
512 * intel_ring_begin()).
Chris Wilsonc5efa1a2016-08-02 22:50:29 +0100513 */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000514 GEM_BUG_ON((req->ring->vaddr + req->ring->tail) != cs);
Chris Wilson8f942012016-08-02 22:50:30 +0100515}
516
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000517static inline u32
518intel_ring_offset(struct drm_i915_gem_request *req, void *addr)
Chris Wilson8f942012016-08-02 22:50:30 +0100519{
520 /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */
Tvrtko Ursulin73dec952017-02-14 11:32:42 +0000521 u32 offset = addr - req->ring->vaddr;
522 GEM_BUG_ON(offset > req->ring->size);
523 return offset & (req->ring->size - 1);
Chris Wilson09246732013-08-10 22:16:32 +0100524}
Chris Wilson406ea8d2016-07-20 13:31:55 +0100525
Chris Wilson32c04f12016-08-02 22:50:22 +0100526void intel_ring_update_space(struct intel_ring *ring);
Chris Wilson09246732013-08-10 22:16:32 +0100527
Chris Wilson73cb9702016-10-28 13:58:46 +0100528void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100530void intel_engine_setup_common(struct intel_engine_cs *engine);
531int intel_engine_init_common(struct intel_engine_cs *engine);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100532int intel_engine_create_scratch(struct intel_engine_cs *engine, int size);
Chris Wilson96a945a2016-08-03 13:19:16 +0100533void intel_engine_cleanup_common(struct intel_engine_cs *engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100534
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +0100535int intel_init_render_ring_buffer(struct intel_engine_cs *engine);
536int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine);
537int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine);
538int intel_init_blt_ring_buffer(struct intel_engine_cs *engine);
539int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800540
Chris Wilson7e37f882016-08-02 22:50:21 +0100541u64 intel_engine_get_active_head(struct intel_engine_cs *engine);
Chris Wilson1b365952016-10-04 21:11:31 +0100542u64 intel_engine_get_last_batch_head(struct intel_engine_cs *engine);
543
Chris Wilson1b7744e2016-07-01 17:23:17 +0100544static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine)
545{
546 return intel_read_status_page(engine, I915_GEM_HWS_INDEX);
547}
Daniel Vetter79f321b2010-09-24 21:20:10 +0200548
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000549static inline u32 intel_engine_last_submit(struct intel_engine_cs *engine)
550{
551 /* We are only peeking at the tail of the submit queue (and not the
552 * queue itself) in order to gain a hint as to the current active
553 * state of the engine. Callers are not expected to be taking
554 * engine->timeline->lock, nor are they expected to be concerned
555 * wtih serialising this hint with anything, so document it as
556 * a hint and nothing more.
557 */
Chris Wilson9b6586a2017-02-23 07:44:08 +0000558 return READ_ONCE(engine->timeline->seqno);
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000559}
560
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000561int init_workarounds_ring(struct intel_engine_cs *engine);
Tvrtko Ursulin4ac96592017-02-14 15:00:17 +0000562int intel_ring_workarounds_emit(struct drm_i915_gem_request *req);
Michel Thierry771b9a52014-11-11 16:47:33 +0000563
Chris Wilson0e704472016-10-12 10:05:17 +0100564void intel_engine_get_instdone(struct intel_engine_cs *engine,
565 struct intel_instdone *instdone);
566
John Harrison29b1b412015-06-18 13:10:09 +0100567/*
568 * Arbitrary size for largest possible 'add request' sequence. The code paths
569 * are complex and variable. Empirical measurement shows that the worst case
Chris Wilson596e5ef2016-04-29 09:07:04 +0100570 * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However,
571 * we need to allocate double the largest single packet within that emission
572 * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW).
John Harrison29b1b412015-06-18 13:10:09 +0100573 */
Chris Wilson596e5ef2016-04-29 09:07:04 +0100574#define MIN_SPACE_FOR_ADD_REQUEST 336
John Harrison29b1b412015-06-18 13:10:09 +0100575
Chris Wilsona58c01a2016-04-29 13:18:21 +0100576static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine)
577{
Chris Wilson57e88532016-08-15 10:48:57 +0100578 return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR;
Chris Wilsona58c01a2016-04-29 13:18:21 +0100579}
580
Chris Wilson688e6c72016-07-01 17:23:15 +0100581/* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */
Chris Wilson688e6c72016-07-01 17:23:15 +0100582int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine);
583
Chris Wilson56299fb2017-02-27 20:58:48 +0000584static inline void intel_wait_init(struct intel_wait *wait,
585 struct drm_i915_gem_request *rq)
Chris Wilson754c9fd2017-02-23 07:44:14 +0000586{
587 wait->tsk = current;
Chris Wilson56299fb2017-02-27 20:58:48 +0000588 wait->request = rq;
Chris Wilson754c9fd2017-02-23 07:44:14 +0000589}
590
591static inline void intel_wait_init_for_seqno(struct intel_wait *wait, u32 seqno)
Chris Wilson688e6c72016-07-01 17:23:15 +0100592{
593 wait->tsk = current;
594 wait->seqno = seqno;
595}
596
Chris Wilson754c9fd2017-02-23 07:44:14 +0000597static inline bool intel_wait_has_seqno(const struct intel_wait *wait)
598{
599 return wait->seqno;
600}
601
602static inline bool
603intel_wait_update_seqno(struct intel_wait *wait, u32 seqno)
604{
605 wait->seqno = seqno;
606 return intel_wait_has_seqno(wait);
607}
608
609static inline bool
610intel_wait_update_request(struct intel_wait *wait,
611 const struct drm_i915_gem_request *rq)
612{
613 return intel_wait_update_seqno(wait, i915_gem_request_global_seqno(rq));
614}
615
616static inline bool
617intel_wait_check_seqno(const struct intel_wait *wait, u32 seqno)
618{
619 return wait->seqno == seqno;
620}
621
622static inline bool
623intel_wait_check_request(const struct intel_wait *wait,
624 const struct drm_i915_gem_request *rq)
625{
626 return intel_wait_check_seqno(wait, i915_gem_request_global_seqno(rq));
627}
628
Chris Wilson688e6c72016-07-01 17:23:15 +0100629static inline bool intel_wait_complete(const struct intel_wait *wait)
630{
631 return RB_EMPTY_NODE(&wait->node);
632}
633
634bool intel_engine_add_wait(struct intel_engine_cs *engine,
635 struct intel_wait *wait);
636void intel_engine_remove_wait(struct intel_engine_cs *engine,
637 struct intel_wait *wait);
Chris Wilsonb3850852016-07-01 17:23:26 +0100638void intel_engine_enable_signaling(struct drm_i915_gem_request *request);
Chris Wilson9eb143b2017-02-23 07:44:16 +0000639void intel_engine_cancel_signaling(struct drm_i915_gem_request *request);
Chris Wilson688e6c72016-07-01 17:23:15 +0100640
Chris Wilsondbd6ef22016-08-09 17:47:52 +0100641static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine)
Chris Wilson688e6c72016-07-01 17:23:15 +0100642{
Chris Wilson61d3dc72017-03-03 19:08:24 +0000643 return READ_ONCE(engine->breadcrumbs.irq_wait);
Chris Wilson688e6c72016-07-01 17:23:15 +0100644}
645
Chris Wilson8d769ea2017-02-27 20:58:47 +0000646unsigned int intel_engine_wakeup(struct intel_engine_cs *engine);
647#define ENGINE_WAKEUP_WAITER BIT(0)
Chris Wilson67b807a82017-02-27 20:58:50 +0000648#define ENGINE_WAKEUP_ASLEEP BIT(1)
649
650void __intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
651void intel_engine_disarm_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100652
Chris Wilsonad07dfc2016-10-07 07:53:26 +0100653void intel_engine_reset_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100654void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine);
Chris Wilson9b6586a2017-02-23 07:44:08 +0000655bool intel_breadcrumbs_busy(struct intel_engine_cs *engine);
Chris Wilson688e6c72016-07-01 17:23:15 +0100656
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +0000657static inline u32 *gen8_emit_pipe_control(u32 *batch, u32 flags, u32 offset)
658{
659 memset(batch, 0, 6 * sizeof(u32));
660
661 batch[0] = GFX_OP_PIPE_CONTROL(6);
662 batch[1] = flags;
663 batch[2] = offset;
664
665 return batch + 6;
666}
667
Chris Wilson54003672017-03-03 12:19:46 +0000668bool intel_engine_is_idle(struct intel_engine_cs *engine);
Chris Wilson05425242017-03-03 12:19:47 +0000669bool intel_engines_are_idle(struct drm_i915_private *dev_priv);
Chris Wilson54003672017-03-03 12:19:46 +0000670
Chris Wilsonff44ad52017-03-16 17:13:03 +0000671void intel_engines_reset_default_submission(struct drm_i915_private *i915);
672
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800673#endif /* _INTEL_RINGBUFFER_H_ */