blob: 29dcda0bde658b4cec43a284c22f0c77c62a6aab [file] [log] [blame]
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Wey-Yi Guy8d801082010-03-17 13:34:36 -070029#include <linux/etherdevice.h>
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
33#include <linux/sched.h>
34
35#include "iwl-dev.h"
36#include "iwl-core.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39#include "iwl-agn-hw.h"
40#include "iwl-agn.h"
Johannes Berg1fa61b22010-04-28 08:44:52 -070041#include "iwl-sta.h"
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070042
Wey-Yi Guy898dade2010-09-20 09:12:33 -070043static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070044{
45 return le32_to_cpup((__le32 *)&tx_resp->status +
46 tx_resp->frame_count) & MAX_SN;
47}
48
Wey-Yi Guy91835ba2010-09-05 10:49:41 -070049static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
50{
51 status &= TX_STATUS_MSK;
52
53 switch (status) {
54 case TX_STATUS_POSTPONE_DELAY:
55 priv->_agn.reply_tx_stats.pp_delay++;
56 break;
57 case TX_STATUS_POSTPONE_FEW_BYTES:
58 priv->_agn.reply_tx_stats.pp_few_bytes++;
59 break;
60 case TX_STATUS_POSTPONE_BT_PRIO:
61 priv->_agn.reply_tx_stats.pp_bt_prio++;
62 break;
63 case TX_STATUS_POSTPONE_QUIET_PERIOD:
64 priv->_agn.reply_tx_stats.pp_quiet_period++;
65 break;
66 case TX_STATUS_POSTPONE_CALC_TTAK:
67 priv->_agn.reply_tx_stats.pp_calc_ttak++;
68 break;
69 case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
70 priv->_agn.reply_tx_stats.int_crossed_retry++;
71 break;
72 case TX_STATUS_FAIL_SHORT_LIMIT:
73 priv->_agn.reply_tx_stats.short_limit++;
74 break;
75 case TX_STATUS_FAIL_LONG_LIMIT:
76 priv->_agn.reply_tx_stats.long_limit++;
77 break;
78 case TX_STATUS_FAIL_FIFO_UNDERRUN:
79 priv->_agn.reply_tx_stats.fifo_underrun++;
80 break;
81 case TX_STATUS_FAIL_DRAIN_FLOW:
82 priv->_agn.reply_tx_stats.drain_flow++;
83 break;
84 case TX_STATUS_FAIL_RFKILL_FLUSH:
85 priv->_agn.reply_tx_stats.rfkill_flush++;
86 break;
87 case TX_STATUS_FAIL_LIFE_EXPIRE:
88 priv->_agn.reply_tx_stats.life_expire++;
89 break;
90 case TX_STATUS_FAIL_DEST_PS:
91 priv->_agn.reply_tx_stats.dest_ps++;
92 break;
93 case TX_STATUS_FAIL_HOST_ABORTED:
94 priv->_agn.reply_tx_stats.host_abort++;
95 break;
96 case TX_STATUS_FAIL_BT_RETRY:
97 priv->_agn.reply_tx_stats.bt_retry++;
98 break;
99 case TX_STATUS_FAIL_STA_INVALID:
100 priv->_agn.reply_tx_stats.sta_invalid++;
101 break;
102 case TX_STATUS_FAIL_FRAG_DROPPED:
103 priv->_agn.reply_tx_stats.frag_drop++;
104 break;
105 case TX_STATUS_FAIL_TID_DISABLE:
106 priv->_agn.reply_tx_stats.tid_disable++;
107 break;
108 case TX_STATUS_FAIL_FIFO_FLUSHED:
109 priv->_agn.reply_tx_stats.fifo_flush++;
110 break;
111 case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
112 priv->_agn.reply_tx_stats.insuff_cf_poll++;
113 break;
Wey-Yi Guy1d270072010-09-07 12:42:20 -0700114 case TX_STATUS_FAIL_PASSIVE_NO_RX:
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700115 priv->_agn.reply_tx_stats.fail_hw_drop++;
116 break;
Wey-Yi Guy1d270072010-09-07 12:42:20 -0700117 case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700118 priv->_agn.reply_tx_stats.sta_color_mismatch++;
119 break;
120 default:
121 priv->_agn.reply_tx_stats.unknown++;
122 break;
123 }
124}
125
Wey-Yi Guy814665f2010-09-05 10:49:44 -0700126static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
127{
128 status &= AGG_TX_STATUS_MSK;
129
130 switch (status) {
131 case AGG_TX_STATE_UNDERRUN_MSK:
132 priv->_agn.reply_agg_tx_stats.underrun++;
133 break;
134 case AGG_TX_STATE_BT_PRIO_MSK:
135 priv->_agn.reply_agg_tx_stats.bt_prio++;
136 break;
137 case AGG_TX_STATE_FEW_BYTES_MSK:
138 priv->_agn.reply_agg_tx_stats.few_bytes++;
139 break;
140 case AGG_TX_STATE_ABORT_MSK:
141 priv->_agn.reply_agg_tx_stats.abort++;
142 break;
143 case AGG_TX_STATE_LAST_SENT_TTL_MSK:
144 priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
145 break;
146 case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
147 priv->_agn.reply_agg_tx_stats.last_sent_try++;
148 break;
149 case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
150 priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
151 break;
152 case AGG_TX_STATE_SCD_QUERY_MSK:
153 priv->_agn.reply_agg_tx_stats.scd_query++;
154 break;
155 case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
156 priv->_agn.reply_agg_tx_stats.bad_crc32++;
157 break;
158 case AGG_TX_STATE_RESPONSE_MSK:
159 priv->_agn.reply_agg_tx_stats.response++;
160 break;
161 case AGG_TX_STATE_DUMP_TX_MSK:
162 priv->_agn.reply_agg_tx_stats.dump_tx++;
163 break;
164 case AGG_TX_STATE_DELAY_TX_MSK:
165 priv->_agn.reply_agg_tx_stats.delay_tx++;
166 break;
167 default:
168 priv->_agn.reply_agg_tx_stats.unknown++;
169 break;
170 }
171}
172
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700173static void iwlagn_set_tx_status(struct iwl_priv *priv,
174 struct ieee80211_tx_info *info,
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700175 struct iwlagn_tx_resp *tx_resp,
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700176 int txq_id, bool is_agg)
177{
178 u16 status = le16_to_cpu(tx_resp->status.status);
179
180 info->status.rates[0].count = tx_resp->failure_frame + 1;
181 if (is_agg)
182 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
183 info->flags |= iwl_tx_status_to_mac80211(status);
184 iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
185 info);
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700186 if (!iwl_is_tx_success(status))
187 iwlagn_count_tx_err_status(priv, status);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700188
189 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
190 "0x%x retries %d\n",
191 txq_id,
192 iwl_get_tx_fail_reason(status), status,
193 le32_to_cpu(tx_resp->rate_n_flags),
194 tx_resp->failure_frame);
195}
196
Wey-Yi Guye1b3fa02010-09-05 10:49:43 -0700197#ifdef CONFIG_IWLWIFI_DEBUG
198#define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
199
200const char *iwl_get_agg_tx_fail_reason(u16 status)
201{
202 status &= AGG_TX_STATUS_MSK;
203 switch (status) {
204 case AGG_TX_STATE_TRANSMITTED:
205 return "SUCCESS";
206 AGG_TX_STATE_FAIL(UNDERRUN_MSK);
207 AGG_TX_STATE_FAIL(BT_PRIO_MSK);
208 AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
209 AGG_TX_STATE_FAIL(ABORT_MSK);
210 AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
211 AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
212 AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
213 AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
214 AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
215 AGG_TX_STATE_FAIL(RESPONSE_MSK);
216 AGG_TX_STATE_FAIL(DUMP_TX_MSK);
217 AGG_TX_STATE_FAIL(DELAY_TX_MSK);
218 }
219
220 return "UNKNOWN";
221}
222#endif /* CONFIG_IWLWIFI_DEBUG */
223
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700224static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
225 struct iwl_ht_agg *agg,
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700226 struct iwlagn_tx_resp *tx_resp,
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700227 int txq_id, u16 start_idx)
228{
229 u16 status;
230 struct agg_tx_status *frame_status = &tx_resp->status;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700231 struct ieee80211_hdr *hdr = NULL;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700232 int i, sh, idx;
233 u16 seq;
234
235 if (agg->wait_for_ba)
236 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
237
238 agg->frame_count = tx_resp->frame_count;
239 agg->start_idx = start_idx;
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700240 agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700241 agg->bitmap = 0;
242
243 /* # frames attempted by Tx command */
244 if (agg->frame_count == 1) {
245 /* Only one frame was attempted; no block-ack will arrive */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700246 idx = start_idx;
247
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700248 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
249 agg->frame_count, agg->start_idx, idx);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700250 iwlagn_set_tx_status(priv,
251 IEEE80211_SKB_CB(
252 priv->txq[txq_id].txb[idx].skb),
253 tx_resp, txq_id, true);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700254 agg->wait_for_ba = 0;
255 } else {
256 /* Two or more frames were attempted; expect block-ack */
257 u64 bitmap = 0;
Daniel Halperinf668da22010-05-25 10:22:49 -0700258
259 /*
260 * Start is the lowest frame sent. It may not be the first
261 * frame in the batch; we figure this out dynamically during
262 * the following loop.
263 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700264 int start = agg->start_idx;
265
266 /* Construct bit-map of pending frames within Tx window */
267 for (i = 0; i < agg->frame_count; i++) {
268 u16 sc;
269 status = le16_to_cpu(frame_status[i].status);
270 seq = le16_to_cpu(frame_status[i].sequence);
271 idx = SEQ_TO_INDEX(seq);
272 txq_id = SEQ_TO_QUEUE(seq);
273
Wey-Yi Guy814665f2010-09-05 10:49:44 -0700274 if (status & AGG_TX_STATUS_MSK)
275 iwlagn_count_agg_tx_err_status(priv, status);
276
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700277 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
278 AGG_TX_STATE_ABORT_MSK))
279 continue;
280
281 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
282 agg->frame_count, txq_id, idx);
Wey-Yi Guye1b3fa02010-09-05 10:49:43 -0700283 IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
284 "try-count (0x%08x)\n",
285 iwl_get_agg_tx_fail_reason(status),
286 status & AGG_TX_STATUS_MSK,
287 status & AGG_TX_TRY_MSK);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700288
289 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
290 if (!hdr) {
291 IWL_ERR(priv,
292 "BUG_ON idx doesn't point to valid skb"
293 " idx=%d, txq_id=%d\n", idx, txq_id);
294 return -1;
295 }
296
297 sc = le16_to_cpu(hdr->seq_ctrl);
298 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
299 IWL_ERR(priv,
300 "BUG_ON idx doesn't match seq control"
301 " idx=%d, seq_idx=%d, seq=%d\n",
302 idx, SEQ_TO_SN(sc),
303 hdr->seq_ctrl);
304 return -1;
305 }
306
307 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
308 i, idx, SEQ_TO_SN(sc));
309
Daniel Halperinf668da22010-05-25 10:22:49 -0700310 /*
311 * sh -> how many frames ahead of the starting frame is
312 * the current one?
313 *
314 * Note that all frames sent in the batch must be in a
315 * 64-frame window, so this number should be in [0,63].
316 * If outside of this window, then we've found a new
317 * "first" frame in the batch and need to change start.
318 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700319 sh = idx - start;
Daniel Halperinf668da22010-05-25 10:22:49 -0700320
321 /*
322 * If >= 64, out of window. start must be at the front
323 * of the circular buffer, idx must be near the end of
324 * the buffer, and idx is the new "first" frame. Shift
325 * the indices around.
326 */
327 if (sh >= 64) {
328 /* Shift bitmap by start - idx, wrapped */
329 sh = 0x100 - idx + start;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700330 bitmap = bitmap << sh;
Daniel Halperinf668da22010-05-25 10:22:49 -0700331 /* Now idx is the new start so sh = 0 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700332 sh = 0;
333 start = idx;
Daniel Halperinf668da22010-05-25 10:22:49 -0700334 /*
335 * If <= -64 then wraps the 256-pkt circular buffer
336 * (e.g., start = 255 and idx = 0, sh should be 1)
337 */
338 } else if (sh <= -64) {
339 sh = 0x100 - start + idx;
340 /*
341 * If < 0 but > -64, out of window. idx is before start
342 * but not wrapped. Shift the indices around.
343 */
344 } else if (sh < 0) {
345 /* Shift by how far start is ahead of idx */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700346 sh = start - idx;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700347 bitmap = bitmap << sh;
Daniel Halperinf668da22010-05-25 10:22:49 -0700348 /* Now idx is the new start so sh = 0 */
349 start = idx;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700350 sh = 0;
351 }
Daniel Halperinf668da22010-05-25 10:22:49 -0700352 /* Sequence number start + sh was sent in this batch */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700353 bitmap |= 1ULL << sh;
354 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
355 start, (unsigned long long)bitmap);
356 }
357
Daniel Halperinf668da22010-05-25 10:22:49 -0700358 /*
359 * Store the bitmap and possibly the new start, if we wrapped
360 * the buffer above
361 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700362 agg->bitmap = bitmap;
363 agg->start_idx = start;
364 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
365 agg->frame_count, agg->start_idx,
366 (unsigned long long)agg->bitmap);
367
368 if (bitmap)
369 agg->wait_for_ba = 1;
370 }
371 return 0;
372}
373
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700374void iwl_check_abort_status(struct iwl_priv *priv,
375 u8 frame_count, u32 status)
376{
377 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
Wey-Yi Guy65550632010-06-24 13:18:35 -0700378 IWL_ERR(priv, "Tx flush command to flush out all frames\n");
379 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
380 queue_work(priv->workqueue, &priv->tx_flush);
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700381 }
382}
383
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700384static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
385 struct iwl_rx_mem_buffer *rxb)
386{
387 struct iwl_rx_packet *pkt = rxb_addr(rxb);
388 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
389 int txq_id = SEQ_TO_QUEUE(sequence);
390 int index = SEQ_TO_INDEX(sequence);
391 struct iwl_tx_queue *txq = &priv->txq[txq_id];
392 struct ieee80211_tx_info *info;
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700393 struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700394 u32 status = le16_to_cpu(tx_resp->status.status);
395 int tid;
396 int sta_id;
397 int freed;
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700398 unsigned long flags;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700399
400 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
401 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
402 "is out of range [0-%d] %d %d\n", txq_id,
403 index, txq->q.n_bd, txq->q.write_ptr,
404 txq->q.read_ptr);
405 return;
406 }
407
Stanislaw Gruszka22de94d2010-12-03 15:41:48 +0100408 txq->time_stamp = jiffies;
Johannes Bergff0d91c2010-05-17 02:37:34 -0700409 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700410 memset(&info->status, 0, sizeof(info->status));
411
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700412 tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
413 IWLAGN_TX_RES_TID_POS;
414 sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
415 IWLAGN_TX_RES_RA_POS;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700416
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700417 spin_lock_irqsave(&priv->sta_lock, flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700418 if (txq->sched_retry) {
419 const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700420 struct iwl_ht_agg *agg;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700421
422 agg = &priv->stations[sta_id].tid[tid].agg;
Wey-Yi Guyc6c996b2010-08-23 07:57:06 -0700423 /*
424 * If the BT kill count is non-zero, we'll get this
425 * notification again.
426 */
427 if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700428 priv->cfg->bt_params &&
429 priv->cfg->bt_params->advanced_bt_coexist) {
Wey-Yi Guyc6c996b2010-08-23 07:57:06 -0700430 IWL_WARN(priv, "receive reply tx with bt_kill\n");
431 }
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700432 iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
433
434 /* check if BAR is needed */
435 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
436 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
437
438 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
439 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
440 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
441 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
442 scd_ssn , index, txq_id, txq->swq_id);
443
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700444 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700445 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
446
447 if (priv->mac80211_registered &&
448 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
Johannes Berg4bea9b92010-11-10 18:25:43 -0800449 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
Johannes Berg549a04e2010-11-10 18:25:44 -0800450 iwl_wake_queue(priv, txq);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700451 }
452 } else {
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700453 iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700454 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700455 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
456
457 if (priv->mac80211_registered &&
458 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berg549a04e2010-11-10 18:25:44 -0800459 iwl_wake_queue(priv, txq);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700460 }
461
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700462 iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700463
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700464 iwl_check_abort_status(priv, tx_resp->frame_count, status);
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700465 spin_unlock_irqrestore(&priv->sta_lock, flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700466}
467
468void iwlagn_rx_handler_setup(struct iwl_priv *priv)
469{
470 /* init calibration handlers */
471 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
472 iwlagn_rx_calib_result;
473 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
474 iwlagn_rx_calib_complete;
475 priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
Johannes Berg7194207c2011-01-04 16:22:00 -0800476
477 /* set up notification wait support */
478 spin_lock_init(&priv->_agn.notif_wait_lock);
479 INIT_LIST_HEAD(&priv->_agn.notif_waits);
480 init_waitqueue_head(&priv->_agn.notif_waitq);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700481}
482
483void iwlagn_setup_deferred_work(struct iwl_priv *priv)
484{
485 /* in agn, the tx power calibration is done in uCode */
486 priv->disable_tx_power_cal = 1;
487}
488
489int iwlagn_hw_valid_rtc_data_addr(u32 addr)
490{
491 return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
492 (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
493}
494
495int iwlagn_send_tx_power(struct iwl_priv *priv)
496{
Wey-Yi Guyab63c682010-09-20 09:12:31 -0700497 struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700498 u8 tx_ant_cfg_cmd;
499
Stanislaw Gruszka4beeba72010-10-25 10:34:50 +0200500 if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
501 "TX Power requested while scanning!\n"))
502 return -EAGAIN;
503
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700504 /* half dBm need to multiply */
505 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
506
507 if (priv->tx_power_lmt_in_half_dbm &&
508 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
509 /*
510 * For the newer devices which using enhanced/extend tx power
511 * table in EEPROM, the format is in half dBm. driver need to
512 * convert to dBm format before report to mac80211.
513 * By doing so, there is a possibility of 1/2 dBm resolution
514 * lost. driver will perform "round-up" operation before
515 * reporting, but it will cause 1/2 dBm tx power over the
516 * regulatory limit. Perform the checking here, if the
517 * "tx_power_user_lmt" is higher than EEPROM value (in
518 * half-dBm format), lower the tx power based on EEPROM
519 */
520 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
521 }
Wey-Yi Guyab63c682010-09-20 09:12:31 -0700522 tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
523 tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700524
525 if (IWL_UCODE_API(priv->ucode_ver) == 1)
526 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
527 else
528 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
529
Stanislaw Gruszka4cbf1b12010-10-22 17:04:25 +0200530 return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
531 &tx_power_cmd);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700532}
533
534void iwlagn_temperature(struct iwl_priv *priv)
535{
536 /* store temperature from statistics (in Celsius) */
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -0700537 priv->temperature =
Wey-Yi Guy325322e2010-07-14 08:07:27 -0700538 le32_to_cpu(priv->_agn.statistics.general.common.temperature);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700539 iwl_tt_handler(priv);
540}
541
542u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
543{
544 struct iwl_eeprom_calib_hdr {
545 u8 version;
546 u8 pa_type;
547 u16 voltage;
548 } *hdr;
549
550 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700551 EEPROM_CALIB_ALL);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700552 return hdr->version;
553
554}
555
556/*
557 * EEPROM
558 */
559static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
560{
561 u16 offset = 0;
562
563 if ((address & INDIRECT_ADDRESS) == 0)
564 return address;
565
566 switch (address & INDIRECT_TYPE_MSK) {
567 case INDIRECT_HOST:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700568 offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700569 break;
570 case INDIRECT_GENERAL:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700571 offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700572 break;
573 case INDIRECT_REGULATORY:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700574 offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700575 break;
Johannes Berg8d6748c2010-12-09 09:30:14 -0800576 case INDIRECT_TXP_LIMIT:
577 offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
578 break;
579 case INDIRECT_TXP_LIMIT_SIZE:
580 offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
581 break;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700582 case INDIRECT_CALIBRATION:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700583 offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700584 break;
585 case INDIRECT_PROCESS_ADJST:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700586 offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700587 break;
588 case INDIRECT_OTHERS:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700589 offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700590 break;
591 default:
592 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
593 address & INDIRECT_TYPE_MSK);
594 break;
595 }
596
597 /* translate the offset from words to byte */
598 return (address & ADDRESS_MSK) + (offset << 1);
599}
600
601const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
602 size_t offset)
603{
604 u32 address = eeprom_indirect_address(priv, offset);
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700605 BUG_ON(address >= priv->cfg->base_params->eeprom_size);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700606 return &priv->eeprom[address];
607}
Wey-Yi Guy348ee7cd2010-03-16 12:37:27 -0700608
609struct iwl_mod_params iwlagn_mod_params = {
610 .amsdu_size_8K = 1,
611 .restart_fw = 1,
612 /* the rest are 0 by default */
613};
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700614
615void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
616{
617 unsigned long flags;
618 int i;
619 spin_lock_irqsave(&rxq->lock, flags);
620 INIT_LIST_HEAD(&rxq->rx_free);
621 INIT_LIST_HEAD(&rxq->rx_used);
622 /* Fill the rx_used queue with _all_ of the Rx buffers */
623 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
624 /* In the reset function, these buffers may have been allocated
625 * to an SKB, so we need to unmap and free potential storage */
626 if (rxq->pool[i].page != NULL) {
627 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
628 PAGE_SIZE << priv->hw_params.rx_page_order,
629 PCI_DMA_FROMDEVICE);
630 __iwl_free_pages(priv, rxq->pool[i].page);
631 rxq->pool[i].page = NULL;
632 }
633 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
634 }
635
Zhu Yi6aac74b2010-03-22 19:33:41 -0700636 for (i = 0; i < RX_QUEUE_SIZE; i++)
637 rxq->queue[i] = NULL;
638
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700639 /* Set us so that we have processed and used all buffers, but have
640 * not restocked the Rx queue with fresh buffers */
641 rxq->read = rxq->write = 0;
642 rxq->write_actual = 0;
643 rxq->free_count = 0;
644 spin_unlock_irqrestore(&rxq->lock, flags);
645}
646
647int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
648{
649 u32 rb_size;
650 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
651 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
652
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700653 if (!priv->cfg->base_params->use_isr_legacy)
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700654 rb_timeout = RX_RB_TIMEOUT;
655
656 if (priv->cfg->mod_params->amsdu_size_8K)
657 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
658 else
659 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
660
661 /* Stop Rx DMA */
662 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
663
664 /* Reset driver's Rx queue write index */
665 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
666
667 /* Tell device where to find RBD circular buffer in DRAM */
668 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700669 (u32)(rxq->bd_dma >> 8));
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700670
671 /* Tell device where in DRAM to update its Rx status */
672 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
673 rxq->rb_stts_dma >> 4);
674
675 /* Enable Rx DMA
676 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
677 * the credit mechanism in 5000 HW RX FIFO
678 * Direct rx interrupts to hosts
679 * Rx buffer size 4 or 8k
680 * RB timeout 0x10
681 * 256 RBDs
682 */
683 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
684 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
685 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
686 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
687 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
688 rb_size|
689 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
690 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
691
692 /* Set interrupt coalescing timer to default (2048 usecs) */
693 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
694
695 return 0;
696}
697
Johannes Berg9597eba2010-09-22 18:02:09 +0200698static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
699{
700/*
701 * (for documentation purposes)
702 * to set power to V_AUX, do:
703
704 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
705 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
706 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
707 ~APMG_PS_CTRL_MSK_PWR_SRC);
708 */
709
710 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
711 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
712 ~APMG_PS_CTRL_MSK_PWR_SRC);
713}
714
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700715int iwlagn_hw_nic_init(struct iwl_priv *priv)
716{
717 unsigned long flags;
718 struct iwl_rx_queue *rxq = &priv->rxq;
719 int ret;
720
721 /* nic_init */
722 spin_lock_irqsave(&priv->lock, flags);
723 priv->cfg->ops->lib->apm_ops.init(priv);
724
725 /* Set interrupt coalescing calibration timer to default (512 usecs) */
726 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
727
728 spin_unlock_irqrestore(&priv->lock, flags);
729
Johannes Berg9597eba2010-09-22 18:02:09 +0200730 iwlagn_set_pwr_vmain(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700731
732 priv->cfg->ops->lib->apm_ops.config(priv);
733
734 /* Allocate the RX queue, or reset if it is already allocated */
735 if (!rxq->bd) {
736 ret = iwl_rx_queue_alloc(priv);
737 if (ret) {
738 IWL_ERR(priv, "Unable to initialize Rx queue\n");
739 return -ENOMEM;
740 }
741 } else
742 iwlagn_rx_queue_reset(priv, rxq);
743
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700744 iwlagn_rx_replenish(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700745
746 iwlagn_rx_init(priv, rxq);
747
748 spin_lock_irqsave(&priv->lock, flags);
749
750 rxq->need_update = 1;
751 iwl_rx_queue_update_write_ptr(priv, rxq);
752
753 spin_unlock_irqrestore(&priv->lock, flags);
754
Zhu Yi470058e2010-04-02 13:38:54 -0700755 /* Allocate or reset and init all Tx and Command queues */
756 if (!priv->txq) {
757 ret = iwlagn_txq_ctx_alloc(priv);
758 if (ret)
759 return ret;
760 } else
761 iwlagn_txq_ctx_reset(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700762
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800763 if (priv->cfg->base_params->shadow_reg_enable) {
764 /* enable shadow regs in HW */
765 iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
766 0x800FFFFF);
767 }
768
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700769 set_bit(STATUS_INIT, &priv->status);
770
771 return 0;
772}
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700773
774/**
775 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
776 */
777static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
778 dma_addr_t dma_addr)
779{
780 return cpu_to_le32((u32)(dma_addr >> 8));
781}
782
783/**
784 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
785 *
786 * If there are slots in the RX queue that need to be restocked,
787 * and we have free pre-allocated buffers, fill the ranks as much
788 * as we can, pulling from rx_free.
789 *
790 * This moves the 'write' index forward to catch up with 'processed', and
791 * also updates the memory address in the firmware to reference the new
792 * target buffer.
793 */
794void iwlagn_rx_queue_restock(struct iwl_priv *priv)
795{
796 struct iwl_rx_queue *rxq = &priv->rxq;
797 struct list_head *element;
798 struct iwl_rx_mem_buffer *rxb;
799 unsigned long flags;
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700800
801 spin_lock_irqsave(&rxq->lock, flags);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700802 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
Zhu Yi6aac74b2010-03-22 19:33:41 -0700803 /* The overwritten rxb must be a used one */
804 rxb = rxq->queue[rxq->write];
805 BUG_ON(rxb && rxb->page);
806
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700807 /* Get next free Rx buffer, remove from free list */
808 element = rxq->rx_free.next;
809 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
810 list_del(element);
811
812 /* Point to Rx buffer via next RBD in circular buffer */
813 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
814 rxb->page_dma);
815 rxq->queue[rxq->write] = rxb;
816 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
817 rxq->free_count--;
818 }
819 spin_unlock_irqrestore(&rxq->lock, flags);
820 /* If the pre-allocated buffer pool is dropping low, schedule to
821 * refill it */
822 if (rxq->free_count <= RX_LOW_WATERMARK)
823 queue_work(priv->workqueue, &priv->rx_replenish);
824
825
826 /* If we've added more space for the firmware to place data, tell it.
827 * Increment device's write pointer in multiples of 8. */
828 if (rxq->write_actual != (rxq->write & ~0x7)) {
829 spin_lock_irqsave(&rxq->lock, flags);
830 rxq->need_update = 1;
831 spin_unlock_irqrestore(&rxq->lock, flags);
832 iwl_rx_queue_update_write_ptr(priv, rxq);
833 }
834}
835
836/**
837 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
838 *
839 * When moving to rx_free an SKB is allocated for the slot.
840 *
841 * Also restock the Rx queue via iwl_rx_queue_restock.
842 * This is called as a scheduled work item (except for during initialization)
843 */
844void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
845{
846 struct iwl_rx_queue *rxq = &priv->rxq;
847 struct list_head *element;
848 struct iwl_rx_mem_buffer *rxb;
849 struct page *page;
850 unsigned long flags;
851 gfp_t gfp_mask = priority;
852
853 while (1) {
854 spin_lock_irqsave(&rxq->lock, flags);
855 if (list_empty(&rxq->rx_used)) {
856 spin_unlock_irqrestore(&rxq->lock, flags);
857 return;
858 }
859 spin_unlock_irqrestore(&rxq->lock, flags);
860
861 if (rxq->free_count > RX_LOW_WATERMARK)
862 gfp_mask |= __GFP_NOWARN;
863
864 if (priv->hw_params.rx_page_order > 0)
865 gfp_mask |= __GFP_COMP;
866
867 /* Alloc a new receive buffer */
868 page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
869 if (!page) {
870 if (net_ratelimit())
871 IWL_DEBUG_INFO(priv, "alloc_pages failed, "
872 "order: %d\n",
873 priv->hw_params.rx_page_order);
874
875 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
876 net_ratelimit())
877 IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
878 priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
879 rxq->free_count);
880 /* We don't reschedule replenish work here -- we will
881 * call the restock method and if it still needs
882 * more buffers it will schedule replenish */
883 return;
884 }
885
886 spin_lock_irqsave(&rxq->lock, flags);
887
888 if (list_empty(&rxq->rx_used)) {
889 spin_unlock_irqrestore(&rxq->lock, flags);
890 __free_pages(page, priv->hw_params.rx_page_order);
891 return;
892 }
893 element = rxq->rx_used.next;
894 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
895 list_del(element);
896
897 spin_unlock_irqrestore(&rxq->lock, flags);
898
Zhu Yi6aac74b2010-03-22 19:33:41 -0700899 BUG_ON(rxb->page);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700900 rxb->page = page;
901 /* Get physical address of the RB */
902 rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
903 PAGE_SIZE << priv->hw_params.rx_page_order,
904 PCI_DMA_FROMDEVICE);
905 /* dma address must be no more than 36 bits */
906 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
907 /* and also 256 byte aligned! */
908 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
909
910 spin_lock_irqsave(&rxq->lock, flags);
911
912 list_add_tail(&rxb->list, &rxq->rx_free);
913 rxq->free_count++;
914 priv->alloc_rxb_page++;
915
916 spin_unlock_irqrestore(&rxq->lock, flags);
917 }
918}
919
920void iwlagn_rx_replenish(struct iwl_priv *priv)
921{
922 unsigned long flags;
923
924 iwlagn_rx_allocate(priv, GFP_KERNEL);
925
926 spin_lock_irqsave(&priv->lock, flags);
927 iwlagn_rx_queue_restock(priv);
928 spin_unlock_irqrestore(&priv->lock, flags);
929}
930
931void iwlagn_rx_replenish_now(struct iwl_priv *priv)
932{
933 iwlagn_rx_allocate(priv, GFP_ATOMIC);
934
935 iwlagn_rx_queue_restock(priv);
936}
937
938/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
939 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
940 * This free routine walks the list of POOL entries and if SKB is set to
941 * non NULL it is unmapped and freed
942 */
943void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
944{
945 int i;
946 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
947 if (rxq->pool[i].page != NULL) {
948 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
949 PAGE_SIZE << priv->hw_params.rx_page_order,
950 PCI_DMA_FROMDEVICE);
951 __iwl_free_pages(priv, rxq->pool[i].page);
952 rxq->pool[i].page = NULL;
953 }
954 }
955
956 dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700957 rxq->bd_dma);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700958 dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
959 rxq->rb_stts, rxq->rb_stts_dma);
960 rxq->bd = NULL;
961 rxq->rb_stts = NULL;
962}
963
964int iwlagn_rxq_stop(struct iwl_priv *priv)
965{
966
967 /* stop Rx DMA */
968 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
969 iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
970 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
971
972 return 0;
973}
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700974
975int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
976{
977 int idx = 0;
978 int band_offset = 0;
979
980 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
981 if (rate_n_flags & RATE_MCS_HT_MSK) {
982 idx = (rate_n_flags & 0xff);
983 return idx;
984 /* Legacy rate format, search for match in table */
985 } else {
986 if (band == IEEE80211_BAND_5GHZ)
987 band_offset = IWL_FIRST_OFDM_RATE;
988 for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
989 if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
990 return idx - band_offset;
991 }
992
993 return -1;
994}
995
996/* Calc max signal level (dBm) among 3 possible receivers */
997static inline int iwlagn_calc_rssi(struct iwl_priv *priv,
998 struct iwl_rx_phy_res *rx_resp)
999{
1000 return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
1001}
1002
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001003static u32 iwlagn_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
1004{
1005 u32 decrypt_out = 0;
1006
1007 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
1008 RX_RES_STATUS_STATION_FOUND)
1009 decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
1010 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
1011
1012 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
1013
1014 /* packet was not encrypted */
1015 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
1016 RX_RES_STATUS_SEC_TYPE_NONE)
1017 return decrypt_out;
1018
1019 /* packet was encrypted with unknown alg */
1020 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
1021 RX_RES_STATUS_SEC_TYPE_ERR)
1022 return decrypt_out;
1023
1024 /* decryption was not done in HW */
1025 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
1026 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
1027 return decrypt_out;
1028
1029 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
1030
1031 case RX_RES_STATUS_SEC_TYPE_CCMP:
1032 /* alg is CCM: check MIC only */
1033 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
1034 /* Bad MIC */
1035 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
1036 else
1037 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
1038
1039 break;
1040
1041 case RX_RES_STATUS_SEC_TYPE_TKIP:
1042 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
1043 /* Bad TTAK */
1044 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
1045 break;
1046 }
1047 /* fall through if TTAK OK */
1048 default:
1049 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
1050 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
1051 else
1052 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
1053 break;
Joe Perchesee289b62010-05-17 22:47:34 -07001054 }
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001055
1056 IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
1057 decrypt_in, decrypt_out);
1058
1059 return decrypt_out;
1060}
1061
1062static void iwlagn_pass_packet_to_mac80211(struct iwl_priv *priv,
1063 struct ieee80211_hdr *hdr,
1064 u16 len,
1065 u32 ampdu_status,
1066 struct iwl_rx_mem_buffer *rxb,
1067 struct ieee80211_rx_status *stats)
1068{
1069 struct sk_buff *skb;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001070 __le16 fc = hdr->frame_control;
1071
1072 /* We only process data packets if the interface is open */
1073 if (unlikely(!priv->is_open)) {
1074 IWL_DEBUG_DROP_LIMIT(priv,
1075 "Dropping packet while interface is not open.\n");
1076 return;
1077 }
1078
1079 /* In case of HW accelerated crypto and bad decryption, drop */
1080 if (!priv->cfg->mod_params->sw_crypto &&
1081 iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
1082 return;
1083
Zhu Yiecdf94b2010-03-29 16:42:26 +08001084 skb = dev_alloc_skb(128);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001085 if (!skb) {
Zhu Yiecdf94b2010-03-29 16:42:26 +08001086 IWL_ERR(priv, "dev_alloc_skb failed\n");
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001087 return;
1088 }
1089
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001090 skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
1091
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001092 iwl_update_stats(priv, false, fc, len);
1093 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
1094
1095 ieee80211_rx(priv->hw, skb);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001096 priv->alloc_rxb_page--;
1097 rxb->page = NULL;
1098}
1099
1100/* Called for REPLY_RX (legacy ABG frames), or
1101 * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
1102void iwlagn_rx_reply_rx(struct iwl_priv *priv,
1103 struct iwl_rx_mem_buffer *rxb)
1104{
1105 struct ieee80211_hdr *header;
1106 struct ieee80211_rx_status rx_status;
1107 struct iwl_rx_packet *pkt = rxb_addr(rxb);
1108 struct iwl_rx_phy_res *phy_res;
1109 __le32 rx_pkt_status;
Emmanuel Grumbach2fb291e2010-06-07 13:21:47 -07001110 struct iwl_rx_mpdu_res_start *amsdu;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001111 u32 len;
1112 u32 ampdu_status;
1113 u32 rate_n_flags;
1114
1115 /**
1116 * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
1117 * REPLY_RX: physical layer info is in this buffer
1118 * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
1119 * command and cached in priv->last_phy_res
1120 *
1121 * Here we set up local variables depending on which command is
1122 * received.
1123 */
1124 if (pkt->hdr.cmd == REPLY_RX) {
1125 phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
1126 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
1127 + phy_res->cfg_phy_cnt);
1128
1129 len = le16_to_cpu(phy_res->byte_count);
1130 rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
1131 phy_res->cfg_phy_cnt + len);
1132 ampdu_status = le32_to_cpu(rx_pkt_status);
1133 } else {
Johannes Berg05d57522010-03-31 08:59:17 -07001134 if (!priv->_agn.last_phy_res_valid) {
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001135 IWL_ERR(priv, "MPDU frame without cached PHY data\n");
1136 return;
1137 }
Johannes Berg05d57522010-03-31 08:59:17 -07001138 phy_res = &priv->_agn.last_phy_res;
Emmanuel Grumbach2fb291e2010-06-07 13:21:47 -07001139 amsdu = (struct iwl_rx_mpdu_res_start *)pkt->u.raw;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001140 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
1141 len = le16_to_cpu(amsdu->byte_count);
1142 rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
1143 ampdu_status = iwlagn_translate_rx_status(priv,
1144 le32_to_cpu(rx_pkt_status));
1145 }
1146
1147 if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
1148 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
1149 phy_res->cfg_phy_cnt);
1150 return;
1151 }
1152
1153 if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
1154 !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
1155 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
1156 le32_to_cpu(rx_pkt_status));
1157 return;
1158 }
1159
1160 /* This will be used in several places later */
1161 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
1162
1163 /* rx_status carries information about the packet to mac80211 */
1164 rx_status.mactime = le64_to_cpu(phy_res->timestamp);
1165 rx_status.freq =
1166 ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel));
1167 rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
1168 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1169 rx_status.rate_idx =
1170 iwlagn_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
1171 rx_status.flag = 0;
1172
1173 /* TSF isn't reliable. In order to allow smooth user experience,
1174 * this W/A doesn't propagate it to the mac80211 */
1175 /*rx_status.flag |= RX_FLAG_TSFT;*/
1176
1177 priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
1178
1179 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
1180 rx_status.signal = iwlagn_calc_rssi(priv, phy_res);
1181
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001182 iwl_dbg_log_rx_data_frame(priv, len, header);
Johannes Berged1b6e92010-03-18 09:58:27 -07001183 IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, TSF %llu\n",
1184 rx_status.signal, (unsigned long long)rx_status.mactime);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001185
1186 /*
1187 * "antenna number"
1188 *
1189 * It seems that the antenna field in the phy flags value
1190 * is actually a bit field. This is undefined by radiotap,
1191 * it wants an actual antenna number but I always get "7"
1192 * for most legacy frames I receive indicating that the
1193 * same frame was received on all three RX chains.
1194 *
1195 * I think this field should be removed in favor of a
1196 * new 802.11n radiotap field "RX chains" that is defined
1197 * as a bitmask.
1198 */
1199 rx_status.antenna =
1200 (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
1201 >> RX_RES_PHY_FLAGS_ANTENNA_POS;
1202
1203 /* set the preamble flag if appropriate */
1204 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
1205 rx_status.flag |= RX_FLAG_SHORTPRE;
1206
1207 /* Set up the HT phy flags */
1208 if (rate_n_flags & RATE_MCS_HT_MSK)
1209 rx_status.flag |= RX_FLAG_HT;
1210 if (rate_n_flags & RATE_MCS_HT40_MSK)
1211 rx_status.flag |= RX_FLAG_40MHZ;
1212 if (rate_n_flags & RATE_MCS_SGI_MSK)
1213 rx_status.flag |= RX_FLAG_SHORT_GI;
1214
1215 iwlagn_pass_packet_to_mac80211(priv, header, len, ampdu_status,
1216 rxb, &rx_status);
1217}
1218
1219/* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
1220 * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
1221void iwlagn_rx_reply_rx_phy(struct iwl_priv *priv,
Johannes Berg05d57522010-03-31 08:59:17 -07001222 struct iwl_rx_mem_buffer *rxb)
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001223{
1224 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Johannes Berg05d57522010-03-31 08:59:17 -07001225 priv->_agn.last_phy_res_valid = true;
1226 memcpy(&priv->_agn.last_phy_res, pkt->u.raw,
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001227 sizeof(struct iwl_rx_phy_res));
1228}
Johannes Bergb6e4c552010-04-06 04:12:42 -07001229
1230static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
Johannes Berg1dda6d22010-04-29 04:43:06 -07001231 struct ieee80211_vif *vif,
1232 enum ieee80211_band band,
1233 struct iwl_scan_channel *scan_ch)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001234{
1235 const struct ieee80211_supported_band *sband;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001236 u16 passive_dwell = 0;
1237 u16 active_dwell = 0;
Abhijeet Kolekar14023642010-06-02 21:15:10 -07001238 int added = 0;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001239 u16 channel = 0;
1240
1241 sband = iwl_get_hw_mode(priv, band);
1242 if (!sband) {
1243 IWL_ERR(priv, "invalid band\n");
1244 return added;
1245 }
1246
1247 active_dwell = iwl_get_active_dwell_time(priv, band, 0);
Johannes Berg1dda6d22010-04-29 04:43:06 -07001248 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001249
1250 if (passive_dwell <= active_dwell)
1251 passive_dwell = active_dwell + 1;
1252
Abhijeet Kolekar14023642010-06-02 21:15:10 -07001253 channel = iwl_get_single_channel_number(priv, band);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001254 if (channel) {
1255 scan_ch->channel = cpu_to_le16(channel);
1256 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1257 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1258 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1259 /* Set txpower levels to defaults */
1260 scan_ch->dsp_atten = 110;
1261 if (band == IEEE80211_BAND_5GHZ)
1262 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1263 else
1264 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1265 added++;
1266 } else
1267 IWL_ERR(priv, "no valid channel found\n");
1268 return added;
1269}
1270
1271static int iwl_get_channels_for_scan(struct iwl_priv *priv,
Johannes Berg1dda6d22010-04-29 04:43:06 -07001272 struct ieee80211_vif *vif,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001273 enum ieee80211_band band,
1274 u8 is_active, u8 n_probes,
1275 struct iwl_scan_channel *scan_ch)
1276{
1277 struct ieee80211_channel *chan;
1278 const struct ieee80211_supported_band *sband;
1279 const struct iwl_channel_info *ch_info;
1280 u16 passive_dwell = 0;
1281 u16 active_dwell = 0;
1282 int added, i;
1283 u16 channel;
1284
1285 sband = iwl_get_hw_mode(priv, band);
1286 if (!sband)
1287 return 0;
1288
1289 active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
Johannes Berg1dda6d22010-04-29 04:43:06 -07001290 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001291
1292 if (passive_dwell <= active_dwell)
1293 passive_dwell = active_dwell + 1;
1294
1295 for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
1296 chan = priv->scan_request->channels[i];
1297
1298 if (chan->band != band)
1299 continue;
1300
Shanyu Zhao81e95432010-07-28 13:40:27 -07001301 channel = chan->hw_value;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001302 scan_ch->channel = cpu_to_le16(channel);
1303
1304 ch_info = iwl_get_channel_info(priv, band, channel);
1305 if (!is_channel_valid(ch_info)) {
1306 IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
1307 channel);
1308 continue;
1309 }
1310
1311 if (!is_active || is_channel_passive(ch_info) ||
1312 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
1313 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1314 else
1315 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
1316
1317 if (n_probes)
1318 scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
1319
1320 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1321 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1322
1323 /* Set txpower levels to defaults */
1324 scan_ch->dsp_atten = 110;
1325
1326 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
1327 * power level:
1328 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
1329 */
1330 if (band == IEEE80211_BAND_5GHZ)
1331 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1332 else
1333 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1334
1335 IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
1336 channel, le32_to_cpu(scan_ch->type),
1337 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1338 "ACTIVE" : "PASSIVE",
1339 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1340 active_dwell : passive_dwell);
1341
1342 scan_ch++;
1343 added++;
1344 }
1345
1346 IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
1347 return added;
1348}
1349
Johannes Berg3eecce52010-09-13 14:46:33 +02001350int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001351{
1352 struct iwl_host_cmd cmd = {
1353 .id = REPLY_SCAN_CMD,
1354 .len = sizeof(struct iwl_scan_cmd),
1355 .flags = CMD_SIZE_HUGE,
1356 };
1357 struct iwl_scan_cmd *scan;
Johannes Berga194e322010-08-27 08:53:46 -07001358 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
Johannes Bergb6e4c552010-04-06 04:12:42 -07001359 u32 rate_flags = 0;
1360 u16 cmd_len;
1361 u16 rx_chain = 0;
1362 enum ieee80211_band band;
1363 u8 n_probes = 0;
1364 u8 rx_ant = priv->hw_params.valid_rx_ant;
1365 u8 rate;
1366 bool is_active = false;
1367 int chan_mod;
1368 u8 active_chains;
Johannes Berg0e1654f2010-05-18 02:48:36 -07001369 u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
Johannes Berg3eecce52010-09-13 14:46:33 +02001370 int ret;
1371
1372 lockdep_assert_held(&priv->mutex);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001373
Johannes Berga194e322010-08-27 08:53:46 -07001374 if (vif)
1375 ctx = iwl_rxon_ctx_from_vif(vif);
1376
Johannes Bergb6e4c552010-04-06 04:12:42 -07001377 if (!priv->scan_cmd) {
1378 priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
1379 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
1380 if (!priv->scan_cmd) {
1381 IWL_DEBUG_SCAN(priv,
1382 "fail to allocate memory for scan\n");
Johannes Berg3eecce52010-09-13 14:46:33 +02001383 return -ENOMEM;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001384 }
1385 }
1386 scan = priv->scan_cmd;
1387 memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
1388
1389 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
1390 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
1391
Johannes Berg246ed352010-08-23 10:46:32 +02001392 if (iwl_is_any_associated(priv)) {
Johannes Bergb6e4c552010-04-06 04:12:42 -07001393 u16 interval = 0;
1394 u32 extra;
1395 u32 suspend_time = 100;
1396 u32 scan_suspend_time = 100;
1397 unsigned long flags;
1398
1399 IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
1400 spin_lock_irqsave(&priv->lock, flags);
John W. Linvillea6e492b2010-07-22 15:24:56 -04001401 if (priv->is_internal_short_scan)
1402 interval = 0;
1403 else
1404 interval = vif->bss_conf.beacon_int;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001405 spin_unlock_irqrestore(&priv->lock, flags);
1406
1407 scan->suspend_time = 0;
1408 scan->max_out_time = cpu_to_le32(200 * 1024);
1409 if (!interval)
1410 interval = suspend_time;
1411
1412 extra = (suspend_time / interval) << 22;
1413 scan_suspend_time = (extra |
1414 ((suspend_time % interval) * 1024));
1415 scan->suspend_time = cpu_to_le32(scan_suspend_time);
1416 IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
1417 scan_suspend_time, interval);
1418 }
1419
1420 if (priv->is_internal_short_scan) {
1421 IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
1422 } else if (priv->scan_request->n_ssids) {
1423 int i, p = 0;
1424 IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
1425 for (i = 0; i < priv->scan_request->n_ssids; i++) {
1426 /* always does wildcard anyway */
1427 if (!priv->scan_request->ssids[i].ssid_len)
1428 continue;
1429 scan->direct_scan[p].id = WLAN_EID_SSID;
1430 scan->direct_scan[p].len =
1431 priv->scan_request->ssids[i].ssid_len;
1432 memcpy(scan->direct_scan[p].ssid,
1433 priv->scan_request->ssids[i].ssid,
1434 priv->scan_request->ssids[i].ssid_len);
1435 n_probes++;
1436 p++;
1437 }
1438 is_active = true;
1439 } else
1440 IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
1441
1442 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
Johannes Berga194e322010-08-27 08:53:46 -07001443 scan->tx_cmd.sta_id = ctx->bcast_sta_id;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001444 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1445
1446 switch (priv->scan_band) {
1447 case IEEE80211_BAND_2GHZ:
1448 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
Johannes Berg246ed352010-08-23 10:46:32 +02001449 chan_mod = le32_to_cpu(
1450 priv->contexts[IWL_RXON_CTX_BSS].active.flags &
1451 RXON_FLG_CHANNEL_MODE_MSK)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001452 >> RXON_FLG_CHANNEL_MODE_POS;
1453 if (chan_mod == CHANNEL_MODE_PURE_40) {
1454 rate = IWL_RATE_6M_PLCP;
1455 } else {
1456 rate = IWL_RATE_1M_PLCP;
1457 rate_flags = RATE_MCS_CCK_MSK;
1458 }
Johannes Bergd44ae692010-08-23 07:56:56 -07001459 /*
1460 * Internal scans are passive, so we can indiscriminately set
1461 * the BT ignore flag on 2.4 GHz since it applies to TX only.
1462 */
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001463 if (priv->cfg->bt_params &&
1464 priv->cfg->bt_params->advanced_bt_coexist)
Johannes Bergd44ae692010-08-23 07:56:56 -07001465 scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001466 break;
1467 case IEEE80211_BAND_5GHZ:
1468 rate = IWL_RATE_6M_PLCP;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001469 break;
1470 default:
Johannes Berg3eecce52010-09-13 14:46:33 +02001471 IWL_WARN(priv, "Invalid scan band\n");
1472 return -EIO;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001473 }
1474
Johannes Berg085fbca2010-10-04 05:47:23 -07001475 /*
1476 * If active scanning is requested but a certain channel is
1477 * marked passive, we can do active scanning if we detect
1478 * transmissions.
1479 *
1480 * There is an issue with some firmware versions that triggers
1481 * a sysassert on a "good CRC threshold" of zero (== disabled),
1482 * on a radar channel even though this means that we should NOT
1483 * send probes.
1484 *
1485 * The "good CRC threshold" is the number of frames that we
1486 * need to receive during our dwell time on a channel before
1487 * sending out probes -- setting this to a huge value will
1488 * mean we never reach it, but at the same time work around
1489 * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
1490 * here instead of IWL_GOOD_CRC_TH_DISABLED.
1491 */
1492 scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
1493 IWL_GOOD_CRC_TH_NEVER;
1494
Johannes Bergb6e4c552010-04-06 04:12:42 -07001495 band = priv->scan_band;
1496
Johannes Berg0e1654f2010-05-18 02:48:36 -07001497 if (priv->cfg->scan_rx_antennas[band])
1498 rx_ant = priv->cfg->scan_rx_antennas[band];
Johannes Berge7cb4952010-04-13 01:04:35 -07001499
Stanislaw Gruszkacd017f22010-12-23 15:12:30 +01001500 if (band == IEEE80211_BAND_2GHZ &&
1501 priv->cfg->bt_params &&
1502 priv->cfg->bt_params->advanced_bt_coexist) {
1503 /* transmit 2.4 GHz probes only on first antenna */
1504 scan_tx_antennas = first_antenna(scan_tx_antennas);
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001505 }
1506
Johannes Berg0e1654f2010-05-18 02:48:36 -07001507 priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
1508 scan_tx_antennas);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001509 rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
1510 scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
1511
1512 /* In power save mode use one chain, otherwise use all chains */
1513 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
1514 /* rx_ant has been set to all valid chains previously */
1515 active_chains = rx_ant &
1516 ((u8)(priv->chain_noise_data.active_chains));
1517 if (!active_chains)
1518 active_chains = rx_ant;
1519
1520 IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
1521 priv->chain_noise_data.active_chains);
1522
1523 rx_ant = first_antenna(active_chains);
1524 }
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001525 if (priv->cfg->bt_params &&
1526 priv->cfg->bt_params->advanced_bt_coexist &&
1527 priv->bt_full_concurrent) {
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001528 /* operated as 1x1 in full concurrency mode */
1529 rx_ant = first_antenna(rx_ant);
1530 }
1531
Johannes Bergb6e4c552010-04-06 04:12:42 -07001532 /* MIMO is not used here, but value is required */
1533 rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
1534 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
1535 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
1536 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
1537 scan->rx_chain = cpu_to_le16(rx_chain);
1538 if (!priv->is_internal_short_scan) {
1539 cmd_len = iwl_fill_probe_req(priv,
1540 (struct ieee80211_mgmt *)scan->data,
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001541 vif->addr,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001542 priv->scan_request->ie,
1543 priv->scan_request->ie_len,
1544 IWL_MAX_SCAN_SIZE - sizeof(*scan));
1545 } else {
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001546 /* use bcast addr, will not be transmitted but must be valid */
Johannes Bergb6e4c552010-04-06 04:12:42 -07001547 cmd_len = iwl_fill_probe_req(priv,
1548 (struct ieee80211_mgmt *)scan->data,
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001549 iwl_bcast_addr, NULL, 0,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001550 IWL_MAX_SCAN_SIZE - sizeof(*scan));
1551
1552 }
1553 scan->tx_cmd.len = cpu_to_le16(cmd_len);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001554
1555 scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
1556 RXON_FILTER_BCON_AWARE_MSK);
1557
1558 if (priv->is_internal_short_scan) {
1559 scan->channel_count =
Johannes Berg1dda6d22010-04-29 04:43:06 -07001560 iwl_get_single_channel_for_scan(priv, vif, band,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001561 (void *)&scan->data[le16_to_cpu(
1562 scan->tx_cmd.len)]);
1563 } else {
1564 scan->channel_count =
Johannes Berg1dda6d22010-04-29 04:43:06 -07001565 iwl_get_channels_for_scan(priv, vif, band,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001566 is_active, n_probes,
1567 (void *)&scan->data[le16_to_cpu(
1568 scan->tx_cmd.len)]);
1569 }
1570 if (scan->channel_count == 0) {
1571 IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
Johannes Berg3eecce52010-09-13 14:46:33 +02001572 return -EIO;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001573 }
1574
1575 cmd.len += le16_to_cpu(scan->tx_cmd.len) +
1576 scan->channel_count * sizeof(struct iwl_scan_channel);
1577 cmd.data = scan;
1578 scan->len = cpu_to_le16(cmd.len);
1579
Johannes Berg1cf26372010-09-22 07:32:13 -07001580 /* set scan bit here for PAN params */
1581 set_bit(STATUS_SCAN_HW, &priv->status);
1582
Johannes Berg3eecce52010-09-13 14:46:33 +02001583 if (priv->cfg->ops->hcmd->set_pan_params) {
1584 ret = priv->cfg->ops->hcmd->set_pan_params(priv);
1585 if (ret)
1586 return ret;
1587 }
1588
Johannes Berg3eecce52010-09-13 14:46:33 +02001589 ret = iwl_send_cmd_sync(priv, &cmd);
1590 if (ret) {
1591 clear_bit(STATUS_SCAN_HW, &priv->status);
1592 if (priv->cfg->ops->hcmd->set_pan_params)
1593 priv->cfg->ops->hcmd->set_pan_params(priv);
1594 }
Johannes Berg52a02d12010-08-27 09:44:50 -07001595
Johannes Berg3eecce52010-09-13 14:46:33 +02001596 return ret;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001597}
Johannes Berg1fa61b22010-04-28 08:44:52 -07001598
1599int iwlagn_manage_ibss_station(struct iwl_priv *priv,
1600 struct ieee80211_vif *vif, bool add)
1601{
Johannes Bergfd1af152010-04-30 11:30:43 -07001602 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
1603
Johannes Berg1fa61b22010-04-28 08:44:52 -07001604 if (add)
Johannes Berga30e3112010-09-22 18:02:01 +02001605 return iwlagn_add_bssid_station(priv, vif_priv->ctx,
1606 vif->bss_conf.bssid,
1607 &vif_priv->ibss_bssid_sta_id);
Johannes Bergfd1af152010-04-30 11:30:43 -07001608 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
1609 vif->bss_conf.bssid);
Johannes Berg1fa61b22010-04-28 08:44:52 -07001610}
Johannes Berg1ff504e2010-05-03 01:22:42 -07001611
1612void iwl_free_tfds_in_queue(struct iwl_priv *priv,
1613 int sta_id, int tid, int freed)
1614{
Johannes Berga24d52f2010-08-06 16:17:53 +02001615 lockdep_assert_held(&priv->sta_lock);
Reinette Chatre9c5ac092010-05-05 02:26:06 -07001616
Johannes Berg1ff504e2010-05-03 01:22:42 -07001617 if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1618 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1619 else {
1620 IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
1621 priv->stations[sta_id].tid[tid].tfds_in_queue,
1622 freed);
1623 priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
1624 }
1625}
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07001626
1627#define IWL_FLUSH_WAIT_MS 2000
1628
1629int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
1630{
1631 struct iwl_tx_queue *txq;
1632 struct iwl_queue *q;
1633 int cnt;
1634 unsigned long now = jiffies;
1635 int ret = 0;
1636
1637 /* waiting for all the tx frames complete might take a while */
1638 for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
Johannes Berg13bb9482010-08-23 10:46:33 +02001639 if (cnt == priv->cmd_queue)
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07001640 continue;
1641 txq = &priv->txq[cnt];
1642 q = &txq->q;
1643 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1644 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1645 msleep(1);
1646
1647 if (q->read_ptr != q->write_ptr) {
1648 IWL_ERR(priv, "fail to flush all tx fifo queues\n");
1649 ret = -ETIMEDOUT;
1650 break;
1651 }
1652 }
1653 return ret;
1654}
1655
1656#define IWL_TX_QUEUE_MSK 0xfffff
1657
1658/**
1659 * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
1660 *
1661 * pre-requirements:
1662 * 1. acquire mutex before calling
1663 * 2. make sure rf is on and not in exit state
1664 */
1665int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1666{
1667 struct iwl_txfifo_flush_cmd flush_cmd;
1668 struct iwl_host_cmd cmd = {
1669 .id = REPLY_TXFIFO_FLUSH,
1670 .len = sizeof(struct iwl_txfifo_flush_cmd),
1671 .flags = CMD_SYNC,
1672 .data = &flush_cmd,
1673 };
1674
1675 might_sleep();
1676
1677 memset(&flush_cmd, 0, sizeof(flush_cmd));
1678 flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
1679 IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
1680 if (priv->cfg->sku & IWL_SKU_N)
1681 flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
1682
1683 IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
1684 flush_cmd.fifo_control);
1685 flush_cmd.flush_control = cpu_to_le16(flush_control);
1686
1687 return iwl_send_cmd(priv, &cmd);
1688}
Wey-Yi Guy65550632010-06-24 13:18:35 -07001689
1690void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1691{
1692 mutex_lock(&priv->mutex);
1693 ieee80211_stop_queues(priv->hw);
1694 if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
1695 IWL_ERR(priv, "flush request fail\n");
1696 goto done;
1697 }
1698 IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
1699 iwlagn_wait_tx_queue_empty(priv);
1700done:
1701 ieee80211_wake_queues(priv->hw);
1702 mutex_unlock(&priv->mutex);
1703}
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001704
1705/*
1706 * BT coex
1707 */
1708/*
1709 * Macros to access the lookup table.
1710 *
1711 * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
1712* wifi_prio, wifi_txrx and wifi_sh_ant_req.
1713 *
1714 * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
1715 *
1716 * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
1717 * one after another in 32-bit registers, and "registers" 0 through 7 contain
1718 * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
1719 *
1720 * These macros encode that format.
1721 */
1722#define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
1723 wifi_txrx, wifi_sh_ant_req) \
1724 (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
1725 (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
1726
1727#define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
1728 lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
1729#define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1730 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1731 (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
1732 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1733 wifi_sh_ant_req))))
1734#define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1735 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1736 LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
1737 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1738 wifi_sh_ant_req))
1739#define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
1740 wifi_req, wifi_prio, wifi_txrx, \
1741 wifi_sh_ant_req) \
1742 LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
1743 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1744 wifi_sh_ant_req))
1745
1746#define LUT_WLAN_KILL_OP(lut, op, val) \
1747 lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
1748#define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1749 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1750 (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1751 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
1752#define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1753 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1754 LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1755 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1756#define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1757 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1758 LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1759 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1760
1761#define LUT_ANT_SWITCH_OP(lut, op, val) \
1762 lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
1763#define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1764 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1765 (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1766 wifi_req, wifi_prio, wifi_txrx, \
1767 wifi_sh_ant_req))))
1768#define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1769 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1770 LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1771 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1772#define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1773 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1774 LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1775 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1776
1777static const __le32 iwlagn_def_3w_lookup[12] = {
1778 cpu_to_le32(0xaaaaaaaa),
1779 cpu_to_le32(0xaaaaaaaa),
1780 cpu_to_le32(0xaeaaaaaa),
1781 cpu_to_le32(0xaaaaaaaa),
1782 cpu_to_le32(0xcc00ff28),
1783 cpu_to_le32(0x0000aaaa),
1784 cpu_to_le32(0xcc00aaaa),
1785 cpu_to_le32(0x0000aaaa),
1786 cpu_to_le32(0xc0004000),
1787 cpu_to_le32(0x00004000),
1788 cpu_to_le32(0xf0005000),
Wey-Yi Guy9a67d762010-11-18 10:40:03 -08001789 cpu_to_le32(0xf0005000),
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001790};
1791
1792static const __le32 iwlagn_concurrent_lookup[12] = {
1793 cpu_to_le32(0xaaaaaaaa),
1794 cpu_to_le32(0xaaaaaaaa),
1795 cpu_to_le32(0xaaaaaaaa),
1796 cpu_to_le32(0xaaaaaaaa),
1797 cpu_to_le32(0xaaaaaaaa),
1798 cpu_to_le32(0xaaaaaaaa),
1799 cpu_to_le32(0xaaaaaaaa),
1800 cpu_to_le32(0xaaaaaaaa),
1801 cpu_to_le32(0x00000000),
1802 cpu_to_le32(0x00000000),
1803 cpu_to_le32(0x00000000),
1804 cpu_to_le32(0x00000000),
1805};
1806
1807void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
1808{
1809 struct iwlagn_bt_cmd bt_cmd = {
1810 .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
1811 .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
1812 .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
1813 .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
1814 };
1815
1816 BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
1817 sizeof(bt_cmd.bt3_lookup_table));
1818
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001819 if (priv->cfg->bt_params)
1820 bt_cmd.prio_boost = priv->cfg->bt_params->bt_prio_boost;
1821 else
1822 bt_cmd.prio_boost = 0;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001823 bt_cmd.kill_ack_mask = priv->kill_ack_mask;
1824 bt_cmd.kill_cts_mask = priv->kill_cts_mask;
Wey-Yi Guy506aa152010-11-24 17:25:03 -08001825
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001826 bt_cmd.valid = priv->bt_valid;
Wey-Yi Guy09f250a2010-09-13 08:08:18 -07001827 bt_cmd.tx_prio_boost = 0;
1828 bt_cmd.rx_prio_boost = 0;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001829
1830 /*
1831 * Configure BT coex mode to "no coexistence" when the
1832 * user disabled BT coexistence, we have no interface
1833 * (might be in monitor mode), or the interface is in
1834 * IBSS mode (no proper uCode support for coex then).
1835 */
1836 if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
1837 bt_cmd.flags = 0;
1838 } else {
1839 bt_cmd.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
1840 IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
Wey-Yi Guye3661762010-11-23 10:58:54 -08001841 if (priv->cfg->bt_params &&
1842 priv->cfg->bt_params->bt_sco_disable)
1843 bt_cmd.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
1844
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001845 if (priv->bt_ch_announce)
1846 bt_cmd.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
1847 IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", bt_cmd.flags);
1848 }
Wey-Yi Guyf21dd002010-12-08 15:34:52 -08001849 priv->bt_enable_flag = bt_cmd.flags;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001850 if (priv->bt_full_concurrent)
1851 memcpy(bt_cmd.bt3_lookup_table, iwlagn_concurrent_lookup,
1852 sizeof(iwlagn_concurrent_lookup));
1853 else
1854 memcpy(bt_cmd.bt3_lookup_table, iwlagn_def_3w_lookup,
1855 sizeof(iwlagn_def_3w_lookup));
1856
1857 IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
1858 bt_cmd.flags ? "active" : "disabled",
1859 priv->bt_full_concurrent ?
1860 "full concurrency" : "3-wire");
1861
1862 if (iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG, sizeof(bt_cmd), &bt_cmd))
1863 IWL_ERR(priv, "failed to send BT Coex Config\n");
1864
1865 /*
1866 * When we are doing a restart, need to also reconfigure BT
1867 * SCO to the device. If not doing a restart, bt_sco_active
1868 * will always be false, so there's no need to have an extra
1869 * variable to check for it.
1870 */
1871 if (priv->bt_sco_active) {
1872 struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
1873
1874 if (priv->bt_sco_active)
1875 sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
1876 if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_SCO,
1877 sizeof(sco_cmd), &sco_cmd))
1878 IWL_ERR(priv, "failed to send BT SCO command\n");
1879 }
1880}
1881
1882static void iwlagn_bt_traffic_change_work(struct work_struct *work)
1883{
1884 struct iwl_priv *priv =
1885 container_of(work, struct iwl_priv, bt_traffic_change_work);
Johannes Berg8bd413e2010-08-23 10:46:40 +02001886 struct iwl_rxon_context *ctx;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001887 int smps_request = -1;
1888
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001889 /*
1890 * Note: bt_traffic_load can be overridden by scan complete and
1891 * coex profile notifications. Ignore that since only bad consequence
1892 * can be not matching debug print with actual state.
1893 */
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001894 IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
1895 priv->bt_traffic_load);
1896
1897 switch (priv->bt_traffic_load) {
1898 case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
Wey-Yi Guyf5682c02010-10-23 09:15:44 -07001899 if (priv->bt_status)
1900 smps_request = IEEE80211_SMPS_DYNAMIC;
1901 else
1902 smps_request = IEEE80211_SMPS_AUTOMATIC;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001903 break;
1904 case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
1905 smps_request = IEEE80211_SMPS_DYNAMIC;
1906 break;
1907 case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
1908 case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
1909 smps_request = IEEE80211_SMPS_STATIC;
1910 break;
1911 default:
1912 IWL_ERR(priv, "Invalid BT traffic load: %d\n",
1913 priv->bt_traffic_load);
1914 break;
1915 }
1916
1917 mutex_lock(&priv->mutex);
1918
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001919 /*
1920 * We can not send command to firmware while scanning. When the scan
1921 * complete we will schedule this work again. We do check with mutex
1922 * locked to prevent new scan request to arrive. We do not check
1923 * STATUS_SCANNING to avoid race when queue_work two times from
1924 * different notifications, but quit and not perform any work at all.
1925 */
1926 if (test_bit(STATUS_SCAN_HW, &priv->status))
1927 goto out;
1928
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001929 if (priv->cfg->ops->lib->update_chain_flags)
1930 priv->cfg->ops->lib->update_chain_flags(priv);
1931
Johannes Berg8bd413e2010-08-23 10:46:40 +02001932 if (smps_request != -1) {
1933 for_each_context(priv, ctx) {
1934 if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
1935 ieee80211_request_smps(ctx->vif, smps_request);
1936 }
1937 }
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001938out:
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001939 mutex_unlock(&priv->mutex);
1940}
1941
1942static void iwlagn_print_uartmsg(struct iwl_priv *priv,
1943 struct iwl_bt_uart_msg *uart_msg)
1944{
1945 IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
1946 "Update Req = 0x%X",
1947 (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
1948 BT_UART_MSG_FRAME1MSGTYPE_POS,
1949 (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
1950 BT_UART_MSG_FRAME1SSN_POS,
1951 (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
1952 BT_UART_MSG_FRAME1UPDATEREQ_POS);
1953
1954 IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
1955 "Chl_SeqN = 0x%X, In band = 0x%X",
1956 (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
1957 BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
1958 (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
1959 BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
1960 (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
1961 BT_UART_MSG_FRAME2CHLSEQN_POS,
1962 (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
1963 BT_UART_MSG_FRAME2INBAND_POS);
1964
1965 IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
1966 "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
1967 (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
1968 BT_UART_MSG_FRAME3SCOESCO_POS,
1969 (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
1970 BT_UART_MSG_FRAME3SNIFF_POS,
1971 (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
1972 BT_UART_MSG_FRAME3A2DP_POS,
1973 (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
1974 BT_UART_MSG_FRAME3ACL_POS,
1975 (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
1976 BT_UART_MSG_FRAME3MASTER_POS,
1977 (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
1978 BT_UART_MSG_FRAME3OBEX_POS);
1979
1980 IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
1981 (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
1982 BT_UART_MSG_FRAME4IDLEDURATION_POS);
1983
1984 IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
1985 "eSCO Retransmissions = 0x%X",
1986 (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
1987 BT_UART_MSG_FRAME5TXACTIVITY_POS,
1988 (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
1989 BT_UART_MSG_FRAME5RXACTIVITY_POS,
1990 (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
1991 BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
1992
1993 IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
1994 (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
1995 BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
1996 (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
1997 BT_UART_MSG_FRAME6DISCOVERABLE_POS);
1998
1999 IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Inquiry/Page SR Mode = "
2000 "0x%X, Connectable = 0x%X",
2001 (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
2002 BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
2003 (BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_MSK & uart_msg->frame7) >>
2004 BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_POS,
2005 (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
2006 BT_UART_MSG_FRAME7CONNECTABLE_POS);
2007}
2008
Wey-Yi Guy506aa152010-11-24 17:25:03 -08002009static void iwlagn_set_kill_msk(struct iwl_priv *priv,
2010 struct iwl_bt_uart_msg *uart_msg)
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002011{
Wey-Yi Guy506aa152010-11-24 17:25:03 -08002012 u8 kill_msk;
Joe Perches20407ed2010-11-20 18:38:57 -08002013 static const __le32 bt_kill_ack_msg[2] = {
Wey-Yi Guy506aa152010-11-24 17:25:03 -08002014 IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
2015 IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
2016 static const __le32 bt_kill_cts_msg[2] = {
2017 IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
2018 IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002019
Wey-Yi Guy506aa152010-11-24 17:25:03 -08002020 kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
2021 ? 1 : 0;
2022 if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
2023 priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002024 priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
Wey-Yi Guy506aa152010-11-24 17:25:03 -08002025 priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
2026 priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
2027 priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
2028
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002029 /* schedule to send runtime bt_config */
2030 queue_work(priv->workqueue, &priv->bt_runtime_config);
2031 }
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002032}
2033
2034void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
2035 struct iwl_rx_mem_buffer *rxb)
2036{
2037 unsigned long flags;
2038 struct iwl_rx_packet *pkt = rxb_addr(rxb);
2039 struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
2040 struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
2041 struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002042
2043 IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
2044 IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
2045 IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
2046 IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
2047 coex->bt_ci_compliance);
2048 iwlagn_print_uartmsg(priv, uart_msg);
2049
Wey-Yi Guy66e863a52010-11-08 14:54:37 -08002050 priv->last_bt_traffic_load = priv->bt_traffic_load;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002051 if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
2052 if (priv->bt_status != coex->bt_status ||
Wey-Yi Guy66e863a52010-11-08 14:54:37 -08002053 priv->last_bt_traffic_load != coex->bt_traffic_load) {
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002054 if (coex->bt_status) {
2055 /* BT on */
2056 if (!priv->bt_ch_announce)
2057 priv->bt_traffic_load =
2058 IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
2059 else
2060 priv->bt_traffic_load =
2061 coex->bt_traffic_load;
2062 } else {
2063 /* BT off */
2064 priv->bt_traffic_load =
2065 IWL_BT_COEX_TRAFFIC_LOAD_NONE;
2066 }
2067 priv->bt_status = coex->bt_status;
2068 queue_work(priv->workqueue,
2069 &priv->bt_traffic_change_work);
2070 }
2071 if (priv->bt_sco_active !=
2072 (uart_msg->frame3 & BT_UART_MSG_FRAME3SCOESCO_MSK)) {
2073 priv->bt_sco_active = uart_msg->frame3 &
2074 BT_UART_MSG_FRAME3SCOESCO_MSK;
2075 if (priv->bt_sco_active)
2076 sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
2077 iwl_send_cmd_pdu_async(priv, REPLY_BT_COEX_SCO,
2078 sizeof(sco_cmd), &sco_cmd, NULL);
2079 }
2080 }
2081
Wey-Yi Guy506aa152010-11-24 17:25:03 -08002082 iwlagn_set_kill_msk(priv, uart_msg);
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07002083
2084 /* FIXME: based on notification, adjust the prio_boost */
2085
2086 spin_lock_irqsave(&priv->lock, flags);
2087 priv->bt_ci_compliance = coex->bt_ci_compliance;
2088 spin_unlock_irqrestore(&priv->lock, flags);
2089}
2090
2091void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
2092{
2093 iwlagn_rx_handler_setup(priv);
2094 priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
2095 iwlagn_bt_coex_profile_notif;
2096}
2097
2098void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
2099{
2100 iwlagn_setup_deferred_work(priv);
2101
2102 INIT_WORK(&priv->bt_traffic_change_work,
2103 iwlagn_bt_traffic_change_work);
2104}
2105
2106void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
2107{
2108 cancel_work_sync(&priv->bt_traffic_change_work);
2109}
Johannes Berg5de33062010-09-22 18:01:58 +02002110
2111static bool is_single_rx_stream(struct iwl_priv *priv)
2112{
2113 return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
2114 priv->current_ht_config.single_chain_sufficient;
2115}
2116
2117#define IWL_NUM_RX_CHAINS_MULTIPLE 3
2118#define IWL_NUM_RX_CHAINS_SINGLE 2
2119#define IWL_NUM_IDLE_CHAINS_DUAL 2
2120#define IWL_NUM_IDLE_CHAINS_SINGLE 1
2121
2122/*
2123 * Determine how many receiver/antenna chains to use.
2124 *
2125 * More provides better reception via diversity. Fewer saves power
2126 * at the expense of throughput, but only when not in powersave to
2127 * start with.
2128 *
2129 * MIMO (dual stream) requires at least 2, but works better with 3.
2130 * This does not determine *which* chains to use, just how many.
2131 */
2132static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
2133{
2134 if (priv->cfg->bt_params &&
2135 priv->cfg->bt_params->advanced_bt_coexist &&
2136 (priv->bt_full_concurrent ||
2137 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2138 /*
2139 * only use chain 'A' in bt high traffic load or
2140 * full concurrency mode
2141 */
2142 return IWL_NUM_RX_CHAINS_SINGLE;
2143 }
2144 /* # of Rx chains to use when expecting MIMO. */
2145 if (is_single_rx_stream(priv))
2146 return IWL_NUM_RX_CHAINS_SINGLE;
2147 else
2148 return IWL_NUM_RX_CHAINS_MULTIPLE;
2149}
2150
2151/*
2152 * When we are in power saving mode, unless device support spatial
2153 * multiplexing power save, use the active count for rx chain count.
2154 */
2155static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
2156{
2157 /* # Rx chains when idling, depending on SMPS mode */
2158 switch (priv->current_ht_config.smps) {
2159 case IEEE80211_SMPS_STATIC:
2160 case IEEE80211_SMPS_DYNAMIC:
2161 return IWL_NUM_IDLE_CHAINS_SINGLE;
2162 case IEEE80211_SMPS_OFF:
2163 return active_cnt;
2164 default:
2165 WARN(1, "invalid SMPS mode %d",
2166 priv->current_ht_config.smps);
2167 return active_cnt;
2168 }
2169}
2170
2171/* up to 4 chains */
2172static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
2173{
2174 u8 res;
2175 res = (chain_bitmap & BIT(0)) >> 0;
2176 res += (chain_bitmap & BIT(1)) >> 1;
2177 res += (chain_bitmap & BIT(2)) >> 2;
2178 res += (chain_bitmap & BIT(3)) >> 3;
2179 return res;
2180}
2181
2182/**
2183 * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
2184 *
2185 * Selects how many and which Rx receivers/antennas/chains to use.
2186 * This should not be used for scan command ... it puts data in wrong place.
2187 */
2188void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
2189{
2190 bool is_single = is_single_rx_stream(priv);
2191 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
2192 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
2193 u32 active_chains;
2194 u16 rx_chain;
2195
2196 /* Tell uCode which antennas are actually connected.
2197 * Before first association, we assume all antennas are connected.
2198 * Just after first association, iwl_chain_noise_calibration()
2199 * checks which antennas actually *are* connected. */
2200 if (priv->chain_noise_data.active_chains)
2201 active_chains = priv->chain_noise_data.active_chains;
2202 else
2203 active_chains = priv->hw_params.valid_rx_ant;
2204
2205 if (priv->cfg->bt_params &&
2206 priv->cfg->bt_params->advanced_bt_coexist &&
2207 (priv->bt_full_concurrent ||
2208 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2209 /*
2210 * only use chain 'A' in bt high traffic load or
2211 * full concurrency mode
2212 */
2213 active_chains = first_antenna(active_chains);
2214 }
2215
2216 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
2217
2218 /* How many receivers should we use? */
2219 active_rx_cnt = iwl_get_active_rx_chain_count(priv);
2220 idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
2221
2222
2223 /* correct rx chain count according hw settings
2224 * and chain noise calibration
2225 */
2226 valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
2227 if (valid_rx_cnt < active_rx_cnt)
2228 active_rx_cnt = valid_rx_cnt;
2229
2230 if (valid_rx_cnt < idle_rx_cnt)
2231 idle_rx_cnt = valid_rx_cnt;
2232
2233 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
2234 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
2235
2236 ctx->staging.rx_chain = cpu_to_le16(rx_chain);
2237
2238 if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
2239 ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
2240 else
2241 ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
2242
2243 IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
2244 ctx->staging.rx_chain,
2245 active_rx_cnt, idle_rx_cnt);
2246
2247 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
2248 active_rx_cnt < idle_rx_cnt);
2249}
Johannes Bergfacd9822010-09-22 18:02:05 +02002250
2251u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
2252{
2253 int i;
2254 u8 ind = ant;
2255
2256 if (priv->band == IEEE80211_BAND_2GHZ &&
2257 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
2258 return 0;
2259
2260 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
2261 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
2262 if (valid & BIT(ind))
2263 return ind;
2264 }
2265 return ant;
2266}
Johannes Bergfed73292010-09-22 18:02:06 +02002267
2268static const char *get_csr_string(int cmd)
2269{
2270 switch (cmd) {
2271 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2272 IWL_CMD(CSR_INT_COALESCING);
2273 IWL_CMD(CSR_INT);
2274 IWL_CMD(CSR_INT_MASK);
2275 IWL_CMD(CSR_FH_INT_STATUS);
2276 IWL_CMD(CSR_GPIO_IN);
2277 IWL_CMD(CSR_RESET);
2278 IWL_CMD(CSR_GP_CNTRL);
2279 IWL_CMD(CSR_HW_REV);
2280 IWL_CMD(CSR_EEPROM_REG);
2281 IWL_CMD(CSR_EEPROM_GP);
2282 IWL_CMD(CSR_OTP_GP_REG);
2283 IWL_CMD(CSR_GIO_REG);
2284 IWL_CMD(CSR_GP_UCODE_REG);
2285 IWL_CMD(CSR_GP_DRIVER_REG);
2286 IWL_CMD(CSR_UCODE_DRV_GP1);
2287 IWL_CMD(CSR_UCODE_DRV_GP2);
2288 IWL_CMD(CSR_LED_REG);
2289 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2290 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2291 IWL_CMD(CSR_ANA_PLL_CFG);
2292 IWL_CMD(CSR_HW_REV_WA_REG);
2293 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2294 default:
2295 return "UNKNOWN";
2296 }
2297}
2298
2299void iwl_dump_csr(struct iwl_priv *priv)
2300{
2301 int i;
Joe Perches20407ed2010-11-20 18:38:57 -08002302 static const u32 csr_tbl[] = {
Johannes Bergfed73292010-09-22 18:02:06 +02002303 CSR_HW_IF_CONFIG_REG,
2304 CSR_INT_COALESCING,
2305 CSR_INT,
2306 CSR_INT_MASK,
2307 CSR_FH_INT_STATUS,
2308 CSR_GPIO_IN,
2309 CSR_RESET,
2310 CSR_GP_CNTRL,
2311 CSR_HW_REV,
2312 CSR_EEPROM_REG,
2313 CSR_EEPROM_GP,
2314 CSR_OTP_GP_REG,
2315 CSR_GIO_REG,
2316 CSR_GP_UCODE_REG,
2317 CSR_GP_DRIVER_REG,
2318 CSR_UCODE_DRV_GP1,
2319 CSR_UCODE_DRV_GP2,
2320 CSR_LED_REG,
2321 CSR_DRAM_INT_TBL_REG,
2322 CSR_GIO_CHICKEN_BITS,
2323 CSR_ANA_PLL_CFG,
2324 CSR_HW_REV_WA_REG,
2325 CSR_DBG_HPET_MEM_REG
2326 };
2327 IWL_ERR(priv, "CSR values:\n");
2328 IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
2329 "CSR_INT_PERIODIC_REG)\n");
2330 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2331 IWL_ERR(priv, " %25s: 0X%08x\n",
2332 get_csr_string(csr_tbl[i]),
2333 iwl_read32(priv, csr_tbl[i]));
2334 }
2335}
Johannes Berg84fac3d2010-09-22 18:02:07 +02002336
2337static const char *get_fh_string(int cmd)
2338{
2339 switch (cmd) {
2340 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
2341 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
2342 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
2343 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
2344 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
2345 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
2346 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
2347 IWL_CMD(FH_TSSR_TX_STATUS_REG);
2348 IWL_CMD(FH_TSSR_TX_ERROR_REG);
2349 default:
2350 return "UNKNOWN";
2351 }
2352}
2353
2354int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
2355{
2356 int i;
2357#ifdef CONFIG_IWLWIFI_DEBUG
2358 int pos = 0;
2359 size_t bufsz = 0;
2360#endif
Joe Perches20407ed2010-11-20 18:38:57 -08002361 static const u32 fh_tbl[] = {
Johannes Berg84fac3d2010-09-22 18:02:07 +02002362 FH_RSCSR_CHNL0_STTS_WPTR_REG,
2363 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
2364 FH_RSCSR_CHNL0_WPTR,
2365 FH_MEM_RCSR_CHNL0_CONFIG_REG,
2366 FH_MEM_RSSR_SHARED_CTRL_REG,
2367 FH_MEM_RSSR_RX_STATUS_REG,
2368 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
2369 FH_TSSR_TX_STATUS_REG,
2370 FH_TSSR_TX_ERROR_REG
2371 };
2372#ifdef CONFIG_IWLWIFI_DEBUG
2373 if (display) {
2374 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
2375 *buf = kmalloc(bufsz, GFP_KERNEL);
2376 if (!*buf)
2377 return -ENOMEM;
2378 pos += scnprintf(*buf + pos, bufsz - pos,
2379 "FH register values:\n");
2380 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2381 pos += scnprintf(*buf + pos, bufsz - pos,
2382 " %34s: 0X%08x\n",
2383 get_fh_string(fh_tbl[i]),
2384 iwl_read_direct32(priv, fh_tbl[i]));
2385 }
2386 return pos;
2387 }
2388#endif
2389 IWL_ERR(priv, "FH register values:\n");
2390 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2391 IWL_ERR(priv, " %34s: 0X%08x\n",
2392 get_fh_string(fh_tbl[i]),
2393 iwl_read_direct32(priv, fh_tbl[i]));
2394 }
2395 return 0;
2396}
Johannes Berg7194207c2011-01-04 16:22:00 -08002397
2398/* notification wait support */
2399void iwlagn_init_notification_wait(struct iwl_priv *priv,
2400 struct iwl_notification_wait *wait_entry,
2401 void (*fn)(struct iwl_priv *priv,
2402 struct iwl_rx_packet *pkt),
2403 u8 cmd)
2404{
2405 wait_entry->fn = fn;
2406 wait_entry->cmd = cmd;
2407 wait_entry->triggered = false;
2408
2409 spin_lock_bh(&priv->_agn.notif_wait_lock);
2410 list_add(&wait_entry->list, &priv->_agn.notif_waits);
2411 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2412}
2413
2414signed long iwlagn_wait_notification(struct iwl_priv *priv,
2415 struct iwl_notification_wait *wait_entry,
2416 unsigned long timeout)
2417{
2418 int ret;
2419
2420 ret = wait_event_timeout(priv->_agn.notif_waitq,
2421 &wait_entry->triggered,
2422 timeout);
2423
2424 spin_lock_bh(&priv->_agn.notif_wait_lock);
2425 list_del(&wait_entry->list);
2426 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2427
2428 return ret;
2429}
2430
2431void iwlagn_remove_notification(struct iwl_priv *priv,
2432 struct iwl_notification_wait *wait_entry)
2433{
2434 spin_lock_bh(&priv->_agn.notif_wait_lock);
2435 list_del(&wait_entry->list);
2436 spin_unlock_bh(&priv->_agn.notif_wait_lock);
2437}