blob: b01d81a3550b418d11950f8ba06d6e8566be558f [file] [log] [blame]
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Wey-Yi Guy8d801082010-03-17 13:34:36 -070029#include <linux/etherdevice.h>
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
33#include <linux/sched.h>
34
35#include "iwl-dev.h"
36#include "iwl-core.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39#include "iwl-agn-hw.h"
40#include "iwl-agn.h"
Johannes Berg1fa61b22010-04-28 08:44:52 -070041#include "iwl-sta.h"
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070042
Wey-Yi Guy898dade2010-09-20 09:12:33 -070043static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070044{
45 return le32_to_cpup((__le32 *)&tx_resp->status +
46 tx_resp->frame_count) & MAX_SN;
47}
48
Wey-Yi Guy91835ba2010-09-05 10:49:41 -070049static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
50{
51 status &= TX_STATUS_MSK;
52
53 switch (status) {
54 case TX_STATUS_POSTPONE_DELAY:
55 priv->_agn.reply_tx_stats.pp_delay++;
56 break;
57 case TX_STATUS_POSTPONE_FEW_BYTES:
58 priv->_agn.reply_tx_stats.pp_few_bytes++;
59 break;
60 case TX_STATUS_POSTPONE_BT_PRIO:
61 priv->_agn.reply_tx_stats.pp_bt_prio++;
62 break;
63 case TX_STATUS_POSTPONE_QUIET_PERIOD:
64 priv->_agn.reply_tx_stats.pp_quiet_period++;
65 break;
66 case TX_STATUS_POSTPONE_CALC_TTAK:
67 priv->_agn.reply_tx_stats.pp_calc_ttak++;
68 break;
69 case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
70 priv->_agn.reply_tx_stats.int_crossed_retry++;
71 break;
72 case TX_STATUS_FAIL_SHORT_LIMIT:
73 priv->_agn.reply_tx_stats.short_limit++;
74 break;
75 case TX_STATUS_FAIL_LONG_LIMIT:
76 priv->_agn.reply_tx_stats.long_limit++;
77 break;
78 case TX_STATUS_FAIL_FIFO_UNDERRUN:
79 priv->_agn.reply_tx_stats.fifo_underrun++;
80 break;
81 case TX_STATUS_FAIL_DRAIN_FLOW:
82 priv->_agn.reply_tx_stats.drain_flow++;
83 break;
84 case TX_STATUS_FAIL_RFKILL_FLUSH:
85 priv->_agn.reply_tx_stats.rfkill_flush++;
86 break;
87 case TX_STATUS_FAIL_LIFE_EXPIRE:
88 priv->_agn.reply_tx_stats.life_expire++;
89 break;
90 case TX_STATUS_FAIL_DEST_PS:
91 priv->_agn.reply_tx_stats.dest_ps++;
92 break;
93 case TX_STATUS_FAIL_HOST_ABORTED:
94 priv->_agn.reply_tx_stats.host_abort++;
95 break;
96 case TX_STATUS_FAIL_BT_RETRY:
97 priv->_agn.reply_tx_stats.bt_retry++;
98 break;
99 case TX_STATUS_FAIL_STA_INVALID:
100 priv->_agn.reply_tx_stats.sta_invalid++;
101 break;
102 case TX_STATUS_FAIL_FRAG_DROPPED:
103 priv->_agn.reply_tx_stats.frag_drop++;
104 break;
105 case TX_STATUS_FAIL_TID_DISABLE:
106 priv->_agn.reply_tx_stats.tid_disable++;
107 break;
108 case TX_STATUS_FAIL_FIFO_FLUSHED:
109 priv->_agn.reply_tx_stats.fifo_flush++;
110 break;
111 case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
112 priv->_agn.reply_tx_stats.insuff_cf_poll++;
113 break;
Wey-Yi Guy1d270072010-09-07 12:42:20 -0700114 case TX_STATUS_FAIL_PASSIVE_NO_RX:
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700115 priv->_agn.reply_tx_stats.fail_hw_drop++;
116 break;
Wey-Yi Guy1d270072010-09-07 12:42:20 -0700117 case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700118 priv->_agn.reply_tx_stats.sta_color_mismatch++;
119 break;
120 default:
121 priv->_agn.reply_tx_stats.unknown++;
122 break;
123 }
124}
125
Wey-Yi Guy814665f2010-09-05 10:49:44 -0700126static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
127{
128 status &= AGG_TX_STATUS_MSK;
129
130 switch (status) {
131 case AGG_TX_STATE_UNDERRUN_MSK:
132 priv->_agn.reply_agg_tx_stats.underrun++;
133 break;
134 case AGG_TX_STATE_BT_PRIO_MSK:
135 priv->_agn.reply_agg_tx_stats.bt_prio++;
136 break;
137 case AGG_TX_STATE_FEW_BYTES_MSK:
138 priv->_agn.reply_agg_tx_stats.few_bytes++;
139 break;
140 case AGG_TX_STATE_ABORT_MSK:
141 priv->_agn.reply_agg_tx_stats.abort++;
142 break;
143 case AGG_TX_STATE_LAST_SENT_TTL_MSK:
144 priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
145 break;
146 case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
147 priv->_agn.reply_agg_tx_stats.last_sent_try++;
148 break;
149 case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
150 priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
151 break;
152 case AGG_TX_STATE_SCD_QUERY_MSK:
153 priv->_agn.reply_agg_tx_stats.scd_query++;
154 break;
155 case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
156 priv->_agn.reply_agg_tx_stats.bad_crc32++;
157 break;
158 case AGG_TX_STATE_RESPONSE_MSK:
159 priv->_agn.reply_agg_tx_stats.response++;
160 break;
161 case AGG_TX_STATE_DUMP_TX_MSK:
162 priv->_agn.reply_agg_tx_stats.dump_tx++;
163 break;
164 case AGG_TX_STATE_DELAY_TX_MSK:
165 priv->_agn.reply_agg_tx_stats.delay_tx++;
166 break;
167 default:
168 priv->_agn.reply_agg_tx_stats.unknown++;
169 break;
170 }
171}
172
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700173static void iwlagn_set_tx_status(struct iwl_priv *priv,
174 struct ieee80211_tx_info *info,
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700175 struct iwlagn_tx_resp *tx_resp,
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700176 int txq_id, bool is_agg)
177{
178 u16 status = le16_to_cpu(tx_resp->status.status);
179
180 info->status.rates[0].count = tx_resp->failure_frame + 1;
181 if (is_agg)
182 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
183 info->flags |= iwl_tx_status_to_mac80211(status);
184 iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
185 info);
Wey-Yi Guy91835ba2010-09-05 10:49:41 -0700186 if (!iwl_is_tx_success(status))
187 iwlagn_count_tx_err_status(priv, status);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700188
189 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
190 "0x%x retries %d\n",
191 txq_id,
192 iwl_get_tx_fail_reason(status), status,
193 le32_to_cpu(tx_resp->rate_n_flags),
194 tx_resp->failure_frame);
195}
196
Wey-Yi Guye1b3fa02010-09-05 10:49:43 -0700197#ifdef CONFIG_IWLWIFI_DEBUG
198#define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
199
200const char *iwl_get_agg_tx_fail_reason(u16 status)
201{
202 status &= AGG_TX_STATUS_MSK;
203 switch (status) {
204 case AGG_TX_STATE_TRANSMITTED:
205 return "SUCCESS";
206 AGG_TX_STATE_FAIL(UNDERRUN_MSK);
207 AGG_TX_STATE_FAIL(BT_PRIO_MSK);
208 AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
209 AGG_TX_STATE_FAIL(ABORT_MSK);
210 AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
211 AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
212 AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
213 AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
214 AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
215 AGG_TX_STATE_FAIL(RESPONSE_MSK);
216 AGG_TX_STATE_FAIL(DUMP_TX_MSK);
217 AGG_TX_STATE_FAIL(DELAY_TX_MSK);
218 }
219
220 return "UNKNOWN";
221}
222#endif /* CONFIG_IWLWIFI_DEBUG */
223
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700224static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
225 struct iwl_ht_agg *agg,
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700226 struct iwlagn_tx_resp *tx_resp,
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700227 int txq_id, u16 start_idx)
228{
229 u16 status;
230 struct agg_tx_status *frame_status = &tx_resp->status;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700231 struct ieee80211_hdr *hdr = NULL;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700232 int i, sh, idx;
233 u16 seq;
234
235 if (agg->wait_for_ba)
236 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
237
238 agg->frame_count = tx_resp->frame_count;
239 agg->start_idx = start_idx;
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700240 agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700241 agg->bitmap = 0;
242
243 /* # frames attempted by Tx command */
244 if (agg->frame_count == 1) {
245 /* Only one frame was attempted; no block-ack will arrive */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700246 idx = start_idx;
247
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700248 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
249 agg->frame_count, agg->start_idx, idx);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700250 iwlagn_set_tx_status(priv,
251 IEEE80211_SKB_CB(
252 priv->txq[txq_id].txb[idx].skb),
253 tx_resp, txq_id, true);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700254 agg->wait_for_ba = 0;
255 } else {
256 /* Two or more frames were attempted; expect block-ack */
257 u64 bitmap = 0;
Daniel Halperinf668da22010-05-25 10:22:49 -0700258
259 /*
260 * Start is the lowest frame sent. It may not be the first
261 * frame in the batch; we figure this out dynamically during
262 * the following loop.
263 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700264 int start = agg->start_idx;
265
266 /* Construct bit-map of pending frames within Tx window */
267 for (i = 0; i < agg->frame_count; i++) {
268 u16 sc;
269 status = le16_to_cpu(frame_status[i].status);
270 seq = le16_to_cpu(frame_status[i].sequence);
271 idx = SEQ_TO_INDEX(seq);
272 txq_id = SEQ_TO_QUEUE(seq);
273
Wey-Yi Guy814665f2010-09-05 10:49:44 -0700274 if (status & AGG_TX_STATUS_MSK)
275 iwlagn_count_agg_tx_err_status(priv, status);
276
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700277 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
278 AGG_TX_STATE_ABORT_MSK))
279 continue;
280
281 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
282 agg->frame_count, txq_id, idx);
Wey-Yi Guye1b3fa02010-09-05 10:49:43 -0700283 IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
284 "try-count (0x%08x)\n",
285 iwl_get_agg_tx_fail_reason(status),
286 status & AGG_TX_STATUS_MSK,
287 status & AGG_TX_TRY_MSK);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700288
289 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
290 if (!hdr) {
291 IWL_ERR(priv,
292 "BUG_ON idx doesn't point to valid skb"
293 " idx=%d, txq_id=%d\n", idx, txq_id);
294 return -1;
295 }
296
297 sc = le16_to_cpu(hdr->seq_ctrl);
298 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
299 IWL_ERR(priv,
300 "BUG_ON idx doesn't match seq control"
301 " idx=%d, seq_idx=%d, seq=%d\n",
302 idx, SEQ_TO_SN(sc),
303 hdr->seq_ctrl);
304 return -1;
305 }
306
307 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
308 i, idx, SEQ_TO_SN(sc));
309
Daniel Halperinf668da22010-05-25 10:22:49 -0700310 /*
311 * sh -> how many frames ahead of the starting frame is
312 * the current one?
313 *
314 * Note that all frames sent in the batch must be in a
315 * 64-frame window, so this number should be in [0,63].
316 * If outside of this window, then we've found a new
317 * "first" frame in the batch and need to change start.
318 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700319 sh = idx - start;
Daniel Halperinf668da22010-05-25 10:22:49 -0700320
321 /*
322 * If >= 64, out of window. start must be at the front
323 * of the circular buffer, idx must be near the end of
324 * the buffer, and idx is the new "first" frame. Shift
325 * the indices around.
326 */
327 if (sh >= 64) {
328 /* Shift bitmap by start - idx, wrapped */
329 sh = 0x100 - idx + start;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700330 bitmap = bitmap << sh;
Daniel Halperinf668da22010-05-25 10:22:49 -0700331 /* Now idx is the new start so sh = 0 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700332 sh = 0;
333 start = idx;
Daniel Halperinf668da22010-05-25 10:22:49 -0700334 /*
335 * If <= -64 then wraps the 256-pkt circular buffer
336 * (e.g., start = 255 and idx = 0, sh should be 1)
337 */
338 } else if (sh <= -64) {
339 sh = 0x100 - start + idx;
340 /*
341 * If < 0 but > -64, out of window. idx is before start
342 * but not wrapped. Shift the indices around.
343 */
344 } else if (sh < 0) {
345 /* Shift by how far start is ahead of idx */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700346 sh = start - idx;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700347 bitmap = bitmap << sh;
Daniel Halperinf668da22010-05-25 10:22:49 -0700348 /* Now idx is the new start so sh = 0 */
349 start = idx;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700350 sh = 0;
351 }
Daniel Halperinf668da22010-05-25 10:22:49 -0700352 /* Sequence number start + sh was sent in this batch */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700353 bitmap |= 1ULL << sh;
354 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
355 start, (unsigned long long)bitmap);
356 }
357
Daniel Halperinf668da22010-05-25 10:22:49 -0700358 /*
359 * Store the bitmap and possibly the new start, if we wrapped
360 * the buffer above
361 */
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700362 agg->bitmap = bitmap;
363 agg->start_idx = start;
364 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
365 agg->frame_count, agg->start_idx,
366 (unsigned long long)agg->bitmap);
367
368 if (bitmap)
369 agg->wait_for_ba = 1;
370 }
371 return 0;
372}
373
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700374void iwl_check_abort_status(struct iwl_priv *priv,
375 u8 frame_count, u32 status)
376{
377 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
Wey-Yi Guy65550632010-06-24 13:18:35 -0700378 IWL_ERR(priv, "Tx flush command to flush out all frames\n");
379 if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
380 queue_work(priv->workqueue, &priv->tx_flush);
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700381 }
382}
383
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700384static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
385 struct iwl_rx_mem_buffer *rxb)
386{
387 struct iwl_rx_packet *pkt = rxb_addr(rxb);
388 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
389 int txq_id = SEQ_TO_QUEUE(sequence);
390 int index = SEQ_TO_INDEX(sequence);
391 struct iwl_tx_queue *txq = &priv->txq[txq_id];
392 struct ieee80211_tx_info *info;
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700393 struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700394 u32 status = le16_to_cpu(tx_resp->status.status);
395 int tid;
396 int sta_id;
397 int freed;
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700398 unsigned long flags;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700399
400 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
401 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
402 "is out of range [0-%d] %d %d\n", txq_id,
403 index, txq->q.n_bd, txq->q.write_ptr,
404 txq->q.read_ptr);
405 return;
406 }
407
Johannes Bergff0d91c2010-05-17 02:37:34 -0700408 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700409 memset(&info->status, 0, sizeof(info->status));
410
Wey-Yi Guy898dade2010-09-20 09:12:33 -0700411 tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
412 IWLAGN_TX_RES_TID_POS;
413 sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
414 IWLAGN_TX_RES_RA_POS;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700415
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700416 spin_lock_irqsave(&priv->sta_lock, flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700417 if (txq->sched_retry) {
418 const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700419 struct iwl_ht_agg *agg;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700420
421 agg = &priv->stations[sta_id].tid[tid].agg;
Wey-Yi Guyc6c996b2010-08-23 07:57:06 -0700422 /*
423 * If the BT kill count is non-zero, we'll get this
424 * notification again.
425 */
426 if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700427 priv->cfg->bt_params &&
428 priv->cfg->bt_params->advanced_bt_coexist) {
Wey-Yi Guyc6c996b2010-08-23 07:57:06 -0700429 IWL_WARN(priv, "receive reply tx with bt_kill\n");
430 }
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700431 iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
432
433 /* check if BAR is needed */
434 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
435 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
436
437 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
438 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
439 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
440 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
441 scd_ssn , index, txq_id, txq->swq_id);
442
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700443 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700444 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
445
446 if (priv->mac80211_registered &&
447 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
448 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
449 if (agg->state == IWL_AGG_OFF)
450 iwl_wake_queue(priv, txq_id);
451 else
452 iwl_wake_queue(priv, txq->swq_id);
453 }
454 }
455 } else {
456 BUG_ON(txq_id != txq->swq_id);
Wey-Yi Guy743e0152010-09-04 09:00:14 -0700457 iwlagn_set_tx_status(priv, info, tx_resp, txq_id, false);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700458 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700459 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
460
461 if (priv->mac80211_registered &&
462 (iwl_queue_space(&txq->q) > txq->q.low_mark))
463 iwl_wake_queue(priv, txq_id);
464 }
465
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700466 iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700467
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700468 iwl_check_abort_status(priv, tx_resp->frame_count, status);
Reinette Chatre9c5ac092010-05-05 02:26:06 -0700469 spin_unlock_irqrestore(&priv->sta_lock, flags);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700470}
471
472void iwlagn_rx_handler_setup(struct iwl_priv *priv)
473{
474 /* init calibration handlers */
475 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
476 iwlagn_rx_calib_result;
477 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
478 iwlagn_rx_calib_complete;
479 priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
480}
481
482void iwlagn_setup_deferred_work(struct iwl_priv *priv)
483{
484 /* in agn, the tx power calibration is done in uCode */
485 priv->disable_tx_power_cal = 1;
486}
487
488int iwlagn_hw_valid_rtc_data_addr(u32 addr)
489{
490 return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
491 (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
492}
493
494int iwlagn_send_tx_power(struct iwl_priv *priv)
495{
Wey-Yi Guyab63c682010-09-20 09:12:31 -0700496 struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700497 u8 tx_ant_cfg_cmd;
498
Stanislaw Gruszka4beeba72010-10-25 10:34:50 +0200499 if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
500 "TX Power requested while scanning!\n"))
501 return -EAGAIN;
502
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700503 /* half dBm need to multiply */
504 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
505
506 if (priv->tx_power_lmt_in_half_dbm &&
507 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
508 /*
509 * For the newer devices which using enhanced/extend tx power
510 * table in EEPROM, the format is in half dBm. driver need to
511 * convert to dBm format before report to mac80211.
512 * By doing so, there is a possibility of 1/2 dBm resolution
513 * lost. driver will perform "round-up" operation before
514 * reporting, but it will cause 1/2 dBm tx power over the
515 * regulatory limit. Perform the checking here, if the
516 * "tx_power_user_lmt" is higher than EEPROM value (in
517 * half-dBm format), lower the tx power based on EEPROM
518 */
519 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
520 }
Wey-Yi Guyab63c682010-09-20 09:12:31 -0700521 tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
522 tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700523
524 if (IWL_UCODE_API(priv->ucode_ver) == 1)
525 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
526 else
527 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
528
Stanislaw Gruszka4cbf1b12010-10-22 17:04:25 +0200529 return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
530 &tx_power_cmd);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700531}
532
533void iwlagn_temperature(struct iwl_priv *priv)
534{
535 /* store temperature from statistics (in Celsius) */
Wey-Yi Guyf3aebee2010-06-14 17:09:54 -0700536 priv->temperature =
Wey-Yi Guy325322e2010-07-14 08:07:27 -0700537 le32_to_cpu(priv->_agn.statistics.general.common.temperature);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700538 iwl_tt_handler(priv);
539}
540
541u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
542{
543 struct iwl_eeprom_calib_hdr {
544 u8 version;
545 u8 pa_type;
546 u16 voltage;
547 } *hdr;
548
549 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700550 EEPROM_CALIB_ALL);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700551 return hdr->version;
552
553}
554
555/*
556 * EEPROM
557 */
558static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
559{
560 u16 offset = 0;
561
562 if ((address & INDIRECT_ADDRESS) == 0)
563 return address;
564
565 switch (address & INDIRECT_TYPE_MSK) {
566 case INDIRECT_HOST:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700567 offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700568 break;
569 case INDIRECT_GENERAL:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700570 offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700571 break;
572 case INDIRECT_REGULATORY:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700573 offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700574 break;
575 case INDIRECT_CALIBRATION:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700576 offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700577 break;
578 case INDIRECT_PROCESS_ADJST:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700579 offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700580 break;
581 case INDIRECT_OTHERS:
Wey-Yi Guy7944f8e2010-04-06 21:10:33 -0700582 offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700583 break;
584 default:
585 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
586 address & INDIRECT_TYPE_MSK);
587 break;
588 }
589
590 /* translate the offset from words to byte */
591 return (address & ADDRESS_MSK) + (offset << 1);
592}
593
594const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
595 size_t offset)
596{
597 u32 address = eeprom_indirect_address(priv, offset);
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700598 BUG_ON(address >= priv->cfg->base_params->eeprom_size);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700599 return &priv->eeprom[address];
600}
Wey-Yi Guy348ee7cd2010-03-16 12:37:27 -0700601
602struct iwl_mod_params iwlagn_mod_params = {
603 .amsdu_size_8K = 1,
604 .restart_fw = 1,
605 /* the rest are 0 by default */
606};
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700607
608void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
609{
610 unsigned long flags;
611 int i;
612 spin_lock_irqsave(&rxq->lock, flags);
613 INIT_LIST_HEAD(&rxq->rx_free);
614 INIT_LIST_HEAD(&rxq->rx_used);
615 /* Fill the rx_used queue with _all_ of the Rx buffers */
616 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
617 /* In the reset function, these buffers may have been allocated
618 * to an SKB, so we need to unmap and free potential storage */
619 if (rxq->pool[i].page != NULL) {
620 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
621 PAGE_SIZE << priv->hw_params.rx_page_order,
622 PCI_DMA_FROMDEVICE);
623 __iwl_free_pages(priv, rxq->pool[i].page);
624 rxq->pool[i].page = NULL;
625 }
626 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
627 }
628
Zhu Yi6aac74b2010-03-22 19:33:41 -0700629 for (i = 0; i < RX_QUEUE_SIZE; i++)
630 rxq->queue[i] = NULL;
631
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700632 /* Set us so that we have processed and used all buffers, but have
633 * not restocked the Rx queue with fresh buffers */
634 rxq->read = rxq->write = 0;
635 rxq->write_actual = 0;
636 rxq->free_count = 0;
637 spin_unlock_irqrestore(&rxq->lock, flags);
638}
639
640int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
641{
642 u32 rb_size;
643 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
644 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
645
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -0700646 if (!priv->cfg->base_params->use_isr_legacy)
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700647 rb_timeout = RX_RB_TIMEOUT;
648
649 if (priv->cfg->mod_params->amsdu_size_8K)
650 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
651 else
652 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
653
654 /* Stop Rx DMA */
655 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
656
657 /* Reset driver's Rx queue write index */
658 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
659
660 /* Tell device where to find RBD circular buffer in DRAM */
661 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700662 (u32)(rxq->bd_dma >> 8));
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700663
664 /* Tell device where in DRAM to update its Rx status */
665 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
666 rxq->rb_stts_dma >> 4);
667
668 /* Enable Rx DMA
669 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
670 * the credit mechanism in 5000 HW RX FIFO
671 * Direct rx interrupts to hosts
672 * Rx buffer size 4 or 8k
673 * RB timeout 0x10
674 * 256 RBDs
675 */
676 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
677 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
678 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
679 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
680 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
681 rb_size|
682 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
683 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
684
685 /* Set interrupt coalescing timer to default (2048 usecs) */
686 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
687
688 return 0;
689}
690
Johannes Berg9597eba2010-09-22 18:02:09 +0200691static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
692{
693/*
694 * (for documentation purposes)
695 * to set power to V_AUX, do:
696
697 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
698 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
699 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
700 ~APMG_PS_CTRL_MSK_PWR_SRC);
701 */
702
703 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
704 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
705 ~APMG_PS_CTRL_MSK_PWR_SRC);
706}
707
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700708int iwlagn_hw_nic_init(struct iwl_priv *priv)
709{
710 unsigned long flags;
711 struct iwl_rx_queue *rxq = &priv->rxq;
712 int ret;
713
714 /* nic_init */
715 spin_lock_irqsave(&priv->lock, flags);
716 priv->cfg->ops->lib->apm_ops.init(priv);
717
718 /* Set interrupt coalescing calibration timer to default (512 usecs) */
719 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
720
721 spin_unlock_irqrestore(&priv->lock, flags);
722
Johannes Berg9597eba2010-09-22 18:02:09 +0200723 iwlagn_set_pwr_vmain(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700724
725 priv->cfg->ops->lib->apm_ops.config(priv);
726
727 /* Allocate the RX queue, or reset if it is already allocated */
728 if (!rxq->bd) {
729 ret = iwl_rx_queue_alloc(priv);
730 if (ret) {
731 IWL_ERR(priv, "Unable to initialize Rx queue\n");
732 return -ENOMEM;
733 }
734 } else
735 iwlagn_rx_queue_reset(priv, rxq);
736
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700737 iwlagn_rx_replenish(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700738
739 iwlagn_rx_init(priv, rxq);
740
741 spin_lock_irqsave(&priv->lock, flags);
742
743 rxq->need_update = 1;
744 iwl_rx_queue_update_write_ptr(priv, rxq);
745
746 spin_unlock_irqrestore(&priv->lock, flags);
747
Zhu Yi470058e2010-04-02 13:38:54 -0700748 /* Allocate or reset and init all Tx and Command queues */
749 if (!priv->txq) {
750 ret = iwlagn_txq_ctx_alloc(priv);
751 if (ret)
752 return ret;
753 } else
754 iwlagn_txq_ctx_reset(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700755
756 set_bit(STATUS_INIT, &priv->status);
757
758 return 0;
759}
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700760
761/**
762 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
763 */
764static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
765 dma_addr_t dma_addr)
766{
767 return cpu_to_le32((u32)(dma_addr >> 8));
768}
769
770/**
771 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
772 *
773 * If there are slots in the RX queue that need to be restocked,
774 * and we have free pre-allocated buffers, fill the ranks as much
775 * as we can, pulling from rx_free.
776 *
777 * This moves the 'write' index forward to catch up with 'processed', and
778 * also updates the memory address in the firmware to reference the new
779 * target buffer.
780 */
781void iwlagn_rx_queue_restock(struct iwl_priv *priv)
782{
783 struct iwl_rx_queue *rxq = &priv->rxq;
784 struct list_head *element;
785 struct iwl_rx_mem_buffer *rxb;
786 unsigned long flags;
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700787
788 spin_lock_irqsave(&rxq->lock, flags);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700789 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
Zhu Yi6aac74b2010-03-22 19:33:41 -0700790 /* The overwritten rxb must be a used one */
791 rxb = rxq->queue[rxq->write];
792 BUG_ON(rxb && rxb->page);
793
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700794 /* Get next free Rx buffer, remove from free list */
795 element = rxq->rx_free.next;
796 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
797 list_del(element);
798
799 /* Point to Rx buffer via next RBD in circular buffer */
800 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
801 rxb->page_dma);
802 rxq->queue[rxq->write] = rxb;
803 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
804 rxq->free_count--;
805 }
806 spin_unlock_irqrestore(&rxq->lock, flags);
807 /* If the pre-allocated buffer pool is dropping low, schedule to
808 * refill it */
809 if (rxq->free_count <= RX_LOW_WATERMARK)
810 queue_work(priv->workqueue, &priv->rx_replenish);
811
812
813 /* If we've added more space for the firmware to place data, tell it.
814 * Increment device's write pointer in multiples of 8. */
815 if (rxq->write_actual != (rxq->write & ~0x7)) {
816 spin_lock_irqsave(&rxq->lock, flags);
817 rxq->need_update = 1;
818 spin_unlock_irqrestore(&rxq->lock, flags);
819 iwl_rx_queue_update_write_ptr(priv, rxq);
820 }
821}
822
823/**
824 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
825 *
826 * When moving to rx_free an SKB is allocated for the slot.
827 *
828 * Also restock the Rx queue via iwl_rx_queue_restock.
829 * This is called as a scheduled work item (except for during initialization)
830 */
831void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
832{
833 struct iwl_rx_queue *rxq = &priv->rxq;
834 struct list_head *element;
835 struct iwl_rx_mem_buffer *rxb;
836 struct page *page;
837 unsigned long flags;
838 gfp_t gfp_mask = priority;
839
840 while (1) {
841 spin_lock_irqsave(&rxq->lock, flags);
842 if (list_empty(&rxq->rx_used)) {
843 spin_unlock_irqrestore(&rxq->lock, flags);
844 return;
845 }
846 spin_unlock_irqrestore(&rxq->lock, flags);
847
848 if (rxq->free_count > RX_LOW_WATERMARK)
849 gfp_mask |= __GFP_NOWARN;
850
851 if (priv->hw_params.rx_page_order > 0)
852 gfp_mask |= __GFP_COMP;
853
854 /* Alloc a new receive buffer */
855 page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
856 if (!page) {
857 if (net_ratelimit())
858 IWL_DEBUG_INFO(priv, "alloc_pages failed, "
859 "order: %d\n",
860 priv->hw_params.rx_page_order);
861
862 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
863 net_ratelimit())
864 IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
865 priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
866 rxq->free_count);
867 /* We don't reschedule replenish work here -- we will
868 * call the restock method and if it still needs
869 * more buffers it will schedule replenish */
870 return;
871 }
872
873 spin_lock_irqsave(&rxq->lock, flags);
874
875 if (list_empty(&rxq->rx_used)) {
876 spin_unlock_irqrestore(&rxq->lock, flags);
877 __free_pages(page, priv->hw_params.rx_page_order);
878 return;
879 }
880 element = rxq->rx_used.next;
881 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
882 list_del(element);
883
884 spin_unlock_irqrestore(&rxq->lock, flags);
885
Zhu Yi6aac74b2010-03-22 19:33:41 -0700886 BUG_ON(rxb->page);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700887 rxb->page = page;
888 /* Get physical address of the RB */
889 rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
890 PAGE_SIZE << priv->hw_params.rx_page_order,
891 PCI_DMA_FROMDEVICE);
892 /* dma address must be no more than 36 bits */
893 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
894 /* and also 256 byte aligned! */
895 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
896
897 spin_lock_irqsave(&rxq->lock, flags);
898
899 list_add_tail(&rxb->list, &rxq->rx_free);
900 rxq->free_count++;
901 priv->alloc_rxb_page++;
902
903 spin_unlock_irqrestore(&rxq->lock, flags);
904 }
905}
906
907void iwlagn_rx_replenish(struct iwl_priv *priv)
908{
909 unsigned long flags;
910
911 iwlagn_rx_allocate(priv, GFP_KERNEL);
912
913 spin_lock_irqsave(&priv->lock, flags);
914 iwlagn_rx_queue_restock(priv);
915 spin_unlock_irqrestore(&priv->lock, flags);
916}
917
918void iwlagn_rx_replenish_now(struct iwl_priv *priv)
919{
920 iwlagn_rx_allocate(priv, GFP_ATOMIC);
921
922 iwlagn_rx_queue_restock(priv);
923}
924
925/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
926 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
927 * This free routine walks the list of POOL entries and if SKB is set to
928 * non NULL it is unmapped and freed
929 */
930void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
931{
932 int i;
933 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
934 if (rxq->pool[i].page != NULL) {
935 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
936 PAGE_SIZE << priv->hw_params.rx_page_order,
937 PCI_DMA_FROMDEVICE);
938 __iwl_free_pages(priv, rxq->pool[i].page);
939 rxq->pool[i].page = NULL;
940 }
941 }
942
943 dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
Emmanuel Grumbachd5b25c92010-06-07 13:21:46 -0700944 rxq->bd_dma);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700945 dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
946 rxq->rb_stts, rxq->rb_stts_dma);
947 rxq->bd = NULL;
948 rxq->rb_stts = NULL;
949}
950
951int iwlagn_rxq_stop(struct iwl_priv *priv)
952{
953
954 /* stop Rx DMA */
955 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
956 iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
957 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
958
959 return 0;
960}
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700961
962int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
963{
964 int idx = 0;
965 int band_offset = 0;
966
967 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
968 if (rate_n_flags & RATE_MCS_HT_MSK) {
969 idx = (rate_n_flags & 0xff);
970 return idx;
971 /* Legacy rate format, search for match in table */
972 } else {
973 if (band == IEEE80211_BAND_5GHZ)
974 band_offset = IWL_FIRST_OFDM_RATE;
975 for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
976 if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
977 return idx - band_offset;
978 }
979
980 return -1;
981}
982
983/* Calc max signal level (dBm) among 3 possible receivers */
984static inline int iwlagn_calc_rssi(struct iwl_priv *priv,
985 struct iwl_rx_phy_res *rx_resp)
986{
987 return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
988}
989
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700990static u32 iwlagn_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
991{
992 u32 decrypt_out = 0;
993
994 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
995 RX_RES_STATUS_STATION_FOUND)
996 decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
997 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
998
999 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
1000
1001 /* packet was not encrypted */
1002 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
1003 RX_RES_STATUS_SEC_TYPE_NONE)
1004 return decrypt_out;
1005
1006 /* packet was encrypted with unknown alg */
1007 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
1008 RX_RES_STATUS_SEC_TYPE_ERR)
1009 return decrypt_out;
1010
1011 /* decryption was not done in HW */
1012 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
1013 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
1014 return decrypt_out;
1015
1016 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
1017
1018 case RX_RES_STATUS_SEC_TYPE_CCMP:
1019 /* alg is CCM: check MIC only */
1020 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
1021 /* Bad MIC */
1022 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
1023 else
1024 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
1025
1026 break;
1027
1028 case RX_RES_STATUS_SEC_TYPE_TKIP:
1029 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
1030 /* Bad TTAK */
1031 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
1032 break;
1033 }
1034 /* fall through if TTAK OK */
1035 default:
1036 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
1037 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
1038 else
1039 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
1040 break;
Joe Perchesee289b62010-05-17 22:47:34 -07001041 }
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001042
1043 IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
1044 decrypt_in, decrypt_out);
1045
1046 return decrypt_out;
1047}
1048
1049static void iwlagn_pass_packet_to_mac80211(struct iwl_priv *priv,
1050 struct ieee80211_hdr *hdr,
1051 u16 len,
1052 u32 ampdu_status,
1053 struct iwl_rx_mem_buffer *rxb,
1054 struct ieee80211_rx_status *stats)
1055{
1056 struct sk_buff *skb;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001057 __le16 fc = hdr->frame_control;
1058
1059 /* We only process data packets if the interface is open */
1060 if (unlikely(!priv->is_open)) {
1061 IWL_DEBUG_DROP_LIMIT(priv,
1062 "Dropping packet while interface is not open.\n");
1063 return;
1064 }
1065
1066 /* In case of HW accelerated crypto and bad decryption, drop */
1067 if (!priv->cfg->mod_params->sw_crypto &&
1068 iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
1069 return;
1070
Zhu Yiecdf94b2010-03-29 16:42:26 +08001071 skb = dev_alloc_skb(128);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001072 if (!skb) {
Zhu Yiecdf94b2010-03-29 16:42:26 +08001073 IWL_ERR(priv, "dev_alloc_skb failed\n");
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001074 return;
1075 }
1076
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001077 skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
1078
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001079 iwl_update_stats(priv, false, fc, len);
1080 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
1081
1082 ieee80211_rx(priv->hw, skb);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001083 priv->alloc_rxb_page--;
1084 rxb->page = NULL;
1085}
1086
1087/* Called for REPLY_RX (legacy ABG frames), or
1088 * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
1089void iwlagn_rx_reply_rx(struct iwl_priv *priv,
1090 struct iwl_rx_mem_buffer *rxb)
1091{
1092 struct ieee80211_hdr *header;
1093 struct ieee80211_rx_status rx_status;
1094 struct iwl_rx_packet *pkt = rxb_addr(rxb);
1095 struct iwl_rx_phy_res *phy_res;
1096 __le32 rx_pkt_status;
Emmanuel Grumbach2fb291e2010-06-07 13:21:47 -07001097 struct iwl_rx_mpdu_res_start *amsdu;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001098 u32 len;
1099 u32 ampdu_status;
1100 u32 rate_n_flags;
1101
1102 /**
1103 * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
1104 * REPLY_RX: physical layer info is in this buffer
1105 * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
1106 * command and cached in priv->last_phy_res
1107 *
1108 * Here we set up local variables depending on which command is
1109 * received.
1110 */
1111 if (pkt->hdr.cmd == REPLY_RX) {
1112 phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
1113 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
1114 + phy_res->cfg_phy_cnt);
1115
1116 len = le16_to_cpu(phy_res->byte_count);
1117 rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
1118 phy_res->cfg_phy_cnt + len);
1119 ampdu_status = le32_to_cpu(rx_pkt_status);
1120 } else {
Johannes Berg05d57522010-03-31 08:59:17 -07001121 if (!priv->_agn.last_phy_res_valid) {
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001122 IWL_ERR(priv, "MPDU frame without cached PHY data\n");
1123 return;
1124 }
Johannes Berg05d57522010-03-31 08:59:17 -07001125 phy_res = &priv->_agn.last_phy_res;
Emmanuel Grumbach2fb291e2010-06-07 13:21:47 -07001126 amsdu = (struct iwl_rx_mpdu_res_start *)pkt->u.raw;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001127 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
1128 len = le16_to_cpu(amsdu->byte_count);
1129 rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
1130 ampdu_status = iwlagn_translate_rx_status(priv,
1131 le32_to_cpu(rx_pkt_status));
1132 }
1133
1134 if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
1135 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
1136 phy_res->cfg_phy_cnt);
1137 return;
1138 }
1139
1140 if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
1141 !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
1142 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
1143 le32_to_cpu(rx_pkt_status));
1144 return;
1145 }
1146
1147 /* This will be used in several places later */
1148 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
1149
1150 /* rx_status carries information about the packet to mac80211 */
1151 rx_status.mactime = le64_to_cpu(phy_res->timestamp);
1152 rx_status.freq =
1153 ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel));
1154 rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
1155 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1156 rx_status.rate_idx =
1157 iwlagn_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
1158 rx_status.flag = 0;
1159
1160 /* TSF isn't reliable. In order to allow smooth user experience,
1161 * this W/A doesn't propagate it to the mac80211 */
1162 /*rx_status.flag |= RX_FLAG_TSFT;*/
1163
1164 priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
1165
1166 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
1167 rx_status.signal = iwlagn_calc_rssi(priv, phy_res);
1168
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001169 iwl_dbg_log_rx_data_frame(priv, len, header);
Johannes Berged1b6e92010-03-18 09:58:27 -07001170 IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, TSF %llu\n",
1171 rx_status.signal, (unsigned long long)rx_status.mactime);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001172
1173 /*
1174 * "antenna number"
1175 *
1176 * It seems that the antenna field in the phy flags value
1177 * is actually a bit field. This is undefined by radiotap,
1178 * it wants an actual antenna number but I always get "7"
1179 * for most legacy frames I receive indicating that the
1180 * same frame was received on all three RX chains.
1181 *
1182 * I think this field should be removed in favor of a
1183 * new 802.11n radiotap field "RX chains" that is defined
1184 * as a bitmask.
1185 */
1186 rx_status.antenna =
1187 (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
1188 >> RX_RES_PHY_FLAGS_ANTENNA_POS;
1189
1190 /* set the preamble flag if appropriate */
1191 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
1192 rx_status.flag |= RX_FLAG_SHORTPRE;
1193
1194 /* Set up the HT phy flags */
1195 if (rate_n_flags & RATE_MCS_HT_MSK)
1196 rx_status.flag |= RX_FLAG_HT;
1197 if (rate_n_flags & RATE_MCS_HT40_MSK)
1198 rx_status.flag |= RX_FLAG_40MHZ;
1199 if (rate_n_flags & RATE_MCS_SGI_MSK)
1200 rx_status.flag |= RX_FLAG_SHORT_GI;
1201
1202 iwlagn_pass_packet_to_mac80211(priv, header, len, ampdu_status,
1203 rxb, &rx_status);
1204}
1205
1206/* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
1207 * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
1208void iwlagn_rx_reply_rx_phy(struct iwl_priv *priv,
Johannes Berg05d57522010-03-31 08:59:17 -07001209 struct iwl_rx_mem_buffer *rxb)
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001210{
1211 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Johannes Berg05d57522010-03-31 08:59:17 -07001212 priv->_agn.last_phy_res_valid = true;
1213 memcpy(&priv->_agn.last_phy_res, pkt->u.raw,
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001214 sizeof(struct iwl_rx_phy_res));
1215}
Johannes Bergb6e4c552010-04-06 04:12:42 -07001216
1217static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
Johannes Berg1dda6d22010-04-29 04:43:06 -07001218 struct ieee80211_vif *vif,
1219 enum ieee80211_band band,
1220 struct iwl_scan_channel *scan_ch)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001221{
1222 const struct ieee80211_supported_band *sband;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001223 u16 passive_dwell = 0;
1224 u16 active_dwell = 0;
Abhijeet Kolekar14023642010-06-02 21:15:10 -07001225 int added = 0;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001226 u16 channel = 0;
1227
1228 sband = iwl_get_hw_mode(priv, band);
1229 if (!sband) {
1230 IWL_ERR(priv, "invalid band\n");
1231 return added;
1232 }
1233
1234 active_dwell = iwl_get_active_dwell_time(priv, band, 0);
Johannes Berg1dda6d22010-04-29 04:43:06 -07001235 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001236
1237 if (passive_dwell <= active_dwell)
1238 passive_dwell = active_dwell + 1;
1239
Abhijeet Kolekar14023642010-06-02 21:15:10 -07001240 channel = iwl_get_single_channel_number(priv, band);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001241 if (channel) {
1242 scan_ch->channel = cpu_to_le16(channel);
1243 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1244 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1245 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1246 /* Set txpower levels to defaults */
1247 scan_ch->dsp_atten = 110;
1248 if (band == IEEE80211_BAND_5GHZ)
1249 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1250 else
1251 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1252 added++;
1253 } else
1254 IWL_ERR(priv, "no valid channel found\n");
1255 return added;
1256}
1257
1258static int iwl_get_channels_for_scan(struct iwl_priv *priv,
Johannes Berg1dda6d22010-04-29 04:43:06 -07001259 struct ieee80211_vif *vif,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001260 enum ieee80211_band band,
1261 u8 is_active, u8 n_probes,
1262 struct iwl_scan_channel *scan_ch)
1263{
1264 struct ieee80211_channel *chan;
1265 const struct ieee80211_supported_band *sband;
1266 const struct iwl_channel_info *ch_info;
1267 u16 passive_dwell = 0;
1268 u16 active_dwell = 0;
1269 int added, i;
1270 u16 channel;
1271
1272 sband = iwl_get_hw_mode(priv, band);
1273 if (!sband)
1274 return 0;
1275
1276 active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
Johannes Berg1dda6d22010-04-29 04:43:06 -07001277 passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001278
1279 if (passive_dwell <= active_dwell)
1280 passive_dwell = active_dwell + 1;
1281
1282 for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
1283 chan = priv->scan_request->channels[i];
1284
1285 if (chan->band != band)
1286 continue;
1287
Shanyu Zhao81e95432010-07-28 13:40:27 -07001288 channel = chan->hw_value;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001289 scan_ch->channel = cpu_to_le16(channel);
1290
1291 ch_info = iwl_get_channel_info(priv, band, channel);
1292 if (!is_channel_valid(ch_info)) {
1293 IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
1294 channel);
1295 continue;
1296 }
1297
1298 if (!is_active || is_channel_passive(ch_info) ||
1299 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
1300 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
1301 else
1302 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
1303
1304 if (n_probes)
1305 scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
1306
1307 scan_ch->active_dwell = cpu_to_le16(active_dwell);
1308 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
1309
1310 /* Set txpower levels to defaults */
1311 scan_ch->dsp_atten = 110;
1312
1313 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
1314 * power level:
1315 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
1316 */
1317 if (band == IEEE80211_BAND_5GHZ)
1318 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
1319 else
1320 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
1321
1322 IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
1323 channel, le32_to_cpu(scan_ch->type),
1324 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1325 "ACTIVE" : "PASSIVE",
1326 (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
1327 active_dwell : passive_dwell);
1328
1329 scan_ch++;
1330 added++;
1331 }
1332
1333 IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
1334 return added;
1335}
1336
Johannes Berg3eecce52010-09-13 14:46:33 +02001337int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001338{
1339 struct iwl_host_cmd cmd = {
1340 .id = REPLY_SCAN_CMD,
1341 .len = sizeof(struct iwl_scan_cmd),
1342 .flags = CMD_SIZE_HUGE,
1343 };
1344 struct iwl_scan_cmd *scan;
Johannes Berga194e322010-08-27 08:53:46 -07001345 struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
Johannes Bergb6e4c552010-04-06 04:12:42 -07001346 u32 rate_flags = 0;
1347 u16 cmd_len;
1348 u16 rx_chain = 0;
1349 enum ieee80211_band band;
1350 u8 n_probes = 0;
1351 u8 rx_ant = priv->hw_params.valid_rx_ant;
1352 u8 rate;
1353 bool is_active = false;
1354 int chan_mod;
1355 u8 active_chains;
Johannes Berg0e1654f2010-05-18 02:48:36 -07001356 u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
Johannes Berg3eecce52010-09-13 14:46:33 +02001357 int ret;
1358
1359 lockdep_assert_held(&priv->mutex);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001360
Johannes Berga194e322010-08-27 08:53:46 -07001361 if (vif)
1362 ctx = iwl_rxon_ctx_from_vif(vif);
1363
Johannes Bergb6e4c552010-04-06 04:12:42 -07001364 if (!priv->scan_cmd) {
1365 priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
1366 IWL_MAX_SCAN_SIZE, GFP_KERNEL);
1367 if (!priv->scan_cmd) {
1368 IWL_DEBUG_SCAN(priv,
1369 "fail to allocate memory for scan\n");
Johannes Berg3eecce52010-09-13 14:46:33 +02001370 return -ENOMEM;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001371 }
1372 }
1373 scan = priv->scan_cmd;
1374 memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
1375
1376 scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
1377 scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
1378
Johannes Berg246ed352010-08-23 10:46:32 +02001379 if (iwl_is_any_associated(priv)) {
Johannes Bergb6e4c552010-04-06 04:12:42 -07001380 u16 interval = 0;
1381 u32 extra;
1382 u32 suspend_time = 100;
1383 u32 scan_suspend_time = 100;
1384 unsigned long flags;
1385
1386 IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
1387 spin_lock_irqsave(&priv->lock, flags);
John W. Linvillea6e492b2010-07-22 15:24:56 -04001388 if (priv->is_internal_short_scan)
1389 interval = 0;
1390 else
1391 interval = vif->bss_conf.beacon_int;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001392 spin_unlock_irqrestore(&priv->lock, flags);
1393
1394 scan->suspend_time = 0;
1395 scan->max_out_time = cpu_to_le32(200 * 1024);
1396 if (!interval)
1397 interval = suspend_time;
1398
1399 extra = (suspend_time / interval) << 22;
1400 scan_suspend_time = (extra |
1401 ((suspend_time % interval) * 1024));
1402 scan->suspend_time = cpu_to_le32(scan_suspend_time);
1403 IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
1404 scan_suspend_time, interval);
1405 }
1406
1407 if (priv->is_internal_short_scan) {
1408 IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
1409 } else if (priv->scan_request->n_ssids) {
1410 int i, p = 0;
1411 IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
1412 for (i = 0; i < priv->scan_request->n_ssids; i++) {
1413 /* always does wildcard anyway */
1414 if (!priv->scan_request->ssids[i].ssid_len)
1415 continue;
1416 scan->direct_scan[p].id = WLAN_EID_SSID;
1417 scan->direct_scan[p].len =
1418 priv->scan_request->ssids[i].ssid_len;
1419 memcpy(scan->direct_scan[p].ssid,
1420 priv->scan_request->ssids[i].ssid,
1421 priv->scan_request->ssids[i].ssid_len);
1422 n_probes++;
1423 p++;
1424 }
1425 is_active = true;
1426 } else
1427 IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
1428
1429 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
Johannes Berga194e322010-08-27 08:53:46 -07001430 scan->tx_cmd.sta_id = ctx->bcast_sta_id;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001431 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1432
1433 switch (priv->scan_band) {
1434 case IEEE80211_BAND_2GHZ:
1435 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
Johannes Berg246ed352010-08-23 10:46:32 +02001436 chan_mod = le32_to_cpu(
1437 priv->contexts[IWL_RXON_CTX_BSS].active.flags &
1438 RXON_FLG_CHANNEL_MODE_MSK)
Johannes Bergb6e4c552010-04-06 04:12:42 -07001439 >> RXON_FLG_CHANNEL_MODE_POS;
1440 if (chan_mod == CHANNEL_MODE_PURE_40) {
1441 rate = IWL_RATE_6M_PLCP;
1442 } else {
1443 rate = IWL_RATE_1M_PLCP;
1444 rate_flags = RATE_MCS_CCK_MSK;
1445 }
Johannes Bergd44ae692010-08-23 07:56:56 -07001446 /*
1447 * Internal scans are passive, so we can indiscriminately set
1448 * the BT ignore flag on 2.4 GHz since it applies to TX only.
1449 */
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001450 if (priv->cfg->bt_params &&
1451 priv->cfg->bt_params->advanced_bt_coexist)
Johannes Bergd44ae692010-08-23 07:56:56 -07001452 scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001453 break;
1454 case IEEE80211_BAND_5GHZ:
1455 rate = IWL_RATE_6M_PLCP;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001456 break;
1457 default:
Johannes Berg3eecce52010-09-13 14:46:33 +02001458 IWL_WARN(priv, "Invalid scan band\n");
1459 return -EIO;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001460 }
1461
Johannes Berg085fbca2010-10-04 05:47:23 -07001462 /*
1463 * If active scanning is requested but a certain channel is
1464 * marked passive, we can do active scanning if we detect
1465 * transmissions.
1466 *
1467 * There is an issue with some firmware versions that triggers
1468 * a sysassert on a "good CRC threshold" of zero (== disabled),
1469 * on a radar channel even though this means that we should NOT
1470 * send probes.
1471 *
1472 * The "good CRC threshold" is the number of frames that we
1473 * need to receive during our dwell time on a channel before
1474 * sending out probes -- setting this to a huge value will
1475 * mean we never reach it, but at the same time work around
1476 * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
1477 * here instead of IWL_GOOD_CRC_TH_DISABLED.
1478 */
1479 scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
1480 IWL_GOOD_CRC_TH_NEVER;
1481
Johannes Bergb6e4c552010-04-06 04:12:42 -07001482 band = priv->scan_band;
1483
Johannes Berg0e1654f2010-05-18 02:48:36 -07001484 if (priv->cfg->scan_rx_antennas[band])
1485 rx_ant = priv->cfg->scan_rx_antennas[band];
Johannes Berge7cb4952010-04-13 01:04:35 -07001486
Johannes Berg0e1654f2010-05-18 02:48:36 -07001487 if (priv->cfg->scan_tx_antennas[band])
1488 scan_tx_antennas = priv->cfg->scan_tx_antennas[band];
1489
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001490 if (priv->cfg->bt_params &&
1491 priv->cfg->bt_params->advanced_bt_coexist &&
1492 priv->bt_full_concurrent) {
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001493 /* operated as 1x1 in full concurrency mode */
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001494 scan_tx_antennas = first_antenna(
1495 priv->cfg->scan_tx_antennas[band]);
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001496 }
1497
Johannes Berg0e1654f2010-05-18 02:48:36 -07001498 priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
1499 scan_tx_antennas);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001500 rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
1501 scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
1502
1503 /* In power save mode use one chain, otherwise use all chains */
1504 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
1505 /* rx_ant has been set to all valid chains previously */
1506 active_chains = rx_ant &
1507 ((u8)(priv->chain_noise_data.active_chains));
1508 if (!active_chains)
1509 active_chains = rx_ant;
1510
1511 IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
1512 priv->chain_noise_data.active_chains);
1513
1514 rx_ant = first_antenna(active_chains);
1515 }
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001516 if (priv->cfg->bt_params &&
1517 priv->cfg->bt_params->advanced_bt_coexist &&
1518 priv->bt_full_concurrent) {
Wey-Yi Guybee008b2010-08-23 07:57:04 -07001519 /* operated as 1x1 in full concurrency mode */
1520 rx_ant = first_antenna(rx_ant);
1521 }
1522
Johannes Bergb6e4c552010-04-06 04:12:42 -07001523 /* MIMO is not used here, but value is required */
1524 rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
1525 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
1526 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
1527 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
1528 scan->rx_chain = cpu_to_le16(rx_chain);
1529 if (!priv->is_internal_short_scan) {
1530 cmd_len = iwl_fill_probe_req(priv,
1531 (struct ieee80211_mgmt *)scan->data,
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001532 vif->addr,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001533 priv->scan_request->ie,
1534 priv->scan_request->ie_len,
1535 IWL_MAX_SCAN_SIZE - sizeof(*scan));
1536 } else {
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001537 /* use bcast addr, will not be transmitted but must be valid */
Johannes Bergb6e4c552010-04-06 04:12:42 -07001538 cmd_len = iwl_fill_probe_req(priv,
1539 (struct ieee80211_mgmt *)scan->data,
Johannes Berg3a0b9aa2010-05-12 03:33:12 -07001540 iwl_bcast_addr, NULL, 0,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001541 IWL_MAX_SCAN_SIZE - sizeof(*scan));
1542
1543 }
1544 scan->tx_cmd.len = cpu_to_le16(cmd_len);
Johannes Bergb6e4c552010-04-06 04:12:42 -07001545
1546 scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
1547 RXON_FILTER_BCON_AWARE_MSK);
1548
1549 if (priv->is_internal_short_scan) {
1550 scan->channel_count =
Johannes Berg1dda6d22010-04-29 04:43:06 -07001551 iwl_get_single_channel_for_scan(priv, vif, band,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001552 (void *)&scan->data[le16_to_cpu(
1553 scan->tx_cmd.len)]);
1554 } else {
1555 scan->channel_count =
Johannes Berg1dda6d22010-04-29 04:43:06 -07001556 iwl_get_channels_for_scan(priv, vif, band,
Johannes Bergb6e4c552010-04-06 04:12:42 -07001557 is_active, n_probes,
1558 (void *)&scan->data[le16_to_cpu(
1559 scan->tx_cmd.len)]);
1560 }
1561 if (scan->channel_count == 0) {
1562 IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
Johannes Berg3eecce52010-09-13 14:46:33 +02001563 return -EIO;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001564 }
1565
1566 cmd.len += le16_to_cpu(scan->tx_cmd.len) +
1567 scan->channel_count * sizeof(struct iwl_scan_channel);
1568 cmd.data = scan;
1569 scan->len = cpu_to_le16(cmd.len);
1570
Johannes Berg1cf26372010-09-22 07:32:13 -07001571 /* set scan bit here for PAN params */
1572 set_bit(STATUS_SCAN_HW, &priv->status);
1573
Johannes Berg3eecce52010-09-13 14:46:33 +02001574 if (priv->cfg->ops->hcmd->set_pan_params) {
1575 ret = priv->cfg->ops->hcmd->set_pan_params(priv);
1576 if (ret)
1577 return ret;
1578 }
1579
Johannes Berg3eecce52010-09-13 14:46:33 +02001580 ret = iwl_send_cmd_sync(priv, &cmd);
1581 if (ret) {
1582 clear_bit(STATUS_SCAN_HW, &priv->status);
1583 if (priv->cfg->ops->hcmd->set_pan_params)
1584 priv->cfg->ops->hcmd->set_pan_params(priv);
1585 }
Johannes Berg52a02d12010-08-27 09:44:50 -07001586
Johannes Berg3eecce52010-09-13 14:46:33 +02001587 return ret;
Johannes Bergb6e4c552010-04-06 04:12:42 -07001588}
Johannes Berg1fa61b22010-04-28 08:44:52 -07001589
Johannes Berga77029e2010-09-22 18:01:56 +02001590void iwlagn_post_scan(struct iwl_priv *priv)
1591{
1592 struct iwl_rxon_context *ctx;
1593
1594 /*
1595 * Since setting the RXON may have been deferred while
1596 * performing the scan, fire one off if needed
1597 */
1598 for_each_context(priv, ctx)
1599 if (memcmp(&ctx->staging, &ctx->active, sizeof(ctx->staging)))
1600 iwlagn_commit_rxon(priv, ctx);
1601
1602 if (priv->cfg->ops->hcmd->set_pan_params)
1603 priv->cfg->ops->hcmd->set_pan_params(priv);
1604}
1605
Johannes Berg1fa61b22010-04-28 08:44:52 -07001606int iwlagn_manage_ibss_station(struct iwl_priv *priv,
1607 struct ieee80211_vif *vif, bool add)
1608{
Johannes Bergfd1af152010-04-30 11:30:43 -07001609 struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
1610
Johannes Berg1fa61b22010-04-28 08:44:52 -07001611 if (add)
Johannes Berga30e3112010-09-22 18:02:01 +02001612 return iwlagn_add_bssid_station(priv, vif_priv->ctx,
1613 vif->bss_conf.bssid,
1614 &vif_priv->ibss_bssid_sta_id);
Johannes Bergfd1af152010-04-30 11:30:43 -07001615 return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
1616 vif->bss_conf.bssid);
Johannes Berg1fa61b22010-04-28 08:44:52 -07001617}
Johannes Berg1ff504e2010-05-03 01:22:42 -07001618
1619void iwl_free_tfds_in_queue(struct iwl_priv *priv,
1620 int sta_id, int tid, int freed)
1621{
Johannes Berga24d52f2010-08-06 16:17:53 +02001622 lockdep_assert_held(&priv->sta_lock);
Reinette Chatre9c5ac092010-05-05 02:26:06 -07001623
Johannes Berg1ff504e2010-05-03 01:22:42 -07001624 if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1625 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1626 else {
1627 IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
1628 priv->stations[sta_id].tid[tid].tfds_in_queue,
1629 freed);
1630 priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
1631 }
1632}
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07001633
1634#define IWL_FLUSH_WAIT_MS 2000
1635
1636int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
1637{
1638 struct iwl_tx_queue *txq;
1639 struct iwl_queue *q;
1640 int cnt;
1641 unsigned long now = jiffies;
1642 int ret = 0;
1643
1644 /* waiting for all the tx frames complete might take a while */
1645 for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
Johannes Berg13bb9482010-08-23 10:46:33 +02001646 if (cnt == priv->cmd_queue)
Wey-Yi Guy716c74b2010-06-24 13:22:36 -07001647 continue;
1648 txq = &priv->txq[cnt];
1649 q = &txq->q;
1650 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1651 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1652 msleep(1);
1653
1654 if (q->read_ptr != q->write_ptr) {
1655 IWL_ERR(priv, "fail to flush all tx fifo queues\n");
1656 ret = -ETIMEDOUT;
1657 break;
1658 }
1659 }
1660 return ret;
1661}
1662
1663#define IWL_TX_QUEUE_MSK 0xfffff
1664
1665/**
1666 * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
1667 *
1668 * pre-requirements:
1669 * 1. acquire mutex before calling
1670 * 2. make sure rf is on and not in exit state
1671 */
1672int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1673{
1674 struct iwl_txfifo_flush_cmd flush_cmd;
1675 struct iwl_host_cmd cmd = {
1676 .id = REPLY_TXFIFO_FLUSH,
1677 .len = sizeof(struct iwl_txfifo_flush_cmd),
1678 .flags = CMD_SYNC,
1679 .data = &flush_cmd,
1680 };
1681
1682 might_sleep();
1683
1684 memset(&flush_cmd, 0, sizeof(flush_cmd));
1685 flush_cmd.fifo_control = IWL_TX_FIFO_VO_MSK | IWL_TX_FIFO_VI_MSK |
1686 IWL_TX_FIFO_BE_MSK | IWL_TX_FIFO_BK_MSK;
1687 if (priv->cfg->sku & IWL_SKU_N)
1688 flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
1689
1690 IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
1691 flush_cmd.fifo_control);
1692 flush_cmd.flush_control = cpu_to_le16(flush_control);
1693
1694 return iwl_send_cmd(priv, &cmd);
1695}
Wey-Yi Guy65550632010-06-24 13:18:35 -07001696
1697void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
1698{
1699 mutex_lock(&priv->mutex);
1700 ieee80211_stop_queues(priv->hw);
1701 if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
1702 IWL_ERR(priv, "flush request fail\n");
1703 goto done;
1704 }
1705 IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
1706 iwlagn_wait_tx_queue_empty(priv);
1707done:
1708 ieee80211_wake_queues(priv->hw);
1709 mutex_unlock(&priv->mutex);
1710}
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001711
1712/*
1713 * BT coex
1714 */
1715/*
1716 * Macros to access the lookup table.
1717 *
1718 * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
1719* wifi_prio, wifi_txrx and wifi_sh_ant_req.
1720 *
1721 * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
1722 *
1723 * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
1724 * one after another in 32-bit registers, and "registers" 0 through 7 contain
1725 * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
1726 *
1727 * These macros encode that format.
1728 */
1729#define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
1730 wifi_txrx, wifi_sh_ant_req) \
1731 (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
1732 (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
1733
1734#define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
1735 lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
1736#define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1737 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1738 (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
1739 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1740 wifi_sh_ant_req))))
1741#define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1742 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1743 LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
1744 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1745 wifi_sh_ant_req))
1746#define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
1747 wifi_req, wifi_prio, wifi_txrx, \
1748 wifi_sh_ant_req) \
1749 LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
1750 bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
1751 wifi_sh_ant_req))
1752
1753#define LUT_WLAN_KILL_OP(lut, op, val) \
1754 lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
1755#define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1756 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1757 (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1758 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
1759#define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1760 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1761 LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1762 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1763#define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1764 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1765 LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1766 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1767
1768#define LUT_ANT_SWITCH_OP(lut, op, val) \
1769 lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
1770#define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1771 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1772 (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1773 wifi_req, wifi_prio, wifi_txrx, \
1774 wifi_sh_ant_req))))
1775#define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1776 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1777 LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1778 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1779#define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
1780 wifi_prio, wifi_txrx, wifi_sh_ant_req) \
1781 LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
1782 wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
1783
1784static const __le32 iwlagn_def_3w_lookup[12] = {
1785 cpu_to_le32(0xaaaaaaaa),
1786 cpu_to_le32(0xaaaaaaaa),
1787 cpu_to_le32(0xaeaaaaaa),
1788 cpu_to_le32(0xaaaaaaaa),
1789 cpu_to_le32(0xcc00ff28),
1790 cpu_to_le32(0x0000aaaa),
1791 cpu_to_le32(0xcc00aaaa),
1792 cpu_to_le32(0x0000aaaa),
1793 cpu_to_le32(0xc0004000),
1794 cpu_to_le32(0x00004000),
1795 cpu_to_le32(0xf0005000),
1796 cpu_to_le32(0xf0004000),
1797};
1798
1799static const __le32 iwlagn_concurrent_lookup[12] = {
1800 cpu_to_le32(0xaaaaaaaa),
1801 cpu_to_le32(0xaaaaaaaa),
1802 cpu_to_le32(0xaaaaaaaa),
1803 cpu_to_le32(0xaaaaaaaa),
1804 cpu_to_le32(0xaaaaaaaa),
1805 cpu_to_le32(0xaaaaaaaa),
1806 cpu_to_le32(0xaaaaaaaa),
1807 cpu_to_le32(0xaaaaaaaa),
1808 cpu_to_le32(0x00000000),
1809 cpu_to_le32(0x00000000),
1810 cpu_to_le32(0x00000000),
1811 cpu_to_le32(0x00000000),
1812};
1813
1814void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
1815{
1816 struct iwlagn_bt_cmd bt_cmd = {
1817 .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
1818 .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
1819 .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
1820 .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
1821 };
1822
1823 BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
1824 sizeof(bt_cmd.bt3_lookup_table));
1825
Wey-Yi Guy7cb1b082010-10-06 08:10:00 -07001826 if (priv->cfg->bt_params)
1827 bt_cmd.prio_boost = priv->cfg->bt_params->bt_prio_boost;
1828 else
1829 bt_cmd.prio_boost = 0;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001830 bt_cmd.kill_ack_mask = priv->kill_ack_mask;
1831 bt_cmd.kill_cts_mask = priv->kill_cts_mask;
1832 bt_cmd.valid = priv->bt_valid;
Wey-Yi Guy09f250a2010-09-13 08:08:18 -07001833 bt_cmd.tx_prio_boost = 0;
1834 bt_cmd.rx_prio_boost = 0;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001835
1836 /*
1837 * Configure BT coex mode to "no coexistence" when the
1838 * user disabled BT coexistence, we have no interface
1839 * (might be in monitor mode), or the interface is in
1840 * IBSS mode (no proper uCode support for coex then).
1841 */
1842 if (!bt_coex_active || priv->iw_mode == NL80211_IFTYPE_ADHOC) {
1843 bt_cmd.flags = 0;
1844 } else {
1845 bt_cmd.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
1846 IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
1847 if (priv->bt_ch_announce)
1848 bt_cmd.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
1849 IWL_DEBUG_INFO(priv, "BT coex flag: 0X%x\n", bt_cmd.flags);
1850 }
1851 if (priv->bt_full_concurrent)
1852 memcpy(bt_cmd.bt3_lookup_table, iwlagn_concurrent_lookup,
1853 sizeof(iwlagn_concurrent_lookup));
1854 else
1855 memcpy(bt_cmd.bt3_lookup_table, iwlagn_def_3w_lookup,
1856 sizeof(iwlagn_def_3w_lookup));
1857
1858 IWL_DEBUG_INFO(priv, "BT coex %s in %s mode\n",
1859 bt_cmd.flags ? "active" : "disabled",
1860 priv->bt_full_concurrent ?
1861 "full concurrency" : "3-wire");
1862
1863 if (iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG, sizeof(bt_cmd), &bt_cmd))
1864 IWL_ERR(priv, "failed to send BT Coex Config\n");
1865
1866 /*
1867 * When we are doing a restart, need to also reconfigure BT
1868 * SCO to the device. If not doing a restart, bt_sco_active
1869 * will always be false, so there's no need to have an extra
1870 * variable to check for it.
1871 */
1872 if (priv->bt_sco_active) {
1873 struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
1874
1875 if (priv->bt_sco_active)
1876 sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
1877 if (iwl_send_cmd_pdu(priv, REPLY_BT_COEX_SCO,
1878 sizeof(sco_cmd), &sco_cmd))
1879 IWL_ERR(priv, "failed to send BT SCO command\n");
1880 }
1881}
1882
1883static void iwlagn_bt_traffic_change_work(struct work_struct *work)
1884{
1885 struct iwl_priv *priv =
1886 container_of(work, struct iwl_priv, bt_traffic_change_work);
Johannes Berg8bd413e2010-08-23 10:46:40 +02001887 struct iwl_rxon_context *ctx;
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001888 int smps_request = -1;
1889
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001890 /*
1891 * Note: bt_traffic_load can be overridden by scan complete and
1892 * coex profile notifications. Ignore that since only bad consequence
1893 * can be not matching debug print with actual state.
1894 */
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001895 IWL_DEBUG_INFO(priv, "BT traffic load changes: %d\n",
1896 priv->bt_traffic_load);
1897
1898 switch (priv->bt_traffic_load) {
1899 case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
1900 smps_request = IEEE80211_SMPS_AUTOMATIC;
1901 break;
1902 case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
1903 smps_request = IEEE80211_SMPS_DYNAMIC;
1904 break;
1905 case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
1906 case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
1907 smps_request = IEEE80211_SMPS_STATIC;
1908 break;
1909 default:
1910 IWL_ERR(priv, "Invalid BT traffic load: %d\n",
1911 priv->bt_traffic_load);
1912 break;
1913 }
1914
1915 mutex_lock(&priv->mutex);
1916
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001917 /*
1918 * We can not send command to firmware while scanning. When the scan
1919 * complete we will schedule this work again. We do check with mutex
1920 * locked to prevent new scan request to arrive. We do not check
1921 * STATUS_SCANNING to avoid race when queue_work two times from
1922 * different notifications, but quit and not perform any work at all.
1923 */
1924 if (test_bit(STATUS_SCAN_HW, &priv->status))
1925 goto out;
1926
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001927 if (priv->cfg->ops->lib->update_chain_flags)
1928 priv->cfg->ops->lib->update_chain_flags(priv);
1929
Johannes Berg8bd413e2010-08-23 10:46:40 +02001930 if (smps_request != -1) {
1931 for_each_context(priv, ctx) {
1932 if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
1933 ieee80211_request_smps(ctx->vif, smps_request);
1934 }
1935 }
Stanislaw Gruszka5eda74a2010-10-22 17:04:28 +02001936out:
Wey-Yi Guyb6e116e2010-08-23 07:57:14 -07001937 mutex_unlock(&priv->mutex);
1938}
1939
1940static void iwlagn_print_uartmsg(struct iwl_priv *priv,
1941 struct iwl_bt_uart_msg *uart_msg)
1942{
1943 IWL_DEBUG_NOTIF(priv, "Message Type = 0x%X, SSN = 0x%X, "
1944 "Update Req = 0x%X",
1945 (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
1946 BT_UART_MSG_FRAME1MSGTYPE_POS,
1947 (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
1948 BT_UART_MSG_FRAME1SSN_POS,
1949 (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
1950 BT_UART_MSG_FRAME1UPDATEREQ_POS);
1951
1952 IWL_DEBUG_NOTIF(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
1953 "Chl_SeqN = 0x%X, In band = 0x%X",
1954 (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
1955 BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
1956 (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
1957 BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
1958 (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
1959 BT_UART_MSG_FRAME2CHLSEQN_POS,
1960 (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
1961 BT_UART_MSG_FRAME2INBAND_POS);
1962
1963 IWL_DEBUG_NOTIF(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
1964 "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
1965 (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
1966 BT_UART_MSG_FRAME3SCOESCO_POS,
1967 (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
1968 BT_UART_MSG_FRAME3SNIFF_POS,
1969 (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
1970 BT_UART_MSG_FRAME3A2DP_POS,
1971 (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
1972 BT_UART_MSG_FRAME3ACL_POS,
1973 (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
1974 BT_UART_MSG_FRAME3MASTER_POS,
1975 (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
1976 BT_UART_MSG_FRAME3OBEX_POS);
1977
1978 IWL_DEBUG_NOTIF(priv, "Idle duration = 0x%X",
1979 (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
1980 BT_UART_MSG_FRAME4IDLEDURATION_POS);
1981
1982 IWL_DEBUG_NOTIF(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
1983 "eSCO Retransmissions = 0x%X",
1984 (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
1985 BT_UART_MSG_FRAME5TXACTIVITY_POS,
1986 (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
1987 BT_UART_MSG_FRAME5RXACTIVITY_POS,
1988 (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
1989 BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
1990
1991 IWL_DEBUG_NOTIF(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
1992 (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
1993 BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
1994 (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
1995 BT_UART_MSG_FRAME6DISCOVERABLE_POS);
1996
1997 IWL_DEBUG_NOTIF(priv, "Sniff Activity = 0x%X, Inquiry/Page SR Mode = "
1998 "0x%X, Connectable = 0x%X",
1999 (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
2000 BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
2001 (BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_MSK & uart_msg->frame7) >>
2002 BT_UART_MSG_FRAME7INQUIRYPAGESRMODE_POS,
2003 (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
2004 BT_UART_MSG_FRAME7CONNECTABLE_POS);
2005}
2006
2007static void iwlagn_set_kill_ack_msk(struct iwl_priv *priv,
2008 struct iwl_bt_uart_msg *uart_msg)
2009{
2010 u8 kill_ack_msk;
2011 __le32 bt_kill_ack_msg[2] = {
2012 cpu_to_le32(0xFFFFFFF), cpu_to_le32(0xFFFFFC00) };
2013
2014 kill_ack_msk = (((BT_UART_MSG_FRAME3A2DP_MSK |
2015 BT_UART_MSG_FRAME3SNIFF_MSK |
2016 BT_UART_MSG_FRAME3SCOESCO_MSK) &
2017 uart_msg->frame3) == 0) ? 1 : 0;
2018 if (priv->kill_ack_mask != bt_kill_ack_msg[kill_ack_msk]) {
2019 priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
2020 priv->kill_ack_mask = bt_kill_ack_msg[kill_ack_msk];
2021 /* schedule to send runtime bt_config */
2022 queue_work(priv->workqueue, &priv->bt_runtime_config);
2023 }
2024
2025}
2026
2027void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
2028 struct iwl_rx_mem_buffer *rxb)
2029{
2030 unsigned long flags;
2031 struct iwl_rx_packet *pkt = rxb_addr(rxb);
2032 struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
2033 struct iwlagn_bt_sco_cmd sco_cmd = { .flags = 0 };
2034 struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
2035 u8 last_traffic_load;
2036
2037 IWL_DEBUG_NOTIF(priv, "BT Coex notification:\n");
2038 IWL_DEBUG_NOTIF(priv, " status: %d\n", coex->bt_status);
2039 IWL_DEBUG_NOTIF(priv, " traffic load: %d\n", coex->bt_traffic_load);
2040 IWL_DEBUG_NOTIF(priv, " CI compliance: %d\n",
2041 coex->bt_ci_compliance);
2042 iwlagn_print_uartmsg(priv, uart_msg);
2043
2044 last_traffic_load = priv->notif_bt_traffic_load;
2045 priv->notif_bt_traffic_load = coex->bt_traffic_load;
2046 if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
2047 if (priv->bt_status != coex->bt_status ||
2048 last_traffic_load != coex->bt_traffic_load) {
2049 if (coex->bt_status) {
2050 /* BT on */
2051 if (!priv->bt_ch_announce)
2052 priv->bt_traffic_load =
2053 IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
2054 else
2055 priv->bt_traffic_load =
2056 coex->bt_traffic_load;
2057 } else {
2058 /* BT off */
2059 priv->bt_traffic_load =
2060 IWL_BT_COEX_TRAFFIC_LOAD_NONE;
2061 }
2062 priv->bt_status = coex->bt_status;
2063 queue_work(priv->workqueue,
2064 &priv->bt_traffic_change_work);
2065 }
2066 if (priv->bt_sco_active !=
2067 (uart_msg->frame3 & BT_UART_MSG_FRAME3SCOESCO_MSK)) {
2068 priv->bt_sco_active = uart_msg->frame3 &
2069 BT_UART_MSG_FRAME3SCOESCO_MSK;
2070 if (priv->bt_sco_active)
2071 sco_cmd.flags |= IWLAGN_BT_SCO_ACTIVE;
2072 iwl_send_cmd_pdu_async(priv, REPLY_BT_COEX_SCO,
2073 sizeof(sco_cmd), &sco_cmd, NULL);
2074 }
2075 }
2076
2077 iwlagn_set_kill_ack_msk(priv, uart_msg);
2078
2079 /* FIXME: based on notification, adjust the prio_boost */
2080
2081 spin_lock_irqsave(&priv->lock, flags);
2082 priv->bt_ci_compliance = coex->bt_ci_compliance;
2083 spin_unlock_irqrestore(&priv->lock, flags);
2084}
2085
2086void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
2087{
2088 iwlagn_rx_handler_setup(priv);
2089 priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
2090 iwlagn_bt_coex_profile_notif;
2091}
2092
2093void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
2094{
2095 iwlagn_setup_deferred_work(priv);
2096
2097 INIT_WORK(&priv->bt_traffic_change_work,
2098 iwlagn_bt_traffic_change_work);
2099}
2100
2101void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
2102{
2103 cancel_work_sync(&priv->bt_traffic_change_work);
2104}
Johannes Berg5de33062010-09-22 18:01:58 +02002105
2106static bool is_single_rx_stream(struct iwl_priv *priv)
2107{
2108 return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
2109 priv->current_ht_config.single_chain_sufficient;
2110}
2111
2112#define IWL_NUM_RX_CHAINS_MULTIPLE 3
2113#define IWL_NUM_RX_CHAINS_SINGLE 2
2114#define IWL_NUM_IDLE_CHAINS_DUAL 2
2115#define IWL_NUM_IDLE_CHAINS_SINGLE 1
2116
2117/*
2118 * Determine how many receiver/antenna chains to use.
2119 *
2120 * More provides better reception via diversity. Fewer saves power
2121 * at the expense of throughput, but only when not in powersave to
2122 * start with.
2123 *
2124 * MIMO (dual stream) requires at least 2, but works better with 3.
2125 * This does not determine *which* chains to use, just how many.
2126 */
2127static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
2128{
2129 if (priv->cfg->bt_params &&
2130 priv->cfg->bt_params->advanced_bt_coexist &&
2131 (priv->bt_full_concurrent ||
2132 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2133 /*
2134 * only use chain 'A' in bt high traffic load or
2135 * full concurrency mode
2136 */
2137 return IWL_NUM_RX_CHAINS_SINGLE;
2138 }
2139 /* # of Rx chains to use when expecting MIMO. */
2140 if (is_single_rx_stream(priv))
2141 return IWL_NUM_RX_CHAINS_SINGLE;
2142 else
2143 return IWL_NUM_RX_CHAINS_MULTIPLE;
2144}
2145
2146/*
2147 * When we are in power saving mode, unless device support spatial
2148 * multiplexing power save, use the active count for rx chain count.
2149 */
2150static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
2151{
2152 /* # Rx chains when idling, depending on SMPS mode */
2153 switch (priv->current_ht_config.smps) {
2154 case IEEE80211_SMPS_STATIC:
2155 case IEEE80211_SMPS_DYNAMIC:
2156 return IWL_NUM_IDLE_CHAINS_SINGLE;
2157 case IEEE80211_SMPS_OFF:
2158 return active_cnt;
2159 default:
2160 WARN(1, "invalid SMPS mode %d",
2161 priv->current_ht_config.smps);
2162 return active_cnt;
2163 }
2164}
2165
2166/* up to 4 chains */
2167static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
2168{
2169 u8 res;
2170 res = (chain_bitmap & BIT(0)) >> 0;
2171 res += (chain_bitmap & BIT(1)) >> 1;
2172 res += (chain_bitmap & BIT(2)) >> 2;
2173 res += (chain_bitmap & BIT(3)) >> 3;
2174 return res;
2175}
2176
2177/**
2178 * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
2179 *
2180 * Selects how many and which Rx receivers/antennas/chains to use.
2181 * This should not be used for scan command ... it puts data in wrong place.
2182 */
2183void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
2184{
2185 bool is_single = is_single_rx_stream(priv);
2186 bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
2187 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
2188 u32 active_chains;
2189 u16 rx_chain;
2190
2191 /* Tell uCode which antennas are actually connected.
2192 * Before first association, we assume all antennas are connected.
2193 * Just after first association, iwl_chain_noise_calibration()
2194 * checks which antennas actually *are* connected. */
2195 if (priv->chain_noise_data.active_chains)
2196 active_chains = priv->chain_noise_data.active_chains;
2197 else
2198 active_chains = priv->hw_params.valid_rx_ant;
2199
2200 if (priv->cfg->bt_params &&
2201 priv->cfg->bt_params->advanced_bt_coexist &&
2202 (priv->bt_full_concurrent ||
2203 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
2204 /*
2205 * only use chain 'A' in bt high traffic load or
2206 * full concurrency mode
2207 */
2208 active_chains = first_antenna(active_chains);
2209 }
2210
2211 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
2212
2213 /* How many receivers should we use? */
2214 active_rx_cnt = iwl_get_active_rx_chain_count(priv);
2215 idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
2216
2217
2218 /* correct rx chain count according hw settings
2219 * and chain noise calibration
2220 */
2221 valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
2222 if (valid_rx_cnt < active_rx_cnt)
2223 active_rx_cnt = valid_rx_cnt;
2224
2225 if (valid_rx_cnt < idle_rx_cnt)
2226 idle_rx_cnt = valid_rx_cnt;
2227
2228 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
2229 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
2230
2231 ctx->staging.rx_chain = cpu_to_le16(rx_chain);
2232
2233 if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
2234 ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
2235 else
2236 ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
2237
2238 IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
2239 ctx->staging.rx_chain,
2240 active_rx_cnt, idle_rx_cnt);
2241
2242 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
2243 active_rx_cnt < idle_rx_cnt);
2244}
Johannes Bergfacd9822010-09-22 18:02:05 +02002245
2246u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
2247{
2248 int i;
2249 u8 ind = ant;
2250
2251 if (priv->band == IEEE80211_BAND_2GHZ &&
2252 priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
2253 return 0;
2254
2255 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
2256 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
2257 if (valid & BIT(ind))
2258 return ind;
2259 }
2260 return ant;
2261}
Johannes Bergfed73292010-09-22 18:02:06 +02002262
2263static const char *get_csr_string(int cmd)
2264{
2265 switch (cmd) {
2266 IWL_CMD(CSR_HW_IF_CONFIG_REG);
2267 IWL_CMD(CSR_INT_COALESCING);
2268 IWL_CMD(CSR_INT);
2269 IWL_CMD(CSR_INT_MASK);
2270 IWL_CMD(CSR_FH_INT_STATUS);
2271 IWL_CMD(CSR_GPIO_IN);
2272 IWL_CMD(CSR_RESET);
2273 IWL_CMD(CSR_GP_CNTRL);
2274 IWL_CMD(CSR_HW_REV);
2275 IWL_CMD(CSR_EEPROM_REG);
2276 IWL_CMD(CSR_EEPROM_GP);
2277 IWL_CMD(CSR_OTP_GP_REG);
2278 IWL_CMD(CSR_GIO_REG);
2279 IWL_CMD(CSR_GP_UCODE_REG);
2280 IWL_CMD(CSR_GP_DRIVER_REG);
2281 IWL_CMD(CSR_UCODE_DRV_GP1);
2282 IWL_CMD(CSR_UCODE_DRV_GP2);
2283 IWL_CMD(CSR_LED_REG);
2284 IWL_CMD(CSR_DRAM_INT_TBL_REG);
2285 IWL_CMD(CSR_GIO_CHICKEN_BITS);
2286 IWL_CMD(CSR_ANA_PLL_CFG);
2287 IWL_CMD(CSR_HW_REV_WA_REG);
2288 IWL_CMD(CSR_DBG_HPET_MEM_REG);
2289 default:
2290 return "UNKNOWN";
2291 }
2292}
2293
2294void iwl_dump_csr(struct iwl_priv *priv)
2295{
2296 int i;
2297 u32 csr_tbl[] = {
2298 CSR_HW_IF_CONFIG_REG,
2299 CSR_INT_COALESCING,
2300 CSR_INT,
2301 CSR_INT_MASK,
2302 CSR_FH_INT_STATUS,
2303 CSR_GPIO_IN,
2304 CSR_RESET,
2305 CSR_GP_CNTRL,
2306 CSR_HW_REV,
2307 CSR_EEPROM_REG,
2308 CSR_EEPROM_GP,
2309 CSR_OTP_GP_REG,
2310 CSR_GIO_REG,
2311 CSR_GP_UCODE_REG,
2312 CSR_GP_DRIVER_REG,
2313 CSR_UCODE_DRV_GP1,
2314 CSR_UCODE_DRV_GP2,
2315 CSR_LED_REG,
2316 CSR_DRAM_INT_TBL_REG,
2317 CSR_GIO_CHICKEN_BITS,
2318 CSR_ANA_PLL_CFG,
2319 CSR_HW_REV_WA_REG,
2320 CSR_DBG_HPET_MEM_REG
2321 };
2322 IWL_ERR(priv, "CSR values:\n");
2323 IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
2324 "CSR_INT_PERIODIC_REG)\n");
2325 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
2326 IWL_ERR(priv, " %25s: 0X%08x\n",
2327 get_csr_string(csr_tbl[i]),
2328 iwl_read32(priv, csr_tbl[i]));
2329 }
2330}
Johannes Berg84fac3d2010-09-22 18:02:07 +02002331
2332static const char *get_fh_string(int cmd)
2333{
2334 switch (cmd) {
2335 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
2336 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
2337 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
2338 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
2339 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
2340 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
2341 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
2342 IWL_CMD(FH_TSSR_TX_STATUS_REG);
2343 IWL_CMD(FH_TSSR_TX_ERROR_REG);
2344 default:
2345 return "UNKNOWN";
2346 }
2347}
2348
2349int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
2350{
2351 int i;
2352#ifdef CONFIG_IWLWIFI_DEBUG
2353 int pos = 0;
2354 size_t bufsz = 0;
2355#endif
2356 u32 fh_tbl[] = {
2357 FH_RSCSR_CHNL0_STTS_WPTR_REG,
2358 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
2359 FH_RSCSR_CHNL0_WPTR,
2360 FH_MEM_RCSR_CHNL0_CONFIG_REG,
2361 FH_MEM_RSSR_SHARED_CTRL_REG,
2362 FH_MEM_RSSR_RX_STATUS_REG,
2363 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
2364 FH_TSSR_TX_STATUS_REG,
2365 FH_TSSR_TX_ERROR_REG
2366 };
2367#ifdef CONFIG_IWLWIFI_DEBUG
2368 if (display) {
2369 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
2370 *buf = kmalloc(bufsz, GFP_KERNEL);
2371 if (!*buf)
2372 return -ENOMEM;
2373 pos += scnprintf(*buf + pos, bufsz - pos,
2374 "FH register values:\n");
2375 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2376 pos += scnprintf(*buf + pos, bufsz - pos,
2377 " %34s: 0X%08x\n",
2378 get_fh_string(fh_tbl[i]),
2379 iwl_read_direct32(priv, fh_tbl[i]));
2380 }
2381 return pos;
2382 }
2383#endif
2384 IWL_ERR(priv, "FH register values:\n");
2385 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
2386 IWL_ERR(priv, " %34s: 0X%08x\n",
2387 get_fh_string(fh_tbl[i]),
2388 iwl_read_direct32(priv, fh_tbl[i]));
2389 }
2390 return 0;
2391}