blob: 4a0373fba03b4caedde23a68cb2bff32269bd686 [file] [log] [blame]
Ben Skeggs56d237d2014-05-19 14:54:33 +10001/*
Ben Skeggs26f6d882011-07-04 16:25:18 +10002 * Copyright 2011 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
Ben Skeggs51beb422011-07-05 10:33:08 +100025#include <linux/dma-mapping.h>
Ben Skeggs83fc0832011-07-05 13:08:40 +100026
David Howells760285e2012-10-02 18:01:07 +010027#include <drm/drmP.h>
28#include <drm/drm_crtc_helper.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010029#include <drm/drm_plane_helper.h>
Ben Skeggs48743222014-05-31 01:48:06 +100030#include <drm/drm_dp_helper.h>
Ben Skeggs26f6d882011-07-04 16:25:18 +100031
Ben Skeggsfdb751e2014-08-10 04:10:23 +100032#include <nvif/class.h>
33
Ben Skeggs77145f12012-07-31 16:16:21 +100034#include "nouveau_drm.h"
35#include "nouveau_dma.h"
36#include "nouveau_gem.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100037#include "nouveau_connector.h"
38#include "nouveau_encoder.h"
39#include "nouveau_crtc.h"
Ben Skeggsf589be82012-07-22 11:55:54 +100040#include "nouveau_fence.h"
Ben Skeggs3a89cd02011-07-07 10:47:10 +100041#include "nv50_display.h"
Ben Skeggs26f6d882011-07-04 16:25:18 +100042
Ben Skeggs8a464382011-11-12 23:52:07 +100043#define EVO_DMA_NR 9
44
Ben Skeggsbdb8c212011-11-12 01:30:24 +100045#define EVO_MASTER (0x00)
Ben Skeggsa63a97e2011-11-16 15:22:34 +100046#define EVO_FLIP(c) (0x01 + (c))
Ben Skeggs8a464382011-11-12 23:52:07 +100047#define EVO_OVLY(c) (0x05 + (c))
48#define EVO_OIMM(c) (0x09 + (c))
Ben Skeggsbdb8c212011-11-12 01:30:24 +100049#define EVO_CURS(c) (0x0d + (c))
50
Ben Skeggs816af2f2011-11-16 15:48:48 +100051/* offsets in shared sync bo of various structures */
52#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +100053#define EVO_MAST_NTFY EVO_SYNC( 0, 0x00)
54#define EVO_FLIP_SEM0(c) EVO_SYNC((c) + 1, 0x00)
55#define EVO_FLIP_SEM1(c) EVO_SYNC((c) + 1, 0x10)
Ben Skeggs816af2f2011-11-16 15:48:48 +100056
Ben Skeggsb5a794b2012-10-16 14:18:32 +100057/******************************************************************************
58 * EVO channel
59 *****************************************************************************/
60
Ben Skeggse225f442012-11-21 14:40:21 +100061struct nv50_chan {
Ben Skeggs0ad72862014-08-10 04:10:22 +100062 struct nvif_object user;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100063};
64
65static int
Ben Skeggs410f3ec2014-08-10 04:10:25 +100066nv50_chan_create(struct nvif_object *disp, const u32 *oclass, u8 head,
Ben Skeggse225f442012-11-21 14:40:21 +100067 void *data, u32 size, struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100068{
Ben Skeggs6af52892014-11-03 15:01:33 +100069 const u32 handle = (oclass[0] << 16) | head;
70 u32 sclass[8];
71 int ret, i;
72
73 ret = nvif_object_sclass(disp, sclass, ARRAY_SIZE(sclass));
74 WARN_ON(ret > ARRAY_SIZE(sclass));
75 if (ret < 0)
76 return ret;
77
Ben Skeggs410f3ec2014-08-10 04:10:25 +100078 while (oclass[0]) {
Ben Skeggs6af52892014-11-03 15:01:33 +100079 for (i = 0; i < ARRAY_SIZE(sclass); i++) {
80 if (sclass[i] == oclass[0]) {
81 ret = nvif_object_init(disp, NULL, handle,
82 oclass[0], data, size,
83 &chan->user);
84 if (ret == 0)
85 nvif_object_map(&chan->user);
86 return ret;
87 }
Ben Skeggsb76f1522014-08-10 04:10:28 +100088 }
Ben Skeggs6af52892014-11-03 15:01:33 +100089 oclass++;
Ben Skeggs410f3ec2014-08-10 04:10:25 +100090 }
Ben Skeggs6af52892014-11-03 15:01:33 +100091
Ben Skeggs410f3ec2014-08-10 04:10:25 +100092 return -ENOSYS;
Ben Skeggsb5a794b2012-10-16 14:18:32 +100093}
94
95static void
Ben Skeggs0ad72862014-08-10 04:10:22 +100096nv50_chan_destroy(struct nv50_chan *chan)
Ben Skeggsb5a794b2012-10-16 14:18:32 +100097{
Ben Skeggs0ad72862014-08-10 04:10:22 +100098 nvif_object_fini(&chan->user);
Ben Skeggsb5a794b2012-10-16 14:18:32 +100099}
100
101/******************************************************************************
102 * PIO EVO channel
103 *****************************************************************************/
104
Ben Skeggse225f442012-11-21 14:40:21 +1000105struct nv50_pioc {
106 struct nv50_chan base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000107};
108
109static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000110nv50_pioc_destroy(struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000111{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000112 nv50_chan_destroy(&pioc->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000113}
114
115static int
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000116nv50_pioc_create(struct nvif_object *disp, const u32 *oclass, u8 head,
Ben Skeggse225f442012-11-21 14:40:21 +1000117 void *data, u32 size, struct nv50_pioc *pioc)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000118{
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000119 return nv50_chan_create(disp, oclass, head, data, size, &pioc->base);
120}
121
122/******************************************************************************
123 * Cursor Immediate
124 *****************************************************************************/
125
126struct nv50_curs {
127 struct nv50_pioc base;
Ben Skeggs5a560252014-11-10 15:52:02 +1000128 struct nouveau_bo *image;
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000129};
130
131static int
132nv50_curs_create(struct nvif_object *disp, int head, struct nv50_curs *curs)
133{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000134 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000135 .head = head,
136 };
137 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000138 GK104_DISP_CURSOR,
139 GF110_DISP_CURSOR,
140 GT214_DISP_CURSOR,
141 G82_DISP_CURSOR,
142 NV50_DISP_CURSOR,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000143 0
144 };
145
146 return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
147 &curs->base);
148}
149
150/******************************************************************************
151 * Overlay Immediate
152 *****************************************************************************/
153
154struct nv50_oimm {
155 struct nv50_pioc base;
156};
157
158static int
159nv50_oimm_create(struct nvif_object *disp, int head, struct nv50_oimm *oimm)
160{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000161 struct nv50_disp_cursor_v0 args = {
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000162 .head = head,
163 };
164 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000165 GK104_DISP_OVERLAY,
166 GF110_DISP_OVERLAY,
167 GT214_DISP_OVERLAY,
168 G82_DISP_OVERLAY,
169 NV50_DISP_OVERLAY,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000170 0
171 };
172
173 return nv50_pioc_create(disp, oclass, head, &args, sizeof(args),
174 &oimm->base);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000175}
176
177/******************************************************************************
178 * DMA EVO channel
179 *****************************************************************************/
180
Ben Skeggse225f442012-11-21 14:40:21 +1000181struct nv50_dmac {
182 struct nv50_chan base;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000183 dma_addr_t handle;
184 u32 *ptr;
Daniel Vetter59ad1462012-12-02 14:49:44 +0100185
Ben Skeggs0ad72862014-08-10 04:10:22 +1000186 struct nvif_object sync;
187 struct nvif_object vram;
188
Daniel Vetter59ad1462012-12-02 14:49:44 +0100189 /* Protects against concurrent pushbuf access to this channel, lock is
190 * grabbed by evo_wait (if the pushbuf reservation is successful) and
191 * dropped again by evo_kick. */
192 struct mutex lock;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000193};
194
195static void
Ben Skeggs0ad72862014-08-10 04:10:22 +1000196nv50_dmac_destroy(struct nv50_dmac *dmac, struct nvif_object *disp)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000197{
Ben Skeggs0ad72862014-08-10 04:10:22 +1000198 nvif_object_fini(&dmac->vram);
199 nvif_object_fini(&dmac->sync);
200
201 nv50_chan_destroy(&dmac->base);
202
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000203 if (dmac->ptr) {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000204 struct pci_dev *pdev = nvkm_device(nvif_device(disp))->pdev;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000205 pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
206 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000207}
208
209static int
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000210nv50_dmac_create(struct nvif_object *disp, const u32 *oclass, u8 head,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000211 void *data, u32 size, u64 syncbuf,
Ben Skeggse225f442012-11-21 14:40:21 +1000212 struct nv50_dmac *dmac)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000213{
Ben Skeggsf392ec42014-08-10 04:10:28 +1000214 struct nvif_device *device = nvif_device(disp);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000215 struct nv50_disp_core_channel_dma_v0 *args = data;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000216 struct nvif_object pushbuf;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000217 int ret;
218
Daniel Vetter59ad1462012-12-02 14:49:44 +0100219 mutex_init(&dmac->lock);
220
Ben Skeggsf392ec42014-08-10 04:10:28 +1000221 dmac->ptr = pci_alloc_consistent(nvkm_device(device)->pdev,
Ben Skeggs0ad72862014-08-10 04:10:22 +1000222 PAGE_SIZE, &dmac->handle);
Ben Skeggs47057302012-11-16 13:58:48 +1000223 if (!dmac->ptr)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000224 return -ENOMEM;
225
Ben Skeggsf392ec42014-08-10 04:10:28 +1000226 ret = nvif_object_init(nvif_object(device), NULL,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000227 args->pushbuf, NV_DMA_FROM_MEMORY,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000228 &(struct nv_dma_v0) {
229 .target = NV_DMA_V0_TARGET_PCI_US,
230 .access = NV_DMA_V0_ACCESS_RD,
Ben Skeggs47057302012-11-16 13:58:48 +1000231 .start = dmac->handle + 0x0000,
232 .limit = dmac->handle + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000233 }, sizeof(struct nv_dma_v0), &pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000234 if (ret)
235 return ret;
236
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000237 ret = nv50_chan_create(disp, oclass, head, data, size, &dmac->base);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000238 nvif_object_fini(&pushbuf);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000239 if (ret)
240 return ret;
241
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000242 ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000000,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000243 NV_DMA_IN_MEMORY,
244 &(struct nv_dma_v0) {
245 .target = NV_DMA_V0_TARGET_VRAM,
246 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000247 .start = syncbuf + 0x0000,
248 .limit = syncbuf + 0x0fff,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000249 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000250 &dmac->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000251 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000252 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000253
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000254 ret = nvif_object_init(&dmac->base.user, NULL, 0xf0000001,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000255 NV_DMA_IN_MEMORY,
256 &(struct nv_dma_v0) {
257 .target = NV_DMA_V0_TARGET_VRAM,
258 .access = NV_DMA_V0_ACCESS_RDWR,
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000259 .start = 0,
Ben Skeggsf392ec42014-08-10 04:10:28 +1000260 .limit = device->info.ram_user - 1,
Ben Skeggs4acfd702014-08-10 04:10:24 +1000261 }, sizeof(struct nv_dma_v0),
Ben Skeggs0ad72862014-08-10 04:10:22 +1000262 &dmac->vram);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000263 if (ret)
Ben Skeggs47057302012-11-16 13:58:48 +1000264 return ret;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000265
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000266 return ret;
267}
268
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000269/******************************************************************************
270 * Core
271 *****************************************************************************/
272
Ben Skeggse225f442012-11-21 14:40:21 +1000273struct nv50_mast {
274 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000275};
276
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000277static int
278nv50_core_create(struct nvif_object *disp, u64 syncbuf, struct nv50_mast *core)
279{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000280 struct nv50_disp_core_channel_dma_v0 args = {
281 .pushbuf = 0xb0007d00,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000282 };
283 static const u32 oclass[] = {
Ben Skeggsdbbd6bc2014-08-19 10:23:47 +1000284 GM204_DISP_CORE_CHANNEL_DMA,
Ben Skeggs648d4df2014-08-10 04:10:27 +1000285 GM107_DISP_CORE_CHANNEL_DMA,
286 GK110_DISP_CORE_CHANNEL_DMA,
287 GK104_DISP_CORE_CHANNEL_DMA,
288 GF110_DISP_CORE_CHANNEL_DMA,
289 GT214_DISP_CORE_CHANNEL_DMA,
290 GT206_DISP_CORE_CHANNEL_DMA,
291 GT200_DISP_CORE_CHANNEL_DMA,
292 G82_DISP_CORE_CHANNEL_DMA,
293 NV50_DISP_CORE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000294 0
295 };
296
297 return nv50_dmac_create(disp, oclass, 0, &args, sizeof(args), syncbuf,
298 &core->base);
299}
300
301/******************************************************************************
302 * Base
303 *****************************************************************************/
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000304
Ben Skeggse225f442012-11-21 14:40:21 +1000305struct nv50_sync {
306 struct nv50_dmac base;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000307 u32 addr;
308 u32 data;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000309};
310
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000311static int
312nv50_base_create(struct nvif_object *disp, int head, u64 syncbuf,
313 struct nv50_sync *base)
314{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000315 struct nv50_disp_base_channel_dma_v0 args = {
316 .pushbuf = 0xb0007c00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000317 .head = head,
318 };
319 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000320 GK110_DISP_BASE_CHANNEL_DMA,
321 GK104_DISP_BASE_CHANNEL_DMA,
322 GF110_DISP_BASE_CHANNEL_DMA,
323 GT214_DISP_BASE_CHANNEL_DMA,
324 GT200_DISP_BASE_CHANNEL_DMA,
325 G82_DISP_BASE_CHANNEL_DMA,
326 NV50_DISP_BASE_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000327 0
328 };
329
330 return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
331 syncbuf, &base->base);
332}
333
334/******************************************************************************
335 * Overlay
336 *****************************************************************************/
337
Ben Skeggse225f442012-11-21 14:40:21 +1000338struct nv50_ovly {
339 struct nv50_dmac base;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000340};
Ben Skeggsf20ce962011-07-08 13:17:01 +1000341
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000342static int
343nv50_ovly_create(struct nvif_object *disp, int head, u64 syncbuf,
344 struct nv50_ovly *ovly)
345{
Ben Skeggs648d4df2014-08-10 04:10:27 +1000346 struct nv50_disp_overlay_channel_dma_v0 args = {
347 .pushbuf = 0xb0007e00 | head,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000348 .head = head,
349 };
350 static const u32 oclass[] = {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000351 GK104_DISP_OVERLAY_CONTROL_DMA,
352 GF110_DISP_OVERLAY_CONTROL_DMA,
353 GT214_DISP_OVERLAY_CHANNEL_DMA,
354 GT200_DISP_OVERLAY_CHANNEL_DMA,
355 G82_DISP_OVERLAY_CHANNEL_DMA,
356 NV50_DISP_OVERLAY_CHANNEL_DMA,
Ben Skeggs410f3ec2014-08-10 04:10:25 +1000357 0
358 };
359
360 return nv50_dmac_create(disp, oclass, head, &args, sizeof(args),
361 syncbuf, &ovly->base);
362}
Ben Skeggs26f6d882011-07-04 16:25:18 +1000363
Ben Skeggse225f442012-11-21 14:40:21 +1000364struct nv50_head {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000365 struct nouveau_crtc base;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000366 struct nouveau_bo *image;
Ben Skeggse225f442012-11-21 14:40:21 +1000367 struct nv50_curs curs;
368 struct nv50_sync sync;
369 struct nv50_ovly ovly;
370 struct nv50_oimm oimm;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000371};
372
Ben Skeggse225f442012-11-21 14:40:21 +1000373#define nv50_head(c) ((struct nv50_head *)nouveau_crtc(c))
374#define nv50_curs(c) (&nv50_head(c)->curs)
375#define nv50_sync(c) (&nv50_head(c)->sync)
376#define nv50_ovly(c) (&nv50_head(c)->ovly)
377#define nv50_oimm(c) (&nv50_head(c)->oimm)
378#define nv50_chan(c) (&(c)->base.base)
Ben Skeggs0ad72862014-08-10 04:10:22 +1000379#define nv50_vers(c) nv50_chan(c)->user.oclass
380
381struct nv50_fbdma {
382 struct list_head head;
383 struct nvif_object core;
384 struct nvif_object base[4];
385};
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000386
Ben Skeggse225f442012-11-21 14:40:21 +1000387struct nv50_disp {
Ben Skeggs0ad72862014-08-10 04:10:22 +1000388 struct nvif_object *disp;
Ben Skeggse225f442012-11-21 14:40:21 +1000389 struct nv50_mast mast;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000390
Ben Skeggs8a423642014-08-10 04:10:19 +1000391 struct list_head fbdma;
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000392
393 struct nouveau_bo *sync;
Ben Skeggsdd0e3d52012-10-16 14:00:31 +1000394};
395
Ben Skeggse225f442012-11-21 14:40:21 +1000396static struct nv50_disp *
397nv50_disp(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +1000398{
Ben Skeggs77145f12012-07-31 16:16:21 +1000399 return nouveau_display(dev)->priv;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000400}
401
Ben Skeggse225f442012-11-21 14:40:21 +1000402#define nv50_mast(d) (&nv50_disp(d)->mast)
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000403
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000404static struct drm_crtc *
Ben Skeggse225f442012-11-21 14:40:21 +1000405nv50_display_crtc_get(struct drm_encoder *encoder)
Ben Skeggsbdb8c212011-11-12 01:30:24 +1000406{
407 return nouveau_encoder(encoder)->crtc;
408}
409
410/******************************************************************************
411 * EVO channel helpers
412 *****************************************************************************/
Ben Skeggs51beb422011-07-05 10:33:08 +1000413static u32 *
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000414evo_wait(void *evoc, int nr)
Ben Skeggs51beb422011-07-05 10:33:08 +1000415{
Ben Skeggse225f442012-11-21 14:40:21 +1000416 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000417 u32 put = nvif_rd32(&dmac->base.user, 0x0000) / 4;
Ben Skeggs51beb422011-07-05 10:33:08 +1000418
Daniel Vetter59ad1462012-12-02 14:49:44 +0100419 mutex_lock(&dmac->lock);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000420 if (put + nr >= (PAGE_SIZE / 4) - 8) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000421 dmac->ptr[put] = 0x20000000;
Ben Skeggs51beb422011-07-05 10:33:08 +1000422
Ben Skeggs0ad72862014-08-10 04:10:22 +1000423 nvif_wr32(&dmac->base.user, 0x0000, 0x00000000);
424 if (!nvkm_wait(&dmac->base.user, 0x0004, ~0, 0x00000000)) {
Daniel Vetter59ad1462012-12-02 14:49:44 +0100425 mutex_unlock(&dmac->lock);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000426 nv_error(nvkm_object(&dmac->base.user), "channel stalled\n");
Ben Skeggs51beb422011-07-05 10:33:08 +1000427 return NULL;
428 }
429
430 put = 0;
431 }
432
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000433 return dmac->ptr + put;
Ben Skeggs51beb422011-07-05 10:33:08 +1000434}
435
436static void
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000437evo_kick(u32 *push, void *evoc)
Ben Skeggs51beb422011-07-05 10:33:08 +1000438{
Ben Skeggse225f442012-11-21 14:40:21 +1000439 struct nv50_dmac *dmac = evoc;
Ben Skeggs0ad72862014-08-10 04:10:22 +1000440 nvif_wr32(&dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
Daniel Vetter59ad1462012-12-02 14:49:44 +0100441 mutex_unlock(&dmac->lock);
Ben Skeggs51beb422011-07-05 10:33:08 +1000442}
443
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000444#if 1
Ben Skeggs51beb422011-07-05 10:33:08 +1000445#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
446#define evo_data(p,d) *((p)++) = (d)
Ben Skeggs2b1930c2014-11-03 16:43:59 +1000447#else
448#define evo_mthd(p,m,s) do { \
449 const u32 _m = (m), _s = (s); \
450 printk(KERN_ERR "%04x %d %s\n", _m, _s, __func__); \
451 *((p)++) = ((_s << 18) | _m); \
452} while(0)
453#define evo_data(p,d) do { \
454 const u32 _d = (d); \
455 printk(KERN_ERR "\t%08x\n", _d); \
456 *((p)++) = _d; \
457} while(0)
458#endif
Ben Skeggs51beb422011-07-05 10:33:08 +1000459
Ben Skeggs3376ee32011-11-12 14:28:12 +1000460static bool
461evo_sync_wait(void *data)
462{
Ben Skeggs5cc027f2013-02-18 17:50:51 -0500463 if (nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000)
464 return true;
465 usleep_range(1, 2);
466 return false;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000467}
468
469static int
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000470evo_sync(struct drm_device *dev)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000471{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000472 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggse225f442012-11-21 14:40:21 +1000473 struct nv50_disp *disp = nv50_disp(dev);
474 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000475 u32 *push = evo_wait(mast, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000476 if (push) {
Ben Skeggs816af2f2011-11-16 15:48:48 +1000477 nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000478 evo_mthd(push, 0x0084, 1);
Ben Skeggs816af2f2011-11-16 15:48:48 +1000479 evo_data(push, 0x80000000 | EVO_MAST_NTFY);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000480 evo_mthd(push, 0x0080, 2);
481 evo_data(push, 0x00000000);
482 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000483 evo_kick(push, mast);
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000484 if (nv_wait_cb(nvkm_device(device), evo_sync_wait, disp->sync))
Ben Skeggs3376ee32011-11-12 14:28:12 +1000485 return 0;
486 }
487
488 return -EBUSY;
489}
490
491/******************************************************************************
Ben Skeggsa63a97e2011-11-16 15:22:34 +1000492 * Page flipping channel
Ben Skeggs3376ee32011-11-12 14:28:12 +1000493 *****************************************************************************/
494struct nouveau_bo *
Ben Skeggse225f442012-11-21 14:40:21 +1000495nv50_display_crtc_sema(struct drm_device *dev, int crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000496{
Ben Skeggse225f442012-11-21 14:40:21 +1000497 return nv50_disp(dev)->sync;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000498}
499
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000500struct nv50_display_flip {
501 struct nv50_disp *disp;
502 struct nv50_sync *chan;
503};
504
505static bool
506nv50_display_flip_wait(void *data)
507{
508 struct nv50_display_flip *flip = data;
509 if (nouveau_bo_rd32(flip->disp->sync, flip->chan->addr / 4) ==
Calvin Owensb1ea3e62013-04-07 21:01:19 -0500510 flip->chan->data)
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000511 return true;
512 usleep_range(1, 2);
513 return false;
514}
515
Ben Skeggs3376ee32011-11-12 14:28:12 +1000516void
Ben Skeggse225f442012-11-21 14:40:21 +1000517nv50_display_flip_stop(struct drm_crtc *crtc)
Ben Skeggs3376ee32011-11-12 14:28:12 +1000518{
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000519 struct nvif_device *device = &nouveau_drm(crtc->dev)->device;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000520 struct nv50_display_flip flip = {
521 .disp = nv50_disp(crtc->dev),
522 .chan = nv50_sync(crtc),
523 };
Ben Skeggs3376ee32011-11-12 14:28:12 +1000524 u32 *push;
525
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000526 push = evo_wait(flip.chan, 8);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000527 if (push) {
528 evo_mthd(push, 0x0084, 1);
529 evo_data(push, 0x00000000);
530 evo_mthd(push, 0x0094, 1);
531 evo_data(push, 0x00000000);
532 evo_mthd(push, 0x00c0, 1);
533 evo_data(push, 0x00000000);
534 evo_mthd(push, 0x0080, 1);
535 evo_data(push, 0x00000000);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000536 evo_kick(push, flip.chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000537 }
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000538
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000539 nv_wait_cb(nvkm_device(device), nv50_display_flip_wait, &flip);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000540}
541
542int
Ben Skeggse225f442012-11-21 14:40:21 +1000543nv50_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Ben Skeggs3376ee32011-11-12 14:28:12 +1000544 struct nouveau_channel *chan, u32 swap_interval)
545{
546 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000547 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000548 struct nv50_head *head = nv50_head(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000549 struct nv50_sync *sync = nv50_sync(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000550 u32 *push;
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000551 int ret;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000552
553 swap_interval <<= 4;
554 if (swap_interval == 0)
555 swap_interval |= 0x100;
Ben Skeggsf60b6e72013-03-19 15:20:00 +1000556 if (chan == NULL)
557 evo_sync(crtc->dev);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000558
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000559 push = evo_wait(sync, 128);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000560 if (unlikely(push == NULL))
561 return -EBUSY;
562
Ben Skeggsbbf89062014-08-10 04:10:25 +1000563 if (chan && chan->object->oclass < G82_CHANNEL_GPFIFO) {
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000564 ret = RING_SPACE(chan, 8);
565 if (ret)
566 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000567
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000568 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 2);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000569 OUT_RING (chan, NvEvoSema0 + nv_crtc->index);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000570 OUT_RING (chan, sync->addr ^ 0x10);
571 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_RELEASE, 1);
572 OUT_RING (chan, sync->data + 1);
573 BEGIN_NV04(chan, 0, NV11_SUBCHAN_SEMAPHORE_OFFSET, 2);
574 OUT_RING (chan, sync->addr);
575 OUT_RING (chan, sync->data);
576 } else
Ben Skeggsbbf89062014-08-10 04:10:25 +1000577 if (chan && chan->object->oclass < FERMI_CHANNEL_GPFIFO) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000578 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000579 ret = RING_SPACE(chan, 12);
580 if (ret)
581 return ret;
Ben Skeggsa34caf72013-02-14 09:28:37 +1000582
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000583 BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 1);
Ben Skeggs0ad72862014-08-10 04:10:22 +1000584 OUT_RING (chan, chan->vram.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000585 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
586 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
587 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
588 OUT_RING (chan, sync->data + 1);
589 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG);
590 BEGIN_NV04(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
591 OUT_RING (chan, upper_32_bits(addr));
592 OUT_RING (chan, lower_32_bits(addr));
593 OUT_RING (chan, sync->data);
594 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL);
595 } else
596 if (chan) {
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000597 u64 addr = nv84_fence_crtc(chan, nv_crtc->index) + sync->addr;
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000598 ret = RING_SPACE(chan, 10);
599 if (ret)
600 return ret;
Ben Skeggs67f97182013-02-26 12:02:54 +1000601
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000602 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
603 OUT_RING (chan, upper_32_bits(addr ^ 0x10));
604 OUT_RING (chan, lower_32_bits(addr ^ 0x10));
605 OUT_RING (chan, sync->data + 1);
606 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_WRITE_LONG |
607 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
608 BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
609 OUT_RING (chan, upper_32_bits(addr));
610 OUT_RING (chan, lower_32_bits(addr));
611 OUT_RING (chan, sync->data);
612 OUT_RING (chan, NV84_SUBCHAN_SEMAPHORE_TRIGGER_ACQUIRE_EQUAL |
613 NVC0_SUBCHAN_SEMAPHORE_TRIGGER_YIELD);
614 }
Ben Skeggs35bcf5d2012-04-30 11:34:10 -0500615
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000616 if (chan) {
617 sync->addr ^= 0x10;
618 sync->data++;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000619 FIRE_RING (chan);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000620 }
621
622 /* queue the flip */
623 evo_mthd(push, 0x0100, 1);
624 evo_data(push, 0xfffe0000);
625 evo_mthd(push, 0x0084, 1);
626 evo_data(push, swap_interval);
627 if (!(swap_interval & 0x00000100)) {
628 evo_mthd(push, 0x00e0, 1);
629 evo_data(push, 0x40000000);
630 }
631 evo_mthd(push, 0x0088, 4);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +1000632 evo_data(push, sync->addr);
633 evo_data(push, sync->data++);
634 evo_data(push, sync->data);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000635 evo_data(push, sync->base.sync.handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000636 evo_mthd(push, 0x00a0, 2);
637 evo_data(push, 0x00000000);
638 evo_data(push, 0x00000000);
639 evo_mthd(push, 0x00c0, 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000640 evo_data(push, nv_fb->r_handle);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000641 evo_mthd(push, 0x0110, 2);
642 evo_data(push, 0x00000000);
643 evo_data(push, 0x00000000);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000644 if (nv50_vers(sync) < GF110_DISP_BASE_CHANNEL_DMA) {
Ben Skeggsed5085a52012-11-16 13:16:51 +1000645 evo_mthd(push, 0x0800, 5);
646 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
647 evo_data(push, 0);
648 evo_data(push, (fb->height << 16) | fb->width);
649 evo_data(push, nv_fb->r_pitch);
650 evo_data(push, nv_fb->r_format);
651 } else {
652 evo_mthd(push, 0x0400, 5);
653 evo_data(push, nv_fb->nvbo->bo.offset >> 8);
654 evo_data(push, 0);
655 evo_data(push, (fb->height << 16) | fb->width);
656 evo_data(push, nv_fb->r_pitch);
657 evo_data(push, nv_fb->r_format);
658 }
Ben Skeggs3376ee32011-11-12 14:28:12 +1000659 evo_mthd(push, 0x0080, 1);
660 evo_data(push, 0x00000000);
Ben Skeggsb5a794b2012-10-16 14:18:32 +1000661 evo_kick(push, sync);
Ben Skeggs8dda53f2013-07-09 12:35:55 +1000662
663 nouveau_bo_ref(nv_fb->nvbo, &head->image);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000664 return 0;
665}
666
Ben Skeggs26f6d882011-07-04 16:25:18 +1000667/******************************************************************************
Ben Skeggs438d99e2011-07-05 16:48:06 +1000668 * CRTC
669 *****************************************************************************/
670static int
Ben Skeggse225f442012-11-21 14:40:21 +1000671nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000672{
Ben Skeggse225f442012-11-21 14:40:21 +1000673 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde691852011-10-17 12:23:41 +1000674 struct nouveau_connector *nv_connector;
675 struct drm_connector *connector;
676 u32 *push, mode = 0x00;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000677
Ben Skeggs488ff202011-10-17 10:38:10 +1000678 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggsde691852011-10-17 12:23:41 +1000679 connector = &nv_connector->base;
680 if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
Matt Roperf4510a22014-04-01 15:22:40 -0700681 if (nv_crtc->base.primary->fb->depth > connector->display_info.bpc * 3)
Ben Skeggsde691852011-10-17 12:23:41 +1000682 mode = DITHERING_MODE_DYNAMIC2X2;
683 } else {
684 mode = nv_connector->dithering_mode;
685 }
686
687 if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
688 if (connector->display_info.bpc >= 8)
689 mode |= DITHERING_DEPTH_8BPC;
690 } else {
691 mode |= nv_connector->dithering_depth;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000692 }
693
Ben Skeggsde8268c2012-11-16 10:24:31 +1000694 push = evo_wait(mast, 4);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000695 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000696 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000697 evo_mthd(push, 0x08a0 + (nv_crtc->index * 0x0400), 1);
698 evo_data(push, mode);
699 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000700 if (nv50_vers(mast) < GK104_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000701 evo_mthd(push, 0x0490 + (nv_crtc->index * 0x0300), 1);
702 evo_data(push, mode);
703 } else {
704 evo_mthd(push, 0x04a0 + (nv_crtc->index * 0x0300), 1);
705 evo_data(push, mode);
706 }
707
Ben Skeggs438d99e2011-07-05 16:48:06 +1000708 if (update) {
709 evo_mthd(push, 0x0080, 1);
710 evo_data(push, 0x00000000);
711 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000712 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000713 }
714
715 return 0;
716}
717
718static int
Ben Skeggse225f442012-11-21 14:40:21 +1000719nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000720{
Ben Skeggse225f442012-11-21 14:40:21 +1000721 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs92854622011-11-11 23:49:06 +1000722 struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
Ben Skeggs3376ee32011-11-12 14:28:12 +1000723 struct drm_crtc *crtc = &nv_crtc->base;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000724 struct nouveau_connector *nv_connector;
Ben Skeggs92854622011-11-11 23:49:06 +1000725 int mode = DRM_MODE_SCALE_NONE;
726 u32 oX, oY, *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000727
Ben Skeggs92854622011-11-11 23:49:06 +1000728 /* start off at the resolution we programmed the crtc for, this
729 * effectively handles NONE/FULL scaling
730 */
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000731 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggs92854622011-11-11 23:49:06 +1000732 if (nv_connector && nv_connector->native_mode)
733 mode = nv_connector->scaling_mode;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000734
Ben Skeggs92854622011-11-11 23:49:06 +1000735 if (mode != DRM_MODE_SCALE_NONE)
736 omode = nv_connector->native_mode;
737 else
738 omode = umode;
739
740 oX = omode->hdisplay;
741 oY = omode->vdisplay;
742 if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
743 oY *= 2;
744
745 /* add overscan compensation if necessary, will keep the aspect
746 * ratio the same as the backend mode unless overridden by the
747 * user setting both hborder and vborder properties.
748 */
749 if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
750 (nv_connector->underscan == UNDERSCAN_AUTO &&
751 nv_connector->edid &&
752 drm_detect_hdmi_monitor(nv_connector->edid)))) {
753 u32 bX = nv_connector->underscan_hborder;
754 u32 bY = nv_connector->underscan_vborder;
755 u32 aspect = (oY << 19) / oX;
756
757 if (bX) {
758 oX -= (bX * 2);
759 if (bY) oY -= (bY * 2);
760 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
761 } else {
762 oX -= (oX >> 4) + 32;
763 if (bY) oY -= (bY * 2);
764 else oY = ((oX * aspect) + (aspect / 2)) >> 19;
Ben Skeggsf3fdc522011-07-07 16:01:57 +1000765 }
766 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000767
Ben Skeggs92854622011-11-11 23:49:06 +1000768 /* handle CENTER/ASPECT scaling, taking into account the areas
769 * removed already for overscan compensation
770 */
771 switch (mode) {
772 case DRM_MODE_SCALE_CENTER:
773 oX = min((u32)umode->hdisplay, oX);
774 oY = min((u32)umode->vdisplay, oY);
775 /* fall-through */
776 case DRM_MODE_SCALE_ASPECT:
777 if (oY < oX) {
778 u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
779 oX = ((oY * aspect) + (aspect / 2)) >> 19;
780 } else {
781 u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
782 oY = ((oX * aspect) + (aspect / 2)) >> 19;
783 }
784 break;
785 default:
786 break;
787 }
788
Ben Skeggsde8268c2012-11-16 10:24:31 +1000789 push = evo_wait(mast, 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000790 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000791 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000792 /*XXX: SCALE_CTRL_ACTIVE??? */
793 evo_mthd(push, 0x08d8 + (nv_crtc->index * 0x400), 2);
794 evo_data(push, (oY << 16) | oX);
795 evo_data(push, (oY << 16) | oX);
796 evo_mthd(push, 0x08a4 + (nv_crtc->index * 0x400), 1);
797 evo_data(push, 0x00000000);
798 evo_mthd(push, 0x08c8 + (nv_crtc->index * 0x400), 1);
799 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
800 } else {
801 evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
802 evo_data(push, (oY << 16) | oX);
803 evo_data(push, (oY << 16) | oX);
804 evo_data(push, (oY << 16) | oX);
805 evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
806 evo_data(push, 0x00000000);
807 evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
808 evo_data(push, umode->vdisplay << 16 | umode->hdisplay);
809 }
810
811 evo_kick(push, mast);
812
Ben Skeggs3376ee32011-11-12 14:28:12 +1000813 if (update) {
Ben Skeggse225f442012-11-21 14:40:21 +1000814 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700815 nv50_display_flip_next(crtc, crtc->primary->fb,
816 NULL, 1);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000817 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000818 }
819
820 return 0;
821}
822
823static int
Ben Skeggse225f442012-11-21 14:40:21 +1000824nv50_crtc_set_color_vibrance(struct nouveau_crtc *nv_crtc, bool update)
Ben Skeggsf9887d02012-11-21 13:03:42 +1000825{
Ben Skeggse225f442012-11-21 14:40:21 +1000826 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsf9887d02012-11-21 13:03:42 +1000827 u32 *push, hue, vib;
828 int adj;
829
830 adj = (nv_crtc->color_vibrance > 0) ? 50 : 0;
831 vib = ((nv_crtc->color_vibrance * 2047 + adj) / 100) & 0xfff;
832 hue = ((nv_crtc->vibrant_hue * 2047) / 100) & 0xfff;
833
834 push = evo_wait(mast, 16);
835 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000836 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsf9887d02012-11-21 13:03:42 +1000837 evo_mthd(push, 0x08a8 + (nv_crtc->index * 0x400), 1);
838 evo_data(push, (hue << 20) | (vib << 8));
839 } else {
840 evo_mthd(push, 0x0498 + (nv_crtc->index * 0x300), 1);
841 evo_data(push, (hue << 20) | (vib << 8));
842 }
843
844 if (update) {
845 evo_mthd(push, 0x0080, 1);
846 evo_data(push, 0x00000000);
847 }
848 evo_kick(push, mast);
849 }
850
851 return 0;
852}
853
854static int
Ben Skeggse225f442012-11-21 14:40:21 +1000855nv50_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
Ben Skeggs438d99e2011-07-05 16:48:06 +1000856 int x, int y, bool update)
857{
858 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
Ben Skeggse225f442012-11-21 14:40:21 +1000859 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000860 u32 *push;
861
Ben Skeggsde8268c2012-11-16 10:24:31 +1000862 push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000863 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000864 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000865 evo_mthd(push, 0x0860 + (nv_crtc->index * 0x400), 1);
866 evo_data(push, nvfb->nvbo->bo.offset >> 8);
867 evo_mthd(push, 0x0868 + (nv_crtc->index * 0x400), 3);
868 evo_data(push, (fb->height << 16) | fb->width);
869 evo_data(push, nvfb->r_pitch);
870 evo_data(push, nvfb->r_format);
871 evo_mthd(push, 0x08c0 + (nv_crtc->index * 0x400), 1);
872 evo_data(push, (y << 16) | x);
Ben Skeggs648d4df2014-08-10 04:10:27 +1000873 if (nv50_vers(mast) > NV50_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000874 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +1000875 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000876 }
877 } else {
878 evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
879 evo_data(push, nvfb->nvbo->bo.offset >> 8);
880 evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
881 evo_data(push, (fb->height << 16) | fb->width);
882 evo_data(push, nvfb->r_pitch);
883 evo_data(push, nvfb->r_format);
Ben Skeggs8a423642014-08-10 04:10:19 +1000884 evo_data(push, nvfb->r_handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000885 evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
886 evo_data(push, (y << 16) | x);
887 }
888
Ben Skeggsa46232e2011-07-07 15:23:48 +1000889 if (update) {
890 evo_mthd(push, 0x0080, 1);
891 evo_data(push, 0x00000000);
892 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000893 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000894 }
895
Ben Skeggs8a423642014-08-10 04:10:19 +1000896 nv_crtc->fb.handle = nvfb->r_handle;
Ben Skeggs438d99e2011-07-05 16:48:06 +1000897 return 0;
898}
899
900static void
Ben Skeggse225f442012-11-21 14:40:21 +1000901nv50_crtc_cursor_show(struct nouveau_crtc *nv_crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000902{
Ben Skeggse225f442012-11-21 14:40:21 +1000903 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs5a560252014-11-10 15:52:02 +1000904 struct nv50_curs *curs = nv50_curs(&nv_crtc->base);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000905 u32 *push = evo_wait(mast, 16);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000906 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000907 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000908 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
909 evo_data(push, 0x85000000);
Ben Skeggs5a560252014-11-10 15:52:02 +1000910 evo_data(push, curs->image->bo.offset >> 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000911 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000912 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000913 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 2);
914 evo_data(push, 0x85000000);
Ben Skeggs5a560252014-11-10 15:52:02 +1000915 evo_data(push, curs->image->bo.offset >> 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000916 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000917 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000918 } else {
Ben Skeggs438d99e2011-07-05 16:48:06 +1000919 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
920 evo_data(push, 0x85000000);
Ben Skeggs5a560252014-11-10 15:52:02 +1000921 evo_data(push, curs->image->bo.offset >> 8);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000922 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000923 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000924 }
925 evo_kick(push, mast);
926 }
927}
928
929static void
Ben Skeggse225f442012-11-21 14:40:21 +1000930nv50_crtc_cursor_hide(struct nouveau_crtc *nv_crtc)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000931{
Ben Skeggse225f442012-11-21 14:40:21 +1000932 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000933 u32 *push = evo_wait(mast, 16);
934 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000935 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000936 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
937 evo_data(push, 0x05000000);
938 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000939 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000940 evo_mthd(push, 0x0880 + (nv_crtc->index * 0x400), 1);
941 evo_data(push, 0x05000000);
942 evo_mthd(push, 0x089c + (nv_crtc->index * 0x400), 1);
943 evo_data(push, 0x00000000);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000944 } else {
945 evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
946 evo_data(push, 0x05000000);
947 evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
948 evo_data(push, 0x00000000);
949 }
Ben Skeggsde8268c2012-11-16 10:24:31 +1000950 evo_kick(push, mast);
951 }
952}
Ben Skeggs438d99e2011-07-05 16:48:06 +1000953
Ben Skeggsde8268c2012-11-16 10:24:31 +1000954static void
Ben Skeggse225f442012-11-21 14:40:21 +1000955nv50_crtc_cursor_show_hide(struct nouveau_crtc *nv_crtc, bool show, bool update)
Ben Skeggsde8268c2012-11-16 10:24:31 +1000956{
Ben Skeggse225f442012-11-21 14:40:21 +1000957 struct nv50_mast *mast = nv50_mast(nv_crtc->base.dev);
Ben Skeggs5a560252014-11-10 15:52:02 +1000958 struct nv50_curs *curs = nv50_curs(&nv_crtc->base);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000959
Ben Skeggs5a560252014-11-10 15:52:02 +1000960 if (show && curs->image)
Ben Skeggse225f442012-11-21 14:40:21 +1000961 nv50_crtc_cursor_show(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000962 else
Ben Skeggse225f442012-11-21 14:40:21 +1000963 nv50_crtc_cursor_hide(nv_crtc);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000964
965 if (update) {
966 u32 *push = evo_wait(mast, 2);
967 if (push) {
Ben Skeggs438d99e2011-07-05 16:48:06 +1000968 evo_mthd(push, 0x0080, 1);
969 evo_data(push, 0x00000000);
Ben Skeggsde8268c2012-11-16 10:24:31 +1000970 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000971 }
Ben Skeggs438d99e2011-07-05 16:48:06 +1000972 }
973}
974
975static void
Ben Skeggse225f442012-11-21 14:40:21 +1000976nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000977{
978}
979
980static void
Ben Skeggse225f442012-11-21 14:40:21 +1000981nv50_crtc_prepare(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +1000982{
983 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +1000984 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000985 u32 *push;
986
Ben Skeggse225f442012-11-21 14:40:21 +1000987 nv50_display_flip_stop(crtc);
Ben Skeggs3376ee32011-11-12 14:28:12 +1000988
Ben Skeggs56d237d2014-05-19 14:54:33 +1000989 push = evo_wait(mast, 6);
Ben Skeggs438d99e2011-07-05 16:48:06 +1000990 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +1000991 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000992 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
993 evo_data(push, 0x00000000);
994 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
995 evo_data(push, 0x40000000);
996 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +1000997 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +1000998 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
999 evo_data(push, 0x00000000);
1000 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 1);
1001 evo_data(push, 0x40000000);
1002 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
1003 evo_data(push, 0x00000000);
1004 } else {
1005 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
1006 evo_data(push, 0x00000000);
1007 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
1008 evo_data(push, 0x03000000);
1009 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
1010 evo_data(push, 0x00000000);
1011 }
1012
1013 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001014 }
1015
Ben Skeggse225f442012-11-21 14:40:21 +10001016 nv50_crtc_cursor_show_hide(nv_crtc, false, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001017}
1018
1019static void
Ben Skeggse225f442012-11-21 14:40:21 +10001020nv50_crtc_commit(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001021{
1022 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001023 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001024 u32 *push;
1025
Ben Skeggsde8268c2012-11-16 10:24:31 +10001026 push = evo_wait(mast, 32);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001027 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001028 if (nv50_vers(mast) < G82_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001029 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001030 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001031 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1032 evo_data(push, 0xc0000000);
1033 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1034 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10001035 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001036 evo_mthd(push, 0x0874 + (nv_crtc->index * 0x400), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001037 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001038 evo_mthd(push, 0x0840 + (nv_crtc->index * 0x400), 2);
1039 evo_data(push, 0xc0000000);
1040 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1041 evo_mthd(push, 0x085c + (nv_crtc->index * 0x400), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001042 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001043 } else {
1044 evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
Ben Skeggs8a423642014-08-10 04:10:19 +10001045 evo_data(push, nv_crtc->fb.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001046 evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
1047 evo_data(push, 0x83000000);
1048 evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
1049 evo_data(push, 0x00000000);
1050 evo_data(push, 0x00000000);
1051 evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001052 evo_data(push, mast->base.vram.handle);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001053 evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
1054 evo_data(push, 0xffffff00);
1055 }
1056
1057 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001058 }
1059
Ben Skeggs5a560252014-11-10 15:52:02 +10001060 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Matt Roperf4510a22014-04-01 15:22:40 -07001061 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001062}
1063
1064static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001065nv50_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001066 struct drm_display_mode *adjusted_mode)
1067{
Ben Skeggseb2e9682014-01-24 10:13:23 +10001068 drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001069 return true;
1070}
1071
1072static int
Ben Skeggse225f442012-11-21 14:40:21 +10001073nv50_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001074{
Matt Roperf4510a22014-04-01 15:22:40 -07001075 struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->primary->fb);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001076 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001077 int ret;
1078
Ben Skeggs547ad072014-11-10 12:35:06 +10001079 ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001080 if (ret == 0) {
1081 if (head->image)
1082 nouveau_bo_unpin(head->image);
1083 nouveau_bo_ref(nvfb->nvbo, &head->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001084 }
1085
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001086 return ret;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001087}
1088
1089static int
Ben Skeggse225f442012-11-21 14:40:21 +10001090nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001091 struct drm_display_mode *mode, int x, int y,
1092 struct drm_framebuffer *old_fb)
1093{
Ben Skeggse225f442012-11-21 14:40:21 +10001094 struct nv50_mast *mast = nv50_mast(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001095 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1096 struct nouveau_connector *nv_connector;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001097 u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
1098 u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
1099 u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
1100 u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
Roy Spliet1dce6262014-09-12 18:00:13 +02001101 u32 vblan2e = 0, vblan2s = 1, vblankus = 0;
Ben Skeggs3488c572012-03-12 11:42:20 +10001102 u32 *push;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001103 int ret;
1104
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001105 hactive = mode->htotal;
1106 hsynce = mode->hsync_end - mode->hsync_start - 1;
1107 hbackp = mode->htotal - mode->hsync_end;
1108 hblanke = hsynce + hbackp;
1109 hfrontp = mode->hsync_start - mode->hdisplay;
1110 hblanks = mode->htotal - hfrontp - 1;
1111
1112 vactive = mode->vtotal * vscan / ilace;
1113 vsynce = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
1114 vbackp = (mode->vtotal - mode->vsync_end) * vscan / ilace;
1115 vblanke = vsynce + vbackp;
1116 vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
1117 vblanks = vactive - vfrontp - 1;
Roy Spliet1dce6262014-09-12 18:00:13 +02001118 /* XXX: Safe underestimate, even "0" works */
1119 vblankus = (vactive - mode->vdisplay - 2) * hactive;
1120 vblankus *= 1000;
1121 vblankus /= mode->clock;
1122
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001123 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
1124 vblan2e = vactive + vsynce + vbackp;
1125 vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
1126 vactive = (vactive * 2) + 1;
Ben Skeggs2d1d8982011-11-11 23:39:22 +10001127 }
1128
Ben Skeggse225f442012-11-21 14:40:21 +10001129 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001130 if (ret)
1131 return ret;
1132
Ben Skeggsde8268c2012-11-16 10:24:31 +10001133 push = evo_wait(mast, 64);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001134 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001135 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001136 evo_mthd(push, 0x0804 + (nv_crtc->index * 0x400), 2);
1137 evo_data(push, 0x00800000 | mode->clock);
1138 evo_data(push, (ilace == 2) ? 2 : 0);
Roy Spliet1dce6262014-09-12 18:00:13 +02001139 evo_mthd(push, 0x0810 + (nv_crtc->index * 0x400), 8);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001140 evo_data(push, 0x00000000);
1141 evo_data(push, (vactive << 16) | hactive);
1142 evo_data(push, ( vsynce << 16) | hsynce);
1143 evo_data(push, (vblanke << 16) | hblanke);
1144 evo_data(push, (vblanks << 16) | hblanks);
1145 evo_data(push, (vblan2e << 16) | vblan2s);
Roy Spliet1dce6262014-09-12 18:00:13 +02001146 evo_data(push, vblankus);
Ben Skeggsde8268c2012-11-16 10:24:31 +10001147 evo_data(push, 0x00000000);
1148 evo_mthd(push, 0x0900 + (nv_crtc->index * 0x400), 2);
1149 evo_data(push, 0x00000311);
1150 evo_data(push, 0x00000100);
1151 } else {
1152 evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
1153 evo_data(push, 0x00000000);
1154 evo_data(push, (vactive << 16) | hactive);
1155 evo_data(push, ( vsynce << 16) | hsynce);
1156 evo_data(push, (vblanke << 16) | hblanke);
1157 evo_data(push, (vblanks << 16) | hblanks);
1158 evo_data(push, (vblan2e << 16) | vblan2s);
1159 evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
1160 evo_data(push, 0x00000000); /* ??? */
1161 evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
1162 evo_data(push, mode->clock * 1000);
1163 evo_data(push, 0x00200000); /* ??? */
1164 evo_data(push, mode->clock * 1000);
1165 evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
1166 evo_data(push, 0x00000311);
1167 evo_data(push, 0x00000100);
1168 }
1169
1170 evo_kick(push, mast);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001171 }
1172
1173 nv_connector = nouveau_crtc_connector_get(nv_crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001174 nv50_crtc_set_dither(nv_crtc, false);
1175 nv50_crtc_set_scale(nv_crtc, false);
1176 nv50_crtc_set_color_vibrance(nv_crtc, false);
Matt Roperf4510a22014-04-01 15:22:40 -07001177 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, false);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001178 return 0;
1179}
1180
1181static int
Ben Skeggse225f442012-11-21 14:40:21 +10001182nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001183 struct drm_framebuffer *old_fb)
1184{
Ben Skeggs77145f12012-07-31 16:16:21 +10001185 struct nouveau_drm *drm = nouveau_drm(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001186 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1187 int ret;
1188
Matt Roperf4510a22014-04-01 15:22:40 -07001189 if (!crtc->primary->fb) {
Ben Skeggs77145f12012-07-31 16:16:21 +10001190 NV_DEBUG(drm, "No FB bound\n");
Ben Skeggs84e2ad82011-08-26 09:40:39 +10001191 return 0;
1192 }
1193
Ben Skeggse225f442012-11-21 14:40:21 +10001194 ret = nv50_crtc_swap_fbs(crtc, old_fb);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001195 if (ret)
1196 return ret;
1197
Ben Skeggse225f442012-11-21 14:40:21 +10001198 nv50_display_flip_stop(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001199 nv50_crtc_set_image(nv_crtc, crtc->primary->fb, x, y, true);
1200 nv50_display_flip_next(crtc, crtc->primary->fb, NULL, 1);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001201 return 0;
1202}
1203
1204static int
Ben Skeggse225f442012-11-21 14:40:21 +10001205nv50_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001206 struct drm_framebuffer *fb, int x, int y,
1207 enum mode_set_atomic state)
1208{
1209 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001210 nv50_display_flip_stop(crtc);
1211 nv50_crtc_set_image(nv_crtc, fb, x, y, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001212 return 0;
1213}
1214
1215static void
Ben Skeggse225f442012-11-21 14:40:21 +10001216nv50_crtc_lut_load(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001217{
Ben Skeggse225f442012-11-21 14:40:21 +10001218 struct nv50_disp *disp = nv50_disp(crtc->dev);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001219 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
1220 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
1221 int i;
1222
1223 for (i = 0; i < 256; i++) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001224 u16 r = nv_crtc->lut.r[i] >> 2;
1225 u16 g = nv_crtc->lut.g[i] >> 2;
1226 u16 b = nv_crtc->lut.b[i] >> 2;
1227
Ben Skeggs648d4df2014-08-10 04:10:27 +10001228 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggsde8268c2012-11-16 10:24:31 +10001229 writew(r + 0x0000, lut + (i * 0x08) + 0);
1230 writew(g + 0x0000, lut + (i * 0x08) + 2);
1231 writew(b + 0x0000, lut + (i * 0x08) + 4);
1232 } else {
1233 writew(r + 0x6000, lut + (i * 0x20) + 0);
1234 writew(g + 0x6000, lut + (i * 0x20) + 2);
1235 writew(b + 0x6000, lut + (i * 0x20) + 4);
1236 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001237 }
1238}
1239
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001240static void
1241nv50_crtc_disable(struct drm_crtc *crtc)
1242{
1243 struct nv50_head *head = nv50_head(crtc);
Ben Skeggsefa366f2014-06-05 12:56:35 +10001244 evo_sync(crtc->dev);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001245 if (head->image)
1246 nouveau_bo_unpin(head->image);
1247 nouveau_bo_ref(NULL, &head->image);
1248}
1249
Ben Skeggs438d99e2011-07-05 16:48:06 +10001250static int
Ben Skeggse225f442012-11-21 14:40:21 +10001251nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001252 uint32_t handle, uint32_t width, uint32_t height)
1253{
1254 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggs5a560252014-11-10 15:52:02 +10001255 struct nv50_curs *curs = nv50_curs(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001256 struct drm_device *dev = crtc->dev;
Ben Skeggs5a560252014-11-10 15:52:02 +10001257 struct drm_gem_object *gem = NULL;
1258 struct nouveau_bo *nvbo = NULL;
1259 int ret = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001260
Ben Skeggs5a560252014-11-10 15:52:02 +10001261 if (handle) {
Ben Skeggs438d99e2011-07-05 16:48:06 +10001262 if (width != 64 || height != 64)
1263 return -EINVAL;
1264
1265 gem = drm_gem_object_lookup(dev, file_priv, handle);
1266 if (unlikely(!gem))
1267 return -ENOENT;
1268 nvbo = nouveau_gem_object(gem);
1269
Ben Skeggs5a560252014-11-10 15:52:02 +10001270 ret = nouveau_bo_pin(nvbo, TTM_PL_FLAG_VRAM, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001271 }
1272
Ben Skeggs5a560252014-11-10 15:52:02 +10001273 if (ret == 0) {
1274 if (curs->image)
1275 nouveau_bo_unpin(curs->image);
1276 nouveau_bo_ref(nvbo, &curs->image);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001277 }
Ben Skeggs5a560252014-11-10 15:52:02 +10001278 drm_gem_object_unreference_unlocked(gem);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001279
Ben Skeggs5a560252014-11-10 15:52:02 +10001280 nv50_crtc_cursor_show_hide(nv_crtc, true, true);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001281 return ret;
1282}
1283
1284static int
Ben Skeggse225f442012-11-21 14:40:21 +10001285nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001286{
Ben Skeggse225f442012-11-21 14:40:21 +10001287 struct nv50_curs *curs = nv50_curs(crtc);
1288 struct nv50_chan *chan = nv50_chan(curs);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001289 nvif_wr32(&chan->user, 0x0084, (y << 16) | (x & 0xffff));
1290 nvif_wr32(&chan->user, 0x0080, 0x00000000);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001291 return 0;
1292}
1293
1294static void
Ben Skeggse225f442012-11-21 14:40:21 +10001295nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001296 uint32_t start, uint32_t size)
1297{
1298 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Dan Carpenterbdefc8c2013-11-28 01:18:47 +03001299 u32 end = min_t(u32, start + size, 256);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001300 u32 i;
1301
1302 for (i = start; i < end; i++) {
1303 nv_crtc->lut.r[i] = r[i];
1304 nv_crtc->lut.g[i] = g[i];
1305 nv_crtc->lut.b[i] = b[i];
1306 }
1307
Ben Skeggse225f442012-11-21 14:40:21 +10001308 nv50_crtc_lut_load(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001309}
1310
1311static void
Ben Skeggse225f442012-11-21 14:40:21 +10001312nv50_crtc_destroy(struct drm_crtc *crtc)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001313{
1314 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001315 struct nv50_disp *disp = nv50_disp(crtc->dev);
1316 struct nv50_head *head = nv50_head(crtc);
Ben Skeggs0ad72862014-08-10 04:10:22 +10001317 struct nv50_fbdma *fbdma;
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001318
Ben Skeggs0ad72862014-08-10 04:10:22 +10001319 list_for_each_entry(fbdma, &disp->fbdma, head) {
1320 nvif_object_fini(&fbdma->base[nv_crtc->index]);
1321 }
1322
1323 nv50_dmac_destroy(&head->ovly.base, disp->disp);
1324 nv50_pioc_destroy(&head->oimm.base);
1325 nv50_dmac_destroy(&head->sync.base, disp->disp);
1326 nv50_pioc_destroy(&head->curs.base);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001327
1328 /*XXX: this shouldn't be necessary, but the core doesn't call
1329 * disconnect() during the cleanup paths
1330 */
1331 if (head->image)
1332 nouveau_bo_unpin(head->image);
1333 nouveau_bo_ref(NULL, &head->image);
1334
Ben Skeggs5a560252014-11-10 15:52:02 +10001335 /*XXX: ditto */
1336 if (head->curs.image)
1337 nouveau_bo_unpin(head->curs.image);
1338 nouveau_bo_ref(NULL, &head->curs.image);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001339
Ben Skeggs438d99e2011-07-05 16:48:06 +10001340 nouveau_bo_unmap(nv_crtc->lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001341 if (nv_crtc->lut.nvbo)
1342 nouveau_bo_unpin(nv_crtc->lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001343 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001344
Ben Skeggs438d99e2011-07-05 16:48:06 +10001345 drm_crtc_cleanup(crtc);
1346 kfree(crtc);
1347}
1348
Ben Skeggse225f442012-11-21 14:40:21 +10001349static const struct drm_crtc_helper_funcs nv50_crtc_hfunc = {
1350 .dpms = nv50_crtc_dpms,
1351 .prepare = nv50_crtc_prepare,
1352 .commit = nv50_crtc_commit,
1353 .mode_fixup = nv50_crtc_mode_fixup,
1354 .mode_set = nv50_crtc_mode_set,
1355 .mode_set_base = nv50_crtc_mode_set_base,
1356 .mode_set_base_atomic = nv50_crtc_mode_set_base_atomic,
1357 .load_lut = nv50_crtc_lut_load,
Ben Skeggs8dda53f2013-07-09 12:35:55 +10001358 .disable = nv50_crtc_disable,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001359};
1360
Ben Skeggse225f442012-11-21 14:40:21 +10001361static const struct drm_crtc_funcs nv50_crtc_func = {
1362 .cursor_set = nv50_crtc_cursor_set,
1363 .cursor_move = nv50_crtc_cursor_move,
1364 .gamma_set = nv50_crtc_gamma_set,
Dave Airlie5addcf02012-09-10 14:20:51 +10001365 .set_config = nouveau_crtc_set_config,
Ben Skeggse225f442012-11-21 14:40:21 +10001366 .destroy = nv50_crtc_destroy,
Ben Skeggs3376ee32011-11-12 14:28:12 +10001367 .page_flip = nouveau_crtc_page_flip,
Ben Skeggs438d99e2011-07-05 16:48:06 +10001368};
1369
1370static int
Ben Skeggs0ad72862014-08-10 04:10:22 +10001371nv50_crtc_create(struct drm_device *dev, int index)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001372{
Ben Skeggse225f442012-11-21 14:40:21 +10001373 struct nv50_disp *disp = nv50_disp(dev);
1374 struct nv50_head *head;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001375 struct drm_crtc *crtc;
1376 int ret, i;
1377
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001378 head = kzalloc(sizeof(*head), GFP_KERNEL);
1379 if (!head)
Ben Skeggs438d99e2011-07-05 16:48:06 +10001380 return -ENOMEM;
1381
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001382 head->base.index = index;
Ben Skeggse225f442012-11-21 14:40:21 +10001383 head->base.set_dither = nv50_crtc_set_dither;
1384 head->base.set_scale = nv50_crtc_set_scale;
1385 head->base.set_color_vibrance = nv50_crtc_set_color_vibrance;
Ben Skeggsf9887d02012-11-21 13:03:42 +10001386 head->base.color_vibrance = 50;
1387 head->base.vibrant_hue = 0;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001388 for (i = 0; i < 256; i++) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001389 head->base.lut.r[i] = i << 8;
1390 head->base.lut.g[i] = i << 8;
1391 head->base.lut.b[i] = i << 8;
Ben Skeggs438d99e2011-07-05 16:48:06 +10001392 }
1393
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001394 crtc = &head->base.base;
Ben Skeggse225f442012-11-21 14:40:21 +10001395 drm_crtc_init(dev, crtc, &nv50_crtc_func);
1396 drm_crtc_helper_add(crtc, &nv50_crtc_hfunc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001397 drm_mode_crtc_set_gamma_size(crtc, 256);
1398
Ben Skeggs8ea0d4a2011-07-07 14:49:24 +10001399 ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01001400 0, 0x0000, NULL, NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001401 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10001402 ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001403 if (!ret) {
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001404 ret = nouveau_bo_map(head->base.lut.nvbo);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01001405 if (ret)
1406 nouveau_bo_unpin(head->base.lut.nvbo);
1407 }
Ben Skeggs438d99e2011-07-05 16:48:06 +10001408 if (ret)
Ben Skeggsdd0e3d52012-10-16 14:00:31 +10001409 nouveau_bo_ref(NULL, &head->base.lut.nvbo);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001410 }
1411
1412 if (ret)
1413 goto out;
1414
Ben Skeggse225f442012-11-21 14:40:21 +10001415 nv50_crtc_lut_load(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001416
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001417 /* allocate cursor resources */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001418 ret = nv50_curs_create(disp->disp, index, &head->curs);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001419 if (ret)
1420 goto out;
1421
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001422 /* allocate page flip / sync resources */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001423 ret = nv50_base_create(disp->disp, index, disp->sync->bo.offset,
1424 &head->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001425 if (ret)
1426 goto out;
1427
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10001428 head->sync.addr = EVO_FLIP_SEM0(index);
1429 head->sync.data = 0x00000000;
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001430
1431 /* allocate overlay resources */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001432 ret = nv50_oimm_create(disp->disp, index, &head->oimm);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001433 if (ret)
1434 goto out;
1435
Ben Skeggs410f3ec2014-08-10 04:10:25 +10001436 ret = nv50_ovly_create(disp->disp, index, disp->sync->bo.offset,
1437 &head->ovly);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10001438 if (ret)
1439 goto out;
1440
Ben Skeggs438d99e2011-07-05 16:48:06 +10001441out:
1442 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10001443 nv50_crtc_destroy(crtc);
Ben Skeggs438d99e2011-07-05 16:48:06 +10001444 return ret;
1445}
1446
1447/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001448 * DAC
1449 *****************************************************************************/
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001450static void
Ben Skeggse225f442012-11-21 14:40:21 +10001451nv50_dac_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001452{
1453 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001454 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001455 struct {
1456 struct nv50_disp_mthd_v1 base;
1457 struct nv50_disp_dac_pwr_v0 pwr;
1458 } args = {
1459 .base.version = 1,
1460 .base.method = NV50_DISP_MTHD_V1_DAC_PWR,
1461 .base.hasht = nv_encoder->dcb->hasht,
1462 .base.hashm = nv_encoder->dcb->hashm,
1463 .pwr.state = 1,
1464 .pwr.data = 1,
1465 .pwr.vsync = (mode != DRM_MODE_DPMS_SUSPEND &&
1466 mode != DRM_MODE_DPMS_OFF),
1467 .pwr.hsync = (mode != DRM_MODE_DPMS_STANDBY &&
1468 mode != DRM_MODE_DPMS_OFF),
1469 };
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001470
Ben Skeggsbf0eb892014-08-10 04:10:26 +10001471 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001472}
1473
1474static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001475nv50_dac_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001476 const struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001477 struct drm_display_mode *adjusted_mode)
1478{
1479 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1480 struct nouveau_connector *nv_connector;
1481
1482 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1483 if (nv_connector && nv_connector->native_mode) {
1484 if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
1485 int id = adjusted_mode->base.id;
1486 *adjusted_mode = *nv_connector->native_mode;
1487 adjusted_mode->base.id = id;
1488 }
1489 }
1490
1491 return true;
1492}
1493
1494static void
Ben Skeggse225f442012-11-21 14:40:21 +10001495nv50_dac_commit(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001496{
1497}
1498
1499static void
Ben Skeggse225f442012-11-21 14:40:21 +10001500nv50_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001501 struct drm_display_mode *adjusted_mode)
1502{
Ben Skeggse225f442012-11-21 14:40:21 +10001503 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001504 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1505 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001506 u32 *push;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001507
Ben Skeggse225f442012-11-21 14:40:21 +10001508 nv50_dac_dpms(encoder, DRM_MODE_DPMS_ON);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001509
Ben Skeggs97b19b52012-11-16 11:21:37 +10001510 push = evo_wait(mast, 8);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001511 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001512 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001513 u32 syncs = 0x00000000;
1514
1515 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1516 syncs |= 0x00000001;
1517 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1518 syncs |= 0x00000002;
1519
1520 evo_mthd(push, 0x0400 + (nv_encoder->or * 0x080), 2);
1521 evo_data(push, 1 << nv_crtc->index);
1522 evo_data(push, syncs);
1523 } else {
1524 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1525 u32 syncs = 0x00000001;
1526
1527 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1528 syncs |= 0x00000008;
1529 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1530 syncs |= 0x00000010;
1531
1532 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1533 magic |= 0x00000001;
1534
1535 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1536 evo_data(push, syncs);
1537 evo_data(push, magic);
1538 evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 1);
1539 evo_data(push, 1 << nv_crtc->index);
1540 }
1541
1542 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001543 }
1544
1545 nv_encoder->crtc = encoder->crtc;
1546}
1547
1548static void
Ben Skeggse225f442012-11-21 14:40:21 +10001549nv50_dac_disconnect(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001550{
1551 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001552 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs97b19b52012-11-16 11:21:37 +10001553 const int or = nv_encoder->or;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001554 u32 *push;
1555
1556 if (nv_encoder->crtc) {
Ben Skeggse225f442012-11-21 14:40:21 +10001557 nv50_crtc_prepare(nv_encoder->crtc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001558
Ben Skeggs97b19b52012-11-16 11:21:37 +10001559 push = evo_wait(mast, 4);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001560 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001561 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggs97b19b52012-11-16 11:21:37 +10001562 evo_mthd(push, 0x0400 + (or * 0x080), 1);
1563 evo_data(push, 0x00000000);
1564 } else {
1565 evo_mthd(push, 0x0180 + (or * 0x020), 1);
1566 evo_data(push, 0x00000000);
1567 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001568 evo_kick(push, mast);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001569 }
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001570 }
Ben Skeggs97b19b52012-11-16 11:21:37 +10001571
1572 nv_encoder->crtc = NULL;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001573}
1574
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001575static enum drm_connector_status
Ben Skeggse225f442012-11-21 14:40:21 +10001576nv50_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001577{
Ben Skeggsc4abd312014-08-10 04:10:26 +10001578 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001579 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsc4abd312014-08-10 04:10:26 +10001580 struct {
1581 struct nv50_disp_mthd_v1 base;
1582 struct nv50_disp_dac_load_v0 load;
1583 } args = {
1584 .base.version = 1,
1585 .base.method = NV50_DISP_MTHD_V1_DAC_LOAD,
1586 .base.hasht = nv_encoder->dcb->hasht,
1587 .base.hashm = nv_encoder->dcb->hashm,
1588 };
1589 int ret;
Ben Skeggsb6819932011-07-08 11:14:50 +10001590
Ben Skeggsc4abd312014-08-10 04:10:26 +10001591 args.load.data = nouveau_drm(encoder->dev)->vbios.dactestval;
1592 if (args.load.data == 0)
1593 args.load.data = 340;
1594
1595 ret = nvif_mthd(disp->disp, 0, &args, sizeof(args));
1596 if (ret || !args.load.load)
Ben Skeggs35b21d32012-11-08 12:08:55 +10001597 return connector_status_disconnected;
Ben Skeggsb6819932011-07-08 11:14:50 +10001598
Ben Skeggs35b21d32012-11-08 12:08:55 +10001599 return connector_status_connected;
Ben Skeggsb6d8e7e2011-07-07 09:51:29 +10001600}
1601
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001602static void
Ben Skeggse225f442012-11-21 14:40:21 +10001603nv50_dac_destroy(struct drm_encoder *encoder)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001604{
1605 drm_encoder_cleanup(encoder);
1606 kfree(encoder);
1607}
1608
Ben Skeggse225f442012-11-21 14:40:21 +10001609static const struct drm_encoder_helper_funcs nv50_dac_hfunc = {
1610 .dpms = nv50_dac_dpms,
1611 .mode_fixup = nv50_dac_mode_fixup,
1612 .prepare = nv50_dac_disconnect,
1613 .commit = nv50_dac_commit,
1614 .mode_set = nv50_dac_mode_set,
1615 .disable = nv50_dac_disconnect,
1616 .get_crtc = nv50_display_crtc_get,
1617 .detect = nv50_dac_detect
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001618};
1619
Ben Skeggse225f442012-11-21 14:40:21 +10001620static const struct drm_encoder_funcs nv50_dac_func = {
1621 .destroy = nv50_dac_destroy,
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001622};
1623
1624static int
Ben Skeggse225f442012-11-21 14:40:21 +10001625nv50_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001626{
Ben Skeggs5ed50202013-02-11 20:15:03 +10001627 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10001628 struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001629 struct nouveau_encoder *nv_encoder;
1630 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001631 int type = DRM_MODE_ENCODER_DAC;
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001632
1633 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
1634 if (!nv_encoder)
1635 return -ENOMEM;
1636 nv_encoder->dcb = dcbe;
1637 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001638 nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001639
1640 encoder = to_drm_encoder(nv_encoder);
1641 encoder->possible_crtcs = dcbe->heads;
1642 encoder->possible_clones = 0;
Ben Skeggs5ed50202013-02-11 20:15:03 +10001643 drm_encoder_init(connector->dev, encoder, &nv50_dac_func, type);
Ben Skeggse225f442012-11-21 14:40:21 +10001644 drm_encoder_helper_add(encoder, &nv50_dac_hfunc);
Ben Skeggs8eaa9662011-07-06 15:25:47 +10001645
1646 drm_mode_connector_attach_encoder(connector, encoder);
1647 return 0;
1648}
Ben Skeggs26f6d882011-07-04 16:25:18 +10001649
1650/******************************************************************************
Ben Skeggs78951d22011-11-11 18:13:13 +10001651 * Audio
1652 *****************************************************************************/
1653static void
Ben Skeggse225f442012-11-21 14:40:21 +10001654nv50_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001655{
1656 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001657 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggs78951d22011-11-11 18:13:13 +10001658 struct nouveau_connector *nv_connector;
Ben Skeggse225f442012-11-21 14:40:21 +10001659 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggsd889c522014-09-15 21:11:51 +10001660 struct __packed {
1661 struct {
1662 struct nv50_disp_mthd_v1 mthd;
1663 struct nv50_disp_sor_hda_eld_v0 eld;
1664 } base;
Ben Skeggs120b0c32014-08-10 04:10:26 +10001665 u8 data[sizeof(nv_connector->base.eld)];
1666 } args = {
Ben Skeggsd889c522014-09-15 21:11:51 +10001667 .base.mthd.version = 1,
1668 .base.mthd.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1669 .base.mthd.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001670 .base.mthd.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1671 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001672 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001673
1674 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1675 if (!drm_detect_monitor_audio(nv_connector->edid))
1676 return;
1677
Ben Skeggs78951d22011-11-11 18:13:13 +10001678 drm_edid_to_eld(&nv_connector->base, nv_connector->edid);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001679 memcpy(args.data, nv_connector->base.eld, sizeof(args.data));
Ben Skeggs78951d22011-11-11 18:13:13 +10001680
Ben Skeggsd889c522014-09-15 21:11:51 +10001681 nvif_mthd(disp->disp, 0, &args, sizeof(args.base) + args.data[2] * 4);
Ben Skeggs78951d22011-11-11 18:13:13 +10001682}
1683
1684static void
Ben Skeggscc2a9072014-09-15 21:29:05 +10001685nv50_audio_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001686{
1687 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001688 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs120b0c32014-08-10 04:10:26 +10001689 struct {
1690 struct nv50_disp_mthd_v1 base;
1691 struct nv50_disp_sor_hda_eld_v0 eld;
1692 } args = {
1693 .base.version = 1,
1694 .base.method = NV50_DISP_MTHD_V1_SOR_HDA_ELD,
1695 .base.hasht = nv_encoder->dcb->hasht,
Ben Skeggscc2a9072014-09-15 21:29:05 +10001696 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1697 (0x0100 << nv_crtc->index),
Ben Skeggs120b0c32014-08-10 04:10:26 +10001698 };
Ben Skeggs78951d22011-11-11 18:13:13 +10001699
Ben Skeggs120b0c32014-08-10 04:10:26 +10001700 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001701}
1702
1703/******************************************************************************
1704 * HDMI
1705 *****************************************************************************/
1706static void
Ben Skeggse225f442012-11-21 14:40:21 +10001707nv50_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
Ben Skeggs78951d22011-11-11 18:13:13 +10001708{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001709 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1710 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
Ben Skeggse225f442012-11-21 14:40:21 +10001711 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001712 struct {
1713 struct nv50_disp_mthd_v1 base;
1714 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1715 } args = {
1716 .base.version = 1,
1717 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1718 .base.hasht = nv_encoder->dcb->hasht,
1719 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1720 (0x0100 << nv_crtc->index),
1721 .pwr.state = 1,
1722 .pwr.rekey = 56, /* binary driver, and tegra, constant */
1723 };
1724 struct nouveau_connector *nv_connector;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001725 u32 max_ac_packet;
1726
1727 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1728 if (!drm_detect_hdmi_monitor(nv_connector->edid))
1729 return;
1730
1731 max_ac_packet = mode->htotal - mode->hdisplay;
Ben Skeggse00f2232014-08-10 04:10:26 +10001732 max_ac_packet -= args.pwr.rekey;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001733 max_ac_packet -= 18; /* constant from tegra */
Ben Skeggse00f2232014-08-10 04:10:26 +10001734 args.pwr.max_ac_packet = max_ac_packet / 32;
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001735
Ben Skeggse00f2232014-08-10 04:10:26 +10001736 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggse225f442012-11-21 14:40:21 +10001737 nv50_audio_mode_set(encoder, mode);
Ben Skeggs78951d22011-11-11 18:13:13 +10001738}
1739
1740static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001741nv50_hdmi_disconnect(struct drm_encoder *encoder, struct nouveau_crtc *nv_crtc)
Ben Skeggs78951d22011-11-11 18:13:13 +10001742{
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001743 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse225f442012-11-21 14:40:21 +10001744 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggse00f2232014-08-10 04:10:26 +10001745 struct {
1746 struct nv50_disp_mthd_v1 base;
1747 struct nv50_disp_sor_hdmi_pwr_v0 pwr;
1748 } args = {
1749 .base.version = 1,
1750 .base.method = NV50_DISP_MTHD_V1_SOR_HDMI_PWR,
1751 .base.hasht = nv_encoder->dcb->hasht,
1752 .base.hashm = (0xf0ff & nv_encoder->dcb->hashm) |
1753 (0x0100 << nv_crtc->index),
1754 };
Ben Skeggs64d9cc02011-11-11 19:51:20 +10001755
Ben Skeggse00f2232014-08-10 04:10:26 +10001756 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs78951d22011-11-11 18:13:13 +10001757}
1758
1759/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10001760 * SOR
1761 *****************************************************************************/
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001762static void
Ben Skeggse225f442012-11-21 14:40:21 +10001763nv50_sor_dpms(struct drm_encoder *encoder, int mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001764{
1765 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001766 struct nv50_disp *disp = nv50_disp(encoder->dev);
1767 struct {
1768 struct nv50_disp_mthd_v1 base;
1769 struct nv50_disp_sor_pwr_v0 pwr;
1770 } args = {
1771 .base.version = 1,
1772 .base.method = NV50_DISP_MTHD_V1_SOR_PWR,
1773 .base.hasht = nv_encoder->dcb->hasht,
1774 .base.hashm = nv_encoder->dcb->hashm,
1775 .pwr.state = mode == DRM_MODE_DPMS_ON,
1776 };
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001777 struct {
1778 struct nv50_disp_mthd_v1 base;
1779 struct nv50_disp_sor_dp_pwr_v0 pwr;
1780 } link = {
1781 .base.version = 1,
1782 .base.method = NV50_DISP_MTHD_V1_SOR_DP_PWR,
1783 .base.hasht = nv_encoder->dcb->hasht,
1784 .base.hashm = nv_encoder->dcb->hashm,
1785 .pwr.state = mode == DRM_MODE_DPMS_ON,
1786 };
Ben Skeggs83fc0832011-07-05 13:08:40 +10001787 struct drm_device *dev = encoder->dev;
1788 struct drm_encoder *partner;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001789
1790 nv_encoder->last_dpms = mode;
1791
1792 list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
1793 struct nouveau_encoder *nv_partner = nouveau_encoder(partner);
1794
1795 if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
1796 continue;
1797
1798 if (nv_partner != nv_encoder &&
Ben Skeggs26cfa812011-11-17 09:10:02 +10001799 nv_partner->dcb->or == nv_encoder->dcb->or) {
Ben Skeggs83fc0832011-07-05 13:08:40 +10001800 if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
1801 return;
1802 break;
1803 }
1804 }
1805
Ben Skeggs48743222014-05-31 01:48:06 +10001806 if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001807 args.pwr.state = 1;
1808 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggsc02ed2b2014-08-10 04:10:27 +10001809 nvif_mthd(disp->disp, 0, &link, sizeof(link));
Ben Skeggs48743222014-05-31 01:48:06 +10001810 } else {
Ben Skeggsd55b4af2014-08-10 04:10:26 +10001811 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggs48743222014-05-31 01:48:06 +10001812 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001813}
1814
1815static bool
Ben Skeggse225f442012-11-21 14:40:21 +10001816nv50_sor_mode_fixup(struct drm_encoder *encoder,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001817 const struct drm_display_mode *mode,
Ben Skeggs83fc0832011-07-05 13:08:40 +10001818 struct drm_display_mode *adjusted_mode)
1819{
1820 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1821 struct nouveau_connector *nv_connector;
1822
1823 nv_connector = nouveau_encoder_connector_get(nv_encoder);
1824 if (nv_connector && nv_connector->native_mode) {
1825 if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
1826 int id = adjusted_mode->base.id;
1827 *adjusted_mode = *nv_connector->native_mode;
1828 adjusted_mode->base.id = id;
1829 }
1830 }
1831
1832 return true;
1833}
1834
1835static void
Ben Skeggse84a35a2014-06-05 10:59:55 +10001836nv50_sor_ctrl(struct nouveau_encoder *nv_encoder, u32 mask, u32 data)
1837{
1838 struct nv50_mast *mast = nv50_mast(nv_encoder->base.base.dev);
1839 u32 temp = (nv_encoder->ctrl & ~mask) | (data & mask), *push;
1840 if (temp != nv_encoder->ctrl && (push = evo_wait(mast, 2))) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10001841 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10001842 evo_mthd(push, 0x0600 + (nv_encoder->or * 0x40), 1);
1843 evo_data(push, (nv_encoder->ctrl = temp));
1844 } else {
1845 evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
1846 evo_data(push, (nv_encoder->ctrl = temp));
1847 }
1848 evo_kick(push, mast);
1849 }
1850}
1851
1852static void
Ben Skeggse225f442012-11-21 14:40:21 +10001853nv50_sor_disconnect(struct drm_encoder *encoder)
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001854{
1855 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001856 struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001857
1858 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
1859 nv_encoder->crtc = NULL;
Ben Skeggse84a35a2014-06-05 10:59:55 +10001860
1861 if (nv_crtc) {
1862 nv50_crtc_prepare(&nv_crtc->base);
1863 nv50_sor_ctrl(nv_encoder, 1 << nv_crtc->index, 0);
Ben Skeggscc2a9072014-09-15 21:29:05 +10001864 nv50_audio_disconnect(encoder, nv_crtc);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001865 nv50_hdmi_disconnect(&nv_encoder->base.base, nv_crtc);
1866 }
Ben Skeggs4cbb0f82012-03-12 15:23:44 +10001867}
1868
1869static void
Ben Skeggse225f442012-11-21 14:40:21 +10001870nv50_sor_commit(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001871{
1872}
1873
1874static void
Ben Skeggse225f442012-11-21 14:40:21 +10001875nv50_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001876 struct drm_display_mode *mode)
Ben Skeggs83fc0832011-07-05 13:08:40 +10001877{
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001878 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1879 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1880 struct {
1881 struct nv50_disp_mthd_v1 base;
1882 struct nv50_disp_sor_lvds_script_v0 lvds;
1883 } lvds = {
1884 .base.version = 1,
1885 .base.method = NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT,
1886 .base.hasht = nv_encoder->dcb->hasht,
1887 .base.hashm = nv_encoder->dcb->hashm,
1888 };
Ben Skeggse225f442012-11-21 14:40:21 +10001889 struct nv50_disp *disp = nv50_disp(encoder->dev);
1890 struct nv50_mast *mast = nv50_mast(encoder->dev);
Ben Skeggs78951d22011-11-11 18:13:13 +10001891 struct drm_device *dev = encoder->dev;
Ben Skeggs77145f12012-07-31 16:16:21 +10001892 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001893 struct nouveau_connector *nv_connector;
Ben Skeggs77145f12012-07-31 16:16:21 +10001894 struct nvbios *bios = &drm->vbios;
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001895 u32 mask, ctrl;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001896 u8 owner = 1 << nv_crtc->index;
1897 u8 proto = 0xf;
1898 u8 depth = 0x0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10001899
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001900 nv_connector = nouveau_encoder_connector_get(nv_encoder);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001901 nv_encoder->crtc = encoder->crtc;
1902
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001903 switch (nv_encoder->dcb->type) {
Ben Skeggscb75d972012-07-11 10:44:20 +10001904 case DCB_OUTPUT_TMDS:
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001905 if (nv_encoder->dcb->sorconf.link & 1) {
1906 if (mode->clock < 165000)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001907 proto = 0x1;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001908 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001909 proto = 0x5;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001910 } else {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001911 proto = 0x2;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001912 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10001913
Ben Skeggse84a35a2014-06-05 10:59:55 +10001914 nv50_hdmi_mode_set(&nv_encoder->base.base, mode);
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001915 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001916 case DCB_OUTPUT_LVDS:
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001917 proto = 0x0;
1918
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001919 if (bios->fp_no_ddc) {
1920 if (bios->fp.dual_link)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001921 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001922 if (bios->fp.if_is_24bit)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001923 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001924 } else {
Ben Skeggsbefb51e2011-11-18 10:23:59 +10001925 if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001926 if (((u8 *)nv_connector->edid)[121] == 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001927 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001928 } else
1929 if (mode->clock >= bios->fp.duallink_transition_clk) {
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001930 lvds.lvds.script |= 0x0100;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001931 }
1932
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001933 if (lvds.lvds.script & 0x0100) {
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001934 if (bios->fp.strapless_is_24bit & 2)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001935 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001936 } else {
1937 if (bios->fp.strapless_is_24bit & 1)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001938 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001939 }
1940
1941 if (nv_connector->base.display_info.bpc == 8)
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001942 lvds.lvds.script |= 0x0200;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001943 }
Ben Skeggs4a230fa2012-11-09 11:25:37 +10001944
Ben Skeggsa3761fa2014-08-10 04:10:27 +10001945 nvif_mthd(disp->disp, 0, &lvds, sizeof(lvds));
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001946 break;
Ben Skeggscb75d972012-07-11 10:44:20 +10001947 case DCB_OUTPUT_DP:
Ben Skeggs3488c572012-03-12 11:42:20 +10001948 if (nv_connector->base.display_info.bpc == 6) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001949 nv_encoder->dp.datarate = mode->clock * 18 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001950 depth = 0x2;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001951 } else
1952 if (nv_connector->base.display_info.bpc == 8) {
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001953 nv_encoder->dp.datarate = mode->clock * 24 / 8;
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001954 depth = 0x5;
Ben Skeggsbf2c8862012-11-21 14:49:54 +10001955 } else {
1956 nv_encoder->dp.datarate = mode->clock * 30 / 8;
1957 depth = 0x6;
Ben Skeggs3488c572012-03-12 11:42:20 +10001958 }
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001959
1960 if (nv_encoder->dcb->sorconf.link & 1)
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001961 proto = 0x8;
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001962 else
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001963 proto = 0x9;
Ben Skeggs3eee8642014-09-15 15:20:47 +10001964 nv50_audio_mode_set(encoder, mode);
Ben Skeggs6e83fda2012-03-11 01:28:48 +10001965 break;
Ben Skeggs3b6d83d12011-07-08 12:52:14 +10001966 default:
1967 BUG_ON(1);
1968 break;
1969 }
Ben Skeggsff8ff502011-07-08 11:53:37 +10001970
Ben Skeggse84a35a2014-06-05 10:59:55 +10001971 nv50_sor_dpms(&nv_encoder->base.base, DRM_MODE_DPMS_ON);
Ben Skeggs83fc0832011-07-05 13:08:40 +10001972
Ben Skeggs648d4df2014-08-10 04:10:27 +10001973 if (nv50_vers(mast) >= GF110_DISP) {
Ben Skeggse84a35a2014-06-05 10:59:55 +10001974 u32 *push = evo_wait(mast, 3);
1975 if (push) {
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001976 u32 magic = 0x31ec6000 | (nv_crtc->index << 25);
1977 u32 syncs = 0x00000001;
1978
1979 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1980 syncs |= 0x00000008;
1981 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1982 syncs |= 0x00000010;
1983
1984 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1985 magic |= 0x00000001;
1986
1987 evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
1988 evo_data(push, syncs | (depth << 6));
1989 evo_data(push, magic);
Ben Skeggse84a35a2014-06-05 10:59:55 +10001990 evo_kick(push, mast);
Ben Skeggs419e8dc2012-11-16 11:40:34 +10001991 }
1992
Ben Skeggse84a35a2014-06-05 10:59:55 +10001993 ctrl = proto << 8;
1994 mask = 0x00000f00;
1995 } else {
1996 ctrl = (depth << 16) | (proto << 8);
1997 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1998 ctrl |= 0x00001000;
1999 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2000 ctrl |= 0x00002000;
2001 mask = 0x000f3f00;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002002 }
2003
Ben Skeggse84a35a2014-06-05 10:59:55 +10002004 nv50_sor_ctrl(nv_encoder, mask | owner, ctrl | owner);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002005}
2006
2007static void
Ben Skeggse225f442012-11-21 14:40:21 +10002008nv50_sor_destroy(struct drm_encoder *encoder)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002009{
2010 drm_encoder_cleanup(encoder);
2011 kfree(encoder);
2012}
2013
Ben Skeggse225f442012-11-21 14:40:21 +10002014static const struct drm_encoder_helper_funcs nv50_sor_hfunc = {
2015 .dpms = nv50_sor_dpms,
2016 .mode_fixup = nv50_sor_mode_fixup,
Ben Skeggs5a885f02013-02-20 14:34:18 +10002017 .prepare = nv50_sor_disconnect,
Ben Skeggse225f442012-11-21 14:40:21 +10002018 .commit = nv50_sor_commit,
2019 .mode_set = nv50_sor_mode_set,
2020 .disable = nv50_sor_disconnect,
2021 .get_crtc = nv50_display_crtc_get,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002022};
2023
Ben Skeggse225f442012-11-21 14:40:21 +10002024static const struct drm_encoder_funcs nv50_sor_func = {
2025 .destroy = nv50_sor_destroy,
Ben Skeggs83fc0832011-07-05 13:08:40 +10002026};
2027
2028static int
Ben Skeggse225f442012-11-21 14:40:21 +10002029nv50_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
Ben Skeggs83fc0832011-07-05 13:08:40 +10002030{
Ben Skeggs5ed50202013-02-11 20:15:03 +10002031 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002032 struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002033 struct nouveau_encoder *nv_encoder;
2034 struct drm_encoder *encoder;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002035 int type;
2036
2037 switch (dcbe->type) {
2038 case DCB_OUTPUT_LVDS: type = DRM_MODE_ENCODER_LVDS; break;
2039 case DCB_OUTPUT_TMDS:
2040 case DCB_OUTPUT_DP:
2041 default:
2042 type = DRM_MODE_ENCODER_TMDS;
2043 break;
2044 }
Ben Skeggs83fc0832011-07-05 13:08:40 +10002045
2046 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2047 if (!nv_encoder)
2048 return -ENOMEM;
2049 nv_encoder->dcb = dcbe;
2050 nv_encoder->or = ffs(dcbe->or) - 1;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002051 nv_encoder->i2c = i2c->find(i2c, dcbe->i2c_index);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002052 nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
2053
2054 encoder = to_drm_encoder(nv_encoder);
2055 encoder->possible_crtcs = dcbe->heads;
2056 encoder->possible_clones = 0;
Ben Skeggs5ed50202013-02-11 20:15:03 +10002057 drm_encoder_init(connector->dev, encoder, &nv50_sor_func, type);
Ben Skeggse225f442012-11-21 14:40:21 +10002058 drm_encoder_helper_add(encoder, &nv50_sor_hfunc);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002059
2060 drm_mode_connector_attach_encoder(connector, encoder);
2061 return 0;
2062}
Ben Skeggs26f6d882011-07-04 16:25:18 +10002063
2064/******************************************************************************
Ben Skeggseb6313a2013-02-11 09:52:58 +10002065 * PIOR
2066 *****************************************************************************/
2067
2068static void
2069nv50_pior_dpms(struct drm_encoder *encoder, int mode)
2070{
2071 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2072 struct nv50_disp *disp = nv50_disp(encoder->dev);
Ben Skeggs67cb49c2014-08-10 04:10:27 +10002073 struct {
2074 struct nv50_disp_mthd_v1 base;
2075 struct nv50_disp_pior_pwr_v0 pwr;
2076 } args = {
2077 .base.version = 1,
2078 .base.method = NV50_DISP_MTHD_V1_PIOR_PWR,
2079 .base.hasht = nv_encoder->dcb->hasht,
2080 .base.hashm = nv_encoder->dcb->hashm,
2081 .pwr.state = mode == DRM_MODE_DPMS_ON,
2082 .pwr.type = nv_encoder->dcb->type,
2083 };
2084
2085 nvif_mthd(disp->disp, 0, &args, sizeof(args));
Ben Skeggseb6313a2013-02-11 09:52:58 +10002086}
2087
2088static bool
2089nv50_pior_mode_fixup(struct drm_encoder *encoder,
2090 const struct drm_display_mode *mode,
2091 struct drm_display_mode *adjusted_mode)
2092{
2093 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2094 struct nouveau_connector *nv_connector;
2095
2096 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2097 if (nv_connector && nv_connector->native_mode) {
2098 if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
2099 int id = adjusted_mode->base.id;
2100 *adjusted_mode = *nv_connector->native_mode;
2101 adjusted_mode->base.id = id;
2102 }
2103 }
2104
2105 adjusted_mode->clock *= 2;
2106 return true;
2107}
2108
2109static void
2110nv50_pior_commit(struct drm_encoder *encoder)
2111{
2112}
2113
2114static void
2115nv50_pior_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
2116 struct drm_display_mode *adjusted_mode)
2117{
2118 struct nv50_mast *mast = nv50_mast(encoder->dev);
2119 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2120 struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
2121 struct nouveau_connector *nv_connector;
2122 u8 owner = 1 << nv_crtc->index;
2123 u8 proto, depth;
2124 u32 *push;
2125
2126 nv_connector = nouveau_encoder_connector_get(nv_encoder);
2127 switch (nv_connector->base.display_info.bpc) {
2128 case 10: depth = 0x6; break;
2129 case 8: depth = 0x5; break;
2130 case 6: depth = 0x2; break;
2131 default: depth = 0x0; break;
2132 }
2133
2134 switch (nv_encoder->dcb->type) {
2135 case DCB_OUTPUT_TMDS:
2136 case DCB_OUTPUT_DP:
2137 proto = 0x0;
2138 break;
2139 default:
2140 BUG_ON(1);
2141 break;
2142 }
2143
2144 nv50_pior_dpms(encoder, DRM_MODE_DPMS_ON);
2145
2146 push = evo_wait(mast, 8);
2147 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002148 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002149 u32 ctrl = (depth << 16) | (proto << 8) | owner;
2150 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
2151 ctrl |= 0x00001000;
2152 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
2153 ctrl |= 0x00002000;
2154 evo_mthd(push, 0x0700 + (nv_encoder->or * 0x040), 1);
2155 evo_data(push, ctrl);
2156 }
2157
2158 evo_kick(push, mast);
2159 }
2160
2161 nv_encoder->crtc = encoder->crtc;
2162}
2163
2164static void
2165nv50_pior_disconnect(struct drm_encoder *encoder)
2166{
2167 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
2168 struct nv50_mast *mast = nv50_mast(encoder->dev);
2169 const int or = nv_encoder->or;
2170 u32 *push;
2171
2172 if (nv_encoder->crtc) {
2173 nv50_crtc_prepare(nv_encoder->crtc);
2174
2175 push = evo_wait(mast, 4);
2176 if (push) {
Ben Skeggs648d4df2014-08-10 04:10:27 +10002177 if (nv50_vers(mast) < GF110_DISP_CORE_CHANNEL_DMA) {
Ben Skeggseb6313a2013-02-11 09:52:58 +10002178 evo_mthd(push, 0x0700 + (or * 0x040), 1);
2179 evo_data(push, 0x00000000);
2180 }
Ben Skeggseb6313a2013-02-11 09:52:58 +10002181 evo_kick(push, mast);
2182 }
2183 }
2184
2185 nv_encoder->crtc = NULL;
2186}
2187
2188static void
2189nv50_pior_destroy(struct drm_encoder *encoder)
2190{
2191 drm_encoder_cleanup(encoder);
2192 kfree(encoder);
2193}
2194
2195static const struct drm_encoder_helper_funcs nv50_pior_hfunc = {
2196 .dpms = nv50_pior_dpms,
2197 .mode_fixup = nv50_pior_mode_fixup,
2198 .prepare = nv50_pior_disconnect,
2199 .commit = nv50_pior_commit,
2200 .mode_set = nv50_pior_mode_set,
2201 .disable = nv50_pior_disconnect,
2202 .get_crtc = nv50_display_crtc_get,
2203};
2204
2205static const struct drm_encoder_funcs nv50_pior_func = {
2206 .destroy = nv50_pior_destroy,
2207};
2208
2209static int
2210nv50_pior_create(struct drm_connector *connector, struct dcb_output *dcbe)
2211{
2212 struct nouveau_drm *drm = nouveau_drm(connector->dev);
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002213 struct nouveau_i2c *i2c = nvkm_i2c(&drm->device);
Ben Skeggseb6313a2013-02-11 09:52:58 +10002214 struct nouveau_i2c_port *ddc = NULL;
2215 struct nouveau_encoder *nv_encoder;
2216 struct drm_encoder *encoder;
2217 int type;
2218
2219 switch (dcbe->type) {
2220 case DCB_OUTPUT_TMDS:
2221 ddc = i2c->find_type(i2c, NV_I2C_TYPE_EXTDDC(dcbe->extdev));
2222 type = DRM_MODE_ENCODER_TMDS;
2223 break;
2224 case DCB_OUTPUT_DP:
2225 ddc = i2c->find_type(i2c, NV_I2C_TYPE_EXTAUX(dcbe->extdev));
2226 type = DRM_MODE_ENCODER_TMDS;
2227 break;
2228 default:
2229 return -ENODEV;
2230 }
2231
2232 nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
2233 if (!nv_encoder)
2234 return -ENOMEM;
2235 nv_encoder->dcb = dcbe;
2236 nv_encoder->or = ffs(dcbe->or) - 1;
2237 nv_encoder->i2c = ddc;
2238
2239 encoder = to_drm_encoder(nv_encoder);
2240 encoder->possible_crtcs = dcbe->heads;
2241 encoder->possible_clones = 0;
2242 drm_encoder_init(connector->dev, encoder, &nv50_pior_func, type);
2243 drm_encoder_helper_add(encoder, &nv50_pior_hfunc);
2244
2245 drm_mode_connector_attach_encoder(connector, encoder);
2246 return 0;
2247}
2248
2249/******************************************************************************
Ben Skeggsab0af552014-08-10 04:10:19 +10002250 * Framebuffer
2251 *****************************************************************************/
2252
Ben Skeggs8a423642014-08-10 04:10:19 +10002253static void
Ben Skeggs0ad72862014-08-10 04:10:22 +10002254nv50_fbdma_fini(struct nv50_fbdma *fbdma)
Ben Skeggs8a423642014-08-10 04:10:19 +10002255{
Ben Skeggs0ad72862014-08-10 04:10:22 +10002256 int i;
2257 for (i = 0; i < ARRAY_SIZE(fbdma->base); i++)
2258 nvif_object_fini(&fbdma->base[i]);
2259 nvif_object_fini(&fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002260 list_del(&fbdma->head);
2261 kfree(fbdma);
2262}
2263
2264static int
2265nv50_fbdma_init(struct drm_device *dev, u32 name, u64 offset, u64 length, u8 kind)
2266{
2267 struct nouveau_drm *drm = nouveau_drm(dev);
2268 struct nv50_disp *disp = nv50_disp(dev);
2269 struct nv50_mast *mast = nv50_mast(dev);
Ben Skeggs4acfd702014-08-10 04:10:24 +10002270 struct __attribute__ ((packed)) {
2271 struct nv_dma_v0 base;
2272 union {
2273 struct nv50_dma_v0 nv50;
2274 struct gf100_dma_v0 gf100;
2275 struct gf110_dma_v0 gf110;
2276 };
2277 } args = {};
Ben Skeggs8a423642014-08-10 04:10:19 +10002278 struct nv50_fbdma *fbdma;
2279 struct drm_crtc *crtc;
Ben Skeggs4acfd702014-08-10 04:10:24 +10002280 u32 size = sizeof(args.base);
Ben Skeggs8a423642014-08-10 04:10:19 +10002281 int ret;
2282
2283 list_for_each_entry(fbdma, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002284 if (fbdma->core.handle == name)
Ben Skeggs8a423642014-08-10 04:10:19 +10002285 return 0;
2286 }
2287
2288 fbdma = kzalloc(sizeof(*fbdma), GFP_KERNEL);
2289 if (!fbdma)
2290 return -ENOMEM;
2291 list_add(&fbdma->head, &disp->fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002292
Ben Skeggs4acfd702014-08-10 04:10:24 +10002293 args.base.target = NV_DMA_V0_TARGET_VRAM;
2294 args.base.access = NV_DMA_V0_ACCESS_RDWR;
2295 args.base.start = offset;
2296 args.base.limit = offset + length - 1;
Ben Skeggs8a423642014-08-10 04:10:19 +10002297
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002298 if (drm->device.info.chipset < 0x80) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002299 args.nv50.part = NV50_DMA_V0_PART_256;
2300 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002301 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002302 if (drm->device.info.chipset < 0xc0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002303 args.nv50.part = NV50_DMA_V0_PART_256;
2304 args.nv50.kind = kind;
2305 size += sizeof(args.nv50);
Ben Skeggs8a423642014-08-10 04:10:19 +10002306 } else
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002307 if (drm->device.info.chipset < 0xd0) {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002308 args.gf100.kind = kind;
2309 size += sizeof(args.gf100);
Ben Skeggs8a423642014-08-10 04:10:19 +10002310 } else {
Ben Skeggs4acfd702014-08-10 04:10:24 +10002311 args.gf110.page = GF110_DMA_V0_PAGE_LP;
2312 args.gf110.kind = kind;
2313 size += sizeof(args.gf110);
Ben Skeggs8a423642014-08-10 04:10:19 +10002314 }
2315
2316 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002317 struct nv50_head *head = nv50_head(crtc);
2318 int ret = nvif_object_init(&head->sync.base.base.user, NULL,
Ben Skeggs4acfd702014-08-10 04:10:24 +10002319 name, NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002320 &fbdma->base[head->base.index]);
Ben Skeggs8a423642014-08-10 04:10:19 +10002321 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002322 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002323 return ret;
2324 }
2325 }
2326
Ben Skeggs0ad72862014-08-10 04:10:22 +10002327 ret = nvif_object_init(&mast->base.base.user, NULL, name,
Ben Skeggs4acfd702014-08-10 04:10:24 +10002328 NV_DMA_IN_MEMORY, &args, size,
Ben Skeggs0ad72862014-08-10 04:10:22 +10002329 &fbdma->core);
Ben Skeggs8a423642014-08-10 04:10:19 +10002330 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002331 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002332 return ret;
2333 }
2334
2335 return 0;
2336}
2337
Ben Skeggsab0af552014-08-10 04:10:19 +10002338static void
2339nv50_fb_dtor(struct drm_framebuffer *fb)
2340{
2341}
2342
2343static int
2344nv50_fb_ctor(struct drm_framebuffer *fb)
2345{
2346 struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
2347 struct nouveau_drm *drm = nouveau_drm(fb->dev);
2348 struct nouveau_bo *nvbo = nv_fb->nvbo;
Ben Skeggs8a423642014-08-10 04:10:19 +10002349 struct nv50_disp *disp = nv50_disp(fb->dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002350 u8 kind = nouveau_bo_tile_layout(nvbo) >> 8;
2351 u8 tile = nvbo->tile_mode;
Ben Skeggsab0af552014-08-10 04:10:19 +10002352
2353 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
2354 NV_ERROR(drm, "framebuffer requires contiguous bo\n");
2355 return -EINVAL;
2356 }
2357
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002358 if (drm->device.info.chipset >= 0xc0)
Ben Skeggs8a423642014-08-10 04:10:19 +10002359 tile >>= 4; /* yep.. */
2360
Ben Skeggsab0af552014-08-10 04:10:19 +10002361 switch (fb->depth) {
2362 case 8: nv_fb->r_format = 0x1e00; break;
2363 case 15: nv_fb->r_format = 0xe900; break;
2364 case 16: nv_fb->r_format = 0xe800; break;
2365 case 24:
2366 case 32: nv_fb->r_format = 0xcf00; break;
2367 case 30: nv_fb->r_format = 0xd100; break;
2368 default:
2369 NV_ERROR(drm, "unknown depth %d\n", fb->depth);
2370 return -EINVAL;
2371 }
2372
Ben Skeggs648d4df2014-08-10 04:10:27 +10002373 if (disp->disp->oclass < G82_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002374 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2375 (fb->pitches[0] | 0x00100000);
2376 nv_fb->r_format |= kind << 16;
2377 } else
Ben Skeggs648d4df2014-08-10 04:10:27 +10002378 if (disp->disp->oclass < GF110_DISP) {
Ben Skeggs8a423642014-08-10 04:10:19 +10002379 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2380 (fb->pitches[0] | 0x00100000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002381 } else {
Ben Skeggs8a423642014-08-10 04:10:19 +10002382 nv_fb->r_pitch = kind ? (((fb->pitches[0] / 4) << 4) | tile) :
2383 (fb->pitches[0] | 0x01000000);
Ben Skeggsab0af552014-08-10 04:10:19 +10002384 }
Ben Skeggs8a423642014-08-10 04:10:19 +10002385 nv_fb->r_handle = 0xffff0000 | kind;
Ben Skeggsab0af552014-08-10 04:10:19 +10002386
Ben Skeggsf392ec42014-08-10 04:10:28 +10002387 return nv50_fbdma_init(fb->dev, nv_fb->r_handle, 0,
2388 drm->device.info.ram_user, kind);
Ben Skeggsab0af552014-08-10 04:10:19 +10002389}
2390
2391/******************************************************************************
Ben Skeggs26f6d882011-07-04 16:25:18 +10002392 * Init
2393 *****************************************************************************/
Ben Skeggsab0af552014-08-10 04:10:19 +10002394
Ben Skeggs2a44e492011-11-09 11:36:33 +10002395void
Ben Skeggse225f442012-11-21 14:40:21 +10002396nv50_display_fini(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002397{
Ben Skeggs26f6d882011-07-04 16:25:18 +10002398}
2399
2400int
Ben Skeggse225f442012-11-21 14:40:21 +10002401nv50_display_init(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002402{
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002403 struct nv50_disp *disp = nv50_disp(dev);
2404 struct drm_crtc *crtc;
2405 u32 *push;
2406
2407 push = evo_wait(nv50_mast(dev), 32);
2408 if (!push)
2409 return -EBUSY;
2410
2411 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2412 struct nv50_sync *sync = nv50_sync(crtc);
2413 nouveau_bo_wr32(disp->sync, sync->addr / 4, sync->data);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002414 }
2415
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002416 evo_mthd(push, 0x0088, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10002417 evo_data(push, nv50_mast(dev)->base.sync.handle);
Ben Skeggs9f9bdaa2013-03-02 13:21:31 +10002418 evo_kick(push, nv50_mast(dev));
2419 return 0;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002420}
2421
2422void
Ben Skeggse225f442012-11-21 14:40:21 +10002423nv50_display_destroy(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002424{
Ben Skeggse225f442012-11-21 14:40:21 +10002425 struct nv50_disp *disp = nv50_disp(dev);
Ben Skeggs8a423642014-08-10 04:10:19 +10002426 struct nv50_fbdma *fbdma, *fbtmp;
2427
2428 list_for_each_entry_safe(fbdma, fbtmp, &disp->fbdma, head) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002429 nv50_fbdma_fini(fbdma);
Ben Skeggs8a423642014-08-10 04:10:19 +10002430 }
Ben Skeggs26f6d882011-07-04 16:25:18 +10002431
Ben Skeggs0ad72862014-08-10 04:10:22 +10002432 nv50_dmac_destroy(&disp->mast.base, disp->disp);
Ben Skeggsbdb8c212011-11-12 01:30:24 +10002433
Ben Skeggs816af2f2011-11-16 15:48:48 +10002434 nouveau_bo_unmap(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002435 if (disp->sync)
2436 nouveau_bo_unpin(disp->sync);
Ben Skeggs816af2f2011-11-16 15:48:48 +10002437 nouveau_bo_ref(NULL, &disp->sync);
Ben Skeggs51beb422011-07-05 10:33:08 +10002438
Ben Skeggs77145f12012-07-31 16:16:21 +10002439 nouveau_display(dev)->priv = NULL;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002440 kfree(disp);
2441}
2442
2443int
Ben Skeggse225f442012-11-21 14:40:21 +10002444nv50_display_create(struct drm_device *dev)
Ben Skeggs26f6d882011-07-04 16:25:18 +10002445{
Ben Skeggs967e7bd2014-08-10 04:10:22 +10002446 struct nvif_device *device = &nouveau_drm(dev)->device;
Ben Skeggs77145f12012-07-31 16:16:21 +10002447 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs77145f12012-07-31 16:16:21 +10002448 struct dcb_table *dcb = &drm->vbios.dcb;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002449 struct drm_connector *connector, *tmp;
Ben Skeggse225f442012-11-21 14:40:21 +10002450 struct nv50_disp *disp;
Ben Skeggscb75d972012-07-11 10:44:20 +10002451 struct dcb_output *dcbe;
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002452 int crtcs, ret, i;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002453
2454 disp = kzalloc(sizeof(*disp), GFP_KERNEL);
2455 if (!disp)
2456 return -ENOMEM;
Ben Skeggs8a423642014-08-10 04:10:19 +10002457 INIT_LIST_HEAD(&disp->fbdma);
Ben Skeggs77145f12012-07-31 16:16:21 +10002458
2459 nouveau_display(dev)->priv = disp;
Ben Skeggse225f442012-11-21 14:40:21 +10002460 nouveau_display(dev)->dtor = nv50_display_destroy;
2461 nouveau_display(dev)->init = nv50_display_init;
2462 nouveau_display(dev)->fini = nv50_display_fini;
Ben Skeggsab0af552014-08-10 04:10:19 +10002463 nouveau_display(dev)->fb_ctor = nv50_fb_ctor;
2464 nouveau_display(dev)->fb_dtor = nv50_fb_dtor;
Ben Skeggs0ad72862014-08-10 04:10:22 +10002465 disp->disp = &nouveau_display(dev)->disp;
Ben Skeggs26f6d882011-07-04 16:25:18 +10002466
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002467 /* small shared memory area we use for notifiers and semaphores */
2468 ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +01002469 0, 0x0000, NULL, NULL, &disp->sync);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002470 if (!ret) {
Ben Skeggs547ad072014-11-10 12:35:06 +10002471 ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM, true);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002472 if (!ret) {
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002473 ret = nouveau_bo_map(disp->sync);
Marcin Slusarz04c8c212012-11-25 23:04:23 +01002474 if (ret)
2475 nouveau_bo_unpin(disp->sync);
2476 }
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002477 if (ret)
2478 nouveau_bo_ref(NULL, &disp->sync);
2479 }
2480
2481 if (ret)
2482 goto out;
2483
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002484 /* allocate master evo channel */
Ben Skeggs410f3ec2014-08-10 04:10:25 +10002485 ret = nv50_core_create(disp->disp, disp->sync->bo.offset,
2486 &disp->mast);
Ben Skeggsb5a794b2012-10-16 14:18:32 +10002487 if (ret)
2488 goto out;
2489
Ben Skeggs438d99e2011-07-05 16:48:06 +10002490 /* create crtc objects to represent the hw heads */
Ben Skeggs648d4df2014-08-10 04:10:27 +10002491 if (disp->disp->oclass >= GF110_DISP)
Ben Skeggsdb2bec12014-08-10 04:10:22 +10002492 crtcs = nvif_rd32(device, 0x022448);
Ben Skeggs63718a02012-11-16 11:44:14 +10002493 else
2494 crtcs = 2;
2495
Ben Skeggs7c5f6a82012-03-04 16:25:59 +10002496 for (i = 0; i < crtcs; i++) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10002497 ret = nv50_crtc_create(dev, i);
Ben Skeggs438d99e2011-07-05 16:48:06 +10002498 if (ret)
2499 goto out;
2500 }
2501
Ben Skeggs83fc0832011-07-05 13:08:40 +10002502 /* create encoder/connector objects based on VBIOS DCB table */
2503 for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
2504 connector = nouveau_connector_create(dev, dcbe->connector);
2505 if (IS_ERR(connector))
2506 continue;
2507
Ben Skeggseb6313a2013-02-11 09:52:58 +10002508 if (dcbe->location == DCB_LOC_ON_CHIP) {
2509 switch (dcbe->type) {
2510 case DCB_OUTPUT_TMDS:
2511 case DCB_OUTPUT_LVDS:
2512 case DCB_OUTPUT_DP:
2513 ret = nv50_sor_create(connector, dcbe);
2514 break;
2515 case DCB_OUTPUT_ANALOG:
2516 ret = nv50_dac_create(connector, dcbe);
2517 break;
2518 default:
2519 ret = -ENODEV;
2520 break;
2521 }
2522 } else {
2523 ret = nv50_pior_create(connector, dcbe);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002524 }
2525
Ben Skeggseb6313a2013-02-11 09:52:58 +10002526 if (ret) {
2527 NV_WARN(drm, "failed to create encoder %d/%d/%d: %d\n",
2528 dcbe->location, dcbe->type,
2529 ffs(dcbe->or) - 1, ret);
Ben Skeggs94f54f52013-03-05 22:26:06 +10002530 ret = 0;
Ben Skeggs83fc0832011-07-05 13:08:40 +10002531 }
2532 }
2533
2534 /* cull any connectors we created that don't have an encoder */
2535 list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
2536 if (connector->encoder_ids[0])
2537 continue;
2538
Ben Skeggs77145f12012-07-31 16:16:21 +10002539 NV_WARN(drm, "%s has no encoders, removing\n",
Jani Nikula8c6c3612014-06-03 14:56:18 +03002540 connector->name);
Ben Skeggs83fc0832011-07-05 13:08:40 +10002541 connector->funcs->destroy(connector);
2542 }
2543
Ben Skeggs26f6d882011-07-04 16:25:18 +10002544out:
2545 if (ret)
Ben Skeggse225f442012-11-21 14:40:21 +10002546 nv50_display_destroy(dev);
Ben Skeggs26f6d882011-07-04 16:25:18 +10002547 return ret;
2548}